#### UC1854 UC2854 UC3854 ## High Power Factor Preregulator #### **FEATURES** - Control Boost PWM to 0.99 Power Factor - Limit Line Current Distortion To <5% - World-Wide Operation Without Switches - Feed-Forward Line Regulation - Average Current-Mode Control - Low Noise Sensitivity - Low Start-Up Supply Current - Fixed-Frequency PWM Drive - Low-Offset Analog Multiplier/Divider - 1A Totem-Pole Gate Driver - Precision Voltage Reference #### DESCRIPTION The UC1854 provides active power factor correction for power systems that otherwise would draw non-sinusoidal current from sinusoidal power lines. This device implements all the control functions necessary to build a power supply capable of optimally using available power-line current while minimizing line-current distortion. To do this. the UC1854 contains a voltage amplifier, an analog multiplier/divider, a current amplifier, and a fixed-frequency PWM. In addition, the UC1854 contains a power MOSFET compatible gate driver, 7.5V reference, line anticipator, load-enable comparator, low-supply detector, and over-current comparator. The UC1854 uses average current-mode control to accomplish fixedfrequency current control with stability and low distortion. Unlike peak current-mode, average current control accurately maintains sinusoidal line current without slope compensation and with minimal response to noise transients. The UC1854's high reference voltage and high oscillator amplitude minimize noise sensitivity while fast PWM elements permit chopping frequencies above 200kHz. The UC1854 can be used in single and three phase systems with line voltages that vary from 75 to 275 volts and line frequencies across the 50Hz to 400Hz range. To reduce the burden on the circuitry that supplies power to this device, the UC1854 features low starting supply current. These devices are available packaged in 16-pin plastic and ceramic dual in-line packages, and a variety of surface-mount packages. #### **BLOCK DIAGRAM** | ABSOLUTE MAXIMUM RATINGS | |-------------------------------------------------| | Supply Voltage Vcc | | GT Drv Current, Continuous 0.5A | | GT Drv Current, 50% Duty Cycle 1.5A | | Input Voltage, VSENSE, VRMS | | Input Voltage, ISENSE, Mult Out | | Input Voltage, PKLMT 5V | | Input Current, RSET, IAC, PKLMT, ENA 10mA | | Power Dissipation | | Storage Temperature | | Lead Temperature (Soldering, 10 Seconds) +300°C | Note 1: All voltages with respect to Gnd (Pin 1). Note 2: All currents are positive into the specified terminal. Note 3: ENA input is internally clamped to approximately Note 4: Consult Unitrode Integrated Circuits databook for information regarding thermal specifications and limitations of packages. #### **CONNECTION DIAGRAMS** | PLCC-20 & LCC | -20 | PACKAGE PIN FI | UNCTION | |----------------|------|----------------|---------| | (Top View) | | FUNCTION | PIN | | Q & L Packages | | N/C | 1 | | | | Gnd | 2 | | | | PKLMT | 3 | | | | CA Out | 4 | | | | ISENSE | 5 | | / <del></del> | = | N/C | 6 | | 3 2 1 20 | 19 | Mult Out | 7 | | 4 | 18 h | lac | 8 | | 5 | 17 | VA Out | 9 | | 1 | | VRMS | 10 | | <b>(6</b> | 16) | N/C | 11 | | 17 | 15 | VREF | 12 | | 8 | 14 | ENA | 13 | | 9 10 11 12 | | VSENSE | 14 | | 3 10 11 12 | 13 | RSET | 15 | | | | N/C | 16 | | | | SS | 17 | | | | Ст | 18 | | | | Vcc | 19 | | | | GT Drv | 20 | # ELECTRICAL Unless otherwise stated, Vcc=18V, RsET=15k to ground, CT=1.5nF to ground, PKLMT=1V, ENA=7.5V, CHARACTERISTICS VRMS=1.5V, IAC=100μA, ISENSE=0V, CA Out=3.5V, VA Out=5V, VSENSE=7.5V, no load on SS, CA Out, VA Out, REF, GT Drv, -55°C<Ta<125°C for the UC1854, -40°C<Ta<85°C for the UC2854, and 0°C<Ta<70°C for the UC3854, and Ta=TJ. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------|-----------------|------|------------|------|----------| | OVERALL | | • | | | <u> </u> | | Supply Current, Off | ENA=0V | | 1.5 | 2.0 | mA | | Supply Current, On | | | 10 | 16 | mA | | Vcc Turn-On Threshold | | 14.5 | 16 | 17.5 | ٧ | | Vcc Turn-Off Threshold | | 9 | 10 | 11 | V | | ENA Threshold, Rising | | 2.4 | 2.55 | 2.7 | V | | ENA Threshold Hysteresis | | 0.2 | 0.25 | 0.3 | V | | ENA Input Current | ENA=0V | -5.0 | -0.2 | 5.0 | μА | | VRMS Input Current | VRMS=5V | -1.0 | 01 | 1.0 | μА | | VOLTAGE AMPLIFIER | | | | | _ | | Voltage Amp Offset Voltage | VA Out=5V | -8 | | 8 | mV | | VSENSE Bias Current | | -500 | -25 | 500 | nA | | Voltage Amp Gain | | 70 | 100 | | dΒ | | Voltage Amp Output Swing | | | 0.5 to 5.8 | - | V | | Voltage Amp Short Circuit Current | VA Out=0V | -36 | -20 | 5 | mA | | SS Current | SS=2.5V | -20 | 14 | -6 | μА | ## ELECTRICAL CHARACTERISTICS Unless otherwise stated, Vcc=18V, RseT=15k to ground, CT=1.5nF to ground, PKLMT=1V, ENA=7.5V, VRMS=1.5V, Iac=100μA, IseNsE=0V, CA Out=3.5V, VA Out=5V, VseNsE=7.5V, no load on SS, CA Out, VA Out, REF, GT Drv, -55°C<Ta<125°C for the UC1854, -40°C<Ta<85°C for the UC2854, and 0°C<Ta<70°C for the UC3854, and Ta=TJ. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------|--------------------------------------------------------------------------------------------------|------------|-----------|---------------|-------| | CURRENT AMPLIFIER | | | | | | | Current Amp Offset Voltage | | -4 | | 4 | mV | | ISENSE Bias Current | : | -500 | -120 | 500 | nA | | Input Range, ISENSE, Mult Out | | 0.3 to 2.5 | | : | · V | | Current Amp Gain | | 80 | 110 | | dB | | Current Amp Output Swing | | | 0.5 to 16 | | ٠V | | Current Amp Short Circuit Current | CA Out=0V | -36 | -20 | <del></del> 5 | mA | | Current Amp Gain-BW Product | Ta=25°C (Note 6) | 400 | 800 | | kHz | | REFERENCE | · · · · · · · · · · · · · · · · · · · | | <u> </u> | | • | | Reference Output Voltage | IREF=0mA, Ta=25°C | 7.4 | 7.5 | 7.6 | V | | , | IREF=0mA, Over Temp. | 7.35 | 7.5 | 7.65 | V | | VREF Load Regulation | -10mA <iref<0ma< td=""><td>-15</td><td>5</td><td>15</td><td>mV</td></iref<0ma<> | -15 | 5 | 15 | mV | | VREF Line Regulation | 15V <vcc<35v< td=""><td>-10</td><td>2</td><td>10</td><td>m∨</td></vcc<35v<> | -10 | 2 | 10 | m∨ | | VREF Short Circuit Current | REF=0V | -50 | -28 | -12 | mA | | MULTIPLIER | | | <u></u> | | | | Mult Out Current IAC Limited | IAC=100μA, Rset=10k, VRMS=1.25V | -220 | -200 | -180 | μА | | Mult Out Current Zero | IAC=0μA, Rset=15k | 2.0 | -0.2 | 2.0 | μА | | Mult Out Current RSET Limited | IAC=450μA, RSET=15k, VRMS=1V, VA Out = 6V | -280 | -255 | -220 | μА | | Mult Out Current | IAC=50μA, VRMS=2V, VA=4V | -50 | -42 | -33 | μА | | | IAC=100μA, VRMS=2V, VA=2V | -38 | 27 | -12 | μА | | | IAC=200μA, VRMS=2V, VA=4V | -165 | -150 | -105 | μА | | | IAC=300μA, VRMS=1V, VA=2V | -250 | -225 | -150 | μА | | | IAC=100μA, VRMS=1V, VA=2V | -95 | -80 | -60 | μА | | Multiplier Gain Constant | (Note 5) | 14 | -1.0 | | V | | OSCILLATOR | | | | | | | Oscillator Frequency | RSET=15k | 46 | 55 | 62 | kHz | | | RSET=8.2k | 86 | 102 | 118 | kHz | | Ст Ramp Peak-to-Valley Amplitude | .* | 4.9 | 5.4 | 5.9 | ٧ | | Ст Ramp Valley Voltage | | 0.8 | 1.1 | 1.3 | ν | | GATE DRIVER | | | | | | | Maximum GT Drv Output Voltage | 0mA load on GT Drv, 18V <vcc<35v< td=""><td>13</td><td>14.5</td><td>18</td><td>ν</td></vcc<35v<> | 13 | 14.5 | 18 | ν | | GT Drv Output Voltage High | -200mA load on GT Drv, Vcc=15V | 12 | 12.8 | , | V | | GT Drv Output Voltage Low, Off | Vcc=0V, 50mA load on GT Drv | | 0.9 | 1.5 | ٧ | | GT Drv Output Voltage Low | 200mA load on GT Drv | | 1.0 | 2.2 | V | | | 10mA load on GT Drv | | 0.1 | 0.4 | ٧ | | Peak GT Drv Current | 10nF from GT Drv to Gnd | | 1.0 | | Α | | GT Drv Rise/Fall Time | 1nF from GT Drv to Gnd | | 35 | | ns | | GT Drv Maximum Duty Cycle | VCA Out=7V | | 95 | | % | | CURRENT LIMIT | | | | | | | PKLMT Offset Voltage | | -10 | | 10 | mV | | PKLMT Input Current | PKLMT=-0.1V | -200 | -100 | | μА | | PKLMT to GT Drv Delay | PKLMT falling from 50mV to -50mV | | 175 | | ns | Note 5: Multiplier Gain Constant (k) is defined by: $I_{Mult\ Out} = \frac{k \times I_{AC} \times (VA\ Out-1)}{V_{RMS}^2}$ Note 6: Guaranteed by design. Not 100% tested in production. #### PIN DESCRIPTIONS (Pin Numbers Refer to DIL Packages) **Gnd** (Pin 1) (ground): All voltages are measured with respect to Gnd. Vcc and REF should be bypassed directly to Gnd with an $0.1\mu F$ or larger ceramic capacitor. The timing capacitor discharge current also returns to this pin, so the lead from the oscillator timing capacitor to Gnd should also be as short and as direct as possible. **PKLMT** (Pin 2) (peak limit): The threshold for PKLMT is 0.0V. Connect this input to the negative voltage on the current sense resistor as shown in Figure 1. Use a resistor to REF to offset the negative current sense signal up to Gnd. CA Out (Pin 3) (current amplifier output): This is the output of a wide-bandwidth op amp that senses line current and commands the pulse width modulator (PWM) to force the correct current. This output can swing close to Gnd, allowing the PWM to force zero duty cycle when necessary. The current amplifier will remain active even if the IC is disabled. The current amplifier output stage is an NPN emitter follower pull-up and an 8k resistor to ground. ISENSE (Pin 4) (current sense minus): This is the inverting input to the current amplifier. This input and the non-inverting input Mult Out remain functional down to and below Gnd. Care should be taken to avoid taking these inputs below -0.5V, because they are protected with diodes to Gnd. Mult Out (Pin 5) (multiplier output and current sense plus): The output of the analog multiplier and the non-inverting input of the current amplifier are connected together at Mult Out. The cautions about taking ISENSE below –0.5V also apply to Mult Out. As the multiplier output is a current, this is a high impedance input similar to ISENSE, so the current amplifier can be configured as a differential amplifier to reject Gnd noise. Figure 1 shows an example of using the current amplifier differentially. IAC (Pin 6) (input AC current): This input to the analog multiplier is a current. The multiplier is tailored for very low distortion from this current input (IAC) to Mult Out, so this is the only multiplier input that should be used for sensing instantaneous line voltage. The nominal voltage on IAC is 6V, so in addition to a resistor from IAC to rectified 60Hz, connect a resistor from IAC to REF. If the resistor to REF is one fourth of the value of the resistor to the rectifier, then the 6V offset will be cancelled, and the line current will have minimal cross-over distortion. VA Out (Pin 7) (voltage amplifier output): This is the output of the op amp that regulates output voltage. Like the current amplifier, the voltage amplifier will stay active even if the IC is disabled with either ENA or VCC. This means that large feedback capacitors across the amplifier will stay charged through momentary disable cycles. Voltage amplifier output levels below 1V will inhibit multiplier output. The voltage amplifier output is internally limited to approximately 5.8V to prevent overshoot. The voltage amplifier output stage is an NPN emitter follower pull-up and an 8k resistor to ground. VRMS (Pin 8) (RMS line voltage): The output of a boost PWM is proportional to the input voltage, so when the line voltage into a low-bandwidth boost PWM voltage regulator changes, the output will change immediately and slowly recover to the regulated level. For these devices, the VRMs input compensates for line voltage changes if it is connected to a voltage proportional to the RMS input line voltage. For best control, the VRMs voltage should stay between 1.5V and 3.5V. **REF** (Pin 9) (voltage reference output): REF is the output of an accurate 7.5V voltage reference. This output is capable of delivering 10mA to peripheral circuitry and is internally short circuit current limited. REF is disabled and will remain at 0V when VCC is low or when ENA is low. Bypass REF to Gnd with an 0.1μF or larger ceramic capacitor for best stability. **ENA** (Pin 10) (enable): ENA is a logic input that will enable the PWM output, voltage reference, and oscillator. ENA also will release the soft start clamp, allowing SS to rise. When unused, connect ENA to a +5V supply or pull ENA high with a 22k resistor. The ENA pin is not intended to be used as a high speed shutdown to the PWM output. VSENSE (Pin 11) (voltage amplifier inverting input): This is normally connected to a feedback network and to the boost converter output through a divider network. RSET (Pin 12) (oscillator charging current and multiplier limit set): A resistor from RSET to ground will program oscillator charging current and maximum multiplier output. Multiplier output current will not exceed 3.75V divided by the resistor from RSET to ground. SS (Pin 13) (soft start): SS will remain at Gnd as long as the IC is disabled or Vcc is too low. SS will pull up to over 8V by an internal 14μA current source when both Vcc becomes valid and the IC is enabled. SS will act as the reference input to the voltage amplifier if SS is below REF. With a large capacitor from SS to Gnd, the reference to the voltage regulating amplifier will rise slowly, and increase the PWM duty cycle slowly. In the event of a disable command or a supply dropout, SS will quickly discharge to ground and disable the PWM. CT (Pin 14) (oscillator timing capacitor): A capacitor from CT to Gnd will set the PWM oscillator frequency according to this relationship: $$F = \frac{1.25}{RSET \times CT}$$ Vcc (Pin 15) (positive supply voltage): Connect Vcc to a stable source of at least 20mA above 17V for normal operation. Also bypass Vcc directly to Gnd to absorb supply current spikes required to charge external MOSFET gate capacitances. To prevent inadequate GT Drv signals, these devices will be inhibited unless Vcc exceeds the upper under-voltage lockout threshold and remains above the lower threshold. #### **PIN DESCRIPTIONS (cont.)** GT Drv (Pin 16) (gate drive): The output of the PWM is a totem pole MOSFET gate driver on GT Drv. This output is internally clamped to 15V so that the IC can be operated with Vcc as high as 35V. Use a series gate resistor of at least 5 ohms to prevent interaction between the gate im- pedance and the GT Drv output driver that might cause the GT Drv output to overshoot excessively. Some overshoot of the GT Drv output is always expected when driving a capacitive load. TYPICAL CHARACTERISTICS at Ta = TJ = 25°C ### TYPICAL CHARACTERISTICS at TA = TJ = 25°C (cont.) #### APPLICATIONS INFORMATION #### A 250W PREREGULATOR The circuit of Figure 1 shows a typical application of the UC3854 as a preregulator with high power factor and efficiency. The assembly consists of two distinct parts, the control circuit centering on the UC3854 and the power section. The power section is a "boost" converter, with the inductor operating in the continuous mode. In this mode, the duty cycle is dependent on the ratio between input and output voltages; also, the input current has low switching frequency ripple, which means that the line noise is low. Furthermore, the output voltage must be higher than the peak value of the highest expected AC line voltage, and all components must be rated accordingly. In the control section, the UC3854 provides PWM pulses (GT Drv, Pin 16) to the power MOSFET gate. The duty cy- cle of this output is simultaneously controlled by four separate inputs to the chip: | INPUT | <u>PIN #</u> | <b>FUNCTION</b> | |-----------------|--------------|----------------------| | VSENSE | 11 | Output DC Voltage | | IAC | 6 | LineVoltage Waveform | | ISENSE/Mult Out | 4/5 | Line Current | | VRMS | 8 | RMS Line Voltage | Additional controls of an auxiliary nature are provided. They are intended to protect the switching power MOS-FETS from certain transient conditions, as follows: | <u>INPUT</u> | <u>PIN #</u> | <u>FUNCTION</u> | |--------------|--------------|-----------------------| | ENA | 10 | . Start-Up Delay | | SS | 13 | Soft Start | | PKLIM | 2 | Maximum Current Limit | #### **APPLICATIONS INFORMATION (cont.)** #### **PROTECTION INPUTS** **ENA (Enable):** The ENA input must reach 2.5 volts before the REF and GT Drv outputs are enabled. This provides a means to shut down the gate in case of trouble, or to add a time delay at power up. A hysteresis gap of 200mV is provided at this terminal to prevent erratic operation. Undervoltage protection is provided directly at pin 15, where the on/off thresholds are 16V and 10V. If the ENA input is unused, it should be pulled up to Vcc through a current limiting resistor of 100k. SS (Soft start): The voltage at pin 13 (SS) can reduce the reference voltage used by the error amplifier to regulate the output DC voltage. With pin 13 open, the reference voltage is typically 7.5V. An internal current source delivers approximately -14 $\mu$ A from pin 13. Thus a capacitor connected between that pin and ground will charge linearly from zero to 7.5V in 0.54C seconds, with C expressed in microfarads. **PKLIM** (Peak current limit): Use pin 2 to establish the highest value of current to be controlled by the power MOSFET. With the resistor divider values shown in Figure 1, the 0.0V threshold at pin 2 is reached when the voltage drop across the 0.25 ohm current sense resistor is 7.5V\*2k/10k=1.5V, corresponding to 6A. A bypass capacitor from pin 2 to ground is recommended to filter out very high frequency noise. #### **CONTROL INPUTS** VSENSE (Output DC voltage sense): The threshold voltage for the VSENSE input is 7.5V and the input bias current is typically 50nA. The values shown in Figure 1 are for an output voltage of 400V DC. In this circuit, the voltage amplifier operates with a constant low frequency gain for minimum output excursions. The 47nF feedback capacitor places a 15Hz pole in the voltage loop that prevents 120Hz ripple from propagating to the input current. **lac (Line waveform):** In order to force the line current waveshape to follow the line voltage, a sample of the power line voltage in waveform is introduced at pin 6. This signal is multiplied by the output of the voltage amplifier in the internal multiplier to generate a reference signal for the current control loop. This input is not a voltage, but a current (hence IAC). It is set up by the 220k and 910k resistive divider (see Figure 1). The voltage at pin 6 is internally held at 6V, and the two resistors are chosen so that the current flowing into pin 6 varies from zero (at each zero crossing) to about $400\mu A$ at the peak of the waveshape. The following formulas were used to calculate these resistors: $$RAC = \frac{V_{pk}}{I_{ACpk}} = \frac{260 \text{ VAC} \times \sqrt{2}}{400 \mu A} = 910 \text{ k}$$ $$RREF = \frac{RAC}{4} = 220 \text{ k}$$ (where Vpk is the peak line voltage) Isense/Mult Out (Line current): The voltage drop across the 0.25 ohm current-sense resistor is applied to pins 4 and 5 as shown. The current-sense amplifier also operates with high low-frequency gain, but unlike the voltage amplifier, it is set up to give the current-control loop a very wide bandwidth. This enables the line current to follow the line voltage as closely as possible. In the present example, this amplifier has a zero at about 500Hz, and a gain of about 18dB thereafter. VRMS (RMS line voltage): An important feature of the UC3854 preregulator is that it can operate with a three-to-one range of input line voltages, covering everything from low line in the US (85VAC) to high line in Europe (255VAC). This is done using line feedforward, which keeps the input power constant with varying input voltage (assuming constant load power). To do this, the multiplier divides the line current by the square of the RMS value of the line voltage. The voltage applied to pin 8, proportional to the average of the rectified line voltage (and proportional to the RMS value), is squared in the UC3854, and then used as a divisor by the multiplier block. The multiplier output, at pin 5, is a current that increases with the current at pin 6 and the voltage at pins 7, and decreases with the square of the voltage at pin 8. **PWM FREQUENCY:** The PWM oscillator frequency in Figure 1 is 100kHz. This value is determined by CT at pin 14 and RSET at pin 12. RSET should be chosen first because it affects the maximum value of IMULT according to the equation: $$I_{MULT_{MAX}} = \frac{-3.75V}{B_{SET}}$$ This effectively sets a maximum PWM-controlled current. With Rset=15k, $$IMULT_{MAX} = \frac{-3.75 V}{15 k} = -250 \mu A$$ Also note that the multiplier output current will never exceed twice IAC. With the 4k resistor from Mult Out to the 0.25 ohm current sense resistor, the maximum current in the current sense resistor will be $$IMAX = \frac{-IMULT_{MAX} \times 4k}{0.25\Omega} = -4A$$ Having thus selected RSET, the current sense resistor, and the resistor from Mult Out to the current sense resistor, calculate CT for the desired PWM oscillator frequency from the equation $$C\tau = \frac{1.25}{F \times RSET}$$ #### FIGURE 1 - Typical Application This diagram depicts a complete 250 Watt Preregulator. At full load, this preregulator will exhibit a power factor of 0.99 at any power line voltage between 80 and 260 VRMs. This same circuit can be used at higher power levels with minor modifications to the power stage. See Design Note 39B and Application Note U-134 for further details. NOTE: Boost inductor can be fabricated with ARNOLD MPP toroidal core part number A-438381-2, using a 55 turn primary and a 13 turn secondary.