

## CY7C1049BN

#### Features

- High speed
- t<sub>AA</sub> = 12 ns
- Low active power
- 1320 mW (max.)
- Low CMOS standby power (Commercial L version) — 2.75 mW (max.)
- + 2.0V Data Retention (400  $\mu\text{W}$  at 2.0V retention)
- · Automatic power-down when deselected
- TTL-compatible inputs and outputs
- Easy memory expansion with  $\overline{CE}$  and  $\overline{OE}$  features

# 512K x 8 Static RAM

## Functional Description<sup>[1]</sup>

The CY7C1049BN is a high-performance CMOS static RAM organized as 524,288 words by 8 bits. Easy <u>memory</u> expansion is provided by an active LOW Chip Enable ( $\overline{CE}$ ), an active LOW Output Enable ( $\overline{OE}$ ), and three-state drivers. <u>Writing to the device is accomplished by taking Chip Enable</u> ( $\overline{CE}$ ) and Write Enable ( $\overline{WE}$ ) inputs LOW. Data on the eight I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is then written into the location specified on the address pins (A<sub>0</sub> through A<sub>18</sub>).

Reading from the device is accomplished by taking Chip Enable ( $\overline{\text{CE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing Write Enable (WE) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The eight input/output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) are placed in <u>a</u> high-impedance state when the <u>device</u> is deselected (CE HIGH), the <u>outputs</u> are disabled (OE HIGH), or during a write operation (CE LOW, and WE LOW).

The CY7C1049BN is available in a standard 400-mil-wide 36-pin SOJ package with center power and ground (revolutionary) pinout.





## **Selection Guide**

|                              |               | 7C1049BN-12 | 7C1049BN-15 | 7C1049BN-17 | 7C1049BN-20 | 7C1049BN-25 |
|------------------------------|---------------|-------------|-------------|-------------|-------------|-------------|
| Maximum Access Time (ns)     | 12            | 15          | 17          | 20          | 25          |             |
| Maximum Operating Current (m | 240           | 220         | 195         | 185         | 180         |             |
| Maximum CMOS Standby         | Com'l         | 8           | 8           | 8           | 8           | 8           |
| Current (mA)                 | Com'l/Ind'l L | -           | -           | 0.5         | 0.5         | 0.5         |
|                              | Ind'l         | -           | -           | -           | 9           | 9           |

Note:

1. For guidelines on SRAM system design, please refer to the 'System Design Guidelines' Cypress application note, available on the internet at www.cypress.com.

#### **Maximum Ratings**

| (Above which the useful life may be impaired. For user guide-<br>lines, not tested.)                                                         |
|----------------------------------------------------------------------------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                                                                                            |
| Ambient Temperature with<br>Power Applied55°C to +125°C                                                                                      |
| Supply Voltage on $V_{CC}$ to Relative $GND^{[2]}$ –0.5V to +7.0V                                                                            |
| DC Voltage Applied to Outputs in High Z State <sup>[2]</sup> 0.5V to $V_{CC}$ + 0.5V DC Input Voltage <sup>[2]</sup> 0.5V to $V_{CC}$ + 0.5V |

## 

Latch-Up Current.....>200 mA

## **Operating Range**

| Range      | Ambient<br>Temperature | v <sub>cc</sub> |
|------------|------------------------|-----------------|
| Commercial | 0°C to +70°C           | 4.5V-5.5V       |
| Industrial | –40°C to +85°C         |                 |

#### **Electrical Characteristics** Over the Operating Range

#### Parameter Description **Test Conditions** 7C1049B-12 7C1049B-15 7C1049B-17 Min. Max. Min. Max. Min. Max. Unit 2.4 V<sub>OH</sub> Output HIGH Voltage $V_{CC} = Min., I_{OH} = -4.0 mA$ 2.4 2.4 V VOL Output LOW Voltage V<sub>CC</sub> = Min., I<sub>OL</sub> = 8.0 mA 0.4 0.4 0.4 V VIH Input HIGH Voltage 2.2 V<sub>CC</sub>+0.3 2.2 V<sub>CC</sub>+0.3 2.2 V<sub>CC</sub>+0.3 V Input LOW Voltage<sup>[2]</sup> VIL -0.30.8 -0.3 0.8 -0.3 0.3 V $\overline{\text{GND}} \leq V_{\text{I}} \leq V_{\text{CC}}$ Input Load Current -1 +1 -1 +1 -1 +1 μA $I_{|X|}$ Output Leakage GND <u><</u> V<sub>OUT</sub> <u><</u> V<sub>CC</sub>, -1 +1 -1 +1 -1 +1 μA loz Output Disabled Current V<sub>CC</sub> = Max. I<sub>CC</sub> V<sub>CC</sub> Operating 240 220 195 mΑ Supply Current $f = f_{MAX} = 1/t_{RC}$ $\begin{array}{l} \text{Max. } V_{\text{CC}}, \ \overline{\text{CE}} \geq V_{\text{IH}} \\ V_{\text{IN}} \geq V_{\text{IH}} \text{ or} \\ V_{\text{IN}} \leq V_{\text{IL}}, \ \text{f} = \text{f}_{\text{MAX}} \end{array}$ Automatic CE 40 40 40 mΑ I<sub>SB1</sub> Power-Down Current -TTL Inputs $\begin{array}{l} \underline{Max}. \ V_{CC}, \\ \overline{CE} \geq V_{CC} - 0.3V, \\ V_{IN} \geq V_{CC} - 0.3V, \\ \text{or } V_{IN} \leq 0.3V, \ \text{f} = 0 \end{array}$ Automatic CE Com'l 8 8 8 mΑ I<sub>SB2</sub> Power-Down Current Com'l L 0.5 mΑ \_ \_ -CMOS Inputs Ind'l 8 \_ \_ mΑ Ind'l 0.5 mΑ L --

Note:

2. Minimum voltage is-2.0V for pulse durations of less than 20 ns.



|                  |                                                   | Test Condit                                                                                                                                                          | ions  |   | 7C1  | 049B-20               | 7C10 |                       |      |
|------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---|------|-----------------------|------|-----------------------|------|
| Parameter        | Description                                       |                                                                                                                                                                      |       |   | Min. | Max.                  | Min. | Max.                  | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage                               | V <sub>CC</sub> = Min., I <sub>OH</sub> = -4.0                                                                                                                       | ) mA  |   | 2.4  |                       | 2.4  |                       | V    |
| V <sub>OL</sub>  | Output LOW Voltage                                | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0                                                                                                                        | mA    |   |      | 0.4                   |      | 0.4                   | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                                |                                                                                                                                                                      |       |   | 2.2  | V <sub>CC</sub> + 0.3 | 2.2  | V <sub>CC</sub> + 0.3 | V    |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[2]</sup>                  |                                                                                                                                                                      |       |   | -0.3 | 0.8                   | -0.3 | 0.8                   | V    |
| I <sub>IX</sub>  | Input Load Current                                | $GND \leq V_I \leq V_{CC}$                                                                                                                                           |       |   | -1   | +1                    | -1   | +1                    | μA   |
| I <sub>OZ</sub>  | Output Leakage<br>Current                         | $GND \leq V_{OUT} \leq V_{CC},$<br>Output Disabled                                                                                                                   |       |   | -1   | +1                    | –1   | +1                    | μA   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating<br>Supply Current       | $V_{CC} = Max.$<br>f = f <sub>MAX</sub> = 1/t <sub>RC</sub>                                                                                                          |       |   |      | 185                   |      | 180                   | mA   |
| I <sub>SB1</sub> | Automatic CE<br>Power-Down Current<br>—TTL Inputs | $\begin{array}{l} \text{Max. } V_{CC}, \ \overline{CE} \geq V_{IH} \\ V_{IN} \geq V_{IH} \ \text{or} \\ V_{IN} \leq V_{IL}, \ \text{f} = \text{f}_{MAX} \end{array}$ |       |   |      | 40                    |      | 40                    | mA   |
| I <sub>SB2</sub> | Automatic CE                                      | Max. V <sub>CC</sub> ,                                                                                                                                               | Com'l |   |      | 8                     |      | 8                     | mA   |
|                  | Power-Down Current<br>—CMOS Inputs                | $\overline{CE} \ge V_{CC} - 0.3V,$<br>$V_{IN} \ge V_{CC} - 0.3V,$                                                                                                    | Com'l | L |      | 0.5                   |      | 0.5                   | mA   |
|                  |                                                   | or $V_{IN} \le 0.3V$ , f = 0                                                                                                                                         | Ind'l |   |      | 8                     |      | 8                     | mA   |
|                  |                                                   |                                                                                                                                                                      | Ind'l | L |      | 0.5                   |      | 0.5                   | mA   |

#### Electrical Characteristics Over the Operating Range (continued)

## Capacitance<sup>[3]</sup>

| Parameter        | Description       | Test Conditions                         | Max. | Unit |
|------------------|-------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8    | pF   |
| C <sub>OUT</sub> | I/O Capacitance   | $V_{CC} = 5.0V$                         | 8    | pF   |

## **AC Test Loads and Waveforms**



OUTPUT **Ο** 167Ω Ο 1.73V

Note:

3. Tested initially and after any design or process changes that may affect these parameters.



#### Switching Characteristics<sup>[4]</sup> Over the Operating Range

|                    |                                                              | 7C104 | 49B-12 | 7C1049B-15 |      | 7C1049B-17 |      |      |
|--------------------|--------------------------------------------------------------|-------|--------|------------|------|------------|------|------|
| Parameter          | Description                                                  | Min.  | Max.   | Min.       | Max. | Min.       | Max. | Unit |
| Read Cycle         | )                                                            | I     | 1      | 1          | •    | •          | 1    |      |
| t <sub>power</sub> | V <sub>CC</sub> (typical) to the First Access <sup>[5]</sup> | 1     |        | 1          |      | 1          |      | ms   |
| t <sub>RC</sub>    | Read Cycle Time                                              | 12    |        | 15         |      | 17         |      | ns   |
| t <sub>AA</sub>    | Address to Data Valid                                        |       | 12     |            | 15   |            | 17   | ns   |
| t <sub>OHA</sub>   | Data Hold from Address Change                                | 3     |        | 3          |      | 3          |      | ns   |
| t <sub>ACE</sub>   | CE LOW to Data Valid                                         |       | 12     |            | 15   |            | 17   | ns   |
| t <sub>DOE</sub>   | OE LOW to Data Valid                                         |       | 6      |            | 7    |            | 8    | ns   |
| t <sub>LZOE</sub>  | OE LOW to Low Z <sup>[7]</sup>                               | 0     |        | 0          |      | 0          |      | ns   |
| t <sub>HZOE</sub>  | OE HIGH to High Z <sup>[6, 7]</sup>                          |       | 6      |            | 7    |            | 7    | ns   |
| t <sub>LZCE</sub>  | CE LOW to Low Z <sup>[7]</sup>                               | 3     |        | 3          |      | 3          |      | ns   |
| t <sub>HZCE</sub>  | CE HIGH to High Z <sup>[6, 7]</sup>                          |       | 6      |            | 7    |            | 7    | ns   |
| t <sub>PU</sub>    | CE LOW to Power-Up                                           | 0     |        | 0          |      | 0          |      | ns   |
| t <sub>PD</sub>    | CE HIGH to Power-Down                                        |       | 12     |            | 15   |            | 17   | ns   |
| Write Cycle        | <b>[</b> 8, 9]                                               |       |        | •          | •    |            |      | 4    |
| t <sub>WC</sub>    | Write Cycle Time                                             | 12    |        | 15         |      | 17         |      | ns   |
| t <sub>SCE</sub>   | CE LOW to Write End                                          | 10    |        | 12         |      | 12         |      | ns   |
| t <sub>AW</sub>    | Address Set-Up to Write End                                  | 10    |        | 12         |      | 12         |      | ns   |
| t <sub>HA</sub>    | Address Hold from Write End                                  | 0     |        | 0          |      | 0          |      | ns   |
| t <sub>SA</sub>    | Address Set-Up to Write Start                                | 0     |        | 0          |      | 0          |      | ns   |
| t <sub>PWE</sub>   | WE Pulse Width                                               | 10    |        | 12         |      | 12         |      | ns   |
| t <sub>SD</sub>    | Data Set-Up to Write End                                     | 7     |        | 8          |      | 8          |      | ns   |
| t <sub>HD</sub>    | Data Hold from Write End                                     | 0     |        | 0          |      | 0          |      | ns   |
| t <sub>LZWE</sub>  | WE HIGH to Low Z <sup>[7]</sup>                              | 3     |        | 3          |      | 3          |      | ns   |
| t <sub>HZWE</sub>  | WE LOW to High Z <sup>[6, 7]</sup>                           |       | 6      |            | 7    |            | 8    | ns   |

Notes:

4. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified l<sub>OL</sub>/l<sub>OH</sub> and 30-pF load capacitance.
 5. This part has a voltage regulator which steps down the voltage from 5V to 3.3V internally. t<sub>power</sub> time has to be provided initially before a read/write operation is a totated.

started.

t<sub>HZCE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage.
 t<sub>HZCE</sub>, t<sub>HZCE</sub>,

9. The minimum write cycle time for Write Cycle no. 3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.



## Switching Characteristics<sup>[4]</sup> Over the Operating Range (continued)

|                           |                                                              | 7C104 | 49B-20 | 7C104 |      |      |  |
|---------------------------|--------------------------------------------------------------|-------|--------|-------|------|------|--|
| Parameter                 | Description                                                  | Min.  | Max.   | Min.  | Max. | Unit |  |
| Read Cycle                |                                                              |       |        | •     | •    |      |  |
| t <sub>power</sub>        | V <sub>CC</sub> (typical) to the First Access <sup>[5]</sup> | 1     |        | 1     |      | 1    |  |
| t <sub>RC</sub>           | Read Cycle Time                                              | 20    |        | 25    |      | ns   |  |
| t <sub>AA</sub>           | Address to Data Valid                                        |       | 20     |       | 25   | ns   |  |
| t <sub>OHA</sub>          | Data Hold from Address Change                                | 3     |        | 5     |      | ns   |  |
| t <sub>ACE</sub>          | CE LOW to Data Valid                                         |       | 20     |       | 25   | ns   |  |
| t <sub>DOE</sub>          | OE LOW to Data Valid                                         |       | 8      |       | 10   | ns   |  |
| t <sub>LZOE</sub>         | OE LOW to Low Z <sup>[7]</sup>                               | 0     |        | 0     |      | ns   |  |
| t <sub>HZOE</sub>         | OE HIGH to High Z <sup>[6, 7]</sup>                          |       | 8      |       | 10   | ns   |  |
| t <sub>LZCE</sub>         | CE LOW to Low Z <sup>[7]</sup>                               | 3     |        | 5     |      | ns   |  |
| t <sub>HZCE</sub>         | CE HIGH to High Z <sup>[6, 7]</sup>                          |       | 8      |       | 10   | ns   |  |
| t <sub>PU</sub>           | CE LOW to Power-Up                                           | 0     |        | 0     |      | ns   |  |
| t <sub>PD</sub>           | CE HIGH to Power-Down                                        |       | 20     |       | 25   | ns   |  |
| Write Cycle <sup>[8</sup> | 3]                                                           |       |        |       |      |      |  |
| t <sub>WC</sub>           | Write Cycle Time                                             | 20    |        | 25    |      | ns   |  |
| t <sub>SCE</sub>          | CE LOW to Write End                                          | 13    |        | 15    |      | ns   |  |
| t <sub>AW</sub>           | Address Set-Up to Write End                                  | 13    |        | 15    |      | ns   |  |
| t <sub>HA</sub>           | Address Hold from Write End                                  | 0     |        | 0     |      | ns   |  |
| t <sub>SA</sub>           | Address Set-Up to Write Start                                | 0     |        | 0     |      | ns   |  |
| t <sub>PWE</sub>          | WE Pulse Width                                               | 13    |        | 15    |      | ns   |  |
| t <sub>SD</sub>           | Data Set-Up to Write End                                     | 9     |        | 10    |      | ns   |  |
| t <sub>HD</sub>           | Data Hold from Write End                                     | 0     |        | 0     |      | ns   |  |
| t <sub>LZWE</sub>         | WE HIGH to Low Z <sup>[7]</sup>                              | 3     |        | 5     |      | ns   |  |
| t <sub>HZWE</sub>         | WE LOW to High Z <sup>[6, 7]</sup>                           |       | 8      |       | 10   | ns   |  |

## Data Retention Characteristics Over the Operating Range

| Parameter                       | Description                          |       |   | Conditions <sup>[11]</sup>                                                | Min.            | Max | Unit |
|---------------------------------|--------------------------------------|-------|---|---------------------------------------------------------------------------|-----------------|-----|------|
| V <sub>DR</sub>                 | V <sub>CC</sub> for Data Retention   |       |   |                                                                           | 2.0             |     | V    |
| I <sub>CCDR</sub>               | Data Retention Current               | Com'l | L | $\frac{V_{CC}}{CE} = V_{DR} = 3.0V,$<br>CE $\ge V_{CC} - 0.3V$            |                 | 200 | μA   |
|                                 |                                      | Ind'l |   | $CE \ge V_{CC} - 0.3V$<br>$V_{IN} \ge V_{CC} - 0.3V$ or $V_{IN} \le 0.3V$ |                 | 1   | mA   |
| t <sub>CDR</sub> <sup>[3]</sup> | Chip Deselect to Data Retention Time |       |   |                                                                           | 0               |     | ns   |
| t <sub>R</sub> <sup>[10]</sup>  | Operation Recovery Time              |       |   |                                                                           | t <sub>RC</sub> |     | ns   |

Notes:

10.  $t_r \le 3$  ns for the -12 and -15 speeds.  $t_r \le 5$  ns for the -20 and slower speeds. 11. No input may exceed V<sub>CC</sub> + 0.5V.



## **Data Retention Waveform**



## **Switching Waveforms**



## Read Cycle No. 2 (OE Controlled)<sup>[13, 14]</sup>



#### Notes:

12. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ . 13. WE is HIGH for read cycle. 14. Address valid prior to or coincident with  $\overline{CE}$  transition LOW.



## Switching Waveforms (continued)

## Write Cycle No. 1 (CE Controlled)<sup>[15, 16]</sup>



Write Cycle No. 2 (WE Controlled, OE HIGH During Write)<sup>[15, 16]</sup>



Notes:

15. Data I/O is high impedance if OE = V<sub>IH</sub>.
16. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state.
17. During this period the I/Os are in the output state and input signals should not be applied.



## Switching Waveforms (continued)

## Write Cycle No. 3 (WE Controlled, OE LOW)<sup>[16]</sup>



## Truth Table

| CE | WE | OE | Inputs/Outputs | Mode                      | Power                      |
|----|----|----|----------------|---------------------------|----------------------------|
| Н  | Х  | Х  | High Z         | Power-down                | Standby (I <sub>SB</sub> ) |
| L  | Н  | L  | Data Out       | Read                      | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | Data In        | Write                     | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | High Z         | Selected, Output disabled | Active (I <sub>CC</sub> )  |

#### **Ordering Information**

Cypress offers other versions of this type of product in many different configurations and features. The below table contains only the list of parts that are currently available. For a complete listing of all options, visit the Cypress website at www.cypress.com and refer to the product summary page at http://www.cypress.com/products or contact your local sales representative.

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices.

| Speed<br>(ns) | Ordering Code    | Package<br>Diagram | Package Type                           | Operating<br>Range |
|---------------|------------------|--------------------|----------------------------------------|--------------------|
| 15            | CY7C1049BN-15VXI | 51-85090           | 36-Lead (400-Mil) Molded SOJ (Pb-free) | Industrial         |

Please contact local sales representative regarding availability of these parts.



## Package Diagram

## 36 Lead (400 MIL) Molded SOJ V36



All product and company names mentioned in this document may be the trademarks of their respective holders.



## **Document History Page**

|      | Document Title: CY7C1049BN 512K x 8 Static RAM<br>Document Number: 001-06501 |               |                    |                                                                                      |  |  |  |  |
|------|------------------------------------------------------------------------------|---------------|--------------------|--------------------------------------------------------------------------------------|--|--|--|--|
| REV. | ECN NO.                                                                      | lssue<br>Date | Orig. of<br>Change | Description of Change                                                                |  |  |  |  |
| **   | 424111                                                                       | See ECN       | NXR                | New Data Sheet                                                                       |  |  |  |  |
| *A   | 2897141                                                                      | 03/22/10      | AJU/VKN            | Removed inactive parts from the ordering information table. Updated package diagram. |  |  |  |  |

© Cypress Semiconductor Corporation, 2006-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.