



# PCM1760P/U DF1760P/U

# Multi-Bit Enhanced Noise Shaping 20-Bit ANALOG-TO-DIGITAL CONVERSION SYSTEM

# FEATURES

- DUAL 20-BIT MONOLITHIC MODULATOR (PCM1760) AND MONOLITHIC DECIMATING DIGITAL FILTER (DF1760)
- HIGH PERFORMANCE: THD+N: -92dB typ, -90dB max Dynamic Range: 108dB typ SNR: 108dB min, 110dB typ Channel Separation: 98dB typ, 94dB min
- 64X OVERSAMPLING
- CO-PHASE CONVERSION
- RUNS ON 256fs OR 384fs SYSTEM CLOCK
- VERSATILE INTERFACE CAPABILITY: 16-, 20-Bit Output MSB First or LSB First Format
- OPTIONAL FUNCTIONS: Offset Error Calibration Overflow Detection Power Down Mode (DF1760)
- RUNS ON ±5V SUPPLIES (PCM1760) AND 5V SUPPLY (DF1760)
- COMPACT 28-PIN PACKAGES: 28-Pin DIP and SOIC

# DESCRIPTION

The PCM1760 and DF1760 combine for a low-cost, high-performance dual 20-bit, 48kHz sampling analog-to-digital conversion system which is specifically designed for dynamic applications.

The PCM1760/DF1760 pair form a 4-bit, 4th order, 64X oversampling analog-to-digital converter.

The PCM1760 is a delta-sigma modulator that uses a 4-bit quantizer within the modulation loop to achieve very high dynamic range.

The DF1760 is a high-performance decimating digital filter. The DF1760 accepts 4-bit 64fs data from the PCM1760 and decimates to 20-bit 1fs data.

The FIR filter of the DF1760 has pass-band ripple of less than  $\pm 0.001$ dB and greater than 100dB of the reject band attenuation.



©1993 Burr-Brown Corporation

# SPECIFICATIONS

## ELECTRICAL

At  $T_A = +25^{\circ}C$ ,  $\pm V_{CC}$ ,  $\pm V_{dd} = +5V$ ,  $+V_{DD} = +5V$ ,  $f_S = 48$ kHz and ext. components =  $\pm 2\%$  unless otherwise noted.

|                                          |                                                                    |       | PCM1760/DF1760         |            |                     |
|------------------------------------------|--------------------------------------------------------------------|-------|------------------------|------------|---------------------|
| PARAMETER                                | CONDITIONS                                                         | MIN   | TYP                    | МАХ        | UNITS               |
| RESOLUTION                               |                                                                    | 20    |                        |            | Bits                |
| ANALOG INPUT                             |                                                                    |       |                        |            |                     |
| Input Range                              | $R_{IN}$ 1 = 2.2k $\Omega$                                         |       | ±2.5                   |            | Vp-p                |
| Input Impedance                          | $R_{IN}^{IN}$ 1 = 2.2k $\Omega$                                    |       | R <sub>IN</sub> 1      |            | Ω                   |
| SAMPLING FREQUENCY                       | · ·                                                                |       |                        |            | •                   |
| Cover Range of fs                        | Integrator Constants: Application <sup>(1)</sup>                   | 30    | 48                     | 50         | kHz                 |
| ACCURACY                                 | - <b>-</b>                                                         |       |                        |            |                     |
| Gain Error                               |                                                                    |       | ±0.5                   | ±1.0       | dB                  |
| Gain Mismatch                            |                                                                    |       |                        | ±0.5       | dB                  |
| Bipolar Zero Error                       | $V_{IN} = 0$ at 20s After Power-On                                 |       | 1400                   | ±0.4       | % FSR <sup>(2</sup> |
| Gain Drift<br>Bipolar Zero Drift         | 0°C to +70°C<br>0°C to +70°C                                       |       | ±100<br>±20            |            | ppmfs/°C            |
| •                                        | 0-0 to +70-0                                                       |       | ±20                    |            | ppmis/*C            |
|                                          |                                                                    |       |                        |            |                     |
| THD+N/(0dBFS) P, U<br>P-L, U-L           | f <sub>IN</sub> = 1kHz                                             |       | -92<br>-90             | -90<br>-88 | dB<br>dB            |
| THD+N/(–20dBFS) P, U                     | f <sub>IN</sub> = 1kHz                                             |       | -90                    | 00<br>70   | dB<br>dB            |
| P-L, U-L                                 |                                                                    |       | -76                    | _70<br>_70 | dB                  |
| THD+N/(-60dBFS) P, U                     | f <sub>IN</sub> = 1kHz                                             |       | -44                    | -42        | dB                  |
| P-L, U-L                                 | IN                                                                 |       | -44                    | -42        | dB                  |
| Dynamic Range P, U                       | $f_{IN} = 1 \text{kHz}, V_{IN} = -60 \text{dBFS}, \text{A Filter}$ | 104   | 108                    |            | dB                  |
| P-L, U-L                                 |                                                                    | 104   | 108                    |            | dB                  |
| SNR P, U                                 | V <sub>IN</sub> = 0, A Filter                                      | 108   | 110                    |            | dB                  |
| P-L, U-L                                 |                                                                    | 106   | 110                    |            | dB                  |
| Frequency Response<br>Channel Separation | f <sub>IN</sub> = 20kHz<br>f <sub>IN</sub> = 1kHz, A Filter        | 94    | ±0.1<br>98             |            | dB<br>dB            |
| DIGITAL FILTER                           | I <sub>IN</sub> = TKHZ, A Filter                                   | 34    | 90                     |            | uв                  |
| Over Sample Rate                         |                                                                    |       | 64                     |            | fs                  |
| Ripple in Band                           | 0 - 0.04535fs                                                      |       | 04                     | ±0.0001    | dB                  |
| Stopband Attenuation –1                  | 0.5465fs - 63.4535fs                                               | -94   |                        | _010001    | dB                  |
| Stopband Attenuation –2                  | 0.5465fs - 3.4535fs                                                | -100  |                        |            | dB                  |
| LOGIC INPUTS AND OUTPUTS                 | - <b>-</b> - <b>-</b> - <b>-</b>                                   |       |                        |            | •                   |
| Logic Family Input                       |                                                                    | T     | TL Level Compatible CN | 105        |                     |
| Frequency (System Clock 1)               | 256fs                                                              |       | 12.288                 |            | MHz                 |
| Frequency (System Clock 2)               | 384fs                                                              |       | 18.432                 |            | MHz                 |
| Duty Cycle (System Clock 1)              | 256fs                                                              | 40    | 50                     | 60         | %                   |
| Duty Cycle (System Clock 2)              | 384fs                                                              | 45    | 50                     | 55         | %                   |
| Data Clock Input                         |                                                                    | 32    | 48                     | 64         | fs                  |
| Logic Family Output                      |                                                                    |       | CMOS<br>64             |            | 6                   |
| Data Clock Output<br>Data Coding         |                                                                    |       | Two's Complement       |            | fs                  |
| Data Bit Length                          |                                                                    | 16    | 20                     |            | Bits                |
| Data Format                              |                                                                    |       | Selectable             |            |                     |
| Output Data Delay                        | fs = 48kHz                                                         |       | 1.5                    |            | ms                  |
| POWER SUPPLY REQUIREMENTS                |                                                                    |       |                        |            |                     |
| Supply Voltage                           |                                                                    |       |                        |            |                     |
| ±V <sub>CC</sub>                         | PCM1760                                                            | ±4.75 | ±5.0                   | ±5.25      | V                   |
| ±V <sub>dd</sub>                         | PCM1760                                                            | ±4.75 | ±5.0                   | ±5.25      | V                   |
| +V <sub>DD</sub>                         | DF1760                                                             | 4.75  | 5.0                    | 5.25       | V                   |
| Supply Current                           | PCM1760                                                            |       | 24                     | 36         | mA                  |
| +I <sub>CC</sub><br>–I <sub>CC</sub>     | PCM1760                                                            |       | -30                    | -45        | mA                  |
| +l <sub>dd</sub>                         | PCM1760                                                            |       | 12                     | 18         | mA                  |
| -I <sub>DD</sub>                         | PCM1760                                                            |       | -8                     | -12        | mA                  |
| +I <sub>DD</sub> -1                      | DF1760, Normal Mode                                                |       | 40                     | 55         | mA                  |
| +I <sub>DD</sub> -2                      | DF1760, Power-Down Mode                                            |       | 4                      | 6.6        | mA                  |
| Power Consumption                        | PCM1760                                                            |       | 370                    | 500        | mW                  |
|                                          | DF1760, Normal Mode                                                |       | 200                    | 275        | mW                  |
|                                          | DF1760, Power-Down Mode                                            |       | 20                     | 33         | mW                  |
| TEMPERATURE RANGE                        |                                                                    |       |                        |            |                     |
| Operating                                | PCM1760/DF1760                                                     | 0     | +25                    | +70        | °C                  |

NOTES: (1) Integrator Constants are determined by the external components shown in the block diagram. (2) FSR means Full Scale Range, digital output code is from 90000H to 70000H, FSR = 5.0V. (3) Use 20-bit DAC, 20kHz LPF, 400Hz HPF, average response. (4) Average response using a 20-bit reconstruction DAC with 20kHz low-pass filter and 400Hz high-pass filter.



### ABSOLUTE MAXIMUM RATINGS—PCM1760

| Supply Voltage                      | ±6V                    |
|-------------------------------------|------------------------|
| Voltage Mismatch                    | 0.1V                   |
| Analog Input                        | ±V <sub>cc</sub>       |
| Digital Input                       | +V <sub>pp</sub> +0.3V |
|                                     | GND -0.3V              |
| Power Dissipation/P                 |                        |
| Power Dissipation/U                 | 550mW                  |
| Lead Temperature/P (soldering, 10s) | 260°C                  |
| Lead Temperature/U (soldering, 10s) | 235°C                  |
| Operating Temperature               | 0°C to +70°C           |
| Storage Temperature                 | 50°C to +125°C         |

#### **ORDERING INFORMATION**

**PIN ASSIGNMENTS PCM1760** 

| MODEL      | PACKAGE | THD +N (fs) | SNR   |
|------------|---------|-------------|-------|
| PCM1760P   | PDIP    | -90dB       | 108dB |
| PCM1760U   | SOIC    | -90dB       | 108dB |
| PCM1760P-L | PDIP    | -88dB       | 106dB |
| PCM1760U-L | SOIC    | -88dB       | 106dB |
| DF1760P    | PDIP    | NA          | NA    |
| DF1760U    | SOIC    | NA          | NA    |

#### ABSOLUTE MAXIMUM RATINGS—DF1760

| Supply Voltage                              | 7.0V                   |
|---------------------------------------------|------------------------|
| Voltage Mismatch                            |                        |
| Digital Input                               | +V <sub>DD</sub> +0.5V |
|                                             | V <sub>ss</sub> –0.5V  |
| Input Current                               | ±20mA                  |
| Power Dissipation/P                         | 460mW                  |
| Power Dissipation/U                         | 440mW                  |
| Lead Temperature/P (soldering, 10s)         | 260°C                  |
| Lead Temperature/U (soldering, 10s, reflow) | 235°C                  |
| Operating Temperature                       | 0°C to +70°c           |
| Storage Temperature                         | –50°C to +125°C        |

#### **PACKAGE INFORMATION**

| MODEL              | PACKAGE                    | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> |
|--------------------|----------------------------|------------------------------------------|
| PCM1760P           | 28-Pin PDIP                | 800                                      |
| PCM1760U           | 28-Pin SOIC                | 804                                      |
| PCM1760P-L         | 28-Pin PDIP                | 800                                      |
| PCM1760U-L         | 28-Pin SOIC                | 804                                      |
| DF1760P<br>DF1760U | 28-Pin PDIP<br>28-Pin SOIC | 801<br>805                               |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix D of Burr-Brown IC Data Book.

#### Top View SOIC/DIP Out-2R 28 NC 1 In-2R 2 27 **BPODC-R** Out-1R 3 26 D<sub>3</sub> 4 25 In-1R D2 SERVO DC 5 24 D₁ $+V_{CC}$ 6 23 $D_0$ AGND 7 22 +V<sub>DD</sub> PCM1760 $-V_{\rm CC}$ 8 21 DGND BGDC 9 20 $-V_{DD}$ NC 10 19 256fs 18 In-1L 11 Strobe 12 17 L/RCK Out-1L 13 16 BPODC-L In-2L Out-2L 14 15 NC

| PIN | I/O <sup>(1)</sup> | NAME             | DESCRIPTION                                       |
|-----|--------------------|------------------|---------------------------------------------------|
| 1   | 0                  | Out-2R           | Right Channel Second Integrator Output            |
| 2   | 1                  | In-2R            | Right Channel Second Integrator Input             |
| 3   | 0                  | Out-1R           | Right Channel First Integrator Output             |
| 4   | 1                  | In-1R            | Right Channel First Integrator Input              |
| 5   | -                  | SERVO DC         | Servo Amp Decoupling Capacitor                    |
| 6   | -                  | +V <sub>CC</sub> | +5V Analog Supply Voltage                         |
| 7   | -                  | AGND             | Analog Common                                     |
| 8   | -                  | -V <sub>CC</sub> | -5V Analog Supply Voltage                         |
| 9   | -                  | BGDC             | Band Gap Reference Decoupling Capacitor           |
| 10  | -                  | NC               | No Connection                                     |
| 11  | 1                  | In-1L            | Left Channel First Integrator Input               |
| 12  | 0                  | Out-1L           | Left Channel First Integrator Output              |
| 13  | 1                  | In-2L            | Left Channel Second Integrator Input              |
| 14  | 0                  | Out-2L           | Left Channel Second Integrator Output             |
| 15  | -                  | NC               | No Connection                                     |
| 16  | -                  | BPODC-L          | Left Channel Bipolar Offset Decoupling Capacitor  |
| 17  | 0                  | L/RCK            | LR Clock Output (64fs)                            |
| 18  | 0                  | Strobe           | Data Strobe Output (128fs)                        |
| 19  | 1                  | 256fs            | 256fs Clock Input                                 |
| 20  | -                  | -V <sub>DD</sub> | -5V Digital Supply Voltage                        |
| 21  | -                  | DGND             | Digital Common                                    |
| 22  | -                  | +V <sub>DD</sub> | +5V Digital Supply Voltage                        |
| 23  | 0                  | Do               | D <sub>0</sub> Data Output (LSB)                  |
| 24  | 0                  | D <sub>1</sub>   | D <sub>1</sub> Data Output                        |
| 25  | 0                  | $D_2$            | D <sub>2</sub> Data Output                        |
| 26  | 0                  | D <sub>3</sub>   | D <sub>3</sub> Data Output (MSB)                  |
| 27  | -                  | BPODC-R          | Right Channel Bipolar Offset Decoupling Capacitor |
| 28  | -                  | NC               | No Connection                                     |

PCM1760P/U DF1760P/U

NOTE: (1) O = Output terminal; I = Input terminal.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



#### **PIN ASSIGNMENTS DF1760**



| PIN   | I/O <sup>(1)</sup> | NAME             | DESCRIPTION                                                 |
|-------|--------------------|------------------|-------------------------------------------------------------|
| 1     | 0                  | OVL              | Left Channel Overflow Output (Active High)                  |
| 2     | 0                  | OVR              | Right Channel Overflow Output (Active High)                 |
| 3     | 1                  | D <sub>3</sub>   | D3 Data Input (MSB)                                         |
| 4     | I I                | $D_2$            | D2 Data Input                                               |
| 5     | 1                  | D <sub>1</sub>   | D1 Data Input                                               |
| 6     | 1                  | Do               | D0 Data Input (LSB)                                         |
| 7     | -                  | TP1              | Test Pin (No Connection)                                    |
| 8     | -                  | V <sub>SS1</sub> | Common Channel 1                                            |
| 9     | -                  | V <sub>DD1</sub> | +5V Channel 1                                               |
| 10    | 0                  | 256fs            | 256fs Clock Output                                          |
| 11    | I I                | Strobe           | Data Strobe Clock Input (128fs)                             |
| 12    | I I                | LRCK             | LR Clock Input                                              |
| 13    | I↑                 | CALD             | Calibration Function Enable (Active Low)                    |
| 14    | 0                  | CAL              | Calibration Output (High During Calibration)                |
| 15    | I I                | SYSCLK           | System Clock Input (256fs or 384fs)                         |
| 16    | I↑/O               | SCLK             | Data Clock                                                  |
| 17    | I↑/O               | L/R              | LR Channel Phase Clock                                      |
| 18    | 0                  | SDATA            | Serial Data Output (1fs)                                    |
| 19    | I↑/O               | FSYNC            | Frame Clock (2fs)                                           |
| 20    | I↑                 | LRSC             | Phase Control of LR Channel Phase Clock                     |
| 21    | I↑                 | /PD              | Power Down Mode Enable Input (Active Low)                   |
| 22    | I↑                 | Mode2            | Output Format Selection Input 2                             |
| 23    | I↑                 | Mode1            | Output Format Selection Input 1                             |
| 24    | I↑                 | S/M              | Slave/Master Mode Selection Input (High Makes<br>Slave Mode |
| 25    | I↑                 | CLKSEL           | System Clock Selection Input (High Makes 256fs)             |
| 26    | -                  | TP2              | Test Pin (No Connection)                                    |
| 27    | -                  | V <sub>DD2</sub> | +5V Channel 2                                               |
| 28    | -                  | V <sub>SS2</sub> | Common Channel 2                                            |
| NOTE: | (1) O =            | Output termina   | al; I = Input terminal.                                     |

### **BLOCK DIAGRAM OF DF1760**



#### **BLOCK DIAGRAM OF PCM1760**



# **TYPICAL PERFORMANCE CURVES**



TYPICAL FFT ANALYSIS OF THE 1kHz fs INPUT SIGNAL



PCM1760P/U DF1760P/U

### **BASIC CONNECTION DIAGRAM OF PCM1760 AND DF1760**





# FUNCTIONS OF THE DIGITAL FILTER

# SYSTEM CLOCK

The DF1760 can accept a system clock of either 256fs or 384fs. If a 384fs system clock is used, the DF1760 divides by 2/3 to create the 256fs system clock required for the PCM1760. The system clock is applied to pin 15 (SYSCLK input). The actual clock selection is done by setting pin 25 (CLKSEL input) "high" for 256fs clock and "LOW" for 384fs clock.

The detailed timing requirements for the system clock are shown in Figure 3c.

| CLKSEL | SYSCLK         |  |
|--------|----------------|--|
| Н      | 256fs<br>384fs |  |

### MASTER/SLAVE MODE

The DF1760 can be used in both the master mode and slave mode. In the master mode, the DF1760 outputs L/R (left/ right channel phase clock), SCLK (data clock) and FSYNC (frame clock 2fs) signals. In the slave mode, the DF1760 accepts L/R, SCLK and FSYNC signals. The mode selection is done by taking pin 24 (S/M INPUT) "HIGH" for slave mode and "LOW" for master mode.

| S/M | MODE   |
|-----|--------|
| Н   | Slave  |
| L   | Master |

## **OUTPUT DATA FORMAT**

The serial output data has four possible formats. The selection of the formats can be done by the Mode 1 and Mode 2 inputs.

| MODE 1 | MODE 2 | FORMATS                          |
|--------|--------|----------------------------------|
| Н      | Н      | MSB First, 16 Bits, Falling Edge |
| L      | н      | MSB First, 20 Bits, Falling Edge |
| Н      | L      | MSB First, 20 Bits, Rising Edge  |
| L      | L      | LSB First, 20 Bits, Falling Edge |

## LR CHANNEL PHASE CLOCK

The status of the LR channel phase clock can be set by the LRSC input.

| LRSC | L/R CLOCK AND CHANNEL |
|------|-----------------------|
| н    | H = LCH, L = RCH      |
| L    | L = LCH, H = RCH      |

## **OVERFLOW DETECTION**

When a near-to-clipping input condition is detected, OVL output (Pin 1), or OVR output (Pin 2), becomes "HIGH" for a duration of 4096/fs (about 85ms) depending upon on the channel detected.

The OVL and OVR output return to "LOW" after 4096/fs duration automatically.

### **OFFSET CALIBRATION MODE**

The offset error is calibrated by storing the digital data when the input is zero in registers and subtracting it from the future data with actual signal input.

| CALD | CALIBRATION       |
|------|-------------------|
| H    | Disable<br>Enable |

To enable the calibration mode, set the CALD input (Pin 13) "LOW". The calibration mode is disabled by setting the CALD input (Pin 13) "HIGH". The calibration cycle is initiated by setting the /PD input (Pin 21) "LOW" for more than 2 system clock periods and then setting it "HIGH". During the calibration cycle, the CAL output (Pin 14) becomes "HIGH", all the serial data is forced to "LOW", and the L/R (Pin 17), SCLK (Pin 16) and FSYNC (Pin 19) pins become input terminals after the completion of the calibration cycle. The CAL output is "LOW".

## POWER DOWN MODE/RESET

The /PD input (Pin 21) has two functions. First, it should be set at "HIGH" after application or restoration of power ( $V_{ss}$  and/or  $V_{DD}$ ) to accomplish the power-on/mode reset function. The detail timing requirements for this function are shown in Figure 3f. Second, the DF1760 is placed in the power down mode by setting the /PD input (Pin 21) "LOW". Set the /PD input (Pin 21) "HIGH" for normal operation mode.

| /PD | OPERATION            |
|-----|----------------------|
| H   | Normal<br>Power Down |

The power dissipation of the DF1760 in the power down mode is about 1/10 of the normal operation mode. During the power down mode, the L/R, SCLK, and FSYNC pins become input pins and all the serial data is forced "LOW". The 256fs output is enabled even in the power down mode.

The detailed timing of the power down mode operation and the offset calibration is shown in Figure 3b.



FIGURE 3a. DF1760 Overflow Detection.





FIGURE 3b. DF1760 Power Down and Offset Calibration.

| $\begin{array}{c c} & & & & & \\ \hline & & & & & \\ & & & & \\ & & & &$ |                   |     |     |     |       |  |  |  |
|--------------------------------------------------------------------------|-------------------|-----|-----|-----|-------|--|--|--|
| DESCRIPTION                                                              | NAME              | MIN | TYP | MAX | UNITS |  |  |  |
| Low Level Duration                                                       | T <sub>CLKL</sub> | 31  | -   | -   | ns    |  |  |  |
| High Level Duration                                                      | T <sub>CLKH</sub> | 31  | -   | -   | ns    |  |  |  |
| SYSTEM CLOCK: 384fs                                                      |                   |     |     |     |       |  |  |  |
| DESCRIPTION                                                              | NAME              | MIN | TYP | MAX | UNITS |  |  |  |
| Low Level Duration                                                       | T                 | 24  | -   | -   | ns    |  |  |  |
| High Level Duration                                                      | T <sub>CLKH</sub> | 24  | -   | -   | ns    |  |  |  |
| Rise Time                                                                | TLH               | -   | -   | 6   | ns    |  |  |  |
| Fall Time                                                                | T <sub>HL</sub>   | -   | -   | 6   | ns    |  |  |  |

FIGURE 3c. System Clock Timing Requirements of DF1760.



FIGURE 3d. Output Timing of Master Mode, DF1760.



FIGURE 3e. Timing of Slave Mode, DF1760.



FIGURE 3f. Power On and Mode Reset Timing.



# THEORY OF OPERATION

# MULTI-BIT ENHANCED NOISE SHAPING

A block diagram of a typical 1-bit delta-sigma modulator is shown in Figure 4.

In Figure 4, the quantizer consists of a single bit which has two possible states, either "0" or "1". The input signal is sampled at a much higher sample rate than the nyquist sampling frequency. The quantizer output data stream is digitally filtered for higher resolution nyquist data. The theoretical SNR is determined by the number of the order of the integrator and the oversampling rate.



FIGURE 4. Single Stage 1-Bit Delta-Sigma.



FIGURE 5. Single Stage Multi-bit Delta-Sigma.

There is a practical limit to increasing the numbers of order of the integrator due to an inherent oscillation in the modulator. There is also a limit to increasing the sample rate due to the increase in jitter sensitivity associated with high clock frequencies.

The PCM1760 utilizes a four-bit quantizer instead of the conventional one-bit method. The quantizing noise of a fourbit quantizer is 1/16 of the one-bit version. Using the fourbit quantizer allows for a lesser order number of the integrator and a lower oversampling rate to achieve similar performance to that of a more complex one-bit system.

A block diagram of the PCM1760 modulator is shown in Figure 6. The PCM1760 is a fourth-order integrator that samples at 64x oversampling, and samples left and right channel input signal simultaneously.



FIGURE 6. Multi-bit Enhanced Noise Shaping.

The DF1760 accepts the four-bit 64fs noise shaped data stream from the PCM1760 and decimates to 1/16 with an initial filter, and then decimates to 1fs 20-bit data using a 4x oversampling filter.

The PCM1760 and DF1760 combination achieves a dynamic range of 108dB and SNR of 110dB even with a single-ended input.



FIGURE 7. Recommended Power Supply Connection and Decoupling.

## LAYOUT PRECAUTIONS

Analog common and digital common of the PCM1760 are not connected internally. These should be connected together with the common of the DF1760 as close to the unit as possible, preferably to a large ground plane under the PCM1760.

The use of a separate +5V supply is recommended for the PCM1760 and DF1760, and to connect the common at one point as described above. Low impedance analog and digital commons returns are essential for better performance.

The power supplies should be bypassed with tantalum capacitors as close as possible to the units. See Figure 7 for recommended common connections and power supplies bypassing.



#### **OUTPUT TONE ELIMINATION**

When the sampling frequency (fs) is between 40kHz and 50 kHz and the L/R relative offset voltage ( $\Delta$ Vs) is less than or equal to 0.05% of full scale range, the PCM1760 may output a tone similar to an idle tone. This tone is very low and its frequency depends on the input L/R relative offset voltage,  $\Delta$ Vs. This tone never occurs when the sampling frequency (fs) is 32kHz.

To avoid this tone, the offset voltage should be summed using an amplifier, buffer, active low pass filter, etc., to cause the input L/R relative offset voltage ( $\Delta Vs$ ) to be greater than 0.05% of full scale range.

It is recommended that:

- (A) Sum offset at both L/R channels Lch:  $V_{IL} = -20mV \pm 10\%$ Rch:  $V_{IR} = +10mV \pm 10\%$
- (B) Sum offset at L channel Lch:  $V_{IL} = -30mV \pm 10\%$ Rch:  $V_{IR} = \pm 1mV$  (by a precircuit)
- When FSR = 5V ( $\pm 2.5$ V).

Figure 8 shows an application circuit for summing the offset at both L/R channels.

Alternately, Figure 9 shows an application circuit for use when fs = 48kHz which changes the external integrator circuit of the PCM1760.

#### MODULATOR COMPONENTS AND SAMPLING FREQUENCY

The PCM1760/DF1760 are capable to 30kHz to 50kHz fs sampling frequency by condition with external components value which are shown in Basic Connection Diagram.

The characteristics of the modulator's integrator can be set by external components. The values in the block diagram on page five are recommended for optimized performance. Low leakage, low voltage coefficient capacitors are recommended for integration capacitors.

The tolerance of external components should be better than  $\pm 2\%$ .



FIGURE 8. Application Example to Eliminate the Tone (offset voltage implementation for both channels).

#### OFFSET ERROR CALIBRATION

The offset voltage of the PCM1760 and the input stage of the system can be compensated by using the calibration mode of the DF1760. Offset calibration is shown in Figure 10. An optional analog switch is driven by a CAL output of the DF1760. The PD input of the DF1760 is used to initiate the calibration cycle.

#### ANALOG INPUT AND DIGITAL OUTPUT

Ideal output digital code range for 20-bit resolution is from 8000H (–Full Scale) to 7FFFFH (+Full Scale).

The DF1760, combined with 70000H ( $\pm$ FSR) of the PCM1760, produces a digital output code range at  $\pm$ FSR input of 90000H (-FSR).

The relationship between analog input and digital output is shown in Table I.



FIGURE 9. Application Example to Eliminate the Tone (alternative modulator's integrator circuit. Only for fs = 48kHz).

PCM1760P/U DF1760P/U

| ANALOG INPUT                                                                                                            | CONDITION   | DIGITAL OUTPUT                  |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------|--|--|--|--|--|
| +2.55V                                                                                                                  | +Max Input  | 72000H                          |  |  |  |  |  |
| +2.50V to +2.55V                                                                                                        | Overflow    | 70000H to 72000H <sup>(2)</sup> |  |  |  |  |  |
| +2.50V                                                                                                                  | +FSR        | 70000H                          |  |  |  |  |  |
| 0V                                                                                                                      | BPZ (Ideal) | 00000H <sup>(1)</sup>           |  |  |  |  |  |
| -2.50V                                                                                                                  | –FSR        | 90000H                          |  |  |  |  |  |
| -2.83V to -2.85V                                                                                                        | Overflow    | 82FFFH to 82000H <sup>(2)</sup> |  |  |  |  |  |
| –2.85V                                                                                                                  | -Max Input  | 82000H                          |  |  |  |  |  |
| NOTES: (1) Incase of BPZ Error = 0. (2) Overflow detection level is over 70000H or under 82FFFH of digital output code. |             |                                 |  |  |  |  |  |

TABLE I. Output Codes.

#### POWER SUPPLY SEQUENCING

The PCM1760 requires  $\pm V_{CC}$  and  $\pm V_{DD}$  power supplies. To avoid any possibility of latch-up, the  $\pm V_{CC}$  and  $\pm V_{DD}$  power should all be applied simultaneously or the  $+V_{CC}$  and  $+V_{DD}$  applied first followed by  $-V_{CC}$  and  $-V_{DD}$ .

#### POWER-ON RESET AND MODE RESET

The timing requirements for POWER-ON RESET and MODE RESET are shown in Figure 3f. The DF1760 requires POWER-ON RESET when power is applied or restored. MODE RESET is required when any of the following has been changed: system clock, master/slave mode, output data format, L/R clock, calibration after POWER-ON in slave mode.

This reset should be done by holding the /PD input (pin 21) low for more than 2/fs. Suggested reset circuits are given in Figures 11, 12 and 13.

#### **CLOCK INPUT**

After power is applied to the DF1760, the system clock should be provided continuously. The DF1760 employs a dynamic logic architecture.



FIGURE 10. Illustration of Offset Calibration.



FIGURE 11. Master Mode Reset Circuit.



FIGURE 12. Slave Mode Reset Circuit, (LRSC = H).



FIGURE 13. Slave Mode Reset Circuit, (LRSC = L).

PCM1760P/U DF1760P/U

# **TIMING CHARACTERISTICS**



FIGURE 14. Input and Output Format of the DF1760 and PCM1760.



FIGURE 15a. Slave Mode and SCLK = 32fs. (Output format of the DF1760).



FIGURE 15b. Slave Mode and SCLK = 48fs.





FIGURE 15c. Slave Mode and SCLK = 64fs.



FIGURE 15d. Master Mode.





17-Mar-2017

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type |         | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------|------------------|---------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)      | (6)              | (3)           |              | (4/5)          |         |
| PCM1760P         | NRND   | PDIP         | NTD     | 28   |         | TBD      | Call TI          | Call TI       |              |                |         |
| PCM1760U         | NRND   | SOIC         | DW      | 28   |         | TBD      | Call TI          | Call TI       |              |                |         |
| PCM1760U-L       | NRND   | SOIC         | DW      | 28   |         | TBD      | Call TI          | Call TI       |              |                |         |
| PCM1760U-L/1K    | NRND   | SOIC         | DW      | 28   |         | TBD      | Call TI          | Call TI       |              |                |         |
| PCM1760U/1K      | NRND   | SOIC         | DW      | 28   |         | TBD      | Call TI          | Call TI       |              |                |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimonv (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

17-Mar-2017

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.