

# FKN1N60SA TRIAC (Silicon Bidirectional Thyristor)

## **Application Explanation**

- Switching mode power supply, light dimmer, electric flasher unit, hair drier
- TV sets, stereo, refrigerator, washing machine
- Electric blanket, solenoid driver, small motor control
- Photo copier, electric tool





## Absolute Maximum Ratings $T_a = 25^{\circ}C$ unless otherwise noted

| Symbol                               | Parameter                                                  | Value                                                                             |      | Rating     | Units            |
|--------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------|------|------------|------------------|
| V <sub>DRM</sub><br>V <sub>RRM</sub> | Peak Repetitive Off-State Voltage                          | Sine Wave 50 to 60Hz, Gate Open                                                   |      | 600        | V                |
| I <sub>T (RMS)</sub>                 | RMS On-State Current                                       | Commercial frequency, sine full wave 360° conduction, Tc= 70 $^\circ\!\mathbb{C}$ |      | 1.0        | A                |
| I <sub>TSM</sub>                     | SM Surge On-State Current Sinewave 1 full cycle, peak valu |                                                                                   | 50Hz | 9          | А                |
|                                      |                                                            | non-repetitive 60Hz                                                               |      | 10         | А                |
| l <sup>2</sup> t                     | I <sup>2</sup> t for Fusing                                | Value corresponding to 1 cycle of halfwave,<br>surge on-state current, tp=8.4ms   |      | 0.41       | A <sup>2</sup> s |
| P <sub>GM</sub>                      | Peak Gate Power Dissipation                                |                                                                                   |      | 5          | W                |
| P <sub>G (AV)</sub>                  | Average Gate Power Dissipation                             |                                                                                   |      | 0.1        | W                |
| V <sub>GM</sub> Peak Gate Voltage    |                                                            |                                                                                   |      | 5          | V                |
| I <sub>GM</sub>                      | Peak Gate Current                                          |                                                                                   |      | 1          | А                |
| TJ                                   | Junction Temperature                                       |                                                                                   |      | - 40 ~ 125 | °C               |
| T <sub>STG</sub>                     | Storage Temperature                                        |                                                                                   |      | - 40 ~ 125 | °C               |

## **Thermal Characteristics**

| Symbol              | Parameter                                       | Value | Units |
|---------------------|-------------------------------------------------|-------|-------|
| $R_{\theta JC}$     | Thermal Resistance, Junction to Case (note1)    | 40    | °C/W  |
| $R_{	ext{	heta}JA}$ | Thermal Resistance, Junction to Ambient (note2) | 160   | °C/W  |

Note1: Infinite cooling condition.

Note2: JESD51-10 (Test Borad: FR4 3.0"\*4.5"\*0.062", Minimum land pad)

August 2006

| FKN1N60SA               |
|-------------------------|
| <b>TRIAC (S</b>         |
| (Silicon B              |
| <b>Bidirectional Th</b> |
| l Thyristor)            |

## Electrical Characteristics T<sub>c</sub> = 25°C unless otherwise noted

| Symbol                               | Parameter                                                                    |     | Test Condition                                                            |                 | Min. | Тур. | Max. | Units |
|--------------------------------------|------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------|-----------------|------|------|------|-------|
| I <sub>DRM</sub><br>I <sub>RRM</sub> | Repetieive Peak Off-State Current                                            |     | V <sub>DRM</sub> /V <sub>RRM</sub> applied                                |                 | -    | -    | 100  | μA    |
| V <sub>TM</sub>                      | On-State Voltage                                                             |     | T <sub>C</sub> =25°C, I <sub>TM</sub> =1.12A<br>Instantaneous measurement |                 | -    | -    | 1.8  | V     |
|                                      |                                                                              | Ι   |                                                                           | T2(+), Gate (+) | -    | -    | 2.0  | V     |
| V <sub>GT</sub>                      | Gate Trigger Voltage                                                         | П   | V <sub>D</sub> =12V, R <sub>L</sub> =100Ω                                 | T2(+), Gate (-) | -    | -    | 2.0  | V     |
|                                      |                                                                              | III |                                                                           | T2(-), Gate (-) | -    | -    | 2.0  | V     |
|                                      | Gate Trigger Current                                                         | Ι   |                                                                           | T2(+), Gate (+) | -    | -    | 5    | mA    |
| I <sub>GT</sub>                      |                                                                              | П   | V <sub>D</sub> =12V, R <sub>L</sub> =100Ω                                 | T2(+), Gate (-) | -    | -    | 5    | mA    |
|                                      |                                                                              | III |                                                                           | T2(-), Gate (-) | -    | -    | 5    | mA    |
| V <sub>GD</sub>                      | Gate Non-Trigger Voltage                                                     |     | T <sub>J</sub> =125°C, V <sub>D</sub> =1/2V <sub>DRM</sub>                |                 | 0.2  | -    | -    | V     |
| I <sub>H</sub>                       | Holding Current (I, II, III)                                                 |     | V <sub>D</sub> = 12V, I <sub>TM</sub> = 200mA                             |                 | -    | -    | 15   | mA    |
| ΙL                                   | Latching Current I, III                                                      |     | $V_{\rm D} = 12V, I_{\rm G} = 10mA$                                       |                 | -    | -    | 15   | mA    |
|                                      |                                                                              | П   |                                                                           |                 | -    | -    | 20   | mA    |
| dv/dt(s)                             | Critical Rate of Rise of<br>Off-State Voltag                                 |     | V <sub>DRM</sub> = 63% Rated, T <sub>j</sub> = 125°C,<br>Exponential Rise |                 | 20   | -    | -    | V/µs  |
| dv/dt(c)                             | Critical-Rate of Rise of Off-State Com-<br>mutating Voltage (di/dt=-0.7A/uS) |     |                                                                           |                 | 3.0  | -    | -    | V/µs  |

## Commutation dv/dt test

| Device    | Test Condition                                                                                                                                                                                           | Commutating voltage and current waveforms<br>(inductive load)           |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| FKN1N60SA | <ol> <li>Junction Temperature<br/>T<sub>J</sub>=125°C</li> <li>Rate of decay of on-state<br/>commutating current (di/dt)<sub>C</sub></li> <li>Peak off-state voltage<br/>V<sub>D</sub> = 300V</li> </ol> | Supply Voltage Time<br>Main Current Time<br>Main Voltage V <sub>D</sub> |



### **Quadrant Definitions for a Triac** T2 Positive (+) T2 (+) T2 (-) I<sub>GT</sub> Quadrant II (+) I<sub>GT</sub> Quadrant I T1 Τ1 + I<sub>GT</sub> I<sub>GT</sub> -(-) T2 (-) T2 (+) I<sub>GT</sub> (-) I<sub>GT</sub> Quadrant III Quadrant IV Т1 T1

## Package Marking and Ordering Information

| Device Marking | Device    | Package | Packing | Tape Width | Quantity |
|----------------|-----------|---------|---------|------------|----------|
| K1N60SA        | FKN1N60SA | TO-92   | Bulk    |            |          |

T2 Negative

## **Typical Performance Characteristics**

### Figure 1. On-State Characteristics







Figure 3. RMS Current Rating

Figure 4. Typical Gate Trigger Current vs Junction Temperature



Figure5. Typical Gate Voltage vs Junction Temperarure



Figure6. Typical Latching Currrent vs Junction Temperature

40

T [°C], Junction Temperature

80

120



I<sub>GT</sub>[mA], Gate Trigger Current

2

0 L -40 Q3

Q2

Q1

0

#### Typical Performance Characteristics (Continued) Figure7. Typical Holding Current vs Junction Temperature Figure8. Junction to Case Thermal Resistance 5 Junction to Case Thermal Resistance, [°C/W] 50 I<sub>H</sub>[mA],Holding Current 40 3 30 Q3 2 20 Q1 Q2 10 0 L -40 0 🖵 1E-6 40 80 120 0 1E-5 1E-4 1E-3 0.01 0.1 1 T<sub>[</sub>[°C], Junction Temperature Time, [S]

100

10



### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx™ ActiveArray™ Bottomless™ Build it Now™ CoolFET™  $CROSSVOLT^{\text{TM}}$ DOME™ EcoSPARK™ E<sup>2</sup>CMOS™ EnSigna™ FACT™ FAST® FASTr™ FPS™ FRFET™

FACT Quiet Series<sup>™</sup> GlobalOptoisolator™ GTO™ HiSeC™ I<sup>2</sup>C™ i-Lo™ ImpliedDisconnect™ IntelliMAX™ ISOPLANAR™ LittleFET™ MICROCOUPLER™ MicroFET™ MicroPak™ MICROWIRE™ MSX™ MSXPro™ Across the board. Around the world.™

OCX™ OCXPro™ **OPTOLOGIC**<sup>®</sup> **OPTOPLANAR™** PACMAN™ POP™ Power247™ PowerEdge™ PowerSaver™ PowerTrench<sup>®</sup> **QFET<sup>®</sup>** QS™ QT Optoelectronics<sup>™</sup> Quiet Series™ RapidConfigure™ RapidConnect™ uSerDes™ ScalarPump™

SILENT SWITCHER® SMART START™ SPM™ Stealth™ SuperFET™ SuperSOT<sup>™</sup>-3 SuperSOT<sup>™</sup>-6 SuperSOT<sup>™</sup>-8 SyncFET™ ТСМ™ TinyBoost™ TinyBuck™ TinyPWM™ TinyPower™ TinyLogic® **TINYOPTO™** TruTranslation™ UHC™

UltraFET<sup>®</sup> UniFET™ VCX™

Wire™

### DISCLAIMER

The Power Franchise<sup>®</sup> Programmable Active Droop™

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN;NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPE-CIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### **PRODUCT STATUS DEFINITIONS**

### **Definition of Terms**

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                                                        |
|--------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.                                                                                          |
| Preliminary              | First Production       | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                               |
|                          |                        | Rev 12                                                                                                                                                                                                                            |