SLLS072D - SEPTEMBER 1973 - REVISED MAY 1998

- Choice of Open-Collector or Active Pullup (Totem-Pole) Outputs
- Single 5-V Supply
- Differential Line Operation
- Dual-Channel Operation
- TTL Compatible
- ±15-V Common-Mode Input Voltage Range
- Optional-Use Built-In 130-Ω Line-Terminating Resistor
- Individual Frequency-Response Controls
- Individual Channel Strobes
- Designed for Use With SN55113, SN75113, SN55114, and SN75114 Drivers
- Designed to Be Interchangeable With National DS9615 Line Receivers

#### description

The SN55115 and SN75115 dual differential line receivers are designed to sense small differential signals in the presence of large common-mode noise. These devices give TTL-compatible output signals as a function of the differential input voltage. The open-collector output configuration permits the wire-ANDing of similar TTL outputs (such as SN5401/SN7401) or other SN55115/SN75115 line receivers. This permits a level of logic to be implemented without extra delay.



NC - No internal connection

The output stages are similar to TTL totem-pole outputs, but with sink outputs, 1YS and 2YS, and the corresponding active pullup terminals, 1YP and 2YP, available on adjacent package pins. The frequency response and noise immunity may be provided by a single external capacitor. A strobe input is provided for each channel. With the strobe in the low level, the receiver is disabled and the outputs are forced to a high level.

The SN55115 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C. The SN75115 is characterized for operation from 0°C to 70°C.

|   | FUNCTION TABLE |                         |                                           |  |  |  |  |  |  |  |
|---|----------------|-------------------------|-------------------------------------------|--|--|--|--|--|--|--|
|   | STRB           | DIFF INPUT<br>(A AND B) | OUTPUT<br>(YP AND YS<br>TIED<br>TOGETHER) |  |  |  |  |  |  |  |
| Γ | L              | Х                       | Н                                         |  |  |  |  |  |  |  |
|   | Н              | L                       | Н                                         |  |  |  |  |  |  |  |
|   | Н              | Н                       | L                                         |  |  |  |  |  |  |  |

$$\begin{split} H = V_I \geq V_{IH} \mbox{ min or } V_{ID} \mbox{ more positive than } V_{T+} \mbox{ max} \\ L = V_I \leq V_{IL} \mbox{ max or } V_{ID} \mbox{ more negative than } V_{T-} \mbox{ max} \\ X = \mbox{ irrelevant} \end{split}$$



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1998, Texas Instruments Incorporated

SLLS072D - SEPTEMBER 1973 - REVISED MAY 1998

#### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram (positive logic)





SLLS072D - SEPTEMBER 1973 - REVISED MAY 1998

#### schematic (each receiver)



Resistor values are nominal and in ohms. Pin numbers shown are for the J, N, and W packages.

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 1)                                 |                              |
|------------------------------------------------------------------------------|------------------------------|
| Input voltage V <sub>I</sub> (A, B, and R <sub>T</sub> )                     | ±25 V                        |
| Input voltage V <sub>I</sub> (STRB)                                          | 5.5 V                        |
| Off-state voltage applied to open-collector outputs                          | 14 V                         |
| Continuous total power dissipation                                           | See Dissipation Rating Table |
| Storage temperature range, T <sub>stg</sub>                                  | –65°C to 150°C               |
| Case temperature for 60 seconds: FK package                                  | 260°C                        |
| Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: J or W package | ge 300°C                     |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: N package      | 260°C                        |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values, except differential input voltage, are with respect to network ground terminal.



#### SLLS072D – SEPTEMBER 1973 – REVISED MAY 1998

| DISSIPATION RATING TABLE |                                       |                                                |                                       |                                        |  |  |  |  |  |
|--------------------------|---------------------------------------|------------------------------------------------|---------------------------------------|----------------------------------------|--|--|--|--|--|
| PACKAGE                  | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |  |  |  |  |  |
| FK†                      | 1375 mW                               | 11.0 mW/°C                                     | 880 mW                                | 275 mW                                 |  |  |  |  |  |
| Jţ                       | 1375 mW                               | 11.0 mW/°C                                     | 880 mW                                | 275 mW                                 |  |  |  |  |  |
| N                        | 1150 mW                               | 9.2 mW/°C                                      | 736 mW                                | —                                      |  |  |  |  |  |
| w†                       | 1000 mW                               | 8.0 mW/°C                                      | 640 mW                                | 200 mW                                 |  |  |  |  |  |

<sup>†</sup> In the FK, J, and W packages, SN55115 chips are either silver glass or alloy mounted. SN75115 chips are glass mounted.

#### recommended operating conditions

|                                                | SN55115 |     |     | 9,   | UNIT |      |      |
|------------------------------------------------|---------|-----|-----|------|------|------|------|
|                                                | MIN     | NOM | MAX | MIN  | NOM  | MAX  | UNIT |
| Supply voltage, V <sub>CC</sub>                | 4.5     | 5   | 5.5 | 4.75 | 5    | 5.25 | V    |
| High-level input voltage at STRB, VIH          | 2.4     |     |     | 2.4  |      |      | V    |
| Low-level input voltage at STRB, VIL           |         |     | 0.4 |      |      | 0.4  | V    |
| High-level output current, IOH                 |         |     | -5  |      |      | -5   | mA   |
| Low-level output current, IOL                  |         |     | 15  |      |      | 15   | mA   |
| Operating free-air temperature, T <sub>A</sub> | -55     |     | 125 | 0    |      | 70   | °C   |



SLLS072D - SEPTEMBER 1973 - REVISED MAY 1998

|                    |                                    |                                                                 |                           |                       |                  | SN55115          |      |                    | SN75115          |      |      |
|--------------------|------------------------------------|-----------------------------------------------------------------|---------------------------|-----------------------|------------------|------------------|------|--------------------|------------------|------|------|
|                    | PARAMETER                          | TEST CONDITIONS <sup>†</sup>                                    |                           |                       | MIN              | TYP <sup>‡</sup> | MAX  | MIN                | TYP <sup>‡</sup> | MAX  | UNIT |
| v <sub>IT+</sub> § | Positive-going threshold voltage   | V <sub>O</sub> = 0 .4 V,                                        | I <sub>OL</sub> = 15 mA,  | $V_{IC} = 0$          |                  |                  | 500  |                    |                  | 500  | mV   |
| v <sub>IT−</sub> § | Negative-going threshold voltage   | V <sub>O</sub> = 2 .4 V,                                        | I <sub>OH</sub> = -5 mA,  | $V_{IC} = 0$          | -500¶            |                  |      | -500¶              |                  |      | mV   |
| VICR               | Common-mode input voltage range    | $V_{ID} = \pm 1 V$                                              |                           |                       | +15<br>to<br>-15 | +24<br>to<br>-19 |      | + 15<br>to<br>- 15 | +24<br>to<br>-19 |      | V    |
|                    |                                    |                                                                 | V <sub>ID</sub> = -0.5 V, | T <sub>A</sub> = MIN  | 2.2              |                  |      | 2.4                |                  |      |      |
| VOH                | High-level ouput<br>voltage        | $V_{CC} = MIN,$<br>$I_{OH} = -5 mA$                             |                           | T <sub>A</sub> = 25°C | 2.4              | 3.4              |      | 2.4                | 3.4              |      | V    |
|                    | vollage                            |                                                                 |                           | $T_A = MAX$           | 2.4              |                  |      | 2.4                |                  |      |      |
| V <sub>OL</sub>    | Low-level output voltage           | $V_{CC} = MIN,$<br>$I_{OL} = 15 mA$                             | $V_{ID} = -0.5 V,$        |                       |                  | 0.22             | 0.4  |                    | 0.22             | 0.45 | V    |
| IIL                | Low-level input<br>current         | V <sub>CC</sub> = MAX, V <sub>I</sub> =<br>Other input at 5.5 V |                           | T <sub>A</sub> = MIN  |                  |                  | -0.9 |                    |                  | -0.9 | mA   |
|                    |                                    |                                                                 | $V_{I} = 0.4 V,$          | T <sub>A</sub> = 25°C |                  | -0.5             | -0.7 |                    | -0.5             | -0.7 |      |
|                    |                                    |                                                                 | 5 V                       | T <sub>A</sub> = MAX  |                  |                  | -0.7 |                    |                  | -0.7 |      |
| lau                | High-level strobe                  | V <sub>CC</sub> = MIN,                                          | V <sub>ID</sub> = -0.5 V, | T <sub>A</sub> = 25°C |                  |                  | 2    |                    |                  | 5    | A    |
| ISH                | current                            | V <sub>strobe</sub> = 4.5 V                                     |                           | $T_A = MAX$           |                  |                  | 5    |                    |                  | 10   | μA   |
| I <sub>SL</sub>    | Low-level strobe<br>current        | V <sub>CC</sub> = MAX,<br>V <sub>strobe</sub> = 0.4 V           | V <sub>ID</sub> = 0.5 V,  | T <sub>A</sub> = 25°C |                  | -1.15            | -2.4 |                    | -1.15            | -2.4 | mA   |
| I(RTC)             | Response-time-<br>control current  | $V_{CC} = MAX,$<br>$V_{RC} = 0$                                 | $V_{ID} = 0.5 V,$         | T <sub>A</sub> = 25°C | -1.2             | -3.4             |      | -1.2               | -3.4             |      | mA   |
|                    |                                    | V <sub>CC</sub> = MIN,                                          | V <sub>OH</sub> = 12 V,   | T <sub>A</sub> = 25°C |                  |                  | 100  |                    |                  |      |      |
| le (off)           | Off-state                          | $V_{ID} = -4.5 V$                                               | 0                         | $T_A = MAX$           |                  |                  | 200  |                    |                  |      | μA   |
| IO(off)            | open-collector<br>output current   | V <sub>CC</sub> = MIN,                                          | V <sub>OH</sub> = 5.25 V, | T <sub>A</sub> = 25°C |                  |                  |      |                    |                  | 100  | μΑ   |
|                    |                                    | $V_{ID} = -4.75 V$                                              |                           | $T_A = MAX$           |                  |                  |      |                    |                  | 200  |      |
| R <sub>T</sub>     | Line-terminating resistance        | $V_{CC} = 5 V$                                                  |                           | $T_A = 25^{\circ}C$   | 77               | 130              | 167  | 74                 | 130              | 179  | Ω    |
| IOS                | Supply-circuit output current#     | $V_{CC} = MAX,$<br>$V_{O} = 0$                                  | $V_{ID} = -0.5 V,$        | T <sub>A</sub> = 25°C | -15              | -40              | -80  | -14                | -40              | -100 | mA   |
| ICC                | Supply current<br>(both receivers) | V <sub>CC</sub> = MAX,<br>V <sub>IC</sub> = 0                   | $V_{ID} = 0.5 V,$         | T <sub>A</sub> = 25°C |                  | 32               | 50   |                    | 32               | 50   | mA   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

<sup>†</sup> Unless otherwise noted, V<sub>strobe</sub> = 2.4 V. All parameters with the exception of off-state open-collector output current are measured with the active pullup connected to the sink output.

<sup>‡</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C, and V<sub>IC</sub> = 0.

§ Differential voltages are at the B input terminal with respect to the A input terminal.

The algebraic convention, in which the less positive (more negative) limit is designated as minimum, is used in this data sheet for threshold voltages only.

<sup>#</sup>Only one output should be shorted to ground at a time, and duration of the short circuit should not exceed one second.



SLLS072D - SEPTEMBER 1973 - REVISED MAY 1998

# switching characteristics, V\_{CC} = 5 V, C\_L = 30 pF, T\_A = 25°C

|                  | PARAMETER                                           |                          | TEST CONDITIONS |     | SN55115 |     |     | SN75115 |     |      |
|------------------|-----------------------------------------------------|--------------------------|-----------------|-----|---------|-----|-----|---------|-----|------|
| PARAMETER        |                                                     |                          |                 | MIN | TYP     | MAX | MIN | TYP     | MAX | UNIT |
| <sup>t</sup> PLH | Propagation delay time,<br>low-to-high level output | R <sub>L</sub> = 3.9 kΩ, | See Figure 1    |     | 18      | 50  |     | 18      | 75  | ns   |
| <sup>t</sup> PHL | Propagation delay time,<br>high-to-low level output | RL = 390 Ω,              | See Figure 1    |     | 20      | 50  |     | 20      | 75  | ns   |









SLLS072D - SEPTEMBER 1973 - REVISED MAY 1998



<sup>+</sup> Data for temperatures below 0°C and above 70°C and for supply voltages below 4.75 V and above 5.25 V are applicable to SN55115 circuits only. These parameters were measured with the active pullup connected to the sink output.



SLLS072D - SEPTEMBER 1973 - REVISED MAY 1998





SLLS072D - SEPTEMBER 1973 - REVISED MAY 1998



#### **TYPICAL CHARACTERISTICS<sup>†</sup>**

<sup>†</sup> Data for temperatures below 0°C and above 70°C and for supply voltages below 4.75 V and above 5.25 V are applicable to SN55115 circuits only. These parameters were measured with the active pullup connected to the sink output.

SLLS072D - SEPTEMBER 1973 - REVISED MAY 1998



TYPICAL CHARACTERISTICS<sup>†</sup>

<sup>†</sup> Data for temperatures below 0°C and above 70°C and for supply voltages below 4.75 V and above 5.25 V are applicable to SN55115 circuits only. These parameters were measured with the active pullup connected to the sink output.



Figure 15. Basic Party-Line or Data-Bus Differential Data Transmission



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated



>> Semiconductor Home > Products > Analog & Mixed-Signal > Interface Products > Transmitters and Receivers >

## SN75115, DUAL DIFFERENTIAL LINE RECEIVER

**Device Status: Active** 

- > Description
- > Features
- > Datasheets
- > Pricing/Samples/Availability
- > Application Notes
- Related Documents
- > Development Tools
- > Applications

| Parameter Name        | SN75115 |  |  |  |  |
|-----------------------|---------|--|--|--|--|
| Receivers Per Package | 2       |  |  |  |  |
| Receiver tpd (ns)     | 75      |  |  |  |  |
| Receiver (Vth) (mV)   | 1000    |  |  |  |  |
| Supply Voltage(s) (V) | 5       |  |  |  |  |
| ICC (max) (mA)        | 50      |  |  |  |  |
| Footprint             | SN75115 |  |  |  |  |

### Description

The SN55115 and SN75115 dual differential line receivers are designed to sense small differential signals in the presence of large common-mode noise. These devices give TTL-compatible output signals as a function of the differential input voltage. The open-collector output configuration permits the wire-ANDing of similar TTL outputs (such as SN5401/SN7401) or other SN55115/SN75115 line receivers. This permits a level of logic to be implemented without extra delay.

The output stages are similar to TTL totem-pole outputs, but with sink outputs, 1YS and 2YS, and the corresponding active pullup terminals, 1YP and 2YP, available on adjacent package pins. The frequency response and noise immunity may be provided by a single external capacitor. A strobe input is provided for each channel. With the strobe in the low level, the receiver is disabled and the outputs are forced to a high level.

The SN55115 is characterized for operation over the full military temperature range of  $-55^{\circ}$  C to 125°C. The SN75115 is characterized for operation from 0°C to 70°C.

 $H = V_I >= V_{IH}$  min or  $V_{ID}$  more positive than  $V_{T+}$  max  $L = V_I <= V_{IL}$  max or  $V_{ID}$  more negative than  $V_{T-}$  max X = irrelevant

#### Features

- Single 5-V Supply
- Differential Line Operation
- Dual-Channel Operation
- TTL Compatible
- ±15-V Common-Mode Input Voltage Range
- Optional-Use Built-In 130-ΩLine-Terminating Resistor
- Individual Frequency-Response Controls
- Individual Channel Strobes
- Designed for Use With SN55113, SN75113, SN55114, and SN75114 Drivers
- Designed to Be Interchangeable With National DS9615 Line Receivers

To view the following documents, <u>Acrobat Reader 3.x</u> is required. To download a document to your hard drive, right-click on the link and choose 'Save'.

# Datasheets

Full datasheet in Acrobat PDF: <u>slls072d.pdf</u> (183 KB) Full datasheet in Zipped PostScript: <u>slls072d.psz</u> (157 KB)

# Pricing/Samples/Availability

| Orderable Device | Package   | <u>Pins</u> | <u>Temp (°C)</u> | <u>Status</u> | <u>Price/unit</u><br><u>USD (100-999)</u> | Pack Qty | <u>Availability / Samples</u> |
|------------------|-----------|-------------|------------------|---------------|-------------------------------------------|----------|-------------------------------|
| SN75115D         | D         | 16          | 0 TO 70          | ACTIVE        | 2.00                                      | 40       | Check stock or order          |
| SN75115DR        | D         | 16          | 0 TO 70          | ACTIVE        | 1.70                                      | 2500     | Check stock or order          |
| SN75115N         | N         | 16          | 0 TO 70          | ACTIVE        | 2.00                                      | 25       | Check stock or order          |
| SN75115NS        | <u>NS</u> | 16          | 0 TO 70          | ACTIVE        |                                           |          | Check stock or order          |

# **Application Reports**

- <u>422 AND 485 OVERVIEW AND SYSTEM CONFIGURATIONS</u> (SLLA070 Updated: 02/15/2000)
- ANALOG APPLICATIONS JOURNAL, FEBRUARY 2000 (SLYT012A Updated: 03/23/2000)
- ANALOG APPLICATIONS JOURNAL, NOVEMBER 1999 (SLYT010A Updated: 03/23/2000)
- <u>COMPARING BUS SOLUTIONS</u> (SLLA067 Updated: 03/06/2000)
- ELECTROSTATIC DISCHARGE APPLICATION NOTE (SSYA008 Updated: 05/05/1999)
- JITTER ANALYSIS (SLLA075 Updated: 03/31/2000)
- SKEW DEFINITIONS (SLLA060 Updated: 08/13/1999)
- <u>THERMAL CHARACTERISTICS OF LINEAR AND LOGIC PACKAGES USING JEDEC PCB</u> <u>DESIGNS</u> (SZZA017A - Updated: 09/15/1999)

# **Related Documents**

• <u>A STATISTICAL SURVEY OF COMMON-MODE NOISE</u> (SLLA057, 131 KB - Updated: 12/23/1999)

# Table Data Updated on: 6/2/2000

Search • Tech Support • Comments • Site Map • TI&ME

• Home

(c) Copyright 2000 Texas Instruments Incorporated. All rights reserved. Trademarks, Important Notice!, Privacy Policy