SCBS011E - JULY 1988 - REVISED MARCH 2003

- Operating Voltage Range of 4.5 V to 5.5 V
- State-of-the-Art BiCMOS Design Significantly Reduces I<sub>CCZ</sub>
- 3-State Outputs Drive Bus Lines or Buffer Memory Address Registers

SN54BCT541 . . . J OR W PACKAGE SN74BCT541A . . . DW, N, OR NS PACKAGE (TOP VIEW)

| OE1   | 1  | U | 20 | ] v <sub>cc</sub> |
|-------|----|---|----|-------------------|
| A1 [  | 2  |   | 19 | OE2               |
| A2 [  | 3  |   | 18 | ] Y1              |
| A3 [  | 4  |   | 17 | ] Y2              |
| A4 [  | 5  |   | 16 | ] Y3              |
| A5 [  | 6  |   | 15 | ] Y4              |
| A6 [  | 7  |   | 14 | ] Y5              |
| A7 [  | 8  |   | 13 | ] Y6              |
| A8 [  | 9  |   | 12 | ] Y7              |
| GND [ | 10 | ) | 11 | ] Y8              |
|       |    |   |    |                   |

- P-N-P Inputs Reduce DC Loading
- Data Flow-Through Pinout (All Inputs on Opposite Side From Outputs)





## description/ordering information

The SN54BCT541 and SN74BCT541A octal buffers and line drivers are ideal for driving bus lines or buffering memory-address registers. The devices feature inputs and outputs on opposite sides of the package to facilitate printed-circuit-board layout.

The 3-state control gate is a 2-input AND gate with active-low inputs so that, if either output-enable ( $\overline{OE1}$  or  $\overline{OE2}$ ) input is high, all eight outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### ORDERING INFORMATION

| TA             | PACKAG    | 3E†           | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|-----------|---------------|--------------------------|---------------------|
|                | PDIP – N  | Tube          | SN74BCT541AN             | SN74BCT541AN        |
| 0°C to 70°C    | SOIC - DW | Tube          | SN74BCT541ADW            | BCT541A             |
| 0 0 10 70 0    | 301C - DW | Tape and reel | SN74BCT541ADWR           | BC1341A             |
|                | SOP - NS  | Tape and reel | SN74BCT541ANSR           | BCT541A             |
|                | CDIP – J  | Tube          | SNJ54BCT541J             | SNJ54BCT541J        |
| –55°C to 125°C | CFP – W   | Tube          | SNJ54BCT541W             | SNJ54BCT541W        |
|                | LCCC – FK | Tube          | SNJ54BCT541FK            | SNJ54BCT541FK       |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



1

## SCBS011E - JULY 1988 - REVISED MARCH 2003

#### **FUNCTION TABLE**

|     | INPUTS | OUTPUT |   |
|-----|--------|--------|---|
| OE1 | OE2    | Α      | Y |
| L   | L      | L      | L |
| L   | L      | Н      | н |
| Н   | X      | Х      | Z |
| Х   | Н      | Χ      | Z |

## logic diagram (positive logic)



To Seven Other Channels

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                     |                |
|---------------------------------------------------------------------------|----------------|
| Input voltage range, $V_I$ (see Note 1)                                   |                |
| Voltage range applied to any output in the disabled of power-on state, vo |                |
| Current into any output in the low state: SN54BCT541                      |                |
| SN74BCT541A                                                               |                |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): DW package       | 58°C/W         |
| N package                                                                 |                |
| NS package                                                                | 60°C/W         |
| Storage temperature range, T <sub>stg</sub>                               | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

## recommended operating conditions (see Note 3)

|                |                                | SN          | 54BCT5 | 41  | SN7 | 1A  | UNIT |      |
|----------------|--------------------------------|-------------|--------|-----|-----|-----|------|------|
|                |                                | MIN         | NOM    | MAX | MIN | NOM | MAX  | UNIT |
| Vcc            | Supply voltage                 | 4.5         | 5      | 5.5 | 4.5 | 5   | 5.5  | V    |
| VIН            | High-level input voltage       | 2           |        |     | 2   |     |      | V    |
| VIL            | Low-level input voltage        |             |        | 0.8 |     |     | 0.8  | V    |
| lik            | Input clamp current            |             |        | -18 |     |     | -18  | mA   |
| loh            | High-level output current      |             |        | -12 |     |     | -15  | mA   |
| loL            | Low-level output current       |             |        | 48  |     |     | 64   | mA   |
| T <sub>A</sub> | Operating free-air temperature | <b>-</b> 55 |        | 125 | 0   |     | 70   | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

SCBS011E - JULY 1988 - REVISED MARCH 2003

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETER        |                         | TOT CONDITIONS                            | SN   | 54BCT5           | 41          | SN7  | 74BCT54          | 1A   | UNIT |  |
|------------------|-------------------------|-------------------------------------------|------|------------------|-------------|------|------------------|------|------|--|
| PARAMETER        |                         | EST CONDITIONS                            | MIN  | TYP <sup>†</sup> | MAX         | MIN  | TYP <sup>†</sup> | MAX  | UNII |  |
| VIK              | $V_{CC} = 4.5 V,$       | I <sub>I</sub> = -18 mA                   |      |                  | -1.2        |      |                  | -1.2 | V    |  |
|                  |                         | $I_{OH} = -3 \text{ mA}$                  | 2.4  | 3.3              |             | 2.4  | 3.3              |      |      |  |
| Voн              | $V_{CC} = 4.5 V$        | $I_{OH} = -12 \text{ mA}$                 | 2    | 3.2              |             |      |                  |      | V    |  |
|                  |                         | $I_{OH} = -15 \text{ mA}$                 |      |                  |             | 2    | 3.1              |      |      |  |
| VoL              | V <sub>CC</sub> = 4.5 V | $I_{OL} = 48 \text{ mA}$                  |      | 0.38             | 0.55        |      |                  |      | V    |  |
| VOL              | VCC = 4.5 V             | $I_{OL} = 64 \text{ mA}$                  |      |                  |             |      | 0.42             | 0.55 | V    |  |
| lį               | $V_{CC} = 5.5 V,$       | V <sub>I</sub> = 7 V                      |      |                  | 0.1         |      |                  | 0.1  | mA   |  |
| lіН              | $V_{CC} = 5.5 V,$       | V <sub>I</sub> = 2.7 V                    |      |                  | 20          |      |                  | 20   | μΑ   |  |
| Ι <sub>ΙL</sub>  | $V_{CC} = 5.5 V,$       | V <sub>I</sub> = 0.5 V                    |      |                  | -0.6        |      |                  | -0.6 | mA   |  |
| lozh             | $V_{CC} = 5.5 V,$       | $V_0 = 2.7 \text{ V}$                     |      |                  | 50          |      |                  | 50   | μΑ   |  |
| lozL             | $V_{CC} = 5.5 V,$       | $V_0 = 0.5 V$                             |      |                  | <b>–</b> 50 |      |                  | -50  | μΑ   |  |
| los <sup>‡</sup> | $V_{CC} = 5.5 V,$       | V <sub>O</sub> = 0                        | -100 |                  | -225        | -100 |                  | -225 | mA   |  |
| Іссн             | V <sub>CC</sub> = 5.5 V |                                           |      | 27               | 40          |      | 27               | 40   | mA   |  |
| ICCL             | V <sub>CC</sub> = 5.5 V |                                           |      | 47               | 72          |      | 47               | 72   | mA   |  |
| Iccz             | V <sub>CC</sub> = 5.5 V | ·                                         |      | 5                | 7           |      | 5                | 7    | mA   |  |
| C <sub>i</sub>   | $V_{CC} = 5 V$ ,        | $V_{ } = 2.5 \text{ V or } 0.5 \text{ V}$ |      | 5                |             |      | 5                | Ü    | pF   |  |
| Co               | V <sub>CC</sub> = 5 V,  | $V_0 = 2.5 \text{ V or } 0.5 \text{ V}$   |      | 10               |             |      | 10               |      | pF   |  |

# switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | $V_{CC} = 5 \text{ V},$ $C_L = 50 \text{ pF},$ $R1 = 500 \Omega,$ $R2 = 500 \Omega,$ $T_A = 25^{\circ}\text{C}$ |     |      | V <sub>C</sub><br>C <sub>L</sub><br>R1<br>R2<br>T <sub>A</sub> | UNIT |               |      |     |
|------------------|-----------------|----------------|-----------------------------------------------------------------------------------------------------------------|-----|------|----------------------------------------------------------------|------|---------------|------|-----|
|                  |                 |                | MIN                                                                                                             | TYP | MAX  | SN54B                                                          | MAX  | SN74BC<br>MIN | MAX  |     |
| t <sub>PLH</sub> | ^               | Y              | 2.1                                                                                                             | 3.7 | 5.3  | 1.7                                                            | 6.3  | 1.7           | 6    |     |
| t <sub>PHL</sub> | А               |                | Ť                                                                                                               | 3.7 | 5.5  | 7.5                                                            | 3.2  | 8.7           | 3.4  | 8.2 |
| <sup>t</sup> PZH | ŌĒ              | Y              | 4.5                                                                                                             | 7.2 | 9.3  | 4.4                                                            | 11   | 3.9           | 10.7 | no  |
| tPZL             | OE              | Y              | 5                                                                                                               | 8   | 10.4 | 5.4                                                            | 12.4 | 4.4           | 11.5 | ns  |
| <sup>t</sup> PHZ | ŌĒ              |                | 3.5                                                                                                             | 5.6 | 7.6  | 3                                                              | 9.1  | 3             | 8.6  | ns  |
| t <sub>PLZ</sub> | OL .            | 1              | 3.4                                                                                                             | 5.2 | 7.2  | 3                                                              | 9.4  | 3             | 8.6  | 115 |

<sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. ‡ Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

## PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

**VOLTAGE WAVEFORMS** PROPAGATION DELAY TIMES (see Note D)

B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $t_f = t_f \leq 2.5$  ns, duty cycle = 50%.

**VOLTAGE WAVEFORMS** 

**ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS** 

- C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- The outputs are measured one at a time with one transition per measurement.
- E. When measuring propagation delay times of 3-state outputs, switch S1 is open.
- F. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms



PACKAGE OPTION ADDENDUM

www.ti.com 15-Oct-2009

## PACKAGING INFORMATION

| Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | n MSL Peak Temp <sup>(3)</sup> |
|------------------|------------|-----------------|--------------------|------|----------------|---------------------------|------------------|--------------------------------|
| 5962-9074901M2A  | ACTIVE     | LCCC            | FK                 | 20   | 1              | TBD                       | POST-PLATE       | N / A for Pkg Type             |
| 5962-9074901MRA  | ACTIVE     | CDIP            | J                  | 20   | 1              | TBD                       | A42              | N / A for Pkg Type             |
| 5962-9074901MSA  | ACTIVE     | CFP             | W                  | 20   | 1              | TBD                       | Call TI          | N / A for Pkg Type             |
| SN74BCT541ADW    | ACTIVE     | SOIC            | DW                 | 20   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74BCT541ADWE4  | ACTIVE     | SOIC            | DW                 | 20   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74BCT541ADWG4  | ACTIVE     | SOIC            | DW                 | 20   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74BCT541ADWR   | ACTIVE     | SOIC            | DW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74BCT541ADWRE4 | ACTIVE     | SOIC            | DW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74BCT541ADWRG4 | ACTIVE     | SOIC            | DW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74BCT541AN     | ACTIVE     | PDIP            | N                  | 20   | 20             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type             |
| SN74BCT541ANE4   | ACTIVE     | PDIP            | N                  | 20   | 20             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type             |
| SN74BCT541ANSR   | ACTIVE     | SO              | NS                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74BCT541ANSRE4 | ACTIVE     | SO              | NS                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SN74BCT541ANSRG4 | ACTIVE     | SO              | NS                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM             |
| SNJ54BCT541FK    | ACTIVE     | LCCC            | FK                 | 20   | 1              | TBD                       | POST-PLATE       | N / A for Pkg Type             |
| SNJ54BCT541J     | ACTIVE     | CDIP            | J                  | 20   | 1              | TBD                       | A42              | N / A for Pkg Type             |
| SNJ54BCT541W     | ACTIVE     | CFP             | W                  | 20   | 1              | TBD                       | Call TI          | N / A for Pkg Type             |

<sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

www.ti.com 15-Oct-2009

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54BCT541:

• Catalog: SN74BCT541

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product



## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device         |      | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| SN74BCT541ADWR | SOIC | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8    | 13.0    | 2.7     | 12.0       | 24.0      | Q1               |
| SN74BCT541ANSR | SO   | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.2     | 13.0    | 2.5     | 12.0       | 24.0      | Q1               |





\*All dimensions are nominal

| Device         | Package Type | pe Package Drawing |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|--------------|--------------------|----|------|-------------|------------|-------------|--|
| SN74BCT541ADWR | SOIC         | DW                 | 20 | 2000 | 346.0       | 346.0      | 41.0        |  |
| SN74BCT541ANSR | SO           | NS                 | 20 | 2000 | 346.0       | 346.0      | 41.0        |  |

## FK (S-CQCC-N\*\*)

## **28 TERMINAL SHOWN**

## **LEADLESS CERAMIC CHIP CARRIER**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. The terminals are gold plated.
- E. Falls within JEDEC MS-004



## **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# W (R-GDFP-F20)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within Mil-Std 1835 GDFP2-F20



# DW (R-PDSO-G20)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AC.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.







6-Feb-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5)                     | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|------------------------------------------|---------|
| 5962-9074901M2A  | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 5962-<br>9074901M2A<br>SNJ54BCT<br>541FK | Samples |
| 5962-9074901MRA  | ACTIVE | CDIP         | J                  | 20   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-9074901MR<br>A<br>SNJ54BCT541J      | Samples |
| SN74BCT541ADBR   | ACTIVE | SSOP         | DB                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM |              | BT541A                                   | Samples |
| SN74BCT541ADW    | ACTIVE | SOIC         | DW                 | 20   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | BCT541A                                  | Samples |
| SN74BCT541ADWR   | ACTIVE | SOIC         | DW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | BCT541A                                  | Samples |
| SN74BCT541AN     | ACTIVE | PDIP         | N                  | 20   | 20             | Pb-Free<br>(RoHS)          | NIPDAU           | N / A for Pkg Type | 0 to 70      | SN74BCT541AN                             | Samples |
| SN74BCT541ANSR   | ACTIVE | so           | NS                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | BCT541A                                  | Samples |
| SNJ54BCT541FK    | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 5962-<br>9074901M2A<br>SNJ54BCT<br>541FK | Samples |
| SNJ54BCT541J     | ACTIVE | CDIP         | J                  | 20   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-9074901MR<br>A<br>SNJ54BCT541J      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: Til defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



## PACKAGE OPTION ADDENDUM

6-Feb-2020

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 6-May-2017

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74BCT541ADBR | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74BCT541ADWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74BCT541ANSR | SO              | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |

www.ti.com 6-May-2017



\*All dimensions are nominal

| , in difference due frontina |              |                 |          |      |             |            |             |  |
|------------------------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
| Device                       | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
| SN74BCT541ADBR               | SSOP         | DB              | 20       | 2000 | 367.0       | 367.0      | 38.0        |  |
| SN74BCT541ADWR               | SOIC         | DW              | 20       | 2000 | 367.0       | 367.0      | 45.0        |  |
| SN74BCT541ANSR               | SO           | NS              | 20       | 2000 | 367.0       | 367.0      | 45.0        |  |

# FK (S-CQCC-N\*\*)

# LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated