

## LM4730

# **Stereo 14W Audio Power Amplifier with Mute and Standby Modes**

## **General Description**

The LM4730 is a stereo audio amplifier capable of delivering typically 14W per channel of continuous average output power into a  $4\Omega$  or  $8\Omega$  load with less than 10% THD+N from 20Hz - 20kHz.

Each amplifier has an independent smooth transition fadein/out mute and a power conserving standby mode which can be controlled by external logic.

The LM4730 has short circuit protection and a thermal shut down feature that is activated when the die temperature exceeds 150°C. The LM4730 also has a under voltage lock out feature for click and pop free power off and on.

The LM4730 has a wide operating supply range from +/-10V - +/-25V allowing for lower cost unregulated power supplies to be used.

## **Key Specifications**

- Output power into  $4\Omega$  or  $8\Omega$ , 10% THD+N 14W (typ)
- THD+N at 1kHz with 2 X 1W into 8Ω 0.02% (typ)
- Mute Attenuation 85dB (typ)
- PSRR with f<sub>RIPPLE</sub> = 120Hz, V<sub>RIPPLE</sub> = 1V<sub>RMS</sub>50dB (typ)
- Slew Rate 18V/µs (typ)
- Standby Current (+/-17V) 3.5mA (typ)

#### **Features**

- Minimal amount of external components necessary
- Quiet fade-in/out mute mode
- Low current Standby-mode

## **Applications**

- Audio amplifier for high-end stereo TVs
- Audio amplifier for component stereo
- Audio amplifier for compact stereo
- Audio amplifier for PC satellite speaker systems
- Audio amplifier for self powered speakers

## **Connection Diagrams**



Top View Non-Isolated Package Order Number LM4730TA See NS Package Number TA15A

#### TO-220 Top Marking (Note 12)



20059474

Top View
U - Wafer Fab Code
Z - Assembly Plant Code
XY - Date Code
TT - Die Traceability
LM4730TA - LM4730TA

## **Typical Application**



FIGURE 1. Typical Audio Amplifier Application Circuit

## **Absolute Maximum Ratings** (Notes 1,

2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Supply Voltage |V+| + |V-| 50V Common Mode Input Voltage V+ or V-Differential Input Voltage 50V **Output Current** Internally Limited Power Dissipation (Note 3) 40W ESD Susceptability (Note 4) 2.0kV ESD Susceptability (Note 5) 250V 150°C Junction Temperature (T<sub>JMAX</sub>) (Note 9)

Soldering Information

T Package (10 sec.) 260°C Storage Temperature -40°C to +150°C

Thermal Resistance

 $\theta_{JA}$  (TA) 43°C/W  $\theta_{JC}$  (TA) 1.5°C/W

## Operating Ratings (Notes 1, 2)

Temperature Range

$$\begin{split} T_{MIN} &\leq T_A \leq T_{MAX} & -20 \,^{\circ}\text{C} \leq T_A \leq +85 \,^{\circ}\text{C} \\ \text{Supply Voltage } |V^+| + |V^-| & 20V \leq V_{TOTAL} \leq 50V \end{split}$$

### **Electrical Characteristics** (Notes 1, 2)

The following specifications apply for  $V^+ = +17V$ ,  $V^- = -17V$  and  $R_L = 8\Omega$  unless otherwise specified. Limits apply for  $T_A = 25^{\circ}C$ .

| Symbol                             | Parameter                      | Conditions                                                                                               | LM4730        |              | Units    |
|------------------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------|---------------|--------------|----------|
|                                    |                                |                                                                                                          | Typical Limit |              | (Limits) |
|                                    |                                |                                                                                                          | (Note 6)      | (Notes 7, 8) |          |
| V <sup>+</sup>   +  V <sup>-</sup> | Power Supply Voltage (Note 10) | GND – V⁻ ≥ 9V                                                                                            |               | 20           | V (min)  |
|                                    |                                |                                                                                                          |               | 50           | V (max)  |
| A <sub>M</sub>                     | Mute Attenuation               |                                                                                                          | 85            |              | dB       |
|                                    |                                | THD+N = 10% (max), f = 1kHz                                                                              |               |              |          |
|                                    | Output Power (RMS)             | $ V^{+}  =  V^{-}  = 14V, R_{L} = 4\Omega$                                                               | 14            | 12           | W (min)  |
| Б                                  |                                | $ V^{+}  =  V^{-}  = 17V, R_{L} = 8\Omega$                                                               | 14            | 12           | W (min)  |
| Po                                 |                                | THD+N = 1% (max), f = 1kHz                                                                               |               |              |          |
|                                    |                                | $ V^{+}  =  V^{-}  = 14V, R_{L} = 4\Omega$                                                               | 11            | 9            | W (min)  |
|                                    |                                | $ V^{+}  =  V^{-}  = 17V, R_{L} = 8\Omega$                                                               | 11            | 9            | W (min)  |
|                                    |                                | $P_O = 1W$ , $f = 1kHz$                                                                                  |               |              |          |
| THD+N                              | Total Harmonic Distortion +    | $A_V = 26dB$                                                                                             |               |              |          |
| I IID+IN                           | Noise                          | $ V^{+}  =  V^{-}  = 14V, R_{L} = 4\Omega$                                                               | 0.03          | 0.5          | % (max)  |
|                                    |                                | $ V^{+}  =  V^{-}  = 17V, R_{L} = 8\Omega$                                                               | 0.02          | 0.3          | % (max)  |
|                                    |                                | $P_O = 10W$                                                                                              |               |              |          |
| X <sub>talk</sub>                  | Channel Separation             | f = 1kHz                                                                                                 | 65            |              | dB       |
|                                    |                                | f = 10kHz                                                                                                | 60            |              | dB       |
| SR                                 | Slew Rate (Note 11)            | $V_{IN} = 2.0V_{p-p}, t_{rise} = 2ns$                                                                    | 18            |              | V/µs     |
| I <sub>DD</sub>                    | Total Quiescent Power Supply   | $V_{CM} = 0V, V_{O} = 0V, I_{O} = 0A$                                                                    |               |              |          |
|                                    | Current                        | Standby off (Play Mode)                                                                                  | 90            | 100          | mA (max) |
|                                    |                                | Standby on (Standby Mode)                                                                                | 3.5           | 6            | mA (max) |
| V <sub>os</sub>                    | Input Offset Voltage           | $V_{CM} = 0V, I_O = 0 \text{ mA}$                                                                        | 2.0           | 15           | mV (max) |
| I <sub>B</sub>                     | Input Bias Current             | $V_{CM} = 0V$ , $I_O = 0$ mA                                                                             | 0.2           |              | μΑ       |
| PSRR                               | Power Supply Rejection Ratio   | V <sub>RIPPLE</sub> = 1V <sub>RMS</sub> , f <sub>RIPPLE</sub> = 120Hz sine wave Inputs terminated to GND | 50            |              | dB       |
| A <sub>VOL</sub>                   | Open Loop Voltage Gain         | $R_L = 2 k\Omega$ , $\Delta V_O = 20V$                                                                   | 110           |              | dB       |
| e <sub>IN</sub>                    | Input Noise                    | IHF — A-Weighting Filter                                                                                 | 2.0           | 8            | μV (max) |
|                                    |                                | $R_{IN} = 600\Omega$ (Input Referred)                                                                    |               |              |          |
| Standby                            |                                |                                                                                                          |               |              |          |
| $V_{IL}$                           | Standby Low Input Voltage      | Not in Standby Mode (Play)                                                                               |               | 0.8          | V (max)  |
| V <sub>IH</sub>                    | Standby High Input Voltage     | In Standby Mode                                                                                          | 2.0           | 2.5          | V (min)  |
| Mute                               |                                |                                                                                                          |               |              | . ,      |

#### Electrical Characteristics (Notes 1, 2) (Continued)

The following specifications apply for  $V^+ = +17V$ ,  $V^- = -17V$  and  $R_L = 8\Omega$  unless otherwise specified. Limits apply for  $T_A = 25^{\circ}C$ .

| Symbol          | Parameter               | Conditions              | LM4730   |              | Units    |
|-----------------|-------------------------|-------------------------|----------|--------------|----------|
|                 |                         |                         | Typical  | Limit        | (Limits) |
|                 |                         |                         | (Note 6) | (Notes 7, 8) |          |
| V <sub>IL</sub> | Mute Low Input Voltage  | Not in Mute Mode (Play) |          | 0.8          | V (max)  |
| V <sub>IH</sub> | Mute High Input Voltage | In Mute Mode            | 2.0      | 2.5          | V (min)  |

Note 1: All voltages are measured with respect to the ground pin, unless otherwise specified.

**Note 2:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given. However, the typical value is a good indication of a device's performance.

Note 3: The maximum power dissipation must be de-rated at elevated temperatures and is dictated by  $T_{JMAX}$ ,  $\theta_{JC}$ , and the ambient temperature  $T_A$ . The maximum allowable power dissipation is  $P_{DMAX} = (T_{JMAX} - T_A) / \theta_{JC}$  or the number given in the Absolute Maximum Ratings, whichever is lower. For the LM4730,  $T_{JMAX} = 150^{\circ}C$  and the typical  $\theta_{JC}$  is 1.5°C/W for the TA15A package . Refer to the Thermal Considerations section for more information.

Note 4: Human body model, 100 pF discharged through a 1.5  $k\Omega$  resistor.

Note 5: Machine Model: a 220pF - 240pF discharged through all pins.

Note 6: Typical specifications are sepcified at 25°C and represent the parametric norm.

Note 7: Tested limits are guaranteed to National's AOQL (Average Outgoing Quality Level).

Note 8: Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis.

Note 9: The operating junction temperature maximum is 150°C. However, the instantaneous Safe Operating Area temperature is 250°C.

Note 10:  $V^-$  must have at least -9V at its pin with reference to GND in order for the under-voltage protection circuitry to be disabled. In addition, the voltage differential between  $V^+$  and  $V^-$  must be greater than 14V.

**Note 11:** The feedback compensation network limits the bandwidth of the closed-loop response causing the skew rate to be reduced by the high frequency roll-off. Without feedback compensation the slew rate is typically larger.

Note 12: The LM4730TA package TA15A is a non-isolated package setting the tab of the device and the heat sink to V potential when the LM4730TA is directly mounted to the heat sink using only thermal compound. If a mica washer is used in addition to thermal compound,  $\theta_{CS}$  (case to sink) is increased, but the heat sink will be electrically isolated from V.

# **Bridged Amplifier Application Circuit**



FIGURE 2. Bridged Amplifier Application Circuit

## **Single Supply Application Circuit**



FIGURE 3. Single Supply Amplifier Application Circuit

 $\textbf{Note: } \hbox{$^*$Optional components dependent upon specific design requirements}.$ 

## **Auxiliary Amplifier Application Circuit**



FIGURE 4. Special Audio Amplifier Application Circuit

## **External Components Description**

(See Figures 1 - 4)

| Components |                              | Functional Description                                                                                                                                                                                                                                                                            |  |  |  |  |
|------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1          | R <sub>B</sub>               | Prevents currents from entering the amplifier's non-inverting input which may be passed through to the load upon power down of the system due to the low input impedance of the circuitry when the undervoltage circuitry is off. This phenomenon occurs when the supply voltages are below 1.5V. |  |  |  |  |
| 2          | Ri                           | Inverting input resistance to provide AC gain in conjunction with R <sub>f</sub> .                                                                                                                                                                                                                |  |  |  |  |
| 3          | R <sub>f</sub>               | Feedback resistance to provide AC gain in conjunction with R <sub>i</sub> .                                                                                                                                                                                                                       |  |  |  |  |
| 4          | C <sub>i</sub><br>(Note 13)  | Feedback capacitor which ensures unity gain at DC. Also creates a highpass filter with $R_i$ at $f_C = 1/(2\pi R_i C_i)$ .                                                                                                                                                                        |  |  |  |  |
| 5          | C <sub>s</sub>               | Provides power supply filtering and bypassing. Refer to the Supply Bypassing application section for propiling placement and selection of bypass capacitors.                                                                                                                                      |  |  |  |  |
| 6          | R <sub>V</sub><br>(Note 13)  | Acts as a volume control by setting the input voltage level.                                                                                                                                                                                                                                      |  |  |  |  |
| 7          | R <sub>IN</sub><br>(Note 13) | Sets the amplifier's input terminals DC bias point when $C_{IN}$ is present in the circuit. Also works with $C_{IN}$ to create a highpass filter at $f_C = 1/(2\pi R_{IN}C_{IN})$ . Refer to <i>Figure 4</i> .                                                                                    |  |  |  |  |
| 8          | C <sub>IN</sub><br>(Note 13) | Input capacitor which blocks the input signal's DC offsets from being passed onto the amplifier's inputs.                                                                                                                                                                                         |  |  |  |  |
| 9          | R <sub>SN</sub><br>(Note 13) | Works with C <sub>SN</sub> to stabilize the output stage by creating a pole that reduces high frequency instabilities.                                                                                                                                                                            |  |  |  |  |
| 10         | C <sub>SN</sub><br>(Note 13) | Works with $R_{SN}$ to stabilize the output stage by creating a pole that reduces high frequency instabilities. The pole is set at $f_C = 1/(2\pi R_{SN}C_{SN})$ . Refer to <i>Figure 4</i> .                                                                                                     |  |  |  |  |
| 11         | L (Note 13)                  | Provides high impedance at high frequencies so that R may decouple a highly capacitive load and reduce                                                                                                                                                                                            |  |  |  |  |
| 12         | R (Note 13)                  | the Q of the series resonant circuit. Also provides a low impedance at low frequencies to short out R and pass audio signals to the load. Refer to <i>Figure 4</i> .                                                                                                                              |  |  |  |  |
| 13         | R <sub>A</sub>               | Provides DC voltage biasing for the transistor Q1 in single supply operation.                                                                                                                                                                                                                     |  |  |  |  |
| 14         | C <sub>A</sub>               | Provides bias filtering for single supply operation.                                                                                                                                                                                                                                              |  |  |  |  |
| 15         | R <sub>INP</sub> (Note 13)   | Limits the voltage difference between the amplifier's inputs for single supply operation. Refer to the <b>Clicks</b> and <b>Pops</b> application section for a more detailed explanation of the function of R <sub>INP</sub> .                                                                    |  |  |  |  |
| 16         | R <sub>BI</sub>              | Provides input bias current for single supply operation. Refer to the <b>Clicks and Pops</b> application section for a more detailed explanation of the function of R <sub>BI</sub> .                                                                                                             |  |  |  |  |
| 17         | R <sub>E</sub>               | Establishes a fixed DC current for the transistor Q1 in single supply operation. This resistor stabilizes the half-supply point along with $C_{\rm A}$ .                                                                                                                                          |  |  |  |  |

Note 13: Optional components dependent upon specific design requirements.

## **Typical Performance Characteristics**





PSRR vs Frequency  $\pm$ 17V,  $V_{RIPPLE}$  = 1 $V_{RMS}$ ,  $R_L$  = 8 $\Omega$ , 80kHz BW



## Typical Performance Characteristics (Continued)

THD+N vs Frequency ±14V, Po = 1W/Channel,  $R_L = 4\Omega$ , 80kHz BW



 $R_L = 8\Omega$ , 80kHz BW

THD+N vs Frequency

±17V, P<sub>O</sub> = 1W/Channel,



THD+N vs Output Power  $\pm 14V$ , R<sub>L</sub> =  $4\Omega$ , 80kHz BW



THD+N vs Output Power  $\pm 17V$ , R<sub>L</sub> =  $8\Omega$ , 80kHz BW



**Output Power vs Supply Voltage** f = 1kHz,  $R_L = 4\Omega$ , 80kHz BW



**Output Power vs Supply Voltage** f = 1kHz,  $R_L = 8\Omega$ , 80kHz BW



## **Typical Performance Characteristics** (Continued)

# Power Dissipation vs Output Power 1% THD (max), R $_{L}$ = $4\Omega,\,80\text{kHz}$ BW



Crosstalk vs Frequency  $\pm 14$ V, P<sub>O</sub> = 10W, R<sub>L</sub> = 4 $\Omega$ , 80kHz BW



Mute Attenuation vs Mute Pin Voltage  $\pm 17V$ , P<sub>O</sub> = 1W, R<sub>L</sub> =  $8\Omega$ , 80kHz BW



# Power Dissipation vs ${\hbox{Output Power}} \\ {\hbox{1\% THD (max), R}_L = 8\Omega, 80 \hbox{kHz BW} }$



20050

# Crosstalk vs Frequency $\pm 17$ V, $P_O = 10$ W, $R_L = 8\Omega$ , 80kHz BW



20059473

#### Standby Attenuation vs Standby Pin Voltage $\pm 17V$ , P<sub>O</sub> = 1W, R<sub>L</sub> = $8\Omega$ , 80kHz BW



20059465

## Typical Performance Characteristics (Continued)

Supply Current vs Standby Pin Voltage ±17V



## **Application Information**

#### **MUTE MODE**

By placing a logic-high voltage on the mute pins, the signal going into the amplifiers will be muted. If the mute pins are left floating or connected to a logic-low voltage, the amplifiers will be in a non-muted state. There are two mute pins, one for each amplifier, so that one channel can be muted without muting the other if the application requires such a configuration. Refer to the **Typical Performance Characteristics** section for curves concerning Mute Attenuation vs Mute Pin Voltage.

#### STANDBY MODE

The standby mode of the LM4730 allows the user to drastically reduce power consumption when the amplifiers are idle. By placing a logic-high voltage on the standby pins, the amplifiers will go into Standby Mode. In this mode, the current drawn from the  $V_{\rm CC}$  supply is typically less than 10  $\mu A$  total for both amplifiers. The current drawn from the  $V_{\rm EE}$  supply is typically 3.5mA. Clearly, there is a significant reduction in idle power consumption when using the standby mode. There are two Standby pins, so that one channel can be put in standby mode without putting the other amplifier in standby if the application requires such flexibility. Refer to the  $\bf Typical \ Performance \ Characteristics \ section for curves showing Supply Current vs. Standby Pin Voltage for both supplies.$ 

#### **UNDER-VOLTAGE PROTECTION**

Upon system power-up, the under-voltage protection circuitry allows the power supplies and their corresponding capacitors to come up close to their full values before turning on the LM4730 such that no DC output spikes occur. Upon turn-off, the output of the LM4730 is brought to ground before the power supplies such that no transients occur at power-down.

#### **OVER-VOLTAGE PROTECTION**

The LM4730 contains over-voltage protection circuitry that limits the output current while also providing voltage clamping, though not through internal clamping diodes. The clamping effect is quite the same, however, the output transistors are designed to work alternately by sinking large current spikes.

#### THERMAL PROTECTION

The LM4730 has a sophisticated thermal protection scheme to prevent long-term thermal stress of the device. When the temperature on the die exceeds 150°C, the LM4730 shuts down. It starts operating again when the die temperature drops to about 145°C, but if the temperature again begins to rise, shutdown will occur again above 150°C. Therefore, the device is allowed to heat up to a relatively high temperature if the fault condition is temporary, but a sustained fault will cause the device to cycle in a Schmitt Trigger fashion between the thermal shutdown temperature limits of 150°C and 145°C. This greatly reduces the stress imposed on the IC by thermal cycling, which in turn improves its reliability under sustained fault conditions.

Since the die temperature is directly dependent upon the heat sink used, the heat sink should be chosen such that thermal shutdown will not be reached during normal operation. Using the best heat sink possible within the cost and

space constraints of the system will improve the long-term reliability of any power semiconductor device, as discussed in the **Determining the Correct Heat Sink** Section.

#### **DETERMINING MAXIMUM POWER DISSIPATION**

Power dissipation within the integrated circuit package is a very important parameter requiring a thorough understanding if optimum power output is to be obtained. An incorrect maximum power dissipation calculation may result in inadequate heat sinking causing thermal shutdown and thus limiting the output power.

Equation (1) exemplifies the theoretical maximum power dissipation point of each amplifier where  $V_{\rm CC}$  is the total supply voltage.

$$P_{DMAX} = V_{CC} 2/2\pi^2 R_L \tag{1}$$

Thus by knowing the total supply voltage and rated output load, the maximum power dissipation point can be calculated. The package dissipation is twice the number which results from equation (1) since there are two amplifiers in each LM4730. Refer to the graphs of Power Dissipation versus Output Power in the **Typical Performance Characteristics** section which show the actual full range of power dissipation not just the maximum theoretical point that results from equation (1).

#### DETERMINING THE CORRECT HEAT SINK

The choice of a heat sink for a high-power audio amplifier is made entirely to keep the die temperature at a level such that the thermal protection circuitry does not operate under normal circumstances.

The thermal resistance from the die (junction) to the outside air (ambient) is a combination of three thermal resistances,  $\theta_{JC},~\theta_{CS},~$  and  $\theta_{SA}.~$  In addition, the thermal resistance,  $\theta_{JC}$  (junction to case), of the LM4730TA is 1.5°C/W. Using Thermalloy Thermacote thermal compound, the thermal resistance,  $\theta_{CS}$  (case to sink), is about 0.2°C/W. Since convection heat flow (power dissipation) is analogous to current flow, thermal resistance is analogous to electrical resistance, and temperature drops are analogous to voltage drops, the power dissipation out of the LM4730 is equal to the following:

$$P_{DMAX} = (T_{JMAX} - T_{AMB})/\theta_{JA}$$
 (2)

where T<sub>JMAX</sub> = 150°C, T<sub>AMB</sub> is the system ambient temperature and  $\theta_{JA} = \theta_{JC} + \theta_{CS} + \theta_{SA}$ .

Once the maximum package power dissipation has been calculated using equation (1), the maximum thermal resistance,  $\theta_{SA}$ , (heat sink to ambient) in °C/W for a heat sink can be calculated. This calculation is made using equation (3) which is derived by solving for  $\theta_{SA}$  in equation (2).

$$\theta_{SA} = [(T_{JMAX} - T_{AMB}) - P_{DMAX}(\theta_{JC} + \theta_{CS})]/P_{DMAX}$$
 (3)

Again it must be noted that the value of  $\theta_{SA}$  is dependent upon the system designer's amplifier requirements. If the ambient temperature that the audio amplifier is to be working under is higher than 25°C, then the thermal resistance for the heat sink, given all other things are equal, will need to be smaller.

#### **SUPPLY BYPASSING**

The LM4730 has excellent power supply rejection and does not require a regulated supply. However, to improve system performance as well as eliminate possible oscillations, the LM4730 should have its supply leads bypassed with low-inductance capacitors having short leads that are located close to the package terminals. Inadequate power supply bypassing will manifest itself by a low frequency oscillation known as "motorboating" or by high frequency instabilities.

These instabilities can be eliminated through multiple by-passing utilizing a large tantalum or electrolytic capacitor (10  $\mu F$  or larger) which is used to absorb low frequency variations and a small ceramic capacitor (0.1  $\mu F$ ) to prevent any high frequency feedback through the power supply lines.

If adequate bypassing is not provided, the current in the supply leads which is a rectified component of the load current may be fed back into internal circuitry. This signal causes distortion at high frequencies requiring that the supplies be bypassed at the package terminals with an electrolytic capacitor of 470  $\mu F$  or more.

#### **BRIDGED AMPLIFIER APPLICATION**

The LM4730 has two operational amplifiers internally, allowing for a few different amplifier configurations. One of these configurations is referred to as "bridged mode" and involves driving the load differentially through the LM4730's outputs. This configuration is shown in *Figure 2*. Bridged mode operation is different from the classical single-ended amplifier configuration where one side of its load is connected to ground.

A bridge amplifier design has a distinct advantage over the single-ended configuration, as it provides differential drive to the load, thus doubling output swing for a specified supply voltage. Consequently, theoretically four times the output power is possible as compared to a single-ended amplifier under the same conditions. This increase in attainable output power assumes that the amplifier is not current limited or clipped.

A direct consequence of the increased power delivered to the load by a bridge amplifier is an increase in internal power dissipation. For each operational amplifier in a bridge configuration, the internal power dissipation will increase by a factor of two over the single ended dissipation. Thus, for an audio power amplifier such as the LM4730, which has two operational amplifiers in one package, the package dissipation will increase by a factor of four. To calculate the LM4730's maximum power dissipation point for a bridged load, multiply equation (1) by a factor of four.

This value of  $P_{DMAX}$  can be used to calculate the correct size heat sink for a bridged amplifier application. Since the internal dissipation for a given power supply and load is increased by using bridged-mode, the heatsink's  $\theta_{SA}$  will have to decrease accordingly as shown by equation (3). Refer to the section, **Determining the Correct Heat Sink**, for a more detailed discussion of proper heat sinking for a given application.

#### SINGLE-SUPPLY AMPLIFIER APPLICATION

The typical application of the LM4730 is a split supply amplifier. But as shown in *Figure 3*, the LM4730 can also be used in a single power supply configuration. This involves using some external components to create a half-supply bias which is used as the reference for the inputs and outputs. Thus, the signal will swing around half-supply much like it swings around ground in a split-supply application. Along with proper circuit biasing, a few other considerations must be accounted for to take advantage of all of the LM4730 functions.

The LM4730 possesses a mute and standby function with internal logic gates that are half-supply referenced. Thus, to enable either the Mute or Standby function, the voltage at these pins must be a minimum of 2.5V above half-supply. In single-supply systems, devices such as microprocessors and simple logic circuits used to control the mute and standby functions, are usually referenced to ground, not half-supply. Thus, to use these devices to control the logic circuitry of the LM4730, a "level shifter," like the one shown in *Figure 5*, must be employed. A level shifter is not needed in a split-supply configuration since ground is also half-supply.



FIGURE 5. Level Shift Circuit

When the voltage at the Logic Input node is 0V, the 2N3904 is "off" and thus resistor  $\rm R_c$  pulls up mute or standby input to the supply. This enables the mute or standby function. When the Logic Input is 5V, the 2N3904 is "on" and consequently, the voltage at the collector is essentially 0V. This will disable the mute or standby function, and thus the amplifier will be in its normal mode of operation.  $\rm R_{shift}$ , along with  $\rm C_{shift}$ , creates an RC time constant that reduces transients when the mute or standby functions are enabled or disabled. Additionally,  $\rm R_{shift}$  limits the current supplied by the internal logic gates of the LM4730 which insures device reliability. Refer to the Mute Mode and Standby Mode sections in the **Application Information** section for a more detailed description of these functions.

#### **CLICKS AND POPS**

In the typical application of the LM4730 as a split-supply audio power amplifier, the IC exhibits excellent "click" and "pop" performance when utilizing the mute and standby modes. In addition, the device employs Under-Voltage Protection, which eliminates unwanted power-up and power-down transients. The basis for these functions are a stable and constant half-supply potential. In a split-supply application, ground is the stable half-supply potential. But in a single-supply application, the half-supply needs to charge up just like the supply rail,  $\rm V_{CC}$ . This makes the task of attaining a clickless and popless turn-on more challenging. Any uneven charging of the amplifier inputs will result in output clicks and pops due to the differential input topology of the LM4730.

To achieve a transient free power-up and power-down, the voltage seen at the input terminals should be ideally the same. Such a signal will be common-mode in nature, and will be rejected by the LM4730. In  $\it Figure~3$ , the resistor  $R_{\rm INP}$  serves to keep the inputs at the same potential by limiting the voltage difference possible between the two nodes. This should significantly reduce any type of turn-on pop, due to an uneven charging of the amplifier inputs. This charging is based on a specific application loading and thus, the system designer may need to adjust these values for optimal performance.

As shown in *Figure 3*, the resistors labeled R<sub>BI</sub> help bias up the LM4730 off the half-supply node at the emitter of the 2N3904. But due to the input and output coupling capacitors in the circuit, along with the negative feedback, there are two different values of R<sub>BI</sub>, namely 10 k $\Omega$  and 200 k $\Omega$ . These resistors bring up the inputs at the same rate resulting in a popless turn-on. Adjusting these resistors values slightly may reduce pops resulting from power supplies that ramp extremely quick or exhibit overshoot during system turn-on.

#### PROPER SELECTION OF EXTERNAL COMPONENTS

Proper selection of external components is required to meet the design targets of an application. The choice of external component values that will affect gain and low frequency response are discussed below.

The gain of each amplifier is set by resistors  $R_f$  and  $R_i$  for the non-inverting configuration shown in *Figure 1*. The gain is found by Equation (4) below:

$$A_{V} = 1 + R_{f} / R_{i} (V/V)$$
 (4

For best noise performance, lower values of resistors are used. A value of  $1k\Omega$  is commonly used for  $R_i$  and then setting the value of  $R_f$  for the desired gain. For the LM4730 the gain should be set no lower than 10V/V and no higher than 50V/V. Gain settings below 10V/V may experience

instability and using the LM4730 for gains higher than 50V/V will see an increase in noise and THD.

The combination of  $R_i$  with  $C_i$  (see *Figure 1*) creates a high pass filter. The low frequency response is determined by these two components. The -3dB point can be found from Equation (5) shown below:

$$f_i = 1 / (2\pi R_i C_i) (Hz)$$
 (5)

If an input coupling capacitor is used to block DC from the inputs as shown in Figure 4, there will be another high pass filter created with the combination of  $C_{\rm IN}$  and  $R_{\rm IN}$ . When using a input coupling capacitor  $R_{\rm IN}$  is needed to set the DC bias point on the amplifier's input terminal. The resulting -3dB frequency response due to the combination of  $C_{\rm IN}$  and  $R_{\rm IN}$  can be found from Equation (6) shown below:

$$f_{IN} = 1 / (2\pi R_{IN} C_{IN}) (Hz)$$
 (6)

#### PHYSICAL IC MOUNTING CONSIDERATIONS

Mounting of the TO-220 package to a heat sink must be done such that there is sufficient pressure from the mounting screw to insure good contact with the heat sink for efficient heat flow. Over tightening the mounting screw will cause the TO-220 package to warp reducing contact area with the heat sink. Less contact with the heat sink will increase the thermal resistance from the TO-220 package case to the heat sink  $(\theta_{\rm CS})$  resulting in higher operating die temperatures and possible unwanted thermal shut down activation. Extreme over tightening of the mounting screw will cause severe physical stress resulting in cracked die and catastrophic IC failure. The recommended maximum mounting screw torque is 40 inch-lbs or 3.3 foot-lbs (4.5 newton-meter).

Additionally, if the mounting screw is used to force the TO-220 package into correct alignment with the heat sink, package stress will be increased. This increase in package stress will result in reduced contact area with the heat sink increasing die operating temperature and possible catastrophic IC failure.



FIGURE 6. Reference PCB Schematic

#### LM4730 REFERENCE BOARD ARTWORK

#### **Composite View**



#### Silk Screen



20059455

#### Top Layer





20059457

### BILL OF MATERIALS FOR REFERENCE PCB

| Symbol                                                            | Value   | Tolerance | Type/Description                  | Comments |
|-------------------------------------------------------------------|---------|-----------|-----------------------------------|----------|
| R <sub>IN1</sub> , R <sub>IN2</sub>                               | 47kΩ    | 5%        | 1/4 Watt                          |          |
| R <sub>B1</sub> , R <sub>B2</sub>                                 | 1kΩ     | 1%        | 1/4 Watt                          |          |
| R <sub>F1</sub> , R <sub>F2</sub>                                 | 20kΩ    | 1%        | 1/4 Watt                          |          |
| R <sub>i1</sub> , R <sub>i2</sub>                                 | 1kΩ     | 1%        | 1/4 Watt                          |          |
| R <sub>SN1</sub> , R <sub>SN2</sub>                               | 4.7Ω    | 5%        | 1/4 Watt                          |          |
| R <sub>G</sub>                                                    | 2.7Ω    | 5%        | 1/4 Watt                          |          |
| C <sub>IN1</sub> , C <sub>IN2</sub>                               | 1µF     | 10%       | Metallized Polyester Film         |          |
| C <sub>i1</sub> , C <sub>i2</sub>                                 | 47µF    | 20%       | Electrolytic Radial / 35V         |          |
| C <sub>SN1</sub> , C <sub>SN2</sub>                               | 0.1µF   | 20%       | Monolithic Ceramic                |          |
| C <sub>V</sub>                                                    | 0.1µF   | 20%       | Monolithic Ceramic                |          |
| C <sub>M</sub>                                                    | 10µF    | 20%       | Electrolytic Radial / 16V         |          |
| C <sub>S1</sub> , C <sub>S2</sub>                                 | 0.1µF   | 20%       | Monolithic Ceramic                |          |
| C <sub>S3</sub> , C <sub>S4</sub>                                 | 10µF    | 20%       | Electrolytic Radial / 35V         |          |
| C <sub>S5</sub> , C <sub>S6</sub>                                 | 1,000µF | 20%       | Electrolytic Radial / 35V         |          |
| S <sub>1</sub> , S <sub>2</sub>                                   |         |           | SPDT (on-on) Switch               |          |
| J <sub>1</sub> , J <sub>2</sub>                                   |         |           | Non-switched PC Mount RCA Jack    |          |
| J <sub>4</sub> , J <sub>7</sub> , J <sub>8</sub>                  |         |           | PCB Banana Jack- BLACK            |          |
| J <sub>3</sub> , J <sub>5</sub> , J <sub>6</sub> , J <sub>9</sub> |         |           | PCB Banana Jack- RED              |          |
| U <sub>1</sub>                                                    |         |           | 15 lead TO-220 Power Socket       |          |
| 11                                                                |         |           | LM340, 5V Fixed Regulator, TO-263 |          |
| $U_2$                                                             |         |           | package (TS3B)                    |          |

## Physical Dimensions inches (millimeters) unless otherwise noted



Non-Isolated TO-220 15-Lead Package Order Number LM4730TA NS Package Number TA15A

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com

Email: new.feedback@nsc.d Tel: 1-800-272-9959

www.national.com

National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530 85 86

Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 69 9508 6208
English Tel: +44 (0) 870 24 0 2171
Français Tel: +33 (0) 1 41 91 8790

National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560