#### DSP56F801/803/805/807

# 16-Bit Digital Signal Processor User's Manual

This manual is one of a set of three documents. You need the following manuals to have complete product information: Family Manual, User's Manual, and Technical Data Sheet.

OnCE<sup>TM</sup> is a trademark of Motorola, Inc.

HOME PAGE: http://motorola.com/sps

Motorola DSP Products Home Page: http://www.motorola-dsp.com

#### How to reach us:

**USA/EUROPE/Locations Not Listed:** Motorola Literature Distribution: P.O. Box 5405, Denver, Colorado 80217; 1-303-675-2140 or 1-800-441-2447.

JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1 Minami-Azabu. Minato-ku, Tokyo 106-8573 Japan. 81-3-3440-3569

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tao Po, N.T.,

Hong Kong. 852-26668334

Customer Focus Center: 1-800-521-6274

HOME PAGE: http://motorola.com/semiconductors/dsp MOTOROLA HOME PAGE: http://motorola.com/semiconductors/

© MOTOROLA INC, 2001

Order this document by DSP56F801-7UM/D - Rev. 3.0

#### **Summary of Changes and Updates:**

The IPR acronym when referring to Interrupt Priority was changed to GPIO\_IPR throughout manual

Chapter 1, clarification of supported features

Chapter 3, modified the Program Memory and Data Memory Maps (Tables 3-2 and 3-3).

Chapters 4, 5, 6, 7, 9, and 11. Clarifications of terms and references. Also corrected Figure 11-13.

Chapter 14, various sections reworded to correct confusing or inaccurate information.

Chapter 15, confusing or inaccurate information reworded and new information on the IOSCTL, Clock Switch Over Procedure, Disabling EXTAL and XTAL Pull Up Resistors, External Crystal Oscillator Signal Generation and TRIM [7:0] added.

Chapter 16, added missing test registers and corrected Table 16-1. Clarification of MA and MB bits.

Chapter 18, clarification of TRST.

Appendix C, added omitted references to registers in Table C-12.

Appendix D, Corrected errors and missing 807 packaging information.

General grammatical and cosmetic alterations have been made throughout this revision.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

| FLASH MEMORY INTERFACE EXTERNAL MEMORY INTERFACE GENERAL PURPOSE INPUT/OUTPUT (GPIO)  MOTOROLA SCALABLE CONTROLLER AREA NETWORK  ANALOG-TO-DIGITAL CONVERTER (ADC) QUADRATURE DECODER PULSE WIDTH MODULATOR (PWM)  SERIAL COMMUNICATIONS INTERFACE MODULE (SCI) SERIAL PERIPHERAL INTERFACE (SPI) QUAD TIMER MODULE  ON-CHIP CLOCK SYNTHESIS (OCCS)  RESET, LOW VOLTAGE, STOP AND WAIT OPERATION ONCE MODULE JTAG PORT GLOSSARY A BSDL LISTING B PROGRAMMER'S SHEETS C PACKAGING |    |                                              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----------------------------------------------|
| GENERAL PURPOSE INPUT/OUTPUT (GPIO)  MOTOROLA SCALABLE CONTROLLER AREA NETWORK  ANALOG-TO-DIGITAL CONVERTER (ADC)  QUADRATURE DECODER  PULSE WIDTH MODULATOR (PWM)  SERIAL COMMUNICATIONS INTERFACE MODULE (SCI)  SERIAL PERIPHERAL INTERFACE (SPI)  QUAD TIMER MODULE  ON-CHIP CLOCK SYNTHESIS (OCCS)  RESET, LOW VOLTAGE, STOP AND WAIT OPERATION  ONCE MODULE  JTAG PORT  GLOSSARY  A  BSDL LISTING  B  PROGRAMMER'S SHEETS  C  PACKAGING  D                                  | 5  | FLASH MEMORY INTERFACE                       |
| MOTOROLA SCALABLE CONTROLLER AREA NETWORK  ANALOG-TO-DIGITAL CONVERTER (ADC)  QUADRATURE DECODER  PULSE WIDTH MODULATOR (PWM)  SERIAL COMMUNICATIONS INTERFACE MODULE (SCI)  SERIAL PERIPHERAL INTERFACE (SPI)  QUAD TIMER MODULE  ON-CHIP CLOCK SYNTHESIS (OCCS)  RESET, LOW VOLTAGE, STOP AND WAIT OPERATION  OnCE MODULE  JTAG PORT  GLOSSARY  A  BSDL LISTING  PROGRAMMER'S SHEETS  PACKAGING  D                                                                             | 6  | EXTERNAL MEMORY INTERFACE                    |
| ANALOG-TO-DIGITAL CONVERTER (ADC)  QUADRATURE DECODER  PULSE WIDTH MODULATOR (PWM)  SERIAL COMMUNICATIONS INTERFACE MODULE (SCI)  SERIAL PERIPHERAL INTERFACE (SPI)  QUAD TIMER MODULE  ON-CHIP CLOCK SYNTHESIS (OCCS)  RESET, LOW VOLTAGE, STOP AND WAIT OPERATION  ONCE MODULE  JTAG PORT  GLOSSARY  A  BSDL LISTING  B  PROGRAMMER'S SHEETS  C  PACKAGING                                                                                                                     | 7  | GENERAL PURPOSE INPUT/OUTPUT (GPIO)          |
| QUADRATURE DECODER PULSE WIDTH MODULATOR (PWM)  SERIAL COMMUNICATIONS INTERFACE MODULE (SCI)  SERIAL PERIPHERAL INTERFACE (SPI)  QUAD TIMER MODULE  ON-CHIP CLOCK SYNTHESIS (OCCS)  RESET, LOW VOLTAGE, STOP AND WAIT OPERATION  ONCE MODULE  JTAG PORT  GLOSSARY  BSDL LISTING  PROGRAMMER'S SHEETS  C  PACKAGING                                                                                                                                                               | 8  | MOTOROLA SCALABLE CONTROLLER AREA NETWORK    |
| PULSE WIDTH MODULATOR (PWM)  SERIAL COMMUNICATIONS INTERFACE MODULE (SCI)  SERIAL PERIPHERAL INTERFACE (SPI)  QUAD TIMER MODULE  ON-CHIP CLOCK SYNTHESIS (OCCS)  RESET, LOW VOLTAGE, STOP AND WAIT OPERATION  ONCE MODULE  JTAG PORT  GLOSSARY  A  BSDL LISTING  PROGRAMMER'S SHEETS  C  PACKAGING                                                                                                                                                                               | 9  | ANALOG-TO-DIGITAL CONVERTER (ADC)            |
| SERIAL COMMUNICATIONS INTERFACE MODULE (SCI)  SERIAL PERIPHERAL INTERFACE (SPI)  QUAD TIMER MODULE  ON-CHIP CLOCK SYNTHESIS (OCCS)  RESET, LOW VOLTAGE, STOP AND WAIT OPERATION  ONCE MODULE  JTAG PORT  GLOSSARY  BSDL LISTING  PROGRAMMER'S SHEETS  C  PACKAGING  D                                                                                                                                                                                                            | 10 | QUADRATURE DECODER                           |
| SERIAL PERIPHERAL INTERFACE (SPI)  QUAD TIMER MODULE  ON-CHIP CLOCK SYNTHESIS (OCCS)  RESET, LOW VOLTAGE, STOP AND WAIT OPERATION  ONCE MODULE  JTAG PORT  GLOSSARY  A  BSDL LISTING  PROGRAMMER'S SHEETS  PACKAGING  D                                                                                                                                                                                                                                                          | 11 | PULSE WIDTH MODULATOR (PWM)                  |
| QUAD TIMER MODULE ON-CHIP CLOCK SYNTHESIS (OCCS) RESET, LOW VOLTAGE, STOP AND WAIT OPERATION ONCE MODULE 17 JTAG PORT BSDL LISTING B PROGRAMMER'S SHEETS C PACKAGING D                                                                                                                                                                                                                                                                                                           | 12 | SERIAL COMMUNICATIONS INTERFACE MODULE (SCI) |
| ON-CHIP CLOCK SYNTHESIS (OCCS)  RESET, LOW VOLTAGE, STOP AND WAIT OPERATION  ONCE MODULE  JTAG PORT  GLOSSARY  A  BSDL LISTING  PROGRAMMER'S SHEETS  C  PACKAGING                                                                                                                                                                                                                                                                                                                | 13 | SERIAL PERIPHERAL INTERFACE (SPI)            |
| RESET, LOW VOLTAGE, STOP AND WAIT OPERATION  ONCE MODULE  JTAG PORT  GLOSSARY  BSDL LISTING  PROGRAMMER'S SHEETS  PACKAGING  D                                                                                                                                                                                                                                                                                                                                                   | 14 | QUAD TIMER MODULE                            |
| OnCE MODULE  JTAG PORT  BSDL LISTING  PROGRAMMER'S SHEETS  PACKAGING  D                                                                                                                                                                                                                                                                                                                                                                                                          | 15 | ON-CHIP CLOCK SYNTHESIS (OCCS)               |
| JTAG PORT  GLOSSARY  BSDL LISTING  PROGRAMMER'S SHEETS  PACKAGING  D                                                                                                                                                                                                                                                                                                                                                                                                             | 16 | RESET, LOW VOLTAGE, STOP AND WAIT OPERATION  |
| GLOSSARY A  BSDL LISTING B  PROGRAMMER'S SHEETS C  PACKAGING D                                                                                                                                                                                                                                                                                                                                                                                                                   | 17 | OnCE MODULE                                  |
| BSDL LISTING PROGRAMMER'S SHEETS PACKAGING D                                                                                                                                                                                                                                                                                                                                                                                                                                     | 18 | JTAG PORT                                    |
| PROGRAMMER'S SHEETS C PACKAGING D                                                                                                                                                                                                                                                                                                                                                                                                                                                | Α  | GLOSSARY                                     |
| PACKAGING                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | В  | BSDL LISTING                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | С  | PROGRAMMER'S SHEETS                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | D  | PACKAGING                                    |
| DODECEO(A /000 /00E /007 Lla. d. N. A                                                                                                                                                                                                                                                                                                                                                                                                                                            |    | DCDECE204/202/20E/207 Hear's Manual          |

DSP56F801/803/805/807 OVERVIEW

**MEMORY AND OPERATING MODES** 

**INTERRUPT CONTROLLER (ITCN)** 

**PIN DESCRIPTIONS** 

| 1  | DSP56F801/803/805/807 OVERVIEW               |
|----|----------------------------------------------|
| 2  | PIN DESCRIPTIONS                             |
| 3  | MEMORY AND OPERATING MODES                   |
| 4  | INTERRUPT CONTROLLER (ITCN)                  |
| 5  | FLASH MEMORY INTERFACE                       |
| 6  | EXTERNAL MEMORY INTERFACE                    |
| 7  | GENERAL PURPOSE INPUT/OUTPUT (GPIO)          |
| 8  | MOTOROLA SCALABLE CONTROLLER AREA NETWORK    |
| 9  | ANALOG-TO-DIGITAL CONVERTER (ADC)            |
| 10 | QUADRATURE DECODER                           |
| 11 | PULSE WIDTH MODULATOR (PWM)                  |
| 12 | SERIAL COMMUNICATIONS INTERFACE MODULE (SCI) |
| 13 | SERIAL PERIPHERAL INTERFACE (SPI)            |
| 14 | QUAD TIMER MODULE                            |
| 15 | ON-CHIP CLOCK SYNTHESIS (OCCS)               |
| 16 | RESET, LOW VOLTAGE, STOP AND WAIT OPERATION  |
| 17 | OnCE MODULE                                  |
| 18 | JTAG PORT                                    |
| Α  | GLOSSARY                                     |
| В  | BSDL LISTING                                 |
| С  | PROGRAMMER'S SHEETS                          |
| D  | PACKAGING                                    |
|    |                                              |

#### **TABLE OF CONTENTS**

### **Chapter 1 DSP56F801/803/805/807 Overview**

| 1.1    | Introduction                                 | 1-3 |
|--------|----------------------------------------------|-----|
| 1.2    | DSP56800 Family Description                  | 1-5 |
| 1.3    | Manual Organization                          | 1-7 |
| 1.4    | Manual Conventions                           | 1-9 |
| 1.5    | Architectural Overview                       | -11 |
| 1.6    | DSP56800 Core Description                    | -16 |
| 1.6.1  | DSP56800 Core Differences                    | -16 |
| 1.6.2  | DSP56800 Core Block Diagram                  | -17 |
| 1.6.3  | Data Arithmetic Logic Unit (Data ALU)        | -20 |
| 1.6.4  | Address Generation Unit (AGU)                | -21 |
| 1.6.5  | Program Controller and Hardware Looping Unit | -21 |
| 1.6.6  | Bit Manipulation Unit                        |     |
| 1.6.7  | Address and Data Buses                       | -22 |
| 1.6.8  | On-Chip Emulation (OnCE) Module              |     |
| 1.6.9  | On-Chip Clock Synthesis Block                |     |
| 1.6.10 |                                              |     |
| 1.6.11 | PLL                                          |     |
| 1.6.12 |                                              |     |
| 1.6.13 |                                              |     |
| 1.6.14 |                                              |     |
| 1.7    | Memory Modules                               |     |
| 1.7.1  | Program Flash                                |     |
| 1.7.2  | Program RAM                                  |     |
| 1.7.3  | Data Flash                                   |     |
| 1.7.4  | Data RAM                                     |     |
| 1.8    | DSP56F801 Peripheral Blocks                  |     |
| 1.9    | DSP56F803 Peripheral Blocks                  |     |
| 1.10   | DSP56F805 Peripheral Blocks                  |     |
| 1.11   | DSP56F807 Peripheral Blocks                  | -30 |
| 1.12   | Peripheral Descriptions                      | -30 |
| 1.12.1 | External Memory Interface 1                  | -30 |
| 1.12.2 | General Purpose Input/Output Port (GPIO)     | -31 |
| 1.12.3 | Serial Peripheral Interface (SPI)            | -31 |
| 1.12.4 |                                              |     |
| 1.12.5 |                                              |     |
| 1.12.6 | Quadrature Decoder                           | -32 |

| 1.12.7<br>1.12.8<br>1.12.9<br>1.12.10<br>1.12.11<br>1.12.12<br>1.12.13                              | Serial Communications Interface (SCI)                                                                                                                                                                     | 34<br>35<br>35<br>36<br>36                                |
|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
|                                                                                                     | oter 2<br>Descriptions                                                                                                                                                                                    |                                                           |
| 2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6<br>2.7<br>2.8<br>2.9<br>2.10<br>2.11<br>2.12<br>2.13<br>2.14 | Introduction                                                                                                                                                                                              | 2-8<br>11<br>12<br>14<br>15<br>16<br>19<br>19<br>20<br>20 |
|                                                                                                     | oter 3<br>ory and Operating Modes                                                                                                                                                                         |                                                           |
| 3.2                                                                                                 | Drive Bit (DRV)—Bit 9  Wait State Data Memory (WSX[3:0])—Bits 7–4  Wait State P Memory (WSP[3:0])—Bits 3–0.  Operating Mode Register (OMR)  Nested Looping (NL)—Bit 15  Reserved Bits—Bits 14–9, 7 and 2. | 3-3<br>3-5<br>3-7<br>3-7<br>3-8<br>3-8<br>3-9<br>3-9      |
| 3.3.2.4<br>3.3.2.5                                                                                  |                                                                                                                                                                                                           |                                                           |



| 3.3.2.0             | Saturation (SA)—Bit 4                             | 2-10  |
|---------------------|---------------------------------------------------|-------|
| 3.3.2.1<br>3.3.2.1  |                                                   |       |
| 3.3.2.8             |                                                   |       |
| 3.3.2.9             |                                                   |       |
| 3.4                 | Core Configuration Memory Map                     |       |
| 3.5                 | On-Chip Peripheral Memory Map                     |       |
| 3.6                 | Program Memory                                    |       |
| 3.7                 | DSP56800 Operating Modes                          |       |
| 3.7.1               | Mode 0–Single Chip Mode: Start-up                 |       |
| 3.7.2               | Modes 1 and 2                                     |       |
| 3.7.3               | Mode 3–External                                   |       |
| 3.8                 | Boot Flash Operation                              | 3-30  |
| 3.9                 | Executing Programs from XRAM                      | 3-32  |
| 3.10                | DSP56800 Reset and Interrupt Vectors              |       |
| 3.11                | Memory Architecture                               |       |
| Cha                 | pter 4                                            |       |
|                     | rupt Controller (ITCN)                            |       |
|                     |                                                   |       |
| 4.1                 | Introduction                                      | . 4-3 |
| 4.2                 | DSP56F801/803/805/807 Interrupt Priority Register |       |
| 4.0                 | (GPIO_IPR)                                        |       |
| 4.3                 | ITCN Register Summary                             |       |
| 4.4                 | Priority Level and Vector Assignments             |       |
| 4.5                 | Register Definitions                              |       |
| 4.5.1<br>4.5.2      | Group Priority Registers 2–15 (GPR2–GPR15)        |       |
| 4.5.2<br>4.5.3      | Test Interrupt Request Registers 0-3 (TIRQO-TIQ3) |       |
| 4.5.4               | Test Control and Status Register (TCSR)           |       |
| 4.5.4. <sup>-</sup> |                                                   |       |
| 4.5.4.2             |                                                   |       |
| 4.5.4.              | · · · · · · · · · · · · · · · · · · ·             |       |
| 4.5.4.4             |                                                   |       |
| 4.5.4.              |                                                   |       |
|                     | (tst_iack[2:0])—Bits 2–0                          | 4-14  |
| Cha                 | pter 5                                            |       |
|                     | h Memory Interface                                |       |
|                     |                                                   | E O   |
| 5.1                 | Introduction                                      |       |
| 5.2<br>5.3          | Features                                          |       |
|                     | Register Summary                                  |       |
| 5.4                 | General Flash Description                         |       |
| 5.4.1               | Flash Timing Relationships                        | . b-/ |

| 5.5         | Program Flash (PFLASH)                            | 5-8    |
|-------------|---------------------------------------------------|--------|
| 5.5.1       | Program Flash Block Diagram                       |        |
| 5.6         | Data Flash (DFLASH)                               | . 5-9  |
| 5.6.1       | Data Flash Block Diagram                          |        |
| 5.7         | Boot Flash (BFLASH)                               |        |
| 5.7.1       | Boot Flash Block Diagram                          |        |
| 5.8         | Program/Data/Boot Flash Interface Unit Features   |        |
| 5.9         | Program/Data/Boot Flash Modes                     |        |
| 5.10        | Functional Description of the PFIU, DFIU and BFIU |        |
| 5.11        | Flash Programming and Erase Models                |        |
| 5.11.1      |                                                   |        |
| 5.11.2      | 3 3 4 4 4 4 5 4 4 5 6 6 6 6 6 6 6 6 6 6 6 6       |        |
| 5.11.3      |                                                   |        |
| 5.11.4      |                                                   |        |
| 5.11.4      |                                                   |        |
| 5.11.4      |                                                   |        |
| 5.11.4      |                                                   |        |
| 5.11.4      |                                                   |        |
| 5.11.4      | .5 Flash Data Register (FIU_DATA)                 | 5-20   |
| 5.11.4      | .6 Flash Interrupt Enable Register (FIU_IE)       | . 5-21 |
| 5.11.4      | .7 Flash Interrupt Source Register (FIU_IS)       | . 5-21 |
| 5.11.4      | 1 5 5 ( = /                                       |        |
| 5.11.4      | 3 /                                               |        |
| 5.11.4      | 3 -                                               |        |
| 5.11.4      | 3 - 3 - 7                                         |        |
| 5.11.4      | 3 ( = /                                           |        |
| 5.11.4      |                                                   |        |
| 5.11.4      |                                                   |        |
| 5.11.4      |                                                   | 5-26   |
| 5.11.4      | 7                                                 |        |
| 5.11.4      | 3 ( = /                                           |        |
| 5.11.4      | .18 Flash Interface Unit Timeout Registers        | 5-28   |
|             | pter 6                                            |        |
| <b>Exte</b> | rnal Memory Interface                             |        |
| 6.1         | Introduction                                      | 6-3    |
| 6.2         | External Memory Port Architecture                 |        |
| 6.3         | Pin Descriptions                                  |        |
| 6.4         | Register Summary                                  |        |
| 6.5         | Port A Description                                |        |
| 6.5.1       | Reserved Bits—Bits 15–10 and 8                    |        |
| 6.5.2       |                                                   |        |
| 0.5.2       | Drive (DRV)—Bit 9                                 | . 0-4  |



| 6.5.3<br>6.5.4<br>6.5.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Wait State X Data Memory (WSX[3:0])—Bits 7–4.  Wait State P Memory (WSP[3:0])—Bits 3–0.  Pins in Different Processing States                                                                                                                                                                                                          | . 6-5                                                                                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | pter 7 eral Purpose Input/Output (GPIO)                                                                                                                                                                                                                                                                                               |                                                                                          |
| 7.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Introduction                                                                                                                                                                                                                                                                                                                          | 7-3                                                                                      |
| 7.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | GPIO Interrupts                                                                                                                                                                                                                                                                                                                       |                                                                                          |
| 7.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | GPIO Register Summary                                                                                                                                                                                                                                                                                                                 | 7-8                                                                                      |
| 7.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Chip Specific Configurations                                                                                                                                                                                                                                                                                                          |                                                                                          |
| 7.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Programming Model                                                                                                                                                                                                                                                                                                                     |                                                                                          |
| 7.5.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Pull-Up Enable Register (PUR)                                                                                                                                                                                                                                                                                                         |                                                                                          |
| 7.5.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Data Register (DR)                                                                                                                                                                                                                                                                                                                    |                                                                                          |
| 7.5.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Data Direction Register (DDR)                                                                                                                                                                                                                                                                                                         |                                                                                          |
| 7.5.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Peripheral Enable Register (PER)                                                                                                                                                                                                                                                                                                      | 7-12                                                                                     |
| 7.5.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Interrupt Assert Register (IAR)                                                                                                                                                                                                                                                                                                       | 7-12                                                                                     |
| 7.5.6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Interrupt Enable Register (IENR)                                                                                                                                                                                                                                                                                                      | <b>7-13</b>                                                                              |
| 7.5.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Interrupt Polarity Register (IPOLR)                                                                                                                                                                                                                                                                                                   |                                                                                          |
| 7.5.8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Interrupt Pending Register (GPIO_IPR)                                                                                                                                                                                                                                                                                                 | 7-13                                                                                     |
| 7.5.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Interrupt Edge Sensitive Register (IESR)                                                                                                                                                                                                                                                                                              |                                                                                          |
| 7.6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | GPIO Programming Algorithms                                                                                                                                                                                                                                                                                                           | 7-14                                                                                     |
| Cha                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                       |                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | pter 8 orola Scalable Controller Area Network (MSCAN)                                                                                                                                                                                                                                                                                 |                                                                                          |
| Mot                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | orola Scalable Controller Area Network (MSCAN)                                                                                                                                                                                                                                                                                        | 8-3                                                                                      |
| <b>Mot</b> 8.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | orola Scalable Controller Area Network (MSCAN) Introduction                                                                                                                                                                                                                                                                           |                                                                                          |
| <b>Mot</b> 6<br>8.1<br>8.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Introduction Features                                                                                                                                                                                                                                                                                                                 | 8-3                                                                                      |
| Mot<br>8.1<br>8.2<br>8.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Introduction                                                                                                                                                                                                                                                                                                                          | 8-3<br>8-4                                                                               |
| Mote<br>8.1<br>8.2<br>8.3<br>8.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Introduction                                                                                                                                                                                                                                                                                                                          | 8-3<br>8-4<br>8-6                                                                        |
| 8.1<br>8.2<br>8.3<br>8.4<br>8.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Introduction Features Pin Definitions Block Diagram Register Summary                                                                                                                                                                                                                                                                  | 8-3<br>8-4<br>8-6<br>8-6                                                                 |
| 8.1<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Introduction Features Pin Definitions Block Diagram Register Summary Register Map                                                                                                                                                                                                                                                     | 8-3<br>8-4<br>8-6<br>8-6<br>8-7                                                          |
| Mote<br>8.1<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Introduction Features Pin Definitions Block Diagram Register Summary Register Map Functional Description                                                                                                                                                                                                                              | 8-3<br>8-4<br>8-6<br>8-6<br>8-7<br>8-10                                                  |
| Mote<br>8.1<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7<br>8.7.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Introduction Features Pin Definitions Block Diagram Register Summary Register Map Functional Description Message Storage                                                                                                                                                                                                              | 8-3<br>8-4<br>8-6<br>8-6<br>8-7<br>8-10                                                  |
| Mote 8.1 8.2 8.3 8.4 8.5 8.6 8.7 8.7.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Introduction Features Pin Definitions Block Diagram Register Summary Register Map Functional Description Message Storage  1 Message Transmit Background                                                                                                                                                                               | 8-3<br>8-4<br>8-6<br>8-6<br>8-7<br>8-10<br>8-12                                          |
| Mote<br>8.1<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7<br>8.7.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Introduction Features Pin Definitions Block Diagram Register Summary Register Map. Functional Description. Message Storage.  Message Transmit Background Transmit Structures                                                                                                                                                          | 8-3<br>8-4<br>8-6<br>8-6<br>8-10<br>8-12<br>8-12                                         |
| Mote 8.1 8.2 8.3 8.4 8.5 8.6 8.7 8.7.1 8.7.1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Introduction Features Pin Definitions Block Diagram Register Summary Register Map Functional Description Message Storage 1 Message Transmit Background 2 Transmit Structures 3 Receive Structures                                                                                                                                     | 8-3<br>8-4<br>8-6<br>8-6<br>8-10<br>8-12<br>8-12<br>8-13                                 |
| Mote 8.1 8.2 8.3 8.4 8.5 8.6 8.7 8.7.1 8.7.1. 8.7.1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Introduction Features Pin Definitions Block Diagram Register Summary Register Map Functional Description Message Storage 1 Message Transmit Background 2 Transmit Structures 3 Receive Structures                                                                                                                                     | 8-3<br>8-4<br>8-6<br>8-7<br>8-10<br>8-12<br>8-13<br>8-13                                 |
| Mote 8.1 8.2 8.3 8.4 8.5 8.6 8.7.1 8.7.1. 8.7.1. 8.7.1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Introduction Features Pin Definitions Block Diagram Register Summary Register Map. Functional Description Message Storage. 1 Message Transmit Background 2 Transmit Structures 3 Receive Structures 4 Identifier Acceptance Filter.                                                                                                   | 8-3<br>8-4<br>8-6<br>8-6<br>8-10<br>8-12<br>8-13<br>8-14<br>8-19                         |
| Mote 8.1 8.2 8.3 8.4 8.5 8.6 8.7 1.1. 8.7.1. 8.7.1. 8.7.1. 8.7.1. 8.7.1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Introduction Features Pin Definitions Block Diagram Register Summary Register Map Functional Description Message Storage 1 Message Transmit Background 2 Transmit Structures 3 Receive Structures 4 Identifier Acceptance Filter Protocol Violation Protection                                                                        | 8-3<br>8-4<br>8-6<br>8-7<br>8-10<br>8-12<br>8-13<br>8-14<br>8-19                         |
| Mote 8.1 8.2 8.3 8.4 8.5 8.6 8.7.1 8.7.1. 8.7.1. 8.7.1. 8.7.1. 8.7.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Introduction Features Pin Definitions Block Diagram Register Summary Register Map Functional Description Message Storage 1 Message Transmit Background 2 Transmit Structures 3 Receive Structures 4 Identifier Acceptance Filter Protocol Violation Protection Clock System                                                           | 8-3<br>8-4<br>8-6<br>8-6<br>8-10<br>8-12<br>8-13<br>8-14<br>8-19<br>8-19                 |
| Mote 8.1 8.2 8.3 8.4 8.5 8.6 8.7 1.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 8.7.1 | Introduction Features Pin Definitions Block Diagram Register Summary Register Map Functional Description Message Storage. 1 Message Transmit Background 2 Transmit Structures 3 Receive Structures 4 Identifier Acceptance Filter Protocol Violation Protection Clock System Register Descriptions MSCAN Control Register 0 (CANCTL0) | 8-3<br>8-4<br>8-6<br>8-6<br>8-10<br>8-12<br>8-12<br>8-13<br>8-14<br>8-19<br>8-23<br>8-23 |

| 8.8.1.3 | Receiver Active Status (RXACT)—Bit 6                      | 8-23 |
|---------|-----------------------------------------------------------|------|
| 8.8.1.4 | CAN Stops in Wait Mode (CSWAI)—Bit 5                      | 8-23 |
| 8.8.1.5 | Synchronized Status (SYNCH)—Bit 4                         | 8-24 |
| 8.8.1.6 | Reserved Bit—Bit 3                                        |      |
| 8.8.1.7 | Sleep Acknowledge (SLPAK)—Bit 2                           | 8-24 |
| 8.8.1.8 | Sleep Request–Go into Sleep Mode (SLPRQ)—Bit 1            | 8-24 |
| 8.8.1.9 | Soft Reset (SFTRES)—Bit 0                                 |      |
| 8.8.2   | MSCAN Control Register 1 (CANCTL1)                        | 8-25 |
| 8.8.2.1 | Reserved Bits—Bits 15–8 and 6–3                           | 8-25 |
| 8.8.2.2 | CAN Enable (CANE)—Bit 7                                   | 8-25 |
| 8.8.2.3 | Loop Back Self Test Mode (LOOPB)—Bit 2                    | 8-26 |
| 8.8.2.4 | Wake-Up Mode (WUPM)—Bit 1                                 |      |
| 8.8.2.5 | MSCAN Clock Source (CLKSRC)—Bit 0                         | 8-26 |
| 8.8.3   | MSCAN Bus Timing Register 0 (CANBTR0)                     | 8-26 |
| 8.8.3.1 | Reserved Bits—Bits 15–8                                   | 8-27 |
| 8.8.3.2 | Synchronization Jump Width (SJW[1:0])—Bits 7–6            | 8-27 |
| 8.8.3.3 | Baud Rate Prescaler (BRP[5:0])—Bits 5–0                   | 8-27 |
| 8.8.4   | MSCAN Bus Timing Register 1 (CANBTR1)                     |      |
| 8.8.4.1 | Reserved Bits—Bits 15–8                                   |      |
| 8.8.4.2 | Sampling (SAMP)—Bit 7                                     |      |
| 8.8.4.3 | Time Segment 2 (TSEG22–TSEG20)—Bits 6–4                   |      |
| 8.8.4.4 | Time Segment 1 (TSEG13–TSEG10)—Bits 3–0                   | 8-29 |
| 8.8.5   | MSCAN Receiver Flag Register (CANRFLG)                    |      |
| 8.8.5.1 | Reserved Bits—Bits 15–8                                   |      |
| 8.8.5.2 | Wake-up Interrupt Flag (WUPIF)—Bit 7                      |      |
| 8.8.5.3 | Receiver Warning Interrupt Flag (RWRNIF)—Bit 6            |      |
| 8.8.5.4 | Transmitter Warning Interrupt Flag (TWRNIF)—Bit 5         |      |
| 8.8.5.5 | Receiver Error Passive Interrupt Flag (RERRIF)—Bit 4      |      |
| 8.8.5.6 | Transmitter Error Passive Interrupt Flag (TERRIF)—Bit 3   |      |
| 8.8.5.7 | Bus-Off Interrupt Flag (BOFFIF)—Bit 2                     |      |
| 8.8.5.8 | Overrun Interrupt Flag (OVRIF)—Bit 1                      |      |
| 8.8.5.9 | Receive Buffer Full (RXF)—Bit 0                           |      |
| 8.8.6   | MSCAN Receiver Interrupt Enable Register (CANRIER)        |      |
| 8.8.6.1 | Reserved Bits—Bits 15–8                                   |      |
| 8.8.6.2 | Wake-up Interrupt Enable (WUPIE)—Bit 7                    |      |
| 8.8.6.3 | Receiver Warning Interrupt Enable (RWRNIE)—Bit 6          |      |
| 8.8.6.4 | Transmitter Warning Interrupt Enable (TWRNIE)—Bit 5       |      |
| 8.8.6.5 | Receiver Error Passive Interrupt Enable (RERRIE)—Bit 4    |      |
| 8.8.6.6 | Transmitter Error Passive Interrupt Enable (TERRIE)—Bit 3 |      |
| 8.8.6.7 | Bus-Off Interrupt Enable (BOFFIE)—Bit 2                   |      |
| 8.8.6.8 | Overrun Interrupt Enable (OVRIE)—Bit 1                    |      |
| 8.8.6.9 | Receiver Full Interrupt Enable (RXFIE)—Bit 0              |      |
| 8.8.7   | MSCAN Transmitter Flag Register (CANTFLG)                 | 8-34 |



| 8.8.7.1   | Reserved Bits—Bits 15–7 and 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 8-34 |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 8.8.7.2   | Abort Acknowledge (ABTAK[2:0])—Bits 6-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 8-34 |
| 8.8.7.3   | Transmitter Buffer Empty (TXE[2:0])—Bits 2–0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 8-35 |
| 8.8.8     | MSCAN Transmitter Control Register (CANTCR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 8-35 |
| 8.8.8.1   | Reserved Bits—Bits 15–7 and 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |
| 8.8.8.2   | Abort Request (ABTRQ[2:0])—Bits 6–4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 8-36 |
| 8.8.8.3   | Transmitter Empty Interrupt Enable (TXEIE[2:0])—Bits 2–0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 8-36 |
| 8.8.9     | MSCAN Identifier Acceptance Control Register (CANIDAC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |
| 8.8.9.1   | Reserved Bits—Bits 15–6 and 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 8-36 |
| 8.8.9.2   | Identifier Acceptance Mode (IDAM[1:0])—Bits 5–4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8-36 |
| 8.8.9.3   | Identifier Acceptance Hit Indicator (IDHIT[2:0])—Bits 2–0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 8-37 |
| 8.8.10    | MSCAN Receive Error Counter Register (CANRXERR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8-38 |
| 8.8.11    | MSCAN Transmit Error Counter Register (CANTXERR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 8-38 |
| 8.8.12    | MSCAN Identifier Acceptance Registers (CANIDAR0-7)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 8-38 |
| 8.8.12.1  | Acceptance Code Bits (AC[7:0])—Bits 7–0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 8-39 |
| 8.8.13    | MSCAN Identifier Mask Registers (CANIDMR0-7)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 8-39 |
| 8.8.13.1  | Acceptance Mask Bits (AM[7:0])—Bits 7–0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 8-40 |
| 8.8.14    | Programmer's Model of Message Storage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 8-40 |
| 8.8.14.1  | Identifier Registers (IDR0-3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 8-42 |
| 8.8.14.2  | Data Segment Registers (DSR0–7)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8-44 |
| 8.8.14.3  | Data Length Register (DLR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 8-45 |
| 8.8.14.4  | Transmit Buffer Priority Register (TBPR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 8-46 |
| 8.9 Mc    | odes of Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 8-47 |
| 8.9.1     | Normal Modes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 8-47 |
| 8.9.2     | Special Modes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 8-47 |
| 8.9.3     | Emulation Modes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8-47 |
| 8.9.4     | Security Modes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 8-47 |
| 8.10 Lov  | w Power Options                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |
| 8.10.1    | Run Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 8-48 |
| 8.10.2    | Wait Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 8-48 |
| 8.10.3    | Stop Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 8-49 |
| 8.10.4    | Sleep Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |
| 8.10.5    | Soft Reset Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8-52 |
| 8.10.6    | Power Down Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8-52 |
| 8.10.7    | Programmable Wake-Up Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 8-52 |
| 8.11 Into | errupt Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |
| 8.11.1    | Interrupt Acknowledge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |
| 8.11.2    | Interrupt Sources                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |
| 8.11.3    | Recovery from Stop or Wait                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |
| J. 1 1.U  | Trouble to the transfer of the | 000  |

## Chapter 9 Analog-to-Digital Converter (ADC)

| 9.1     | Introduction                                 | . 9-3 |
|---------|----------------------------------------------|-------|
| 9.2     | Features                                     | . 9-3 |
| 9.3     | Functional Description                       | . 9-4 |
| 9.3.1   | Differential Inputs                          | . 9-5 |
| 9.4     | Timing                                       |       |
| 9.5     | Pin Descriptions                             |       |
| 9.5.1   | Analog Input Pins (AN0–AN7)                  |       |
| 9.5.2   | Voltage Reference Pin (VREF)                 |       |
| 9.5.3   | Supply Pins (VDDA, VSSA)                     |       |
| 9.6     | Register Summary                             |       |
| 9.7     | Register Definitions                         |       |
| 9.7.1   | ADC Control Register 1 (ADCR1)               |       |
| 9.7.1.1 |                                              |       |
| 9.7.1.2 |                                              |       |
| 9.7.1.3 |                                              |       |
| 9.7.1.4 |                                              |       |
| 9.7.1.5 | End Of Scan Interrupt Enable (EOSIE)—Bit 11  | 9-12  |
| 9.7.1.6 |                                              |       |
| 9.7.1.7 | Low Limit Interrupt Enable (LLMTIE)—Bit 9    | 9-13  |
| 9.7.1.8 | High Limit Interrupt Enable (HLMTIE)—Bit 8   | 9-13  |
| 9.7.1.9 | Channel Configure (CHNCFG[3:0])—Bits 7–4     | 9-13  |
| 9.7.2   | ADC Control Register 2 (ADCR2)               | 9-15  |
| 9.7.2.1 |                                              |       |
| 9.7.2.2 | Clock Divisor Select (DIV[3:0])—Bits 3–0     | 9-15  |
| 9.7.3   | ADC Zero Crossing Control Register (ADZCC)   | 9-15  |
| 9.7.4   | ADC Channel List Registers (ADLST1 & ADLST2) |       |
| 9.7.5   | ADC Sample Disable Register (ADSDIS)         | 9-17  |
| 9.7.5.1 | \ L 1/                                       |       |
| 9.7.5.2 |                                              |       |
| 9.7.5.3 | B Disable Sample (DS[7:0])—Bits 7–0          | 9-18  |
| 9.7.6   | ADC Status Register (ADSTAT)                 |       |
| 9.7.6.1 |                                              |       |
| 9.7.6.2 |                                              |       |
| 9.7.6.3 |                                              |       |
| 9.7.6.4 | <b>5</b>                                     |       |
| 9.7.6.5 |                                              |       |
| 9.7.6.6 | <b>5</b>                                     |       |
| 9.7.6.7 | , L 2)                                       |       |
| 9.7.7   | ADC Limit Status Register (ADLSTAT)          |       |
| 9.7.8   | ADC Zero Crossing Status Register (ADZCSTAT) | 9-21  |



| 9.7.8.1  | Reserved Bits—Bits 15–8                                             | 9-21          |
|----------|---------------------------------------------------------------------|---------------|
| 9.7.8.2  | Zero Crossing Status (ZCS[7:0])—Bits 7–0                            | 9-21          |
| 9.7.9    | ADC Result Registers (ADRSLT0–7)                                    | 9-22          |
| 9.7.9.1  | Sign Extend (SEXT)—Bit 15                                           | 9-22          |
| 9.7.9.2  | Digital Result of the Conversion (RSLT[11:0])—Bits 14–3             | 9-22          |
| 9.7.9.3  | Reserved Bits—Bits 2–0                                              | 9-23          |
| 9.7.10   | ADC Low and High Limit Registers (ADLLMT0-7) and (ADHLMT0-7)        | 9-24          |
| 9.7.11   | ADC Offset Registers (ADOFS0–7)                                     | 9-25          |
| 9.8 St   | arting a Conversion if Status of ADC is Unknown                     | 9-25          |
| Chapte   | er 10                                                               |               |
| •        | ature Decoder                                                       |               |
| 10.1 Int | troduction                                                          | 10-3          |
|          | eatures                                                             |               |
|          | n Descriptions                                                      |               |
| 10.3.1   | Phase A Input (PHASEA)                                              |               |
| 10.3.1   | Phase B Input (PHASEB)                                              |               |
| 10.3.3   | Index Input (INDEX)                                                 |               |
| 10.3.4   | Home Switch Input (HOME)                                            |               |
|          | egister Summary                                                     |               |
|          | unctional Description                                               |               |
| 10.5.1   |                                                                     |               |
| 10.5.1   | Positive versus Negative Direction                                  |               |
| 10.5.2.1 | Glitch Filter                                                       |               |
| 10.5.2.1 | Edge Detect State Machine                                           |               |
| 10.5.2.2 | Position Counter                                                    |               |
| 10.5.2.4 | Position Difference Counter                                         |               |
| 10.5.2.4 | Position Difference Counter Hold                                    |               |
| 10.5.2.6 | Revolution Counter                                                  |               |
| 10.5.2.7 | Pulse Accumulator Functionality                                     |               |
| 10.5.2.8 | Watchdog Timer                                                      |               |
| 10.5.3   | Prescaler for Slow or Fast Speed Measurement                        |               |
| 10.5.4   | Modes                                                               |               |
|          | olding Registers and Initializing Registers                         |               |
|          | egister Definitions                                                 |               |
| 10.7.1   | Decoder Control Register (DECCR)                                    | 0-10          |
| 10.7.1.1 | HOME Signal Transition Interrupt Request (HIRQ)—Bit 15              |               |
| 10.7.1.2 | HOME Interrupt Enable (HIE)—Bit 14                                  |               |
| 10.7.1.3 | Enable HOME to Initialize Position Counters UPOS and                |               |
|          | LPOS (HIP)—Bit 13 1                                                 |               |
| 10.7.1.4 | Use Negative Edge of HOME Input (HNE)—Bit 12                        | 0-11          |
| 10.7.1.5 | Software Triggered Initialization of Position Counters UPOS and LPO |               |
|          | (SWIP)—Bit 11                                                       | ı <b>u-11</b> |

| 10.7.1.6  | Enable Reverse Direction Counting (REV)—Bit 10                    | 10-11 |
|-----------|-------------------------------------------------------------------|-------|
| 10.7.1.7  | Enable Signal Phase Count Mode (PH1)—Bit 9                        |       |
| 10.7.1.8  | Index Pulse Interrupt Request (XIRQ)—Bit 8                        | 10-12 |
| 10.7.1.9  | Index Pulse Interrupt Enable (XIE)—Bit 7                          | 10-12 |
| 10.7.1.10 | Index Triggered Initialization of Position Counters UPOS and LPOS |       |
|           | (XIP)—Bit 6                                                       |       |
| 10.7.1.11 | Use Negative Edge of Index Pulse (XNE)—Bit 5                      | 10-12 |
| 10.7.1.12 | Watchdog Timeout Interrupt Request (DIRQ)—Bit 4                   | 10-12 |
| 10.7.1.13 | Watchdog Timeout Interrupt Enable (DIE)—Bit 3                     | 10-12 |
| 10.7.1.14 | Watchdog Enable (WDE)—Bit 2                                       | 10-13 |
| 10.7.1.15 | Switch Matrix Mode (MODE[1:0])—Bits 1–0                           | 10-13 |
| 10.7.2    | Filter Interval Register (FIR)                                    | 10-13 |
| 10.7.3    | Watchdog Time-out Register (WTR)                                  |       |
| 10.7.4    | Position Difference Counter Register (POSD)                       | 10-14 |
| 10.7.5    | Position Difference Hold Register (POSDH)                         |       |
| 10.7.6    | Revolution Counter Register (REV)                                 | 10-15 |
| 10.7.7    | Revolution Hold Register (REVH)                                   | 10-16 |
| 10.7.8    | Upper Position Counter Register (UPOS)                            | 10-16 |
| 10.7.9    | Lower Position Counter Register (LPOS)                            |       |
| 10.7.10   | Upper Position Hold Register (UPOSH)                              |       |
| 10.7.11   | Lower Position Hold Register (LPOSH)                              | 10-17 |
| 10.7.12   | Upper Initialization Register (UIR)                               | 10-17 |
| 10.7.13   | Lower Initialization Register (LIR)                               | 10-17 |
| 10.7.14   | Input Monitor Register (IMR)                                      |       |
| 10.7.14.1 | Reserved Bits—15–8                                                |       |
| 10.7.14.2 | FPHA—Bit 7                                                        | 10-18 |
| 10.7.14.3 | FPHB—Bit 6                                                        | 10-18 |
| 10.7.14.4 | FIND—Bit 5                                                        | 10-18 |
| 10.7.14.5 | FHOM—Bit 4                                                        | 10-18 |
| 10.7.14.6 | PHA—Bit 3                                                         | 10-18 |
| 10.7.14.7 | PHB—Bit 2                                                         |       |
| 10.7.14.8 | INDEX—Bit 1                                                       | 10-19 |
| 10.7.14.9 | HOME—Bit 0                                                        | 10-19 |
| 10.7.15   | Test Register (TSTREG)                                            | 10-19 |
| 10.7.15.1 | Test Mode Enable (TEN)—Bit 15                                     |       |
| 10.7.15.2 | Test Counter Enable (TCE)—Bit 14                                  | 10-19 |
| 10.7.15.3 | Quadrature Decoder Negative Signal (QDN)—Bit 13                   | 10-19 |
| 10.7.15.4 | Count—Bits 7–0                                                    | 10-20 |
|           |                                                                   |       |

#### Chapter 11 Pulse Width Modulator Module (PWM)

| 11.1 Intro | oduction                                      |
|------------|-----------------------------------------------|
| 11.2 Fea   | tures                                         |
| 11.3 Pin   | Descriptions                                  |
| 11.3.1     | PWM0_PWM5 Pins                                |
|            | FAULT0-FAULT3                                 |
| 11.3.3     | S0–IS2 Pins                                   |
| 11.4 Reg   | ister Summary                                 |
|            | ctional Description                           |
|            | Block Diagram                                 |
|            | Prescaler                                     |
| 11.5.3     | PWM Generator11-6                             |
| 11.5.3.1   | Alignment                                     |
| 11.5.3.2   | Period                                        |
| 11.5.3.3   | Duty Cycle                                    |
| 11.5.4     | ndependent or Complementary Channel Operation |
| 11.5.5     | Deadtime Generators                           |
| 11.5.5.1   | Top/Bottom Correction                         |
| 11.5.5.2   | Manual Correction                             |
| 11.5.5.3   | Current-Sensing Correction                    |
| 11.5.5.4   | Output Polarity                               |
|            | Software Output Control                       |
| 11.5.7     | PWM Generator Loading11-25                    |
| 11.5.7.1   | Load Enable                                   |
| 11.5.7.2   | Load Frequency                                |
| 11.5.7.3   | Reload Flag 11-26                             |
| 11.5.7.4   | Synchronization Output                        |
| 11.5.7.5   | Initialization                                |
|            | Fault Protection                              |
| 11.5.8.1   | Fault Pin Filter                              |
| 11.5.8.2   | Automatic Fault Clearing                      |
| 11.5.8.3   | Manual Fault Clearing                         |
|            | rrupts                                        |
| _          | ister Descriptions                            |
| 11.7.1     | PWM Control Register (PMCTL)                  |
| 11.7.1.1   | Load Frequency Bits (LDFQ[3:0])—Bits 15–12    |
| 11.7.1.2   | Half Cycle Reload (HALF)—Bit 11               |
| 11.7.1.3   | Current Polarity Bit 0 (IPOL0)—Bit 10         |
| 11.7.1.4   | Current Polarity Bit 1 (IPOL1)—Bit 9          |
| 11.7.1.5   | Current Polarity Bit 2 (IPOL2)—Bit 8          |
| 11.7.1.6   | Prescaler Bits (PRSC[1:0])—Bits 7–6           |

| 11.7.1.7  | PWM Reload Interrupt Enable Bit (PWMRIE)—Bit 5                | . 11-35 |
|-----------|---------------------------------------------------------------|---------|
| 11.7.1.8  | PWM Reload Flag (PWMF)—Bit 4                                  |         |
| 11.7.1.9  | Current Status Bits (ISENS[1:0])—Bits 3–2                     |         |
| 11.7.1.10 | Load Okay Bit (LDOK)—Bit 1                                    | . 11-36 |
| 11.7.1.11 | PWM Enable Bit (PWMEN)—Bit 0                                  |         |
| 11.7.2    | PWM Fault Control Register (PMFCTL)                           | . 11-36 |
| 11.7.2.1  | Reserved Bits—Bits 15–8                                       |         |
| 11.7.2.2  | FAULTx Pin Interrupt Enable Bit (FIEx)—Bits 7, 5, 3, 1        | . 11-37 |
| 11.7.2.3  | FAULTx Pin Clearing Mode Bit (FMODEx)—Bits 6, 4, 2, 0         | . 11-37 |
| 11.7.3    | PWM Fault Status & Acknowledge Register (PMFSA)               | . 11-37 |
| 11.7.3.1  | FAULTx Pin Bit (FPINx)—Bits 15, 13, 11, 9                     | . 11-37 |
| 11.7.3.2  | FAULTx Pin Flag (FFLAGx)—Bits 14, 12, 10, 8                   | . 11-38 |
| 11.7.3.3  | Reserved Bit—Bit 7                                            | . 11-38 |
| 11.7.3.4  | FAULTx Pin Acknowledge Bit (FTACKx)—Bits 6, 4, 2, 0           | . 11-38 |
| 11.7.3.5  | Dead Time x (DTx)—Bits 5–0                                    |         |
| 11.7.4    | PWM Output Control Register (PMOUT)                           | . 11-38 |
| 11.7.4.1  | Output Pad Enable (PAD_EN)—Bit 15                             | . 11-38 |
| 11.7.4.2  | Reserved Bits—Bits 14 and 7–6                                 | . 11-39 |
| 11.7.4.3  | Output Control Enables (OUTCTL5-0)—Bits 13-8                  | . 11-39 |
| 11.7.4.4  | Output Control Bits (OUT5–0)—Bits 5–0                         | . 11-39 |
| 11.7.5    | PWM Counter Register (PMCNT)                                  |         |
| 11.7.6    | PWM Counter Modulo Register (PWMCM)                           | . 11-40 |
| 11.7.7    | PWM Value Registers (PWMVAL0–5)                               | . 11-40 |
| 11.7.8    | PWM Deadtime Register (PMDEADTM)                              | . 11-41 |
| 11.7.9    | PWM Disable Mapping Registers (PMDISMAP1-2)                   | . 11-41 |
| 11.7.10   | PWM Configure Register (PMCFG)                                | . 11-42 |
| 11.7.10.1 | Reserved Bits—15–13, 11, and 7                                | . 11-42 |
| 11.7.10.2 | Edge-Aligned or Center-Aligned PWMs (EDG)—Bit 12              | . 11-42 |
| 11.7.10.3 | Top-side PWM Polarity Bit (TOPNEG)—Bits 10–8                  | . 11-42 |
| 11.7.10.4 | Bottom-side PWM Polarity Bit (BOTNEG)—Bits 6–4                | . 11-43 |
| 11.7.10.5 | Independent or Complimentary Pair Operation (INDEP)—Bits 3–1. | . 11-43 |
| 11.7.10.6 | Write Protect Bit (WP)—Bit 0                                  |         |
| 11.7.11   | PWM Channel Control Register (PMCCR)                          |         |
| 11.7.11.1 | Enable Hardware Acceleration (ENHA) Bit—Bit15                 | . 11-44 |
| 11.7.11.2 | Reserved Bits—Bits 14, 7–6, and 3                             | . 11-44 |
| 11.7.11.3 | Mask (MSK5–0)—Bits 13–8                                       |         |
| 11.7.11.4 | Value Register Load Mode (VLMODE[1:0])—Bits 5–4               |         |
| 11.7.11.5 | Swap 5–6—Bit 2                                                |         |
| 11.7.11.6 | ·                                                             |         |
| 11.7.11.7 | Swap 1–0 (SWP0)—Bit 0                                         |         |
| 11.7.12   | PWM Port Register (PMPORT)                                    | . 11-45 |

#### Chapter 12 Serial Communications Interface (SCI)

| 12.1 Introduction                                            | . 12-3 |
|--------------------------------------------------------------|--------|
| 12.2 Features                                                | . 12-3 |
| 12.3 Block Diagram                                           | . 12-4 |
| 12.4 External Pin Descriptions                               | . 12-4 |
| 12.4.1 TXD Pin                                               |        |
| 12.4.2 RXD Pin                                               |        |
| 12.5 Register Summary                                        |        |
| 12.6 Definition of Terms                                     |        |
| 12.7 Functional Description                                  |        |
| 12.7.1 Data Frame Format                                     |        |
| 12.7.2 Baud Rate Generation                                  |        |
| 12.7.3 Block Diagram                                         |        |
| 12.7.3.1 Character Length                                    |        |
| 12.7.3.2 Character Transmission                              |        |
| 12.7.3.3 Break Characters                                    |        |
| 12.7.3.4 Preambles                                           |        |
| 12.7.4 Receiver                                              |        |
| 12.7.4.1 Character Length                                    |        |
| 12.7.4.2 Character Reception                                 |        |
| 12.7.4.3 Data Sampling                                       | 12-12  |
| 12.7.4.4 Framing Errors                                      |        |
| 12.7.4.5 Baud Rate Tolerance                                 | 12-17  |
| 12.7.4.6 Receiver Wake-up                                    | 12-20  |
| 12.7.5 Single-Wire Operation                                 | 12-21  |
| 12.7.6 Loop Operation                                        | 12-21  |
| 12.8 Register Descriptions                                   | 12-22  |
| 12.8.1 SCI Baud Rate Register (SCIBR)                        | 12-22  |
| 12.8.1.1 Reserved Bits—Bits 15–13                            | 12-22  |
| 12.8.1.2 SCI Baud Rate (SBR)—Bits 12–0                       | 12-22  |
| 12.8.2 SCI Control Register (SCICR)                          | 12-22  |
| 12.8.2.1 Loop Select Bit (LOOP) - Bit 15                     | 12-23  |
| 12.8.2.2 Stop in Wait Mode Bit (SWAI)—Bit 14                 | 12-23  |
| 12.8.2.3 Receiver Source Bit (RSRC)—Bit 13                   |        |
| 12.8.2.4 Data Format Mode Bit (M)—Bit 12                     |        |
| 12.8.2.5 Wake-Up Condition Bit (WAKE)—Bit 11                 |        |
| 12.8.2.6 Polarity Bit (POL)—Bit 10                           |        |
| 12.8.2.7 Parity Enable Bit (PE)—Bit 9                        |        |
| 12.8.2.8 Parity Type Bit (PT)—Bit 8                          |        |
| 12.8.2.9 Transmitter Empty Interrupt Enable Bit (TEIE)—Bit 7 | 12-24  |

| 12.8.2. | 10 Transmitter Idle Interrupt Enable Bit (TIIE)—Bit 6 | 12-25  |
|---------|-------------------------------------------------------|--------|
| 12.8.2. | 11 Receiver Full Interrupt Enable Bit (RIE)—Bit 5     | 12-25  |
| 12.8.2. | 12 Receive Error Interrupt Enable Bit (REIE)—Bit 4    | 12-25  |
| 12.8.2. | 13 Transmitter Enable Bit (TE)—Bit 3                  | 12-25  |
| 12.8.2. | 14 Receiver Enable Bit (RE)—Bit 2                     | 12-25  |
| 12.8.2. | 15 Receiver Wake-up Bit (RWU)—Bit 1                   | 12-25  |
| 12.8.2. | Send Break Bit (SBK)—Bit 0                            | 12-26  |
| 12.8.3  | SCI Status Register (SCISR)                           | 12-26  |
| 12.8.3. | 1 Transmit Data Register Empty Flag (TDRE)—Bit 15     | 12-26  |
| 12.8.3. | 2 Transmitter Idle Flag (TIDLE)—Bit 14                | 12-26  |
| 12.8.3. | Receive Data Register Full Flag (RDRF)—Bit 13         | 12-26  |
| 12.8.3. | 4 Receiver Idle Line Flag (RIDLE)—Bit 12              | 12-27  |
| 12.8.3. | 5 Overrun Flag (OR)—Bit 11                            | 12-27  |
| 12.8.3. |                                                       |        |
| 12.8.3. |                                                       |        |
| 12.8.3. |                                                       |        |
| 12.8.3. |                                                       |        |
| 12.8.4  | SCI Data Register (SCIDR)                             |        |
| 12.8.4. |                                                       |        |
| 12.8.4. |                                                       |        |
| 12.8.4. | 3 Transmit Data—Bits 8-0                              | 12-28  |
| 12.9    | Low-Power Options                                     |        |
| 12.9.1  | Run Mode                                              | 12-29  |
| 12.9.2  | Wait Mode                                             | 12-29  |
| 12.9.3  | Stop Mode                                             | 12-29  |
| 12.10   | Interrupt Operation                                   | 12-30  |
| 12.10.  | 1 Interrupt Sources                                   | 12-30  |
| 12.10.  | 1.1 Transmitter Interrupts                            | 12-30  |
| 12.10.  | 1.2 Receiver Interrupts                               | 12-30  |
| 12.10.2 | 2 Recovery from Wait Mode                             | 12-30  |
| Char    | oter 13                                               |        |
|         | Il Peripheral Interface (SPI)                         |        |
|         |                                                       |        |
|         | Introduction                                          |        |
|         | Features                                              |        |
| 13.3    | Block Diagram                                         | . 13-4 |
| 13.4    | Pin Descriptions                                      | . 13-4 |
| 13.4.1  | MISO (Master In/Slave Out)                            | . 13-4 |
| 13.4.2  | MOSI (Master Out/Slave In)                            |        |
| 13.4.3  | SCLK (Serial Clock)                                   |        |
| 13.4.4  | SS (Slave Select)                                     |        |
| 13.5    | Register Summary                                      |        |
|         |                                                       |        |



| 13.6 Inte | ernal I/O Signals                                   | . 13-6 |
|-----------|-----------------------------------------------------|--------|
| 13.7 Ext  | ernal I/O Signals                                   | . 13-7 |
| 13.8 Fur  | nctional Description                                | . 13-8 |
|           | Operating Modes                                     |        |
| 13.8.1.1  | Master Mode                                         |        |
| 13.8.1.2  | Slave Mode                                          | . 13-9 |
| 13.8.2    | Transmission Formats                                | 13-10  |
| 13.8.2.1  | Data Transmission Length                            | 13-10  |
| 13.8.2.2  | Data Shift Ordering                                 | 13-10  |
| 13.8.2.3  | Clock Phase and Polarity Controls                   | 13-10  |
| 13.8.2.4  | Transmission Format When CPHA = 0                   | 13-11  |
| 13.8.2.5  | Transmission Format When CPHA = 1                   | 13-12  |
| 13.8.2.6  | Transmission Initiation Latency                     | 13-13  |
| 13.8.3    | Transmission Data                                   | 13-14  |
| 13.8.4    | Error Conditions                                    | 13-16  |
| 13.8.4.1  | Overflow Error                                      | 13-16  |
| 13.8.4.2  | Mode Fault Error                                    | 13-18  |
| 13.8.5    | Interrupts                                          | 13-20  |
| 13.8.6    | Resetting the SPI                                   | 13-21  |
| 13.9 Reg  | gister Definitions                                  | 13-22  |
| 13.9.1    | SPI Status and Control Register (SPSCR)             | 13-22  |
| 13.9.1.1  | Reserved BitBit 15                                  | 13-23  |
| 13.9.1.2  | Data Shift Order Bit (DSO)—Bit 14                   | 13-23  |
| 13.9.1.3  | SPI Receiver Full Bit (SPRF)—Bit 13                 | 13-23  |
| 13.9.1.4  | Error Interrupt Enable Bit (ERRIE)—Bit 12           | 13-23  |
| 13.9.1.5  | Overflow Bit (OVRF)—Bit 11                          | 13-24  |
| 13.9.1.6  | Mode Fault Bit (MODF)—Bit 10                        | 13-24  |
| 13.9.1.7  | SPI Transmitter Empty Bit (SPTE)—Bit 9              | 13-24  |
| 13.9.1.8  | Mode Fault Enable Bit (MODFEN)—Bit 8                |        |
| 13.9.1.9  | SPI Baud Rate Select Bits (SPR1 and SPR0)—Bits 7- 6 | 13-25  |
| 13.9.1.10 | SPI Receiver Interrupt Enable Bit (SPRIE)—Bit 5     | 13-25  |
| 13.9.1.11 | SPI Master Bit (SPMSTR) — Bit 4                     | 13-25  |
| 13.9.1.12 | Clock Polarity Bit (CPOL)—Bit 3                     | 13-25  |
| 13.9.1.13 | Clock Phase Bit (CPHA)—Bit 2                        | 13-26  |
| 13.9.1.14 | SPI Enable (SPE)—Bit 1                              |        |
| 13.9.1.15 | SPI Transmit Interrupt Enable (SPTIE)—Bit 0         |        |
|           | SPI Data Size Register (SPDSR)                      |        |
| 13.9.3    | SPI Data Receive Register (SPDRR)                   | 13-27  |
| 13.9.4    | SPI Data Transmit Register (SPDTR)                  | 13-28  |

## **Chapter 14 Quad Timer Module**

| 14.1    | Introduction                                | . 14-3 |
|---------|---------------------------------------------|--------|
| 14.2    | Features                                    | . 14-4 |
|         | Pin Descriptions                            |        |
|         | Register Summary                            |        |
|         | Functional Description                      |        |
| 14.5.1  | Counting Options                            | . 14-5 |
| 14.5.2  | External Inputs                             |        |
| 14.5.3  | OFLAG Output Signal                         |        |
| 14.5.4  | Master Signal                               |        |
| 14.6    | Counting Mode Definitions                   | . 14-6 |
| 14.6.1  | Stop Mode                                   |        |
| 14.6.2  | Count Mode                                  |        |
| 14.6.3  | Edge-Count Mode                             |        |
| 14.6.4  | Gated-Count Mode                            |        |
| 14.6.5  | Quadrature-Count Mode                       | . 14-7 |
| 14.6.6  | Signed-Count Mode                           |        |
| 14.6.7  | Triggered-Count Mode                        | . 14-8 |
| 14.6.8  | One-Shot Mode                               |        |
| 14.6.9  | Cascade-Count Mode                          | . 14-8 |
| 14.6.10 | Pulse-Output Mode                           | . 14-9 |
| 14.6.11 | 1 Fixed-Frequency PWM Mode                  | . 14-9 |
| 14.6.12 | 2 Variable-Frequency PWM Mode               | . 14-9 |
| 14.6.13 | 3 Usage of Compare Registers                | 14-10  |
| 14.6.14 | 4 Usage of Capture Register                 | 14-10  |
| 14.7    | Register Definitions                        | 14-10  |
| 14.7.1  | Control Registers (CTRL)                    | 14-11  |
| 14.7.1. | 1 Count Mode—Bits 15–13                     | 14-11  |
| 14.7.1. | 2 Primary Count Source—Bits 12–9            | 14-12  |
| 14.7.1. | 3 Secondary Count Source—Bits 8–7           | 14-13  |
| 14.7.1. | 4 Count Once (ONCE)—Bit 6                   | 14-13  |
| 14.7.1. | 5 Count Length (LENGTH)—Bit 5               | 14-13  |
| 14.7.1. | 6 Count Direction (DIR)—Bit 4               | 14-13  |
| 14.7.1. | 7 Co-channel Initialization (Co Init)—Bit 3 | 14-13  |
| 14.7.1. |                                             |        |
| 14.7.2  | Status and Control Registers (SCR)          | 14-14  |
| 14.7.2. |                                             |        |
| 14.7.2. |                                             |        |
| 14.7.2. |                                             |        |
| 14.7.2. |                                             |        |
| 14.7.2. | 5 Input Edge Flag (IEF)—Bit 11              | 14-15  |



| 14.7.2.6 Input    | Edge Flag Interrupt Enable (IEFIE)—Bit 10        | 14-15  |
|-------------------|--------------------------------------------------|--------|
|                   | Polarity Select (IPS)—Bit 9                      |        |
| 14.7.2.8 Extern   | nal Input Signal (INPUT)—Bit 8                   | 14-15  |
| 14.7.2.9 Input    | Capture Mode (Capture Mode)—Bits 7–6             | 14-16  |
| 14.7.2.10 Maste   | er Mode (MSTR)—Bit 5                             | 14-16  |
| 14.7.2.11 Enabl   | e External OFLAG Force (EEOF)—Bit 4              | 14-16  |
| 14.7.2.12 Force   | d OFLAG Value (VAL)—Bit 3                        | 14-16  |
|                   | the OFLAG Output (FORCE)—Bit 2                   |        |
|                   | t Polarity Select (OPS)—Bit 1                    |        |
| 14.7.2.15 Outpu   | ıt Enable (OEN)—Bit 0                            | 14-17  |
|                   | Register #1 (CMP1)                               |        |
|                   | Register #2 (CMP2)                               |        |
|                   | Register (CAP)                                   |        |
|                   | gister (LOAD)                                    |        |
|                   | ister (HOLD)                                     |        |
| 14.7.8 Counter I  | Register (CNTR)                                  | 14-20  |
| 14.8 Timer Group  | A, B, C, and D Functionality                     | 14-21  |
| 14.8.1 Timer Gr   | oup A (DSP56F803, DSP56F805, and DSP56F807 Only) | 14-21  |
| 14.8.2 Timer Gr   | oup B (DSP56F805 and DSP56F807 Only)             | 14-22  |
|                   | oup C                                            |        |
| 14.8.3.1 DSP5     | 6F805 and DSP56F807 Only                         | 14-22  |
|                   | 6F801, DSP56F803, DSP56F805, and DSP56F807       |        |
|                   | oup D                                            |        |
|                   | 6F801                                            |        |
|                   | 6F805 and DSP56F807                              |        |
| 14.8.4.3 Gene     | ral Input Behavior                               | 14-23  |
| Chapter 15        |                                                  |        |
| •                 | k Synthesis (OCCS)                               |        |
|                   |                                                  |        |
|                   |                                                  |        |
| 15.2 Features     |                                                  | . 15-3 |
| •                 | ons                                              |        |
| 15.3.1 Oscillator | Inputs (XTAL, EXTAL)                             | . 15-3 |
|                   | Crystal Design Considerations                    |        |
| 15.3.2.1 Crysta   | al Oscillator                                    | . 15-3 |
| 15.3.2.2 Exterr   | nal Clock Source                                 | . 15-4 |
| 15.4 Register Sur | mmary                                            | . 15-5 |
| 15.5 Functional D | escription                                       | . 15-6 |
| 15.5.1 Timing .   |                                                  | . 15-8 |
| 15.6 Register Def | initions                                         | . 15-9 |
| _                 | trol Register (PLLCR)                            |        |
|                   | nterrupt Enable 1 (PLLIE1[1:0])—Bits 15–14       |        |
|                   |                                                  |        |

| 15.6.1.2  | PLL Interrupt Enable 0 (PLLIE0[1:0])—Bits 13–12        | 15-9  |
|-----------|--------------------------------------------------------|-------|
| 15.6.1.3  | Loss of Clock Interrupt Enable (LOCIE)—Bit 11          |       |
| 15.6.1.4  | Reserved Bits—Bits 10–8                                |       |
| 15.6.1.5  | Lock Detector On (LCKON)—Bit 7                         | 15-10 |
| 15.6.1.6  | Charge Pump Tri-state (CHPMPTRI)—Bit 6                 |       |
| 15.6.1.7  | Reserved Bit—Bit 5                                     |       |
| 15.6.1.8  | PLL Power Down (PLLPD)—Bit 4                           |       |
| 15.6.1.9  | Reserved Bit—Bit-3                                     | 15-10 |
| 15.6.1.10 | Prescaler Clock Select (PRECS)—Bit 2                   | 15-10 |
| 15.6.1.11 | ZCLOCK Source (ZSRC[1:0])—Bits 1–0                     | 15-11 |
| 15.6.2    | PLL Divide-By Register (PLLDB)                         | 15-11 |
| 15.6.2.1  | Reserved Bits—Bit 7                                    | 15-11 |
| 15.6.2.2  | Loss of Reference Timer Period (LORTP[3:0])—Bits 15-12 | 15-11 |
| 15.6.2.3  | PLL Clock Out Divide (PLLCOD[1:0])—Bits 11–10          | 15-11 |
| 15.6.2.4  | PLL Clock In Divide (PLLCID[1:0])—Bits 9–8             | 15-12 |
| 15.6.2.5  | PLL Divide-By (PLLDB[6:0])—Bits 6–0                    | 15-12 |
| 15.6.3    | PLL Status Register (PLLSR)                            |       |
| 15.6.3.1  | PLL Loss of Lock Interrupt 1 (LOLI1)—Bit 15            | 15-13 |
| 15.6.3.2  | PLL Loss of Lock Interrupt 0 (LOLI0)—Bit 14            | 15-13 |
| 15.6.3.3  | Loss of Clock (LOCI)—Bit 13                            |       |
| 15.6.3.4  | Reserved Bits—Bits 12–7 and 3                          |       |
| 15.6.3.5  | Loss of Lock 1 (LCK1)—Bit 6                            | 15-13 |
| 15.6.3.6  | Loss of Lock 0 (LCK0)—Bit 5                            |       |
| 15.6.3.7  | PLL Power Down (PLLPDN)—Bit 4                          |       |
| 15.6.3.8  | Prescaler Clock Status Source Register (PRECSS)—Bit 2  |       |
| 15.6.3.9  | ZCLOCK Source (ZSRC[1:0])—Bit 1                        |       |
| 15.6.4    | Test Register (TESTR)                                  |       |
| 15.6.4.1  | Reserved Bits—Bits 15–8                                |       |
| 15.6.4.2  | Test PLL Reference Clock (TPLLRef)—Bit 7               |       |
| 15.6.4.3  | Test PLL Clock (TFDBK)—Bit 6                           |       |
| 15.6.4.4  | Test Feedback Clock (TFDBK)—Bit 5                      |       |
| 15.6.4.5  | Test Reference Frequency Clock (TFREF)—Bit 4           |       |
| 15.6.4.6  | Force Loss of Clock (FLOCI)—Bit 3                      |       |
| 15.6.4.7  | Force Loss of Lock 1 (FLOLI1)—Bit 2                    |       |
| 15.6.4.8  | Force Loss of Lock 0 (FLOLI0)—Bit 1                    |       |
| 15.6.4.9  | Test Mode (TM)—Bit 0                                   |       |
| 15.6.5    | CLKO Select Register (CLKOSR)                          |       |
| 15.6.5.1  | Reserved Bits—Bits 15–5                                |       |
| 15.6.5.2  | CLKO Select (CLKOSEL)—Bits 4–0                         |       |
| 15.6.6    | Internal Oscillator Control Register (IOSCTL)          |       |
| 15.6.7    | DSP56F801 Clock Switch Over Procedure                  |       |
| 15.6.8    | Disabling EXTAL and XTAL Pull Up Resistors             |       |
| 15.6.9    | External Crystal Oscillator Signal Generation          | 15-18 |



| 15.6.10 TRIM[7:0] - Internal Relaxation Oscillator TRIM Bits | 15-18    |
|--------------------------------------------------------------|----------|
| 15.6.11 Clock Operation in the Power-Down Modes              |          |
| 15.6.12 PLL Recommended Range of Operation                   |          |
| 15.7 PLL Lock Time Specification                             |          |
| 15.7.1 Lock Time Definition                                  |          |
| 15.7.2 Parametric Influences on Reaction Time                |          |
| 15.8 PLL Frequency Lock Detector Block                       |          |
| Chapter 16                                                   |          |
| Reset, Low Voltage, Stop and Wait Operations                 | <b>3</b> |
| 16.1 Introduction                                            | 16-3     |
| 16.2 Sources of Reset                                        | 16-3     |
| 16.3 Register Summary                                        | 16-4     |
| 16.4 Power-On-Reset and Low Voltage Interrupt                |          |
| 16.5 External Reset                                          |          |
| 16.6 Computer Operating Properly (COP) Module                |          |
| 16.6.1 COP Functional Description                            |          |
| 16.6.1.1 Time-Out Specifications                             |          |
| 16.6.1.2 COP After Reset                                     |          |
| 16.6.1.3 COP in WAIT Mode                                    | 16-7     |
| 16.6.1.4 COP in STOP Mode                                    | 16-7     |
| 16.6.2 Register Definitions                                  | 16-8     |
| 16.6.2.1 COP Control Register (COPCTL)                       | 16-8     |
| 16.6.2.2 COP Time-Out Register (COPTO)                       | 16-9     |
| 16.6.2.3 COP Service Register (COPSRV)                       | 16-9     |
| 16.7 Stop and Wait Mode Disable Function                     | 16-10    |
| 16.7.1 System Control Register (SYS_CNTL)                    | 16-11    |
| 16.7.1.1 Reserved Bits—Bits 15–12 and 7–5                    |          |
| 16.7.1.2 Timer I/O Pull-up Disable (TMR PD)—Bit 11           |          |
| 16.7.1.3 Control Signal Pull-up Disable (CTRL PD)—Bit 10.    |          |
| 16.7.1.4 Address Bus [5:0] Pull-up Disable (ADR PD)—Bit 9    |          |
| 16.7.1.5 Data Bus I/O Pull-up Disable (DATA PD)—Bit 8        |          |
| 16.7.1.6 Bootmap (BOOTMAP_B)—Bit 4                           |          |
| 16.7.1.7 2.7V Low Voltage Interrupt Enable (LVIE27)—Bit 3.   |          |
| 16.7.1.8 2.2V Low Voltage Interrupt Enable (LVIE22)—Bit 2.   |          |
| 16.7.1.9 Permanent Stop/Wait Disable (PD)—Bit 1              |          |
| 16.7.1.10 Re-programmable Stop/Wait Disable (RPD)—Bit 0.     |          |
| 16.7.2 System Status Register (SYS_STS)                      |          |
| 16.7.2.1 Reserved Bits—Bits 15–5                             |          |
| 16.7.2.2 COP Reset (COPR)—Bit 4                              |          |
| 16.7.2.3 External Reset (EXTR)—Bit 3                         |          |
| 16.7.2.4 Power on Reset (POR)—Bit 2                          | 16-13    |

| 16.7.2.5 | 2.7V Low Voltage Interrupt Source (LVIS27)—Bit 1  | 16-13  |
|----------|---------------------------------------------------|--------|
| 16.7.2.6 | 2.2V Low Voltage Interrupt Source (LVIS 22)—Bit 0 | 16-13  |
| 16.7.3   | Most Significant Half of JTAG ID (MSH_ID)         | 16-14  |
| 16.7.4   | Least Significant Half of JTAG ID (LSH_ID)        | 16-14  |
| 16.7.5   | Test Registers 0–4 (TST_REG0–TST_REG4)            | 16-14  |
| 16.7.5.1 | Test Register 0 (TST_REG0)                        | 16-14  |
| 16.7.5.2 | Test Register 1 (TST_REG1)                        |        |
| 16.7.5.3 | Test Register 2 (TST_REG2)                        | 16-15  |
| 16.7.5.4 | Test Register 3 (TST_REG3)                        | 16-15  |
| 16.7.5.5 | Test Register 4 (TST_REG4)                        |        |
| 16.7.6   | Operating Mode Register (OMR)                     |        |
| 16.7.6.1 | Nested Looping (NL) Bit–15                        |        |
| 16.7.6.2 | Reserved Bits—Bits 14–9, 7 and 2                  | 16-16  |
| 16.7.6.3 | Condition Codes (CC)—Bit 8                        |        |
| 16.7.6.4 | Stop Delay (SD)—Bit 6                             |        |
| 16.7.6.5 | Rounding (R)—Bit 5                                |        |
| 16.7.6.6 | Saturation (SA)—Bit 4                             |        |
| 16.7.6.7 | External X Memory (EX)—Bit 3                      |        |
| 16.7.6.8 | Operating Mode B (MB)—Bit 1                       |        |
| 16.7.6.9 | Operating Mode A (MA)—Bit 0                       | 16-18  |
| Chapte   | er 17                                             |        |
|          | Module                                            |        |
|          |                                                   |        |
|          | troduction                                        |        |
| 17.2 Fe  | eatures                                           | . 17-3 |
| 17.3 Cd  | ombined JTAG/OnCE Interface Overview              | . 17-5 |
| 17.4 JT  | AG/OnCE Port Pin Descriptions                     | . 17-6 |
| 17.5 Re  | egister Summary                                   | . 17-7 |
| 17.6 Or  | nCE Module Architecture                           | . 17-7 |
|          | ommand, Status, and Control Registers             |        |
| 17.7.1   | OnCE Shift Register (OSHR)                        |        |
| 17.7.2   | OnCE Command Register (OCMDR)                     |        |
| 17.7.3   | OnCE Decoder (ODEC)                               |        |
| 17.7.4   | OnCE Control Register (OCR)                       |        |
| 17.7.4.1 | COP Timer Disable (COPDIS)—Bit 15                 |        |
| 17.7.4.2 | Reserved Bit—Bit 14                               |        |
| 17.7.4.3 | Breakpoint Configuration (BK[4:0])—Bits 13–9      |        |
| 17.7.4.4 | Reserved Bit—Bit 8                                |        |
| 17.7.4.5 | FIFO Halt (FH)—Bit 7                              |        |
| 17.7.4.6 | Event Modifier (EM[1:0])—Bits 6–5                 |        |
| 17.7.4.7 | Power Down Mode (PWD)—Bit 4                       |        |
| 17.7.4.8 | Breakpoint Selection (BS[1:0])—Bits 3–2           |        |
|          |                                                   |        |



| 17.7.5.1       Reserved Bits—Bits 15–3       17-24         17.7.5.2       Enable (EN)—Bit 2       17-24         17.7.5.3       Invert (INV)—Bit 1       17-24         17.7.5.4       Data/Address Select (DAT)—Bit 0       17-24         17.7.6       OnCE Status Register (OSR)       17-24         17.7.6.1       Reserved Bits—Bits 7–5       17-24         17.7.6.2       OnCE Core Status (OS[1:0])—Bits 4–3       17-25         17.7.6.3       Trace Occurrence (TO)—Bit 2       17-25         17.7.6.4       Hardware Breakpoint Occurrence (HBO)—Bit 1       17-25         17.8.8       Breakpoint and Trace Registers       17-26         17.8.1       OnCE Breakpoint Act Register (OCNTR)       17-26         17.8.2       OnCE Memory Address Latch Register (ONTR)       17-26         17.8.1       OnCE Breakpoint Address Register (OBAR)       17-27         17.8.3       OnCE Breakpoint Address Register (OBAR)       17-27         17.8.4       OnCE Memory Address Comparator (OMAC)       17-28         17.9.9       Pipeline Registers       17-29         17.9.1       OnCE PAB Fetch Register (OPABER)       17-30         17.9.2       OnCE PAB Execute Register (OPABER)       17-31         17.9.5       OnCE PAB Change-of-Flow FI                                                                                    | 17.7.4.9  | Breakpoint Enable (BE[1:0])—Bits 1–0           | 17-23 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------------------------------------|-------|
| 17.7.5.1       Reserved Bits—Bits 15–3       17-24         17.7.5.2       Enable (EN)—Bit 2       17-24         17.7.5.3       Invert (INV)—Bit 1       17-24         17.7.5.4       Data/Address Select (DAT)—Bit 0       17-24         17.7.6       OnCE Status Register (OSR)       17-24         17.7.6.1       Reserved Bits—Bits 7–5       17-24         17.7.6.2       OnCE Core Status (OS[1:0])—Bits 4–3       17-25         17.7.6.3       Trace Occurrence (TO)—Bit 2       17-25         17.7.6.4       Hardware Breakpoint Occurrence (HBO)—Bit 1       17-25         17.7.6.5       Software Breakpoint Occurrence (SBO)—Bit 0       17-25         17.8.1       OnCE Breakpoint And Trace Registers       17-26         17.8.1       OnCE Breakpoint/Trace Counter Register (OCNTR)       17-26         17.8.2       OnCE Memory Address Latch Register (OMAL)       17-27         17.8.3       OnCE Breakpoint Address Register (OBAR)       17-27         17.8.4       OnCE Memory Address Comparator (OMAC)       17-28         17.9.5       OnCE Breakpoint and Trace Section       17-28         17.9.1       OnCE PAB Fetch Register (OPABER)       17-30         17.9.2       OnCE PAB Execute Register (OPABER)       17-31         17.9.3                                                                                  | 17.7.5    | OnCE Breakpoint 2 Control Register (OBCTL2)    | 17-23 |
| 17.7.5.3       Invert (INV)—Bit 1       17-24         17.7.5.4       Data/Address Select (DAT)—Bit 0       17-24         17.7.6       OnCE Status Register (OSR)       17-24         17.7.6.1       Reserved Bits—Bits 7-5       17-24         17.7.6.2       OnCE Core Status (OS[1:0])—Bits 4-3       17-25         17.7.6.3       Trace Occurrence (TO)—Bit 2       17-25         17.7.6.4       Hardware Breakpoint Occurrence (HBO)—Bit 1       17-25         17.8.1       Breakpoint and Trace Registers       17-26         17.8.1       OnCE Breakpoint/Trace Counter Register (OCNTR)       17-26         17.8.2       OnCE Memory Address Latch Register (OMAL)       17-27         17.8.3       OnCE Breakpoint Address Register (OBAR)       17-28         17.8.4       OnCE Memory Address Comparator (OMAC)       17-28         17.8.5       OnCE Breakpoint and Trace Section       17-28         17.9.9       Pipeline Registers       17-29         17.9.1       OnCE PAB Fetch Register (OPABFR)       17-30         17.9.2       OnCE PAB Execute Register (OPABER)       17-31         17.9.3       OnCE PAB Execute Register (OPABER)       17-31         17.9.5       OnCE PDB Register (OPDBR)       17-31         17.9.6       OnCE PD                                                                                    | 17.7.5.1  |                                                |       |
| 17.7.5.4       Data/Address Select (DAT)—Bit 0       17-24         17.7.6       OnCE Status Register (OSR)       17-24         17.7.6.1       Reserved Bits—Bits 7-5       17-24         17.7.6.2       OnCE Core Status (OS[1:0])—Bits 4-3       17-25         17.7.6.3       Trace Occurrence (TO)—Bit 2       17-25         17.7.6.4       Hardware Breakpoint Occurrence (HBO)—Bit 1       17-25         17.7.6.5       Software Breakpoint Occurrence (SBO)—Bit 0       17-25         17.8       Breakpoint and Trace Registers       17-26         17.8.1       OnCE Breakpoint/Trace Counter Register (OCNTR)       17-26         17.8.2       OnCE Memory Address Latch Register (OMAL)       17-27         17.8.3       OnCE Breakpoint Address Register (OBAR)       17-27         17.8.4       OnCE Memory Address Comparator (OMAC)       17-28         17.8.5       OnCE Breakpoint and Trace Section       17-28         17.9.1       OnCE PAB Fetch Register (OPABFR)       17-30         17.9.2       OnCE PAB Execute Register (OPABER)       17-30         17.9.3       OnCE PAB Execute Register (OPABER)       17-31         17.9.5       OnCE PAB Register (OPDBR)       17-31         17.9.6       OnCE PGDB Register (OPDBR)       17-33 <td< td=""><td>17.7.5.2</td><td>Enable (EN)—Bit 2</td><td>17-24</td></td<>        | 17.7.5.2  | Enable (EN)—Bit 2                              | 17-24 |
| 177.7.6       OnCE Status Register (OSR)       17-24         177.7.6.1       Reserved Bits—Bits 7–5       17-24         177.7.6.2       OnCE Core Status (OS[1:0])—Bits 4–3       17-25         177.7.6.3       Trace Occurrence (TO)—Bit 2       17-25         17.7.6.4       Hardware Breakpoint Occurrence (HBO)—Bit 1       17-25         17.7.6.5       Software Breakpoint Occurrence (SBO)—Bit 0       17-25         17.8.1       OnCE Breakpoint Arace Registers       17-26         17.8.1       OnCE Breakpoint/Trace Counter Register (OCNTR)       17-26         17.8.2       OnCE Memory Address Latch Register (OMAL)       17-27         17.8.3       OnCE Breakpoint Address Register (OBAR)       17-27         17.8.4       OnCE Memory Address Comparator (OMAC)       17-28         17.8.5       OnCE Breakpoint and Trace Section       17-28         17.9       Pipeline Registers       17-29         17.9.1       OnCE PAB Fetch Register (OPABFR)       17-30         17.9.2       OnCE PAB Execute Register (OPABER)       17-31         17.9.3       OnCE PAB Execute Register (OPABER)       17-31         17.9.5       OnCE PDB Register (OPDBR)       17-31         17.9.6       OnCE PGDB Register (OPDBR)       17-33         17.10 <td>17.7.5.3</td> <td>Invert (INV)—Bit 1</td> <td>17-24</td>                  | 17.7.5.3  | Invert (INV)—Bit 1                             | 17-24 |
| 17.7.6.1       Reserved Bits—Bits 7–5       17-24         17.7.6.2       OnCE Core Status (OS[1:0])—Bits 4–3       17-25         17.7.6.3       Trace Occurrence (TO)—Bit 2       17-25         17.7.6.4       Hardware Breakpoint Occurrence (HBO)—Bit 1       17-25         17.7.6.5       Software Breakpoint Occurrence (SBO)—Bit 0       17-25         17.8       Breakpoint and Trace Registers       17-26         17.8.1       OnCE Breakpoint/Trace Counter Register (OCNTR)       17-26         17.8.2       OnCE Memory Address Latch Register (OMAL)       17-27         17.8.3       OnCE Breakpoint Address Register (OBAR)       17-27         17.8.4       OnCE Memory Address Comparator (OMAC)       17-28         17.8.5       OnCE Breakpoint and Trace Section       17-28         17.9       Pipeline Registers       17-29         17.9.1       OnCE PAB Fetch Register (OPABFR)       17-30         17.9.2       OnCE PAB Decode Register (OPABER)       17-31         17.9.3       OnCE PAB Execute Register (OPABER)       17-31         17.9.5       OnCE PAB Register (OPDBR)       17-31         17.9.6       OnCE PAB Register (OPDBR)       17-33         17.9.7       OnCE FIFO History Buffer       17-33         17.11 <td< td=""><td>17.7.5.4</td><td>Data/Address Select (DAT)—Bit 0</td><td>17-24</td></td<> | 17.7.5.4  | Data/Address Select (DAT)—Bit 0                | 17-24 |
| 17.7.6.2       OnCE Core Status (OS[1:0])—Bits 4—3       17-25         17.7.6.3       Trace Occurrence (TO)—Bit 2       17-25         17.7.6.4       Hardware Breakpoint Occurrence (HBO)—Bit 1       17-25         17.7.6.5       Software Breakpoint Occurrence (SBO)—Bit 0       17-25         17.8       Breakpoint and Trace Registers       17-26         17.8.1       OnCE Breakpoint/Trace Counter Register (OCNTR)       17-26         17.8.2       OnCE Memory Address Latch Register (OMAL)       17-27         17.8.3       OnCE Breakpoint Address Register (OBAR)       17-27         17.8.4       OnCE Memory Address Comparator (OMAC)       17-28         17.9.5       OnCE Breakpoint and Trace Section       17-28         17.9.1       OnCE PAB Fetch Register (OPABFR)       17-30         17.9.2       OnCE PAB Decode Register (OPABER)       17-30         17.9.3       OnCE PAB Execute Register (OPABER)       17-31         17.9.4       OnCE PAB Change-of-Flow FIFO (OPFIFO)       17-31         17.9.5       OnCE PAB Register (OPDBR)       17-33         17.9.7       OnCE FIFO History Buffer       17-33         17.9.7       OnCE FIFO History Buffer       17-33         17.11       Breakpoint Configuration       17-37         1                                                                           | 17.7.6    | OnCE Status Register (OSR)                     | 17-24 |
| 17.7.6.3       Trace Occurrence (TO)—Bit 2       17-25         17.7.6.4       Hardware Breakpoint Occurrence (HBO)—Bit 1       17-25         17.7.6.5       Software Breakpoint Occurrence (SBO)—Bit 0       17-25         17.8       Breakpoint and Trace Registers       17-26         17.8.1       OnCE Breakpoint/Trace Counter Register (OCNTR)       17-26         17.8.2       OnCE Memory Address Latch Register (OMAL)       17-27         17.8.3       OnCE Breakpoint Address Register (OBAR)       17-27         17.8.4       OnCE Memory Address Comparator (OMAC)       17-28         17.8.5       OnCE Breakpoint and Trace Section       17-28         17.9       Pipeline Registers       17-29         17.9.1       OnCE PAB Fetch Register (OPABFR)       17-30         17.9.2       OnCE PAB Decode Register (OPABDR)       17-30         17.9.3       OnCE PAB Execute Register (OPABER)       17-31         17.9.4       OnCE PAB Change-of-Flow FIFO (OPFIFO)       17-31         17.9.5       OnCE PDB Register (OPDBR)       17-33         17.9.7       OnCE PGD Register (OPGDBR)       17-33         17.9.7       OnCE FIFO History Buffer       17-33         17.11       Breakpoint Configuration       17-36         17.11.1       <                                                                                | 17.7.6.1  | Reserved Bits—Bits 7–5                         | 17-24 |
| 17.7.6.4       Hardware Breakpoint Occurrence (HBO)—Bit 1       17-25         17.7.6.5       Software Breakpoint Occurrence (SBO)—Bit 0       17-25         17.8       Breakpoint and Trace Registers       17-26         17.8.1       OnCE Breakpoint/Trace Counter Register (OCNTR)       17-26         17.8.2       OnCE Memory Address Latch Register (OMAL)       17-27         17.8.3       OnCE Breakpoint Address Register (OBAR)       17-27         17.8.4       OnCE Memory Address Comparator (OMAC)       17-28         17.8.5       OnCE Breakpoint and Trace Section       17-28         17.9       Pipeline Registers       17-29         17.9.1       OnCE PAB Fetch Register (OPABFR)       17-30         17.9.2       OnCE PAB Decode Register (OPABER)       17-30         17.9.3       OnCE PAB Execute Register (OPABER)       17-31         17.9.4       OnCE PAB Register (OPDBR)       17-31         17.9.5       OnCE PBB Register (OPDBR)       17-31         17.9.6       OnCE PGDB Register (OPGDBR)       17-33         17.9.7       OnCE FIFO History Buffer       17-33         17.1.1       Breakpoint Configuration       17-37         17.11.1       Programming the Breakpoints       17-41         17.12       The Debug                                                                                     | 17.7.6.2  | OnCE Core Status (OS[1:0])—Bits 4–3            | 17-25 |
| 17.7.6.5       Software Breakpoint Occurrence (SBO)—Bit 0       17-25         17.8       Breakpoint and Trace Registers       17-26         17.8.1       OnCE Breakpoint/Trace Counter Register (OCNTR)       17-26         17.8.2       OnCE Memory Address Latch Register (OMAL)       17-27         17.8.3       OnCE Breakpoint Address Register (OBAR)       17-27         17.8.4       OnCE Memory Address Comparator (OMAC)       17-28         17.8.5       OnCE Breakpoint and Trace Section       17-28         17.9       Pipeline Registers       17-29         17.9.1       OnCE PAB Fetch Register (OPABFR)       17-30         17.9.2       OnCE PAB Decode Register (OPABER)       17-30         17.9.3       OnCE PAB Execute Register (OPABER)       17-31         17.9.4       OnCE PAB Change-of-Flow FIFO (OPFIFO)       17-31         17.9.5       OnCE PAB Register (OPDBR)       17-31         17.9.6       OnCE PGDB Register (OPGDBR)       17-33         17.9.7       OnCE FIFO History Buffer       17-33         17.11       Breakpoint Configuration       17-37         17.11.1       Programming the Breakpoints       17-41         17.11.2       OnCE Trace Logic Operation       17-42         17.12.1       OnCE Normal an                                                                                    | 17.7.6.3  |                                                |       |
| 17.8       Breakpoint and Trace Registers       17-26         17.8.1       OnCE Breakpoint/Trace Counter Register (OCNTR)       17-26         17.8.2       OnCE Memory Address Latch Register (OMAL)       17-27         17.8.3       OnCE Breakpoint Address Register (OBAR)       17-27         17.8.4       OnCE Memory Address Comparator (OMAC)       17-28         17.8.5       OnCE Breakpoint and Trace Section       17-28         17.9       Pipeline Registers       17-29         17.9.1       OnCE PAB Fetch Register (OPABFR)       17-30         17.9.2       OnCE PAB Decode Register (OPABDR)       17-30         17.9.3       OnCE PAB Execute Register (OPABER)       17-31         17.9.4       OnCE PAB Change-of-Flow FIFO (OPFIFO)       17-31         17.9.5       OnCE PDB Register (OPDBR)       17-31         17.9.6       OnCE PGDB Register (OPGDBR)       17-33         17.9.7       OnCE FIFO History Buffer       17-33         17.10       Breakpoint 2 Architecture       17-36         17.11.1       Programming the Breakpoints       17-41         17.11.2       OnCE Trace Logic Operation       17-42         17.12.1       The Debug Processing State       17-43         17.12.1       OnCE Normal and Debug and STOP                                                                                    | 17.7.6.4  | Hardware Breakpoint Occurrence (HBO)—Bit 1     | 17-25 |
| 17.8.1       OnCE Breakpoint/Trace Counter Register (OCNTR)       17-26         17.8.2       OnCE Memory Address Latch Register (OMAL)       17-27         17.8.3       OnCE Breakpoint Address Register (OBAR)       17-27         17.8.4       OnCE Memory Address Comparator (OMAC)       17-28         17.8.5       OnCE Breakpoint and Trace Section       17-28         17.9       Pipeline Registers       17-29         17.9.1       OnCE PAB Fetch Register (OPABFR)       17-30         17.9.2       OnCE PAB Decode Register (OPABDR)       17-30         17.9.3       OnCE PAB Execute Register (OPABER)       17-31         17.9.4       OnCE PAB Change-of-Flow FIFO (OPFIFO)       17-31         17.9.5       OnCE PDB Register (OPDBR)       17-31         17.9.6       OnCE PGDB Register (OPGDBR)       17-33         17.9.7       OnCE FIFO History Buffer       17-33         17.10       Breakpoint 2 Architecture       17-36         17.11       Programming the Breakpoints       17-41         17.11.1       Programming the Breakpoints       17-41         17.12       The Debug Processing State       17-43         17.12.1       OnCE Normal and Debug and STOP Modes       17-43                                                                                                                                   | 17.7.6.5  | Software Breakpoint Occurrence (SBO)—Bit 0     | 17-25 |
| 17.8.2       OnCE Memory Address Latch Register (OMAL)       17-27         17.8.3       OnCE Breakpoint Address Register (OBAR)       17-27         17.8.4       OnCE Memory Address Comparator (OMAC)       17-28         17.8.5       OnCE Breakpoint and Trace Section       17-28         17.9       Pipeline Registers       17-29         17.9.1       OnCE PAB Fetch Register (OPABFR)       17-30         17.9.2       OnCE PAB Decode Register (OPABDR)       17-30         17.9.3       OnCE PAB Execute Register (OPABER)       17-31         17.9.4       OnCE PAB Change-of-Flow FIFO (OPFIFO)       17-31         17.9.5       OnCE PDB Register (OPDBR)       17-31         17.9.6       OnCE PGDB Register (OPGDBR)       17-33         17.9.7       OnCE FIFO History Buffer       17-33         17.10       Breakpoint 2 Architecture       17-36         17.11       Breakpoint Configuration       17-37         17.11.1       Programming the Breakpoints       17-41         17.11.2       OnCE Trace Logic Operation       17-42         17.12       The Debug Processing State       17-43         17.12.1       OnCE Normal and Debug and STOP Modes       17-43                                                                                                                                                         | 17.8 Bre  | eakpoint and Trace Registers                   | 17-26 |
| 17.8.3       OnCE Breakpoint Address Register (OBAR)       17-27         17.8.4       OnCE Memory Address Comparator (OMAC)       17-28         17.8.5       OnCE Breakpoint and Trace Section       17-28         17.9       Pipeline Registers       17-29         17.9.1       OnCE PAB Fetch Register (OPABFR)       17-30         17.9.2       OnCE PAB Decode Register (OPABDR)       17-30         17.9.3       OnCE PAB Execute Register (OPABER)       17-31         17.9.4       OnCE PAB Change-of-Flow FIFO (OPFIFO)       17-31         17.9.5       OnCE PDB Register (OPDBR)       17-31         17.9.6       OnCE PGDB Register (OPGDBR)       17-33         17.9.7       OnCE FIFO History Buffer       17-33         17.10       Breakpoint 2 Architecture       17-36         17.11       Breakpoint Configuration       17-37         17.11.1       Programming the Breakpoints       17-41         17.11.2       OnCE Trace Logic Operation       17-42         17.12       The Debug Processing State       17-43         17.12.1       OnCE Normal and Debug and STOP Modes       17-43                                                                                                                                                                                                                                    | 17.8.1    | OnCE Breakpoint/Trace Counter Register (OCNTR) | 17-26 |
| 17.8.4       OnCE Memory Address Comparator (OMAC)       17-28         17.8.5       OnCE Breakpoint and Trace Section       17-28         17.9       Pipeline Registers       17-29         17.9.1       OnCE PAB Fetch Register (OPABFR)       17-30         17.9.2       OnCE PAB Decode Register (OPABDR)       17-30         17.9.3       OnCE PAB Execute Register (OPABER)       17-31         17.9.4       OnCE PAB Change-of-Flow FIFO (OPFIFO)       17-31         17.9.5       OnCE PDB Register (OPDBR)       17-31         17.9.6       OnCE PGDB Register (OPGDBR)       17-33         17.9.7       OnCE FIFO History Buffer       17-33         17.10       Breakpoint 2 Architecture       17-36         17.11       Breakpoint Configuration       17-37         17.11.1       Programming the Breakpoints       17-41         17.11.2       OnCE Trace Logic Operation       17-42         17.12       The Debug Processing State       17-43         17.12.1       OnCE Normal and Debug and STOP Modes       17-43                                                                                                                                                                                                                                                                                                             | 17.8.2    | OnCE Memory Address Latch Register (OMAL)      | 17-27 |
| 17.8.5       OnCE Breakpoint and Trace Section.       17-28         17.9       Pipeline Registers.       17-29         17.9.1       OnCE PAB Fetch Register (OPABFR)       17-30         17.9.2       OnCE PAB Decode Register (OPABDR)       17-30         17.9.3       OnCE PAB Execute Register (OPABER)       17-31         17.9.4       OnCE PAB Change-of-Flow FIFO (OPFIFO)       17-31         17.9.5       OnCE PDB Register (OPDBR)       17-31         17.9.6       OnCE PGDB Register (OPGDBR)       17-33         17.9.7       OnCE FIFO History Buffer       17-33         17.10       Breakpoint 2 Architecture       17-36         17.11       Breakpoint Configuration       17-37         17.11.1       Programming the Breakpoints       17-41         17.11.2       OnCE Trace Logic Operation       17-42         17.12       The Debug Processing State       17-43         17.12.1       OnCE Normal and Debug and STOP Modes       17-43                                                                                                                                                                                                                                                                                                                                                                                  | 17.8.3    | OnCE Breakpoint Address Register (OBAR)        | 17-27 |
| 17.9 Pipeline Registers       17-29         17.9.1 OnCE PAB Fetch Register (OPABFR)       17-30         17.9.2 OnCE PAB Decode Register (OPABDR)       17-30         17.9.3 OnCE PAB Execute Register (OPABER)       17-31         17.9.4 OnCE PAB Change-of-Flow FIFO (OPFIFO)       17-31         17.9.5 OnCE PDB Register (OPDBR)       17-31         17.9.6 OnCE PGDB Register (OPGDBR)       17-33         17.9.7 OnCE FIFO History Buffer       17-33         17.10 Breakpoint 2 Architecture       17-36         17.11 Breakpoint Configuration       17-37         17.11.1 Programming the Breakpoints       17-41         17.11.2 OnCE Trace Logic Operation       17-42         17.12 The Debug Processing State       17-43         17.12.1 OnCE Normal and Debug and STOP Modes       17-43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 17.8.4    | OnCE Memory Address Comparator (OMAC)          | 17-28 |
| 17.9.1       OnCE PAB Fetch Register (OPABFR)       17-30         17.9.2       OnCE PAB Decode Register (OPABDR)       17-30         17.9.3       OnCE PAB Execute Register (OPABER)       17-31         17.9.4       OnCE PAB Change-of-Flow FIFO (OPFIFO)       17-31         17.9.5       OnCE PDB Register (OPDBR)       17-31         17.9.6       OnCE PGDB Register (OPGDBR)       17-33         17.9.7       OnCE FIFO History Buffer       17-33         17.10       Breakpoint 2 Architecture       17-36         17.11       Breakpoint Configuration       17-37         17.11.1       Programming the Breakpoints       17-41         17.11.2       OnCE Trace Logic Operation       17-42         17.12       The Debug Processing State       17-43         17.12.1       OnCE Normal and Debug and STOP Modes       17-43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 17.8.5    | OnCE Breakpoint and Trace Section              | 17-28 |
| 17.9.2       OnCE PAB Decode Register (OPABDR)       17-30         17.9.3       OnCE PAB Execute Register (OPABER)       17-31         17.9.4       OnCE PAB Change-of-Flow FIFO (OPFIFO)       17-31         17.9.5       OnCE PDB Register (OPDBR)       17-31         17.9.6       OnCE PGDB Register (OPGDBR)       17-33         17.9.7       OnCE FIFO History Buffer       17-33         17.10       Breakpoint 2 Architecture       17-36         17.11       Breakpoint Configuration       17-37         17.11.1       Programming the Breakpoints       17-41         17.11.2       OnCE Trace Logic Operation       17-42         17.12       The Debug Processing State       17-43         17.12.1       OnCE Normal and Debug and STOP Modes       17-43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 17.9 Pip  | eline Registers                                | 17-29 |
| 17.9.3       OnCE PAB Execute Register (OPABER)       17-31         17.9.4       OnCE PAB Change-of-Flow FIFO (OPFIFO)       17-31         17.9.5       OnCE PDB Register (OPDBR)       17-31         17.9.6       OnCE PGDB Register (OPGDBR)       17-33         17.9.7       OnCE FIFO History Buffer       17-33         17.10       Breakpoint 2 Architecture       17-36         17.11       Breakpoint Configuration       17-37         17.11.1       Programming the Breakpoints       17-41         17.11.2       OnCE Trace Logic Operation       17-42         17.12       The Debug Processing State       17-43         17.12.1       OnCE Normal and Debug and STOP Modes       17-43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 17.9.1    | OnCE PAB Fetch Register (OPABFR)               | 17-30 |
| 17.9.4       OnCE PAB Change-of-Flow FIFO (OPFIFO)       17-31         17.9.5       OnCE PDB Register (OPDBR)       17-31         17.9.6       OnCE PGDB Register (OPGDBR)       17-33         17.9.7       OnCE FIFO History Buffer       17-33         17.10       Breakpoint 2 Architecture       17-36         17.11       Breakpoint Configuration       17-37         17.11.1       Programming the Breakpoints       17-41         17.11.2       OnCE Trace Logic Operation       17-42         17.12       The Debug Processing State       17-43         17.12.1       OnCE Normal and Debug and STOP Modes       17-43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 17.9.2    | OnCE PAB Decode Register (OPABDR)              | 17-30 |
| 17.9.5       OnCE PDB Register (OPDBR)       17-31         17.9.6       OnCE PGDB Register (OPGDBR)       17-33         17.9.7       OnCE FIFO History Buffer       17-33         17.10       Breakpoint 2 Architecture       17-36         17.11       Breakpoint Configuration       17-37         17.11.1       Programming the Breakpoints       17-41         17.11.2       OnCE Trace Logic Operation       17-42         17.12       The Debug Processing State       17-43         17.12.1       OnCE Normal and Debug and STOP Modes       17-43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 17.9.3    | OnCE PAB Execute Register (OPABER)             | 17-31 |
| 17.9.5       OnCE PDB Register (OPDBR)       17-31         17.9.6       OnCE PGDB Register (OPGDBR)       17-33         17.9.7       OnCE FIFO History Buffer       17-33         17.10       Breakpoint 2 Architecture       17-36         17.11       Breakpoint Configuration       17-37         17.11.1       Programming the Breakpoints       17-41         17.11.2       OnCE Trace Logic Operation       17-42         17.12       The Debug Processing State       17-43         17.12.1       OnCE Normal and Debug and STOP Modes       17-43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 17.9.4    | OnCE PAB Change-of-Flow FIFO (OPFIFO)          | 17-31 |
| 17.9.7 OnCE FIFO History Buffer       17-33         17.10 Breakpoint 2 Architecture       17-36         17.11 Breakpoint Configuration       17-37         17.11.1 Programming the Breakpoints       17-41         17.11.2 OnCE Trace Logic Operation       17-42         17.12 The Debug Processing State       17-43         17.12.1 OnCE Normal and Debug and STOP Modes       17-43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 17.9.5    |                                                |       |
| 17.9.7 OnCE FIFO History Buffer       17-33         17.10 Breakpoint 2 Architecture       17-36         17.11 Breakpoint Configuration       17-37         17.11.1 Programming the Breakpoints       17-41         17.11.2 OnCE Trace Logic Operation       17-42         17.12 The Debug Processing State       17-43         17.12.1 OnCE Normal and Debug and STOP Modes       17-43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 17.9.6    | OnCE PGDB Register (OPGDBR)                    | 17-33 |
| 17.11 Breakpoint Configuration17-3717.11.1 Programming the Breakpoints17-4117.11.2 OnCE Trace Logic Operation17-4217.12 The Debug Processing State17-4317.12.1 OnCE Normal and Debug and STOP Modes17-43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 17.9.7    | OnCE FIFO History Buffer                       | 17-33 |
| 17.11.1Programming the Breakpoints17-4117.11.2OnCE Trace Logic Operation17-4217.12The Debug Processing State17-4317.12.1OnCE Normal and Debug and STOP Modes17-43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 17.10 Bre | eakpoint 2 Architecture                        | 17-36 |
| 17.11.2 OnCE Trace Logic Operation17-4217.12 The Debug Processing State17-4317.12.1 OnCE Normal and Debug and STOP Modes17-43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 17.11 Bre | eakpoint Configuration                         | 17-37 |
| 17.12 The Debug Processing State17-4317.12.1 OnCE Normal and Debug and STOP Modes17-43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 17.11.1   | Programming the Breakpoints                    | 17-41 |
| 17.12 The Debug Processing State17-4317.12.1 OnCE Normal and Debug and STOP Modes17-43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 17.11.2   | OnCE Trace Logic Operation                     | 17-42 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |                                                |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 17.12.1   | OnCE Normal and Debug and STOP Modes           | 17-43 |
| rr.rz.z = ⊑ntering Debug Wode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 17.12.2   | Entering Debug Mode                            |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 17.12.2.1 |                                                |       |
| 17.12.2.2 Software Request During Normal Activity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 17.12.2.2 | Software Request During Normal Activity        | 17-45 |
| 17.12.2.3 Trigger Events (Breakpoint/Trace Modes)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 17.12.2.3 | Trigger Events (Breakpoint/Trace Modes)        | 17-45 |
| 17.12.2.4 Re-entering Debug Mode with EX = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 17.12.2.4 | Re-entering Debug Mode with EX = 0             | 17-46 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 17.12.2.5 |                                                |       |
| 17.13 Accessing the OnCE Module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 17.13 Ac  |                                                |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 17.13.1   |                                                |       |
| ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 17.13.2   | ·                                              |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 17.13.3   |                                                |       |

| 17.13.4       Accessing a JTAG Data Register.       17-4         17.13.4.1       JTAG/OnCE Interaction: Basic Sequences       17-5         17.13.4.2       Executing a OnCE Command by Reading the OCR       17-5         17.13.4.3       Executing a OnCE Command by Writing the OCNTR       17-5         17.13.4.4       OSR Status Polling.       17-5         17.13.4.5       JTAGIR Status Polling.       17-5         17.13.4.6       DE Pin Polling.       17-5         17.13.5       OnCE Module Low Power Operation.       17-5         17.13.6       Resetting the Chip Without Resetting the OnCE Unit       17-5 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Chapter 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| JTAG Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 18.1 Introduction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 18.2 Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 18.3 Pin Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 18.4 Register Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 18.5 JTAG Port Architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 18.5.1 JTAG Instruction Register (JTAGIR) and Decoder 18-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 18.5.1.1 EXTEST (B[3:0] = 0000)18-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 18.5.1.2 SAMPLE/PRELOAD (B[3:0] = 0001)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 18.5.1.3 IDCODE (B[3:0] = 0010)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 18.5.1.4 EXTEST_PULLUP (B[3:0] = 0011)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 18.5.1.5 HIGHZ (B[3:0] = 0100)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 18.5.1.6 CLAMP (B[3:0] = 0101)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 18.5.1.7 ENABLE_ONCE (B[3:0] = 0110)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 18.5.1.8 DEBUG_REQUEST (B[3:0] = 0111)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 18.5.1.9 BYPASS (B[3:0] = 1111)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 18.5.2 JTAG Chip Identification (CID) Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 18.5.3 JTAG Boundary Scan Register (BSR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 18.5.4 JTAG Bypass Register (JTAGBR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 18.6 TAP Controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 18.7 DSP56F801/803/805/807 Restrictions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Appendix A Glossary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| A.1 Glossary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Appendix B BSDL Listing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| B.1 DSP56F805 BSDL Listing - 144-Pin LQFPB-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |



#### Appendix C Programmer's Sheets

| C.1 | Introduction                                 |
|-----|----------------------------------------------|
| C.2 | Notation                                     |
| C.3 | Instruction Set Summary                      |
| C.4 | Interrupt, Vector, and Address Tables        |
| C.5 | Programmer's Sheets                          |
|     | pendix D<br>kaging & Pinout Information      |
| D.1 | DSP56F801 Packaging & Pinout Information     |
| D.2 | DSP56F803 Packaging & Pinout Information D-6 |
| D.3 | DSP56F805 Packaging & Pinout Information     |
| D.4 | DSP56F807 Packaging & Pinout Information     |

### **LIST OF FIGURES**

| 1-1  | DSP56F801 Functional Block Diagram                   |
|------|------------------------------------------------------|
| 1-2  | DSP56F803 Functional Block Diagram                   |
| 1-3  | DSP56F805 Functional Block Diagram                   |
| 1-4  | DSP56F807 Functional Block Diagram                   |
| 1-5  | DSP56800 Core Block Diagram                          |
| 1-6  | DSP56800 Bus Block Diagram                           |
| 1-7  | Register Programming Model for the DSP568001-37      |
| 2-1  | DSP56F801 Signals Identified by Functional Group     |
| 2-2  | DSP56F803 Signals Identified by Functional Group 2-5 |
| 2-3  | DSP56F805 Signals Identified by Functional Group 2-6 |
| 2-4  | DSP56F807 Signals Identified by Functional Group 2-7 |
| 2-5  | DSP56F801 Power and Ground Pins                      |
| 2-6  | DSP56F803 Power and Ground Pins                      |
| 2-7  | DSP56F805 Power and Ground Pins 2-10                 |
| 2-8  | DSP56F807 Power and Ground Pins 2-10                 |
| 3-3  | DSP803/805/807 On-Board Address and Data Buses       |
| 4-13 | Group Priority Register 13 (GPR13) 4-11              |
| 4-14 | Group Priority Register 14 (GPR14)                   |
| 4-15 | Group Priority Register 15 (GPR15) 4-11              |
| 4-16 | Test Interrupt Request Register 0 (TIRQ0) 4-12       |
| 4-17 | Test Interrupt Request Register 1 (TIRQ1)            |
| 4-18 | Test Interrupt Request Register 2 (TIRQ2)            |
| 4-19 | Test Interrupt Request Register 3 (TIRQ3) 4-12       |
| 4-20 | Test Interrupt Source Register 0 (TISR0)             |
| 4-21 | Test Interrupt Source Register 1 (TISR1)             |
| 4-22 | Test Interrupt Source Register 2 (TISR2) 4-13        |
| 4-23 | Test Interrupt Source Register 3 (TISR3)             |
| 5-1  | Flash Program Cycle                                  |
| 5-2  | Flash Erase Cycle                                    |
| 5-3  | Flash Mass Erase Cycle                               |
| 5-4  | Program Flash Block Integration                      |
| 5-5  | Data Flash Block Integration                         |
| 5-6  | Boot Flash Block Integration                         |
| 6-1  | DSP56F803/805/807 Input/Output Block Diagram 6-3     |
| 6-3  | Bus Operation (Read/Write—Zero Wait States) 6-6      |
| 6-4  | Bus Operation (Read/Write—Four Wait States) 6-6      |
|      |                                                      |

| 7-1   | Block Diagram Showing DSP56F801 GPIO Connections         | 7-4     |
|-------|----------------------------------------------------------|---------|
| 7-2   | Block Diagram Showing DSP56F803/805/807 GPIO Connections | 7-5     |
| 7-3   | Bit-Slice View of the GPIO Logic                         | 7-6     |
| 7-4   | Edge Detector Circuit                                    | 7-7     |
| 8-1   | CAN System                                               | 8-5     |
| 8-2   | MSCAN Block Diagram                                      | 8-6     |
| 8-3   | MSCAN Register Organization                              | 8-8     |
| 8-5   | User Model for Message Buffer Organization               | 8-11    |
| 8-7   | 16-bit Maskable Identifier Acceptance Filters            | 8-17    |
| 8-8   | 8-bit Maskable Identifier Acceptance Filters             | 8-18    |
| 8-9   | MSCAN Clocking Scheme                                    | 8-20    |
| 8-10  | Segments within the Bit Time                             | 8-21    |
| 8-31  | Sleep Request/Acknowledge Cycle                          | 8-50    |
| 9-1   | ADC Block Diagram                                        | 9-4     |
| 9-2   | Typical connections for Differential Measurements        | 9-7     |
| 9-3   | ADC Timing                                               | 9-8     |
| 9-4   | Equivalent Analog Input Circuit                          | 9-9     |
| 9-10  | ADC Core                                                 | 9-17    |
| 9-13  | ADC Interrupt                                            | 9-20    |
| 9-17  | Result Register Data Manipulation                        | 9-23    |
| 10-1  | Quadrature Decoder Signals                               | 10-5    |
| 10-2  | Quadrature Decoder Block Diagram                         | 10-6    |
| 10-4  | Filter Delay Register (FIR)                              | . 10-13 |
| 11-1  | PWM Block Diagram                                        | 11-4    |
| 11-2  | Center-Aligned PWM Output                                | 11-7    |
| 11-3  | Edge-Aligned PWM Output                                  | 11-7    |
| 11-4  | Center-Aligned PWM Period                                | 11-8    |
| 11-5  | Edge-Aligned PWM Period                                  | 11-8    |
| 11-6  | Center-Aligned PWM Pulse Width                           | 11-9    |
| 11-7  | Edge-Aligned PWM Pulse Width                             | . 11-10 |
| 11-8  | Complementary Channel Pairs                              | . 11-11 |
| 11-9  | Typical 3 Phase AC Motor Drive                           | . 11-11 |
| 11-10 | Deadtime Generators                                      | . 11-12 |
| 11-11 | Deadtime Insertion, Center Alignment                     | . 11-13 |
| 11-12 | Deadtime at Duty Cycle Boundaries                        | . 11-13 |
| 11-13 | Deadtime and Small Pulse Widths                          | . 11-14 |
| 11-14 | Deadtime Distortion                                      | . 11-15 |
| 11-15 | Internal Correction Logic when ISENS[1:0] = 0X           | . 11-17 |



| 11-16 | Current-status Sense Scheme for Deadtime Correction          | 11-18 |
|-------|--------------------------------------------------------------|-------|
| 11-17 | Output Voltage Waveforms                                     |       |
| 11-18 | Internal Correction Logic when ISENS[1:0] = 10               | 11-20 |
| 11-19 | Internal Correction Logic when ISENS[1:0] = 11               |       |
| 11-20 | Correction with Positive Current                             |       |
| 11-21 | Correction with Negative Current                             |       |
| 11-22 | PWM Polarity                                                 |       |
| 11-23 | Setting OUT0 with OUTCTL Set in Complementary Mode           | 11-23 |
| 11-24 | Clearing OUT0 with OUTCTL Set In Complementary Mode          | 11-24 |
| 11-25 | Setting OUTCTL with OUT0 Set in Complementary Mode           | 11-24 |
| 11-26 | Full Cycle Reload Frequency Change                           | 11-25 |
| 11-27 | Half Cycle Reload Frequency Change                           | 11-26 |
| 11-28 | PWMF Reload Interrupt Request                                | 11-26 |
| 11-29 | Full-Cycle Center-Aligned PWM Value Loading                  | 11-26 |
| 11-30 | Full-Cycle Center-Aligned Modulus Loading                    | 11-27 |
| 11-31 | Half-Cycle Center-Aligned PWM Value Loading                  | 11-27 |
| 11-32 | Half-Cycle Center-Aligned Modulus Loading                    | 11-27 |
| 11-33 | Edge-Aligned PWM Value Loading                               | 11-28 |
| 11-34 | Edge-Aligned Modulus Loading                                 | 11-28 |
| 11-35 | PWMEN and PWM Pins in Independent Operation (OUTCTL0-5 = 0). | 11-29 |
| 11-36 | PWMEN and PWM Pins in Complementary Operation                |       |
|       | (OUTCTL0,2,4 = 0)                                            |       |
| 11-37 | Fault Decoder for PWM 1                                      |       |
| 11-38 | Automatic Fault Clearing                                     |       |
| 11-39 | Manual Fault Clearing (Example 1)                            |       |
| 11-40 | Manual Fault Clearing (Example 2)                            |       |
| 11-53 | Channel Swapping                                             |       |
| 12-1  | SCI Block Diagram                                            |       |
| 12-2  | SCI Data Frame Formats                                       |       |
| 12-3  | SCI Transmitter Block Diagram                                |       |
| 12-4  | SCI Receiver Block Diagram                                   |       |
| 12-5  | Receiver Data Sampling                                       |       |
| 12-6  | Start Bit Search Example 1                                   |       |
| 12-7  | Start Bit Search Example 2                                   |       |
| 12-8  | Start Bit Search Example 3                                   |       |
| 12-9  | Start Bit Search Example 4                                   |       |
| 12-10 | Start Bit Search Example 5                                   |       |
| 12-11 | Start Bit Search Example 6                                   | 12-17 |

| 12-12 | Slow Data                                                                 | 12-18 |
|-------|---------------------------------------------------------------------------|-------|
| 12-13 | Fast Data                                                                 |       |
| 12-14 | Single-Wire Operation (LOOPS = 1, RSRC = 1)                               | 12-21 |
| 12-15 | Loop Operation (LOOPS = 1, RSRC = 0)                                      | 12-21 |
| 13-1  | SPI Block Diagram                                                         | 13-4  |
| 13-2  | CPHA / SS Timing                                                          | 13-5  |
| 13-3  | Full-Duplex Master-Slave Connections                                      | 13-8  |
| 13-4  | Transmission Format (CPHA = 0)                                            | 13-11 |
| 13-5  | CPHA / SS Timing                                                          | 13-12 |
| 13-6  | Transmission Format (CPHA = 1)                                            | 13-13 |
| 13-7  | Transmission Start Delay (Master)                                         | 13-15 |
| 13-8  | SPRF / SPTE DSP Interrupt Timing                                          | 13-16 |
| 13-9  | Missed Read of Overflow Condition                                         | 13-17 |
| 13-10 | Clearing SPI Receiver Full Bit When Overflow Bit Interrupt Is Not Enabled | 13-18 |
| 13-11 | SPI Interrupt Request Generation                                          |       |
| 14-1  | Counter/Timer Block Diagram                                               |       |
| 14-2  | Timing Diagram                                                            |       |
| 15-1  | External Crystal Oscillator Circuit                                       |       |
| 15-2  | Connecting an External Clock Signal using XTAL                            | 15-4  |
| 15-3  | Connecting an External Clock Signal using EXTAL                           |       |
| 15-4  | External Clock Timing                                                     | 15-5  |
| 15-5  | Reference Clock Sources                                                   | 15-6  |
| 15-6  | OCCS Block Diagram                                                        | 15-7  |
| 15-7  | Changing Clock Sources                                                    | 15-8  |
| 15-14 | Relationship of IPbus Clock and ZCLK                                      | 15-19 |
| 15-15 | Recommended Design Regions of OCCS PLL Operation                          | 15-21 |
| 16-1  | Sources of RESET                                                          | 16-3  |
| 16-2  | POR & Low Voltage Detection                                               | 16-5  |
| 16-3  | POR Versus Low-Voltage Interrupts                                         | 16-6  |
| 16-7  | Stop/Wait Disable Circuit                                                 | 16-10 |
| 17-1  | JTAG/OnCE Port Block Diagram                                              | 17-5  |
| 17-2  | DSP56F801/803/805/807 OnCE Block Diagram                                  | 17-9  |
| 17-3  | OnCE Module Registers Accessed Through JTAG                               | 17-10 |
| 17-4  | OnCE Module Registers Accessed from the Core                              | 17-12 |
| 17-5  | OnCE Shift Register (OSHR)                                                |       |
| 17-6  | OnCE Command Format                                                       | 17-14 |
| 17-7  | OCR Programming Model                                                     | 17-16 |



| 17-8  | OnCE Breakpoint Control Register 2 (OBCTL2)         |
|-------|-----------------------------------------------------|
| 17-9  | Once Status Register (OSR)                          |
| 17-10 | OnCE Breakpoint/Trace Counter (OCNTR)               |
| 17-11 | OnCE Breakpoint Address Register (OBAR)             |
| 17-12 | OnCE Breakpoint Address Register 2 (OBAR2) 17-2     |
| 17-13 | Once PAB Fetch Register (OPABFR)                    |
| 17-14 | OnCE PAB Decode Register (OPABDR)                   |
| 17-15 | OnCE PAB Execute Register (OPABER)                  |
| 17-16 | OnCE PDB Register (OPDBR)                           |
| 17-17 | OnCE PDGB Register (OPGDBR)                         |
| 17-18 | OnCE FIFO History Buffer                            |
| 17-19 | Breakpoint and Trace Counter Unit                   |
| 17-20 | OnCE Breakpoint Programming Model                   |
| 17-21 | Breakpoint 1 Unit                                   |
| 17-22 | Breakpoint 2 Unit                                   |
| 17-23 | Entering the JTAG Test Logic-Reset State            |
| 17-24 | Holding TMS High to Enter Test-Logic-Reset State    |
| 17-25 | Bit Order for JTAG/OnCE Shifting                    |
| 17-26 | Loading DEBUG_REQUEST17-49                          |
| 17-27 | Shifting Data through the BYPASS Register           |
| 17-28 | OnCE Shifter Selection State Diagram                |
| 17-29 | Executing a OnCE Command by Reading the OCR 17-52   |
| 17-30 | Executing a OnCE Command by Writing the OCNTR 17-53 |
| 17-31 | OSR Status Polling                                  |
| 17-32 | JTAGIR Status Polling                               |
| 18-1  | JTAG Block Diagram                                  |
| 18-2  | JTAGIR Register                                     |
| 18-4  | JTAG Chip Identification Register (CID)             |
| 18-3  | Bypass Register                                     |
| 18-5  | Chip Identification Register Configuration          |
| 18-6  | Boundary Scan Register (BSR)                        |
| 18-7  | JTAG Bypass Register (JTAGBR)                       |
| 18-8  | TAP Controller State Diagram                        |

### **LIST OF TABLES**

| 1-1  | Pin Conventions                                         | 1-10 |
|------|---------------------------------------------------------|------|
| 1-2  | Feature Matrix                                          | 1-15 |
| 1-3  | DSP56F800 Address and Data Buses                        | 1-23 |
| 2-1  | Functional Group Pin Allocations                        | 2-3  |
| 2-2  | Power Inputs                                            | 2-8  |
| 2-3  | Grounds                                                 | 2-8  |
| 2-4  | Supply Capacitors and VPP                               | 2-8  |
| 2-5  | PLL and Clock Signals                                   | 2-11 |
| 2-6  | Address Bus Signals                                     | 2-12 |
| 2-7  | Data Bus Signals                                        | 2-13 |
| 2-8  | Bus Control Signals                                     | 2-13 |
| 2-9  | Interrupt and Program Control Signals                   | 2-14 |
| 2-10 | Dedicated General Purpose Input/Output (GPIO) Signals   | 2-15 |
| 2-11 | Pulse Width Modulator (PWMA and PWMB) Signals           | 2-16 |
| 2-12 | Serial Peripheral Interface (SPI) Signals               | 2-17 |
| 2-13 | Quadrature Decoder (Quad Dec0 and Quad Dec1) Signals    | 2-18 |
| 2-14 | Serial Communications Interface (SCI0 and SCI1) Signals | 2-19 |
| 2-15 | CAN Module Signals                                      | 2-19 |
| 2-16 | Analog to Digital Converter (ADCA and ADCB) Signals     | 2-20 |
| 2-17 | Quad Timer Module Signals                               | 2-20 |
| 2-18 | JTAG/On-Chip Emulation (Once) Signals                   | 2-21 |
| 3-1  | Chip Memory Configurations                              | 3-3  |
| 3-2  | Program Memory Map for DSP56F801/803/805/807            | 3-4  |
| 3-3  | Data Memory Map for DSP56F801/803/805/807               | 3-5  |
| 3-4  | Port A Operation with DRV Bit = 0                       | 3-7  |
| 3-5  | Port A Operation with DRV Bit = 1                       | 3-7  |
| 3-6  | Programming WSX[3:0] Bits for Wait States               | 3-8  |
| 3-7  | Programming WSP[3:0] Bits for Wait States               | 3-8  |
| 3-8  | Looping Status                                          | 3-9  |
| 3-9  | MAC Unit Outputs With Saturation Mode Enabled (SA = 1)  | 3-10 |
| 3-10 | DSP56800 On-Chip Core Configuration Register Memory Map | 3-12 |
| 3-11 | Data Memory Peripheral Address Map                      | 3-14 |
| 3-12 | System Control Registers Address Map                    | 3-15 |
| 3-13 | Program Flash Interface Unit #2 Registers Address Map   | 3-15 |
| 3-14 | Quad Timer A Registers Address Map                      | 3-16 |
|      |                                                         |      |

| 3-15 | Quad Timer B Registers Address Map                                | . 3-17 |
|------|-------------------------------------------------------------------|--------|
| 3-16 | Quad Timer C Registers Address Map                                | . 3-18 |
| 3-17 | Quad Timer D Registers Address Map                                | . 3-19 |
| 3-18 | CAN Registers Address Map                                         | . 3-20 |
| 3-19 | PWMA Registers Address Map                                        | . 3-21 |
| 3-20 | PWMB Registers Address Map                                        | . 3-21 |
| 3-21 | Quadrature Decoder #0 Registers Address Map                       | . 3-22 |
| 3-22 | Quadrature Decoder #1 Registers Address Map                       | . 3-22 |
| 3-23 | Interrupt Controller Registers Address Map                        | . 3-23 |
| 3-24 | ADCA Registers Address Map                                        | . 3-23 |
| 3-25 | ADCB Registers Address Map                                        | . 3-24 |
| 3-26 | SCI0 Registers Address Map                                        | . 3-24 |
| 3-27 | SCI1 Registers Address Map                                        | . 3-24 |
| 3-28 | SPI Registers Address Map                                         | . 3-25 |
| 3-29 | COP Registers Address Map                                         | . 3-25 |
| 3-30 | Program Flash Interface Unit Registers Address Map                | . 3-25 |
| 3-31 | Data Flash Interface Unit Registers Address Map                   | . 3-26 |
| 3-32 | Boot Flash Interface Unit Registers Address Map                   | . 3-26 |
| 3-33 | Clock Generation Registers Address Map                            | . 3-27 |
| 3-34 | GPIO Port A Registers Address Map                                 | . 3-27 |
| 3-35 | GPIO Port B Registers Address Map                                 | . 3-27 |
| 3-36 | GPIO Port D Registers Address Map                                 | . 3-28 |
| 3-37 | GPIO Port E Registers Address Map                                 | . 3-28 |
| 3-38 | DSP56F801/803/805/807 Program Memory Chip Operating Modes         | . 3-29 |
| 3-39 | Example Contents of Data Stream to be Loaded from Serial EEPROM . | . 3-31 |
| 3-40 | Reset and Interrupt Priority Structure                            | . 3-32 |
| 3-41 | Reset and Interrupt Vector Map                                    | . 3-33 |
| 4-1  | Interrupt Programming                                             | 4-5    |
| 4-2  | Interrupt Vectors and Addresses                                   |        |
| 5-1  | Truth Table                                                       |        |
| 5-2  | IFREN Truth Table                                                 | 5-6    |
| 5-3  | Internal Flash Timing Variables                                   | 5-6    |
| 5-4  | Program Flash Main Block Organization                             | 5-8    |
| 5-5  | DATA Flash Main Block Organization                                | 5-9    |
| 5-6  | Boot Flash Main Block Organization                                | . 5-10 |
| 5-7  | IFREN Bit Effect                                                  | . 5-16 |
| 6-1  | Programming WSP[3:0] and WSX[3:0] Bits for Wait States            | 6-5    |
| 6-2  | Port A Operation with DRV Bit = 0                                 | 6-8    |



| 6-3  | Port A Operation with DRV Bit = 1                            | 6-8   |
|------|--------------------------------------------------------------|-------|
| 7-1  | GPIO Interrupt Assert Functionality                          | 7-8   |
| 7-2  | GPIO Registers with Their Reset Values                       | 7-8   |
| 7-3  | GPIO Pull-Up Enable Functionality                            | 7-9   |
| 7-4  | GPIO Data Transfers between GPIO pin and IPBus               | 7-10  |
| 7-5  | GPIO Assignments                                             |       |
| 8-1  | Time Segment Syntax                                          | 8-21  |
| 8-3  | MSCAN Time Segment Settings when CLKSRC = 1 (IPBus Clock)    | 8-22  |
| 8-2  | MSCAN Time Segment Settings When CLKSRC=0 (EXTAL_CLK)        | 8-22  |
| 8-4  | Synchronization Jump Width                                   | 8-27  |
| 8-5  | Examples of Baud Rate Prescaler                              | 8-27  |
| 8-6  | Time Segment 2 Values                                        | 8-29  |
| 8-7  | Time Segment 1 Values                                        | 8-29  |
| 8-8  | Identifier Acceptance Mode Settings                          | 8-37  |
| 8-9  | Identifier Acceptance Hit Indication                         | 8-37  |
| 8-10 | Message Buffer Organization for Peripheral Address Locations | 8-41  |
| 8-11 | Data Length Codes                                            | 8-46  |
| 8-12 | MSCAN vs. CPU Operating Modes                                | 8-48  |
| 8-13 | MSCAN Interrupt Sources                                      | 8-55  |
| 9-1  | ADC Input Conversion for Sample Bits                         | 9-16  |
| 10-1 | Switch Matrix for Inputs to the TImer                        | 10-9  |
| 11-1 | PWM Value and Underflow Conditions                           | 11-9  |
| 11-2 | Correction Method Selection                                  | 11-16 |
| 11-3 | Top/Bottom Manual Correction                                 | 11-17 |
| 11-4 | Top/Bottom Current-Sense Correction                          | 11-19 |
| 11-5 | Fault Mapping                                                | 11-30 |
| 11-6 | PWM Reload Frequency                                         | 11-34 |
| 11-7 | PWM Prescaler                                                | 11-35 |
| 11-8 | Software Output Control                                      | 11-39 |
| 12-1 | Example 8-bit Data Frame Formats                             | 12-6  |
| 12-2 | Example 9-bit Data Frame Format                              | 12-6  |
| 12-3 | Example Baud Rates (Module Clock = 40MHz)                    | 12-7  |
| 12-4 | Start Bit Verification                                       | 12-13 |
| 12-5 | Data Bit Recovery                                            | 12-13 |
| 12-6 | Stop Bit Recovery                                            | 12-14 |
| 12-7 | Loop Functions                                               | 12-23 |
| 12-8 | SCI Interrupt Sources                                        | 12-30 |
| 13-1 | SPI IO Configuration                                         | 13-6  |

| 13-2  | SPI Input Signals                                        | 13-6  |
|-------|----------------------------------------------------------|-------|
| 13-3  | SPI Output Signals                                       | 13-7  |
| 13-4  | External I/O Signals                                     | 13-7  |
| 13-5  | SPI Interrupts                                           | 13-20 |
| 13-6  | SPI Module Address Map                                   | 13-22 |
| 13-7  | SPI Master Baud Rate Selection                           | 13-25 |
| 13-8  | DS3-DS0-Transmission Data Size                           | 13-27 |
| 14-1  | Capture Register Operation                               | 14-16 |
| 15-1  | External Clock Operation Timing Requirements             | 15-5  |
| 15-2  | On-chip Clock States                                     |       |
| 16-1  | Memory Map Controls                                      |       |
| 16-2  | MAC Unit Outputs With Saturation Mode Enabled (SA = 1)   | 16-17 |
| 17-1  | JTAG/OnCE Pin Descriptions                               | 17-6  |
| 17-2  | Register Select Encoding                                 |       |
| 17-3  | EX Bit Definition                                        | 17-15 |
| 17-4  | GO Bit Definition                                        | 17-15 |
| 17-5  | R/W Bit Definition                                       | 17-16 |
| 17-6  | Breakpoint Configuration Bits Encoding—Two Breakpoints   | 17-17 |
| 17-7  | Event Modifier Selection                                 | 17-20 |
| 17-8  | BS[1:0] Bit Definition                                   | 17-21 |
| 17-9  | Breakpoint Programming with the BS[1:0] and BE[1:0] Bits | 17-22 |
| 17-10 | BE[1:0] Bit Definition                                   | 17-23 |
| 17-11 | DSP Core Status Bit Description                          | 17-25 |
| 18-1  | JTAG Pin Descriptions                                    |       |
| 18-2  | JTAGIR Encodings                                         | 18-7  |
| 18-3  | JTAG ID Codes                                            | 18-12 |
| 18-4  | Device ID Register Bit Assignment                        | 18-12 |
| 18-5  | BSR Contents for DSP56F801/803/805/807                   |       |

# **Chapter 1 DSP56F801/803/805/807 Overview**

## 1.1 Introduction

Differing in size of memories and choice of peripherals, these multi-functional chips offer exceptional application control using a Motorola-patented synchronization of the pulse width modulator and analog-to-digital converter. The core provides *more processing power than any other control chip while saving design space and money*. The DSP56F801, DSP56F803, DSP56F805, and DSP56F807 are members of the DSP56800 core-based family of digital signal processors (DSPs). Combined on a single chip are the processing power of a DSP and the functionality of a micro controller and a flexible set of peripherals. The chip design creates an extremely cost-effective and compact solution for a number of uses. The family of chips provide control for such applications as:

- AC induction motors (industrial and appliance--washing machines, HVAC, fans, vacuums, and motor drives
- Brush DC motors—car window lifters and electric antennas, toys, cordless tools
- Brushless DC motors (automotive and appliance)—PC fans, ceiling fans, blowers, washing machines, electric power steering systems
- Switched and variable reluctance motors—washing machines, electric power steering, dynamic body control, refrigerator compressors, HVAC, fans, vacuums

and for the power control of:

- General converter/inverter applications
- Uninterruptable power systems—in-line, line interactive, and standby
- Inverter output stages—push-pull, half-bridge, and full bridge

*Each* of the four chips may be designed, at the minimum, into the following applications:

- Automotive control
- Power line modem
- Uninterruptable power supplies
- Telephony system implementation
- Noise cancellation applications
- Home security
- Temperature regulation
- HVAC applications
- Remote monitoring and control
- Digital telephone answering machine

- Fuel management systems
- Voice enabled appliances
- Cable test equipment
- Electric energy meter with embedded power line modem
- Underwater acoustics
- Glass breakage detection and security systems
- Traffic light control
- Identification tag readers

In addition to the above *general applications* of each chip, the following are unique to a specific chip:

#### **DSP56F801** Unique applications include:

- Pumps
- Industrial fans
- Exercise equipment
- Smart appliances
- Compressors
- Noise cancellation
- HVAC
- Remote monitoring
- Tachometers
- Cable test equipment
- General purpose devices

## **DSP56F803** Unique applications include:

- Steppers and encoders
- Engine management
- HVAC
- UPS
- Home security
- Compressors
- ID tag readers



- Automotive control
- Temperature control
- Compressors
- General purpose devices

#### **DSP56F805** Unique applications include:

- Regenerative drives
- Glass breakage detection
- Critical reliability drives
- Cable test equipment
- Remote monitoring
- Automotive control
- ID tag readers
- Winder and pullers
- General purpose devices

#### **DSP56F807** Unique applications include:

- Conveyors
- UPS
- Servo drives
- Fuel management systems
- Underwater acoustics
- Industrial frequency inverters
- Noise cancellation
- Lifts, elevators and cranes
- General purpose devices

# 1.2 DSP56800 Family Description

The DSP56800 core is based on a Harvard architecture consisting of three execution units operating in parallel. The MCU-style programming model and optimized instruction set allow straightforward generation of efficient, compact DSP and control code. The instruction set is highly efficient for C-compilers, enabling rapid development of optimized control applications.

The DSP56F/803/805/807 chips support program execution from either internal or external memories, providing two-external dedicated interrupt lines and up to 32 general-purpose input/output (GPIO) lines. The DSP controller includes program flash and data flash, each programmable through the joint test action group (JTAG) port, with program RAM and data RAM. With the exception of the DSP56F801, the controller also supports program execution for external memory. The DSP56800 core is capable of accessing two data operands from the on-chip data RAM per instruction cycle.

A boot flash is incorporated for easy customer-inclusion of field-programmable software routines and can be used to program the main program and data flash memory areas. Both program and flash memories can be both bulk and page erased; however, while erasure is being performed on the main program and /or data flash memories, the boot flash should not be erased. All flash memories can be erased at once, if executing from a programmable RAM.

A key application-specific feature of the device is the inclusion of pulse width modulator (PWM) modules. These modules each incorporate three complementary, individually programmable PWM signal outputs. To enhance motor control functionality, each module, except the DSP56F801, is also capable of supporting six independent PWM functions, for a total of 12 PWM outputs. Complementary operation permits programmable dead-time insertion, distortion correction through current sensing by software, and separate top and bottom output polarity control. The up-counter value is programmable to support a continuously variable PWM frequency. Both edge- and center-aligned synchronous pulse width-control, full zero percent to 100 percent modulation, are supported. The device is capable of controlling most motor types: AC induction motors (ACIM), both brushless (BLDC) and brush DC motors (BDC), switched (SRM) and variable reluctance motors (VRM), and stepper motors.

Fault protection and cycle-by-cycle current limiting are incorporated in PWMs with sufficient output drive capability to directly drive standard opto-isolators. A *smoke-inhibit* write-once protection feature for key parameters is also included. A patented PWM waveform distortion correction circuit is provided as well. Each PWM is double-buffered and includes interrupt controls permitting integral reload rates programmable from one to 16. The PWM modules provide a reference output to synchronize the analog-to-digital converters.

There are a couple of feature parts incorporated in the DSP56F801/803/805/807, too. Included are several four-input multiplexed 12-bit analog-to-digital converters (ADC) and quadrature decoders. Each is capable of capturing transitions on the two-phase inputs, permitting generation of a number proportional to actual position. Speed computation capabilities accommodate both fast and slow moving shafts. The integrated watchdog timer in the quadrature decoder can be programmed with a time-out value to alarm when no shaft motion is detected. Each input is filtered ensuring only true transitions are



recorded. If any quadrature decoder is not required, it can be programmed to provide a quad timer alternate function using four 16-bit independent timers. The DSP controller also provides a full set of standard programmable peripherals, including:

- Serial communications interfaces (SCI)
- Serial peripheral interface (SPI)
- Additional quad timers

Any of these interfaces can be used as GPIOs if that function is not required. A controller area network interface, CAN version 2.0 A/B-compliant, an internal interrupt controller and dedicated GPIO, are also included on some of the parts.

# 1.3 Manual Organization

This manual is arranged in the following sections:

- Chapter 1, DSP56F801/803/805/807 Overview—provides a brief overview of the DSP56F801, DSP56F803, DSP56F805, and DSP56F807. The chapter describes the structure of this document, and lists other documentation necessary to use these chips
- Chapter 2, Pin Descriptions—provides a description of the pins on the DSP56F801/803/805/807 chips and how the pins are grouped into the various interfaces
- Chapter 3, Memory and Operating Modes—describes the on-chip memory, structures, registers, and interfaces
- Chapter 4, Interrupt Controller (ITCN)—describes how the IPbus interrupt controller accepts interrupt requests from IPbus-based peripherals and presents them to the DSP56800 core
- Chapter 5, Flash Memory Interface—describes the program flash, data flash, and boot flash features and registers
- Chapter 6, External Memory Interface—describes the external memory interface available on the DSP56F803, DSP56F805, and DSP56F807
- Chapter 7, General Purpose Input/Output (GPIO)—describes how the GPIO shares package pins with other peripherals on the chip
- Chapter 8, Motorola Scalable Controller Area Network (MSCAN)—describes the capabilities of CAN as a communication controller
- Chapter 9, Analog-to-Digital Converter (ADC)—describes features, functions and registers of the analog-to-digital converter

- Chapter 10, Quadrature Decoder—describes the features and registers of the quadrature decoder
- Chapter 11, Pulse Width Modulator Module (PWM)—describes the function, configuration and registers of the PWM
- Chapter 12, Serial Communications Interface (SCI)—describes the serial communications interface (SCI), communicating with devices such as codecs, other DSPs, microprocessors, and peripherals to provide the primary data input path
- Chapter 13, Serial Peripheral Interface (SPI)—describes the serial peripheral interface (SPI), communicating with external devices, such as liquid crystal displays (LCDs) and micro controller units (MCUs)
- Chapter 14, Quad Timer Module—describes the available internal quad timer devices, including features and registers
- Chapter 15, On-Chip Clock Synthesis (OCCS)—describes the internal oscillator, phase lock loop (PLL), and timer distribution chain for the DSP56F801/803/805/807
- Chapter 16, Reset, Low Voltage, Stop and Wait Operations—describes the on-chip watchdog timer and the real-time interrupt generator, and the modes of operation
- Chapter 17, OnCE Module—describes the specifics of the DSP56F801/803/805/807 on-chip emulation (OnCE<sup>TM</sup>) module, accessed through the joint test action group (JTAG) port
- Chapter 18, JTAG Port—describes the specifics of the DSP56F801/803/805/807 JTAG port
- Appendix A, Glossary—provides definitions of terms, acronyms and register names used in this manual
- **Appendix B, BSDL Listing**—provides a sample boundary scan description language (BSDL) listing for the DSP56F801/803/805/807
- Appendix C, Programmer's Sheets—provides a set of reference tables and programming sheets that are intended to simplify programming for the DSP56F801/803/805/807
- Appendix D, Packaging & Pinout Information—provides succinct package and pin-out information about each product



#### 1.4 Manual Conventions

The following conventions are used in this manual:

• Bits within registers are always listed from most significant bit (MSB) to least significant bit (LSB)

**Note:** Other manuals use the opposite convention, with bits listed from LSB to MSB.

- Bits within a register are indicated AA[n:0] when more than one bit is involved in a description. For purposes of description, the bits are presented as if they are contiguous within a register. However, this is not always the case. Refer to the programming model diagrams or to the programmer's sheets to see the exact location of bits within a register
- When a bit is described as *set*, its value is set to one. When a bit is described as *cleared*, its value is set to zero
- Pins or signals asserted as low, made active when pulled to ground, have an overbar above their name. For example, the  $\overline{SSO}$  pin is asserted low
- Hex values are indicated with a dollar sign (\$) preceding the hex value, as follows: \$FFFB is the X-memory address for the interrupt priority register (IPR)
- Code examples are displayed in a mono-spaced font, as shown in Example 1-1

# **Example 1-1. Sample Code Listing**

| BFSET #\$0007,X:PCC ; Configure: | line 1      |
|----------------------------------|-------------|
| ; MISOO, MOSIO, SCKO for SPI mas | ster line 2 |
| ; ~SSO as PC3 for GPIO           | line 3      |

- Pins or signals listed in code examples asserted as low have a tilde in front of their names. In the previous example, line three refers to the  $\overline{SSO}$  pin (shown as  $\sim SSO$ )
- The word *reset* is used in three different contexts in this manual.
  - 1) There is a *reset* pin. It is always written as  $\overline{\text{RESET}}$
  - 2) The processor state occurring when the  $\overline{RESET}$  pin is asserted is always written as *Reset*
  - 3) Power and COP reset

- The word *reset* referring to the *function* is written in lower case with a leading capital letter as grammar dictates. The word *pin* is a generic term for any pin on the chip
- The word *assert* means a high true (active high) signal is pulled high to V<sub>DD</sub> or a low true (active low) signal is pulled low to ground
- The word *deassert* means a high true signal is pulled low to ground or a low true signal is pulled high to V<sub>DD</sub> as shown in **Table 1-1**
- Shading in register drawings indicates a reserved bit--reading or writing to a given shaded bit is not permitted
- Throughout this manual, data memory locations are noted as X:\$0000 and program memory locations are noted as P:\$0000, where \$ represents a memory location in hex
- The PWM value registers are buffered. The value written does not take effect until the LDOK bit is set and the next PWM load cycle begins. Reading PWMVALx reads the value in a buffer and not necessarily the value the PWM generator is currently using

Table 1-1. Pin Conventions

| Signal/Symbol | Logic State | Signal State | Voltage             |
|---------------|-------------|--------------|---------------------|
| PIN           | True        | Asserted     | Ground <sup>1</sup> |
| PIN           | False       | Deasserted   | $V_{DD}^2$          |
| PIN           | True        | Asserted     | V <sub>DD</sub>     |
| PIN           | False       | Deasserted   | Ground              |

<sup>1.</sup> Ground is an acceptable low voltage level. See the appropriate data sheet for the range of acceptable low voltage levels (typically a TTL logic low).



<sup>2.</sup> V<sub>DD</sub> is an acceptable high voltage level. See the appropriate data sheet for the range of acceptable high voltage levels (typically a TTL logic high).

## 1.5 Architectural Overview

The DSP56F801/803/805/807 consists of the DSP56800 core program and data memory and peripherals useful for embedded control applications. Block diagrams for each chip describing the differences in available peripheral sets and memory shown in the following figures: Figure 1-1, Figure 1-2, Figure 1-3, and Figure 1-4.



Figure 1-1. DSP56F801 Functional Block Diagram



Figure 1-2. DSP56F803 Functional Block Diagram



Figure 1-3. DSP56F805 Functional Block Diagram



Figure 1-4. DSP56F807 Functional Block Diagram

**Table 1-2. Feature Matrix** 

| Feature                        | DSP56F801                                     | DSP56F803                          | DSP56F805                          | DSP56F807                          |
|--------------------------------|-----------------------------------------------|------------------------------------|------------------------------------|------------------------------------|
| Speed (MIPS)                   | 40                                            | 40                                 | 40                                 | 40                                 |
| Program Flash                  | 8188 X 16                                     | 32252 X 16                         | 32252 X 16                         | 61436 X 16                         |
| Data Flash                     | 2K X 16                                       | 4K X 16                            | 4K X 16                            | 8K X 16                            |
| Program RAM                    | 1K X 16                                       | 512 X 16                           | 512 X 16                           | 2K X 16                            |
| Data RAM                       | 1K X 16                                       | 2K X 16                            | 2K X 16                            | 4K X 16                            |
| Boot Flash                     | 2K X 16                                       | 2K X 16                            | 2K X 16                            | 2K X 16                            |
| Oscillator                     | Internal<br>Relaxation or<br>External Crystal | External Crystal                   | External Crystal                   | External Crystal                   |
| PLL                            | 1                                             | 1                                  | 1                                  | 1                                  |
| SCI                            | 1                                             | 1                                  | 2                                  | 2                                  |
| SPI                            | 1                                             | 1                                  | 1                                  | 1                                  |
| Watchdog                       | 1                                             | 1                                  | 1                                  | 1                                  |
| General Purpose<br>Timer (MAX) | 2 Quad Timers                                 | 4 Quad Timers                      | 4 Quad Timers                      | 4 Quad Timers                      |
| Dedicated GPIO                 | 0                                             | 0                                  | 14                                 | 14                                 |
| Muxed GPIO                     | 11                                            | 16                                 | 18                                 | 18                                 |
| JTAG/OnCE                      | 1                                             | 1                                  | 1                                  | 1                                  |
| Interrupt Controller           | 1                                             | 1                                  | 1                                  | 1                                  |
| PWM (6 Channel)                | 1                                             | 1                                  | 2                                  | 2                                  |
| CAN                            | 0                                             | 1                                  | 1                                  | 1                                  |
| ADC                            | 2, 4-input, 12-bit with analog mux            | 2, 4-input, 12-bit with analog mux | 2, 4-input, 12-bit with analog mux | 4, 4-input, 12-bit with analog mux |
| Quadrature Decoder             | 0                                             | 1                                  | 2                                  | 2                                  |
| Low-V Interrupt                | 1                                             | 1                                  | 1                                  | 1                                  |
| External Bus                   | 0                                             | 1                                  | 1                                  | 1                                  |
| Package                        | 48 LQFP                                       | 100 LQFP                           | 144 LQFP                           | 160 LQFP &<br>160 MBGA             |

# 1.6 DSP56800 Core Description

The DSP56800 core consists of functional units operating in parallel to increase throughput of the machine. The DSP56800 core consists of three execution units operating in parallel. These units allow as many as six operations during each instruction cycle. The MPU-style programming model and optimized instruction set allow straightforward generation of efficient, compact DSP and control code. The instruction set is also highly efficient for C-compilers. Major features of the DSP56800 core include the following:

- Efficient 16-bit DSP56800 family DSP engine with dual Harvard architecture
- As many as 40 million instructions per second (MIPS) at 80MHz core frequency
- Single-cycle 16- × 16-bit parallel Multiplier-Accumulator (MAC)
- Two 36-bit accumulators, including extension bits
- 16-bit bidirectional barrel shifter
- Parallel instruction set with unique DSP addressing modes
- Hardware DO and REP loops
- Three internal address buses and one external address bus available
- Four internal data buses and one external data bus available
- Instruction set supports both DSP and controller functions
- Controller style addressing modes and instructions for compact code
- Efficient C-compiler and local variable support
- Software subroutine and interrupt stack with depth limited only by memory
- JTAG/OnCE debug programming interface

#### 1.6.1 DSP56800 Core Differences

The DSP56800 core is used differently for the DSP56F801/803/805/807 from the way it was used in previous parts. Please note the following differences:

- Extensions for interrupt handling
- Bottom two bits of the BCR wait state fields are hard coded to zero
- Optional disable for stop and wait modes
- MODA and MODB inputs have been replaced with EXTBOOT
- Disabled op code fetches from data memory space
- Fetches from data flash occur from either CGDB or XAB2, only one at a time



- IPbus methodology used for most communication between the core and peripherals
- Single stage PLL with 8MHz clock requirement

## 1.6.2 DSP56800 Core Block Diagram

An overall block diagram of the DSP56800 core architecture is shown in **Figure 1-5.** The DSP56800 core is fed by an internal program and data memory, an external memory interface, and various peripherals suitable for embedded applications. The blocks of the DSP56800 core include the following:

- Data arithmetic logic unit (data ALU)
- Address generation unit (AGU)
- Program controller and hardware looping unit
- Bit manipulation unit
- OnCE port
- Interrupt controller
- External bus bridge
- Address buses
- Data buses



Figure 1-5. DSP56800 Core Block Diagram

The program controller, AGU and data ALU each contain a discrete register set and control logic, so each can operate independently and in parallel with the others. Likewise, each functional unit interfaces with other units, with memory, and with memory-mapped peripherals over the core's internal address and data buses, as shown in **Figure 1-6.** 



Figure 1-6. DSP56800 Bus Block Diagram

It is possible in a single instruction cycle for the program controller to be fetching a first instruction, the AGU to generate two addresses for a second instruction, and the data ALU to perform a multiply in a third instruction. In a similar manner, the bit manipulation unit can perform an operation of the third instruction described above instead of the multiplication in the data ALU. The architecture is pipelined to take advantage of the parallel units and significantly decrease the execution time of each instruction.

# 1.6.3 Data Arithmetic Logic Unit (Data ALU)

The data arithmetic logic unit (data ALU) performs all of the arithmetic and logical operations on data operands. It contains:

- Three 16-bit input registers
- Two 32-bit accumulator registers
- Two 4-bit accumulator extension registers
- One parallel, single cycle, non-pipelined MAC unit
- An accumulator shifter
- One data limiter
- One MAC output limiter
- One 16-bit barrel shifter

The data ALU is capable of performing the following in one instruction cycle:

- Multiplication
- Multiply-accumulate with positive or negative accumulation
- Addition
- Subtraction
- Shifting
- Logical operations

Arithmetic operations are completed using two's-complement fractional or integer arithmetic. Support is also provided for unsigned and multi-precision arithmetic.

Data ALU source operands can be 16, 32, or 36 bits and can originate from input registers and/or accumulators. ALU results are stored in one of the accumulators. In addition, some arithmetic instructions store their 16-bit results in any of the three data ALU input registers or write directly to memory. Arithmetic operations and shifts have a 16-bit or 36-bit result, and logical operations are performed on 16-bit operands yielding 16-bit results. Data ALU registers can be read or written by the core global data bus (CGDB) as 16-bit operands, and the X zero register can also be written by the X data bus two (XDB2) with a 16-bit operand.



## 1.6.4 Address Generation Unit (AGU)

The address generation unit (AGU) performs all of the effective address calculations and address storage necessary to address data operands in memory. This unit operates in parallel with other chip resources to minimize address generation overhead. It contains two ALUs, allowing the generation of up to two 16-bit addresses every instruction cycle—one for either the XAB1 or PAB bus and one for the XAB2 bus. The ALU can directly address 65,536 locations on the XAB1 or XAB2 bus and 65,536 locations on the program address bus (PAB), for a total capability of 131,072 16-bit data words. Hooks are provided on the DSP56800 core to expand this address space. Its arithmetic unit can perform linear and modulo arithmetic.

## 1.6.5 Program Controller and Hardware Looping Unit

The program controller performs:

- Instruction prefetch
- Instruction decoding
- Hardware loop control
- Interrupt (exception) processing

Instruction execution is carried out in other core units, such as the data ALU or AGU. The program controller consists of a program counter (PC) unit, hardware looping control logic, interrupt control logic, and status and control registers.

Two interrupt control pins provide input to the program interrupt controller. The external interrupt request A ( $\overline{IRQA}$ ) pin and the external interrupt request B ( $\overline{IRQB}$ ) pin receive interrupt requests from external sources.

The RESET pin resets the DSP56F803/805/807. When it is asserted, it initializes the chip and places it in the Reset state. When the RESET pin is deasserted, the initial chip operating mode is latched into the operating mode register (OMR) based upon the value present on the EXTBOOT pin. The DSP56F801 is internally pulled low. Refer to Section 3.3.2 for additional details.

# 1.6.6 Bit Manipulation Unit

The bit manipulation unit performs bitfield manipulations on X-memory words, peripheral registers, and registers on the DSP56800 core. It is capable of testing, setting, clearing, or inverting any bits specified in a 16-bit mask. For branch-on-bitfield instructions, this unit tests bits on the upper or lower byte of a 16-bit word, that is, the mask tests a maximum of eight bits at a time.

Transfers between buses are accomplished in the bus unit. The bus unit is similar to a switch matrix, and can connect any two of the three data buses together without adding any pipeline delays. This is required for transferring a core register to a peripheral register, for example, because the core register is connected to the CGDB bus.

As a general rule, when reading any register less than 16 bits wide, unused bits are read as zero. Reserved and unused bits should always be written with a zero ensuring future compatibility.

#### 1.6.7 Address and Data Buses

Addresses are provided to the internal X-data memory on two unidirectional 16-bit buses—X address bus one (XAB1) and X address bus two (XAB2). Program memory addresses are provided on the unidirectional 19-bit program address bus (PAB). Note the XAB1 can provide addresses for accessing both internal and external memory, whereas the XAB2 can only provide addresses for accessing internal read-only memory. The external address bus (EAB) provides addresses for external memory.

Data movement on the DSP56F801/803/805/807 occurs over three bidirectional 16-bit buses—the CGDB, the program data bus (PDB), the PGDB, and also over one unidirectional 16-bit bus: the X data bus two (XDB2). When one memory access is performed, data transfer between the data ALU and the X data memory occurs over the CGDB. When two simultaneous memory reads are performed transfers occur over the CGDB and the XDB2. All other data transfers to core blocks occur over the CGDB, transferring all to and from peripherals over the PGDB. Instruction word fetches occur simultaneously over the PDB. The external data bus (EDB) provides bidirectional access to external data memory.

The bus structure supports:

- 1. General register-to-register
- 2. Register-to-memory
- 3. Memory-to-register transfers.

Each can transfer up to three 16-bit words in the same instruction cycle. Transfers between buses are accomplished in the bit manipulation unit. **Table 1-3** lists the address and data buses for the DSP56800 core.



| Bus  | Bus Name                   | Bus Width, Direction, and Use                                |  |
|------|----------------------------|--------------------------------------------------------------|--|
| XAB1 | X Address Bus 1            | 16-bit, unidirectional, internal and external memory address |  |
| XAB2 | X Address Bus 2            | 16-bit, unidirectional, internal memory address              |  |
| PAB  | Program Address Bus        | 16-bit, unidirectional, internal memory address              |  |
| EAB  | External Address Bus       | 16-bit, unidirectional, external memory address              |  |
| CGDB | Core Global Data Bus       | 16-bit, bidirectional, internal data movement                |  |
| PDB  | Program Data Bus           | 16-bit, bidirectional, instruction word fetches              |  |
| PGDB | Peripheral Global Data Bus | 16-bit, bidirectional, internal data movement                |  |
| XDB2 | X Data Bus 2               | 16-bit, unidirectional, internal data movement               |  |
| EDB  | External Data Bus          | 16-bit, bidirectional, external data movement                |  |

Table 1-3. DSP56F800 Address and Data Buses

**Note:** The DSP56F801 does not have external memory capabilities; therefore the external address and data buses are not relevant to this part.

# 1.6.8 On-Chip Emulation (OnCE) Module

The on-chip emulation (OnCE) module allows the user to interact in a debug environment with the DSP56F800 core and its peripherals. Its capabilities include examining registers, memory, or on-chip peripherals; setting breakpoints in memory; and stepping or tracing instructions. It provides simple, inexpensive, and speed independent access to the DSP56F800 core for sophisticated debugging and economical system development. The JTAG port allows access to the OnCE module and through the DSP56F801/803/805/807 to its target system, retaining debug control without sacrificing other user accessible on-chip resources. This technique eliminates the costly cabling and the access to processor pins required by traditional emulator systems. The OnCE interface is fully described in Chapter 17, OnCE Module.

# 1.6.9 On-Chip Clock Synthesis Block

The clock synthesis module generates the clocking for the DSP56F801/803/805/807. It generates clocks used by the DSP56800 core and DSP56F801/803/805/807 peripherals. It contains a PLL with the capacity to multiply up the frequency or can be bypassed. Additionally there is a prescaler/divider used to distribute clocks to peripherals and to lower power consumption on the DSP56F801/803/805/807. It also selects which clock, if any, is routed to the CLKO pin of the DSP56F803, DSP56F805, and DSP56F807. The DSP56F801 does not have a CLKO pin.

DSP56F801 allows oscillation flexibility between using the external crystal oscillator or an on-chip relaxation oscillator, thereby lowering the system cost and provides two additional GPIO lines (because the XTAL and EXTAL pins are not needed for the external crystal). The on-chip relaxation oscillator is only available on the DSP56F801.

#### 1.6.10 Oscillators

The DSP56F803, DSP56F805 and DSP56F807 are clocked either from an external crystal or external clock generator input. The DSP56F801 can be clocked from an on-chip relaxation oscillator, eliminating the need for the external crystal and lowering system cost. The DSP56F801 can also run from an external crystal or clock generator in the same manner as the DSP56F803, DSP56F805, and DSP56F807.

- Crystal oscillator uses an 8MHz crystal
- Optionally, it can use ceramic resonator in place of crystal
- Oscillator output can optionally be divided down by a programmable prescaler
- DSP56F801 has an on-chip relaxation oscillator

#### 1.6.11 PLL

- The PLL will generate an interrupt to instruct the DSP to gracefully shut down the system in the event reference clock is stopped
- The PLL will continue running for at least 100 instruction cycles if oscillator source is removed
- The PLL generates output frequencies up to 80MHz
- The PLL can be bypassed to use oscillator or prescalar outputs directly, either on-chip or external crystal oscillator can be used for DSP56F801
- Clock control

A clock gear shifter guarantees smooth transition from one clock source to the next during normal operation. Clock sources available for normal operation include:

- Crystal oscillator output
- Relaxation oscillator output, *only* DSP56F801
- PLL output
- Programmable prescalar output, which is a divided down version of the oscillator clock; legal divisors are one, two, four or eight



#### 1.6.12 Resets

- Integrated POR release occurs when V<sub>DD</sub> exceeds 1.8V
- Integrated low voltage detect interrupts the host processor when V<sub>DD</sub> drops below 2.2V in the core or 2.7V in the I/O

**Note:** Voltage levels are set to guarantee the host processor is still running at speed. There is nominally about 50mV of hysteresis present on each of the low voltage interrupt inputs.

## 1.6.13 Core Voltage Regulator

- Chip supply voltage = 3.3V
- Core voltage = 2.5V plus or minus 10 percent

## 1.6.14 IPbus Bridge

The IPbus bridge converts data memory and interrupt interfaces to IPbus-compliant interface for peripherals.

This IPbus bridge allows communication between the core and peripherals utilizing the CGDB for data and XAB for addresses. The IPbus bridge translates the four-phase clock bus protocol of the DSP56800 core to the single clock environment of the IPbus protocol used to communicate with the peripherals. All IPbus transfers are completed in one core clock cycle.

The DSP56800 only supports 16-bit word transfers on word boundaries.

The IPbus bridge also provides upper level address decoding and peripheral module enable generation.

**Note:** All peripherals on the DSP56F801/803/805/807 except the COP/watchdog timer run off the IPbus clock frequency. It is the chip operating frequency divided by two. The maximum frequency of operation is 80MHz, correlating to a 40MHz IPbus clock frequency.

# 1.7 Memory Modules

- Harvard architecture permits as many as three simultaneous accesses to program and data memory
- On-chip memory, depending on specific chip selected

#### — DSP56F801

- $-8K \times 16$ -bit words of program flash
- $1K \times 16$ -bit words of program RAM
- $1K \times 16$ -bit words of data RAM
- $-2K \times 16$ -bit words of data flash
- $-2K \times 16$ -bit words of boot flash

#### — DSP56F803

- $-32252 \times 16$ -bit words of program flash
- 512 × 16-bit words of program RAM
- $-2K \times 16$ -bit words of data RAM
- $-4K \times 16$ -bit words of data flash
- $-2K \times 16$ -bit words of boot flash

#### **— DSP56F805**

- $-32252 \times 16$ -bit words of program flash
- $512 \times 16$ -bit words of program RAM
- $-2K \times 16$ -bit words of data RAM
- $-4K \times 16$ -bit words of data flash
- $-2K \times 16$ -bit words of boot flash

#### — DSP56F807

- $-60K \times 16$ -bit words of program flash
- $-2K \times 16$ -bit words of program RAM
- $-4K \times 16$ -bit words of data RAM
- $-8K \times 16$ -bit words of data flash
- $-2K \times 16$ -bit words of boot flash
- Off-chip memory expansion capabilities (DSP56F803, DSP56F805, and DSP56F807 only)
  - As much as  $64K \times 16$  data memory
  - As much as  $64K \times 16$  program memory
  - External memory expansion port programmable for zero, four, eight, or 12 wait states

## 1.7.1 Program Flash

- Single port memory compatible with the pipelined program bus structure
- Split-gate cell, NOR type structure
- Single cycle reads at 40MHz
- Intelligent word programming feature
- Memory is organized into a two row information block (= 128 bytes) and main memory block
- Pages are 512 bytes long
- Intelligent page erase and mass erase modes
- Can be programmed and erased under software control
- Optional interrupt on completion of intelligent program and erase functions

## 1.7.2 Program RAM

- Single port RAM is compatible with the pipelined program bus structure
- Single cycle reads at 40MHz

#### 1.7.3 Data Flash

- Single port memory compatible with the pipelined data bus structure
- Muxing provided so this memory can be read from PAB, XAB1 or XAB2 databases
- Split-gate cell, NOR type structure
- Single cycle reads at 40MHz across the automotive temperature range
- Intelligent word programming feature
- Intelligent page erase and mass erase modes
- Can be programmed under software control in the user's system

#### 1.7.4 Data RAM

- Single read, dual read or single write memory compatible with the pipelined data bus structure
- Single cycle reads/writes at 40MHz

# 1.8 DSP56F801 Peripheral Blocks

The DSP56F801 provides the following peripheral blocks:

- Pulse width modulator module (PWMA) with 6 PWM outputs, one fault inputs, fault tolerant design with deadtime insertion, supports both center- and edge-aligned modes
- 12-bit, analog-to-digital convertors (ADCs), are support by two simultaneous conversions with two four-pin multiplexed inputs, ADC and PWM modules are synchronized
- General purpose quad timer D with three-pins, or three additional GPIO lines
- Serial communication interface (SCI0) with two pins, or two additional GPIO lines
- Serial peripheral interface (SPI) with configurable four pin port, or four additional GPIO lines
- Computer operating properly (COP) watchdog timer
- One dedicated external interrupt pins
- Eleven multiplexed GPIO pins
- External reset pin for hardware reset
- JTAG/OnCE
- Software-programmable, phase lock loop-based frequency synthesizer for the DSP core clock
- Oscillation flexibility between external crystal oscillator or on-chip relaxation oscillator for lower system cost and two additional GPIO lines

# 1.9 DSP56F803 Peripheral Blocks

The DSP56F803 provides the following peripheral blocks:

- Pulse width modulator module (PWMA) with six PWM outputs, three current sense inputs, and three fault inputs, fault tolerant design with deadtime insertion, supports both center- and edge- aligned modes
- Twelve bit, analog-to-digital convertors (ADCs), supporting two simultaneous conversions with two four-pin multiplexed inputs, ADC and PWM modules are synchronized
- Quadrature decoder (Quad Dec0) with four inputs, or additional quad timer A
- General purpose quad timer C with two pins
- CAN 2.0 A/B module with two-pin ports for transmit and receive
- Serial communication interface (SCI0) with two pins, or two additional GPIO lines
- Serial peripheral interface (SPI) with configurable four-pin port, or four additional GPIO lines



- Computer operating properly (COP) watchdog timer
- Two dedicated external interrupt pins
- Sixteen multiplexed GPIO pins
- External reset pin for hardware reset
- JTAG/OnCE
- Software-programmable, phase lock loop-based frequency synthesizer for the DSP core clock

# 1.10 DSP56F805 Peripheral Blocks

The DSP56F805 provides the following peripheral blocks:

- Two pulse width modulator modules (PWMA & PWMB), each with six PWM outputs, three current sense inputs, and four fault inputs, fault tolerant design with deadtime insertion, supports both center- and edge- aligned modes
- Twelve bit, analog-to-digital convertors (ADCs), supporting two simultaneous conversions with dual four-pin multiplexed inputs, ADC and PWM modules are synchronized
- Two quadrature decoders (Quad Dec0 & Quad Dec1), each with four inputs, or two additional quad timers A & B
- Two dedicated general purpose quad timers totalling six pins: timer C with two pins and timer D with four pins
- CAN 2.0 A/B module with two-pin ports used to transmit and receive
- Two serial communication interfaces (SCI0 & SCI1), each with two pins, or four additional GPIO lines
- Serial peripheral interface (SPI), with configurable four-pin port, or four additional GPIO lines
- Computer operating properly (COP) watchdog timer
- Two dedicated external interrupt pins
- Fourteen dedicated GPIO pins, 18 multiplexed GPIO pins
- External reset pin for hardware reset
- JTAG/OnCE
- Software-programmable, phase lock loop-based frequency synthesizer for the DSP core clock

# 1.11 DSP56F807 Peripheral Blocks

The DSP56F807 provides the following peripheral blocks:

- Two pulse width modulator modules (PWMA & PWMB), each with six PWM outputs, three current sense inputs endeavour fault inputs, fault tolerant design with deadtime insertion, supports both center- and edge- aligned modes
- Four 12-bit, analog-to-digital convertors (ADCs), supporting four simultaneous conversions with quad four-pin multiplexed inputs, ADC and PWM modules are synchronized
- Two quadrature decoders (Quad Dec0 & Quad Dec1), each with four inputs, or two additional quad timers A & B
- Two dedicated general purpose quad timers totalling six pins: timer C with two pins and timer D with four pins
- CAN 2.0 A/B module with two-pin ports for transmit and receive
- Two serial communication interfaces (SCI0 & SCI1) each with two pins, or four additional GPIO lines
- Serial peripheral interface (SPI) with configurable four-pin port, or four additional GPIO lines
- Computer operating properly (COP) watchdog timer
- Two dedicated external interrupt pins
- Fourteen dedicated GPIO pins, 18 multiplexed GPIO pins
- External reset pin for hardware reset
- JTAG/OnCE
- Software-programmable, phase lock loop-based frequency synthesizer for the DSP core clock

# 1.12 Peripheral Descriptions

The IPbus bridge converts data memory and interrupt interfaces to the IPbus-compliant interface for peripherals. This IPbus bridge allows for communication between the core and peripherals utilizing the CGDB for data and XAB for addresses.

Peripherals run off the IPbus clock at 40MHz. The IPbus clock frequency is half of the oscillator frequency. Interrupt Priority Register (IPR) and BCR run at 80MHz while the COP/watchdog timer runs at 40MHz.

# 1.12.1 External Memory Interface

The DSP56F803, DSP56F805, and DSP56F807 provide an external memory interface. This port provides a total of 36 pins—16 pins for an external address bus, 16 pins for an external data bus, and four pins for bus control.



## 1.12.2 General Purpose Input/Output Port (GPIO)

This port is configured so it is possible to generate interrupts when a transition is detected on any of its lower eight pins.

#### • DSP56F801

— 11 shared GPIO, multiplexed with other peripherals

#### DSP56F803

— 16 shared GPIO, multiplexed with other peripherals

#### DSP56F805

- 14 dedicated GPIO pins
- 18 shared GPIO, multiplexed with other peripherals

#### DSP56F807

- 14 dedicated GPIO pins
- 18 shared GPIO, multiplexed with other peripherals
- Each bit may be individually configured as an input or output
- Selectable enable for pull-up resistors
- Each bit can be configured as an interrupt input

# 1.12.3 Serial Peripheral Interface (SPI)

The serial peripheral interface (SPI) is an independent serial communications subsystem allowing the DSP56F801/803/805/807 to communicate synchronously with peripheral devices such as LCD display drivers, A/D subsystems, and MCU microprocessors. The SPI is also capable of interprocessor communication in a multiple master system. The SPI system can be configured as either a master or a slave device with high data rates. The SPI works in a demand-driven mode. In master mode, a transfer is initiated when data is written to the SPI data register. A transfer is initiated by the reception of a clock signal in the slave mode.

- Each DSP56F801/803/805/807 has one SPI
- Full-duplex synchronous operation via four-wire interface
- Configurable for either master or slave operation
- Multiple slaves may be enabled via GPIO pins
- Double-buffered operation with separate transmit and receive registers

## 1.12.4 COP/Watchdog Timer & Modes of Operation Module

The computer operating properly (COP) module monitors processor activity and provides an automatic reset signal if a failure occurs. (Please reference Chapter 16.)

- 12-bit counter to provide 4096 different time-out periods
- COP timebase is the CPU clock divided by 16384
- At 80MHz, minimum time-out period is 205µs, maximum is 839ms, with a resolution of 205µs

#### 1.12.5 JTAG/OnCE Port

The JTAG/OnCE port allows insertion of the DSP56F801/803/805/807 into a target system while retaining debug control. The JTAG port provides board-level testing capability for scan-based emulation compatible with the IEEE 1149.1a-1993 IEEE Standard Test Access Port and Boundary Scan Architecture specification defined by the JTAG. Five dedicated pins interface to a TAP containing a 16-state controller.

The OnCE module allows the user to interact in a debug environment with the DSP56800 core and its peripherals nonintrusively. Its capabilities include:

- Examining registers, memory, or on-chip peripherals
- Setting breakpoints in memory
- Stepping or tracing instructions

It provides simple, inexpensive, and speed-independent access to the DSP56800 core for sophisticated debugging and economical system development. The JTAG/OnCE port provides access to the OnCE module. Through the DSP56F801/803/805/807 to its target system, it retains debug control without sacrificing other user accessible on-chip resources.

#### 1.12.6 Quadrature Decoder

- DSP56F801
  - No quadrature decoder
- DSP56F803
  - One quadrature decoder, or timer A with four pins
- DSP56F805 & DSP56F807
  - Two quadrature decoders, or timer A and B each with four pins



### Each quadrature decoder:

- Integrates the two-phase output of the encoder to extract position
- INDEX input to reset the integration and/or integrate revolutions
- Accounts for direction of rotation in position and revolution integrals
- Includes an instant access to the general purpose timer for capturing all four transitions on the two-phase input, offering higher resolution input for slow moving shafts
- Optionally can be used as a single phase pulse accumulator
- Integral watchdog timer alarms the core when no shaft motion is detected
- Filtered inputs ensuring only true transitions are recorded

#### 1.12.7 Quad Timer Module

#### DSP56F801

— Timer D with three pins

#### • DSP56F803

- Timer C with two pins
- Timer D with four pins
- Optional timer A with four pins muxed to quadrature decoder zero

#### DSP56F805 & DSP56F807

- Timer C with two pins
- Timer D with four pins
- Optional timer A with four pins muxed to quadrature decoder zero
- Optional timer B with four pins muxed to quadrature decoder one

#### Each quad timers feature:

- Four channels, independently programmable as input capture or output compare
- Each channel has its own timebase
- Each of four channels can use any of four timer inputs
- Rising edge, falling edge, or any edge input capture trigger
- Set, clear, or toggle output capture action
- Pulse width modulator (PWM) signal generation
- Programmable clock sources and frequencies, including external clock
- External synchronization input

## 1.12.8 Pulse Width Modulator (PWM) Module

#### DSP56F801

- One pulse width modulator (PWMA)
  - Zero current sense pins
  - One fault pin

#### • DSP56F803

- One pulse width modulator (PWMA)
  - Three current sense pins each
  - Three fault pins each

#### DSP56F805 & DSP56F807

- Two pulse width modulator (PWMA & PWMB)
  - Three current sense pins
  - Four fault pins

Pulse width modulator module (PWM) specifically designed for motor control.

- Six independent outputs or three complementary pairs of outputs
- Center-aligned or edge-aligned pulses
- 15-bit counters with programmable resolutions down to 25ns
- Automatic dead time insertion for complementary outputs, including data toggling based on motor phase current polarity
- Half-cycle or multi-cycle PWM updates
- Buffered registers with interlock bit to prevent erroneous PWM loads
- Programmable outputs with 16mA sink and 10mA source current at  $V_{DD} = 3.3V$
- Four programmable fault inputs to individually disable PWM channels
- Input pins to control the reset state of the PWM outputs

# 1.12.9 Analog-to-Digital Conversion (ADC)

#### DSP56F801 & DSP56F803 & DSP56F805

- Dual analog-to-digital converter (ADC) modules—four inputs on each
- Eight total analog inputs

#### DSP56F807

- Two dual analog-to-digital converter (ADC) modules—four inputs on each
- 16 total analog inputs
- 12-bit range
- Monotonic over entire range with no missing codes
- First channel on each DSP56F801/803/805/807 ADC can be swapped with the alternate ADC
- Can perform two simultaneous analog-to-digital conversions
- Conversion time = 1.25µs
- Contains programmable zero offset register
- Generates interrupt on completion of conversion
- Optional conversion interrupt is asserted when the analog voltage level exceeds, or falls below, the value contained in the zero offset register
- Output is in two complement or unsigned formats

## 1.12.10 ADC & PWM Synchronization Feature

- Implemented with an instantiation of the general purpose timer
- Synchronizes the analog-to-digital converter (ADC) modules to the PWM module
- Additional outputs to synchronize external events to the pulse width modulator (PWM) module

# 1.12.11 Serial Communications Interface (SCI)

- DSP56F801 & DSP56F803
  - One serial communication interface (SCI0)
- DSP56F805 & DSP56F807
  - Two serial communication interfaces (SCI0 & SCI1)
- Asynchronous operation
- Baud rate generation
- IR interface support

# 1.12.12 Motorola Scannable Controller Area Network (MSCAN) Module

- DSP56F801
  - No CAN module available
- DSP56F803 & DSP56F805 & DSP56F807
  - One CAN module available
- Module board Motorola scalable CAN\_12 implementation of Bosch CAN 2.0B protocol
- Double-buffered receiver and triple-buffered transmitter
- Local priority concept for transmit buffers
- Two programmable  $4- \times 8$ -bit ID filters with mask
- Programmable wake-up
- Low power sleep mode
- Programmable bit rate up to 1Mbit per second

## 1.12.13 Peripheral Interrupts

The peripherals on the DSP56F801/803/805/807 use the interrupt channels found on the DSP56800 core. Each peripheral has its own interrupt vector, often more than one interrupt vector for each peripheral, with the capacity to selectively enable or disable via the IPR found on the DSP56800 core. **Chapter 4, Interrupt Controller (ITCN)** provides more details on interrupt vectors.

# 1.13 DSP56800 Programming Model

The programming model for the registers in the DSP56800 core is shown in **Figure 1-7.** 





Figure 1-7. Register Programming Model for the DSP56800

# Chapter 2 Pin Descriptions

## 2.1 Introduction

Chapter Two details the input, output signals and functions of the DSP56F800 core-based family of digital signal processors. Depending on the device, its pins allow clock signals, locking, address interrupt signals, analog-to-digital signals, and more. Each is detailed in this chapter.

The input and output signals of the DSP56F801/803/805/807 are organized into functional groups explained in **Table 2-1.** Those groups are referenced in the tables and figures throughout the chapter. **Table 2-2** through **Table 2-18** describe the signal or signals present on a pin.

**Table 2-1. Functional Group Pin Allocations** 

| Functional Group                                                  | Number<br>of Pins<br>801 | Number<br>of Pins<br>803 | Number<br>of Pins<br>805 | Number<br>of Pins<br>807 | Detailed<br>Description |
|-------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|--------------------------|-------------------------|
| Power (V <sub>DD,</sub> V <sub>DDA</sub> or V <sub>DD</sub> Core) | 5                        | 7                        | 9                        | 11                       | Table 2-2               |
| Ground (V <sub>SS</sub> or V <sub>SSA</sub> )                     | 5                        | 6                        | 8                        | 12                       | Table 2-3               |
| Supply Capacitors and VPP                                         | 2                        | 2                        | 3                        | 4                        | Table 2-4               |
| PLL and Clock                                                     | 2                        | 3                        | 3                        | 3                        | Table 2-5               |
| Address Bus <sup>1</sup>                                          | 0                        | 16                       | 16                       | 16                       | Table 2-6               |
| Data Bus                                                          | 0                        | 16                       | 16                       | 16                       | Table 2-7               |
| Bus Control                                                       | 0                        | 4                        | 4                        | 4                        | Table 2-8               |
| Interrupt and Program Control Signals                             | 2                        | 4                        | 5                        | 5                        | Table 2-9               |
| Dedicated Multi Purpose Input/Output                              | 0                        | 0                        | 14                       | 14                       | Table 2-10              |
| Pulse Width Modulator (PWM) Ports                                 | 7                        | 12                       | 26                       | 26                       | Table 2-11              |
| Serial Peripheral Interface (SPI) Port <sup>1</sup>               | 4                        | 4                        | 4                        | 4                        | Table 2-12              |
| Quadrature Decoder Ports <sup>2</sup>                             | 0                        | 4                        | 8                        | 8                        | Table 2-13              |
| Serial Communications Interface (SCI) Ports <sup>1</sup>          | 2                        | 2                        | 4                        | 4                        | Table 2-14              |
| CAN Ports                                                         | 0                        | 2                        | 2                        | 2                        | Table 2-15              |
| Analog-to-Digital Converter (ADC) Ports                           | 9                        | 9                        | 9                        | 18                       | Table 2-16              |
| Timer Module Ports                                                | 3                        | 2                        | 6                        | 6                        | Table 2-17              |
| JTAG/On-Chip Emulation (OnCE)                                     | 6                        | 6                        | 6                        | 6                        | Table 2-18              |

- 1. Alternately, GPIO pins
- 2. Alternately, quad timer pins



Figure 2-1. DSP56F801 Signals Identified by Functional Group



Figure 2-2. DSP56F803 Signals Identified by Functional Group



Figure 2-3. DSP56F805 Signals Identified by Functional Group



Figure 2-4. DSP56F807 Signals Identified by Functional Group

# 2.2 Power and Ground Signals

The following tables show power, ground, and bypass capacitor pinout data. Figures 2-5 through 2-8 show the physical layout of various grounds and voltage input signals associated with the input/output ring.

Table 2-2. Power Inputs

| 801<br>Pins | 803<br>Pins | 805<br>Pins | 807<br>Pins | Signal<br>Name   | Signal Description                                                                                                             |
|-------------|-------------|-------------|-------------|------------------|--------------------------------------------------------------------------------------------------------------------------------|
| 4           | 5           | 7           | 7           | V <sub>DD</sub>  | <b>Power</b> —These pins provide power to the internal structures of the chip, and should all be attached to V <sub>DD</sub> . |
| 1           | 2           | 2           | 4           | V <sub>DDA</sub> | Analog Power—These pins supply an analog power source.                                                                         |

#### Table 2-3. Grounds

| 801<br>Pins | 803<br>Pins | 805<br>Pins | 807<br>Pins | Signal<br>Name   | Signal Description                                                                                                                                                                                          |
|-------------|-------------|-------------|-------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4           | 5           | 7           | 9           | V <sub>SS</sub>  | <b>GND</b> —These pins provide grounding for the internal structures of the chip, and should all be attached to V <sub>SS</sub> .                                                                           |
| 1           | 1           | 1           | 3           | V <sub>SSA</sub> | Analog Ground—This pin supplies an analog ground.                                                                                                                                                           |
| 1           | 1           | 1           | 1           | TCS              | $ \begin{tabular}{ll} \textbf{TCS} — This pin is reserved for factory use and must be tied to $V_{SS}$ for normal use. In block diagrams, this pin is considered an additional $V_{SS}$. \\ \end{tabular} $ |

## Table 2-4. Supply Capacitors and VPP

| 801<br>Pins | 803<br>Pins | 805<br>Pins | 807<br>Pins | Signal<br>Name | Signal<br>Type | State<br>During<br>Reset | Signal Description                                                                                                                          |
|-------------|-------------|-------------|-------------|----------------|----------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 2           | 2           | 2           | 2           | VCAPC          | Supply         | Supply                   | VCAPC—Connect each pin to a 2.2μF bypass capacitor in order to bypass the core logic voltage regulator, required for proper chip operation. |
| N/A         | N/A         | 1           | 1           | VPP            | Input          | Input                    | VPP—This pin should be left unconnected as an open circuit for normal functionality.                                                        |



Figure 2-5. DSP56F801 Power and Ground Pins

#### **Notes:**

- VPP is not bonded out
- Core regulator is internally shorted to one of the VDD \_IO pins
- Flash, RAM and internal logic are powered from the core regulator output
- Internally, VDD\_CORE and VDD \_IO share common busses. All must be connected



Figure 2-6. DSP56F803 Power and Ground Pins

#### **Notes:**

- VPP is not bonded out
- Flash, RAM and internal logic are powered form the core regulator output
- VPP is not connected in the customer system
- Internally, VDD\_CORE and VDD\_IO share common busses. All VDD\_IO must be connected



Figure 2-7. DSP56F805 Power and Ground Pins

#### **Notes:**

- Flash, RAM and internal logic are powered from the core regulator output
- VPP is not connected in the customer system
- Internally, VDD\_CORE and VDD\_IO share common busses. All must be connected



Figure 2-8. DSP56F807 Power and Ground Pins

#### **Notes:**

- Flash, RAM and internal logic are powered from the core regulator output
- VPP is not connected in the customer system
- Internally, VDD\_CORE and VDD\_IO share common busses. All must be connected

# 2.3 Clock and Phase Lock Loop Signals

Table 2-5. PLL and Clock Signals

| 801<br>Pins | 803<br>Pins | 805<br>Pins | 807<br>Pins | Signal<br>Name               | Signal<br>Type   | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|-------------|-------------|-------------|------------------------------|------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| N/A         | 1           | 1           | 1           | EXTAL                        | Input            | Input                    | External Crystal Oscillator Input—This input can be connected to an 8MHz external crystal. If an 8MHz or less external clock source is used, EXTAL can be used as the input and XTAL must not be connected. For more information, please refer to Section 15.3.2.2.  The input clock can be selected to provide the clock directly to the DSP core. This input clock can also be selected as input clock for the on-chip PLL. |
| N/A         | 1           | 1           | 1           | XTAL                         | Output           | Chip-<br>driven          | Crystal Oscillator Output—This output connects the internal crystal oscillator output to an external crystal. If an external clock over 8MHz is used, XTAL must be used as the input and EXTAL connected to GND. For more information, please refer to Section 15.3.2.1.                                                                                                                                                      |
| N/A         | 1           | 1           | 1           | CLKO                         | Output           | Chip-<br>driven          | Clock Output—This pin outputs a buffered clock signal. By programming the CS[1:0] bits in the PLL control register (PCR1), select between either outputting of the signal applied to XTAL and a version of the DSP master clock at the output of the PLL. The clock frequency on this pin can also be disabled by programming the CS[1:0] bits in PCR1.                                                                       |
| 1           | N/A         | N/A         | N/A         | EXTAL                        | Input            | N/A                      | External Crystal Oscillator Input—This input should be connected to an 8MHz external crystal. If an 8MHz or less external clock source is used, EXTAL can be used as the input and XTAL must not be connected. For more information, please refer to Section 15.3.2.2.                                                                                                                                                        |
|             |             |             |             | GPIOB2<br>(Default<br>state) | Input/<br>Output | Input                    | Port B GPIO—This multiplexed pin is a GPIO pin and can be programmed as an input or output pin. This I/O can be utilized when using the on-chip relaxation oscillator so the EXTAL pin is not required.                                                                                                                                                                                                                       |

Table 2-5. PLL and Clock Signals (Continued)

| 801<br>Pins | 803<br>Pins | 805<br>Pins | 807<br>Pins | Signal<br>Name               | Signal<br>Type   | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                           |
|-------------|-------------|-------------|-------------|------------------------------|------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | N/A         | N/A         | N/A         | XTAL                         | Output           | N/A                      | Crystal Oscillator Output—This output connects the internal crystal oscillator output to an external crystal. If an external clock source over 8MHz is used, XTAL must used as the input and EXTAL connected to GND. For more information, please refer to Section 15.3.2.1. |
|             |             |             |             | GPIOB3<br>(Default<br>state) | Input/<br>Output | Input                    | Port B GPIO—This multiplexed GPIO pin can<br>be programmed as an input or output pin. This<br>I/O can be utilized when using the on-chip<br>relaxation oscillator so the XTAL pin is not<br>needed.                                                                          |

# 2.4 Address, Data, and Bus Control Signals

Table 2-6. Address Bus Signals

| 801<br>Pins | 803<br>Pins | 805<br>Pins | 807<br>Pins | Signal<br>Name    | Signal<br>Type   | State<br>During<br>Reset | Signal Description                                                                              |
|-------------|-------------|-------------|-------------|-------------------|------------------|--------------------------|-------------------------------------------------------------------------------------------------|
| N/A         | 6           | 6           | 6           | A0-A5             | Output           | Tri-<br>stated           | Address Bus—A0–A5 specify the address for external program or data memory accesses.             |
| N/A         | 2           | 2           | 2           | A6-A7             | Output           | Tri-<br>stated           | Address Bus—A6–A7 specify the address for external program or data memory accesses.             |
|             |             |             |             | GPIOE2-<br>GPIOE3 | Input/<br>Output | Input                    | <b>Port E GPIO</b> —These two GPIO pins can be individually programmed as input or output pins. |
|             |             |             |             |                   |                  |                          | After reset, the default state is address bus.                                                  |
| N/A         | 8           | 8           | 8           | A8-A15            | Output           | Tri-<br>stated           | Address Bus—A8–A15 specify the address for external program or data memory accesses.            |
|             |             |             |             | GPIOA0-<br>GPIOA7 | Input/<br>Output | Input                    | Port A GPIO—These eight GPIO pins can be individually programmed as input or output pins.       |
|             |             |             |             |                   |                  |                          | After reset, the default state is address bus.                                                  |

# Table 2-7. Data Bus Signals

| 801<br>Pins | 803<br>Pins | 805<br>Pins | 807<br>Pins | Signal<br>Name | Signal<br>Type   | State<br>During<br>Reset | Signal Description                                                                                                                              |
|-------------|-------------|-------------|-------------|----------------|------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| N/A         | 16          | 16          | 16          | D0-<br>D15     | Input/<br>Output | Tri-<br>stated           | <b>Data Bus</b> —D0–D15 specify the data for external program or data memory accesses. D0–D15 are tri-stated when the external bus is inactive. |

# Table 2-8. Bus Control Signals

| 801<br>Pins | 803<br>Pins | 805<br>Pins | 807<br>Pins | Signal<br>Name | Signal<br>Type | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                    |
|-------------|-------------|-------------|-------------|----------------|----------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| N/A         | 1           | 1           | 1           | PS             | Output         | Tri-<br>stated           | Program Memory Select—PS is asserted low for external program memory access.                                                                                                                                                                                                                                                                                                          |
| N/A         | 1           | 1           | 1           | DS             | Output         | Tri-<br>stated           | Data Memory Select—DS is asserted low for external data memory access.                                                                                                                                                                                                                                                                                                                |
| N/A         | 1           | 1           | 1           | WR             | Output         | Tri-<br>stated           | Write Enable—WR is asserted during external memory write cycles. When WR is asserted low, pins D0–D15 become outputs and the DSP puts data on the bus. When WR is deasserted high, the external data is latched inside the external device. When WR is asserted, it qualifies the A0–A15, PS, and DS pins. WR can be connected directly to the WE pin of a static RAM.                |
| N/A         | 1           | 1           | 1           | RD             | Output         | Tri-<br>stated           | Read Enable—RD is asserted during external memory read cycles. When RD is asserted low, pins D0–D15 become inputs and an external device is enabled onto the DSP data bus. When RD is deasserted high, the external data is latched inside the DSP. When RD is asserted, it qualifies the A0–A15, PS, and DS pins. RD can be connected directly to the OE pin of a static RAM or ROM. |

# 2.5 Interrupt and Program Control Signals

Table 2-9. Interrupt and Program Control Signals

| 801<br>Pins | 803<br>Pins | 805<br>Pins | 807<br>Pins | Signal<br>Name | Signal<br>Type | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|-------------|-------------|-------------|----------------|----------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | 1           | 1           | 1           | IRQA           | Input          | Input                    | External Interrupt Request A—The IRQA input is a synchronized external interrupt request indicating an external device is requesting service. It can be programmed to be level-sensitive or negative-edge-triggered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| N/A         | 1           | 1           | 1           | IRQB           | Input          | Input                    | External Interrupt Request B—The IRQB input is an external interrupt request indicating an external device is requesting service. It can be programmed to be level-sensitive or negative-edge-triggered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 1           | 1           | 1           | 1           | RESET          | Input          | Input                    | Reset—This input is a direct hardware reset on the processor. When RESET is asserted low, the DSP is initialized and placed in the reset state. A Schmitt trigger input is used for noise immunity. When the RESET pin is deasserted, the initial chip operating mode is latched from the EXTBOOT pin. The internal reset signal will be deasserted synchronous with the internal clocks after a fixed number of internal clocks.  To ensure complete hardware reset, RESET and TRST should be asserted together. The only exception occurs in a debugging environment when a hardware DSP reset is required and it is necessary not to reset the JTAG/OnCE module. In this case, assert RESET, but do not assert TRST. |
| N/A         | N/A         | 1           | 1           | RSTO           | Output         | Output                   | Reset Output—This output reflects the internal reset state of the chip.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| N/A         | 1           | 1           | 1           | EXTBOOT        | Input          | Input                    | <b>External Boot</b> —This input is tied to V <sub>DD</sub> to force device to boot from off-chip memory. Otherwise, it is tied to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

# 2.6 GPIO Signals

Table 2-10. Dedicated General Purpose Input/Output (GPIO) Signals

| 801<br>Pins | 803<br>Pins | 805<br>Pins | 807<br>Pins | Signal<br>Name    | Signal<br>Type   | State<br>During<br>Reset | Signal Description                                                                                                                                 |
|-------------|-------------|-------------|-------------|-------------------|------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| N/A         | N/A         | 8           | 8           | GPIOB0-<br>GPIOB7 | Input/<br>Output | Input                    | Port B GPIO—These eight dedicated GPIO pins can be individually programmed as input or output pins.  After reset, the default state is GPIO input. |
| N/A         | N/A         | 6           | 6           | GPIOD0-<br>GPIOD5 | Input/<br>Output | Input                    | Port D GPIO—These six dedicated GPIO pins can be individually programmed as input or output pins.  After reset, the default state is GPIO input.   |

# 2.7 Pulse Width Modulator (PWM) Signals

# Table 2-11. Pulse Width Modulator (PWMA and PWMB) Signals

| 801<br>Pins | 803<br>Pins | 805<br>Pins | 807<br>Pins | Signal Name | Signal<br>Type | State<br>During<br>Reset | Signal Description                                                                                                                       |
|-------------|-------------|-------------|-------------|-------------|----------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 6           | 6           | 6           | 6           | PWMA0-5     | Output         | Tri-<br>stated           | PWMA0-5—These are six PWMA output pins.                                                                                                  |
| N/A         | 3           | 3           | 3           | ISA0-2      | Input          | Input                    | ISA0–2—These three input current status pins are used for top/bottom pulse width correction in complementary channel operation for PWMA. |
| 1           | 1           | 1           | 1           | FAULTA0     | Input          | Input                    | FAULTA0—This fault input pin is used for disabling selected PWMA outputs in cases where fault conditions originate off-chip.             |
| N/A         | 2           | 2           | 2           | FAULTA1–2   | Input          | Input                    | FAULTA1-2—These two fault input pins are used for disabling selected PWMA outputs in cases where fault conditions originate off-chip.    |
| N/A         | N/A         | 1           | 1           | FAULTA3     | Input          | Input                    | FAULTA3—This fault input pin is used for disabling selected PWM outputs in cases where fault conditions originate off-chip.              |
| N/A         | N/A         | 6           | 6           | PWMB0-5     | Output         | Tri-<br>stated           | PWMB0-5—Six PWMB output pins.                                                                                                            |
| N/A         | N/A         | 3           | 3           | ISB0-2      | Input          | Input                    | ISB0-2—These three input current status pins are used for top/bottom pulse width correction in complementary channel operation for PWMB. |
| N/A         | N/A         | 4           | 4           | FAULTB0-3   | Input          | Input                    | FAULTB0-3—These four fault input pins are used for disabling selected PWMB outputs in cases where fault conditions originate off-chip.   |

# 2.8 Serial Peripheral Interface (SPI) Signals

Table 2-12. Serial Peripheral Interface (SPI) Signals

| 801<br>Pins | 803<br>Pins | 805<br>Pins | 807<br>Pins | Signal<br>Name                | Signal<br>Type   | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                               |
|-------------|-------------|-------------|-------------|-------------------------------|------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | 1           | 1           | 1           | MISO                          | Input/<br>Output | Input                    | SPI Master In/Slave Out (MISO)—This serial data pin is an input to a master device and an output from a slave device. The MISO line of a slave device is placed in the high-impedance state if the slave device is not selected.                 |
| 1           |             |             |             | GPIOE6<br>(GPIOB6<br>for 801) | Input/<br>Output | Input                    | Port E GPIO—This GPIO pin can be individually programmed as an input or output pin.  After reset, the default state is MISO.                                                                                                                     |
|             | 1           | 1           | 1           | MOSI                          | Input/<br>Output | Input                    | SPI Master Out/Slave In (MOSI)—This serial data pin is an output from a master device and an input to a slave device. The master device places data on the MOSI line a half-cycle before the clock edge the slave device uses to latch the data. |
| 1           |             |             |             | GPIOE5<br>(GPIOB5<br>for 801) | Input/<br>Output | Input                    | Port E GPIO—This GPIO pin can be individually programmed as an input or output pin.  After reset, the default state is MOSI.                                                                                                                     |
|             | 1           | 1           | 1           | SCLK                          | Input/<br>Output | Input                    | SPI Serial Clock—In the master mode, this pin serves as an output, clocking slaved listeners. In slave mode, this pin serves as the data clock input.                                                                                            |
| 1           |             |             |             | GPIOE4<br>(GPIOB4<br>for 801) | Input/<br>Output | Input                    | Port E GPIO—This GPIO pin can be individually programmed as an input or output pin.  After reset, the default state is SCLK.                                                                                                                     |
|             | 1           | 1           | 1           | SS                            | Input            | Input                    | SPI Slave Select—In the master mode, this pin is used to arbitrate multiple masters. In slave mode, this pin is used to select the slave.                                                                                                        |
| 1           |             |             |             | GPIOE7<br>(GPIOB7<br>for 801) | Input/<br>Output | Input                    | Port E GPIO—This GPIO pin can be individually programmed as input or output pin.  After reset, the default state is SS.                                                                                                                          |

# 2.9 Quadrature Decoder Signals

Table 2-13. Quadrature Decoder (Quad Dec0 and Quad Dec1) Signals

| 801<br>Pins | 803<br>Pins | 805<br>Pins | 807<br>Pins | Signal<br>Name | Signal<br>Type   | State<br>During<br>Reset | Signal Description                            |
|-------------|-------------|-------------|-------------|----------------|------------------|--------------------------|-----------------------------------------------|
| N/A         | 1           | 1           | 1           | PHASEA0        | Input            | Input                    | Phase A—quadrature decoder #0 PHASEA input    |
|             |             |             |             | TA0            | Input/<br>Output | Input                    | TA0—Timer A Channel 0                         |
| N/A         | 1           | 1           | 1           | PHASEB0        | Input            | Input                    | Phase B—quadrature decoder #0<br>PHASEB input |
|             |             |             |             | TA1            | Input/<br>Output | Input                    | TA1—Timer A Channel 1                         |
| N/A         | 1           | 1           | 1           | INDEX0         | Input            | Input                    | Index—quadrature decoder #0 INDEX input       |
|             |             |             |             | TA2            | Input/<br>Output | Input                    | TA2—Timer A Channel 2                         |
| N/A         | 1           | 1           | 1           | HOME0          | Input            | Input                    | Home—quadrature decoder #0 HOME input         |
|             |             |             |             | TA3            | Input/<br>Output | Input                    | TA3—Timer A Channel 3                         |
| N/A         | N/A         | 1           | 1           | PHASEA1        | Input            | Input                    | Phase A—quadrature decoder #1 PHASEA input    |
|             |             |             |             | ТВ0            | Input/<br>Output | Input                    | TB0—Timer B Channel 0                         |
| N/A         | N/A         | 1           | 1           | PHASEB1        | Input            | Input                    | Phase B—quadrature decoder #1 PHASEB input    |
|             |             |             |             | TB1            | Input/<br>Output | Input                    | TB1—Timer B Channel 1                         |
| N/A         | N/A         | 1           | 1           | INDEX1         | Input            | Input                    | Index—quadrature decoder #1 INDEX input       |
|             |             |             |             | TB2            | Input/<br>Output | Input                    | TB2—Timer B Channel 2                         |
| N/A         | N/A         | 1           | 1           | HOME1          | Input            | Input                    | Home—quadrature decoder #1 HOME input         |
|             |             |             |             | TB3            | Input/<br>Output | Input                    | TB3—Timer B Channel 3                         |

# 2.10 Serial Communications Interface (SCI) Signals

Table 2-14. Serial Communications Interface (SCI0 and SCI1) Signals

| 801<br>Pins | 803<br>Pins | 805<br>Pins | 807<br>Pins | Signal<br>Name                | Signal<br>Type   | State<br>During<br>Reset | Signal Description                                                                       |
|-------------|-------------|-------------|-------------|-------------------------------|------------------|--------------------------|------------------------------------------------------------------------------------------|
|             | 1           | 1           | 1           | TXD0                          | Output           | Input                    | Transmit Data—SCI0 transmit data output                                                  |
| 1           |             |             |             | GPIOE0<br>(GPIOB0<br>for 801) | Input/<br>Output | Input                    | <b>Port E GPIO</b> —This GPIO pin can be individually programmed as input or output pin. |
|             |             |             |             |                               |                  |                          | After reset, the default state is SCI output.                                            |
|             | 1           | 1           | 1           | RXD0                          | Input            | Input                    | Receive Data—SCI0 receive data input                                                     |
| 1           |             |             |             | GPIOE1<br>(GPIOB1<br>for 801) | Input/<br>Output | Input                    | <b>Port E GPIO</b> —This GPIO pin can be individually programmed as input or output pin. |
|             |             |             |             |                               |                  |                          | After reset, the default state is SCI input.                                             |
| N/A         | N/A         | 1           | 1           | TXD1                          | Output           | Input                    | Transmit Data—SCI1 transmit data output                                                  |
|             |             |             |             | GPIOD6                        | Input/<br>Output | Input                    | Port D GPIO—This GPIO pin can be individually programmed as input or output pin.         |
|             |             |             |             |                               |                  |                          | After reset, the default state is SCI output.                                            |
| N/A         | N/A         | 1           | 1           | RXD1                          | Input            | Input                    | Receive Data—SCI1 receive data input                                                     |
|             |             |             |             | GPIOD7                        | Input/<br>Output | Input                    | Port D GPIO—This GPIO pin can be individually programmed as input or output pin.         |
|             |             |             |             |                               |                  |                          | After reset, the default state is SCI input.                                             |

# 2.11 CAN Signals

Table 2-15. CAN Module Signals

| 801<br>Pins | 803<br>Pins | 805<br>Pins | 807<br>Pins | Signal<br>Name | Signal<br>Type | State<br>During<br>Reset | Signal Description                                                                     |
|-------------|-------------|-------------|-------------|----------------|----------------|--------------------------|----------------------------------------------------------------------------------------|
| N/A         | 1           | 1           | 1           | MSCAN_RX       | Input          | Input                    | MSCAN Receive Data—This is the MSCAN input. This pin has an internal pull up resistor. |
| N/A         | 1           | 1           | 1           | MSCAN_TX       | Output         | Output                   | MSCAN Transmit Data—MSCAN output                                                       |

# 2.12 Analog to Digital Converter (ADC) Signals

# Table 2-16. Analog to Digital Converter (ADCA and ADCB) Signals

| 801<br>Pins | 803<br>Pins | 805<br>Pins | 807<br>Pins | Signal<br>Name | Signal<br>Type | State<br>During<br>Reset | Signal Description                      |
|-------------|-------------|-------------|-------------|----------------|----------------|--------------------------|-----------------------------------------|
| 4           | 4           | 4           | 4           | ANA0-3         | Input          | Input                    | ANA0-3—Analog inputs to ADC, channel 1  |
| 4           | 4           | 4           | 4           | ANA4-7         | Input          | Input                    | ANA4-7—Analog inputs to ADC, channel 2  |
| 1           | 1           | 1           | 2           | VREF           | Input          | Input                    | VREF—Analog reference voltage           |
| N/A         | N/A         | N/A         | 4           | ANB0-3         | Input          | Input                    | ANB0-3—Analog inputs to ADCB, channel 1 |
| N/A         | N/A         | N/A         | 4           | ANB4-7         | Input          | Input                    | ANB4-7—Analog inputs to ADCB, channel 2 |

# 2.13 Quad Timer Module Signals

Table 2-17. Quad Timer Module Signals

| 801<br>Pins | 803<br>Pins | 805<br>Pins | 807<br>Pins | Signal<br>Name                              | Signal<br>Type   | State<br>During<br>Reset | Signal Description                                                                  |  |
|-------------|-------------|-------------|-------------|---------------------------------------------|------------------|--------------------------|-------------------------------------------------------------------------------------|--|
| N/A         | N/A         | 2           | 2           | TC0-1                                       | Input/<br>Output | Input                    | TC0-1—Timer C Channels 0 and 1                                                      |  |
|             | N/A         | 1           | 1           | TD0                                         | Input/<br>Output | Input                    | TD0—Timer D Channel 0                                                               |  |
| 1           |             |             |             | (GPIOA0 <sup>1</sup><br>for 801)            | Input/<br>Output | Input                    | Port A GPIO—This GPIO pin can be individually programmed as an input or output pin. |  |
|             |             |             |             |                                             |                  |                          | After reset, the default state is the quad timer input.                             |  |
|             | 2           | 2           | 2           | TD1-2                                       | Input/<br>Output | Input                    | TD1-2—Timer D Channel 1-2                                                           |  |
| 2           |             |             |             | GPIOA1-<br>(GPIOA2 <sup>1</sup><br>for 801) | Input/<br>Output | Input                    | Port A GPIO—This GPIO pin can be individually programmed as an input or output pin. |  |
|             |             |             |             |                                             |                  |                          | After reset, the default state is the quad timer input.                             |  |
| N/A         | N/A         | 1           | 1           | TD3                                         | Input/<br>Output | Input                    | TD3—Timer D Channel 0-2                                                             |  |

<sup>1.</sup> Applicable only to the DSP56F801.

# 2.14 JTAG/OnCE

Table 2-18. JTAG/On-Chip Emulation (Once) Signals

| 801<br>Pins | 803<br>Pins | 805<br>Pins | 807<br>Pins | Signal<br>Name | Signal<br>Type | State<br>During<br>Reset            | Signal Description                                                                                                                                                                                                                                                                                                                                                                                |
|-------------|-------------|-------------|-------------|----------------|----------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | 1           | 1           | 1           | тск            | Input          | Input,<br>pulled low<br>internally  | Test Clock Input—This input pin provides a gated clock to synchronize the test logic and shift serial data to the JTAG/OnCE port. The pin is connected internally to a pull-down resistor.                                                                                                                                                                                                        |
| 1           | 1           | 1           | 1           | TMS            | Input          | Input,<br>pulled high<br>internally | Test Mode Select Input—This input pin is used to sequence the JTAG TAP controller's state machine. It is sampled on the rising edge of TCK and has an on-chip pull-up resistor.                                                                                                                                                                                                                   |
| 1           | 1           | 1           | 1           | TDI            | Input          | Input,<br>pulled high<br>internally | Test Data Input—This input pin provides a serial input data stream to the JTAG/OnCE port. It is sampled on the rising edge of TCK and has an on-chip pull-up resistor.                                                                                                                                                                                                                            |
| 1           | 1           | 1           | 1           | TDO            | Output         | Tri-stated                          | Test Data Output—This tri-statable output pin provides a serial output data stream from the JTAG/OnCE port. It is driven in the shift-IR and shift-DR controller states, and changes on the falling edge of TCK.                                                                                                                                                                                  |
| 1           | 1           | 1           | 1           | TRST           | Input          | Input,<br>pulled high<br>internally | Test Reset—As an input, a low signal on this pin provides a reset signal to the JTAG TAP controller. To ensure complete hardware reset, TRST should be asserted whenever RESET is asserted. The only exception occurs in a debugging environment when a hardware DSP reset is required and it is necessary not to reset the OnCE/JTAG module. In this case, assert RESET, but do not assert TRST. |
| 1           | 1           | 1           | 1           | DE             | Output         | Output                              | <b>Debug Event</b> —DE provides a low pulse on recognized debug events.                                                                                                                                                                                                                                                                                                                           |

# **Chapter 3 Memory and Operating Modes**

# 3.1 Memory Map

The DSP56F800 family is very adaptable. It is a *complete* controller on a single, high-performance chip with flash technology and analog-to-digital converters embedded on a single mechanism. This section describes detailed, on-chip memories and the opening modes of the DSP56F800 core-based chip family. Additionally, interrupt vectors, interrupt priority register (IPR) and peripheral memory maps are also located in this chapter.

# 3.2 DSP56F801/803/805/807 Memory Map Description

The DSP56F801/803/805/807 uses two independent memory spaces, data and program, using a Harvard architecture. RAM and flash memory are used for the on-chip data memory and for the on-chip program memory.

| On-Chip Memory         | DSP56F801 | DSP56F803  | DSP56F805  | DSP56F807 |  |  |
|------------------------|-----------|------------|------------|-----------|--|--|
| Program Flash (PFLASH) | 8K x 16   | 32252 x 16 | 32252 x 16 | 60K x 16  |  |  |
| Data Flash (XFLASH)    | 2K x 16   | 4K x 16    | 4K x 16    | 8K x 16   |  |  |
| Program RAM (PRAM)     | 1K x 16   | 512 x 16   | 512 x 16   | 2K x 16   |  |  |
| Data RAM (XRAM)        | 1K x 16   | 2K x 16    | 2K x 16    | 4K x 16   |  |  |
| Program Boot Flash     | 2K x 16   |            |            |           |  |  |

**Table 3-1. Chip Memory Configurations** 

On-chip memory sizes for each of the parts are summarized in **Table 3-1.** Both the program and data memories can be expanded off-chip. The program memory map is located in **Table 3-2.** The operating mode control bits (MA and MB) in the operating mode register (OMR), coupled with the BOOTMAP\_B bit in the SYS\_CNTL register, see **Section 16.7.1**, control the program memory map and select the vector address.

The DSP56F803, DSP56F805, and DSP56F807 chips include external memory expansion capabilities up to 64K words. This is not available on the DSP56F801chip.

Table 3-2. Program Memory Map for DSP56F801/803/805/807

| Begin/         |                 | Mod                | e 0A               |                  |                  | Mod                | e 0B               |                   | Mode 3            |
|----------------|-----------------|--------------------|--------------------|------------------|------------------|--------------------|--------------------|-------------------|-------------------|
| End<br>Address | 801             | 803                | 805                | 807              | 801              | 803                | 805                | 807               | 803, 805,<br>807  |
| 0000<br>0003   | B.Flash<br>4    | B.Flash<br>4       | B.Flash<br>4       | B.Flash<br>4     | Not<br>Supported | B.Flash<br>4       | B. Flash<br>4      | B.Flash<br>4      | P.External<br>64K |
| 0004<br>1FFF   | P.Flash<br>8K-4 | P.Flash<br>31.5K-4 | P.Flash<br>31.5K-4 | P.Flash<br>32K-4 |                  | P.Flash<br>31.5K-4 | P.Flash<br>31.5K-4 | P.Flash<br>28K-4  |                   |
| 2000<br>6FFF   | reserved        |                    |                    |                  |                  |                    |                    |                   |                   |
| 7000<br>73FF   |                 |                    |                    |                  |                  |                    |                    | P.RAM<br>2K       |                   |
| 7400<br>77FF   |                 |                    |                    |                  |                  |                    |                    |                   |                   |
| 7800<br>7BFF   |                 |                    |                    |                  |                  |                    |                    | B.Flash<br>2K     |                   |
| 7C00<br>7DFF   | P.RAM<br>1K     |                    |                    |                  |                  |                    |                    |                   |                   |
| 7E00<br>7FFF   |                 | P.RAM<br>512       | P.RAM<br>512       |                  |                  | P.RAM<br>512       | P.RAM<br>512       |                   |                   |
| 8000<br>87FF   | B.Flash<br>2K   | B.Flash<br>2K      | B.Flash<br>2K      | P.Flash2<br>28K  |                  | P.External<br>32K  | P.External<br>32K  | P.External<br>32K |                   |
| 8800<br>EFFF   | reserved        | reserved           | reserved           |                  |                  |                    |                    |                   |                   |
| F000<br>F3FF   |                 |                    |                    | P.RAM<br>2K      |                  |                    |                    |                   |                   |
| F400<br>F7FF   |                 |                    |                    |                  |                  |                    |                    |                   |                   |
| F800<br>FFFF   |                 |                    |                    | B.Flash<br>2K    |                  |                    |                    |                   |                   |

#### P represents Program

B represents Boot

In all modes, except 3, the first four logical addresses are a reflection of the first four physical addresses of Boot Flash. In Mode 0B, this is largely an academic point, as any Reset or COP Reset resets the memory map back to Mode 0A.

**Note:** Modes one and two are not supported in this group of devices.

**Note:** For more information about mode three, see Section 3.7.3.

EX=0 Begin/ End EX=1 Address 803, 805, 807 801 803 805 807 X.RAM 0000 X.RAM X.RAM X.RAM X.External 03FF 1K 2K 2K 4K 64K 0400 reserved 07FF 0800 reserved reserved 0BFF 0C00 peripherals peripherals peripherals 0FFF X.Flash 1000 X.Flash X.Flash peripherals 13FF 2K 4K 4K 1400 17FF reserved reserved 1800 1FFF X.External X.External X.External X.Flash 2000 56K-128 56K-128 2FFF 56K-128 8K 3000 3FFF 4000 X.External FF7F 48K-128

Table 3-3. Data Memory Map for DSP56F801/803/805/807

#### X represents Data

FF80

**FFFF** 

Core Regs

128

With EX = 1, all 64K address space is external, unless I/O Short Addressing is used to address core register.

If I/O Short Addressing is used, then the Core Registers become available.

Core Regs

128

Core Regs

128

Core Regs

128

Core Regs

128

**Note:** Table 3-3 summarizes the data memory map. The external X-memory control bit (EX) in the operating mode register (OMR) controls the data memory map.

**Note:** Throughout this manual, data memory locations are noted as X:\$xxxx and program memory locations are noted as P:\$xxxx, where \$ represents a value in hex format.

# 3.3 Data Memory

The DSP56F801 has 1K words of on-chip data RAM and 2K words of on-chip data flash. The DSP56F803/805 parts have 2K words of on-chip data RAM and 4K words of on-chip data flash. The DSP56F807 has 4K words of on-chip data RAM and 8K words of data flash.

The 128 data memory addresses at the top of the memory map (\$FF80 to \$FFFF) are reserved for DSP56800 on-chip core configuration registers. Additionally, there is a 1K word, \$0800 to \$0BFF, a non-accessible segment hole in the memory map in the 803 and 805. The 801 has a 2K hole while the 807 has no hole. No memory location will be selected on attempted accesses to the hole when EX = 0, internal data memory map enabled. When EX = 1, the hole does not exist and may be accessed like all other external data memory.

**Note:** 

For DSP56800 core instructions performing two reads from the data memory in a single instruction, the *second access* using the R3 pointer always occurs to *on-chip memory*, regardless of how the OMR's EX bit is programmed. For example, the second read of the following code sequence accesses on-chip X data memory X:\$0:

```
MOVE #$0000,R3
NOP
MOVE X:(R1)+,Y0 X:(R3)+,X0
```

The data memory may be expanded off-chip for the DSP56F803/805/807 but not for the DSP56F801. When the OMR's EX bit is programmed with a *one*, there are 65,536 addressable off-chip data memory locations.

When the EX bit is set, the on-chip core configuration registers may only be accessed using the I/O short addressing mode.

The external data memory bus access time is controlled by four bits of the bus control register (BCR) located at X:\$FFF9. This register is shown in **Figure 3-1.** 

The external X bit (EX, bit 3) of the OMR in the DSP56800 core determines the mapping of the data memory, as shown in **Table 3-3.** Setting the EX bit to 1 completely disables the on-chip data memory and enables a full 64K *external* data memory map.

Note:

Two exceptions to this rule exist. The first exception is, if a MOVE, TSTW, or BIT FIELD instruction is used with the I/O short addressing mode, the EX bit is ignored. This allows the on-chip core control registers to be accessed when the EX bit is set. When the EX bit is set, the access time to any external data memory is controlled by the BCR. The second exception is for instructions performing two reads from the data memory in a single cycle, the EX bit is ignored during the second access using the R3 pointer.

A complete description of the operating mode register (OMR) is provided in *DSP56800 Family Manual (DSP56800FAM/AD)*.



## 3.3.1 Bus Control Register (BCR)



Figure 3-1. Bus Control Register (BCR)

See Programmer's Sheet, Appendix C, on page C-21

#### 3.3.1.1 Reserved Bits—Bits 15–10 and 8

These bits are reserved and are read as zero during operations. The bits should be written with zero ensuring future compatibility.

#### 3.3.1.2 Drive Bit (DRV)—Bit 9

The drive control bit is used to specify what occurs on the external memory port pins when no external access is performed—whether the pins remain driven or are tri-stated. The DRV bit is cleared on hardware reset.

Table 3-4. Port A Operation with DRV Bit = 0

| Mada                         | Pins       |                        |            |  |  |  |  |
|------------------------------|------------|------------------------|------------|--|--|--|--|
| Mode —                       | A0-A15     | PS, DS, RD, WR         | D0-D15     |  |  |  |  |
| Normal Mode, external access | Driven     | Driven                 | Driven     |  |  |  |  |
| Normal Mode, internal access | Tri-stated | Tri-stated             | Tri-stated |  |  |  |  |
| Stop Mode                    | Tri-stated | Tri-stated             | Tri-stated |  |  |  |  |
| Wait Mode                    | Tri-stated | Tri-stated             | Tri-stated |  |  |  |  |
| Reset Mode                   | Tri-stated | Pulled high internally | Tri-stated |  |  |  |  |

Table 3-5. Port A Operation with DRV Bit = 1

| Mada                         | Pins       |                        |            |  |  |  |  |
|------------------------------|------------|------------------------|------------|--|--|--|--|
| Mode                         | A0-A15     | PS, DS, RD, WR         | D0-D15     |  |  |  |  |
| Normal Mode, external access | Driven     | Driven                 | Driven     |  |  |  |  |
| Normal Mode, internal access | Driven     | Driven                 | Tri-stated |  |  |  |  |
| Stop Mode                    | Driven     | Driven                 | Tri-stated |  |  |  |  |
| Wait Mode                    | Driven     | Driven                 | Tri-stated |  |  |  |  |
| Reset Mode                   | Tri-stated | Pulled high internally | Tri-stated |  |  |  |  |

## 3.3.1.3 Wait State Data Memory (WSX[3:0])—Bits 7-4

These bits allow programming of the wait states for external data memory. The bottom two bits, five and four, are hardcoded to zero. The WSX[3:0] bits are programmed as follows:

Table 3-6. Programming WSX[3:0] Bits for Wait States

| Bit String | Hex Value  | Number of Wait States |  |  |  |  |
|------------|------------|-----------------------|--|--|--|--|
| 0000       | \$0        | 0                     |  |  |  |  |
| 0100       | \$4        | 4                     |  |  |  |  |
| 1000       | \$8        | 8                     |  |  |  |  |
| 1100       | \$C        | 12                    |  |  |  |  |
|            | All Others |                       |  |  |  |  |

#### 3.3.1.4 Wait State P Memory (WSP[3:0])—Bits 3–0

These bits allow programming of the wait states for external program memory. The bottom two bits, one and zero, are hardcoded to zero. The WSP[3:0] bits are programmed as follows:

Table 3-7. Programming WSP[3:0] Bits for Wait States

| Bit String | Number of Wait States |    |
|------------|-----------------------|----|
| 0000       | \$0                   | 0  |
| 0100       | \$4                   | 4  |
| 1000       | \$8                   | 8  |
| 1100       | \$C                   | 12 |
|            | Illegal               |    |

## 3.3.2 Operating Mode Register (OMR)



Figure 3-2. Operating Mode Register (OMR)

See Programmer's Sheet, Appendix C, on page C-22

**Note:** MA and MB are latched from the EXTBOOT pin on reset.

#### 3.3.2.1 Nested Looping (NL)—Bit 15

The nested looping (NL) bit displays the status of program DO looping and the hardware stack. When the NL bit is set, it indicates the program is currently in a nested DO loop, that is two DO loops are active. When this bit is cleared, it indicates the program is currently not in a nested DO loop. There may be a single active DO loop or no DO loop active. This bit is necessary for saving and restoring the contents of the hardware stack. REP looping does not affect this bit.

It is important the user never puts the processor in the reserved combination specified in **Table 3-8.** This can be avoided by ensuring the looped-flag bit (LF) bit is never cleared when the NL bit is set. The NL bit is cleared on processor reset.

If both the NL and LF bits are set, that is two DO loops are active and a DO instruction is executed, a hardware stack overflow interrupt occurs because there is no more space in the HWS to support a third DO loop.

The NL bit is also affected by any accesses to the HWS. Any MOVE instruction writing this register copy the old contents of the LF bit into the NL bit. It is setting the NL bit into the LF bit before clearing the NL bit.

 NL (In OMR)
 LF (in SR)
 DO Loop Status

 0
 0
 No DO loops active

 0
 1
 Single DO loop active

 1
 0
 (Reserved)

 1
 1
 Two DO loops active

Table 3-8. Looping Status

## 3.3.2.2 Reserved Bits—Bits 14-9, 7 and 2

These read/write bits read as zero for future compatibility.

# 3.3.2.3 Condition Codes (CC)—Bit 8

The condition code (CC) bit selects whether condition codes are generated using a 36-bit result from the multilier/accumulator (MAC) array or a 32-bit result. When the CC bit is set, the C, N, V, and Z condition codes are generated based on Bit 31 of the data arithmetic logic unit (data ALU) result. When cleared, the C, N, V, and Z condition codes are generated based on Bit 35 of the data ALU result. The generation of the L, E, and U condition codes is not affected by the CC bit. The CC bit is cleared by processor reset.

Note:

The unsigned condition tests for branching or jumping (HI, HS, LO, or LS) can be used only when the condition codes are generated with the CC bit set. Otherwise, the chip does not generate the unsigned conditions correctly.

## 3.3.2.4 Stop Delay (SD)—Bit 6

The stop delay (SD) bit selects the delay the DSP needs to exit the stop mode. When the SD bit is set, the processor exits quickly from stop mode. When the SD bit is cleared, the processor exits slowly from stop mode. The SD bit is cleared by processor reset.

## 3.3.2.5 Rounding (R)—Bit 5

The rounding (R) bit selects between two's-complement rounding and convergent rounding. When the R bit is set, two's-complement rounding (always round up) is used. When the R bit is cleared, convergent rounding is used. The R bit is cleared by processor reset.

## 3.3.2.6 Saturation (SA)—Bit 4

The saturation bit (SA) enables automatic saturation on 32-bit arithmetic results, providing a user-enabled saturation mode for chip algorithms not recognizing, or cannot take advantage of, the extension accumulator. When the SA bit is set, automatic saturation occurs at the output of the multiply and accumulate (MAC) unit for basic arithmetic operations such as multiplication, addition, and so. The saturation is performed by a special saturation circuit inside the MAC unit.

The saturation logic operates by checking three bits of the 36-bit result out of the MAC unit—exp[3], exp[0], and msp[15]. When the SA bit is set, these three bits determine if saturation is performed on the MAC unit's output, and whether to saturate to the maximum positive or negative value, as shown in **Table 3-9.** The SA bit is cleared by processor reset.

| Table 3-9. MAC Unit Outputs With Saturation Mode Enabled (SA = | Table 3-9. | MAC Unit Outpu | ts With Saturation | Mode Enabled | (SA = 1) | ) |
|----------------------------------------------------------------|------------|----------------|--------------------|--------------|----------|---|
|----------------------------------------------------------------|------------|----------------|--------------------|--------------|----------|---|

| exp[3] | exp[0] | msp[15] | Result Stored in Accumulator |
|--------|--------|---------|------------------------------|
| 0      | 0      | 0       | (Unchanged)                  |
| 0      | 0      | 1       | \$0 7FFF FFFF                |
| 0      | 1      | 0       | \$0 7FFF FFFF                |
| 0      | 1      | 1       | \$0 7FFF FFFF                |
| 1      | 0      | 0       | \$F 8000 0000                |
| 1      | 0      | 1       | \$F 8000 0000                |
| 1      | 1      | 0       | \$F 8000 0000                |
| 1      | 1      | 1       | (Unchanged)                  |

Note:

Saturation mode is always disabled during the execution of the following instructions: ASLL, ASRR, LSLL, LSRR, ASRAC, LSRAC, IMPY16, MPYSU, MACSU, AND, OR, EOR, NOT, LSL, LSR, ROL, and ROR. For these instructions, no saturation is performed at the output of the MAC unit.

#### 3.3.2.7 External X Memory (EX)—Bit 3

The external X memory (EX) bit is necessary for providing a continuous memory map when using more than 64K of external data memory. When the EX bit is set, all accesses to X memory on the X address bus 1 (XAB1) and core global data bus (CGDB) or peripheral global data bus (PGDB) are forced to be external, except when a MOVE or bit-field instruction is executed using the I/O short addressing mode. In this case, the EX bit is ignored and the access is performed to the on-chip location. When the EX bit is cleared, internal X memory can be accessed with all addressing modes.

The EX bit is ignored by the second read of a dual-read instruction, using the X address bus 2 (XAB2) and X data bus 2 (XDB2) and always accesses on-chip X data memory. For instructions with two parallel reads, the second read is always performed to internal on-chip memory.

Note:

When the EX bit is set, only the *upper* 64-peripheral memory-mapped locations are accessible (x:\$FFCO-x:\$FF80) with the I/O short addressing mode. The *lower* 64-memory-mapped locations (X:\$FF80-\$FFBF) are not accessible when the EX bit is set. Access to these addresses results in an access to external memory.

The EX bit is cleared by processor reset.

### 3.3.2.8 Operating Mode B (MB)—Bit 1

This bit is latched from the EXTBOOT pin on reset. See Section 3.7 and Section 16.7.6.8.

## 3.3.2.9 Operating Mode A (MA)—Bit 0

This bit is latched from the EXTBOOT pin on reset. See Section 3.7 and Section 16.7.6.9.

## 3.4 Core Configuration Memory Map

Core configuration registers are part of the data memory map on the DSP56800 parts. These locations may be accessed with the same addressing modes used for ordinary data memory when the EX bit is cleared. However, when the EX bit is set, the addresses can only be accessed using the I/O short addressing mode. These registers are implemented as part of the DSP56800 core itself; therefore, they will be present on all family members

based on the DSP56800 core. This is not necessarily true for the on-chip configuration registers discussed in the next section.

**Table 3-10** shows the on-chip memory mapped core configuration registers.

Table 3-10. DSP56800 On-Chip Core Configuration Register Memory Map

| X:\$FFFF        | OPGDBR—OnCE PGDB Bus Transfer Register |
|-----------------|----------------------------------------|
| X:\$FFFE        | Reserved                               |
| X:\$FFFD        | Reserved                               |
| X:\$FFFC        | Reserved                               |
| X:\$FFFB        | IPR—Interrupt Priority Register        |
| X:\$FFFA        | Reserved                               |
| X:\$FFF9        | BCR—Bus Control Register               |
| X:\$1FFE-\$FFC0 | Reserved                               |

# 3.5 On-Chip Peripheral Memory Map

On-chip peripheral registers are part of the data memory map on the DSPF56800 series. These locations may be accessed with the same addressing modes used for ordinary data memory. However, they may not be accessed by write, and single read operations when the EX bit is set.

**Table 3-11** illustrates the on-chip memory mapped peripheral registers. The base address represents the starting address used for each peripheral's registers. Register memory locations are assigned in each peripheral chapter based on this base address plus a given offset. Not all peripherals are used on each device. For example, only the DSP56F807 uses the ADCB peripheral and the PFIU2 section of the program flash.

Also, the data memory map for the DSP56F807 starts from a different location for the mapped peripheral registers. So, the base addresses for the DSP56F807 are different from the ones for the DSP56F801, DSP56F803, and DSP56F805. Be sure to read the address range and base address corresponding to the chip you are using in **Table 3-11**.

Here is a list of peripheral abbreviations in the order they appear in **Table 3-11**:

- SIM: System integration module
- PFIU2: Program flash interface unit number two, used for DSP56F807 only
- TMRA: Quad timer A
- TMRB: Quad timer B
- TMRC: Quad timer C

- TMRD: Quad timer D
- CAN: Controller area network
- PWMA: Pulse width modulator module A
- PWMB: Pulse width modulator module B
- DEC0: Quadrature decoder zero
- DEC1: Quadrature decoder one
- ITCN: Interrupt controller
- ADCA: Analog-to-digital converter A
- ADCB: Analog-to-digital converter B, used for DSP56F807 only
- SCI0: Serial communications interface zero
- SCI1: Serial communications interface one
- SPI: Serial peripheral interface
- COP: Computer operation properly
- PFIU: Program flash interface unit
- DFIU: Data flash interface unit
- BFIU: Boot flash interface unit
- CLKGEN: Clock generation
- GPIOA: General purpose I/O Port A
- GPIOB: General purpose I/O Port B
- GPIOD: General purpose I/O Port D
- GPIOE: General purpose I/O Port E

Table 3-11. Data Memory Peripheral Address Map

| Addre              | sses for DSF                                                    | P56F801/803/805                                             | Address for DSP56F807          |                               | 7                                           |
|--------------------|-----------------------------------------------------------------|-------------------------------------------------------------|--------------------------------|-------------------------------|---------------------------------------------|
| Peripheral<br>Name | Address<br>Range for<br>DSP56F801,<br>DSP56F803, &<br>DSP56F805 | Base Address for<br>DSP56F801,<br>DSP56F803, &<br>DSP56F805 | Address Range<br>for DSP56F807 | Base Address for<br>DSP56F807 | Peripheral<br>Register<br>Address<br>Tables |
| SIM                | \$0C00-\$0C0F                                                   | SYS_BASE=\$0C00                                             | \$1000-\$100F                  | SYS_BASE=\$1000               | Table 3-12                                  |
| Reserved           | \$0C10-\$0CFF                                                   | Reserved                                                    | \$1010-\$10FF                  | Reserved                      |                                             |
| PFIU2              | \$0C40-\$0C5F                                                   | Reserved                                                    | \$1100-\$105F                  | Reserved                      |                                             |
| Reserved           | \$0C60-\$0CFF                                                   | Reserved                                                    | \$1060-\$10FF                  | Reserved                      |                                             |
| Reserved           | Reserved                                                        | Reserved                                                    | \$1420-\$143F                  | PFIU2_BASE=\$1420             | Table 3-13                                  |
| TMRA               | \$0D00-\$0D1F                                                   | TmrA_BASE=\$0D00                                            | \$1100–\$111F                  | TmrA_BASE=\$1100              | Table 3-14                                  |
| TMRB               | \$0D20-\$0D3F                                                   | TmrB_BASE=\$0D20                                            | \$1120-\$113F                  | TmrB_BASE=\$1120              | Table 3-15                                  |
| TMRC               | \$0D40-\$0D5F                                                   | TmrC_BASE=\$0D40                                            | \$1140-\$115F                  | TmrC_BASE=\$1140              | Table 3-16                                  |
| TMRD               | \$0D60-\$0D7F                                                   | TmrD_BASE=\$0D60                                            | \$1160-\$117F                  | TmrD_BASE=\$1160              | Table 3-17                                  |
| CAN                | \$0D80-\$0DFF                                                   | CAN_BASE=\$0D80                                             | \$1180-\$11FF                  | CAN_BASE=\$1180               | Table 3-18                                  |
| PWMA               | \$0E00-\$0E1F                                                   | PWMA_BASE=\$0E00                                            | \$1200-\$121F                  | PWMA_BASE=\$1200              | Table 3-19                                  |
| PWMB               | \$0E20-\$0E3F                                                   | PWMB_BASE=\$0E20                                            | \$1220-\$123F                  | PWMB_BASE=\$1220              | Table 3-20                                  |
| DEC0               | \$0E40-\$0E4F                                                   | DEC0_BASE=\$0E40                                            | \$1240-\$124F                  | DEC0_BASE=\$1240              | Table 3-21                                  |
| DEC1               | \$0E50-\$0E5F                                                   | DEC1_BASE=\$0E50                                            | \$1250-\$125F                  | DEC1_BASE=\$1250              | Table 3-22                                  |
| ITCN               | \$0E60-\$0E7F                                                   | ITCN_BASE=\$0E60                                            | \$1260-\$127F                  | ITCN_BASE=\$1260              | Table 3-23                                  |
| ADCA               | \$0E80-\$0EBF                                                   | ADCA_BASE=\$0E80                                            | \$1280-\$12BF                  | ADCA_BASE=\$1280              | Table 3-24                                  |
| ADCB               | \$0EC0-\$0EFF                                                   | ADCB_BASE=\$0EC0                                            | \$12C0-\$12FF                  | ADCB_BASE=\$12C0              | Table 3-25                                  |
| SCI0               | \$0F00-\$0F0F                                                   | SCI0_BASE=\$0F00                                            | \$1300-\$130F                  | SCI0_BASE=\$1300              | Table 3-26                                  |
| SCI1               | \$0F10-\$0F1F                                                   | SCI1_BASE=\$0F10                                            | \$1310-\$131F                  | SCI1_BASE=\$1310              | Table 3-27                                  |
| SPI                | \$0F20-\$0F2F                                                   | SPI_BASE=\$0F20                                             | \$1320-\$132F                  | SPI_BASE=\$1320               | Table 3-28                                  |
| COP                | \$0F30-\$0F3F                                                   | COP_BASE=\$0F30                                             | \$1330-\$133F                  | COP_BASE=\$1330               | Table 3-29                                  |
| PFIU               | \$0F40-\$0F5F                                                   | PFIU_Base=\$0F40                                            | \$1340-\$135F                  | PFIU_BASE=\$1340              | <b>Table 3-30</b>                           |
| DFIU               | \$0F60-\$0F7F                                                   | DFIU_BASE=\$0F60                                            | \$1360-\$137F                  | DFIU_BASE=\$1360              | Table 3-31                                  |
| BFIU               | \$0F80-\$0F9F                                                   | BFIU_BASE=\$0F80                                            | \$1380-\$139F                  | BFIU_BASE=\$1380              | Table 3-32                                  |
| CLKGEN             | \$0FA0-\$0FAF                                                   | CLKGEN_BASE=\$0FA0                                          | \$13A0-\$13AF                  | CLKGEN_BASE=\$13A0            | Table 3-33                                  |
| GPIOA              | \$0FB0-\$0FBF                                                   | GPIOA_BASE=\$0FB0                                           | \$13B0-\$13BF                  | GPIOA_BASE=\$13B0             | Table 3-34                                  |
| GPIOB              | \$0FC0-\$0FCF                                                   | GPIOB_BASE=\$0FC0                                           | \$13C0-\$13CF                  | GPIOB_BASE=\$13C0             | Table 3-35                                  |
| Reserved           | \$0FD0-\$0FDF                                                   | Reserved                                                    | \$13D0-\$13DF                  | Reserved                      |                                             |
| GPIOD              | \$0FE0-\$0FEF                                                   | GPIOD_BASE=\$0FE0                                           | \$13E0-\$13EF                  | GPIOD_BASE=\$13E0             | Table 3-36                                  |
| GPIOE              | \$0FF0-\$0FFF                                                   | GPIOE_BASE=\$0FF0                                           | \$13F0-\$13FF                  | GPIOE_BASE=\$13F0             | Table 3-37                                  |

Table 3-12. System Control Registers Address Map

| Register Abbreviation | Register Description                 | Address Offset | Base Address |
|-----------------------|--------------------------------------|----------------|--------------|
| SYS_CNTL              | System Control Register              | \$0            | SYS_BASE     |
| SYS_STS               | System Status Register               | \$1            | SYS_BASE     |
| MSH_ID                | Most Significant Half of<br>JTAG_ID  | \$6            | SYS_BASE     |
| LSH_ID                | Least Significant Half of<br>JTAG_ID | \$7            | SYS_BASE     |
| TST_REG0              | Test Register 0                      | \$18           | SYS_BASE     |
| TST_REG1              | Test Register 1                      | \$19           | SYS_BASE     |
| TST_REG2              | Test Register 2                      | \$1A           | SYS_BASE     |
| TST_REG3              | Test Register 3                      | \$1B           | SYS_BASE     |
| TST_TEG4              | Test Register 4                      | \$1C           | SYS_BASE     |

Table 3-13. Program Flash Interface Unit #2 Registers Address Map

| Register<br>Abbreviation | Register Description                        | Address<br>Offset | Base Address |
|--------------------------|---------------------------------------------|-------------------|--------------|
| PFIU2_CNTL               | Program Flash #2 Control Register           | \$0               | PFIU2_BASE   |
| PFIU2_PE                 | Program Flash #2 Program Enable Register    | \$1               | PFIU2_BASE   |
| PFIU2_EE                 | Program Flash #2 Erase Enable Register      | \$2               | PFIU2_BASE   |
| PFIU2_ADDR               | Program Flash #2 Address Register           | \$3               | PFIU2_BASE   |
| PFIU2_DATA               | Program Flash #2 Data Register              | \$4               | PFIU2_BASE   |
| PFIU2_IE                 | Program Flash #2 Interrupt Enable Register  | \$5               | PFIU2_BASE   |
| PFIU2_IS                 | Program Flash #2 Interrupt Source Register  | \$6               | PFIU2_BASE   |
| PFIU2_IP                 | Program Flash #2 Interrupt Pending Register | \$7               | PFIU2_BASE   |
| PFIU2_CKDIVISOR          | Program Flash #2 Clock Divisor Register     | \$8               | PFIU2_BASE   |
| PFIU2_TERASEL            | Program Flash #2 Terase Limit Register      | \$9               | PFIU2_BASE   |
| PFIU2_TMEL               | Program Flash #2 Time Limit Register        | \$A               | PFIU2_BASE   |
| PFIU2_TNVSL              | Program Flash #2 Tnvs Limit Register        | \$B               | PFIU2_BASE   |
| PFIU2_TPGSL              | Program Flash #2 Tpgs Limit Register        | \$C               | PFIU2_BASE   |
| PFIU2_TPROGL             | Program Flash #2 Tprog Limit Register       | \$D               | PFIU2_BASE   |
| PFIU2_TNVHL              | Program Flash #2 TNVH Limit Register        | \$E               | PFIU2_BASE   |
| PFIU2_TNVH1L             | Program Flash #2 TNVH1 Limit Register       | \$F               | PFIU2_BASE   |
| PFIU2_TRCVL              | Program Flash #2 TRCV Limit Register        | \$10              | PFIU2_BASE   |

**Note:** Program Flash Interface Unit Two is used *only* on the DSP56F807 for the second half of the Program Flash.

Table 3-14. Quad Timer A Registers Address Map

| Register Abbreviation | Register Description        | Address Offset | Base Address |
|-----------------------|-----------------------------|----------------|--------------|
| TMRA0_CMP1            | Compare Register            | \$0            | TMRA_BASE    |
| TMRA0_CMP2            | Compare Register            | \$1            | TMRA_BASE    |
| TMRA0_CAP             | Capture Register            | \$2            | TMRA_BASE    |
| TMRA0_LOAD            | Load Register               | \$3            | TMRA_BASE    |
| TMRA0_HOLD            | Hold Register               | \$4            | TMRA_BASE    |
| TMRA0_CNTR            | Counter                     | \$5            | TMRA_BASE    |
| TMRA0_CTRL            | Control Register            | \$6            | TMRA_BASE    |
| TMRA0_SCR             | Status and Control Register | \$7            | TMRA_BASE    |
| TMRA1_CMP1            | Compare Register            | \$8            | TMRA_BASE    |
| TMRA1_CMP2            | Compare Register            | \$9            | TMRA_BASE    |
| TMRA1_CAP             | Capture Register            | \$A            | TMRA_BASE    |
| TMRA1_LOAD            | Load Register               | \$B            | TMRA_BASE    |
| TMRA1_HOLD            | Hold Register               | \$C            | TMRA_BASE    |
| TMRA1_CNTR            | Counter                     | \$D            | TMRA_BASE    |
| TMRA1_CTRL            | Control Register            | \$E            | TMRA_BASE    |
| TMRA1_SCR             | Status and Control Register | \$F            | TMRA_BASE    |
| TMRA2_CMP1            | Compare Register            | \$10           | TMRA_BASE    |
| TMRA2_CMP2            | Compare Register            | \$11           | TMRA_BASE    |
| TMRA2_CAP             | Capture Register            | \$12           | TMRA_BASE    |
| TMRA2_LOAD            | Load Register               | \$13           | TMRA_BASE    |
| TMRA2_HOLD            | Hold Register               | \$14           | TMRA_BASE    |
| TMRA2_CNTR            | Counter                     | \$15           | TMRA_BASE    |
| TMRA2_CTRL            | Control Register            | \$16           | TMRA_BASE    |
| TMRA2_SCR             | Status and Control Register | \$17           | TMRA_BASE    |
| TMRA3_CMP1            | Compare Register            | \$18           | TMRA_BASE    |
| TMRA3_CMP2            | Compare Register            | \$19           | TMRA_BASE    |
| TMRA3_CAP             | Capture Register            | \$1A           | TMRA_BASE    |
| TMRA3_LOAD            | Load Register               | \$1B           | TMRA_BASE    |
| TMRA3_HOLD            | Hold Register               | \$1C           | TMRA_BASE    |
| TMRA3_CNTR            | Counter                     | \$1D           | TMRA_BASE    |
| TMRA3_CTRL            | Control Register            | \$1E           | TMRA_BASE    |
| TMRA3_SCR             | Status and Control Register | \$1F           | TMRA_BASE    |

Table 3-15. Quad Timer B Registers Address Map

| Register Abbreviation | Register Description        | Address Offset | Base Address |
|-----------------------|-----------------------------|----------------|--------------|
| TMRB0_CMP1            | Compare Register            | \$0            | TMRB_BASE    |
| TMRB0_CMP2            | Compare Register            | \$1            | TMRB_BASE    |
| TMRB0_CAP             | Capture Register            | \$2            | TMRB_BASE    |
| TMRB0_LOAD            | Load Register               | \$3            | TMRB_BASE    |
| TMRB0_HOLD            | Hold Register               | \$4            | TMRB_BASE    |
| TMRB0_CNTR            | Counter                     | \$5            | TMRB_BASE    |
| TMRB0_CTRL            | Control Register            | \$6            | TMRB_BASE    |
| TMRB0_SCR             | Status and Control Register | \$7            | TMRB_BASE    |
| TMRB1_CMP1            | Compare Register            | \$8            | TMRB_BASE    |
| TMRB1_CMP2            | Compare Register            | \$9            | TMRB_BASE    |
| TMRB1_CAP             | Capture Register            | \$A            | TMRB_BASE    |
| TMRB1_LOAD            | Load Register               | \$B            | TMRB_BASE    |
| TMRB1_HOLD            | Hold Register               | \$C            | TMRB_BASE    |
| TMRB1_CNTR            | Counter                     | \$D            | TMRB_BASE    |
| TMRB1_CTRL            | Control Register            | \$E            | TMRB_BASE    |
| TMRB1_SCR             | Status and Control Register | \$F            | TMRB_BASE    |
| TMRB2_CMP1            | Compare Register            | \$10           | TMRB_BASE    |
| TMRB2_CMP2            | Compare Register            | \$11           | TMRB_BASE    |
| TMRB2_CAP             | Capture Register            | \$12           | TMRB_BASE    |
| TMRB2_LOAD            | Load Register               | \$13           | TMRB_BASE    |
| TMRB2_HOLD            | Hold Register               | \$14           | TMRB_BASE    |
| TMRB2_CNTR            | Counter                     | \$15           | TMRB_BASE    |
| TMRB2_CTRL            | Control Register            | \$16           | TMRB_BASE    |
| TMRB2_SCR             | Status and Control Register | \$17           | TMRB_BASE    |
| TMRB3_CMP1            | Compare Register            | \$18           | TMRB_BASE    |
| TMRB3_CMP2            | Compare Register            | \$19           | TMRB_BASE    |
| TMRB3_CAP             | Capture Register            | \$1A           | TMRB_BASE    |
| TMRB3_LOAD            | Load Register               | \$1B           | TMRB_BASE    |
| TMRB3_HOLD            | Hold Register               | \$1C           | TMRB_BASE    |
| TMRB3_CNTR            | Counter                     | \$1D           | TMRB_BASE    |
| TMRB3_CTRL            | Control Register            | \$1E           | TMRB_BASE    |
| TMRB3_SCR             | Status and Control Register | \$1F           | TMRB_BASE    |

Table 3-16. Quad Timer C Registers Address Map

| Register Abbreviation | Register Description        | Address Offset | Base Address |
|-----------------------|-----------------------------|----------------|--------------|
| TMRC0_CMP1            | Compare Register            | \$0            | TMRC_BASE    |
| TMRC0_CMP2            | Compare Register            | \$1            | TMRC_BASE    |
| TMRC0_CAP             | Capture Register            | \$2            | TMRC_BASE    |
| TMRC0_LOAD            | Load Register               | \$3            | TMRC_BASE    |
| TMRC0_HOLD            | Hold Register               | \$4            | TMRC_BASE    |
| TMRC0_CNTR            | Counter                     | \$5            | TMRC_BASE    |
| TMRC0_CTRL            | Control Register            | \$6            | TMRC_BASE    |
| TMRC0_SCR             | Status and Control Register | \$7            | TMRC_BASE    |
| TMRC1_CMP1            | Compare Register            | \$8            | TMRC_BASE    |
| TMRC1_CMP2            | Compare Register            | \$9            | TMRC_BASE    |
| TMRC1_CAP             | Capture Register            | \$A            | TMRC_BASE    |
| TMRC1_LOAD            | Load Register               | \$B            | TMRC_BASE    |
| TMRC1_HOLD            | Hold Register               | \$C            | TMRC_BASE    |
| TMRC1_CNTR            | Counter                     | \$D            | TMRC_BASE    |
| TMRC1_CTRL            | Control Register            | \$E            | TMRC_BASE    |
| TMRC1_SCR             | Status and Control Register | \$F            | TMRC_BASE    |
| TMRC2_CMP1            | Compare Register            | \$10           | TMRC_BASE    |
| TMRC2_CMP2            | Compare Register            | \$11           | TMRC_BASE    |
| TMRC2_CAP             | Capture Register            | \$12           | TMRC_BASE    |
| TMRC2_LOAD            | Load Register               | \$13           | TMRC_BASE    |
| TMRC2_HOLD            | Hold Register               | \$14           | TMRC_BASE    |
| TMRC2_CNTR            | Counter                     | \$15           | TMRC_BASE    |
| TMRC2_CTRL            | Control Register            | \$16           | TMRC_BASE    |
| TMRC2_SCR             | Status and Control Register | \$17           | TMRC_BASE    |
| TMRC3_CMP1            | Compare Register            | \$18           | TMRC_BASE    |
| TMRC3_CMP2            | Compare Register            | \$19           | TMRC_BASE    |
| TMRC3_CAP             | Capture Register            | \$1A           | TMRC_BASE    |
| TMRC3_LOAD            | Load Register               | \$1B           | TMRC_BASE    |
| TMRC3_HOLD            | Hold Register               | \$1C           | TMRC_BASE    |
| TMRC3_CNTR            | Counter                     | \$1D           | TMRC_BASE    |
| TMRC3_CTRL            | Control Register            | \$1E           | TMRC_BASE    |
| TMRC3_SCR             | Status and Control Register | \$1F           | TMRC_BASE    |

Table 3-17. Quad Timer D Registers Address Map

| Register Abbreviation | Register Description        | Address Offset | Base Address |
|-----------------------|-----------------------------|----------------|--------------|
| TMRD0_CMP1            | Compare Register            | \$0            | TMRD_BASE    |
| TMRD0_CMP2            | Compare Register            | \$1            | TMRD_BASE    |
| TMRD0_CAP             | Capture Register            | \$2            | TMRD_BASE    |
| TMRD0_LOAD            | Load Register               | \$3            | TMRD_BASE    |
| TMRD0_HOLD            | Hold Register               | \$4            | TMRD_BASE    |
| TMRD0_CNTR            | Counter                     | \$5            | TMRD_BASE    |
| TMRD0_CTRL            | Control Register            | \$6            | TMRD_BASE    |
| TMRD0_SCR             | Status and Control Register | \$7            | TMRD_BASE    |
| TMRD1_CMP1            | Compare Register            | \$8            | TMRD_BASE    |
| TMRD1_CMP2            | Compare Register            | \$9            | TMRD_BASE    |
| TMRD1_CAP             | Capture Register            | \$A            | TMRD_BASE    |
| TMRD1_LOAD            | Load Register               | \$B            | TMRD_BASE    |
| TMRD1_HOLD            | Hold Register               | \$C            | TMRD_BASE    |
| TMRD1_CNTR            | Counter                     | \$D            | TMRD_BASE    |
| TMRD1_CTRL            | Control Register            | \$E            | TMRD_BASE    |
| TMRD1_SCR             | Status and Control Register | \$F            | TMRD_BASE    |
| TMRD2_CMP1            | Compare Register            | \$10           | TMRD_BASE    |
| TMRD2_CMP2            | Compare Register            | \$11           | TMRD_BASE    |
| TMRD2_CAP             | Capture Register            | \$12           | TMRD_BASE    |
| TMRD2_LOAD            | Load Register               | \$13           | TMRD_BASE    |
| TMRD2_HOLD            | Hold Register               | \$14           | TMRD_BASE    |
| TMRD2_CNTR            | Counter                     | \$15           | TMRD_BASE    |
| TMRD2_CTRL            | Control Register            | \$16           | TMRD_BASE    |
| TMRD2_SCR             | Status and Control Register | \$17           | TMRD_BASE    |
| TMRD3_CMP1            | Compare Register            | \$18           | TMRD_BASE    |
| TMRD3_CMP2            | Compare Register            | \$19           | TMRD_BASE    |
| TMRD3_CAP             | Capture Register            | \$1A           | TMRD_BASE    |
| TMRD3_LOAD            | Load Register               | \$1B           | TMRD_BASE    |
| TMRD3_HOLD            | Hold Register               | \$1C           | TMRD_BASE    |
| TMRD3_CNTR            | Counter                     | \$1D           | TMRD_BASE    |
| TMRD3_CTRL            | Control Register            | \$1E           | TMRD_BASE    |
| TMRD3_SCR             | Status and Control Register | \$1F           | TMRD_BASE    |

Table 3-18. CAN Registers Address Map

| Register Abbreviation | Register Description                                   | Address Offset                                    | Base Address |
|-----------------------|--------------------------------------------------------|---------------------------------------------------|--------------|
| CANCTL0               | MSCAN Control Register 0                               | \$0                                               | CAN_BASE     |
| CANCTL1               | MSCAN Control Register 1                               | \$1                                               | CAN_BASE     |
| CANBTR0               | MSCAN Bus Timing Register 0                            | \$2                                               | CAN_BASE     |
| CANBTR1               | MSCAN Bus Timing Register 1                            | \$3                                               | CAN_BASE     |
| CANRFLG               | MSCAN Receiver Flag Register                           | \$4                                               | CAN_BASE     |
| CANRIER               | MSCAN Receiver Interrupt Enable<br>Register            | \$5                                               | CAN_BASE     |
| CANTFLG               | MSCAN Transmitter Flag Register                        | \$6                                               | CAN_BASE     |
| CANTCR                | MSCAN Transmitter Control Register                     | \$7                                               | CAN_BASE     |
| CANIDAC               | Identifier Acceptance Control Register                 | \$8                                               | CAN_BASE     |
| CANRXERR              | MSCAN Receiver Error Counter Register                  | \$E                                               | CAN_BASE     |
| CANTXERR              | MSCAN Transmit Error Counter Register                  | \$F                                               | CAN_BASE     |
| CANIDAR0-7            | MSCAN Identifier Acceptance Registers 0–7              | \$10, \$11, \$12, \$13,<br>\$18, \$19, \$1A, \$1B | CAN_BASE     |
| CANIDMR0-7            | MSCAN Identifier Mask Registers 0–7                    | \$14, \$15, \$16, \$17,<br>\$1C, \$1D, \$1E, \$1F | CAN_BASE     |
| CAN_RB_IDR0-3         | Receive buffer Identifier Registers 0–3                | \$40, \$41, \$42, \$43                            | CAN_BASE     |
| CAN_RB_DSR0-7         | Receive buffer Data Segment Registers 0–7              | \$44, \$45, \$46, \$47,<br>\$48, \$49, \$4A, \$4B | CAN_BASE     |
| CAN_RB_DLR            | Receive buffer Data Length Register                    | \$4C                                              | CAN_BASE     |
| CAN_RB_TBPR           | Receive buffer Transmit Buffer Priority<br>Register    | \$4D                                              | CAN_BASE     |
| CAN_TB0_IDR0-3        | Transmit buffer 0 Identifier Registers 0–3             | \$50, \$51, \$52, \$53                            | CAN_BASE     |
| CAN_TB0_DSR0-7        | Transmit buffer 0 Data Segment<br>Registers 0–7        | \$54, \$55, \$56, \$57,<br>\$58, \$59, \$5A, \$5B | CAN_BASE     |
| CAN_TB0_DLR           | Transmit buffer 0 Data Length Register                 | \$5C                                              | CAN_BASE     |
| CAN_TB0_TBPR          | Transmit buffer 0 Transmit Buffer Priority Register    | \$5D                                              | CAN_BASE     |
| CAN_TB1_IDR0-3        | Transmit buffer 1 Identifier Registers 0–3             | \$60, \$61, \$62, \$63                            | CAN_BASE     |
| CAN_TB1_DSR0-7        | Transmit buffer 1 Data Segment<br>Registers 0–7        | \$64, \$65, \$66, \$67,<br>\$68, \$69, \$6A, \$6B | CAN_BASE     |
| CAN_TB1_DLR           | Transmit buffer 1 Data Length Register                 | \$6C                                              | CAN_BASE     |
| CAN_TB1_TBPR          | Transmit buffer 1 Transmit Buffer Priority Register    | \$6D                                              | CAN_BASE     |
| CAN_TB2_IDR0-3        | Transmit buffer 2 Identifier Registers 0–3             | \$70, \$71, \$72, \$73                            | CAN_BASE     |
| CAN_TB2_DSR0-7        | Transmit buffer 2 Data Segment<br>Registers 0–7        | \$74, \$75, \$76, \$77,<br>\$78, \$79, \$7A, \$7B | CAN_BASE     |
| CAN_TB2_DLR           | Transmit buffer 2 Data Length Register                 | \$7C                                              | CAN_BASE     |
| CAN_TB2_TBPR          | Transmit buffer 2 Transmit Buffer Priority<br>Register | \$7D                                              | CAN_BASE     |

Table 3-19. PWMA Registers Address Map

| Register Abbreviation | Register Description           | Address Offset                  | Base Address |
|-----------------------|--------------------------------|---------------------------------|--------------|
| PWMA_PMCTL            | PWM Control Register           | \$0                             | PWMA_BASE    |
| PWMA_PMFCTL           | PWM Fault Control Register     | \$1                             | PWMA_BASE    |
| PWMA_PMFSA            | PWM Fault Status Acknowledge   | \$2                             | PWMA_BASE    |
| PWMA_PMOUT            | PWM Output Control Register    | \$3                             | PWMA_BASE    |
| PWMA_PMCNT            | PWM Counter Register           | \$4                             | PWMA_BASE    |
| PWMA_PWMCM            | PWM Counter Modulo Register    | \$5                             | PWMA_BASE    |
| PWMA_PWMVAL0-5        | PWM Value Registers 0-5        | \$6, \$7, \$8, \$9, \$A,<br>\$B | PWMA_BASE    |
| PWMA_PMDEADTM         | PWM Deadtime Register          | \$C                             | PWMA_BASE    |
| PWMA_PMDISMAP1        | PWM Disable Mapping Register 1 | \$D                             | PWMA_BASE    |
| PWMA_PMDISMAP2        | PWM Disable Mapping Register 2 | \$E                             | PWMA_BASE    |
| PWMA_PMCFG            | PWM Config Register            | \$F                             | PWMA_BASE    |
| PWMA_PMCCR            | PWM Channel Control Register   | \$10                            | PWMA_BASE    |
| PWMA_PMPORT           | PWM Port Register              | \$11                            | PWMA_BASE    |

Table 3-20. PWMB Registers Address Map

| Register Abbreviation | Register Description           | Address Offset                 | Base Address |
|-----------------------|--------------------------------|--------------------------------|--------------|
| PWMB_PMCTL            | PWM Control Register           | \$0                            | PWMB_BASE    |
| PWMB_PMFCTL           | PWM Fault Control Register     | \$1                            | PWMB_BASE    |
| PWMB_PMFSA            | PWM Fault Status Acknowledge   | \$2                            | PWMB_BASE    |
| PWMB_PMOUT            | PWM Output Control Register    | \$3                            | PWMB_BASE    |
| PWMB_PMCNT            | PWM Counter Register           | \$4                            | PWMB_BASE    |
| PWMB_PWMCM            | PWM Counter Modulo Register    | \$5                            | PWMB_BASE    |
| PWMB_PWMVAL0-5        | PWM Value Registers 0–5        | \$6, \$7, \$8, \$9<br>\$A, \$B | PWMB_BASE    |
| PWMB_PMDEADTM         | PWM Deadtime Register          | \$C                            | PWMB_BASE    |
| PWMB_PMDISMAP1        | PWM Disable Mapping Register 1 | \$D                            | PWMB_BASE    |
| PWMB_PMDISMAP2        | PWM Disable Mapping Register 2 | \$E                            | PWMB_BASE    |
| PWMB_PMCFG            | PWM Config Register            | \$F                            | PWMB_BASE    |
| PWMB_PMCCR            | PWM Channel Control Register   | \$10                           | PWMB_BASE    |
| PWMB_PMPORT           | PWM Port Register              | \$11                           | PWMB_BASE    |

Table 3-21. Quadrature Decoder #0 Registers Address Map

| Register Abbreviation | Register Description                      | Address Offset | Base Address |
|-----------------------|-------------------------------------------|----------------|--------------|
| QD0_DECCR             | Decoder Control Register                  | \$0            | DEC0_BASE    |
| QD0_FIR               | Filter Interval Register                  | \$1            | DEC0_BASE    |
| QD0_WTR               | Watchdog Timeout Register                 | \$2            | DEC0_BASE    |
| QD0_POSD              | Position Difference Counter Register      | \$3            | DEC0_BASE    |
| QD0_POSDH             | Position Difference Counter Hold Register | \$4            | DEC0_BASE    |
| QD0_REV               | Revolution Counter Register               | \$5            | DEC0_BASE    |
| QD0_REVH              | Revolution Hold Register                  | \$6            | DEC0_BASE    |
| QD0_UPOS              | Upper Position Counter Register           | \$7            | DEC0_BASE    |
| QD0_LPOS              | Lower Position Counter Register           | \$8            | DEC0_BASE    |
| QD0_UPOSH             | Upper Position Hold Register              | \$9            | DEC0_BASE    |
| QD0_LPOSH             | Lower Position Hold Register              | \$A            | DEC0_BASE    |
| QD0_UIR               | Upper Initialization Register             | \$B            | DEC0_BASE    |
| QD0_LIR               | Lower Initialization Register             | \$C            | DEC0_BASE    |
| QD0_IMR               | Input Monitor Register                    | \$D            | DEC0_BASE    |
| QD0_TSTREG            | Test Register                             | \$E            | DEC0_BASE    |

Table 3-22. Quadrature Decoder #1 Registers Address Map

| Register Abbreviation | Register Description                      | Address Offset | Base Address |
|-----------------------|-------------------------------------------|----------------|--------------|
| QD1_DECCR             | Decoder Control Register                  | \$0            | DEC1_BASE    |
| QD1_FIR               | Filter Interval Register                  | \$1            | DEC1_BASE    |
| QD1_WTR               | Watchdog Timeout Register                 | \$2            | DEC1_BASE    |
| QD1_POSD              | Position Difference Counter Register      | \$3            | DEC1_BASE    |
| QD1_POSDH             | Position Difference Counter Hold Register | \$4            | DEC1_BASE    |
| QD1_REV               | Revolution Counter Register               | \$5            | DEC1_BASE    |
| QD1_REVH              | Revolution Hold Register                  | \$6            | DEC1_BASE    |
| QD1_UPOS              | Upper Position Counter Register           | \$7            | DEC1_BASE    |
| QD1_LPOS              | Lower Position Counter Register           | \$8            | DEC1_BASE    |
| QD1_UPOSH             | Upper Position Hold Register              | \$9            | DEC1_BASE    |
| QD1_LPOSH             | Lower Position Hold Register              | \$A            | DEC1_BASE    |
| QD1_UIR               | Upper Initialization Register             | \$B            | DEC1_BASE    |
| QD1_LIR               | Lower Initialization Register             | \$C            | DEC1_BASE    |
| QD1_IMR               | Input Monitor Register                    | \$D            | DEC1_BASE    |
| QD1_TSTREG            | Test Register                             | \$E            | DEC1_BASE    |

Table 3-23. Interrupt Controller Registers Address Map

| Register Abbreviation | Register Description              | Address Offset                                                                 | Base Address |
|-----------------------|-----------------------------------|--------------------------------------------------------------------------------|--------------|
| GPR0-15               | Group Priority Registers 0–15     | \$0, \$1, \$2, \$3, \$4, \$5, \$6, \$7, \$8, \$9, \$A, \$B, \$C, \$D, \$E, \$F | ITCN_BASE    |
| TIRQ0                 | Test Interrupt Request Register 0 | \$10                                                                           | ITCN_BASE    |
| TIRQ1                 | Test Interrupt Request Register 1 | \$11                                                                           | ITCN_BASE    |
| TIRQ2                 | Test Interrupt Request Register 2 | \$12                                                                           | ITCN_BASE    |
| TIRQ3                 | Test Interrupt Request Register 3 | \$13                                                                           | ITCN_BASE    |
| TISR0                 | Test Interrupt Source Register 0  | \$18                                                                           | ITCN_BASE    |
| TISR1                 | Test Interrupt Source Register 1  | \$19                                                                           | ITCN_BASE    |
| TISR2                 | Test Interrupt Source Register 2  | \$1A                                                                           | ITCN_BASE    |
| TISR3                 | Test Interrupt Source Register 3  | \$1B                                                                           | ITCN_BASE    |
| TCSR                  | Test Control and Status Register  | \$1C                                                                           | ITCN_BASE    |

Table 3-24. ADCA Registers Address Map

| Register Abbreviation | Register Description               | Address Offset                                    | Base Address |
|-----------------------|------------------------------------|---------------------------------------------------|--------------|
| ADCA_ADCR1            | ADC Control Register 1             | \$0                                               | ADCA_BASE    |
| ADCA_ADCR2            | ADC Control Register 2             | \$1                                               | ADCA_BASE    |
| ADCA_ADZCC            | ADC Zero Crossing Control Register | \$2                                               | ADCA_BASE    |
| ADCA_ADLST1           | ADC Channel List Registers 1       | \$3                                               | ADCA_BASE    |
| ADCA_ADLST2           | ADC Channel List Register 2        | \$4                                               | ADCA_BASE    |
| ADCA_ADSDIS           | ADC Sample Disable Register        | \$5                                               | ADCA_BASE    |
| ADCA_ADSTAT           | ADC Status Register                | \$6                                               | ADCA_BASE    |
| ADCA_ADLSTAT          | ADC Limit Status Register          | \$7                                               | ADCA_BASE    |
| ADCA_ADZCSTAT         | ADC Zero Crossing Status Register  | \$8                                               | ADCA_BASE    |
| ADCA_ADRSLT0-7        | ADC Result Registers 0–7           | \$9, \$A, \$B, \$C, \$D,<br>\$E, \$F, \$10        | ADCA_BASE    |
| ADCA_ADLLMT0-7        | ADC Low Limit Registers 0–7        | \$11, \$12, \$13, \$14,<br>\$15, \$16, \$17, \$18 | ADCA_BASE    |
| ADCA_ADHLMT0-7        | ADC High Limit Registers 0–7       | \$19, \$1A, \$1B, \$1C,<br>\$1D, \$1E, \$1F, \$20 | ADCA_BASE    |
| ADCA_ADOFS0-7         | ADC Offset Registers 0–7           | \$21, \$22, \$23, \$24,<br>\$25, \$26, \$27, \$28 | ADCA_BASE    |

Table 3-25. ADCB Registers Address Map

| Register Abbreviation | Register Description               | Address Offset                                    | Base Address |
|-----------------------|------------------------------------|---------------------------------------------------|--------------|
| ADCB_ADCR1            | ADC Control Register 1             | \$0                                               | ADCB_BASE    |
| ADCB_ADCR2            | ADC Control Register 2             | \$1                                               | ADCB_BASE    |
| ADCB_ADZCC            | ADC Zero Crossing Control Register | \$2                                               | ADCB_BASE    |
| ADCB_ADLST1           | ADC Channel List Registers 1       | \$3                                               | ADCB_BASE    |
| ADCB_ADLST2           | ADC Channel List Register 2        | \$4                                               | ADCB_BASE    |
| ADCB_ADSDIS           | ADC Sample Disable Register        | \$5                                               | ADCB_BASE    |
| ADCB_ADSTAT           | ADC Status Register                | \$6                                               | ADCB_BASE    |
| ADCB_ADLSTAT          | ADC Limit Status Register          | \$7                                               | ADCB_BASE    |
| ADCB_ADZCSTAT         | ADC Zero Crossing Status Register  | \$8                                               | ADCB_BASE    |
| ADCB_ADRSLT0-7        | ADC Result Registers 0–7           | \$9, \$A, \$B, \$C, \$D, \$E, \$F,<br>\$10        | ADCB_BASE    |
| ADCB_ADLLMT0-7        | ADC Low Limit Registers 0–7        | \$11, \$12, \$13, \$14, \$15,<br>\$16, \$17, \$18 | ADCB_BASE    |
| ADCB_ADHLMT0-7        | ADC High Limit Registers 0-7       | \$19, \$1A, \$1B, \$1C, \$1D,<br>\$1E, \$1F, \$20 | ADCB_BASE    |
| ADCB_ADOFS0-7         | ADC Offset Registers 0–7           | \$21, \$22, \$23, \$24, \$25,<br>\$26, \$27, \$28 | ADCB_BASE    |

**Note:** Analog to Digital Converter B (ADCB) is used *only* on the DSP56F807.

Table 3-26. SCI0 Registers Address Map

| Register Abbreviation | Register Description   | Address Offset | Base Address |
|-----------------------|------------------------|----------------|--------------|
| SCI0_SCIBR            | SCI Baud Rate Register | \$0            | SCI0_BASE    |
| SCI0_SCICR            | SCI Control Register   | \$1            | SC0_BASE     |
| SCI0_SCISR            | SCI Status Register    | \$2            | SCI0_BASE    |
| SCI0_SCIDR            | SCI Data Register      | \$3            | SCI0_BASE    |

Table 3-27. SCI1 Registers Address Map

| Register Abbreviation | Register Description   | Address Offset | Base Address |
|-----------------------|------------------------|----------------|--------------|
| SCI1_SCIBR            | SCI Baud Rate Register | \$0            | SCI1_BASE    |
| SCI1_SCICR            | SCI Control Register   | \$1            | SCI1_BASE    |
| SCI1_SCISR            | SCI Status Register    | \$2            | SCI1_BASE    |
| SCI1_SCIDR            | SCI Data Register      | \$3            | SCI1_BASE    |

Table 3-28. SPI Registers Address Map

| Register Abbreviation | Register Description               | Address Offset | Base Address |
|-----------------------|------------------------------------|----------------|--------------|
| SPSCR                 | SPI Status and Control<br>Register | \$0            | SPI_BASE     |
| SPDSR                 | SPI Data Size Register             | \$1            | SPI_BASE     |
| SPDRR                 | SPI Data Receive Register          | \$2            | SPI_BASE     |
| SPDTR                 | SPI Data Transmit Register         | \$3            | SPI_BASE     |

Table 3-29. COP Registers Address Map

| Register Abbreviation | Register Description  | Address Offset | Base Address |
|-----------------------|-----------------------|----------------|--------------|
| COPCTL                | COP Control Register  | \$0            | COP_BASE     |
| СОРТО                 | COP Time Out Register | \$1            | COP_BASE     |
| COPSRV                | COP Service Register  | \$2            | COP_BASE     |

Table 3-30. Program Flash Interface Unit Registers Address Map

| Register Abbreviation | Register Description                     | Address Offset | Base Address |
|-----------------------|------------------------------------------|----------------|--------------|
| PFIU_CNTL             | Program Flash Control Register           | \$0            | PFIU_BASE    |
| PFIU_PE               | Program Flash Program Enable Register    | \$1            | PFIU_BASE    |
| PFIU_EE               | Program Flash Erase Enable Register      | \$2            | PFIU_BASE    |
| PFIU_ADDR             | Program Flash Address Register           | \$3            | PFIU_BASE    |
| PFIU_DATA             | Program Flash Data Register              | \$4            | PFIU_BASE    |
| PFIU_IE               | Program Flash Interrupt Enable Register  | \$5            | PFIU_BASE    |
| PFIU_IS               | Program Flash Interrupt Source Register  | \$6            | PFIU_BASE    |
| PFIU_IP               | Program Flash Interrupt Pending Register | \$7            | PFIU_BASE    |
| PFIU_CKDIVISOR        | Program Flash Clock Divisor Register     | \$8            | PFIU_BASE    |
| PFIU_TERASEL          | Program Flash Terase Limit Register      | \$9            | PFIU_BASE    |
| PFIU_TMEL             | Program Flash Time Limit Register        | \$A            | PFIU_BASE    |
| PFIU_TNVSL            | Program Flash Tnvs Limit Register        | \$B            | PFIU_BASE    |
| PFIU_TPGSL            | Program Flash Tpgs Limit Register        | \$C            | PFIU_BASE    |
| PFIU_TPROGL           | Program Flash Tprog Limit Register       | \$D            | PFIU_BASE    |
| PFIU_TNVHL            | Program Flash TNVH Limit Register        | \$E            | PFIU_BASE    |
| PFIU_TNVH1L           | Program Flash TNVH1 Limit Register       | \$F            | PFIU_BASE    |
| PFIU_TRCVL            | Program Flash TRCV Limit Register        | \$10           | PFIU_BASE    |

Table 3-31. Data Flash Interface Unit Registers Address Map

| Register Abbreviation | Register Description                  | Address Offset | Base Address |
|-----------------------|---------------------------------------|----------------|--------------|
| DFIU_CNTL             | Data Flash Control Register           | \$0            | DFIU_BASE    |
| DFIU_PE               | Data Flash Program Enable Register    | \$1            | DFIU_BASE    |
| DFIU_EE               | Data Flash Erase Enable Register      | \$2            | DFIU_BASE    |
| DFIU_ADDR             | Data Flash Address Register           | \$3            | DFIU_BASE    |
| DFIU_DATA             | Data Flash Data Register              | \$4            | DFIU_BASE    |
| DFIU_IE               | Data Flash Interrupt Enable Register  | \$5            | DFIU_BASE    |
| DFIU_IS               | Data Flash Interrupt Source Register  | \$6            | DFIU_BASE    |
| DFIU_IP               | Data Flash Interrupt Pending Register | \$7            | DFIU_BASE    |
| DFIU_CKDIVISOR        | Data Flash Clock Divisor Register     | \$8            | DFIU_BASE    |
| DFIU_TERASEL          | Data Flash Terase Limit Register      | \$9            | DFIU_BASE    |
| DFIU_TMEL             | Data Flash TME Limit Register         | \$A            | DFIU_BASE    |
| DFIU_TNVSL            | Data Flash TNVS Limit Register        | \$B            | DFIU_BASE    |
| DFIU_TPGSL            | Data Flash TPGS Limit Register        | \$C            | DFIU_BASE    |
| DFIU_TPROGL           | Data Flash TPROG Limit Register       | \$D            | DFIU_BASE    |
| DFIU_TNVHL            | Data Flash TNVH Limit Register        | \$E            | DFIU_BASE    |
| DFIU_TNVHL1           | Data Flash TNVH1 Limit Register       | \$F            | DFIU_BASE    |
| DFIU_TRCVL            | Data Flash TRCV Limit Register        | \$10           | DFIU_BASE    |

Table 3-32. Boot Flash Interface Unit Registers Address Map

| Register Abbreviation | Register Description                  | Address Offset | Base Address |
|-----------------------|---------------------------------------|----------------|--------------|
| BFIU_CNTL             | Boot Flash Control Register           | \$0            | BFIU_BASE    |
| BFIU_PE               | Boot Flash Program Enable Register    | \$1            | BFIU_BASE    |
| BFIU_EE               | Boot Flash Erase Enable Register      | \$2            | BFIU_BASE    |
| BFIU_ADDR             | Boot Flash Address Register           | \$3            | BFIU_BASE    |
| BFIU_DATA             | Boot Flash Data Register              | \$4            | BFIU_BASE    |
| BFIU_IE               | Boot Flash Interrupt Enable Register  | \$5            | BFIU_BASE    |
| BFIU_IS               | Boot Flash Interrupt Source Register  | \$6            | BFIU_BASE    |
| BFIU_IP               | Boot Flash Interrupt Pending Register | \$7            | BFIU_BASE    |
| BFIU_CKDIVISOR        | Boot Flash Clock Divisor Register     | \$8            | BFIU_BASE    |
| BFIU_TERASEL          | Boot Flash Terase Limit Register      | \$9            | BFIU_BASE    |
| BFIU_TMEL             | Boot Flash TME Limit Register         | \$A            | BFIU_BASE    |
| BFIU_TNVSL            | Boot Flash TNVS Limit Register        | \$B            | BFIU_BASE    |
| BFIU_TPGSL            | Boot Flash TPGS Limit Register        | \$C            | BFIU_BASE    |
| BFIU_TPROGL           | Boot Flash TPROG Limit Register       | \$D            | BFIU_BASE    |
| BFIU_TNVHL            | Boot Flash TNVH Limit Register        | \$E            | BFIU_BASE    |
| BFIU_TNVHL1           | Boot Flash TNVH1 Limit Register       | \$F            | BFIU_BASE    |
| BFIU_TRCVL            | Boot Flash TRCV Limit Register        | \$10           | BFIU_BASE    |

Table 3-33. Clock Generation Registers Address Map

| Register Abbreviation | Register Description   | Address Offset | Base Address |
|-----------------------|------------------------|----------------|--------------|
| PLLCR                 | Control Register       | \$0            | CLKGEN_BASE  |
| PLLDB                 | Divide-by Register     | \$1            | CLKGEN_BASE  |
| PLLSR                 | Status Register        | \$2            | CLKGEN_BASE  |
| TESTR                 | Test Register          | \$3            | CLKGEN_BASE  |
| CLKOSR                | Select Register        | \$4            | CLKGEN_BASE  |
| ISOCTL                | Oscillator Control Reg | \$5            | CLKGEN_BASE  |

Table 3-34. GPIO Port A Registers Address Map

| Register Abbreviation | Register Description              | Address Offset | Base Address |
|-----------------------|-----------------------------------|----------------|--------------|
| GPIO_A_PUR            | Pull-up Enable Register           | \$0            | GPIOA_BASE   |
| GPIO_A_DR             | Data Register                     | \$1            | GPIOA_BASE   |
| GPIO_A_DDR            | Data Direction Register           | \$2            | GPIOA_BASE   |
| GPIO_A_PER            | Peripheral Enable Register        | \$3            | GPIOA_BASE   |
| GPIO_A_IAR            | Interrupt Assert Register         | \$4            | GPIOA_BASE   |
| GPIO_A_IENR           | Interrupt Enable Register         | \$5            | GPIOA_BASE   |
| GPIO_A_IPOLR          | Interrupt Polarity Register       | \$6            | GPIOA_BASE   |
| GPIO_A_IPR            | Interrupt Pending Register        | \$7            | GPIOA_BASE   |
| GPIO_A_IESR           | Interrupt Edge-Sensitive Register | \$8            | GPIOA_BASE   |

Table 3-35. GPIO Port B Registers Address Map

| Register Abbreviation | Register Description              | Address Offset | Base Address |
|-----------------------|-----------------------------------|----------------|--------------|
| GPIO_B_PUR            | Pull-up Enable Register           | \$0            | GPIOB_BASE   |
| GPIO_B_DR             | Data Register                     | \$1            | GPIOB_BASE   |
| GPIO_B_DDR            | Data Direction Register           | \$2            | GPIOB_BASE   |
| GPIO_B_PER            | Peripheral Enable Register        | \$3            | GPIOB_BASE   |
| GPIO_B_IAR            | Interrupt Assert Register         | \$4            | GPIOB_BASE   |
| GPIO_B_IENR           | Interrupt Enable Register         | \$5            | GPIOB_BASE   |
| GPIO_B_IPOLR          | Interrupt Polarity Register       | \$6            | GPIOB_BASE   |
| GPIO_B_IPR            | Interrupt Pending Register        | \$7            | GPIOB_BASE   |
| GPIO_B_IESR           | Interrupt Edge-Sensitive Register | \$8            | GPIOB_BASE   |

Table 3-36. GPIO Port D Registers Address Map

| Register Abbreviation | Register Description                   | er Description Address Offset Base Addres |            |
|-----------------------|----------------------------------------|-------------------------------------------|------------|
| GPIO_D_PUR            | Pull-up Enable Register \$0 GPIOD_BASE |                                           | GPIOD_BASE |
| GPIO_D_DR             | Data Register                          | \$1                                       | GPIOD_BASE |
| GPIO_D_DDR            | Data Direction Register                | \$2                                       | GPIOD_BASE |
| GPIO_D_PER            | Peripheral Enable Register             | \$3                                       | GPIOD_BASE |
| GPIO_D_IAR            | Interrupt Assert Register              | \$4                                       | GPIOD_BASE |
| GPIO_D_IENR           | Interrupt Enable Register \$5          |                                           | GPIOD_BASE |
| GPIO_D_IPOLR          | Interrupt Polarity Register            | \$6                                       | GPIOD_BASE |
| GPIO_D_IPR            | Interrupt Pending Register             | \$7                                       | GPIOD_BASE |
| GPIO_D_IESR           | Interrupt Edge-Sensitive<br>Register   | \$8                                       | GPIOD_BASE |

Table 3-37. GPIO Port E Registers Address Map

| Register Abbreviation | Register Description Address Offse   |     | Base Address |
|-----------------------|--------------------------------------|-----|--------------|
| GPIO_E_PUR            | Pull-up Enable Register              | \$0 | GPIOE_BASE   |
| GPIO_E_DR             | Data Register                        | \$1 | GPIOE_BASE   |
| GPIO_E_DDR            | Data Direction Register              | \$2 | GPIOE_BASE   |
| GPIO_E_PER            | Peripheral Enable Register           | \$3 | GPIOE_BASE   |
| GPIO_E_IAR            | Interrupt Assert Register            | \$4 | GPIOE_BASE   |
| GPIO_E_IENR           | Interrupt Enable Register            | \$5 | GPIOE_BASE   |
| GPIO_E_IPOLR          | Interrupt Polarity Register          | \$6 | GPIOE_BASE   |
| GPIO_E_IPR            | Interrupt Pending Register           | \$7 | GPIOE_BASE   |
| GPIO_E_IESR           | Interrupt Edge-Sensitive<br>Register | \$8 | GPIOE_BASE   |

## 3.6 Program Memory

As shown in **Table 3-1**, the DSP56F801 has 8K words of on-chip program flash and 1K words of on-chip program RAM. However, the DSP56F803/805 chips have 31.5K words of on-chip program flash memory and 512 words of on-chip program RAM. The DSP56F807 has 60K words of on-chip program flash memory and 2K words of on-chip program RAM.

For the DSP56F803/805/807 chips, the program memory may be expanded off-chip up to 64K. The external program bus access time is controlled by two of four bits of the bus control register (BCR) located at X:\$FFF9<sup>1</sup>. This register is shown in **Figure 3-1.** 

<sup>1.</sup>All DSP56800 chips have two low order wait state bits in BCR hardcoded to zero.

The on-chip program flash and RAM may hold a combination of interrupt vectors and program code, which may be modified by the application itself.

When mode three is selected, the complete 64K words of program memory are external.

The DSP56F801 does not permit external memory expansion.

# 3.7 DSP56800 Operating Modes

The DSP56F801/803/805/807 chips have two valid operating modes determining the memory maps for program memory. Operating modes can be selected either by applying the appropriate signal to the EXTBOOT pin during reset, or by writing to the operating mode register (OMR) and changing the MA and MB bits.

Table 3-38. DSP56F801/803/805/807 Program Memory Chip Operating Modes

| State of EXTBOOT upon reset | MB | MA | Chip operating mode        |  |
|-----------------------------|----|----|----------------------------|--|
| 0                           | 0  | 0  | Mode 0<br>NORMAL Operation |  |
| N/A                         | 0  | 1  | NOT SUPPORTED              |  |
| N/A                         | 1  | 0  | NOT COLL CIVIED            |  |
| 1                           | 1  | 1  | Mode 3<br>EXTERNAL ROM     |  |

The EXTBOOT pin is sampled as the chip leaves the reset state, and the initial operating mode of the chip is set accordingly.

Chip operating modes can also be changed by writing to the operating mode bits MB and MA in the OMR. Changing operating modes does not reset the chip. Interrupts should be disabled immediately before changing the OMR. This will prevent an interrupt from going to the wrong memory location. Also, one no-operation (NOP) instruction should be included after changing the OMR to allow for re-mapping to occur.

Note:

Upon computer operating properly (COP) reset, the MA and MB bits will revert to the values originally latched from the EXTBOOT pin in contradiction of RESET, hardware reset. These *original* mode values determine the COP reset vector.

# 3.7.1 Mode 0-Single Chip Mode: Start-up

Mode zero is the single-chip mode internal program RAM (PRAM) and PFLASH are enabled for reads and fetches. The DSP56F801/803/805/807 have two sub-modes for:

- 1. Mode A boot mode where all memory is internal
- 2. Mode B non-boot mode where the first 32K of memory is internal and the second 32K is external

If EXTBOOT is asserted low during reset, then Mode A: boot is automatically entered when exiting reset mode.

For DSP56F801, Mode B is not supported because there is no external memory interface.

**Note:** Locations zero through three in the program memory space are actually mapped to the first four locations in the boot flash.

Mode zero is useful to enter when coming out of reset for applications while executing primarily from internal program memory. The reset vector location in modes zero and three is located in the program memory space at location P:\$0000, P:\$0002 for COP timer reset. For mode zero, this is in internal program memory. In mode three, it is in off-chip program memory.

#### 3.7.2 Modes 1 and 2

Modes one and two are NOT SUPPORTED for these parts. They are used for ROM-based members of the DSP56800 family.

#### 3.7.3 Mode 3-External

Mode three is a development mode in which the entire 64K program memory space is external. No internal program memory may be accessed, except as a secondary read of data RAM. The reset vector location in mode three is located in the external program memory space at location P:\$0000, P:\$0002 for COP timer reset.

## 3.8 Boot Flash Operation

A boot flash is provided to handle device initialization in the event the program flash becomes corrupted for any reason. The hardware and COP reset vectors, \$0000 and \$0002, are mapped into the boot flash at locations \$8000 and \$8002. The entire boot flash is available at locations \$8000 through \$87FF in the 801/803/805. The boot flash would normally be programmed once just before or after the device is mounted in the end application code in the boot flash is typically responsible for checking the contents of PFLASH are correct, reloading the PFLASH, from SPI, SCI, CAN, and so on, if necessary. The 807 boot flash is available at locations \$F800 through \$F802. Please see Table 3-2.



Table 3-39. Example Contents of Data Stream to be Loaded from Serial EEPROM

| Word Number           | Description                                                                                                       |  |
|-----------------------|-------------------------------------------------------------------------------------------------------------------|--|
| 1                     | N = Number of program words to be loaded (must be at least one word LESS than the size of the area to be loaded). |  |
| 2                     | Starting address for load                                                                                         |  |
| 3 - <u>&gt;</u> N + 2 | Code to be loaded                                                                                                 |  |

The code in the boot flash could contain an algorithm for checking the current contents of the PFLASH against a previously computed signature stored in the last entry of the PFLASH. If these agree, the PFLASH contents are assumed good, and the memory map can be switched, redirecting the program control to the PFLASH. If the entries do not agree, then the PFLASH is reloaded through one of the external ports. Control is then redirected to the code just loaded into memory.

The mechanism above applies only to the case where the device is being booted in mode zero. It does not apply when the device is booted in mode three, where all program memory is external.

The DSP56F801/803/805/807 chips contain 2K of boot flash. An example algorithm for the boot flash follows.

#### **Example 3-1. Example Boot Flash Algorithm**

```
assume modulus1 = a prime number
assume max = maximum address of program flash
/* Calculate a signature for the current contents of the program flash */
/* (assume addresses are normalized to the pflash root */
or (i = 0; i<max; i++) hash_no = (64*hash_no + pflash[i]) % modulus1;
If (hash no == pflash[max]) begin
reset memory map by writing to the system control register
JUMP to jumpAddr
end else begin /* need to reload contents of PFLASH */
LOAD CODE VIA SPI PORT
COMPUTE NEW SIGNATURE AS DATA IS LOADED VIA SPI
ERASE FLASH IF NECESSARY
PROGRAM FLASH WITH DATA FROM SPI
SET LAST LOCATION TO BE LOADED = HASHCODE
SET jumpAddr = Starting Address From SPI
reset memory map by writing to the system control register
jump to jumpAddr
```

Note:

The algorithm above ignores users are dealing with a limited amount of on-chip RAM. Size limited to available RAM will download data in buckets. Further, the algorithm also needs to be extended to support multiple EEPROM types and CAN.

# 3.9 Executing Programs from XRAM

DSP56F801/803/805/807 devices do *not* support execution of program from data RAM (XRAM).

## 3.10 DSP56800 Reset and Interrupt Vectors

The reset and interrupt vector map specifies the address the processor jumps when it recognizes an interrupt or encounters a reset condition. The instruction located at this address must be a JSR instruction for an interrupt vector, or a JMP instruction for a reset vector. The interrupt vector map for a given chip is specified by all possible interrupt sources on the DSP56800 core, as well as from the peripherals. No interrupt priority level (IPL) is specified for hardware reset or for COP reset because these conditions reset the chip. Resetting takes precedence over all other interrupts.

**Table 3-40** provides the reset and interrupt priority structure for the DSP56F801/803/805/807 chips, including on-chip peripherals. **Table 3-41** lists the reset and interrupt vectors for this family, DSP56800. A full description of interrupts is provided in the *DSP56800 Family Manual (DSP56800FM/D)*.

**Note:** In operating modes zero and three, the hardware reset vector is at \$0000 and the COP reset vector is at \$0002.

Table 3-40. Reset and Interrupt Priority Structure

| Priority          | Exception IPR Bits             |         |
|-------------------|--------------------------------|---------|
| Level 1 (Non-mas  | skable)                        |         |
| Highest           | Hardware RESET                 | _       |
|                   | COP Timer Reset                | _       |
|                   | Illegal Instruction Trap       | _       |
|                   | Hardware Stack Overflow        | _       |
|                   | OnCE Trap                      | _       |
| Lower             | SWI                            | _       |
| Level 0 (Maskable | e)                             |         |
| Higher            | IRQA (External interrupt)      | 2, 1, 0 |
|                   | IRQB (External interrupt)      | 5, 4, 3 |
|                   | Channel 6 Peripheral Interrupt | 9       |
|                   | Channel 5 Peripheral Interrupt | 10      |
|                   | Channel 4 Peripheral Interrupt | 11      |
|                   | Channel 3 Peripheral Interrupt | 12      |
|                   | Channel 2 Peripheral Interrupt | 13      |

Table 3-40. Reset and Interrupt Priority Structure (Continued)

| Priority          | Exception                         | IPR Bits <sup>1</sup> |  |  |
|-------------------|-----------------------------------|-----------------------|--|--|
| Level 1 (Non-mas  | kable)                            |                       |  |  |
| Highest           | Hardware RESET                    | _                     |  |  |
|                   | COP Timer Reset                   | _                     |  |  |
|                   | Illegal Instruction Trap          | _                     |  |  |
|                   | Hardware Stack Overflow —         |                       |  |  |
|                   | OnCE Trap —                       |                       |  |  |
| Lower             | SWI —                             |                       |  |  |
| Level 0 (Maskable | Level 0 (Maskable)                |                       |  |  |
| Higher            | IRQA (External interrupt)         | 2, 1, 0               |  |  |
|                   | Channel 1 Peripheral Interrupt 14 |                       |  |  |
| Lowest            | Channel 0 Peripheral Interrupt    | 15                    |  |  |

<sup>1.</sup> Please refer to Section 4.2

Table 3-41. Reset and Interrupt Vector Map

| Reset and Interrupt<br>Starting Addresses <sup>1</sup> | Interrupt<br>Priority Level | Interrupt Source |  |
|--------------------------------------------------------|-----------------------------|------------------|--|
| \$0000 <sup>2</sup>                                    | _                           | Hardware RESET   |  |
| \$0002 <sup>2</sup>                                    | _                           | COP Timer Reset  |  |
| \$0004                                                 | _                           | (Reserved)       |  |
| \$0006                                                 | 1 Illegal Instruction Trap  |                  |  |
| \$0008                                                 | Software Interrupt (SWI)    |                  |  |
| \$000A                                                 | Hardware Stack Overflow     |                  |  |
| \$000C                                                 | OnCE Trap                   |                  |  |
| \$000E                                                 |                             | (Reserved)       |  |

Table 3-41. Reset and Interrupt Vector Map (Continued)

| Reset and Interrupt<br>Starting Addresses <sup>1</sup> | Interrupt<br>Priority Level | Interrupt Source                          |
|--------------------------------------------------------|-----------------------------|-------------------------------------------|
| \$0010                                                 | 0                           | IRQA                                      |
| \$0012                                                 |                             | IRQB                                      |
| \$0014                                                 |                             |                                           |
| \$0016                                                 |                             | Peripheral Interrupt Vectors <sup>3</sup> |
| \$0018                                                 |                             |                                           |
| •                                                      |                             |                                           |
| •                                                      |                             |                                           |
| •                                                      |                             |                                           |
| •                                                      |                             |                                           |
| •                                                      |                             |                                           |
| \$0042                                                 |                             |                                           |
| \$007C                                                 |                             |                                           |
| \$007E                                                 |                             |                                           |

- 1. These are DSP56F801/803/805/807 addresses, not IPBus addresses.
- 2. Reset vectors are aliased to the first two vectors located in Boot Flash.

DSP56F801/803/805: \$0000 = \$8000

\$0002 = \$8002

DSP56F807: \$0000 = \$F800

\$0002 = \$F802

Please see Section 4.1 for specific peripheral interrupt memory map locations.

# 3.11 Memory Architecture

The multiple bus Harvard architecture of the DSP core within this device allows for certain dual, parallel moves. This greatly increases throughput on algorithms requiring a high bandwidth feed of data values. The following simplified diagram of the chips' on-board address and data buses helps illustrate the allowed and disallowed parallel data reads. As with any Harvard architecture, the *program* or op-code buses always work in parallel with the data buses.



Figure 3-3. DSP803/805/807 On-Board Address and Data Buses

**Note:** Data memory is often noted as X-memory. For example, data RAM is called XRAM.

The following data space reads are possible:

- Dual read XRAM using CGDB and XRAM using XDB2
- Dual read RAM using CGDB and XFLASH using XDB2
- Dual read XRAM using XDB2 and XFLASH using CGDB
- Single read XRAM using CGDB
- Single read XFLASH using CGDB

and bus control register (BCR).

Note: Dual read XFLASH using XDB2 and XFLASH using CGDB *is NOT allowed.*Dual reads solely from XFLASH *are NOT allowed.* CGDB reads and writes are a result of XAB1 addressing. XDB2 reads are a result of XAB2 addressing.

Writes are NOT allowed. XAB2 addressing is always the second field of a dual move operation, and can only be sourced by the R3 register.

The XRAM is a true dual-port RAM. The XFLASH is not available as a dual-ported memory.

Note: Due to the IPbus methodology used for busing from core to peripherals, the DSP56F801/803/805/807 does not connect the PGDB from the DSP core to the peripherals. Certain addressing modes of the MOVE command may very likely cause a transfer to happen on the core's peripheral global data bus (PGDB). The DSP56F801/803/805/807 does not connect the PGDB from the DSP core to the peripherals, so instructions such as MOVEP, utilizing this data bus, are not useful. The MOVEP instruction only functions for registers internal to the core: OnCE PGDB bus transfer register (OPGDBR), interrupt priority register (IPR)

# **Chapter 4 Interrupt Controller (ITCN)**

#### 4.1 Introduction

The IPbus interrupt controller (ITCN) accepts interrupt request (IRQ) signals for interrupt priority (IP) bus-based peripherals, assigns user-defined levels to each interrupt requests (IRQ), and then selects the highest pending IRQ for presentation to the DSP56800 core. The DSP56800 core includes circuitry supports with seven levels of interrupts. The DSP56800 provides priority to the interrupts associated with the highest level.

The ITCN augments the DSP56800 interrupt controller by expanding the maximum number of peripheral interrupts to 64 and adding the ability to assign each of the 64 interrupt request sources to one of seven levels. Within any one of the seven levels, any number of interrupt sources may be assigned. For additional information, refer to **Figure 7-2**, *Interrupt Priority Register X\$FFFB* in the *DSP56800 Family Manual*.

Each interrupt source has a fixed vector number regardless of the level it has been assigned. For any given level, its vector number determines an interrupt priority. The interrupt source with the highest vector has the highest priority within a given level.

The interrupt controller module does not mask, generate, or clear IRQs. The peripheral module issuing the IRQ defines the enabling and clearing methods of a particular interrupt. The interrupt controller provides only the priority assignments and the interrupt vector generation.

There are 64, 3-bit priority level registers (PLRs) specifying the level assignment, one to seven, for each interrupt request signal. Four PLRs are assembled together in each group priority register (GPR). Each 16-bit GPR is capable of being read and accept writing. Each PLR value has a default value on reset suiting the application's requirements. Each value may be changed. If a PLR value is set to zero, the effect is to disable that interrupt.

The I1 and I0 bits in the DSP56800 core status register (SR) determine the class of the permitted exceptions. To permit mask exceptions, I bits should be set to 01. To disable the mask exceptions, I bits should be set to 11. The interrupt priority register (IPR), also part of the DSP56800 core, is located at its X\$FFFB address. The IPR has an interrupt priority level (IPL) bit assigned to each of the seven interrupt priority levels generated by the interrupt controller. Each IPL bit enables interrupts associated with its interrupt priority level.

Therefore, to enable a specific interrupt, the bit in the peripheral must be set, the PLR in the interrupt controller must be initialized and the corresponding IPL bits must be set in the processor status register.

The ITCN is designed for 64 interrupts; however, the DSP56F801/803/805/807 reserves the first10 interrupt vectors for internally generated exceptions and the IRQA and IRQB external interrupts.

# 4.2 DSP56F801/803/805/807 Interrupt Priority Register (IPR)

The core's IPR is a read/write memory-mapped register located at X:\$FFFB. The IPR specifies the IPL for each of the interrupting devices, including the IRQA and IRQB pins, as well as each on-chip peripheral capable of generating interrupts. The interrupt arbiter on the DSP56800 core contains seven interrupt channels for peripherals' use, in addition to the IRQ interrupts and the interrupts provided by the core. The IPL for all on-chip peripheral interrupt sources are interrupt channels zero-six. They are assigned by the developer. Using the IPR, each of these channels may be individually enabled or disabled under software control. Additionally, the IPR specifies the trigger mode of each external interrupt source and can enable or disable the individual external interrupts. The IPR is cleared on hardware reset.

Peripheral interrupts are enabled or masked by writing to the IPR after enabling them in the *status register* (*SR*). **Figure 4-1** illustrates the interrupt priority order and how IPR bits are programmed. **Figure 4-2** discloses interrupt programming. Unused bits are read as zero and should be written with zero, ensuring future compatibility.



Figure 4-1. DSP56F801/803/805/807 IPR Programming Model

**Table 4-1. Interrupt Programming** 

| IBL1<br>IAL1 | IBINV<br>IAINV | Trigger Mode           |
|--------------|----------------|------------------------|
| 0            | 0              | Low-level sensitive    |
| 0            | 1              | High-level sensitive   |
| 1            | 0              | Falling-edge sensitive |
| 1            | 1              | Rising-edge sensitive  |

| IBL0<br>IAL0 | Enabled? | IPL |
|--------------|----------|-----|
| 0            | No       | _   |
| 1            | Yes      | 0   |

| CH0<br>CH1 | Enabled? | IPL |
|------------|----------|-----|
| 0          | No       | _   |
| 1          | Yes      | 0   |

**Note:** To avoid spurious interrupts, it may be necessary to disable  $\overline{IRQx}$  interrupts, by clearing the IxL0 bit, before modifying IxL1 or IxINV.

# 4.3 ITCN Register Summary

The interrupt controller has the following registers:

- IPR core at X:\$FFFB. For additional information, refer to **Figure 7-2** in the *DSP56800 Family Manual*
- SR core program controller unit see **Figure 1-7**
- GPR 2-15 & GPR 0-15 contains 3-bit, PLR 10-63
- Test control and status register, TCSR
- Test interrupt request register 0, TIRQ0
- Test interrupt request register 1, TIRQ1
- Test interrupt request register 2, TIRQ2
- Test interrupt request register 3, TIRQ3
- Test interrupt source register 0, TISR0
- Test interrupt source register 1, TISR1
- Test interrupt source register 2, TISR2
- Test interrupt source register 3, TISR3

For interrupt controller registers of the address map, please refer to Table 3-23.

# 4.4 Priority Level and Vector Assignments

**Table 4-2** indicates the vector for each interrupt source. For a selected level, the highest vector has the highest priority.

**Table 4-2. Interrupt Vectors and Addresses** 

| 801 | 803/<br>805 | 807 | Vector | IRQ Table Address | Interrupt Source Description       |
|-----|-------------|-----|--------|-------------------|------------------------------------|
| X   | X           | X   | 63     | \$007E            | Low Voltage Detector               |
| X   | X           | X   | 62     | \$007C            | PLL Loss of Lock                   |
| X   | X           | X   | 61     | \$007A            | PWM A Fault                        |
|     | X           | X   | 60     | \$0078            | PWM B Fault                        |
| X   | X           | X   | 59     | \$0076            | Reload PWM A                       |
|     | X           | X   | 58     | \$0074            | Reload PWM B                       |
| X   | X           | X   | 57     | \$0072            | ADC A Zero Crossing or Limit Error |
|     |             | X   | 56     | \$0070            | ADC B Zero Crossing or Limit Error |
| X   | X           | X   | 55     | \$006E            | ADC A Conversion Complete          |
|     |             | X   | 54     | \$006C            | ADC B Conversion Complete          |
| X   | X           | X   | 53     | \$006A            | SCI #0 Receiver Full               |
| X   | X           | X   | 52     | \$0068            | SCI #0 Receiver Error              |
| X   | X           | X   | 51     | \$0066            | SCI #0 Transmitter Ready           |
| X   | X           | X   | 50     | \$0064            | SCI #0 Transmit Complete           |
|     | X           | X   | 49     | \$0062            | SCI #1 Receiver Full               |
|     | X           | X   | 48     | \$0060            | SCI #1 Receiver Error              |
|     | X           | X   | 47     | \$005E            | SCI #1 Transmitter Ready           |
|     | X           | X   | 46     | \$005C            | SCI #1 Transmitter Complete        |
|     | X           | X   | 45     | \$005A            | Timer A Channel 3                  |
|     | X           | X   | 44     | \$0058            | Timer A Channel 2                  |
|     | X           | X   | 43     | \$0056            | Timer A Channel 1                  |

Table 4-2. Interrupt Vectors and Addresses (Continued)

| 801 | 803/<br>805 | 807 | Vector | IRQ Table Address | Interrupt Source Description                  |
|-----|-------------|-----|--------|-------------------|-----------------------------------------------|
|     | X           | X   | 42     | \$0054            | Timer A Channel 0                             |
|     | X           | X   | 41     | \$0052            | Timer B Channel 3                             |
|     | X           | X   | 40     | \$0050            | Timer B Channel 2                             |
|     | X           | X   | 39     | \$004E            | Timer B Channel 1                             |
|     | X           | X   | 38     | \$004C            | Timer B Channel 0                             |
| X   | X           | X   | 37     | \$004A            | Timer C Channel 3                             |
| X   | X           | X   | 36     | \$0048            | Timer C Channel 2                             |
| X   | X           | X   | 35     | \$0046            | Timer C Channel 1                             |
| X   | X           | X   | 34     | \$0044            | Timer C Channel 0                             |
| X   | X           | X   | 33     | \$0042            | Timer D Channel 3                             |
| X   | X           | X   | 32     | \$0040            | Timer D Channel 2                             |
| X   | X           | X   | 31     | \$003E            | Timer D Channel 1                             |
| X   | X           | X   | 30     | \$003C            | Timer D Channel 0                             |
|     | X           | X   | 29     | \$003A            | Quadrature Decoder #0 INDEX Pulse             |
|     | X           | X   | 28     | \$0038            | Quadrature Decoder #0 Home switch or Watchdog |
|     | X           | X   | 27     | \$0036            | Quadrature Decoder #1 INDEX Pulse             |
|     | X           | X   | 26     | \$0034            | Quadrature Decoder #1 Home switch or Watchdog |
| X   | X           | X   | 25     | \$0032            | SPI Receiver Full and/or Error                |
| X   | X           | X   | 24     | \$0030            | SPI Transmitter Empty                         |
| X   | X           | X   | 23     | \$002E            | GPIO A                                        |
| X   | X           | X   | 22     | \$002C            | GPIO B                                        |
|     | X           | X   | 21     | \$002A            | Reserved                                      |
|     | X           | X   | 20     | \$0028            | GPIO D                                        |

Table 4-2. Interrupt Vectors and Addresses (Continued)

|     | ·                                                                                             |     |        |                   |                              |  |
|-----|-----------------------------------------------------------------------------------------------|-----|--------|-------------------|------------------------------|--|
| 801 | 803/<br>805                                                                                   | 807 | Vector | IRQ Table Address | Interrupt Source Description |  |
|     | X                                                                                             | X   | 19     | \$0026            | GPIO E                       |  |
|     |                                                                                               | X   | 18     | \$0024            | Program Flash Interface 2    |  |
|     | X                                                                                             | X   | 17     | \$0022            | MSCAN Wakeup                 |  |
|     | X                                                                                             | X   | 16     | \$0020            | MSCAN Error                  |  |
|     | X                                                                                             | X   | 15     | \$001E            | MSCAN Receiver Full          |  |
|     | X                                                                                             | X   | 14     | \$001C            | MSCAN Transmitter Ready      |  |
| X   | X                                                                                             | X   | 13     | \$001A            | Data Flash Interface         |  |
| X   | X                                                                                             | X   | 12     | \$0018            | Program Flash Interface      |  |
| X   | X                                                                                             | X   | 11     | \$0016            | Boot Flash Interface         |  |
|     |                                                                                               |     | 10     | \$0014            | Reserved                     |  |
|     | All vectors listed above this point in the table are controlled by the ITCN module            |     |        |                   |                              |  |
| All | All vectors listed below this point in the table are controlled directly by the DSP56800 Core |     |        |                   |                              |  |
|     | X                                                                                             | X   | 9      | \$0012            | IRQB                         |  |
| X   | X                                                                                             | X   | 8      | \$0010            | IRQA                         |  |
|     |                                                                                               |     | 7      | \$000E            | Reserved                     |  |
| X   | X                                                                                             | X   | 6      | \$000C            | OnCE Trap                    |  |
| X   | X                                                                                             | X   | 5      | \$000A            | HW Stack Overflow            |  |
| X   | X                                                                                             | X   | 4      | \$0008            | SWI                          |  |
| X   | X                                                                                             | X   | 3      | \$0006            | Illegal Instruction          |  |
|     |                                                                                               |     | 2      | \$0004            | Reserved                     |  |
| X   | X                                                                                             | X   | 1      | \$0002            | COP/Watchdog Reset           |  |
| X   | X                                                                                             | X   | 0      | \$0000            | Hardware Reset               |  |

## 4.5 Register Definitions

The address of a register is the sum of a base address and an address offset. The base address is defined as ITCN\_BASE and the address offset is defined for each register below. See **Table 3-11** for the ITCN\_BASE definition.

#### 4.5.1 Group Priority Registers 2–15 (GPR2–GPR15)

Each interrupt source has an associated 3-bit priority level register (PLR) defining its priority level. The PLRs are read/write, and are packed together in groups of four per 16-bit register, except the GPR2.

GPR2 16-bit registers are called group priority registers (GPR). Level seven is the highest priority, while level one is the lowest priority. Within each priority level, the highest vector has the highest priority. For more details, refer to **Table 4-2.** 

**Note:** 

In a group priority register, a PLR with a value of one corresponds to channel zero in the interrupt priority register. A PLR with a value of seven corresponds to interrupt priority register channel six. If the PLR value is set to zero, the effect will disable the interrupt. PRL0–PRL9 are reserved.

**Note:** The first two registers are not illustrated here because they are test registers.



Figure 4-2. Group Priority Register 2 (GPR2)

See Programmer Sheet, Appendix C, on page C-23



Figure 4-3. Group Priority Register 3 (GPR3)

See Programmer Sheet, Appendix C, on page C-23



Figure 4-4. Group Priority Register 4 (GPR4)

See Programmer Sheet, Appendix C, on page C-24



#### Figure 4-5. Group Priority Register 5 (GPR5)

See Programmer Sheet, Appendix C, on page C-24



#### Figure 4-6. Group Priority Register 6 (GPR6)

See Programmer Sheet, Appendix C, on page C-24



#### Figure 4-7. Group Priority Register 7 (GPR7)

See Programmer Sheet, Appendix C, on page C-24



#### Figure 4-8. Group Priority Register 8 (GRP8)

See Programmer Sheet, Appendix C, on page C-25



### Figure 4-9. Group Priority Register 9 (GRP9)

See Programmer Sheet, Appendix C, on page C-25



Figure 4-10. Group Priority Register 10 (GPR10)

See Programmer Sheet, Appendix C, on page C-25



Figure 4-11. Group Priority Register 11 (GPR11)

See Programmer Sheet, Appendix C, on page C-25



Figure 4-12. Group Priority Register 12 (GPR12)

See Programmer Sheet, Appendix C, on page C-26



Figure 4-13. Group Priority Register 13 (GPR13)

See Programmer Sheet, Appendix C, on page C-26



Figure 4-14. Group Priority Register 14 (GPR14)

See Programmer Sheet, Appendix C, on page C-26



Figure 4-15. Group Priority Register 15 (GPR15)

See Programmer Sheet, Appendix C, on page C-26

## 4.5.2 Test Interrupt Request Registers 0-3 (TIRQO-TIQ3)

Each low active bit of these *read-only* registers display the pending interrupt requests to the ITCN module. INT equals interrupt with corresponding number. (TIRQ0–TIRQ3 registers are used in factory testing and are not typically used in applications.)



Figure 4-16. Test Interrupt Request Register 0 (TIRQ0)



Figure 4-17. Test Interrupt Request Register 1 (TIRQ1)



Figure 4-18. Test Interrupt Request Register 2 (TIRQ2)



Figure 4-19. Test Interrupt Request Register 3 (TIRQ3)

## 4.5.3 Test Interrupt Source Registers 0–3 (TISR0–TISR3)

Each high active bit of this read/write register provides an interrupt request to the ITCN module when test mode is enabled. (TISR0–TISR3 registers are used in factory testing and are not typically used in applications.)



Figure 4-20. Test Interrupt Source Register 0 (TISR0)



Figure 4-21. Test Interrupt Source Register 1 (TISR1)



Figure 4-22. Test Interrupt Source Register 2 (TISR2)



Figure 4-23. Test Interrupt Source Register 3 (TISR3)

## 4.5.4 Test Control and Status Register (TCSR)

The TCSR register is used in factory testing and is not typically used in applications.



Figure 4-24. Test Control and Status Register (TCSR)

#### 4.5.4.1 Any IRQ Flag Bit (IRQ0)—Bit 15

This bit indicates an interrupt is pending with a priority level of zero.

## 4.5.4.2 Current Vector Output (vector[5:0])—Bits 13-8

These *read-only* bits show the output of the current active vector.

## 4.5.4.3 Test Mode (TMODE)—Bit 7

If set, this bit forces the ITCN to use the contents of the test interrupt source registers zero—three as the sources for interrupts instead of the normal connections to the peripherals.

## 4.5.4.4 Peripheral Test Mode (PTM)—Bit 6

This bit selects the use of the tst\_iack[2:0] field to select the priority level while in the PTM mode.

## 4.5.4.5 Field Specifying the Interrupt Acknowledge Level During PTM (tst\_iack[2:0])—Bits 2–0

These bits select the active priority level from zero–seven.

# **Chapter 5 Flash Memory Interface**

## 5.1 Introduction

Flash memory provides reliable, non-volatile memory storage, eliminating required external storage devices. Its software is easily programmable and it can be booted directly from flash. Memory updating is also a simple process using either flash memories through SPI, SCI, or  $OnCE^{TM}$ , described in Chapter 17.

## 5.2 Features

- Endurance: 100,000 cycles (typical)
- Memory organization for DSP56F801
  - Program flash =  $8K \times 16$
  - Data flash =  $2K \times 16$
  - Boot flash =  $2K \times 16$
- Memory organization for DSP56F803 and DSP56F805
  - Program flash =  $32K \times 16 + 64 \times 16$
  - Data flash =  $4K \times 16 + 64 \times 16$
  - Boot flash =  $2K \times 16 + 64 \times 16$
- Memory organization for DSP56F807
  - Program flash =  $64K \times 16 + 64 \times 16$
  - Data flash =  $8K \times 16 + 64 \times 16$
  - Boot flash =  $2K \times 16 + 64 \times 16$
- Page erase capability: 512 bytes per page
- Block (mass) erase capability
- Access time: 20ns (max)
- Word (16-bit) program time: 20µs (min)
- Page erase time: 40ms (min)
- Mass erase time: 100ms (min)

## 5.3 Register Summary

The interface also block-write protects all flash registers except the active one. The flash interface units are the same for program flash interface unit (PFIU). Since the DSP56 F807 has 64K of program flash, 60K are usable while 4K is reserved, an extra program flash interface unit (PFIU2) is required to access the second half of the flash.

A prefix is added to each register for reflect PFIU, data flash interface unit (DFIU), and boot flash interface unit (BFIU). For each flash interface unit (FIU) the corresponding letters:

- P = Program
- D = Data
- B = Boot

must be included in front of the FIU in both the register name and base address. For example, the FIU\_CNTL definition is same for PFIU\_CNTL at memory location PFUI\_BASE+0, DFIU\_CNTL at memory location DFUI\_BASE+0, and BFIU\_CNTL at memory location BFUI\_BASE+0.

Note: Since the DSP56F807 has 60K program flash, two program flash interface units are required to reach all 60K memory locations. As a result, the DSP56F807 has a second set of PFIU registers beginning with memory location PFIU2\_BASE, defined in Section 3.11. The second program flash interface unit (PFIU2) functions the same as the original PFIU. For the DSP56F807, PFIU controls the first half of program flash and PFIU2 controls the last half of program flash.

Each flash integration unit has the following registers:

- Flash control register (FIU\_CNTL)
- Flash program enable register (FIU\_PE)
- Flash erase enable register (FIU EE)
- Flash address register (FIU ADDR)
- Flash data register (FIU\_DATA)
- Flash interrupt enable register (FIU\_IE)
- Flash interrupt source register (FIU\_IS)
- Flash interrupt pending register (FIU\_IP)
- Flash clock divisor register (FIU\_CKDIVISOR)
- Flash t<sub>erase</sub> limit register (FIU\_TERASEL)



- Flash t<sub>me</sub> limit register (FIU\_TMEL)
- Flash t<sub>nvs</sub> limit register (FIU\_TNVSL)
- Flash t<sub>pgs</sub> limit register (FIU\_TPGSL)
- Flash t<sub>prog</sub> limit register (FIU\_TPROGL)
- Flash t<sub>nvh</sub> limit register (FIU\_TNVHL)
- Flash t<sub>nvhl</sub> limit register (FIU\_TNVH1L)
- Flash t<sub>rcv</sub> limit register (FIU\_TRCVL)

For more information on PFIU registers, please refer to **Table 3-30.** Also, please refer to **Table 3-31** for DFIU registers, and **Table 3-32** for BFIU registers. For PFIU2 registers used *only* for the DSP56F807, please refer to **Table 3-13.** 

## 5.4 General Flash Description

The FLASH is a CMOS page erase, word 16-bit program embedded flash memory partitioned into two memory blocks:

- 1. Main memory block.
- 2. Information block.

The information block can be used for the storage of device information. The block is located at the beginning of flash. The system bus addresses for bits six and seven have to be zero, while bit five on the top row is zero, and bit five on the bottom row is one. Bits zero through four are word addresses.

The page erase operation erases all bytes within a page. A page is composed of eight adjacent rows for the main memory block or the two adjacent rows of the information block. The FLASH erases and programs with a 2.5V power supply, regulated down from the external 3.3V supply.

Table 5-1. Truth Table

| Mode         | XE | YE | SE | OE | PROG | ERASE | MAS1 | NVSTR |
|--------------|----|----|----|----|------|-------|------|-------|
| Standby      | L  | L  | L  | L  | L    | L     | L    | L     |
| Read         | Н  | Н  | Н  | Н  | L    | L     | L    | L     |
| Word Program | Н  | Н  | L  | L  | Н    | L     | L    | Н     |
| Page Erase   | Н  | L  | L  | L  | L    | Н     | L    | Н     |
| Mass Erase   | Н  | L  | L  | L  | L    | Н     | Н    | Н     |

**Table 5-2. IFREN Truth Table** 

| Mode         | IFREN = 1                 | IFREN = 0                 |  |  |
|--------------|---------------------------|---------------------------|--|--|
| Read         | Read information block    | Read main memory block    |  |  |
| Word program | Program information block | Program main memory block |  |  |
| Page erase   | Erase information block   | Erase main memory block   |  |  |
| Mass erase   | Erase both block          | Erase main memory block   |  |  |

**Table 5-3. Internal Flash Timing Variables** 

| Parameter                       | Symbol             |
|---------------------------------|--------------------|
| X address access time           | t <sub>xa</sub>    |
| Y address access time           | t <sub>ya</sub>    |
| OE access time                  | t <sub>oa</sub>    |
| PROG/ERASE to NVSTR set up time | t <sub>nvs</sub>   |
| NVSTR hold time                 | t <sub>nvh</sub>   |
| NVSTR hold time(mass erase)     | t <sub>nvhl</sub>  |
| NVSTR to program set up time    | t <sub>pgs</sub>   |
| Program hold time               | t <sub>pgh</sub>   |
| Program time                    | t <sub>prog</sub>  |
| Address/data set up time        | t <sub>ads</sub>   |
| Address/data hold time          | t <sub>adh</sub>   |
| Recovery time                   | t <sub>rcv</sub>   |
| Cumulative program HV period    | t <sub>hv</sub>    |
| Erase time                      | t <sub>erase</sub> |
| Mass erase time                 | t <sub>me</sub>    |

## 5.4.1 Flash Timing Relationships



Figure 5-1. Flash Program Cycle



Figure 5-2. Flash Erase Cycle

**Note:** For information concerning YE, SE, OE appearing in the previous figures, refer to **Table 5-1.** 



Figure 5-3. Flash Mass Erase Cycle

## 5.5 Program Flash (PFLASH)

Devices described in this section use flash blocks as non-volatile memory. The flash block is instantiated within the program address space (PFLASH). PFLASH is connected to core buses via a program flash interface.

PFLASH configurations for the devices described here are presented in **Table 5-4.** 

Table 5-4. Program Flash Main Block Organization

| Chip      | Total Size                 | Row Size               | # of Rows | Page Size             | # of Pages |
|-----------|----------------------------|------------------------|-----------|-----------------------|------------|
| DSP56F801 | 8K x 16 bits               | 512 bits<br>(32 words) | 256       | 256 words<br>(8 rows) | 32         |
| DSP56F803 | 32K x 16 bits <sup>1</sup> | 512 bits<br>(32 words) | 1024      | 256 words<br>(8 rows) | 128        |
| DSP56F805 | 32K x 16 bits <sup>1</sup> | 512 bits<br>(32 words) | 1024      | 256 words<br>(8 rows) | 128        |
| DSP56F807 | 64K x 16 bits <sup>2</sup> | 512 bits<br>(32 words) | 2048      | 256 words<br>(8 rows) | 256        |

- 1. Use up to 32252 words, the balance are reserved.
- 2. Use up to 60K words, the balance are reserved.

In addition to the main block sizes shown in the table above, each PFLASH contains a two row information block.

## 5.5.1 Program Flash Block Diagram



Figure 5-4. Program Flash Block Integration

## 5.6 Data Flash (DFLASH)

The devices described within this specification use flash blocks as non-volatile memory. This section contains a description of the flash block instantiated within the data address space (DFLASH). The DFLASH is connected to the buses via a data flash interface.

DFLASH configurations for the devices described herein are:

Table 5-5. DATA Flash Main Block Organization

| Chip      | Total Size   | Row Size               | # of Rows | Page Size             | # of Pages |
|-----------|--------------|------------------------|-----------|-----------------------|------------|
| DSP56F801 | 2K x 16 bits | 512 bits<br>(32 words) | 64        | 256 words<br>(8 rows) | 8          |
| DSP56F803 | 4K x 16 bits | 512 bits<br>(32 words) | 128       | 256 words<br>(8 rows) | 16         |
| DSP56F805 | 4K x 16 bits | 512 bits<br>(32 words) | 128       | 256 words<br>(8 rows) | 16         |
| DSP56F807 | 8K x 16 bits | 512 bits<br>(32 words) | 256       | 256 words<br>(8 rows) | 32         |

In addition to the main block sizes shown in the table above, each DFLASH contains a two row information block.

The data flash is a single-port flash. Other than size, its features are similar to those for the program flash.

## 5.6.1 Data Flash Block Diagram

A single read from *either* port will be honored, so long as there is no valid access being made on the other port. Data will always be erased/programmed from the core global data bus (CGDB) regardless of mode. These changes ensure compatibility with the code developed for the ROM-based DSP56F824, where the ROM sat on xab2/xdb2, while giving additional flexibility to the new parts. The program/erase method used in the DSP56F824 is not maintained for this configuration.

XAB2 BUS

XAB1 BUS

DATA
FLASH
INTERFACE
UNIT
(DFIU)

DATA BUS

DATA BUS

Figure 5-5. Data Flash Block Integration

## 5.7 Boot Flash (BFLASH)

Devices described within this section use flash blocks as non-volatile memory. The flash block is instantiated within the boot address space (BFLASH). BFLASH is connected to the core busses via a boot flash interface.

BFLASH configurations for the devices described are:

Table 5-6. Boot Flash Main Block Organization

| Total Size    | Row Size               | # of Rows | Page Size             | # of Pages |
|---------------|------------------------|-----------|-----------------------|------------|
| 2 K X 16 bits | 512 bits<br>(32 words) | 64        | 256 words<br>(8 rows) | 8          |

In addition to the main block sizes shown in the above table, each BFLASH contains a two row information block.

## 5.7.1 Boot Flash Block Diagram



Figure 5-6. Boot Flash Block Integration

## 5.8 Program/Data/Boot Flash Interface Unit Features

This section details program, data, and boot flash interface unit features:

- Single port memory compatible with core pipelined program bus structure
- Single cycle reads at 40MHz across the automotive temperature range
- Word (16-bit) readable and programmable
- Supports memory organization as defined in Table 3-1
- Page erase and mass erase modes
- Can be programmed under software control in the customer's system

## 5.9 Program/Data/Boot Flash Modes

- By changing the IFREN bit of the PFIU\_CNTL register, the DFIU\_CNTL register, or the BFIU\_CNTL register, the information block may be swapped for the main memory block.
- Modes of operation include:
  - Standby
  - Read word
  - Simple single word program operation
  - Multiword programming (up to one row) possible
  - Page erase
  - Mass erase

- The PFLASH, DFLASH or BFLASH is automatically put in standby mode when not being read, programmed or erased
- Reads are disabled during program/erase operations
- Interrupts are individually maskable
- An interrupt will be generated for
  - Reads out of range (trying to access a row past the first two in the information block)
  - Read attempted during program
  - Read attempted during erase
  - Any of seven internal timer timeouts used during program/erase operations
- Intelligent erase and word programming features

## 5.10 Functional Description of the PFIU, DFIU and BFIU

- The PFIU, DFIU and BFIU have internal timers for
  - $t_{nvs}$  represents PROG/ERASE to NVSTR setup time
  - $t_{nvh}$  and  $t_{nvhl}$  represent NVSTR hold times
  - t<sub>pgs</sub> represents NVSTR to program setup time
  - t<sub>prog</sub> represents program time
  - t<sub>rec</sub> represents recovery time
  - t<sub>erase</sub> represents erase time
  - t<sub>me</sub> represents mass erase time
- These are initialized upon reset to default values expected to work correctly for word programming and page erase operations. They may be overwritten by application code after reset if it is necessary to change operation based upon flash characterization data
- All read/program/erase functions are terminated by a system reset
- The flash will automatically be put in standby mode when not being accessed
- During an erase cycle, all bits within the affected area are changed to one. Programming a bit results in it being changed to zero. Bits can only be changed back to one by erasing that section of memory again. A bit cannot be programmed to one

## 5.11 Flash Programming and Erase Models

Please refer to figures in Section 5.4 for flash timing relationships required in the following intelligent word, dumb word programming, and intelligent erase operation.

The recommended flash programming mode is the intelligent word programming, as described in Section 5.11.1. Although the dumb word programming is described in Section 5.11.2, it is not the preferred method of programming the flash and it is not recommended.

## 5.11.1 Intelligent Word Programming

Assuming the word in question has already been erased, a single 16-bit word may be programmed through the following method:

- 1. Start with the flash in either standby or read mode. Read FIU\_CNTL register to insure this is true. All bits should be clear with the exception of IFREN. It may be set. See Section 5.10.
- 2. Enable programming by setting the IPE bit and row number in the FIU\_PE register. To calculate the row number, use the following algorithm:
  - Target\_Address AND \$7FFF divided by \$20 equals ROW
  - Or put differently, set the MSB of the target address to zero and right shift the result five place
- 3. Set the IE[8] bit in the FIU\_IE register to enable to t<sub>rcv</sub> interrupt if desired to flag completion of programming.
- 4. Write the value desired to the proper word in the flash memory map. Note a single location in the flash may map to different locations in the memory map based upon the mode selected on startup. The FIU will adjust accordingly. This write to the flash memory map, while the IPE bit is set, will start the internal state machine to run the flash through its programming paces.
- 5. Do not attempt to access the flash again until the BUSY signal clears in the FIU\_CNTL register, corresponding to the  $t_{rcv}$  interrupt when enabled.
- 6. When completed programming words, be certain to clear the IPE bit in the FIU\_PE register.

The intelligent programming feature can only program one word at a time. Multiple words may be programmed by repeating the process, or by switching to the dumb word programming method, outlined next.

## 5.11.2 Dumb Word Programming

Flash allows programming of one or more words in a row. Assuming the words in question have already been erased, 16-bit words may be programmed via the following method:

- 1. Start with flash in either standby or read mode. Read the BUSY bit in the FIU\_CNTL register ensuring it is clear.
- 2. Enable programming by setting the DPE bit and row number in the FIU\_PE register.
- 3. Write the value you wish to the desired word in the flash memory space. IS[0] must be clear before proceeding.
- 4. Set the XE and PROG bits in the FIU\_CNTL register.
- 5. Delay for  $t_{nvs}$ .
- 6. Set the NVSTR bit in the FIU\_CNTL register.
- 7. Delay for  $t_{pgs.}$
- 8. Set the YE bit in the FIU\_CNTL register.
- 9. Delay for t<sub>prog.</sub>
- 10. Clear the YE bit in the FIU\_CNTL register.
- 11. By writing to another location in the flash memory space, update the values in FIU\_ADDR and FIU\_DATA if additional words are required, then loop back to step eight above. Address changes must be limited to within a single row. IS[0] must be clear before proceeding. Attempts to change the FIU\_CNTL register with IS[0] set will have no effect.
- 12. Clear the PROG bit in the FIU\_CNTL register, must be a separate step from clearing YE.
- 13. Delay for  $t_{nvh}$ .
- 14. Clear the NVSTR and XE bits in the FIU\_CNTL register.
- 15. Delay for t<sub>rcv.</sub>
- 16. The flash *cannot be accessed directly* when the process above is underway. The program code for changing the program flash contents must be executing from some other memory, either external ROM/RAM or internal program RAM.

The FIU timer registers *cannot* be used to generate interrupts for each of the delays above. If interrupts are desired to generate the timing breakpoints for the dumb programming process they must be generated from some other timing or interrupt source.



## 5.11.3 Intelligent Erase Operation

- 1. Start with the flash in either standby or read mode. Read FIU\_CNTL register ensuring this is true. All bits should be clear with the exception of IFREN. It may be set. See Section 5.10.
- 2. To flag completion of erase, set the IE[8] bit in the FIU\_IE register to enable to t<sub>rcv</sub> interrupt.
- 3. Enable erase by setting the IEE bit and page number in the FIU\_EE register. To calculate a page number, use the following algorithm:
  - Target\_Address AND \$7FFF divided by \$100 equals PAGE.
  - Put differently, set the MSB of the target address to zero and right shift the result eight places.
- 4. For a mass erase: set the page to \$0. (Exception: when mass erasing bootflash of 56F807, set the page to \$78.) Also, for a mass erase, the MAS1 bit of the FIU\_CNTL register must be set.
- 5. While the IEE bit is set, write any value to an address in the page to be erased. This write to the flash memory map will start the FIU internal state machine, to run the flash through its erase paces. Flash logic will erase the entire row, consequently, it is not necessary to YADR[4.0] sequence within FIU.
- 6. Do not attempt to access flash again until the BUSY signal clears in the FIU\_CNTL register, corresponding to the t<sub>rcv</sub> interrupt, when it is enabled.
- 7. Ensure FIU\_CNTL and FIU\_EE registers are cleared when finished.

## 5.11.4 Memory Map & Register Definitions

The memory map and register definitions are the same for program flash interface unit (PFIU), data flash interface unit (DFIU), boot flash interface unit (BFIU), and program flash interface unit #2 (PFIU2). For each register, the corresponding letter

- P = Program
- D = Data
- B = Boot

must be included in front of the FIU in both the register name and base address. For example, the first register defined below is PFIU\_CNTL at memory location PFUI\_BASE+\$0, DFIU\_CNTL at memory location DFUI\_BASE+\$0, and BFIU\_CNTL at memory location BFUI\_BASE+\$0.

The address of a register is the sum of a base address and an address offset. The base address is defined as the corresponding FIU\_BASE and the address. Offset is defined for

each register for the PFIU\_BASE, PFIU2\_BASE, DFIU\_BASE, and BFIU\_BASE definition in **Table 3-11.** 

## 5.11.4.1 Flash Control Register (FIU\_CNTL)

When the BUSY is asserted in intelligent programming mode, all of the registers *cannot* be written. In the dumb programming mode, only the address and data registers can be written.



Figure 5-7. Flash Control Register (FIU\_CNTL)

See Programmer Sheet, Appendix C, on page C-27

## 5.11.4.1.1 Busy Bit (BUSY)—Bit 15

When the BUSY bit is asserted in intelligent programming mode, all of the registers *cannot* be written. In the dumb programming mode, only the address and data registers can be written.

#### 5.11.4.1.2 Reserved Bits—Bits 14-7

These reserved bits *cannot* be modified. They are read as zero.

## 5.11.4.1.3 Information Block Enable Bit (IFREN)—Bit 6

When IFREN is asserted, the information block of the flash is enabled. The bit permits write in all modes when the BUSY bit is clear. The IFREN bit has the following effect. The IFREN bit has the following effect:

Table 5-7. IFREN Bit Effect

|              | IFREN=1                   | IFREN=0                   |
|--------------|---------------------------|---------------------------|
| READ         | Read Information Block    | Read Main Memory Block    |
| WORD PROGRAM | Program Information Block | Program Main Memory Block |
| PAGE ERASE   | Erase Information Block   | Erase Main Memory Block   |
| MASS ERASE   | Erase Both Blocks         | Erase Main Memory Block   |

#### 5.11.4.1.4 X Address Enable Bit (XE)—Bit 5

This bit enables the X address when asserted. It can be written only in the dumb programming mode when the IS[0] bit is clear; read only in intelligent programming mode to reflect the state of the flash XE pin.

#### 5.11.4.1.5 Y Address Enable Bit (YE)—Bit 4

This bit enables the Y address when asserted. It can be written only in dumb programming mode when the IS[0] bit is clear; read only in intelligent programming mode to reflect the state of the flash YE pin.

## 5.11.4.1.6 Program Cycle Definition Bit (PROG)—Bit 3

The program cycle is enabled when the PROG bit is asserted. It can be written only when the DPE bit is set and the IS[0] bit is clear; read only in intelligent programming mode to reflect the state of the flash PROG pin. This bit *cannot* be set when either ERASE or MAS1 is set.

## 5.11.4.1.7 Erase Cycle Definition Bit (ERASE)—Bit 2

The erase cycle is enabled when the ERASE bit is asserted. It can be written only when the DEE bit is set and the IS[0] bit is clear; read only in Intelligent Programming mode to reflect the state of the Flash ERASE pin. This bit *cannot* be set when PROG is set.

## 5.11.4.1.8 Mass Erase Cycle Definition Bit (MAS1)—Bit 1

When the MAS1 bit is asserted, the mass erase cycle is enabled causing all pages to be automatically enabled. It can be written only when IEE or DEE are set and the BUSY bit is clear. The read value in the intelligent programming mode is a reflection of the state of the flash MAS1 pin. It may not represent what was last written to the MAS1 bit. This bit *cannot* be set when PROG is set.

## 5.11.4.1.9 Non-volatile Store Cycle Definition Bit (NVSTR)—Bit 0

The non-volatile store cycle is enabled when the NVSTR bit is asserted. It can be modified only in dumb programming mode when the IS[0] bit is clear; read only in intelligent programming mode to reflect the state of the flash NVSTR pin.

## 5.11.4.2 Flash Program Enable Register (FIU\_PE)

This register is reset upon any system reset. This register can not be modified while the BUSY bit is asserted. IS[11] is asserted when this occurs.



Figure 5-8. Flash Program Enable Register (FIU\_PE)

See Programmer Sheet, Appendix C, on page C-28

#### 5.11.4.2.1 Dumb Program Enable (DPE)—Bit 15

Dumb programming is enabled when DPE is asserted. This bit *cannot* be set if any of IPE, DEE, or IEE bits are already active. Before DPE can be cleared, the following must be cleared: PROG, NVSTR, XE, and YE bits in the FIU\_CNTL.

## 5.11.4.2.2 Intelligent Program Enable (IPE)—Bit 14

Intelligent programming is enabled when IPE is asserted. This bit *cannot* be set if any of DPE, DEE, or IEE bits are already active.

#### 5.11.4.2.3 Reserved Bits—Bits 13-10

These reserved bits *cannot* be modified. They are read as zero.

## 5.11.4.2.4 Row Number (ROW[9:0])—Bits 9–0

ROW represents the number of the row to be programmed. The ROW number is calculated by forcing the MSB of the target address to zero and right shifting the result five places.

To program a row, the row number must be written as ROW[9:0]. A *write* must be performed to the same row to begin the programming sequence. Writing to a different row will *not* start the state machine, nor enable PROG and NVSTR. Interrupt source bit IS[0] is set to indicate an error. This is intended as a double check against accidental programming.

These checks also apply for the dumb programming mode.

#### 5.11.4.3 Flash Erase Enable Register (FIU\_EE)

This register is reset upon any system reset. The register may not be written while the BUSY bit is asserted. Should this happen, IS[11] is asserted.



Figure 5-9. Flash Erase Enable Register (FIU\_EE)

See Programmer Sheet, Appendix C, on page C-28

## 5.11.4.3.1 Dumb Erase Enable (DEE)—Bit15

Dumb erase is enabled when the DEE bit is asserted. This bit *cannot* be set if any of DPE, IPE, or IEE bits are already active. ERASE, NVSTR, XE, and YE must be cleared first before DEE can be cleared.

## 5.11.4.3.2 Intelligent Erase Enable (IEE)—Bit 14

Intelligent erase is enabled when the IEE bit is asserted. This bit *cannot* be set if any of DPE, IPE, or DEE bits are already active.

#### 5.11.4.3.3 Reserved—Bits 13-7

These reserved bits *cannot* be modified. They are read as zero.

## 5.11.4.3.4 Page Number (PAGE[6:0])—Bits 6–0

PAGE[6:0] must be set to the page number about to be erased. The page number is calculated by forcing the MSB of the target address to zero and right shifting the result eight places.

To erase a page, when MAS1 equals zero in FIU\_CNTL, that page number must be written to PAGE[6:0]. A *write* must be performed to the same page to begin the erase sequence. Writing to a different page will *not* begin the intelligent erase state machine, nor enable ERASE and NVSTR. Interrupt source bit IS[0] is set to indicate an error. This is intended as a double check against accidental erasure.

Similarly, set PAGE to be \$00 when MAS1 equals one. An exception is when mass erasing bootflash of 56F807. In that case, set the page to \$78.

These checks also apply for the dumb erase mode.

## 5.11.4.4 Flash Address Register (FIU\_ADDR)

This register can be read as a register on the IPbus. It is cleared upon any system reset. This register is designed for program development and error analysis.



Figure 5-10. Flash Address Register (FIU\_ADDR)

See Programmer Sheet, Appendix C, on page C-29

This value of A[15:0] represents the current program or erase address. It can be read at any time.

This register is set by attempting to write to memory space occupied by the flash memory.

When this write is enabled, the event can begin the intelligent program/erase state machines through their paces. This register can only be set *once* at the *start of an intelligent program/erase operation*. Until the BUSY bit clears, subsequent writes have no effect on A[15:0], and an interrupt source (IS[1] or IS[2]) is set to indicate an error. In dumb program/erase mode this register will be latched whenever FIU\_CNTL bits PROG, ERASE, or NVSTR first go true and may only be changed after a negative edge of YE.

## 5.11.4.5 Flash Data Register (FIU\_DATA)

This register is cleared upon any system reset. The register is designed for program development and error analysis.



Figure 5-11. Flash Data Register (FIU\_DATA)

See Programmer Sheet, Appendix C, on page C-29

Data Bits (D[15:0]) reflect the last value programmed, or the value written to initiate an erase. FIU\_ADDR and FIU\_DATA are set simultaneously by writing to flash memory space. This value can be read at any time.

This register can only be set *once* at the *start an intelligent program/erase operation*. Until the BUSY bit clears, subsequent writes have no effect on D[15:0], and an interrupt source (IS[1] or IS[2]) will be set to indicate an error.

#### 5.11.4.6 Flash Interrupt Enable Register (FIU\_IE)

This register is reset upon any system reset. It may only be written when the BUSY bit is clear. IS[11] is asserted should this occur.



Figure 5-12. Flash Interrupt Enable Register (FIU\_IE)

See Programmer Sheet, Appendix C, on page C-30

#### 5.11.4.6.1 Reserved Bits—Bits 15-12

These reserved bits *cannot* be written and are read as zero.

## 5.11.4.6.2 Interrupt Enable Bits (IE[11:0])—Bits 11–0

Interrupt enables for IS[11:0] respectively. For example, if IE[3] is enabled, it can be activated when its *interrupt source* is triggered. It is bit wise *and* of IE[3] and IS[3]. IP[11:0] = IE[11:0] AND IS[11:0]. To see a specific list of interrupt sources, refer to Section 5.4.1 or details about each bit.

## 5.11.4.7 Flash Interrupt Source Register (FIU\_IS)

Under normal operation, the user can only clear bits in FIU\_IS. IS source bits can be cleared at any time. This register is reset upon any system reset.



Figure 5-13. Flash Interrupt Source Register (FIU\_IS)

See Programmer Sheet, Appendix C, on page C-31

#### 5.11.4.7.1 Reserved Bits—Bits 15–12

These reserved bits *cannot* be modified. They are read as zero.

## 5.11.4.7.2 Interrupt Source Bit (IS[11])—Bit 11

This interrupt source bit is asserted when a write to a register is attempted while the BUSY bit is asserted.

## 5.11.4.7.3 Interrupt Source Bit (IS[10])—Bit 10

This interrupt source bit is asserted when a write is attempted to FIU\_CNTL during intelligent program/erase.

## 5.11.4.7.4 Interrupt Source Bit (IS[9])—Bit 9

This interrupt source bit is asserted when there is a t<sub>erase</sub> or t<sub>mel</sub> (erase time) timeout.

## 5.11.4.7.5 Interrupt Source Bit (IS[8])—Bit 8

This interrupt source bit is asserted when there is a  $t_{rev}$  (recovery time) timeout.

## 5.11.4.7.6 Interrupt Source Bit (IS[7])—Bit 7

This interrupt source bit is asserted when there is a  $t_{prog}$  (program time) timeout.

## 5.11.4.7.7 Interrupt Source Bit (IS[6])—Bit 6

This interrupt source bit is asserted when there is a  $t_{pgs}$  (NVSTR to program setup time) timeout.

## 5.11.4.7.8 Interrupt Source Bit (IS[5])—Bit 5

This interrupt source bit is asserted when there is a t<sub>nvhl</sub> (NVSTR hold time) timeout.

## 5.11.4.7.9 Interrupt Source Bit (IS[4])—Bit 4

This interrupt source bit is asserted when there is a  $t_{nvh}$  (NVSTR hold time) timeout.

## 5.11.4.7.10 Interrupt Source Bit (IS[3])—Bit 3

This interrupt source bit is asserted when there is a  $t_{nvs}$  (PROG/ERASE to NVSTR setup time) timeout.

## 5.11.4.7.11 Interrupt Source Bit (IS[2])—Bit 2

This interrupt source bit is asserted when an illegal flash read/write access is attempted during erase.

## 5.11.4.7.12 Interrupt Source Bit (IS[1])—Bit 1

This interrupt source bit is asserted when an illegal flash read/write access is attempted during program.

## 5.11.4.7.13 Interrupt Source Bit (IS[0])—Bit 0

This interrupt source bit is asserted when a flash program/erase access out-of-range is attempted.

#### 5.11.4.8 Flash Interrupt Pending Register (FIU\_IP)

This register is only read and reset upon any system reset. Use this register for indirectly controlling the interrupt service routine.



Figure 5-14. Flash Interrupt Pending Register (FIU\_IP)

See Programmer Sheet, Appendix C, on page C-32

#### 5.11.4.8.1 Reserved Bits—Bits 15–12

These bits *cannot* be modified. They are read as zero.

## 5.11.4.8.2 Interrupt Pending Bits (IP[11:0])—Bits 11–0

Flash interface unit is asserting an interrupt to the core when any of IP[11:0] are asserted. Interrupts are cleared by terminating the appropriate bit(s) in FIU\_IS. IP[x] is a bitwise and of IE[x] and IS[x].

For IP[3] to be asserted, IE[3] has to be enabled *and* IS[3] must be asserted. This is because of the corresponding interrupt source being triggered. IP[11:0] = IE[11:0] *and* IS[11:0]. To see a specific list of interrupt sources, refer to **Section 5.11.4.7** for details about each bit.

## 5.11.4.9 Flash Clock Divisor Register (FIU\_CKDIVISOR)

This register is reset during any system reset. It may only be changed when the BUSY bit is clear. IS[11] is asserted should this occur.



Figure 5-15. Flash Clock Divisor Register (FIU\_CKDIVISOR)

See Programmer Sheet, Appendix C, on page C-33

#### 5.11.4.9.1 Reserved Bits—Bits 15-4

These bits *cannot* be modified. They are read as zero.

## 5.11.4.9.2 Clock Divisor (N[3:0])—Bits 3-0

The bus clock is divided by  $2^{(N+1)}$  prior to clocking the  $t_{\text{erase}}$  and  $t_{\text{me}}$  timers. The bus clock prescale value in ns is:

(bus clock period) 
$$\times$$
 2<sup>(N+1)</sup>  
The default prescale clock value is 2<sup>16</sup> $\times$  25ns = 16.384  $\times$  10<sup>5</sup>ns.

A bus clock period of 25ns is typical. The bus clock prescale value in MHz is (bus clock frequency) divided by  $2^{(N+1)}$ . This prescale value is only used by the  $t_{erase}$  and  $t_{me}$  timers.

## 5.11.4.10 Flash T<sub>erase</sub> Limit Register (FIU\_TERASEL)



Figure 5-16. Flash T<sub>erase</sub> Limit Register (FIU\_TERASEL)

See Programmer Sheet, Appendix C, on page C-33

This register is reset during any system reset. The register may only be changed when the BUSY bit is clear. IS[11] is asserted should this occur.

#### 5.11.4.10.1 Reserved Bits—Bits 15-7

These bits *cannot* be modified. They are read as zero.

## 5.11.4.10.2 Timer Erase Limit (TERASEL[6:0])—Bits 6–0

The bus clock is divided by  $2^{(N+1)}$  prior to clocking the  $t_{erase}$  timer. TERASEL is the maximum erase time expressed as a multiple of this divided clock. Therefore, the maximum erase time is:

$$2^{16}\times2^7\times25ns=210ms$$
 The default  $t_{erase}$  time =  $2^{16}\times2^4\times25ns=26.2ms$ 

## 5.11.4.11 Flash T<sub>me</sub> Limit Register (FIU\_TMEL)

This register is reset during any system reset. This register may only be changed when the BUSY bit is clear. IS[11] is asserted should this occur.



Figure 5-17. Flash T<sub>me</sub> Limit Register (FIU\_TMEL)

See Programmer Sheet, Appendix C, on page C-33

#### 5.11.4.11.1 Reserved Bits—Bits 15–8

These bits *cannot* be modified. They are read as zero.

## 5.11.4.11.2 Timer Mass Erase Limit (TMEL[7:0])—Bit 7-0

The bus clock is divided by  $2^{(N+1)}$  prior to clocking the  $t_{me}$  timer. TMEL is the maximum mass erase time expressed as a multiple of this divided clock. Therefore, the maximum erase time is:

$$2^{16} \times 2^8 \times 25 \text{ns} = 420 \text{ms}$$
 The default  $t_{\text{me}}$  time =  $2^{16} \times 2^4 \times 25 \text{ns} = 26.2 \text{ms}$ 

## 5.11.4.12 Flash T<sub>nvs</sub> Limit Register (FIU\_TNVSL)

This register is reset during any system reset. It may only be changed when the BUSY bit is clear. IS[11] is asserted should this occur.



Figure 5-18. Flash T<sub>nvs</sub> Limit Register (FIU\_TNVSL)

See Programmer Sheet, Appendix C, on page C-34

#### 5.11.4.12.1 Reserved Bits—Bits 15-11

These bits *cannot* be modified. They are read as zero.

## 5.11.4.12.2 Timer Non-Volatile Storage Limit (TNVSL[10:0])—Bits 10-0

The timeout value for the  $t_{nvs}$  counter in terms of bus clocks. This counter controls the PROG/ERASE to NVSTR setup time of the flash. At a 40MHz bus clock, the maximum value of  $t_{nvs}$  is:

$$25\text{ns} \times 2^{11} = 51.2\mu\text{s}$$
  
The default value of  $t_{\text{nvs}}$  is  $25\text{ns} \times 2^8 = 6.4\mu\text{s}$ 

## 5.11.4.13 Flash T<sub>pgs</sub> Limit Register (FIU\_TPGSL)

This register is reset during any system reset. It may only be changed when the BUSY bit is clear. IS[11] is asserted should this occur.



Figure 5-19. Flash T<sub>pqs</sub> Limit Register (FIU\_TPGSL)

See Programmer Sheet, Appendix C, on page C-34

#### 5.11.4.13.1 Reserved Bits—Bits 15-12

These bits *cannot* be modified. They are read as zero.

## 5.11.4.13.2 Timer Program Setup Limit (TPGSL[11:0])—Bits 11–0

Timeout value for the  $t_{pgs}$  counter in terms of bus clocks. This counter controls the NVSTR to program setup time of the flash. At an 40MHz bus clock, the maximum value of  $t_{pgs}$  is:

$$25 ns \times 2^{12} = 102.4 \mu s$$
 The default value of  $t_{pgs}$  is  $25 ns \times 2^9 = 12.8 \mu s$ 

## 5.11.4.14 Flash T<sub>proq</sub> Limit Register (FIU\_TPROGL)



Figure 5-20. Flash T<sub>proq</sub> Limit Register (FIU\_TPROGL)

See Programmer Sheet, Appendix C, on page C-34

#### 5.11.4.14.1 Reserved Bits—Bits 15-14

These bits *cannot* be modified. They are read as zero.

## 5.11.4.14.2 Timer Program Limit (TPROGL[13:0])—Bits 13–0

Timeout value for the  $t_{prog}$  counter in terms of bus clocks. This counter controls the program time of the flash. At an 40MHz bus clock, the maximum value of  $t_{prog}$  is:

$$25 ns \times 2^{14} = 409.6 \mu s$$
 The default  $t_{prog}$  value is  $25 ns \times 2^{10} = 25.6 \mu s$ 

## 5.11.4.15 Flash T<sub>nvh</sub> Limit Register (FIU\_TNVHL)

This register is reset during any system reset. The register may only be changed when the BUSY bit is clear. IS[11] is asserted should this occur.



Figure 5-21. Flash T<sub>nvh</sub> Limit Register (FIU\_TNVHL)

See Programmer Sheet, Appendix C, on page C-35

#### 5.11.4.15.1 Reserved Bits—Bits 15-11

These bits *cannot* be modified. They are read as zero.

## 5.11.4.15.2 Timer Non-Volatile Hold Limit (TNVHL[10:0])—Bits 10-0

Timeout value for the  $T_{nvhl}$  counter during page erase or program in terms of bus clocks. This counter controls the NVSTR hold time of the flash. At a 40MHz bus clock, the maximum value of  $t_{nvh}$  is:

$$25 ns \times 2^{11} = 51.2 \mu s$$
 The default value of  $t_{nvh}$  is  $25 ns \times 2^8 = 6.4 \mu s$ 

The counter controlled by this register is used for page erase mode only.

## 5.11.4.16 Flash T<sub>nvh1</sub> Limit Register (FIU\_TNVH1L)

This register is reset during any system reset. It may only be changed when the BUSY bit is clear. IS[11] is asserted should this occur.



Figure 5-22. Flash T<sub>nvh1</sub> Limit Register (FIU\_TNVH1L)

See Programmer Sheet, Appendix C, on page C-35

#### 5.11.4.16.1 Reserved Bit—Bit 15

This reserved bit *cannot* be modified. It is read as zero.

## 5.11.4.16.2 Timer Non-Volatile Hold 1 Limit (TNVH1L[14:0])—Bits 14–0

Timeout value for the  $t_{nvhl}$  counter during mass erase in terms of bus clocks. This counter controls the NVSTR hold time of the flash. At a 40MHz bus clock, the maximum value of  $t_{nvhl}$  is:

$$25 ns \times 2^{15} = 819.2 \mu s$$
 The default value of  $t_{nvhl}$  is  $25 ns \times 2^{12} = 102.4 \mu s$ 

The counter controlled by this register is used for mass erase mode only.

## 5.11.4.17 Flash T<sub>rcv</sub> Limit Register (FIU\_TRCVL)

This register is reset during any system reset. The register may only be changed when the BUSY bit is clear. IS[11] is asserted should this occur.



Figure 5-23. Flash T<sub>rcv</sub> Limit Register (FIU\_TRCVL)

See Programmer Sheet, Appendix C, on page C-35

#### 5.11.4.17.1 Reserved Bits—Bits 15-9

These bits *cannot* be modified. They are read as zero.

#### 5.11.4.17.2 Timer Recovery Limit (TRCVL[8:0])—Bits 8-0

Timeout value for the  $t_{rev}$  counter in terms of bus clocks. This counter controls the recovery time of the flash. At an 40MHz bus clock, the maximum value of  $t_{rev}$  is:

$$25 ns \times 2^9 = 12.8 \mu s$$
 The default value of  $t_{rev}$  is  $25 ns \times 2^6 = 1.6 \mu s$ 

The counter controlled by this register is used for both page and mass erase modes.

#### 5.11.4.18 Flash Interface Unit Timeout Registers

The timeout limit registers default to the correct values for 40MHz bus operation and will require reprogramming for other bus frequencies. If programming is required, it would occur during the power-up sequence, or as an integral part of the programming algorithm. Program/erase times and their registers should never require reprogramming by the end user.

The timeout limit registers are not allowed to be written while BUSY is asserted. IS[11] is asserted should this occur. IS[3] through IS[9] will be set when the various timers reach the values specified in the timeout limit registers.

#### 5.11.4.18.1 Reset

A reset asserted for any reason should switch the flash into the standby mode. If a program/erase is interrupted in progress by a reset, data within the enabled area of the flash will be indeterminate.

#### 5.11.4.18.2 BUSY

The BUSY bit in the FIU\_CNTL register will be set if any of the following are true:

- If PROG is asserted
- If NVSTR is asserted
- If ERASE is asserted

If the t<sub>rcv</sub> counter is running intelligent program/erase modes flash reads should not be attempted while BUSY is asserted. The core should be prevented from entering sleep or low-power mode if BUSY is asserted OR FIU\_IS not equal to \$0000. The BUSY bit is cleared once PROG, NVSTR, ERASE, XE and YE bits have been cleared.

#### 5.11.4.18.3 Interrupts

The FIU OR's all bits in the FIU\_IP register to determine the value of the single interrupt signal presented to the host processor interrupt controller.

The interrupt pending register (FIU\_IP) is equal to the bit-wise *and*ing of the interrupt enable register (FIU\_IE) and the interrupt source register (FIU\_IS). Interrupt sources may be polled at any time (in the FIU\_IS register), even if those sources are disabled. The FIU\_IP register reflects only those sources causing an interrupt to the host processor.

- Interrupts must be cleared by clearing the appropriate bit in the FIU\_IS register. This is done by the core under software control
- The FIU is responsible for generating read-out-of-range-interrupts when the information block is enabled. But an attempt must also be made to access past the two rows of that particular block, but within the overall size of the main block. The FIU is *not* responsible for generating interrupts for accesses outside of this range
- If the host processor attempts a read or write to the flash while it is being erased or programmed, the FIU will generate an interrupt. It will not affect the contents of the limit register in question if the corresponding enable bit in FIU\_IE is set
- Writes to the FIU\_CNTL register are prohibited once the intelligent program/erase sequences are begun by the FIU state machine. It is not legal to change these settings until after the program/erase task is complete and the BUSY bit is clear. Any attempt to do so will not affect the register contents, and may cause an error interrupt to be posted if the corresponding enable bit in FIU\_IE is set

# **Chapter 6 External Memory Interface**

#### 6.1 Introduction

The DSP56F803/805/807 provide a port for external memory interfacing. This chapter details the pins and programming specifics for an external memory interface, also known as Port A. This port provides 16 pins for an external address bus, 16 pins for an external data bus, and four pins for bus control. Together, these 36 pins comprise Port A.

# **6.2 External Memory Port Architecture**

Figure 6-1 illustrates the general block diagram of the DSP56F803/805/807 input/output.



Figure 6-1. DSP56F803/805/807 Input/Output Block Diagram

# 6.3 Pin Descriptions

The names of the DSP56F803/805/807 external memory port pins are as follows:

- Address bus output (A15–0)
- Data bus (D15–0)
- Read enable  $(\overline{RD})$
- Write enable  $(\overline{WR})$
- Program memory select  $(\overline{PS})$
- Data memory select  $(\overline{DS})$

## 6.4 Register Summary

The DSP56F803/805/807 has a single register named bus control register (BCR).

## 6.5 Port A Description

The external memory interface, also referred to as Port A, is the port through which all accesses to external memories and external memory-mapped peripherals are made. This port contains a 16-bit address bus, a 16-bit data bus, and four bus control pins for strobes. The external memory interface uses one programmable register for bus control, the BCR.

Software-controlled wait states can be introduced when accessing slower memories, or peripherals. Wait states are programmable using the BCR register. **Figure 6-3** and **6-4** illustrate bus cycles with and without wait states.

The BCR, located at X:\$FFF9, is a 16-bit, read/write register used for inserting software wait states on accesses to external program or data memory. Two 4-bit wait state fields are provided, each capable of specifying from zero, four, eight, or 12-wait states. On processor reset, each wait state field is set to \$C so 12-wait states are inserted, allowing slower memory to be used immediately after reset. Bits zero, one, four, and five are ignored in determining the wait states. Therefore, writing values other than zero, four, eight and 12 will result in the nearest lower count wait state.



Figure 6-2. Bus Control Register (BCR)

See Programmer Sheet, Appendix C, on page C-21

#### 6.5.1 Reserved Bits—Bits 15–10 and 8

Bits 15–10 and 8 are reserved and read as zero during read operations. These bits should be written with zero, assuring future compatibility.

## 6.5.2 Drive (DRV)—Bit 9

The drive (DRV) control bit is used to specify what occurs on the external memory port pins when no external access is performed—whether the pins remain driven or are placed in tri-state. **Table 6-2** and **6-3** summarize the action of the DRV bit. The DRV bit is cleared on hardware reset.

#### 6.5.3 Wait State X Data Memory (WSX[3:0])—Bits 7-4

The wait state X data memory (WSX[3:0]) control bits allow programming of the wait states of external X data memory. **Table 6-1** illustrates the wait states provided with these bits. The WSX[3:0] and the WSP[3:0] bits are programmed in the same fashion, but do not need to be set to the same value.

Table 6-1. Programming WSP[3:0] and WSX[3:0] Bits for Wait States

| Bit String | Hex Value | Number of Wait States |
|------------|-----------|-----------------------|
| 0000       | \$0       | 0                     |
| 0100       | \$4       | 4                     |
| 1000       | \$8       | 8                     |
| 1100       | \$C       | 12                    |

#### 6.5.4 Wait State P Memory (WSP[3:0])—Bits 3–0

The wait state program memory (WSP[3:0]) control bits allow for programming of the wait states for external program memory. These bits are programmed as shown in **Table 6-1.** 

Note: Bits ze

Bits zero and one in the 4-bit string of **Table 6-1** for both WSP[3:0] and WSX[3:0] are ignored in evaluating the number of wait states to be inserted. That is, writing a value of 0111 would still require four wait states.

**Figure 6-3** on the following page, illustrates an example of the bus cycles without wait states. This timing relationship will not function ideally at an 80MHz frequency, but it will function according to the figure at lower frequencies. The critical factor is the data must have stabilized before the beginning of the T3 period, as demonstrated by the dark gray area in **Figure 6-3.** 

**Figure 6-4** displays an example of the bus cycles with wait states. For more information on wait states, see the corresponding chip's technical data sheet.



Figure 6-3. Bus Operation (Read/Write—Zero Wait States)



Figure 6-4. Bus Operation (Read/Write—Four Wait States)

#### 6.5.5 Pins in Different Processing States

The DSP56800 core can be in one of six processing states, also called modes:

- 1. Normal.
- 2. Exception.
- 3. Reset.
- 4. Wait.
- 5. Stop.
- 6. Debug.

In the normal mode, each instruction cycle has two possible cases—either the processor needs to perform an external access, or all accesses are accomplished internally. Exception processing is similar. In the case of an external access, the address and bus control pins are driven to perform a normal bus cycle. The data bus is also driven if the access is in a write cycle.

In the case where there is no external access on a particular instruction cycle, one of two things may occur:

- 1. The external address bus and control pins can remain driven with their previous values.
- 2. They can be tri-stated.

Note: The pull-ups for the address, data, and control pins are normally enabled by the state of the DRV bit. The data, control, and address [5:0] pull-ups may be disabled by setting the appropriate bits in the SYS\_CNTL register in the reset wait module. The pull-ups for address bits [15:8] are controlled by the GPIOA PUR register. The pull-ups for address bits [7:6] are controlled by the GPIOE PUR register bits[3:2].

The reset mode *always* tri-states the external address bus and internally pulls control pins high. The STOP and WAIT modes, however, either tri-state the address bus and control pins or let them remain driven with their previous values. This selection is made based on the value of the DRV bit in the BCR. **Table 6-2** and **6-3** describe the operation of the external memory port in these different modes. The debug mode is a special state used to debug and test programming code. This state is detailed in **Section 9** of the *DSP56800 Family Manual*, DSP56800FM/AD. The state is not described in the following tables.

Table 6-2. Port A Operation with DRV Bit = 0

| Mode                         | Pins       |                        |            |  |
|------------------------------|------------|------------------------|------------|--|
|                              | A0-A15     | PS, DS, RD, WR         | D0-D15     |  |
| Normal mode, external access | Driven     | Driven                 | Driven     |  |
| Normal mode, internal access | Tri-stated | Tri-stated             | Tri-stated |  |
| Stop mode                    | Tri-stated | Tri-stated             | Tri-stated |  |
| Wait mode                    | Tri-stated | Tri-stated             | Tri-stated |  |
| Reset mode                   | Tri-stated | Pulled high internally | Tri-stated |  |

Table 6-3. Port A Operation with DRV Bit = 1

| Mode                         | Pins       |                                                                       |            |  |
|------------------------------|------------|-----------------------------------------------------------------------|------------|--|
|                              | A0-A15     | $\overline{PS}$ , $\overline{DS}$ , $\overline{RD}$ , $\overline{WR}$ | D0-D15     |  |
| Normal mode, external access | Driven     | Driven                                                                | Driven     |  |
| Normal mode, internal access | Driven     | Driven                                                                | Tri-stated |  |
| Stop mode                    | Driven     | Driven                                                                | Tri-stated |  |
| Wait mode                    | Driven     | Driven                                                                | Tri-stated |  |
| Reset mode                   | Tri-stated | Pulled high internally                                                | Tri-stated |  |

The data lines are driven during normal mode external fetch only during an external write cycle.

# Chapter 7 General Purpose Input/Output (GPIO)

#### 7.1 Introduction

The DSP56F801/803/805/807 general purpose input/output (GPIO) is designed to share package pins with other peripherals on the chip. If a peripheral is not required, the pin may be programmed as input, output, or level-sensitive interrupt input. GPIOs are placed on the chip in groups of eight bits. General purpose input/output pins and their respective connections with some peripheral devices for the DSP56F805 are illustrated in **Figure 7-2.** Logic associated with just one of those eight bits is set out in **Figure 7-3.** For information about which GPIO pins are multiplexed and shared with other peripherals, please refer to Chapter Two, *Pin Descriptions*.

**Summary: Dedicated and Multiplexed GPIOs** 

**DSP56F801----**Has no dedicated GPIOs; but 11 multiplexed GPIOs on Ports A and B

**DSP56F803**----Has no dedicated GPIOs; but 16 multiplexed GPIOs on Ports A and E

**DSP56F805**----Has eight dedicated pins on Port B while the lower six pins of Port D are dedicated GPIO. There are 18 multiplexed GPIOs available on Ports A, D, and E

**DSP56F807**----Has 14 dedicated pins on Ports B and D while there are 18 multiplexed GPIOs available on Ports A, D, and E



Figure 7-1. Block Diagram Showing DSP56F801 GPIO Connections



Figure 7-2. Block Diagram Showing DSP56F803/805/807 GPIO Connections



Figure 7-3. Bit-Slice View of the GPIO Logic

Each GPIO pin can be configured in three ways:

- 1. An input, with or without pull-up.
- 2. An interrupt.
- 3. An output.

DSP56F803/805/807 GPIO's pull-ups are configured by writing the PUR control register and the DDR when the PER is set to zero. When PER is set to one the pull-ups are controlled by the PUR and the direction of the peripheral used. In any case, if the I/O is set to be an output, the pull-up is disabled. The DSP56F803/805/807 GPIO interfaces with the following on-chip devices:

- External address bus
- SCI0
- SCI1
- SPI





Figure 7-4. Edge Detector Circuit

# 7.2 GPIO Interrupts

The GPIO has two types of interrupts—

- 1. Software interrupt for testing purposes.
- 2. Hardware interrupt from the corresponding GPIO pin.

The software interrupt assert register (IAR) can be tested by writing ones to the IAR. The interrupt pending register associated with the GPIO (GPIO\_IPR) will record the value of IAR. The GPIO\_IPR can be cleared by writing zeros into the IAR during the IAR testing.

**Note:** When testing the IAR, the interrupt polarity register (IPOLR), interrupt edge sensitive register (IESR) and interrupt enable register (IENR) must be set to zero guaranteeing the interrupt registered in the GPIO\_IPR is due to IAR only.

When a GPIO is used as an interrupt, the IAR must be set to zero and both the IPOLR and IENR must be set to one for an active low interrupt. When signal at the GPIO pin goes low; when interrupts are active low, polarity will be detected and goes through the edge detection mechanism. Refer to Figure 7-4 for an illustration. The value will be seen at the IESR, and recorded by the GPIO\_IPR. The GPIO\_IPR can be cleared by writing zeros into the IESRs. If IPOLR is set to zero, the interrupt at the GPIO pin is active high.

To present only a single interrupt to the DSP56800 core, the eight interrupt signals receive an overrun flag. The interrupt service routine must then check the contents of the interrupt pending register determining which pin(s) caused the interrupt.

External interrupt sources must remain asserted until cleared via their respective interrupt service routines.

**Table 7-1. GPIO Interrupt Assert Functionality** 

| IPOLR | Interrupt Asserted | Remark                                                                                                        |
|-------|--------------------|---------------------------------------------------------------------------------------------------------------|
| 0     | High               | If the IENR is set to 1, as the GPIO pin goes to high an interrupt will be recorded by the GPIO_IPR register. |
| 1     | Low                | If the IENR is set to 1, as the GPIO pin goes to low an interrupt will be recorded by the GPIO_IPR.           |

# 7.3 GPIO Register Summary

Each GPIO module has nine, 8-bit registers. These are displayed in **Table 7-2.** 

**Table 7-2. GPIO Registers with Their Reset Values** 

| Table 7 21 of 10 Registers with Their Reset values |                                   |                                           |                                                                                              |  |  |
|----------------------------------------------------|-----------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------|--|--|
| Register                                           | Description                       | Binary Reset<br>State for<br>Lower 8 bits | Remark                                                                                       |  |  |
| PUR                                                | Pull-up Enable Register           | %11111111                                 | Pull-ups are enabled. (See Table 7-3)                                                        |  |  |
| DR                                                 | Data Register                     | %0000000                                  | DR is used for data interface between the GPIO pin and the IPbus.                            |  |  |
| DDR                                                | Data Direction Register           | %0000000                                  | GPIO is set to an input. If DDR is one the GPIO becomes an output.                           |  |  |
| PER                                                | Peripheral Enable Register        | %11111111                                 | Peripheral controls the GPIO. The PER does not determine the direction of the IO             |  |  |
| IAR                                                | Interrupt Assert Register         | %00000000                                 | No interrupt.                                                                                |  |  |
| IENR                                               | Interrupt Enable Register         | %00000000                                 | Interrupt is disabled.                                                                       |  |  |
| IPOLR                                              | Interrupt Polarity Register       | %00000000                                 | When set to 1, the interrupts are active low, and when set to 0, interrupts are active high. |  |  |
| GPIO_IPR                                           | Interrupt Pending Register        | %00000000                                 | No interrupt is registered. A 1 indicates an interrupt.                                      |  |  |
| IESR                                               | Interrupt Edge Sensitive Register | %0000000                                  | A 1 indicates that an edge has been detected.                                                |  |  |

For more information on GPIO registers on Port A, please refer to **Table 3-34.** GPIO registers on Port B are illustrated in **Table 3-35.** GPIO registers on Port D are referenced in **Table 3-36,** while GPIO registers on Port E are illustrated in **Table 3-37.** 

**Table 7-3** illustrates the state of the GPIO pin and pull-up resistor.

**Table 7-3. GPIO Pull-Up Enable Functionality** 

| rance: e. e. e. e. ep =ae.e. ae.e. |     |     |     |                   |                     |  |
|------------------------------------|-----|-----|-----|-------------------|---------------------|--|
| Peripheral<br>Out Disable          | PER | PUR | DDR | GPIO Pin<br>State | GPIO Pin<br>Pull-Up |  |
| х                                  | 0   | 0   | 0   | Input             | Disabled            |  |
| х                                  | 0   | 0   | 1   | Output            | Disabled            |  |
| х                                  | 0   | 1   | 0   | Input             | Enabled             |  |
| х                                  | 0   | 1   | 1   | Output            | Disabled            |  |
| 0                                  | 1   | х   | х   | Output            | Disabled            |  |
| 1                                  | 1   | 0   | х   | Input             | Disabled            |  |
| 1                                  | 1   | 1   | х   | Input             | Enabled             |  |

Note:

When the periphery enable register (PER) is a zero, the pull-up enable register (PUR) and the data direction register (DDR) control the GPIO pin pull-up. When the PER is a one, the GPIO pin pull-up is controlled by the PUR and peripheral output enable. The PUR value is recognized when the GPIO pin is configured as an input only.

The data register (DR) is used to pass data to the GPIO pin or the IPbus. It is also used to store data from the GPIO pin and the IPbus.

Table 7-4. GPIO Data Transfers between GPIO pin and IPBus

| Peripheral | PER   | DDR  | GPIO      | Access       | Data Access Result                                                        |
|------------|-------|------|-----------|--------------|---------------------------------------------------------------------------|
| Out Enable | I LIX | DDIK | Pin State | A00033       | Data Access Result                                                        |
| Х          | 0     | 0    | Input     | Write to DR  | Data is written into DR by IPBus. No effect on the GPIO pin value.        |
| Х          | 0     | 1    | Output    | Write to DR  | Data is written into the DR by the IPBus. DR value seen at GPIO pin.      |
| Х          | 0     | 0    | Input     | Read from DR | GPIO pin state is read by the IPBus. No effect on DR value.               |
| Х          | 0     | 1    | Output    | Read from DR | DR value is read by the IPBus. DR value seen at GPIO pin.                 |
| 1          | 1     | Х    | Input     | Write to DR  | Data is written into the DR by IPBus. No effect on GPIO pin value.        |
| 0          | 1     | Х    | Output    | Write to DR  | Data is written into the DR by the IPBus. p_mp_odata is seen at GPIO pin. |
| 1          | 1     | Х    | Input     | Read from DR | DR value is read by the IPBus. No effect on the GPIO pin or DR value.     |
| 0          | 1     | Х    | Output    | Read from DR | DR value is read by the IPBus. p_mp_odata is seen at the GPIO pin.        |

# 7.4 Chip Specific Configurations

**Table 7-5. GPIO Assignments** 

|           | Port A   | Port B      | Port D                | Port E   |
|-----------|----------|-------------|-----------------------|----------|
| DSP56F801 |          | 8 Shared    | 3 Shared              |          |
| DSP56F803 | 8 Shared |             |                       | 8 Shared |
| DSP56F805 | 8 Shared | 8 Dedicated | 6 Dedicated, 2 Shared | 8 Shared |
| DSP56F807 | 8 Shared | 8 Dedicated | 6 Dedicated, 2 Shared | 8 Shared |

Dedicated GPIOs are intended only for use as GPIOs. Shared or muxed indicates pins may alternately be used as GPIO; however they are typically used for other functions. The programming model is identical for dedicated versus shared GPIO. Dedicated GPIOs have simply had their peripheral data out and enable inputs tied to  $V_{DD}$ , that is, the peripheral data out is disabled.

## 7.5 Programming Model

Each GPIO register contains eight bits, each performing an identical function for one of the eight GPIO pins controlled by its port. The address of a register is the sum of a base address and an address offset. The base address is defined at the MCU level. The address offset is defined at the module level. Please refer to **Table 3-11** for the GPIOA\_BASE, GPIOB\_BASE, GPIOD\_BASE, and GPIOE\_BASE definitions.

For example, the PUR register for GPIO on Port A, is called GPIO\_A\_PUR and is found at memory location GPIOA\_BASE+\$0.

Note: Make sure to consider the specific chip's available GPIO ports. Not all GPIO ports are available on all chips. DSP56F801 has GPIO on Ports A and B. DSP56F803 has GPIO on Ports A and E. DSP56F805 and DSP56F807 have GPIO on Ports A, B, D, and E.

#### 7.5.1 Pull-Up Enable Register (PUR)

The PUR is for pull-up enabling and disabling. If an MPIO pin is configured as an input, the PUR will enable the pull-ups if it is set to one. If the PUR is set to zero, the pull-ups will be disabled. If the MPIO pin is configured as an output, the PUR has no effect. See Table 7-3 for all possible combinations. This is a read/write register. The PUR is set to one on processor reset.



Figure 7-5. Pull-Up Enable Register (PUR)

See Programmer Sheet, Appendix C, on page C-36

## 7.5.2 Data Register (DR)

The purpose of DR is for holding data coming either from the GPIO pin or the IPbus. That is, the DR is the data interface between the GPIO pin and the IPbus. See **Table 7-4** for data transfers between the GPIO pin and the IPbus.



Figure 7-6. Data Register (DR)

See Programmer Sheet, Appendix C, on page C-36

## 7.5.3 Data Direction Register (DDR)

When the PER is set to zero, the GPIO pin is configured either as input or output by the DDR. When DDR is set to zero, the GPIO pin is an input with pull-up device while PUR is set to one, or without the pull-up device, if PUR is set to zero. When the DDR is set to

one the GPIO pin is an output. See **Table 7-3** for more information. This is a read and write register.



Figure 7-7. Data Direction Register (DDR)

See Programmer Sheet, Appendix C, on page C-37

#### 7.5.4 Peripheral Enable Register (PER)

The peripheral enable register (PER) is read and write register. This register determines the GPIO's configuration. When the PER value is zero, the peripheral manages the GPIO pin. This mastery includes configuring the GPIO pin as a required input, with or without pull-up. It also may be an output, depending on the status of the peripheral output enable. It includes data transfers from the GPIO pin to the peripheral. See **Table 7-3** for more details.

When the PER value is zero, the DDR determines the direction of data flow. When DDR is zero, the GPIO pin is input only. When DDR is one the GPIO pin is an output only.



Figure 7-8. Peripheral Enable Register (PER)

See Programmer Sheet, Appendix C, on page C-38

## 7.5.5 Interrupt Assert Register (IAR)

This is a read/write register. The interrupt assert register (IAR) is only for software testing. When the IAR is one an interrupt is asserted and can be cleared by writing zeros into the IAR.



Figure 7-9. Interrupt Assert Register (IAR)

See Programmer Sheet, Appendix C, on page C-39

#### 7.5.6 Interrupt Enable Register (IENR)

This is a read/write register. It enables or disables the edge detection for any incoming interrupt from the GPIO pin. This register is set to one for interrupt detection. The interrupts are recorded in the GPIO\_IPR.



Figure 7-10. Interrupt Enable Register (IENR)

See Programmer Sheet, Appendix C, on page C-39

#### 7.5.7 Interrupt Polarity Register (IPOLR)

This read/write register is used for polarity detection caused by any external interrupts. When this register is set to one, the interrupt at the GPIO pin is active low. When this register is set to zero, the interrupt seen at the GPIO pin is active high. This is true, however, only when the IENR is set to one. There is no effect on the interrupt if the IENR is set to zero.



Figure 7-11. Interrupt Polarity Register (IPOLR)

See Programmer Sheet, Appendix C, on page C-40

## 7.5.8 Interrupt Pending Register (GPIO\_IPR)

This read only register is used to record any incoming interrupts. Read this register to determine which pin has caused an interrupt. The register is cleared by writing zeros into the IAR when the interrupt is caused by software. For external interrupts, the GPIO\_IPR is cleared by writing zeros into the interrupt edge sensitive register (IESR).



Figure 7-12. Interrupt Pending Register (GPIO\_IPR)

See Programmer Sheet, Appendix C, on page C-40

#### 7.5.9 Interrupt Edge Sensitive Register (IESR)

The IESR records the interrupt, detecting an edge by the edge detector circuit, and the IENR will be set to one. This is illustrated in **Table 7-4.** This is a read/write register; however, the only time the register can receive writing is to *clear* the GPIO\_IPR. Only write zeros into this register to clear the GPIO\_IPR.

**Note:** Writing ones into this register will result in false interrupts.



Figure 7-13. Interrupt Edge-Sensitive Register (IESR)

See Programmer Sheet, Appendix C, on page C-41

# 7.6 **GPIO Programming Algorithms**

#### Example 7-1. Algorithm for Port B Pins as Inputs Used for Receiving Data

| • | INPUT for Port | . В      |           |                                     |
|---|----------------|----------|-----------|-------------------------------------|
|   | - START        | EQU      | \$0080    | ;Start of program                   |
|   | - PBPUR        | EQU      | \$0FC0    | ;Port B pull-up register            |
|   | - PBDR         | EQU      | \$0FC1    | ;Port B data register               |
|   | - PBDDR        | EQU      | \$0FC2    | ;Port B data direction register     |
|   | - PBPER        | EQU      | \$0FC3    | ;Port B peripheral register         |
|   | - PBIAR        | EQU      | \$0FC4    | ;Port B interrupt assert register   |
|   | - PBIENR       | EQU      | \$0FC5    | ;Port B interrupt enable register   |
|   | - PBIPOLR      | EQU      | \$0FC6    | ;Port B interrupt polarity register |
|   | - PBIPR        | EQU      | \$0FC7    | ;Port B interrupt pending register  |
|   | - PBIESR       | EQU      | \$0FC8    | ;Port B interrupt edge sensitive    |
|   | register       |          | +0001     |                                     |
|   | - data_i       | EQU      | \$0001    | ;data input                         |
| • | Vector Setup   |          |           |                                     |
|   | - ORG          | P:\$0000 |           | ;Cold Boot                          |
|   | - JMP          | START    |           | ;Hardware RESET vector              |
|   | - ORG          | P:START  |           | ;Start of program                   |
| • | General Setup  |          |           |                                     |
|   | - MOVE         | #\$0200, | X:BCR     | ;External memory has 0 states       |
| • | Port B Setup   |          |           |                                     |
|   | - MOVE         | #\$0000, | X:PBIAR   | ;Disable Port B interrupts          |
|   | - MOVE         | #\$0000, | X:PBIENR  | ;Disable Port B interrupts          |
|   | - MOVE         | #\$0000, | X:PBIPOLR | ;Disable Port B interrupts          |
|   |                |          |           |                                     |

```
- MOVE
               #$0000,X:PBIESR
                                  ;Disable Port B interrupts
   MOVE
                #$0000,X:PBPER
                                  ;Configures Port B pins as dedicated
   GPIOs
               #$0000,X:PBDDR
— MOVE
                                  ; Selects Port B pins as inputs
   (default)
Main Routine
   INPUT
                                  ;Input Loop
- MOVE
               X:PBDR,X0
                                  ;Read PB0-PB7 into bits 0-7 of "data_i"
— MOVE
               X0,X:data_i
                                  ; Memory to memory move requires 2 moves
                INPUT
- BRA
```

#### Example 7-2. Algorithm for Port B Pins as Outputs Used for Sending Data

| • | IN  | PUT for Port  | В                     |           |                                      |
|---|-----|---------------|-----------------------|-----------|--------------------------------------|
|   | _   | START         | EQU                   | \$0080    | ;Start of program                    |
|   | _   | PBPUR         | EQU                   | \$0FC0    | ;Port B pull-up register             |
|   | _   | PBDR          | EQU                   | \$0FC1    | ;Port B data register                |
|   | _   | PBDDR         | EQU                   | \$0FC2    | ;Port B data direction register      |
|   | _   | PBPER         | EQU                   | \$0FC3    | ;Port B peripheral register          |
|   | _   | PBIAR         | EQU                   | \$0FC4    | ;Port B interrupt assert register    |
|   | _   | PBIENR        | EQU                   | \$0FC5    | ;Port B interrupt enable register    |
|   | _   | PBIPOLR       | EQU                   | \$0FC6    | ;Port B interrupt polarity register  |
|   | -   | PBIPR         | EQU                   | \$0FC7    | ;Port B interrupt pending register   |
|   | -   | PBIESR        | EQU                   | \$0FC8    | ;Port B interrupt edge sensitive     |
|   |     | register      |                       |           |                                      |
|   | _   | data_o        | EQU                   | \$0001    | data input;                          |
| • | Ve  | ctor Setup    |                       |           |                                      |
|   | -   | ORG           | P:\$0000              |           | ;Cold Boot                           |
|   | -   | JMP           | START                 |           | ;Hardware RESET vector               |
|   | -   | ORG           | P:START               |           | ;Start of program                    |
| • | Gei | neral Setup   |                       |           |                                      |
|   | -   | MOVE          | #\$0200,X             | K:BCR     | ;External memory has 0 states        |
| • | Po  | rt B Setup    |                       |           |                                      |
|   | _   | MOVE          | #\$0000,X             | K:PBIAR   | ;Disable Port B interrupts           |
|   | _   | MOVE          | #\$0000,X             | X:PBIENR  | ;Disable Port B interrupts           |
|   | _   | MOVE          | #\$0000,X             | K:PBIPOLR | ;Disable Port B interrupts           |
|   | _   | MOVE          | #\$0000,X             | K:PBIESR  | ;Disable Port B interrupts           |
|   | -   | MOVE<br>GPIOs | #\$0000, <sub>2</sub> | :PBPER    | ;Configures Port B pins as dedicated |
|   | -   | MOVE          | #\$FFFF,>             | :PBDDR    | ;Selects Port B pins as outputs      |

• Main Routine

- OUTPUT ;Output Loop

- MOVE X:data\_o,X0 ;Put bits 0-7 of "data\_o" on pins

PB0-PB7.

- MOVE X0,X:PBDR ;Memory to memory move requires 2 moves

- BRA OUTPUT

# Chapter 8 Motorola Scalable Controller Area Network (MSCAN)

#### 8.1 Introduction

The Motorola scalable controller area network (MSCAN) is available on three of the four DSP core-based family chips: DSP56F803/805/807. Only the DSP56F801 has no MSCAN.

The MSCAN definition is based on the MSCAN12 definition, the specific implementation of the Motorola scalable CAN concept, originally targeted for the Motorola MC68HC12 micro controller family.

The module is a communication controller implementing the CAN 2.0 A/B protocol, as defined in the *Bosch Specification* dated September 1991. To fully understand the MSCAN specification, we recommend first reading the *Bosch Specification* adapting to terms and concepts contained within this document.

The CAN protocol was primarily designed to be a vehicle serial data bus, meeting the specific requirements of that field such as:

- Real-time processing
- Reliable operation in the EMI environment of a vehicle
- Cost-effectiveness
- Required bandwidth

The transmission frames in CAN is similar to the ethernet protocol, except for different collision avoidance. To send a ready frame, each station listens for the idle bus state. Once recognized, each node starts sending its frame. If a node sends a one but reads back a zero, then it stops transmission and goes into the idle listen mode. Each frame is marked by a unique CAN protocol header, so after transmission of 11 bits, 29 for CAN 2.0B, only one node always wins arbitration. The side effect of the CAN arbitration schema is a unique priority for each frame deemed very important for critical processing.

MSCAN utilizes an advanced buffer arrangement resulting in a predictable real-time behavior, simplifying the application software.

#### 8.2 Features

Basic features of the MSCAN:

- Modular architecture
- Implementation of the CAN protocol—Version 2.0A/B
  - Standard and extended data frames
  - Zero to eight bytes data length

- Programmable bit rate up to 1Mbps
- Support for remote frames
- Double-buffered receive storage scheme
- Triple-buffered transmit storage scheme with internal prioritization using a *local* priority concept
- Flexible identifier filter capable of masking supports two full-size extended identifier filters: two 32-bit, four 16-bit, or eight 8-bit filters
- Programmable wake-up functionality with integrated low-pass filter
- Programmable loop back mode supports self-test operation
- Separate signalling and interrupt capabilities for all CAN receiver and transmitter error states: warning, error passive, bus-off
- Programmable MSCAN clock source, either IPbus clock or crystal oscillator output
- Three low power modes: sleep, soft reset and power down

#### 8.3 Pin Definitions

The MSCAN uses two external pins: receive input, MSCAN\_RXTransmit output and MSCAN\_TX. The MSCAN\_TX output pin represents the logic level on the CAN:

- 0 = dominant state
- 1 = recessive state

When the MSCAN is enabled, (CANE = 1) via the CANCTL1 register, MSCAN\_RX is the dedicated input pin and MSCAN\_TX is the dedicated output pin, or open-drain output. The MSCAN\_RX pin has an internal pull-up.

A typical CAN system with MSCAN is illustrated in **Figure 8-1.** Each CAN station is connected physically to the CAN bus lines through a transceiver chip. The transceiver is capable of driving the large current required by the CAN bus. It has current protection against defected CAN or defected stations.





Figure 8-1. CAN System

# 8.4 Block Diagram

The following figure illustrates the MSCAN organization functions.



Figure 8-2. MSCAN Block Diagram

# 8.5 Register Summary

The DSP56F803/805/807 chips possess these registers:

- MSCAN control register 0 (CANCTL0)
- MSCAN control register 1 (CANCTL1)
- MSCAN bus timing register 0 (CANBTR0)
- MSCAN bus timing register 1 (CANBTR1)
- MSCAN receiver flag register (CANRFLG)
- MSCAN receiver interrupt enable register (CANRIER)

- MSCAN transmitter flag register (CANTFLG)
- MSCAN transmitter control register (CANTCR)
- Identifier acceptance control register (CANIDAC)
- MSCAN receiver error counter register (CANRXERR)
- MSCAN transmit error counter register (CANTXERR)
- MSCAN identifier acceptance registers (CANIDAR0–7)
- MSCAN identifier mask registers (CANIDMR0–7)
- MSCAN receive buffer identifier registers 0–3 (CAN\_RB\_IDR0–3)
- MSCAN receive buffer data segment registers 0–7 (CAN\_RB\_DSR0–7)
- MSCAN receive buffer data length register (CAN\_RB\_DLR)
- MSCAN receive buffer priority register (CAN\_RB\_TBPR)
- MSCAN transmit buffer zero identifier registers 0–3 (CAN\_TB0\_IDR0–3)
- MSCAN transmit buffer zero data segment registers 0–7(CAN\_TB0\_DSR0–7)
- MSCAN transmit buffer zero data length register (CAN\_TB0\_DLR)
- MSCAN transmit buffer zero transmit buffer priority register (CAN\_TB0\_TBPR)
- MSCAN transmit buffer one identifier registers 0–3 (CAN\_TB1\_IDR0–3)
- MSCAN transmit buffer one data segment registers 0–7 (CAN\_TB1\_DSR0–7)
- MSCAN transmit buffer one data length register (CAN\_TB1\_DLR)
- MSCAN transmit buffer one transmit buffer priority register (CAN\_TB1\_TBPR)
- MSCAN transmit buffer two identifier registers 0–3 (CAN\_TB2\_IDR0–3)
- MSCAN transmit buffer two data segment registers 0–7 (CAN\_TB2\_DSR0–7)
- MSCAN transmit buffer two data length register (CAN\_TB2\_DLR)
- MSCAN transmit buffer two transmit buffer priority register (CAN\_TB2\_TBPR)

# 8.6 Register Map

The MSCAN occupies 128 words in the memory space starting at CAN\_BASE, and defined in **Table 3-11.** The register decode map is fixed, beginning at the first address of the module address offset. **Figure** illustrates the organization of the registers.

**Note:** All MSCAN are 16-bit registers with the most significant eight bits tied to zero. Therefore, note the lower eight significant bits as the relevant configuration of status bits.

#### **Address** CAN\_BASE+\$00 CONTROL REGISTERS 9 WORDS CAN\_BASE+\$08 CAN\_BASE+\$09 **RESERVED** 5 WORDS CAN\_BASE+\$0D CAN\_BASE+\$0E **ERROR COUNTERS** 2 WORDS CAN\_BASE+\$0F CAN\_BASE+\$10 IDENTIFIER FILTER 16 WORDS CAN\_BASE+\$1F CAN\_BASE+\$20 **RESERVED** 32 WORDS CAN\_BASE+\$3F CAN\_BASE+\$40 RECEIVE BUFFER CAN\_BASE+\$4F CAN\_BASE+\$50 TRANSMIT BUFFER 0 CAN\_BASE+\$5F CAN\_BASE+\$60 TRANSMIT BUFFER 1 CAN\_BASE+\$6F CAN\_BASE+\$70 TRANSMIT BUFFER 2 CAN\_BASE+\$7F

Figure 8-3. MSCAN Register Organization

**Figure 8-4** exhibits individual registers associated with the MSCAN, and their relative offset from the base address. The detailed register descriptions follow in the order they appear in the register map.

Reserved bits within a register always read as zero and a write is not implemented. Reserved functions are indicated by shaded bits, illustrated here



Figure 8-4. MSCAN Register Map

See Programmer Sheet, Appendix C, on page C-36



Figure 8-4. MSCAN Register Map

See Programmer Sheet, Appendix C, on page C-36

**Note:** Register address = base address + address offset, where the base address is defined in **Table 3-11** and the address offset is defined at the module level.

# 8.7 Functional Description

## 8.7.1 Message Storage

MSCAN facilitates a sophisticated message storage system, addressing the requirements of a broad range of network applications.



Figure 8-5. User Model for Message Buffer Organization

#### 8.7.1.1 Message Transmit Background

Modern application layer software is built upon two fundamental assumptions:

- 1. Any CAN node is able to send out a stream of scheduled messages without releasing the bus between the two messages. Such nodes arbitrate for the bus immediately after sending the previous message and only release the bus in case of lost arbitration.
- 2. The internal message queue within any CAN node is organized so the highest priority message is sent out first when more than one message is ready to be sent.

This behavior *cannot* be achieved with a single transmit buffer. That buffer must be reloaded immediately after the previous message is sent. The loading process lasts a finite amount of time. It must be completed within the inter-frame sequence (IFS)<sup>1</sup> in order to send an uninterrupted stream of messages. Even if this is feasible for limited CAN bus speeds, it requires the CPU react with short latencies to the transmit interrupt.

A double-buffer scheme uncouples the reloading of the transmit buffer from the actual message sending thereby reducing the reactiveness requirements on the CPU. It is possible problems could arise if a sent message has finished while the CPU is reloading the second buffer. In this instance there would be no buffer ready for transmission, releasing the bus.

At least three transmit buffers are required to meet the first of the above requirements under all circumstances. The MSCAN has three transmit buffers.

The second requirement calls for internal MSCAN prioritization, implementing the *local* priority concept described in the next section.

#### 8.7.1.2 Transmit Structures

The MSCAN has a triple transmit buffer scheme. The transmit scheme allows multiple messages to be established in advance, achieving an optimized real-time performance. The three buffers are arranged as shown in **Figure 8-5.** 

All three buffers have a 13-byte data structure similar to the outline of the receive buffers. See Section 8.8.14. An additional transmit buffer priority register (TBPR) contains an 8-bit local priority field (PRIO). See Section 8.8.14.4.

To transmit a message, the CPU must identify an available transmit buffer indicated by a set transmitter buffer empty (TXE[2:0]) flag. See Section 8.8.7.



<sup>1.</sup> Reference the Bosch CAN 2.0A/B Protocol Specification, September 1991.

The CPU then stores the identifier, the control bits, and the data content into one of the transmit buffers. Finally, the buffer is flagged as ready for transmission by clearing the associated TXE flag.

Next, the MSCAN schedules the message for transmission. Signals are sent to the successful transmission of the buffer by setting the associated TXE flag. A transmit interrupt is generated<sup>2</sup> when TXE[2:0] is set and can be used to drive the application software to re-load the buffer. Refer to **Section 8.11.** 

If more than one buffer is scheduled for transmission when the CAN bus becomes available for arbitration, the MSCAN uses the local priority setting of the three buffers to determine the prioritization. For this purpose, every transmit buffer has an 8-bit PRIO. The application software programs this field when the message is set up. The local priority reflects the order of this particular message relative to the set of messages being transmitted from this node. The *lowest binary value* of the PRIO is defined to be the *highest priority*. The internal scheduling process takes place whenever the MSCAN arbitrates for the bus. This is also the case after the occurrence of a transmission error.

When a high priority message is scheduled by the application software, it may become necessary to quit a lower priority, a message not yet transmitted, in one of the three transmit buffers. Messages already in transmission *cannot* be aborted, so termination must be requested by setting the corresponding abort request bit (ABTRQ). See Section 8.8.8. The MSCAN then permits the request, when possible, by:

- Setting the corresponding abort acknowledge flag (ABTAK) in the CANTFLG register.
- 2. Setting the associated TXE flag to release the buffer.
- 3. Generating a transmit interrupt.

The transmit interrupt handler software can tell from the setting of the ABTAK flag whether the message was aborted, ABTAK equals one, or sent ABTAK equals zero.

#### 8.7.1.3 Receive Structures

Received messages are stored in a two stage input FIFO. The two message buffers are alternately mapped into a single memory area. See **Figure 8-5.** While the background receive buffer (RxBG) is exclusively associated with the MSCAN, the foreground receive Buffer (RxFG) is addressed by the CPU. This scheme simplifies the handler software because only one address area is applicable for the receive process. Users *cannot* read/write to the RxBG buffer.

<sup>2.</sup> The transmit interrupt occurs only if not masked. A polling scheme can be applied on TXEx also.



Both buffers have a size of 13 bytes for storage of the CAN control bits, the identifier, standard or extended, and the data contents. See details in **Section 8.8.14.**<sup>3</sup>

The receiver full flag (RXF) signals the status of the foreground receive buffer. See **Section 8.8.5.** A flag is set when the buffer contains a correctly received message with a matching identifier.

Each message is checked to see if it passes the reception filter. See Section 8.7.1.4. It is written into parallel RxBG. MSCAN copies the content of RxBG into RxFG,<sup>4</sup> sets the RXF flag, and generates a receive interrupt to the CPU.<sup>5</sup> See Section 8.11. Receive handler will read the received message from RxFG, before resetting the RXF flag. Reset of the RXF flag acknowledges the interrupt, in order to release the foreground buffer. A new message, can follow immediately after the IFS field of the CAN frame is received into RxBG. The over-writing of the background buffer is independent of the identifier filter function.

When the MSCAN module is transmitting, the MSCAN receives its own transmitted messages into the background receive buffer RxBG. However, it does *not*:

- Overwrite RxFG
- Generate a receive interrupt
- Acknowledge its own messages on the CAN bus

There is an exception to this rule. It is in loop back mode where the MSCAN treats its own messages exactly like all other incoming messages. See **Section 8.8.3.** The MSCAN receives its own transmitted messages in the event it loses arbitration.<sup>6</sup> If arbitration is lost, the MSCAN must be prepared to become a receiver.

An overrun condition occurs when both message buffers are filled. Overrun messages are discarded, indicating an error interrupt. The MSCAN is still able to transmit messages with both receive message buffers filled; however, all incoming messages are discarded. See Section 8.11.

#### 8.7.1.4 Identifier Acceptance Filter

The MSCAN identifier acceptance registers define the acceptable patterns of the standard or extended identifier, ID[10:0] or ID[28:0] bits. See **Section 8.8.12.** Any of these bits can be marked *don't care* in the MSCAN identifier mask registers. See **Section 8.8.13.** 



<sup>3.</sup> Bosch CAN 2.0A/B Protocol Specification, September 1991.

<sup>4.</sup> Only if the RXF Flag is not set.

<sup>5.</sup> The receive interrupt occurs only if not masked. A polling scheme can be applied on RXF also.

<sup>6.</sup> Reference the Bosch CAN 2.0A/B Protocol Specification, September 1991.

A filter hit is indicated to the application software by a set receive buffer full flag, RXF equals one and three bits in the CANIDAC register. See **Section 8.8.9.** These identifier hit F flags, IDHIT[2:0], clearly identify the filter section causing the acceptance. They simplify the application software's task to identify the cause of the receiver interrupt. In case more than one hit occurs, two or more filters match, the lower hit has priority.

A very flexible programmable, and generic identifier acceptance filter has been introduced reducing the CPU interrupt loading. The filter is programmable to operate in four different modes:<sup>7</sup>

- 1. Two identifier acceptance filters, each to be applied to:
  - The full 29 bits of the extended identifier and to the following bits of the CAN 2.0B frame: remote transmission request (RTR), identifier extension (IDE), and substitute remote request (SRR)
  - The 11 bits of the standard identifier plus the RTR and IDE bits of the CAN 2.0A/B messages. This mode implements two filters for a full length CAN 2.0B-compliant extended identifier <sup>8</sup>

**Figure 8-6** illustrates how the first 32-bit filter bank, CANIDAR0–3 and CANIDMR0–3, produces a filter zero hit. Similarly, the second filter bank, CANIDAR4–7 and CANIDMR4–7, produces a filter one hit

- 2. Four identifier acceptance filters, each to be applied to:
  - The 14MSBs of the extended identifier plus the SRR and IDE bits of CAN 2.0B messages
  - The 11 bits of the standard identifier, the RTR and IDE bits of CAN 2.0A/B messages

**Figure 8-7** illustrates how the first 32-bit filter bank, CANIDAR0–3 and CANIDMR0–3, produces filter zero and one hit. Similarly, the second filter bank, CANIDAR4–7 and CANIDMR4–7, produces filter two and three hits.

3. Eight identifier acceptance filters, each to be applied to the first eight bits of the identifier. This mode implements eight independent filters for the first eight bits of a CAN 2.0B-compliant standard identifier or a CAN 2.0B-compliant extended identifier.

<sup>7.</sup> For a better understanding of references made within the filter mode description, reference the *Bosch Protocol Specification*, September 1991 detailing the CAN 2.0A/B protocol.

<sup>8.</sup> Although this mode can be used for standard identifiers, it is recommended to use the four or eight identifier acceptance filters for standard identifiers.

**Figure 8-8** displays how the first 32-bit filter bank, CANIDAR0–3 and CANIDMR0–3, produces filter zero to three hits. Similarly, the second filter bank, CANIDAR4–7 and CANIDMR4–7, produces filter four to seven hits.

4. Closed filter. No CAN message is copied into the foreground buffer RxFG. The RXF flag is never set.



Figure 8-6. 32-bit Mask Identifier Acceptance Filter



Figure 8-7. 16-bit Maskable Identifier Acceptance Filters



Figure 8-8. 8-bit Maskable Identifier Acceptance Filters

#### 8.7.2 Protocol Violation Protection

MSCAN protects from accidentally violating the CAN protocol through programming errors. The protection logic implements these features:

- Receive and transmit error counters *cannot* be modified or otherwise manipulated
- Registers controlling the configuration of the MSCAN *cannot* be modified while the MSCAN is on-line. The SFTRES bit in the CANCTL0 register serves as a lock protecting the following registers: See Section 8.8.1
  - MSCAN control one register, CANCTL1
  - MSCAN bus timing registers zero and one, CANBTR0, CANBTR1
  - MSCAN identifier acceptance control register, CANIDAC
  - MSCAN identifier acceptance registers, CANIDAR0–7
  - MSCAN identifier mask registers, CANIDMR0–7
- The MSCAN\_TX pin is forced to a recessive state when the MSCAN goes into any of the low power modes. See **Section 8.10.4** through **Section 8.10.6**
- MSCAN\_TX pin is an open-drain output. System designers using CAN should have external pull-up on MSCAN\_TX
- MSCAN\_RX input has an internal pull-up
- As further protection against inadvertently disabling the MSCAN, the enable bit, CANE, is only write-capable once in normal modes

# 8.7.3 Clock System

**Figure 8-9** illustrates the structure of the MSCAN clock generation circuitry. With this flexible clocking scheme, the MSCAN is able to handle CAN bus rates ranging from 10 Kbps up to 1Mbps.

The clock source bit, CLKSRC, in the CANCTL1 register defines whether the MSCAN is connected to the output of the crystal oscillator, EXTALi, or to the IPbus clock. See **Section 8.8.2.** The muxing of these two clocks is performed inside MSCAN. The clock source and generation must be selected to meet the tight oscillator tolerance requirements of the CAN protocol, up to 0.4 percent accumulated jitter. Additionally, for high CAN bus rates of 1Mbps, a 50 percent duty cycle of the clock is required. When using the IPbus clock these tolerances are met.



Figure 8-9. MSCAN Clocking Scheme

Note: If the IPbus clock is generated from a PLL, then selecting the crystal clock source from 128Kbits/sec up to 500Kbits/sec will result in the least amount of clock jitter and the most reliable data transfer. When using the IPbus clock, up to 1Mbits/sec is possible although transfer will be slightly less reliable due to clock jitter; however, it still is well within the requirements of the CAN bus specification. The CLKSRC bit in the CANTCL1 register allows the user to choose between the IPbus or EXTAL clocks as the MSCAN clock.

A programmable prescaler generates the time quanta (Tq) clock from CANCLK. A time quantum is the atomic unit of time handled by the MSCAN.

$$f_{Tq} = \frac{f_{CANCLK}}{(Prescaler\ value)}$$

**Note:** For the DSP56F803/805/807, the time quanta signal is internally used as a clock enable. CANCLK is the primary clock of the MSCAN operation.

A bit time is subdivided into three segments. Please reference **Figure 8-10**:

- SYNC\_SEG—This segment has a fixed length of one time quantum. Signal edges are expected to happen within this section
- Time segment 1—This segment includes the PROP\_SEG and the PHASE\_SEG1 of the CAN standard. It can be programmed by setting the parameter TSEG1 to consist of four to 16 time quanta
- Time segment 2—This segment represents the PHASE\_SEG2 of the CAN standard. It can be programmed by setting the TSEG2 parameter to be two to eight time quanta long



$$\textit{Bit} \quad \textit{Rate} = \frac{\textit{f}_{\textit{Tq}}}{\textit{(number of Time Quanta)}}$$



Figure 8-10. Segments within the Bit Time

**Table 8-1. Time Segment Syntax** 

| Syntax         | Description                                                                                                                                                    |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYNC_SEG       | System expects transitions to occur on the bus during this period.                                                                                             |
| Transmit Point | A node in transmit mode transfers a new value to the CAN bus at this point.                                                                                    |
| Sample Point   | A node in receive mode samples the bus at this point. If the three samples per bit option is selected, then this point marks the position of the third sample. |

The synchronization jump width (SJW) can be programmed in a range of one to four time quanta by setting the SJW parameter.

The above parameters are set by programming the MSCAN bus timing registers, CANBTR0 and CANBTR1. SeeSection 8.8.3 and Section 8.8.6.

<sup>9.</sup> Reference the Bosch CAN 2.0A/B Protocol Specification, September 1991 for bit timing.

**Figure 8-2** provides an overview of the CAN-compliant segment settings and their related parameter values.

**Note:** Assure bit time settings are in compliance with the CAN standard.

Table 8-2. MSCAN Time Segment Settings When CLKSRC=0 (EXTAL\_CLK)

| (CLKSRC = 0) EXTAL_CLK ~8MHz)      |                   |       |                   |       |                               |  |  |  |
|------------------------------------|-------------------|-------|-------------------|-------|-------------------------------|--|--|--|
| Prescaler Value<br>(P (= BRP + 1)) | Time<br>Segment 1 | TSEG1 | Time<br>Segment 2 | TSEG2 | Synchronization<br>Jump Width |  |  |  |
| > 1                                | 5 10              | 4 9   | 2                 | 1     | 1 2                           |  |  |  |
| > 1                                | 4 11              | 3 10  | 3                 | 2     | 13                            |  |  |  |
| > 1                                | 5 12              | 4 11  | 4                 | 3     | 1 4                           |  |  |  |
| > 1                                | 6 13              | 5 12  | 5                 | 4     | 1 4                           |  |  |  |
| > 1                                | 7 14              | 6 13  | 6                 | 5     | 1 4                           |  |  |  |
| > 1                                | 8 15              | 7 14  | 7                 | 6     | 1 4                           |  |  |  |

Table 8-3. MSCAN Time Segment Settings when CLKSRC = 1 (IPBus Clock)

| CLKSRC = 1 (IPBus Clock >= 8MHz)   |                      |       |                   |           |                                |     |  |  |
|------------------------------------|----------------------|-------|-------------------|-----------|--------------------------------|-----|--|--|
| Prescaler Value<br>(P (= BRP + 1)) | Time<br>Segment<br>1 | TSEG1 | Time<br>Segment 2 | TSEG<br>2 | Synchronizatio<br>n Jump Width | SJW |  |  |
| = 1                                | 4 11                 | 3 10  | 3                 | 2         | 1 3                            | 02  |  |  |
| > 1                                | 5 10                 | 4 9   | 2                 | 1         | 12                             | 0 1 |  |  |
| Any                                | 4 11                 | 3 10  | 3                 | 2         | 1 3                            | 02  |  |  |
| Any                                | 5 12                 | 4 11  | 4                 | 3         | 1 4                            | 03  |  |  |
| Any                                | 6 13                 | 5 12  | 5                 | 4         | 1 4                            | 03  |  |  |
| Any                                | 7 14                 | 6 13  | 6                 | 5         | 1 4                            | 03  |  |  |
| Any                                | 8 15                 | 7 14  | 7                 | 6         | 1 4                            | 03  |  |  |
| Any                                | 9 16                 | 8 15  | 8                 | 7         | 1 4                            | 03  |  |  |

# 8.8 Register Descriptions

This section details all registers and register bits in the MSCAN module.

**Note:** All bits of all registers in this module are completely synchronized to internal clocks during a register read.

## 8.8.1 MSCAN Control Register 0 (CANCTL0)

The CANCTL0 register provides for various control of the MSCAN module as described below.

These bits are read/write at any time, except when bits RXACT, SYNCH and SLPAK are reserved. With bit RXFRM, a write of one clears the flag and a write of zero is ignored.



Figure 8-11. MSCAN Control Register 0 (CANCTL0)

See Programmer Sheet, Appendix C, on page C-42

**Note:** The CANCTL0 register is held in the RESET state when the SFTRES bit is set.

#### 8.8.1.1 Reserved Bits—Bits 15–8

Reserved bits *cannot* be modified. They are read as zero.

### 8.8.1.2 Received Frame Flag (RXFRM)—Bit 7

The received frame flag bit is read and clear only. It is set when a receiver has accepted a valid message correctly and independently of the filter configuration. Once set, it remains set until it is cleared by software or reset. To clear, write one to the bit. This bit is not valid in a loop back mode.

- 1 = A valid message was received since last clearing of this flag
- 0 = No valid message was received since last clearing this flag

**Note:** MSCAN must be in the run mode for this bit to set.

# 8.8.1.3 Receiver Active Status (RXACT)—Bit 6

Receiver active status flag indicates MSCAN is receiving a message. The flag is controlled by the receiver front end. This bit is not valid in loop back mode.

- 1 = MSCAN is receiving a message, including when arbitration is lost
- 0 = MSCAN is transmitting or idle

# 8.8.1.4 CAN Stops in Wait Mode (CSWAI)—Bit 5

Enabling this bit uses lower power consumption in the wait mode by disabling all the clocks at the bus interface to the MSCAN module.

- 1 = The module ceases to be clocked during wait mode
- 0 =The module is not affected during wait mode

### 8.8.1.5 Synchronized Status (SYNCH)—Bit 4

This flag indicates whether MSCAN is synchronized to the CAN bus. When it is synchronized, it is able to participate in the communication process. It is set and cleared by MSCAN.

- 1 = MSCAN is synchronized to the CAN bus
- 0 = MSCAN is not synchronized to the CAN bus

#### 8.8.1.6 Reserved Bit—Bit 3

This bit is reserved for future usage. However, it is possible to read/write to this bit with no impact.

#### 8.8.1.7 Sleep Acknowledge (SLPAK)—Bit 2

The sleep acknowledge flag indicates whether the MSCAN module is in internal sleep mode. Refer to **Section 8.10.4**, Sleep Mode. It is used as a handshake for the sleep mode request. If the MSCAN detects bus activity while in the sleep mode, it clears the flag.

- 1 = Sleep The MSCAN is in sleep mode
- 0 = Wake-up The MSCAN is not in sleep mode

# 8.8.1.8 Sleep Request-Go into Sleep Mode (SLPRQ)—Bit 1

Sleep request bit requests the MSCAN goes into an internal power-saving mode. See **Section 8.10.4.** 

- 1 = Sleep request The MSCAN enters sleep mode
- 0 = Wake-up The MSCAN functions normally

# 8.8.1.9 Soft Reset (SFTRES)—Bit 0

When this bit is set by the CPU, the MSCAN immediately enters the soft reset state. Any ongoing transmission or reception is quit and synchronization to the bus is lost. See Section 8.10.5 for further details.

The following registers enter and stay in their hard Reset state: CANCTL0, CANRFLG, CANRIER, CANTFLG, and CANTCR. The registers CANCTL1, CANBTR0, CANBTR1, CANIDAC, CANIDAR0–7, and CANIDMR0–7 can only be modified by the

CPU when the MSCAN is in soft reset state. Values of the error counters are not affected by soft reset.

When the soft reset bit is cleared by the CPU, the MSCAN attempts synchronization to the CAN bus. If the MSCAN is not in bus-off state, it synchronizes after 11 recessive bits on the bus; if the MSCAN is in bus-off state it continues to wait for 128 occurrences of 11 recessive bits.

Clearing SFTRES and writing to other bits in CANCTL0 must be fulfilled in separate instructions.

- 1 = MSCAN in soft reset state
- 0 = Normal operation

# 8.8.2 MSCAN Control Register 1 (CANCTL1)

The CANCTL1 register provides for various control of the MSCAN module as described below.

These bits are read/write at any time when SFTRES = 1, except CANE. It is write once in normal modes and any time in special modes when SFTRES = 1.



Figure 8-12. MSCAN Control Register 1 (CANCTL1)

See Programmer Sheet, Appendix C, on page C-43

#### 8.8.2.1 Reserved Bits—Bits 15–8 and 6–3

Reserved bits *cannot* be modified. They are read as zero.

#### 8.8.2.2 CAN Enable (CANE)—Bit 7

- 1 = The MSCAN module is enabled
- 0 = The MSCAN module is disabled

**Note:** Care should be taken when the MSCAN is disabled. It is recommended to have a pull-up on the MSCAN\_TX pin either internally or externally ensuring the MSCAN\_TX pin is in a recessive state, logic one, and avoiding violation of the CAN protocol.

### 8.8.2.3 Loop Back Self Test Mode (LOOPB)—Bit 2

When this bit is set, the MSCAN performs an internal loop back used for self test operation. The bit stream output of the transmitter is fed back to the receiver internally. The MSCAN\_RX input pin is ignored while the MSCAN\_TX output goes to the recessive state, logic one. The MSCAN behaves as it does when normally transmitting. It treats its own transmitted message as a message received from a remote node. In this state, the MSCAN ignores the bit sent during the ACK slot in the CAN frame Acknowledge field ensuring proper reception of its own message. Both transmit and receive interrupts are generated.

### 8.8.2.4 Wake-Up Mode (WUPM)—Bit 1

This bit defines whether the integrated low-pass filter is applied to protect the MSCAN from artificial wake-up. Refer to **Section 8.10.4.** 

- 1 = MSCAN wakes the CPU only in case of a dominant pulse on the bus with a length of  $T_{wup}$
- 0 = MSCAN wakes the CPU after any recessive to dominant edge on the CAN bus

### 8.8.2.5 MSCAN Clock Source (CLKSRC)—Bit 0

The MSCAN clock source bit defines the clock source for the MSCAN module. It selects between IPbus clock and crystal oscillator clock EXTAL\_CLK. Refer to **Section 8.7.3** and **Figure 8-9.** 

- 1 = The MSCAN clock source is IPbus clock
- 0 = The MSCAN clock source is EXTAL\_CLK

**Note:** If the IPbus clock is generated from a PLL, recommendation is to select the crystal clock source rather than the IPbus clock source due to jitter considerations of the IPbus clock, especially at the faster CAN bus rates. Provisions are being provided to select between IPBUS clock or EXTAL clock as MSCAN clock.

# 8.8.3 MSCAN Bus Timing Register 0 (CANBTR0)

The CANBTR0 register provides various bus timing control of the MSCAN module. These bits are read/write at any time SFTRES = 1.



Figure 8-13. MSCAN Bus Timing Register 0 (CANBTR0)

See Programmer Sheet, Appendix C, on page C-44

#### 8.8.3.1 Reserved Bits—Bits 15–8

1

These bits *cannot* be modified. They are read as zero.

## 8.8.3.2 Synchronization Jump Width (SJW[1:0])—Bits 7–6

The synchronization jump width defines the maximum number of time quanta (Tq) clock cycles a bit can be shortened or lengthened to achieve resynchronization to data transitions on the bus. Please refer to **Table 8-4.** 

SJW1 SJW0 Synchronization jump width

0 0 1 Tq clock cycle

0 1 2 Tq clock cycles

1 0 3 Tq clock cycles

4 Tq clock cycles

Table 8-4. Synchronization Jump Width

### 8.8.3.3 Baud Rate Prescaler (BRP[5:0])—Bits 5-0

These bits determine the time quanta (Tq) clock, used to build the individual bit timing. See **Table 8-5.** Prescaler P is equal to the binary representation of BRP5, BRP4, BRP3, BRP2, BRP1, and BRP0 plus one. See examples in **Table 8-5.** 

1

| BRP5 | BRP4 | BRP3 | BRP2 | BRP1 | BRP0 | Prescaler<br>value (P) |
|------|------|------|------|------|------|------------------------|
| 0    | 0    | 0    | 0    | 0    | 0    | 1                      |
| 0    | 0    | 0    | 0    | 0    | 1    | 2                      |
| 0    | 0    | 0    | 0    | 1    | 0    | 3                      |
| 0    | 0    | 0    | 0    | 1    | 1    | 4                      |
| 1    | 1    | 1    | 1    | 1    | 0    | 63                     |
| 1    | 1    | 1    | 1    | 1    | 1    | 64                     |

**Table 8-5. Examples of Baud Rate Prescaler** 

#### Note:

When the baud rate prescaler value (P) =  $1(e.g.: CANBTR0 = binary bits: 00000000_xx0000000)$  for getting a bit time of eight time quanta (8 Tq). For correct operation program for CANBTR1 = \$0023 or \$00A3 with no other possible combinations of \$0014 or \$0094. The correct combination translates to time segment one (TSEG1) = 4 Tq and time segment 2 (TSEG2) = 3 Tq.

### 8.8.4 MSCAN Bus Timing Register 1 (CANBTR1)

The CANBTR1 register provides various bus timing controls of the MSCAN module. See **Figure 8-14.** It can read/write at any time when SFTRES = 1.



Figure 8-14. MSCAN Bus Timing Register 1 (CANBTR1)

See Programmer Sheet, Appendix C, on page C-45

#### 8.8.4.1 Reserved Bits—Bits 15–8

These bits *cannot* be modified. They are read as zero.

#### 8.8.4.2 Sampling (SAMP)—Bit 7

This bit determines the number of samples of the serial bus to be taken per bit time. If set, three samples per bit are taken; the regular one, a sample point, and two preceding samples using a majority rule. For higher bit rates, it is recommended SAMP be cleared, meaning only one sample is taken per bit.

- $1 = \text{Three samples per bit}^{10}$
- 0 =One sample per bit

<sup>10.</sup>In this case, PHASE\_SEG1 must be at least two time quanta.

## 8.8.4.3 Time Segment 2 (TSEG22–TSEG20)—Bits 6–4

Time segments within the bit time fix the number of clock cycles per bit time and the location of the sample point. See **Figure 8-10.** Time segment two (TSEG2) values are programmable as illustrated in **Table 8-6.** 

Table 8-6. Time Segment 2 Values

| TSEG22 | TSEG21 | TSEG20 | Time segment 2                |
|--------|--------|--------|-------------------------------|
| 0      | 0      | 0      | 1 Tq clock cycle <sup>1</sup> |
| 0      | 0      | 1      | 2 Tq clock cycles             |
| 0      | 1      | 0      | 3 Tq clock cycles             |
| 0      | 1      | 1      | 4 Tq clock cycles             |
| 1      | 0      | 0      | 5 Tq clock cycles             |
| 1      | 0      | 1      | 6 Tq clock cycles             |
| 1      | 1      | 0      | 7 Tq clock cycles             |
| 1      | 1      | 1      | 8 Tq clock cycles             |

<sup>1.</sup> This setting is not valid. Please refer to **Table 8-2. CAN Standard Compliance Bit Time Segment Settings** for valid settings.

# 8.8.4.4 Time Segment 1 (TSEG13-TSEG10)—Bits 3-0

Time segments within the bit time fix the number of clock cycles per bit time and the location of the sample point. Please refer to **Figure 8-10.** 

Time segment one (TSEG1) values are programmable as shown in **Table 8-7.** 

Table 8-7. Time Segment 1 Values

| TSEG13 | TSEG12 | TSEG11 | TSEG10 | Time segment 1                 |
|--------|--------|--------|--------|--------------------------------|
| 0      | 0      | 0      | 0      | 1 Tq clock cycle <sup>1</sup>  |
| 0      | 0      | 0      | 1      | 2 Tq clock cycles <sup>1</sup> |
| 0      | 0      | 1      | 0      | 3 Tq clock cycles <sup>1</sup> |
| 0      | 0      | 1      | 1      | 4 Tq clock cycles              |
| 0      | 1      | 0      | 0      | 5 Tq clock cycles              |
| 0      | 1      | 0      | 1      | 6 Tq clock cycles              |
| 0      | 1      | 1      | 0      | 7 Tq clock cycles              |
| 0      | 1      | 1      | 1      | 8 Tq clock cycles              |

| TSEG13 | TSEG12 | TSEG11 | TSEG10 | Time segment 1     |
|--------|--------|--------|--------|--------------------|
| 1      | 0      | 0      | 0      | 9 Tq clock cycles  |
| 1      | 0      | 0      | 1      | 10 Tq clock cycles |
| 1      | 0      | 1      | 0      | 11 Tq clock cycles |
| 1      | 0      | 1      | 1      | 12 Tq clock cycles |
| 1      | 1      | 0      | 0      | 13 Tq clock cycles |
| 1.     | 1      | 0.     | 1      | 14 Tq clock cycles |
| 1      | 1      | 1      | 0      | 15 Tq clock cycles |
| 1      | 1      | 1      | 1      | 16 Tq clock cycles |

Table 8-7. Time Segment 1 Values (Continued)

1. This setting is not valid. Please refer to **Table 8-2** for valid settings.

The bit time is determined by the oscillator frequency, the baud rate prescaler, and the number of time quanta (Tq) clock cycles per bit, as shown in **Table 8-6** and **8-7**.

Bit 
$$Time = \frac{(Prescaler\ value)}{f_{CANCLK}} \bullet (number\ of\ Time\ Quanta)$$

## 8.8.5 MSCAN Receiver Flag Register (CANRFLG)

A flag can only be cleared when the condition causing the setting is no longer valid and can only be cleared by software; writing a one to the corresponding bit position. Every flag has an associated interrupt enable bit in the MSCAN receiver interrupt enable register (CANRIER).

This register is read/write at any time. A write of one clears flag; a write of zero is ignored.



Figure 8-15. MSCAN Receiver Flag Register (CANRFLG)

See Programmer Sheet, Appendix C, on page C-46

**Note:** The CANRFLG register is held in the Reset state when the SFTRES bit in CAN control register zero (CANCTL0) is set.

#### 8.8.5.1 Reserved Bits—Bits 15–8

These bits *cannot* be modified. They are read as zero.

### 8.8.5.2 Wake-up Interrupt Flag (WUPIF)—Bit 7

If the MSCAN detects bus activity while in sleep mode it sets the WUPIF flag. If not masked, a wake-up interrupt is pending while this flag is set. See **Table 8.10.4.** 

- 1 = MSCAN detected activity on the bus and requested wake-up
- 0 = No wake-up activity observed while in sleep mode

### 8.8.5.3 Receiver Warning Interrupt Flag (RWRNIF)—Bit 6

This flag is set when the MSCAN enters warning status due to the receive error counter (REC) exceeding 96 and none of the error interrupt flags or the bus-off interrupt flag is set. If not masked, an error interrupt is pending while this flag is set. When the CPU writes one into this flag, the error interrupt signal to CPU is denied, even though the condition to set the flag continues to remain active. That means a write of one by the CPU will inhibit only the interrupt signal to the CPU and does not update the status of the flag.

- 1 = MSCAN entered receiver warning status
- 0 = No receiver warning status reached

### 8.8.5.4 Transmitter Warning Interrupt Flag (TWRNIF)—Bit 5

The transmitter warning interrupt flag is set when the MSCAN enters a warning status due to the transmit error counter (TEC) exceeding 96 when the error interrupt flags or the bus-off interrupt flag were not set. If not masked, an error interrupt is pending while this flag is set. When the CPU writes one into this flag, the error interrupt signal to CPU is denied, even though the condition to set the flag continues to remain active. That means a write of one by the CPU will deny only the interrupt signal to the CPU without updating the status of the flag.

- 1 = MSCAN entered transmitter warning status
- 0 = No transmitter warning status reached

# 8.8.5.5 Receiver Error Passive Interrupt Flag (RERRIF)—Bit 4

This flag is set when the MSCAN enters error passive status due to the receive error counter exceeding 127 and the bus-off interrupt flag is clear (BOFFIF=0). If not masked, an error interrupt is pending while this flag is set. When the CPU writes one into this flag, the error interrupt signal to CPU is denied, even though the condition to set the flag continues to remain active; or a write of one by the CPU will deny only the interrupt signal to the CPU without updating the status of the flag.

- 1 = MSCAN entered receiver error passive status
- 0 =No receiver error passive status reached

### 8.8.5.6 Transmitter Error Passive Interrupt Flag (TERRIF)—Bit 3

This flag is set when the MSCAN enters error passive status due to the transmit error counter exceeding 127 and the bus-off interrupt flag is clear (BOFFIF = 0). If not masked, an error interrupt is pending while this flag is set. When the CPU writes one into this flag, the error interrupt signal to CPU is denied, even though the condition to set the flag continues to remain active. For example, a write of one by the CPU will deny only the interrupt signal to the CPU without updating the status of the flag.

- 1 = MSCAN entered transmitter error passive status
- 0 = No transmitter error passive status reached

### 8.8.5.7 Bus-Off Interrupt Flag (BOFFIF)—Bit 2

The bus-off interrupt flag is set when the MSCAN enters bus-off status, resulting in the transmit error counter exceeding 255. It *cannot* be cleared before the MSCAN has monitored 128 times 11 consecutive *recessive* bits on the bus. If not masked, an error interrupt is pending while this flag is set. When the CPU writes one into this flag, the error interrupt signal to CPU is denied, even though the condition to set the flag continues to remain active. That means a write of one by the CPU will deny only the interrupt signal to the CPU without updating the status of the flag.

- 1 = MSCAN entered into bus-off status
- 0 = No bus-off status reached

## 8.8.5.8 Overrun Interrupt Flag (OVRIF)—Bit 1

This flag is set when a data overrun condition occurs. If not masked, an error interrupt is pending if this flag is set.

- 1 = A data overrun detected
- 0 = No data overrun condition

## 8.8.5.9 Receive Buffer Full (RXF)—Bit 0

The RXF flag is set by the MSCAN when a new message is available in the foreground receive buffer. This flag indicates whether the buffer is loaded with a correctly received message, matching cyclic redundancy code (CRC) and no other errors detected. After the CPU has read that message from the receive buffer, the RXF flag must be cleared to release the buffer. A set RXF Flag prohibits the exchange of the background receive buffer into the foreground buffer. If not masked, a receive interrupt is pending while this flag is set.

- 1 = The receive buffer is full and a new message is available
- 0 =The receive buffer is released: not full

**Note:** To ensure data integrity, do not read the receive buffer registers while the RXF flag is cleared. For MCUs with dual CPUs, reading the receive buffer registers while the RXF flag is cleared may result in a CPU fault condition.

## 8.8.6 MSCAN Receiver Interrupt Enable Register (CANRIER)

This register contains the interrupt enable bits for the interrupt flags described above. This register can be read/write at any time.



Figure 8-16. MSCAN Receiver Interrupt Enable Register (CANRIER)

See Programmer Sheet, Appendix C, on page C-47

**Note:** The CANRIER register is held in the Reset state when the SFTRES bit in the MSCAN control register zero (CANCTL0) is set.

#### 8.8.6.1 Reserved Bits—Bits 15-8

These bits *cannot* be modified. They are read as zero.

### 8.8.6.2 Wake-up Interrupt Enable (WUPIE)—Bit 7

- 1 = A wake-up event causes a wake-up interrupt request
- 0 = No interrupt request is generated from this event

# 8.8.6.3 Receiver Warning Interrupt Enable (RWRNIE)—Bit 6

- 1 = A receiver warning status event causes an error interrupt request
- 0 = No interrupt request is generated from this event

# 8.8.6.4 Transmitter Warning Interrupt Enable (TWRNIE)—Bit 5

- 1 = A transmitter warning status event causes an error interrupt request
- 0 = No interrupt request is generated from this event

# 8.8.6.5 Receiver Error Passive Interrupt Enable (RERRIE)—Bit 4

- 1 = A receiver error passive status event causes an error interrupt request
- 0 = No interrupt request is generated from this event

(M) MOTOROLA

### 8.8.6.6 Transmitter Error Passive Interrupt Enable (TERRIE)—Bit 3

- 1 = A transmitter error passive status event causes an error interrupt request
- 0 = No interrupt request is generated from this event

#### 8.8.6.7 Bus-Off Interrupt Enable (BOFFIE)—Bit 2

- 1 = A bus-off event causes an error interrupt request
- 0 = No interrupt request is generated from this event

### 8.8.6.8 Overrun Interrupt Enable (OVRIE)—Bit 1

- 1 = An overrun event causes an error interrupt request
- 0 = No interrupt request is generated from this event

#### 8.8.6.9 Receiver Full Interrupt Enable (RXFIE)—Bit 0

- 1 = A receive buffer full (successful message reception) event causes a receiver interrupt request
- 0 = No interrupt request is generated from this event

## 8.8.7 MSCAN Transmitter Flag Register (CANTFLG)

The transmit buffer empty flags each have an associated interrupt enable bit in the MSCAN transmitter control register (CANTCR) register. This register can be read at any time. Write is reserved for ABTAK[2:0] flags; anytime for TXE[2:0] flags, write of one clears flag, a write of zero is ignored.



Figure 8-17. MSCAN Transmitter Flag Register (CANTFLG)

See Programmer Sheet, Appendix C, on page C-48

**Note:** The CANTFLG register is held in the Reset state when the SFTRES bit in CANCTL0 is set.

#### 8.8.7.1 Reserved Bits—Bits 15–7 and 3

These bits *cannot* be modified. They are read as zero.

## 8.8.7.2 Abort Acknowledge (ABTAK[2:0])—Bits 6-4

This flag acknowledges a message was stopped due to a pending stop request from the CPU. After a particular message buffer is flagged empty, this flag can be used by the

application software to identify whether the message was quit successfully or was sent anyway. The ABTAK[2:0] Flag is cleared whenever the corresponding TXE flag is cleared.

- 1 = The message was stopped
- 0 =The message was not stopped; it was sent out

### 8.8.7.3 Transmitter Buffer Empty (TXE[2:0])—Bits 2–0

This flag indicates the associated transmit message buffer is empty, and thus not scheduled for transmission. The CPU must clear the flag after a message is set up in the transmit buffer and is due for transmission. The MSCAN sets the flag after the message is sent successfully. The flag is also set by the MSCAN when the transmission request is successfully ended due to a pending stop request. See **Section 8.8.8.** If not masked, a transmit interrupt is pending while this flag is set.

Clearing a TXE[2:0] flag also clears the corresponding ABTAK[2:0]. When a TXE[2:0] flag is set, the corresponding ABTRQ[2:0] bit is cleared. See Section 8.8.8.

- 1 = The associated message buffer is empty, or not scheduled
- 0 = The associated message buffer is full, loaded with a message due for transmission

**Note:** To ensure data integrity, do not write to the transmit buffer registers while the associated TXE flag is cleared.

# 8.8.8 MSCAN Transmitter Control Register (CANTCR)

The CANTCR register provides for various transmitter control as described below. This register can be read/write at any time.



Figure 8-18. MSCAN Transmitter Control Register (CANTCR)

See Programmer Sheet, Appendix C, on page C-48

**Note:** The CANTCR register is held in the RESET state when the SFTRES bit in CANCTL0 is set.

#### 8.8.8.1 Reserved Bits—Bits 15–7 and 3

These bits *cannot* be modified. They are read as zero.

### 8.8.8.2 Abort Request (ABTRQ[2:0])—Bits 6-4

The CPU sets the ABTRQ[2:0] bit to request a scheduled message buffer, TXE[2:0] = 0 be aborted. The MSCAN consents to the request if the message has not already started transmission and if the transmission is not successful, meaning it has lost arbitration or is an error. When a message is stopped, the associated TXE and abort acknowledge flags ABTAK, are set and a transmit interrupt occurs if enabled. See **Section 8.8.7.** The CPU *cannot* reset ABTRQ[2:0]. ABTRQ[2:0] is reset whenever the associated TXE flag is set.

- 1 = Abort request pending
- 0 = No abort request

**Note:** The software must not clear one or more of the TXE[2:0] Flags in CANTFLG and simultaneously set the respective ABTRQ bit(s).

#### 8.8.8.3 Transmitter Empty Interrupt Enable (TXEIE[2:0])—Bits 2–0

- 1 = Empty transmitter, transmit buffer available for transmission, event causes a transmitter empty interrupt request
- 0 = No interrupt request is generated from this event

### 8.8.9 MSCAN Identifier Acceptance Control Register (CANIDAC)

The CANIDAC register provides for identifier acceptance control as described below. This register can be read/write at any time when SFTRES equals one. The only exception is when bits IDHIT[2:0] are unfulfilled.



Figure 8-19. MSCAN Identifier Acceptance Control Register (CANIDAC)

See Programmer Sheet, Appendix C, on page C-49

#### 8.8.9.1 Reserved Bits—Bits 15–6 and 3

These bits *cannot* be modified. They are read as zero.

## 8.8.9.2 Identifier Acceptance Mode (IDAM[1:0])—Bits 5–4

The CPU sets these flags to define the identifier acceptance filter organization. Please refer to Section 8.7.1.4, Table 8-8 summarizes the different settings. In the filter closed mode, no message is accepted so the foreground buffer is never reloaded.

Table 8-8. Identifier Acceptance Mode Settings

| IDAM1 | IDAM0 | Identifier Acceptance Mode     |  |  |  |
|-------|-------|--------------------------------|--|--|--|
| 0     | 0     | Two 32-bit Acceptance Filters  |  |  |  |
| 0     | 1     | Four 16-bit Acceptance Filters |  |  |  |
| 1     | 0     | Eight 8-bit Acceptance Filters |  |  |  |
| 1     | 1     | Filter Closed                  |  |  |  |

### 8.8.9.3 Identifier Acceptance Hit Indicator (IDHIT[2:0])—Bits 2–0

The MSCAN sets these flags indicating an identifier acceptance hit **Table 8-9** summarizes the different settings. Please refer to **Section 8.7.1.4.** 

Table 8-9. Identifier Acceptance Hit Indication

| IDHIT2 | IDHIT1 | IDHIT0 | Identifier Acceptance Hit |
|--------|--------|--------|---------------------------|
| 0      | 0      | 0      | Filter 0 Hit              |
| 0      | 0      | 1      | Filter 1 Hit              |
| 0      | 1      | 0      | Filter 2 Hit              |
| 0      | 1      | 1      | Filter 3 Hit              |
| 1      | 0      | 0      | Filter 4 Hit              |
| 1      | 0      | 1      | Filter 5 Hit              |
| 1      | 1      | 0      | Filter 6 Hit              |
| 1      | 1      | 1      | Filter 7 Hit              |

The IDHIT indicators are always related to the message in the foreground buffer. When a message gets copied from the background to the foreground buffer, the indicators are updated as well. This register is always read as \$00 in normal modes; write is reserved in normal modes.

**Note:** Writing to these registers when in special modes can alter the MSCAN functionality.

### 8.8.10 MSCAN Receive Error Counter Register (CANRXERR)

This register reflects the status of the MSCAN receive error counter. This register is *read* only when in sleep or soft reset mode. Write is reserved.



Figure 8-20. MSCAN Receive Error Counter Register (CANRXERR)

See Programmer Sheet, Appendix C, on page C-50

Note:

Reading this register when in any other mode other than sleep or soft reset, may return an incorrect value. For MCUs with dual CPUs may result in a CPU fault condition. Writing to this register when in special modes can alter the MSCAN functionality.

### 8.8.11 MSCAN Transmit Error Counter Register (CANTXERR)

This register reflects the status of the MSCAN transmit error counter. It is *read only* when in sleep or soft reset mode. Write is reserved.



Figure 8-21. MSCAN Transmit Error Counter Register (CANTXERR)

See Programmer Sheet, Appendix C, on page C-50

**Note:** 

Reading this register when in any other mode other than sleep or soft reset, may return an incorrect value. For MCUs with dual CPUs, this may result in a CPU fault condition. Writing to this register when in special modes can alter the MSCAN functionality.

## 8.8.12 MSCAN Identifier Acceptance Registers (CANIDAR0-7)

On reception, each message is written into the background receive buffer. The RxBG register *cannot* be read. The CPU is only signalled to read the message if it passes the criteria in the identifier acceptance and the identifier mask registers are accepted. Otherwise, the message is overwritten by the next message, or dropped.

The CANIDAR0–7 acceptance registers of the MSCAN are applied on the IDR0 to IDR3 registers of incoming messages in a bit-by-bit manner. Refer to **Section 8.8.14.1.** 

For extended identifiers, all four acceptance and mask registers are applied. For standard identifiers, only the first two registers, CANIDAR0/1 and CANIDMR0/1, are applied.

These registers can be read at any time and can be modified only when SFTRES equals one. For more information on two, four, and eight ID acceptance register functionality, see Section 8.7.1.4.

MSCAN Identifier Acceptance Register 0 (CANIDAR0) — Address: CAN\_BASE + \$10 MSCAN Identifier Acceptance Register 1 (CANIDAR1) — Address: CAN\_BASE + \$11 MSCAN Identifier Acceptance Register 2 (CANIDAR2) — Address: CAN\_BASE + \$12 MSCAN Identifier Acceptance Register 3 (CANIDAR3) — Address: CAN\_BASE + \$13



Figure 8-22. MSCAN Identifier Acceptance Registers - 1st Bank (CANIDAR0-3)

See Programmer Sheet, Appendix C, on page C-51

MSCAN Identifier Acceptance Register 4 (CANIDAR4) — Address: CAN\_BASE + \$18 MSCAN Identifier Acceptance Register 5 (CANIDAR5) — Address: CAN\_BASE + \$19 MSCAN Identifier Acceptance Register 6 (CANIDAR6) — Address: CAN\_BASE + \$1A MSCAN Identifier Acceptance Register 7 (CANIDAR7) — Address: CAN\_BASE + \$1B



Figure 8-23. MSCAN Identifier Acceptance Registers - 2nd Bank (CANIDAR4-7)

See Programmer Sheet, Appendix C, on page C-52

# 8.8.12.1 Acceptance Code Bits (AC[7:0])—Bits 7–0

The AC[7:0] bits comprise sequence of bits defined by the developer. The corresponding bits of the related identifier register (DR0–IDR3) of the receive message buffer are compared. The result of this comparison is masked with the corresponding identifier mask register.

# 8.8.13 MSCAN Identifier Mask Registers (CANIDMR0-7)

The identifier mask register specifies which of the corresponding bits in the identifier acceptance register are relevant for acceptance filtering. To receive standard identifiers in 32-bit filter mode, it is required to program the last three bits (AM[2:0]) in the mask registers CANIDMR1 and CANIDMR5 as 111. This is mandatory for the standard identifier. To receive standard identifiers in 16-bit filter mode, it is necessary to program

the last three bits (AM[2:0]) in the mask registers CANIDMR1, CANIDMR3, CANIDMR5 and CANIDMR7 to 111. This register can be read/write anytime when SFTRES equals one.

MSCAN Identifier Mask Register 0 (CANIDMR0) — Address: CAN\_BASE + \$14 MSCAN Identifier Mask Register 1 (CANIDMR1) — Address: CAN\_BASE + \$15 MSCAN Identifier Mask Register 2 (CANIDMR2) — Address: CAN\_BASE + \$16 MSCAN Identifier Mask Register 3 (CANIDMR3) — Address: CAN\_BASE + \$17 MSCAN Identifier Mask Register 4 (CANIDMR4) — Address: CAN\_BASE + \$1C Bits 15-8 7 Read 0 AM7 AM6 AM5 AM4 AM3 AM2 AM1 AM0 Write 0 0 0 0 Reset 0 0

Figure 8-24. MSCAN Identifier Mask Registers - 1st Bank CANIDMRO-3)

See Programmer Sheet, Appendix C, on page C-53

MSCAN Identifier Mask Register 5 (CANIDMR5) — Address: CAN\_BASE + \$1D MSCAN Identifier Mask Register 6 (CANIDMR6) — Address: CAN\_BASE + \$1E MSCAN Identifier Mask Register 7 (CANIDMR7) — Address: CAN\_BASE + \$1F



Figure 8-25. MSCAN Identifier Mask Registers - 2nd Bank (CANIDMR4-7)

See Programmer Sheet, Appendix C, on page C-53  $\,$ 

## 8.8.13.1 Acceptance Mask Bits (AM[7:0])—Bits 7-0

If any particular bit in this register is cleared, the corresponding bit in the identifier acceptance register must match the cleared acceptance mask bit. The message is accepted if all bits match. If a bit is set, it indicates the state of the corresponding bit in the identifier acceptance register, does not affect the message being accepted.

- Ignore corresponding acceptance code register bit
- Match corresponding acceptance code register and identifier bits

# 8.8.14 Programmer's Model of Message Storage

The following section details the organization of the receive and transmit message buffers and the associated control registers. For reasons of programmer interface simplification, the receive and transmit message buffers have the same outline. Each message buffer



allocates 16 words in the memory map, containing a 13-word data structure. An additional transmit buffer priority register (TBPR) is defined for the transmit buffers.

Table 8-10. Message Buffer Organization for Peripheral Address Locations

| Tubic C 101 Inicodage Burior Organization 101 Cripinital Address Education |                        |                            |                            |                            |  |  |  |  |  |
|----------------------------------------------------------------------------|------------------------|----------------------------|----------------------------|----------------------------|--|--|--|--|--|
| Register Name                                                              | Receive Buffer<br>(RB) | Transmit Buffer 0<br>(TB0) | Transmit Buffer 1<br>(TB1) | Transmit Buffer 2<br>(TB2) |  |  |  |  |  |
| Identifier Register 0 (IDR0)                                               | CAN_BASE+\$40          | CAN_BASE+\$50              | CAN_BASE+\$60              | CAN_BASE+\$70              |  |  |  |  |  |
| Identifier Register 1 (IDR1)                                               | CAN_BASE+\$41          | CAN_BASE+\$51              | CAN_BASE+\$61              | CAN_BASE+\$71              |  |  |  |  |  |
| Identifier Register 2 (IDR2)                                               | CAN_BASE+\$42          | CAN_BASE+\$52              | CAN_BASE+\$62              | CAN_BASE+\$72              |  |  |  |  |  |
| Identifier Register 3 (IDR3)                                               | CAN_BASE+\$43          | CAN_BASE+\$53              | CAN_BASE+\$63              | CAN_BASE+\$73              |  |  |  |  |  |
| Data Segment Register 0 (DSR0)                                             | CAN_BASE+\$44          | CAN_BASE+\$54              | CAN_BASE+\$64              | CAN_BASE+\$74              |  |  |  |  |  |
| Data Segment Register 1 (DSR1)                                             | CAN_BASE+\$45          | CAN_BASE+\$55              | CAN_BASE+\$65              | CAN_BASE+\$75              |  |  |  |  |  |
| Data Segment Register 2 (DSR2)                                             | CAN_BASE+\$46          | CAN_BASE+\$56              | CAN_BASE+\$66              | CAN_BASE+\$76              |  |  |  |  |  |
| Data Segment Register 3 (DSR3)                                             | CAN_BASE+\$47          | CAN_BASE+\$57              | CAN_BASE+\$67              | CAN_BASE+\$77              |  |  |  |  |  |
| Data Segment Register 4<br>(DSR4)                                          | CAN_BASE+\$48          | CAN_BASE+\$58              | CAN_BASE+\$68              | CAN_BASE+\$78              |  |  |  |  |  |
| Data Segment Register 5 (DSR5)                                             | CAN_BASE+\$49          | CAN_BASE+\$59              | CAN_BASE+\$69              | CAN_BASE+\$79              |  |  |  |  |  |
| Data Segment Register 6 (DSR6)                                             | CAN_BASE+\$4A          | CAN_BASE+\$5A              | CAN_BASE+\$6A              | CAN_BASE+\$7A              |  |  |  |  |  |
| Data Segment Register 7 (DSR7)                                             | CAN_BASE+\$4B          | CAN_BASE+\$5B              | CAN_BASE+\$6B              | CAN_BASE+\$7B              |  |  |  |  |  |
| Data Length Register (DLR)                                                 | CAN_BASE+\$4C          | CAN_BASE+\$5C              | CAN_BASE+\$6C              | CAN_BASE+\$7C              |  |  |  |  |  |
| Transmit Buffer Priority Register <sup>1</sup> (TBPR)                      | CAN_BASE+\$4D          | CAN_BASE+\$5D              | CAN_BASE+\$6D              | CAN_BASE+\$7D              |  |  |  |  |  |
| Reserved                                                                   | CAN_BASE+\$4E          | CAN_BASE+\$5E              | CAN_BASE+\$6E              | CAN_BASE+\$7E              |  |  |  |  |  |
| Reserved                                                                   | CAN_BASE+\$4F          | CAN_BASE+\$5F              | CAN_BASE+\$6F              | CAN_BASE+\$7F              |  |  |  |  |  |

<sup>1.</sup> Not applicable for receive buffers.

Note: CAN\_BASE defined in Table 3-8.

**Figure 8-27** shows the common 13-word data structure of receive and transmit buffers for extended identifiers. The mapping of standard identifiers into the IDRs is shown in **Figure 8-26.** All bits of the receive and transmit buffers are zero out of reset.

For transmit buffers, this buffer can be read at any time; for receive buffers, the buffer content is only readable when the RXF flag, in the CANRFLG register, is set for receive. Please refer to Section 8.8.5.

For transmit buffers, this bit can be modified any time when the TXE[2:0] flag is set; it is reserved to receive buffers. Please refer to **Section 8.8.7.** 

Reset: \$0000



Figure 8-26. Standard Identifier Mapping Registers (IDR0-3)

See Programmer Sheet, Appendix C, on page C-55

| Register<br>Name | Bits  | 15-8 | 7    | 6    | 5    | 4          | 3        | 2    | 1    | 0    |
|------------------|-------|------|------|------|------|------------|----------|------|------|------|
| IDR0             | Read  | 0    | ID28 | ID27 | ID26 | ID25       | ID24     | ID23 | ID22 | ID21 |
| шко              | Write |      | 1520 | 1021 | 1020 | 1020       | IDZT     | 1520 | IDZZ | 1021 |
| IDR1             | Read  | 0    | ID20 | ID19 | ID18 | SRR (=1)   | IDE (=1) | ID17 | ID16 | ID15 |
| IDKI             | Write |      | ID20 | 1019 | 1010 | SIXIX (=1) | IDL (-1) | 1017 | 1010 | 1013 |
| IDR2             | Read  | 0    | ID14 | ID13 | ID12 | ID11       | ID10     | ID9  | ID8  | ID7  |
| IDK2             | Write |      | 1014 | 1013 | 1012 | ווטוו      | טוטו     | פטו  | IDO  | וטו  |
| IDR3             | Read  | 0    | ID6  | ID5  | ID4  | ID3        | ID2      | ID1  | ID0  | RTR  |
| IDKS             | Write |      | IDO  | 103  | 104  | 103        | IDZ      | וטו  | IDO  | KIK  |

Figure 8-27. Extended Identifier Mapping Registers (IDR0-3)

See Programmer Sheet, Appendix C, on page C-55

## 8.8.14.1 Identifier Registers (IDR0-3)

The identifier registers for an extended format identifier consist of a total of 32 bits: ID[28:0], SRR, IDE, and RTR bits.

The identifier registers for a standard format identifier consist of a total of 13 bits: ID[10:0], RTR, and IDE bits.

MSCAN Receive Buffer Identifier Register 0 (CAN\_RB\_IDR0) — Address: CAN\_BASE + \$40 MSCAN Receive Buffer Identifier Register 1 (CAN\_RB\_IDR1) — Address: CAN\_BASE + \$41 MSCAN Receive Buffer Identifier Register 2 (CAN\_RB\_IDR2) — Address: CAN\_BASE + \$42 MSCAN Receive Buffer Identifier Register 3 (CAN\_RB\_IDR3) — Address: CAN\_BASE + \$43

```
MSCAN Transmit Buffer 0 Identifier Register 0 (CAN_TB0_IDR0) — Address: CAN_BASE + $50 MSCAN Transmit Buffer 0 Identifier Register 1 (CAN_TB0_IDR1) — Address: CAN_BASE + $51 MSCAN Transmit Buffer 0 Identifier Register 2 (CAN_TB0_IDR2) — Address: CAN_BASE + $52 MSCAN Transmit Buffer 0 Identifier Register 3 (CAN_TB0_IDR3) — Address: CAN_BASE + $53 MSCAN Transmit Buffer 1 Identifier Register 0 (CAN_TB1_IDR0) — Address: CAN_BASE + $60 MSCAN Transmit Buffer 1 Identifier Register 1 (CAN_TB1_IDR1) — Address: CAN_BASE + $61 MSCAN Transmit Buffer 1 Identifier Register 2 (CAN_TB1_IDR2) — Address: CAN_BASE + $62 MSCAN Transmit Buffer 1 Identifier Register 3 (CAN_TB1_IDR3) — Address: CAN_BASE + $63 MSCAN Transmit Buffer 2 Identifier Register 0 (CAN_TB2_IDR0) — Address: CAN_BASE + $70 MSCAN Transmit Buffer 2 Identifier Register 1 (CAN_TB2_IDR1) — Address: CAN_BASE + $71 MSCAN Transmit Buffer 2 Identifier Register 2 (CAN_TB2_IDR2) — Address: CAN_BASE + $72 MSCAN Transmit Buffer 2 Identifier Register 3 (CAN_TB2_IDR2) — Address: CAN_BASE + $72 MSCAN Transmit Buffer 2 Identifier Register 3 (CAN_TB2_IDR2) — Address: CAN_BASE + $72 MSCAN Transmit Buffer 2 Identifier Register 3 (CAN_TB2_IDR2) — Address: CAN_BASE + $73 MSCAN Transmit Buffer 2 Identifier Register 3 (CAN_TB2_IDR2) — Address: CAN_BASE + $73
```

#### 8.8.14.1.1 Extended Format Identifier Bits (ID[28:0])

The identifiers consist of 29 bits (ID28–ID0) for the extended format. ID28 is the MSB, transmitted first on the bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number.

### 8.8.14.1.2 Standard Format Identifier Bits (ID[10:0])

The identifiers consist of 11 bits (ID[10:0]) for the standard format. ID[10] is the MSB, transmitted first on the bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number.

# 8.8.14.1.3 Substitute Remote Request (SRR)—Bit 4 in IDR1 (Extended)

This fixed recessive bit is used only in extended format. The bit must be set to one for transmission buffers. It is stored as received on the CAN bus for receive buffers.

# 8.8.14.1.4 ID Extended (IDE)—Bit 3 in IDR1

This flag indicates whether the extended or standard identifier format is applied in this buffer. In the case of a receive buffer, the flag is set as received, indicating to the CPU how to process the buffer identifier registers. In the case of a transmit buffer, the flag indicates to the MSCAN what type of identifier to send.

- 1 = Extended format (29-bit)
- 0 = Standard format (11-bit)

## 8.8.14.1.5 Remote Transmission Request (RTR)—Bit 4 in IDR1 (Standard)

This flag reflects the status of the remote transmission request bit in the CAN frame. In the case of a receive buffer, it indicates the status of the received frame and supports the

transmission of an answering frame in software. In the case of a transmit buffer, this flag defines the setting of the RTR bit to be sent.

- 1 = Remote frame
- 0 = Data frame

#### 8.8.14.2 Data Segment Registers (DSR0-7)

The eight data segment registers, each with bits DB[7:0], contain the data to be transmitted or received. The number of bytes to be transmitted or received is determined by the data length code in the corresponding DLR register.

```
MSCAN Receive Buffer Data Segment Register 0 (CAN_RB_DSR0) — Address: CAN_BASE + $44
MSCAN Receive Buffer Data Segment Register 1 (CAN_RB_DSR1) — Address: CAN_BASE + $45
MSCAN Receive Buffer Data Segment Register 2 (CAN_RB_DSR2) — Address: CAN_BASE + $46
MSCAN Receive Buffer Data Segment Register 3 (CAN_RB_DSR3) — Address: CAN_BASE + $47
MSCAN Receive Buffer Data Segment Register 4 (CAN_RB_DSR4) — Address: CAN_BASE + $48 MSCAN Receive Buffer Data Segment Register 5 (CAN_RB_DSR5) — Address: CAN_BASE + $49
MSCAN Receive Buffer Data Segment Register 6 (CAN_RB_DSR6) — Address: CAN_BASE + $4A
MSCAN Receive Buffer Data Segment Register 7 (CAN_RB_DSR7) — Address: CAN_BASE + $4B
MSCAN Transmit Buffer 0 Data Segment Register 0 (CAN_TB0_DSR0) — Address: CAN_BASE + $54
MSCAN Transmit Buffer 0 Data Segment Register 1 (CAN TB0 DSR1) — Address: CAN BASE + $55
MSCAN Transmit Buffer 0 Data Segment Register 2 (CAN TB0 DSR2) — Address: CAN BASE + $56
MSCAN Transmit Buffer 0 Data Segment Register 3 (CAN_TB0_DSR3) — Address: CAN_BASE + $57
MSCAN Transmit Buffer 0 Data Segment Register 4 (CAN_TB0_DSR4) — Address: CAN_BASE + $58
MSCAN Transmit Buffer 0 Data Segment Register 5 (CAN_TB0_DSR5) — Address: CAN_BASE + $59
MSCAN Transmit Buffer 0 Data Segment Register 6 (CAN_TB0_DSR6) — Address: CAN_BASE + $5A MSCAN Transmit Buffer 0 Data Segment Register 7 (CAN_TB0_DSR7) — Address: CAN_BASE + $5B
MSCAN Transmit Buffer 1 Data Segment Register 0 (CAN_TB1_DSR0) — Address: CAN_BASE + $64
MSCAN Transmit Buffer 1 Data Segment Register 1 (CAN_TB1_DSR1) — Address: CAN_BASE + $65 MSCAN Transmit Buffer 1 Data Segment Register 2 (CAN_TB1_DSR2) — Address: CAN_BASE + $66
MSCAN Transmit Buffer 1 Data Segment Register 3 (CAN TB1 DSR3) — Address: CAN BASE + $67
MSCAN Transmit Buffer 1 Data Segment Register 4 (CAN_TB1_DSR4) — Address: CAN_BASE + $68
MSCAN Transmit Buffer 1 Data Segment Register 5 (CAN_TB1_DSR5) — Address: CAN_BASE + $69
MSCAN Transmit Buffer 1 Data Segment Register 6 (CAN_TB1_DSR6) — Address: CAN_BASE + $6A
MSCAN Transmit Buffer 1 Data Segment Register 7 (CAN_TB1_DSR7) — Address: CAN_BASE + $6B
MSCAN Transmit Buffer 2 Data Segment Register 0 (CAN_TB2_DSR0) — Address: CAN_BASE + 74 MSCAN Transmit Buffer 2 Data Segment Register 1 (CAN_TB2_DSR1) — Address: CAN_BASE + $75
MSCAN Transmit Buffer 2 Data Segment Register 2 (CAN TB2 DSR2) — Address: CAN BASE + $76
MSCAN Transmit Buffer 2 Data Segment Register 3 (CAN_TB2_DSR3) — Address: CAN_BASE + $77
MSCAN Transmit Buffer 2 Data Segment Register 4 (CAN_TB2_DSR4) — Address: CAN_BASE + $78 MSCAN Transmit Buffer 2 Data Segment Register 5 (CAN_TB2_DSR5) — Address: CAN_BASE + $79
MSCAN Transmit Buffer 2 Data Segment Register 6 (CAN_TB2_DSR6) — Address: CAN_BASE + $7A
MSCAN Transmit Buffer 2 Data Segment Register 7 (CAN_TB2_DSR7) — Address: CAN_BASE + $7B
```





Figure 8-28. Standard Data Length Register Mapping

See Programmer Sheet, Appendix C, on page C-53

## 8.8.14.3 Data Length Register (DLR)

This register keeps the data length field of the CAN frame.

Data length code bits DLC[3:0] contain the number of bytes (data byte count) of the respective message. During the transmission of a remote frame, the data length code is transmitted as programmed while the number of transmitted data bytes is always zero in a remote frame. The data byte count ranges from zero to eight for a data frame. **Table 8-11** demonstrates the effect of setting the DLC bits.

MSCAN Receive Buffer Data Length Register (CAN\_RB\_DLR) — Address: CAN\_BASE + \$4C MSCAN Transmit Buffer 0 Data Length Register (CAN\_TB0\_DLR) — Address: CAN\_BASE + \$5C MSCAN Transmit Buffer 1 Data Length Register (CAN\_TB1\_DLR) — Address: CAN\_BASE + \$6C MSCAN Transmit Buffer 2 Data Length Register (CAN\_TB2\_DLR) —Address: CAN\_BASE + \$7C



Figure 8-29. Data Length Register (DLR)

See Programmer Sheet, Appendix C, on page C-55

**Data Length Code** Data Byte DLC3 DLC2 DLC1 DLC<sub>0</sub> Count 

Table 8-11. Data Length Codes

#### 8.8.14.4 Transmit Buffer Priority Register (TBPR)

A transmit buffer priority register defines the local priority of the associated message buffer. The local priority is used for the internal prioritization process of the MSCAN and is defined to be highest for the smallest binary number. The MSCAN implements the following internal prioritization mechanisms:

- All transmission buffers with a cleared TXE[2:0] flag participate in the prioritization immediately before the start of frame (SOF) is sent
- The transmission buffer with the lowest local priority field wins the prioritization
- In cases of more than one buffer having the same lowest priority, the message buffer with the lower index number wins

This register can be read/write at any time.

MSCAN Transmit Buffer 0 Priority Register (CAN\_TB0\_TBPR) — Address: CAN\_BASE + \$5D MSCAN Transmit Buffer 1 Priority Register (CAN\_TB1\_TBPR) — Address: CAN\_BASE + \$6D MSCAN Transmit Buffer 2 Priority Register (CAN\_TB2\_TBPR) — Address: CAN\_BASE + \$7D



Figure 8-30. Transmit Buffer Priority Register (TBPR)

See Programmer Sheet, Appendix C, on page C-56

#### 8.8.14.4.1 Reserved Bits—Bits 15–8

These bits *cannot* be modified. They are read as zero.

#### 8.8.14.4.2 Transmit Buffer Priority (PRIO[7:0])—Bits 7–0

These bits define the local priority of the corresponding message buffer. For example, bit PRIO7 defines the priority of the seventh message buffer. When more than one transmit buffer priority bit is active, the bit with the lowest index number gains higher priority. For instance, if PRIO1 and PRIO2 are both active, PRIO1 has higher priority.

# 8.9 Modes of Operation

#### 8.9.1 Normal Modes

The MSCAN module behaves as described within this specification in all normal modes.

### 8.9.2 Special Modes

The MSCAN module has no special accessible modes.

#### 8.9.3 Emulation Modes

In all emulation modes, the MSCAN module behaves just like normal modes as described within this specification.

# 8.9.4 Security Modes

The MSCAN module has no security feature.

# 8.10 Low Power Options

When the MSCAN is disabled, that is to say CANE equals zero, the MSCAN clocks are stopped for power savings.

When the MSCAN is enabled, or CANE equals one, the MSCAN has three modes with reduced power consumption, in addition to normal mode: sleep, soft reset, and power down modes. In sleep and soft reset mode, power consumption is reduced by stopping all clocks except those to access the registers. In the power down mode, all clocks are stopped and no power is consumed.

**Table 8-12** summarizes the combinations of MSCAN and CPU modes. A particular combination of modes is entered by the given settings on the CSWAI, SLPAK, and SFTRES bits.

For all modes, an MSCAN wake-up interrupt can only occur if the MSCAN is in sleep mode, that is to say SLPAK equals one, and the wake-up interrupt is enabled, or WUPIE equals one.

Table 8-12. MSCAN vs. CPU Operating Modes

| MSCAN Mode | CPU Mode <sup>1</sup>                |                                      |                                      |  |  |  |
|------------|--------------------------------------|--------------------------------------|--------------------------------------|--|--|--|
|            | RUN                                  | WAIT                                 | STOP                                 |  |  |  |
| Sleep      | CSWAI = X<br>SLPAK = 1<br>SFTRES = 0 | CSWAI = 0<br>SLPAK = 1<br>SFTRES = 0 |                                      |  |  |  |
| Soft Reset | CSWAI = X<br>SLPAK = 0<br>SFTRES = 1 | CSWAI = 0<br>SLPAK = 0<br>SFTRES = 1 |                                      |  |  |  |
| Power Down |                                      | CSWAI = 1<br>SLPAK = X<br>SFTRES = X | CSWAI = X<br>SLPAK = X<br>SFTRES = X |  |  |  |
| Normal     | CSWAI = X<br>SLPAK = 0<br>SFTRES = 0 | CSWAI = 0<br>SLPAK = 0<br>SFTRES = 0 |                                      |  |  |  |

<sup>1. &#</sup>x27;X' means don't care.

**Note:** If MSCAN is in a sleep mode and a soft reset is asserted, then MSCAN wake-up interrupt is *not* asserted.

#### 8.10.1 Run Mode

As illustrated in **Table 8-12**, two low power options are available in the run mode: sleep SLPAK equals one, and soft reset SFTRES equals one modes.

#### 8.10.2 Wait Mode

The wait instruction places the MCU in a low power consumption stand-by mode. If the CSWAI bit is set, additional power can be saved because the CPU clocks have stopped. While the CPU is in a wait mode, the MSCAN can be operated in a normal mode and still generate interrupts. Registers can be accessed via background debug mode. The MSCAN can also operate in any of the low power modes depending on the values of the SLPAK, SFTRES, and CSWAI bits, detailed in **Table 8-12.** 

Please refer to **Section 8.11.3** for recovery from stop or wait modes.

**Note: Important:** It is possible for MSCAN to wake-up the CPU from wait mode if the following sequence is followed:

- 1. MSCAN is put into sleep mode and discussed in **Section 8.10.4**
- 2. CSWAI control bit is set in CANCTL0 register to set CAN stops in a wait mode
- 3. MSCAN is put into wait mode

In this case, MSCAN would generate a wake-up interrupt signal to the CPU on sensing any bus event of CAN bus. Glitches of less than 5µs are filtered out. This wake-up design uses the crystal oscillator clock directly and also the whole path for assertion of wake-up interrupt is asynchronous with respect to the system operation.

### **8.10.3** Stop Mode

The stop instruction places the MCU in a low power consumption stand-by mode. In stop mode, the MSCAN operates in power down mode regardless of the value of the SLPAK, SFTRES, and CSWAI bits. See **Table 8-12.** 

Please refer to **Section 8.11.3** for recovery from stop mode.

**Note: Important:** It is possible for MSCAN to wake-up the CPU from stop mode only if the following sequence is followed:

- 1. MSCAN is put into sleep mode, discussed in Section 8.10.4 below
- 2. MSCAN is put into stop mode

In this case, MSCAN would generate a wake-up interrupt signal to the CPU on sensing any bus event of CAN bus. Glitches of less than 5µs are filtered out. Our wake-up design uses the crystal oscillator clock directly and also the whole path for assertion of wake-up interrupt is asynchronous with respect to the system operation.

# 8.10.4 Sleep Mode

The CPU can request the MSCAN to enter this low power mode by asserting the SLPRQ bit in the CANCTL0 register. See **Figure 8-31.** The time when the MSCAN enters sleep mode depends on its activity:

• If it is transmitting, it continues to transmit until the entire message is transmitted and then goes into sleep mode

- If it is receiving, it waits for the end of this message and then goes into sleep mode
- If it is neither transmitting nor receiving, it immediately goes into sleep mode



Figure 8-31. Sleep Request/Acknowledge Cycle

**Note:** The application software must avoid setting up a transmission by clearing one or more TXE[2:0] flag(s) then immediately request a sleep mode by setting SLPRQ. It depends on the exact sequence of operations whether the MSCAN starts transmitting or goes directly into the sleep mode.

The SLPAK flag is set during the sleep mode. It is recommended the application software use SLPAK as a handshake indication for the request to go into sleep mode (SLPRQ).

When in a sleep mode, the MSCAN stops its internal clocks, eliminating transmit and receive operation performances. However, clocks allow register accesses to still run. If the MSCAN is in a bus-off state, it stops counting the 128 x 11 consecutive recessive bits because of the stopped clocks. The MSCAN\_TX pin remains in a recessive state. If RXF equals one, the message can be read and RXF can be cleared. Copying RxBG into RxFG does not take place while in sleep mode. It is possible to access the transmit buffers and to clear the associated TXE[2:0] flags. No message abort will take place while in the sleep mode.

The MSCAN leaves sleep mode, when

- bus activity occurs, or
- the MCU clears the SLPRQ bit, or
- the MCU sets the SFTRES bit

**Note:** The MCU *cannot* clear the SLPRQ bit before the MSCAN has entered a sleep mode, or SLPAK equals one.

**Note: Important:** It is possible for MSCAN to wake-up the CPU from wait mode, if the following sequence is followed:

- 1. MSCAN is put into a sleep mode and discussed in **Section 8.10.4.**
- 2. CSWAI control bit is set in CANCTL0 register to set CAN stops in wait mode.
- 3. MSCAN is placed into wait mode.

In this case, MSCAN would generate a wake-up interrupt signal to the CPU on sensing any bus event of CAN bus. Glitches of less than 5µ are filtered out. This wake-up design uses the crystal oscillator clock directly and also the whole path for assertion of wake-up interrupt is asynchronous.

After a wake-up signal is sent, the MSCAN waits 11 consecutive recessive bits to synchronize to the bus. As a consequence, if the MSCAN is awakened by a CAN frame, it is not received. The receive message buffers (RxFG and RxBG) contain messages if they were received before sleep mode was entered. All pending actions will be executed upon wake-up; copying of RxBG into RxFG, message aborts and message transmissions. If the MSCAN is still in bus-off state after sleep mode was left, it continues counting the 128 x 11 consecutive recessive bits.

Note: MSCAN wakes up from a sleep mode when SOFTRES bit in CANCTL0 register is asserted. However, this mechanism is not a recommended approach for wake-up because after assertion of SOFTRES bit in CANCTL0 register, all registers come to a known default reset state. Also, in this approach, pending actions before entering into sleep mode, for example, copying of RxBG into RxFG will not be executed as MSCAN would already be in SOFTRES state.

#### 8.10.5 Soft Reset Mode

In soft reset mode, any ongoing transmission or reception is aborted and synchronization to the bus is potentially lost causing CAN protocol violations. The MSCAN drives the MSCAN\_TX pin to a recessive state to protect the CAN bus.

**Note:** 

Ensure the MSCAN is not active when a soft reset mode is entered. The recommended procedure is to bring the MSCAN into a sleep mode before setting the SFTRES bit in the CANCTL0 register.

The MSCAN is stopped in the soft reset mode. However, registers can still be accessed. This mode is used to initialize the module configuration, bit timing, and the CAN message filter. See Section 8.8.1 for a description of the soft reset mode.

#### 8.10.6 Power Down Mode

The MSCAN is in power down mode when:

- The CPU is in stop mode or
- The CPU is in wait mode and the CSWAI bit is set

When entering the power down mode, the MSCAN immediately stops all ongoing transmissions and receptions, potentially causing CAN protocol violations. Please refer to **Table 8-12.** 

Note:

Ensure the MSCAN is not active when the power down mode is entered. The recommended procedure is to bring the MSCAN into a sleep mode before the stop or wait instruction is executed, if CSWAI is set.

To protect the CAN bus system from fatal consequences of violations to the above rule, the MSCAN drives the MSCAN\_TX pin into a recessive state.

In the power down mode, all clocks are stopped and no registers can be accessed.

# 8.10.7 Programmable Wake-Up Function

The MSCAN can be programmed to apply a low-pass filter function to the MSCAN\_RX input line while in the sleep mode. See control bit WUPM in **Section 8.8.2.** This feature can be used to protect the MSCAN from wake-up because of short glitches on the CAN bus lines. These glitches can result from electromagnetic interference within noisy environments. The wake-up filter function, filtering the glitches on CAN bus of duration less than 5µs, is programmable through the bit wake-up mode in CANCTL1 register.



# 8.11 Interrupt Operation

The MSCAN supports four interrupt vectors mapped onto 11 different interrupt sources. any of the interrupt sources can be individually masked. For details, see Section 8.8.5 to Section 8.8.8.

- Transmit Interrupt—At least one of the three transmit buffers, TB0, TB1, TB2, is empty, or is not scheduled. It can be loaded to schedule a message for transmission. The TXE[2:0] flag of the empty message buffer is set. See **Table 8-10**
- Receive Interrupt—A message is successfully received and loaded into the foreground receive buffer. This interrupt is generated immediately after recognizing the EOF symbol. The RXF flag is set
- Wake-up Interrupt—Activity on the CAN bus occurred during MSCAN internal sleep mode
- Error Interrupt—An overrun, error, or warning condition occurred. The MSCAN receiver flag register indicates one of the following conditions:
  - Overrun—An overrun condition has occurred. The overrun condition is described in **Section 8.7.1.3**
  - Receiver Warning—The receive error counter has reached the CPU warning limit of 96
  - Transmitter Warning—The transmit error counter has reached the CPU warning limit of 96
  - Receiver Error Passive—The receive error counter has exceeded the error passive limit of 127 and MSCAN has gone to the error passive state
  - Transmitter Error Passive—The transmit error counter has exceeded the error passive limit of 127 and MSCAN has gone to the error passive state
  - Bus Off—The transmit error counter has exceeded 255 and MSCAN has gone to the bus-off state

**Note:** Error interrupt signal to CPU is asserted when exceeding the threshold condition of interrupt and when it is dropping below the threshold condition for each cause of the error interrupt generation. This ensures CPU will come to know the updated status of the cause of the error interrupt generation. Hence, CPU need not waste cycles in just polling for the event.

For Instance, error interrupt is asserted when transmitter error count crosses the threshold of 96, TX warning error, from <96 to  $\ge$ 96, and also from  $\ge$ 96 to <96. Similarly, for receiver warning case, when the Rx error count is crossing from

<128 to  $\ge$ 128 as well as from  $\ge$ 128 to <128, error interrupt is asserted. Similar rules apply to other error flags.

When CPU writes one into any of the error interrupt causing flags, the error interrupt signal gets denied, if the interrupt is already asserted, even though the condition to set the flag continues to remain active. That means, a write of one by CPU will *shield* only the interrupt signal to CPU and does not update the status of the flag.

### 8.11.1 Interrupt Acknowledge

Interrupts are directly associated with one or more status flags in either the MSCAN Receiver Flag Register (CANRFLG) or the MSCAN Transmitter Flag Register (CANTFLG). Interrupts are pending as long as one of the corresponding flags is set. Interrupt flags must be reset within the interrupt handler to re-enable the interrupt. The flags are reset by writing a one to the corresponding bit in the flag register. A flag *cannot* be cleared if the respective condition still prevails, except in the case of an error interrupt.

If an error interrupt is the cause of the interrupt, the CPU has to write one in the corresponding flags in the above registers to clear the interrupt signal to the CPU. In this case, even though error interrupt flags status is set. That is, the error counter value is still above the defined threshold value and interrupt still gets denied when the CPU writes one into the corresponding bit positions causing error interrupt.

**Note:** There is a one cycle delay in the clearing of the interrupt request once the interrupt flag has been cleared. It is recommended to clear the interrupt flag early in the interrupt handler routine.

**Note:** Bit manipulation instructions (BSET) must not be used to clear interrupt flags.

#### 8.11.2 Interrupt Sources

The MSCAN supports four interrupt functions, as shown in **Table 8-13**.

**Note:** The vector addresses and the relative interrupt priority are determined at the chip level.

**Table 8-13. MSCAN Interrupt Sources** 

| Interrupt Function  | Interrupt Flag | Local<br>Enable |
|---------------------|----------------|-----------------|
| Wake-Up             | WUPIF          | WUPIE           |
| Error<br>Interrupts | RWRNIF         | RWRNIE          |
|                     | TWRNIF         | TWRNIE          |
|                     | RERRIF         | RERRIE          |
|                     | TERRIF         | TERRIE          |
|                     | BOFFIF         | BOFFIE          |
|                     | OVRIF          | OVRIE           |
| Receive             | RXF            | RXFIE           |
| Transmit            | TXE0           | TXEIE0          |
|                     | TXE1           | TXEIE1          |
|                     | TXE2           | TXEIE2          |

# 8.11.3 Recovery from Stop or Wait

The MSCAN can recover from stop or wait through the wake-up interrupt. This interrupt can only occur if CPU puts MSCAN into a sleep mode before entering into the stop or wait modes, then the wake-up interrupt is enabled, that is WUPIE equals one. For details about entering into a sleep mode, please refer to **Section 8.10.4.** However, if MSCAN is in a sleep mode and a soft reset is asserted, then MSCAN would not wake-up the CPU. The CPU has to put MSCAN in sleep mode again, for it to wake-up the CPU.

# Chapter 9 Analog-to-Digital Converter (ADC)

#### 9.1 Introduction

The DSP56F801, DSP56F803, and DSP56F805 each have a dual, 4-input, analog-to-digital converter (ADC) named ADCA totaling eight analog inputs. The DSP56F807 has two dual, 4-inputs, 12-bit ACDs, named ADCA and ADCB, totaling 16 analog inputs. While the registers are named identically, they have different addresses. Please refer to **ADC** on Appendix page **C-17** for complete details.

#### 9.2 Features

The analog-to-digital converter (ADC) consists of two separate and complete ADCs, each with their own sample and hold circuits. A common digital control module configures and controls the functioning of these ADCs. ADC features:

- 12-bit resolution
- Sampling rate up to 1.66 million samples per second<sup>1</sup>
- Maximum ADC clock frequency is 5MHz with 200ns period
- Single conversion time of 8.5 ADC clock cycles (8.5 x 200 ns =  $1.7\mu$ s)
- Additional conversion time of 6 ADC clock cycles (6 x 200 ns =  $1.2\mu$ s)
- Eight conversions in 26.5 ADC clock cycles (26.5 x 200 ns =  $5.3\mu s$ ) using simultaneous mode
- ADC can be synchronized to the PWM via the sync signal
- Simultaneous or sequential sampling
- Internal multiplexer to select two of eight inputs
- Ability to sequentially scan and store up to eight measurements
- Ability to simultaneously sample and hold two inputs
- Optional interrupts at end of scan, if an out-of-range limit is exceeded or at zero crossing
- Optional sample correction by subtracting a pre-programmed offset value
- Signed or unsigned result
- Single ended or differential inputs

<sup>1.</sup> Once in loop mode, the time between each conversion is 6 ADC clock cycles (1.2  $\mu$ s). Using simultaneous conversion, two samples can be obtained in 1.2  $\mu$ s. Samples per second is calculated according to 1.2  $\mu$ s per two samples or 1666666 samples per second.

# 9.3 Functional Description

A block diagram of the ADC module is shown in **Figure 9-1**.



Figure 9-1. ADC Block Diagram

The ADC function, illustrated in **Figure 9-1**, consists of an eight-channel input select function and two independent sample and hold (S/H) circuits feeding separate 12-bit ADCs. The two separate converters store their results in an accessible buffer, awaiting further processing by the internal functions. The conversion process is either initiated by a SYNC signal or a write to the control register (ADCR1) start bit.

The channel select mux will accommodate either current injection or current pulling protection at deselected analog inputs. This current sourcing or pulling at the deselected inputs will not interfere with the sample being acquired at the selected input. The current being injected or pulled is being supplied from an inductive source and the deselected analog inputs must have provisions to supply or sink this current. When the inductive force is forcing or injecting a current at a deselected input, the input must provide a path to VSSA. Likewise, when the source is pulling a current, at the deselected input, the select mux must provide a path to VDDA.

The ADC consists of a cyclic, algorithmic architecture using two recursive sub-ranging sections. Each sub-ranging section resolves a single bit for each conversion clock, resulting in an overall conversion rate of two bits per clock cycle. Each sub-ranging section is designed to run at a maximum clock speed of 5MHz so a complete 12-bit conversion can be accommodated in 1.2µs, not including sample or post processing time.

The ADC module performs a ratio metric conversion. For single ended measurements, the digital result is proportional to the ratio of the analog input to the reference voltage in the following diagram.

Note:

The ADC is a 12-bit function with 4096 possible states. However, the 12 bits have been left shifted three bits on the 16-bit data bus so its magnitude, as read from the data bus, is now 32760. The following example use 32760.

$$\frac{ValueRead}{32760} \times VREF = SingleEndedVoltage$$

**Note:** The result is rounded to the nearest LSB.

Vin = Applied voltage Vref = External pin on the device

Starting a single conversion actually begins a sequence of conversions, or a scan. A conversion, or scan, can sample and convert up to eight unique single-ended channels, up to four differential channel pairs, or any combination of these.

The ADC can be configured to perform a single scan and halt, perform a scan whenever triggered, or perform the programmed scan sequence repeatedly until manually stopped.

The dual ADC can be configured for either *sequential or simultaneous* conversion. When configured for sequential configuration, up to eight channels, single-ended connection, can be sampled and stored in any order specified by the channel list register. During a simultaneous conversion, both S/H circuits are used to *capture two different channels at the same time*. This configuration places the restriction a single channel may not be sampled by both S/H circuits simultaneously.

The channel list register is programmed with the scan order of the desired channels.

Optional interrupts can be generated at the end of the scan sequence. The optional interrupt is used if a channel is out of range. Range is determined by the high and low limit registers, or at several different zero crossing conditions.

The method for initiating a conversion, or a scan consisting of multiple conversions, is programmable. It can be set to be either the sync signal or a *write to* the ADCR1 control register start bit. If a scan is initiated while another scan is in process, the start signal is ignored until the conversion is complete, or when CIP breaks to zero.

# 9.3.1 Differential Inputs

The number of conversions in a *scan* is programmable from one to eight separate channels when all inputs are configured as single-ended, or programmable from one to four, if all inputs are configured as differential.

**Note:** The ADC is a 12-bit function with 4096 possible states. However, the 12 bits have been left shifted three bits on the 16-bit data bus so its magnitude, as read from the data bus, is now 32760. The following example use 32760.

When converting differential measurements, the following formula is useful:

$$6.6V \times \frac{(ValueRead)}{32760} - 3.3V = DifferentialVoltage$$

These are a few examples:

Typical reading:

$$\left(6.6V \times \frac{22112}{32760}\right) - 3.3V = 1.15V$$

Most negative reading possible:

$$\left(6.6V \times \frac{0}{32760}\right) - 3.3V = -3.3V$$

Most positive reading possible:

$$\left(6.6V \times \frac{32760}{32760}\right) - 3.3V = 3.3V$$

A zero reading (hex values shown):

$$\left(6.6V \times \frac{3FFC}{7FF8}\right) - 3.3V = 0V$$

To get dependable data from differential measurements, the voltage applied to the  $\pm$ -inputs must be symmetric about  $V_{REF}/2$ .



Differential Buffer will center about mid point.



Figure 9-2. Typical connections for Differential Measurements

A mix and match combination of single-ended and differential configurations may exist. For example:

- AN0 and AN1 differential, AN2 and AN3 single-ended
- AN4 and AN5 differential, and AN6 and AN7 single-ended

If the scan parameter indicates more than one conversion, a second conversion is immediately initiated following the completion of the first conversion.

The ADC can be *configured for either sequential or simultaneous conversion*. When configured for *sequential configuration*, up to eight-channels, single-ended connection, can be sampled and stored in any order specified by the channel list register. During a *simultaneous conversion*, both S/H circuits are used to capture two different channels simultaneously. A simultaneous configuration restricts concurrent channels from having same channel number. Channels must be unique.

The channel list register is programmed with the order of the desired channels. Additionally, scan sequences can be repeated infinitely by configuring the ADC for loop mode. Optional interrupts can be generated at the end of the scan sequence if a channel is out of range as determined by the high and low limit registers, or at several different zero crossing conditions.

The method for initiating a conversion or a scan, consisting of multiple conversions, is programmable. It can be set to be either the sync signal or a write to the ADCR1 start bit.

If a scan is initiated while another scan is in process, the start signal is ignored or delayed until the analog core is able to start another conversion cycle.

# 9.4 Timing

Figure 9-3 illustrates a timing diagram for the ADC module.



Figure 9-3. ADC Timing

ADC\_CLK is derived from IPBUS clock. The frequency relationship is programmable.

A conversion is initiated by a sync pulse originating from the timer module, as shown in **Figure 9-3**, or by a write to the ADCR1 start bit. In the clock cycle following this pulse the conversion is initiated. The ADC clock, ADC\_CLK, period is determined by the DIV[3:0] value in the ADCR2. The positive edge of the ADC clock aligns to the positive edge of the IPbus clock (CLK).

The first conversion takes 8.5 ADC clocks to be valid. Then, each additional sample only takes six ADC clocks. The start conversion command is latched and the real conversion process is synchronized to the positive edge of the ADC clock.

Because the conversion is a pipeline process, once the last sample has been acquired in the S/H. However, the conversion cycle can be aborted by issuing a stop command.

# 9.5 Pin Descriptions

For each ADC, the letter of the module also becomes part of the input pin name.

ADCA has the following pins: ANA0, ANA1, ANA2, ANA3, ANA4, ANA5, ANA6, ANA7 ADCB has the following pins: ANB0, ANB1, ANB2, ANB3, ANB4, ANB5, ANB6, ANB7 The 807 has two reference pins: VREF and VREF2.

#### 9.5.1 Analog Input Pins (AN0-AN7)

Each ADC module has eight analog input pins. Each of the pins is connected to an internal multiplexer. The multiplexer selects the analog voltage to be converted. The eight analog input pins are subdivided into two sets of four. Each *set of four* inputs has its own S/H circuit. This configuration allows for simultaneous sampling of two selected channels. Two channels from the same subgroup can be sampled simultaneously when one of the channels is exchanged with a channel from the other subset, so the two channels are on different subgroups. An equivalent circuit for an analog input is shown below:



Figure 9-4. Equivalent Analog Input Circuit

- Parasitic capacitance due to package, pin to pin, and pin to package base coupling.
   1.8pf
- 2. Parasitic capacitance due to the chip bond pad, ESD protection devices and signal routing. 2.04pf
- 3. Equivalent resistance for the ESD isolation resistor and the channel select mux. 500ohms
- 4. Sampling capacitor at the sample and hold circuit. 1pf

# 9.5.2 Voltage Reference Pin (VREF)

The difference between VREF and VSSA, analog ground, provides the reference voltage all analog inputs are measured against. VREF is nominally set to 3.0V. VSSA is nominally set to 0V. The reference voltage ought to be provided from a low noise filtered source. All bypass capacitors must be connected between VREF and VSSA. The reference source should be capable of providing up to 12mA of reference current.

When making absolute measurements, with respect to ground, it is recommended VREF be fixed 100mV below the minimum supply voltage the part is expected to see. Under this condition, the part should be used in the single ended mode only, the differential mode does not correctly function with these conditions.

When tieing  $V_{REF}$  to the same potential as  $V_{DDA}$  relative measurements are being made with respect to the amplitude of  $V_{DDA}$ . It is imperative special precautions be taken assuring the voltage applied to  $V_{REF}$  be as noise free as possible. Any noise residing on the  $V_{REF}$  voltage is directly transferred to the digital result.

The  $V_{REF}$  signal typically takes roughly 11.6mA and is expected to be as noise free as possible for the ADC to maintain good accuracy.

# 9.5.3 Supply Pins (V<sub>DDA</sub>, V<sub>SSA</sub>)

Dedicated power supply pins are provided for the purposes of reducing noise coupling and to improve accuracy. The power provided to these pins is suggested to come from a low noise filtered source and to be capable of providing up to 40mA of current. Uncoupling capacitors ought to be connected between  $V_{\text{DDA}}$  and  $V_{\text{SSA}}$ .

# 9.6 Register Summary

A prefix is added to each register to reflect which ADC module is being accessed: ADCA or ADCB. For example, the ADCR1 for the ADCA module will be called ADCA\_ADCR1.

Each DSP56F801/803/805/807 ADC module has the following registers:

- ADC control register 1(ADCR1)
- ADC control register 2 (ADCR2)
- ADC zero crossing control register (ADZCC)
- ADC channel list register 1(ADLST1)
- ADC channel list register 2 (ADLST2)



- ADC sample disable register (ADSDIS)
- ADC status register (ADSTAT)
- ADC limit status register (ADLSTAT)
- ADC zero crossing status register (ADZCSTAT)
- ADC result registers (ADRSLT0-7)
- ADC low limit registers (ADLLMT0–7)
- ADC high limit registers (ADHLMT0–7)
- ADC offset registers (ADOFS0–7)

For more information about ADCA registers, please refer to **Table 3-24.** Additional information about the ADCB registers is found in **Table 3-25.** 

# 9.7 Register Definitions

The address of a register is the sum of a base address and an address offset. The base address is defined at the DSP core. The address offset is defined at the module level. Please reference **Section 3.11.** The base address given for each register will be either ADCA\_BASE or ADCB\_BASE depending on which ADC is being used.

# 9.7.1 ADC Control Register 1 (ADCR1)



Figure 9-5. ADC Control Register 1 (ADCR1)

See Programmer Sheet, Appendix C, on page C-69

#### 9.7.1.1 Reserved Bits—Bits 15 and 3

These bits *cannot* be modified. They are read as zero.

# 9.7.1.2 Stop (STOP)—Bit 14

When stop is selected, the current conversion process is stopped. Any further sync pulses or modifications to the start bit are ignored until the stop bit has been cleared. After the ADC is in stop mode, the results registers can be modified by the processor. Any changes to the register in stop mode is treated as if the analog core supplied the data. Therefore, limit checking, zero crossing, and associated interrupts can occur when authorized.

- 1 = Stop command issued
- 0 = Normal operation

#### 9.7.1.3 START Conversion (START)—Bit 13

The conversion process is started by a modification to the start bit. This is a *write only* bit. Once a start command is issued, the conversion process is synchronized and begun on the positive edge of the ADC clock. A start bit re-started while the ADC is in a conversion cycle, is ignored. The ADC must be idle in order for it to recognize a new start-up.

- 1 = Start command is issued
- 0 = No action

#### 9.7.1.4 SYNC Select (SYNC)—Bit 12

A conversion can be began by the sync input or by a write to the start bit. A sync pulse asserted a new start-up. The PWM generates a reload flag, discussed in Chapter 11, and provided as an input to the quad timer module. The timer uses this flag as one of the timer inputs (PWM sync input) used to genreate a sync pulse for the ADC module. Please refer to Section 14.8.3.2.

- 1 = Use the sync input or start bit to initiate a conversion
- 0 =Conversion is initiated by a write to start bit only

# 9.7.1.5 End Of Scan Interrupt Enable (EOSIE)—Bit 11

This bit begins an interrupt to be generated upon completion of any scan and convert sequence, except for loop sequential or loop simultaneous modes. This bit is ignored when the ADC is configured for either loop modes.

- 1 = Interrupt enabled
- 0 = Interrupt disabled

# 9.7.1.6 Zero Crossing Interrupt Enable (ZCIE)—Bit 10

This bit starts the optional interrupt if the current result value has a sign change from the previous result as configured by the ADZCC register.

- 1 = Interrupt enabled
- 0 = Interrupt disabled



#### 9.7.1.7 Low Limit Interrupt Enable (LLMTIE)—Bit 9

This bit enables the optional interrupt when the current result value is less than the low limit register value. The raw result value is compared to ADLLMT, the low limit register, bits LLMT[11:0], before the offset register value is subtracted.

- 1 = Interrupt enabled
- 0 = Interrupt disabled

#### 9.7.1.8 High Limit Interrupt Enable (HLMTIE)—Bit 8

This bit confirms the optional interrupt if the current result value is greater than the high limit register value. The raw result value is compared to ADHLMT, the high limit register, bits HLMT[11:0], before the offset register value is subtracted.

- 1 = Interrupt enabled
- 0 = Interrupt disabled

#### 9.7.1.9 Channel Configure (CHNCFG[3:0])—Bits 7–4

The inputs can be configured for either single ended or differential.

- xxx1 = AN0-AN1 configured as differential input (AN0 is + and AN1 is -)
- xxx0 = AN0-AN1 configured as single ended inputs
- xx1x = AN2-AN3 configured as differential input (AN2 is + and AN3 is -)
- xx0x = AN2-AN3 configured as single input
- x1xx = AN4-AN5 configured as differential inputs (AN4 is + and AN5 is -)
- x0xx = AN4-AN5 configured as single ended inputs
- 1xxx = AN6-AN7 configured as differential inputs (AN6 is + and AN7 is -)
- 0xxx = AN6–AN7 configured as single ended inputs
- Scan mode (SMODE[2:0])—Bits 2–0

A conversion sequence can be begun by asserting the ADCR1 start bit, or by a sync pulse. A conversion sequence can take up to eight unique samples. These eight sample slots are supported by the ADSDIS register. A sample sequence is terminated when the first disabled sample is encountered. Analog input channels are assigned to each of the eight sample slots by the ADLST1 and ADLST2 registers. A conversion sequence can be run through just once every time a trigger occurs, or it can loop continuously. Samples may be taken one at a time, sequentially, or two at a time simultaneously.

#### • 000 = OnCE sequential

Upon start or a first sync signal, samples are taken one at a time starting with SAMPLEO, until a first disabled sample is encountered. If no disabled sample is encountered, conversion concludes after the SAMPLE7

#### • 001 = OnCE simultaneous

Upon start or a first sync signal, samples are taken two at a time, in the order: SAMPLE0/4, SAMPLE1/5, SAMPLE2/6, and SAMPLE3/7. The sample sequence will stop at SAMPLE3/7, or as soon as any disabled sample slot is encountered. For example, if SAMPLE0 or SAMPLE4 were disabled, no samples would be taken at all.

**Note:** 

In 000, 001 mode, provided a sampling sequence has completed, a start pulse will always initiate another OnCE sequence, either sequential or simultaneous. A sync pulse must be re-armed via another write to the ADCR1 register in order for a second sampling sequence to occur.

#### • 010 = Loop sequential

Upon start or a first sync pulse, samples are taken one at a time until a disabled sample is encountered. The process repeats perpetually until the stop bit is set in ADCR1. For example, if samples zero, one, and five were enabled, the loop would look like SAMPLE0, SAMPLE1, SAMPLE0, SAMPLE1, and so on. While a loop mode is running, any additional start commands or sync pulses are ignored

#### • 011= Loop simultaneous

Like OnCE simultaneous, samples are taken two at a time. The loop restarts as soon as a sample slot is encountered in either, or both, disabled samples. For example, of enabled samples zero, four, one, five, and two, the loop would look like SAMPLE0/4, SAMPLE1/5, SAMPLE0/4, and SAMPLE1/5, and so on. SAMPLE6 was disabled, therefore, no data was taken in the SAMPLE2/6 slot

#### • 100 = Triggered sequential

A single sequential sampling begins with every recognized start command or sync pulse. Samples are taken sequentially as described above

#### • 101 = Triggered simultaneous

A single simultaneous sampling begins with every recognized start command or sync pulse. Samples are taken simultaneously as previously described. Re-affirmed start bits and sync pulse presented during an active sample sequence are not recognized until the ADC is in its idle state, that is CIP low

- 110 = Reserved use
- 111 = Reserved use



#### 9.7.2 ADC Control Register 2 (ADCR2)



Figure 9-6. ADC Control Register 2 (ADCR2)

See Programmer Sheet, Appendix C, on page C-70

#### 9.7.2.1 Reserved Bits—Bits 15–4

These bits *cannot* be modified. They are read as zero.

#### 9.7.2.2 Clock Divisor Select (DIV[3:0])—Bits 3-0

ADC\_CLK can be run at a slower rate than the system clock. The divider circuit provides a clock of period 2N of system clock where N=DIV[3:0]+1. A divisor must be chosen so the ADC clock is within specified limits. For a IPbus clock frequency of 40MHz and a desired ADC\_CLK frequency of 5MHz, a DIV[3:0] value of 3 is required.

# 9.7.3 ADC Zero Crossing Control Register (ADZCC)

The zero crossing control register provides the ability to monitor the selected channels and determine the direction of zero crossing triggering the optional interrupt. Zero crossing logic monitors only the sign change between current and previous sample. ZCE0 monitors the sample stored in ADRSLT0 and ZCE7 monitors ADRSLT7. When the zero crossing is disabled for a selected result register, sign changes are not monitored and updated in the ADZCSTAT, but they are properly stored in the respective result register.



Figure 9-7. ADC Zero Crossing Control Register (ADZCC)

See Programmer Sheet, Appendix C, on page C-70

#### ZCEx—Zero crossing enable x

x represents the channel number used to enable or disable zero crossing.

- 00 = Zero crossing disabled
- 01 = Zero crossing enabled for positive to negative sign change
- 10 =Zero crossing enabled for negative to positive sign change
- 11 =Zero crossing enabled for any sign change

#### 9.7.4 ADC Channel List Registers (ADLST1 & ADLST2)

The channel list register contains an ordered list of the channels to be converted when the next scan is initiated. If all samples are enabled, ADSDIS register, a sequential scan of inputs proceeds in order of: SAMPLE0 through SAMPLE7. If one of the sequential sampling modes is selected instead, the sampling order is SAMPLE0–SAMPLE4, SAMPLE1–SAMPLE5, SAMPLE2–SAMPLE6, then SAMPLE3–SAMPLE7.



Figure 9-8. ADC Channel List Register 1 (ADLST1)

See Programmer Sheet, Appendix C, on page C-71

SAMPLEx[3]—Reserved, where x is the sample number, zero–seven.

SAMPLEx[2:0]—Channel select, where x is the sample number, zero—seven. This is a binary representation of the analog input to be converted.



Figure 9-9. ADC Channel List Register 2 (ADLST2)

See Programmer Sheet, Appendix C, on page C-71

Table 9-1. ADC Input Conversion for Sample Bits

| SAMPLEx[2:0] | Single Ended | Differential |
|--------------|--------------|--------------|
| 000          | AN0          | AN0+, AN1-   |
| 001          | AN1          | AN0+, AN1-   |
| 010          | AN2          | AN2+, AN3-   |
| 011          | AN3          | AN2+, AN3-   |
| 100          | AN4          | AN4+, AN5-   |
| 101          | AN5          | AN4+, AN5-   |
| 110          | AN6          | AN6+, AN7-   |
| 111          | AN7          | AN6+, AN7-   |

In any of the sequential sampling modes there are no restrictions on assigning an analog channel, AN0–AN7, to a sample. Any sample slot may contain any channel assignment.

In simultaneous modes, *any sample slot may contain any channel with one exception*. That exception is: for any sample pair, each sample slot of the pair must contain a unique analog channel assignment. See OnCE simultaneous for a description of sample pairs. For example, if program SAMPLE0 with 000, AN0 is elected, then SAMPLE4 may contain any code except 000.

When channels are configured as differential inputs, there are further restrictions. First, like the simultaneous restriction, each member of a sampling pair must be unique. A second SAMPLE0 through SAMPLE3 may only contain analog channel assignments in the range 000–011, and SAMPLE4 through SAMPLE7 may only contain analog channel assignments in the range 100–111.

No damage will occur to the ADC if these restrictions are violated; however, measurement results are undefined.



Figure 9-10. ADC Core

# 9.7.5 ADC Sample Disable Register (ADSDIS)

This register is an extension to the ADLST1 and 2, providing the ability to enable only the desired samples programmed in the SAMPLE0–SAMPLE7. When power is on default all samples are enabled. For example, if in sequential mode and DS5 is set to one, SAMPLE0 through SAMPLE4 are sampled. However, if simultaneous mode is selected and DS5 or DS1 is set to one, only SAMPLE0 and SAMPLE4 are sampled.



Figure 9-11. ADC Sample Disable Register

See Programmer Sheet, Appendix C, on page C-72

#### 9.7.5.1 Test (TEST[1:0])—Bits 15-14

The ADC core has a built-in test mode allowing the  $V_{REF}/2$  to be applied to AN0 and AN4.

- 00 = Normal mode
- 01 = Test mode,  $V_{\text{REF}}/2$  applied to AN0 and AN4
- 10 = Reserved
- 11 = Reserved

#### 9.7.5.2 Reserved Bits—Bits 13-8

These bits *cannot* be modified nor can they be read.

#### 9.7.5.3 Disable Sample (DS[7:0])—Bits 7–0

The respective SAMPLEx can be enabled or disabled where x = 0-7.

- 1 = Disable SAMPLEx
- 0 = Enable SAMPLEx

**Note:** When TEST[1:0] is configured for test mode, V<sub>REF</sub> is applied to AN0 and AN4 between the analog muxing and the ADC core. Only AN0 and AN4 will have valid results, so only AN0 and AN4 should be sampled.

# 9.7.6 ADC Status Register (ADSTAT)

This register provides the current status of the ADC module. RDYx bits are cleared by reading their corresponding result registers (ADRSLTx). HLMTI and LLMTI bits are cleared by quitting all asserted bits in the limit status register, ADLSTAT. Likewise, the ZCI bit, bit-11, is cleared only if the bit is set and a one is written to it. The ZCI, LLMTI, and HLMTI bits can only be cleared by clearing all asserted bits in the zero crossing status register (ADZCSTST). The EOSI bit is cleared by writing a one to it, that is, a write of \$0800 to ADSTAT will clear the EOSI bit. ADSTAT bits are sticky. Once set to a one state, they require some specific action to clear them. They are not cleared automatically

on the next scan sequence. They are cleared by writing a one to the bit desired to be cleared. This bit *cannot* be set by software.



Figure 9-12. ADC Status Register (ADSTAT)

See Programmer Sheet, Appendix C, on page C-73

#### 9.7.6.1 Conversion in Progress (CIP)—Bit 15

This bit indicates whether a scan is in progress.

- 1 = A scan cycle is in progress. The ADC will ignore all sync pulses or start commands
- 0 = Idle state

#### 9.7.6.2 Reserved Bits—Bits 14-12

These reserved bits *cannot* be modified. They are read as zero.

# 9.7.6.3 End of Scan Interrupt (EOSI)—Bit 11

This bit indicates whether a scan of analog inputs have been completed since the last read of the status register or since a reset. The EOSI bit is cleared by writing a one to it. This bit *cannot* be set by software.

- 1 = A scan cycle has been completed, end of scan IRQ pending
- 0 = A scan cycle has not been completed, no end of scan IRQ pending

# 9.7.6.4 Zero Crossing Interrupt (ZCI)—Bit 10

If the respective offset register is begun by having a value greater than 0000h, zero crossing checking is enabled. If the offset register is programmed with 7FF8h, the result will always be less than or equal to zero. On the other hand, if 0000h is programmed into the offset register, the result will always be greater than or equal to zero, and no zero crossing can occur because the sign of the result will not change.

- 1 = Zero crossing encountered, IRQ pending if ZCIE is set
- 0 = No ZCI IRQ

#### 9.7.6.5 Low Limit Interrupt (LLMTI)—Bit 9

If the respective low limit register is enabled by having a value other than 0000h, low limit checking is enabled.

- 1 = Low limit exceeded, IRQ pending if LLMTIE is set
- 0 = No low limit IRQ

#### 9.7.6.6 High Limit Interrupt (HLMTI)—Bit 8

- If the respective high limit register is enabled by having a value other than 7FF8h, high limit checking is enabled
- 1 = High limit exceeded, IRQ pending if HLMTIE is set
- 0 = No high limit IRQ

#### 9.7.6.7 Ready Channel 7-0 (RDY[7:0])—Bits 7-0

- These bits indicate channels seven through zero are ready to be read. These bits are cleared after a read from the respective results register.
- 1 = Channel ready to be read
- 0 =Channel not ready or has been read



Figure 9-13. ADC Interrupt

# 9.7.7 ADC Limit Status Register (ADLSTAT)

The limit status register latches in the result of the comparison between the result of the sample and the respective limit register, ADHLMT0-7 and ADLLMT0-7. Here is an example. If the result for the channel programmed in SAMPLE0 is greater than the value programmed into the high limit register zero, then the HLS0 bit is set to one. An interrupt

is generated if the HLMTIE bit is set in ADCR1. A bit may only be cleared by writing a value of one to that specific bit. These bits are sticky. Once set, the bits require a specific modification to clear them. They are not cleared automatically by subsequent conversions.



Figure 9-14. ADC Limit Status Register (ADLSTAT)

See Programmer Sheet, Appendix C, on page C-74

#### 9.7.8 ADC Zero Crossing Status Register (ADZCSTAT)

The zero crossing status register latches in the result of the comparison between the current result of the sample and the previous result of the same sample register. For example, if the result for the channel programmed in SAMPLE0 changes sign from the previous conversion and the respective ZCE bit in register ADZCC is set to 11b, any edge change, then the ZCS0 bit is set to one. An interrupt is generated if the ZCIE bit is set in ADCR1. A bit can only be cleared by writing a value of one to that specific bit. These bits are sticky. Once set, they require a write to clear them. They are not cleared automatically by subsequent conversions.



Figure 9-15. ADC Zero Crossing Status Register (ADZCSTAT)

See Programmer Sheet, Appendix C, on page C-75

#### 9.7.8.1 Reserved Bits—Bits 15–8

These reserved bits may not be modified. They are read as zero.

#### 9.7.8.2 Zero Crossing Status (ZCS[7:0])—Bits 7–0

- 0 = A sign change did not occur in a comparison between the current channel x result and the previous channelx result, or
  - Zero crossing control is disabled for channelx in the zero crossing control register, ADZCC
- 1 = In a comparison between the current channelx result and the previous channelx result, a sign change condition occurred as defined in the zero crossing control register (ADZCC)

**Note:** To clear a specific ZCS[7:0] bit, write a value of one to that specific bit.

#### 9.7.9 ADC Result Registers (ADRSLT0-7)

The eight result registers contain the converted results from a scan. The SAMPLE0 result is loaded into ADRSLT0, SAMPLE1 result in ADRSLT1, and so on. In a simultaneous scan mode, the first channel pair designated by SAMPLE0 and SAMPLE4 in register ADLST1 are stored in ADRSLT0 and ADRSLT0, respectively.

ADC\_BASE + \$9 ADC Result Register 0—Address: ADC Result Register 1—Address: ADC\_BASE + \$A ADC Result Register 2—Address: ADC BASE + \$B ADC Result Register 3—Address: ADC\_BASE + \$C ADC Result Register 4—Address: ADC BASE + \$D ADC Result Register 5—Address: ADC\_BASE + \$E ADC Result Register 6—Address: ADC BASE + \$F ADC Result Register 7—Address: ADC BASE + \$10 ADC\_BASE+\$9-10 15 14 13 2



Figure 9-16. ADC Result Registers (ADRSLT0-7)

See Programmer Sheet, Appendix C, on page C-76

#### 9.7.9.1 Sign Extend (SEXT)—Bit 15

SEXT is the sign-extend bit of the result. SEXT set to one implies a negative result, zero, a positive one. If positive results are required, then the respective offset register must be set to a value of zero.

# 9.7.9.2 Digital Result of the Conversion (RSLT[11:0])—Bits 14–3

ADRSLT can be interpreted as either a signed integer or a signed fractional number. As a signed fractional number, the ADRSLT can be used directly. As a signed integer, it is an option to right shift with sign extend (ASR) three places and interpret the number, or accept the number as presented, knowing there are missing codes. The lower three bits are always going to be zero.

Negative results, SEXT = 1, are always presented in two's compliment format. If it is a requirement of your application the result registers always be positive, the offset registers must always be set to zero.

The interpretation of the numbers programmed into the limit and offset registers, ADLLMT, ADHLMT, and ADOFS should match your interpretation of the result register.



#### 9.7.9.3 Reserved Bits—Bits 2-0

These reserved bits *cannot* be modified. They are read as zero.

Each resulting register may only be modified when the ADC is in stop mode, that is the stop bit is set to one. This write operation is treated as if it came from the ADC analog core; therefore, the limit checking, zero crossing, and the offset registers function as if in normal mode. For example, if the stop bit is set to one and the processor writes to ADRSLT5, the data written to the ADRSLT5 is muxed to the digital core, processed, and stored into ADRSLT5 as if the analog core had provided the data. This test data must be justified, as illustrated by the ADRSLT register definition.



Figure 9-17. Result Register Data Manipulation

The result value sign is determined from the ADC unsigned result minus the respective offset register value. If the offset register is programmed with a value of zero, the result register value is unsigned and equals the cyclic converter unsigned result. The range of the result (ADRSLT) is \$F001–\$7FF8. If the offset register (ADOFS) is set to all zeros, then the range is \$F001–\$7FF8. This is equal to the raw value of the ADC core.

0

Reset

# 9.7.10 ADC Low and High Limit Registers (ADLLMT0-7) and (ADHLMT0-7)

The limit registers are programmed with the value the result is compared against. The high limit register is used for the comparison of *Result < Low Limit*. The low limit register is used for the comparison disabled by programming the respective limit register with \$7FFh for the high limit and 0000h for the low limit. The power-up default is limit checking disabled.



Figure 9-18. ADC Low Limit Register (ADLLMT0-7)

0

n

0

0

See Programmer Sheet, Appendix C, on page C-77



Figure 9-19. ADC High Limit Register (ADHLMT0-7)

See Programmer Sheet, Appendix C, on page C-77

n

n

#### 9.7.11 ADC Offset Registers (ADOFS0-7)

Value of the offset register is used to correct the ADC result before it is stored in the ADRSLT registers.

ADC Offset Register 0—Address: ADC\_BASE + \$21 ADC Offset Register 1—Address: ADC BASE + \$22 ADC Offset Register 2—Address: ADC BASE + \$23 ADC Offset Register 3—Address: ADC\_BASE + \$24 ADC Offset Register 4—Address: ADC BASE + \$25 ADC Offset Register 5—Address: ADC\_BASE + \$26 ADC Offset Register 6—Address: ADC\_BASE + \$27 ADC Offset Register 7—Address: ADC BASE + \$28



Figure 9-20. ADC Offset Registers (ADOFS0-7)

See Programmer Sheet, Appendix C, on page C-78

The offset value is subtracted from the ADC result. In order to obtain unsigned results, the respective offset register should be programmed with a value of \$0000, thus giving a result range of \$0000 to \$7FF8.

# 9.8 Starting a Conversion if Status of ADC is Unknown

The ADC module is unique because it can be considered to run asynchronously with the rest of the chip. Further, its function is pipelined, greatly improving throughput but complicating its control slightly.

In normal operating scenarios, the controlling software will be fully aware of the status of the ADC. If, however, software design is a conversion and may be started when the ADC state is not known, then consider the following guideline.

Setting the start bit in the ADCR1 does not really set a bit. Instead, it generates an internal start pulse beginning the conversion process on the first available rising edge of the ADC clock. Setting the start bit a second time immediately after the first start may not generate a second start pulse. If there is any chance software routines may be asserting start without waiting or knowing a previous conversion has completed, then write to the stop bit of ADCR1. Secondly, write to the start bit. Writing to stop ensures an active conversion sequence is halted, and the ADC is brought back to its idle condition. Once in its idle condition, writing to the start bit is assured to be recognized.

# Chapter 10 Quad Decoder

#### 10.1 Introduction

Each quad decoder module has four input signals and circuitry called the switch matrix. Each has three modes. It provides a means to share input pins with an associated time module.

Quad decoder refers to the module on the DSP56F801/803/805/807 and an external device mounted on a motor shaft.

The DSP56F801 does not have a quad decoder

The DSP56F803 has one quad decoder

The DSP56F805/807 have two quad decoders

On the DSP56F801/803/805/807, the quad timer modules A and B share pins with quad decoder modules number zero and number one. If the shared pins are not configured as timer outputs, then the pins are available for use as inputs to the quad decoder modules. Each quad decoder module has four input signals: PHASEA, PHASEB, INDEX, and HOME.

#### 10.2 Features

- Includes logic to decode quad signals
- Configurable digital filter for inputs
- 32-bit position counter
- 16-bit position difference register
- Maximum count frequency equals the peripheral clock rate
- Position counter can be initialized by SW or external events
- Preloadable 16-bit revolution counter
- Inputs can be connected to a general purpose timer to aid low speed velocity measurements
- Quad decoder filter can be bypassed
- A watchdog timer to detect a non-rotating shaft condition

# 10.3 Pin Descriptions

With the DSP56F803, input pins are labeled PHASEA0, PHASEB0, INDEX0 and HOME0. On the DSP56F805/807, they are PHASEA0, PHASEB0, INDEX0, HOME0, PHASEA1, PHASEB1, INDEX1 and HOME1.

#### 10.3.1 Phase A Input (PHASEA)

The PHASEA input can be connected to one of the phases from a two-phase shaft quad encoder output. It is used by the quad decoder module in conjunction with the PHASEB input to indicate a decoder increment has passed, and to calculate its direction. PHASEA is the leading phase for a shaft rotating in the positive direction. PHASEA is the trailing phase for a shaft rotating in the negative direction. It can also be used as the single input when the quad decoder module is used as a single phase pulse accumulator.

The PHASEA input is also an input capture channel for one of the timer modules. The exact connection to the timer module is specified in **Table 10-1**.

# 10.3.2 Phase B Input (PHASEB)

The PHASEB input is used as one of the phases from a two phase shaft quad encoder output. It is used by the quad decoder module in conjunction with the PHASEA input indicating a decoder increment has passed, and to calculate its direction. PHASEB is the trailing phase for a shaft rotating in the positive direction. PHASEB is the leading phase for a shaft rotating in the negative direction.

The PHASEB input is also an input capture channel for one of the timer modules. The exact connection to the timer module is specified in **Table 10-1**.

# 10.3.3 Index Input (INDEX)

Normally connected to the index pulse output of a quad encoder, this pulse can optionally reset the position counter and the pulse accumulator of the quad decoder module. It also causes a change of state on the revolution counter. The direction of this change, increment or decrement, is calculated from the PHASEA and PHASEB inputs.

The INDEX input is also an input capture channel for one of the timer modules. The exact connection to the timer module is specified in **Table 10-1**.

# 10.3.4 Home Switch Input (HOME)

The HOME input can be used by the quad decoder and the timer module. This input can be used to trigger the initialization of the position counters (UPOS and LPOS). Often this signal is connected to a sensor signaling the motor or machine notifying it has reached a defined home position. This general purpose signal is also connected to the timer module as specified in **Table 10-1**.

# 10.4 Register Summary

Each DSP56F803/805/807 quad decoder module has the following registers:



- Decoder control register (DECCR)
- Filter interval register (FIR)
- Watchdog time-out register (WTR)
- Position difference counter register (POSD)
- Position difference hold register (POSDH)
- Revolution counter register (REV)
- Revolution hold register (REVH)
- Upper position counter register (UPOS)
- Lower position counter register (LPOS)
- Upper position hold register (UPOSH)
- Lower position hold register (LPOSH)
- Upper initialization register (UIR)
- Lower initialization register (LIR)
- Input monitor register (IMR)
- Test register (TSTREG)

# 10.5 Functional Description

A timing diagram illustrating the basic operation of a quad incremental position quad decoder is illustrated in **Figure 10-1**.



Figure 10-1. Quad Decoder Signals

# 10.5.1 Positive versus Negative Direction

A typical quad encoder has three outputs:

- 1. PHASEA signal
- 2. PHASEB signal
- 3. INDEX pulse, not shown.

If PHASEA leads PHASEB then motion is in the positive direction. If PHASEA lags PHASEB, then the motion is in the negative direction. Transitions on these phases can be integrated to yield position, or differentiated to yield velocity. The DSP56F803/805/807's quad decoder is designed to perform these functions in hardware.

#### 10.5.2 Block Diagram

A block diagram of the quad decoder module is shown in **Figure 10-2.** 



Figure 10-2. Quad Decoder Block Diagram

#### 10.5.2.1 Glitch Filter

Because the logic of the quad decoder must sense transitions, the inputs are first run through a glitch filter. This filter has a digital delay line sampling four time points on the signal and verifying a majority of the samples are at a new state before outputting this new state to the internal logic. The sample rate of this delay line is programmable to adapt to a variety of signal bandwidths.

#### 10.5.2.2 Edge Detect State Machine

The edge detect state machine looks for changes in the four possible states of the filtered PHASEA and PHASEB inputs, calculating the direction of motion. This information is



formatted as Count\_Up and Count\_Down signals. These signals are routed into up to three up/down counters:

- 1. Position counter.
- 2. Revolution counter.
- 3. Position difference counter.

#### 10.5.2.3 Position Counter

The 32-bit position counter calculates up or down on every count pulse, generated by the difference of PHASEA and PHASEB. This counter acts as an integrator, whose count value is proportional to position. The direction of the count is determined by the count up and count down signals. Position counters may be initialized to a predetermined value by one of three different methods:

- 1. Software-triggered event.
- 2. INDEX signal transition.
- 3. HOME signal transition.

The INDEX and HOME signals can be programmed to interrupt the processor. Whenever the position counter is read, either UPOS or LPOS, a snapshot of the position counter, the position difference counter, and the revolution counters are each placed into their respective hold registers. The direction of the count is determined by Count\_Up and Count\_Down signals.

#### 10.5.2.4 Position Difference Counter

The 16-bit position difference counter contains the position difference value occurring between each read of the position register. This register counts up or down on every count pulse. The counter acts as a differentiator whose count value is proportional to the change in position since the last time the position counter was read. When the position register is read, the position difference of the counter's contents are copied into the position difference hold register (POSDH) and position difference counter is cleared.

#### 10.5.2.5 Position Difference Counter Hold

This register stores a copy of the position difference counter at the time the position register was read. When the position register is read, the position difference of the counter's contents are copied into the position difference hold register (POSDH) and position difference counter is cleared.

#### 10.5.2.6 Revolution Counter

The 16-bit up/down revolution counter is intended to count, or integrate revolutions. This is done by counting index pulses. The direction of the count is determined by the Count\_Up and Count\_Down signals, determined by Phase A & B inputs. If the direction of the count is different on the rising and falling edges of the index pulse, it indicates the quad encoder changed direction on the index pulse.

#### 10.5.2.7 Pulse Accumulator Functionality

The logic can be programmed to integrate only selected transitions of the PHASEA signal. In this way the position counter is used as a pulse accumulator. The count direction is up. The pulse accumulator can also optionally be initialized by the INDEX input.

#### 10.5.2.8 Watchdog Timer

A watchdog timer is included. It ensures the algorithm is indicating motion in the shaft. Two successive counts indicate proper operation and will reset the timer. Time-out value is programmable. When a time-out occurs, an interrupt to the processor can be generated.

#### 10.5.3 Prescaler for Slow or Fast Speed Measurement

For a fast moving shaft encoder, the speed can be computed by calculating the change in the position counter per unit time, or by reading the position difference counter register (POSD) and calculating speed. For applications with slow motor speeds and low line count quad encoders, high resolution velocity measurements can be made with the timer module by measuring the time period between quad phases. The timer module uses a 16-bit free running counter operate from a prescaled version of the IPbus clock. The prescaler divides the IPbus clock by values ranging from one to 64. A 40MHz IPbus clock frequency would yield a resolution of from 25ns to 1.6µs, and a maximum count period of from 1.62ms to 102ms. For example, with a 1000 tooth decoder, speeds could be calculated down to 0.15 rpm using a prescaler.



#### 10.5.4 Modes

Table 10-1. Switch Matrix for Inputs to the Timer

|       | PHASEA   | PHASEA<br>filtered | PHASEB | PHASEB filtered | INDEX  | INDEX<br>filtered | НОМЕ   | HOME<br>filtered |
|-------|----------|--------------------|--------|-----------------|--------|-------------------|--------|------------------|
| Mode0 | timer0   |                    | timer1 |                 | timer2 |                   | timer3 |                  |
| Mode1 |          | timer0             |        | timer1          |        | timer2            |        | timer3           |
| Mode2 |          | timer0,1           |        | timer2,3        |        |                   |        |                  |
| Mode3 | RESERVED |                    |        |                 |        |                   |        |                  |

The PHASEA and PHASEB inputs are routed through a switch matrix to a general purpose timer module. The possible connections of the switch matrix are shown in **Table 10-1.** In mode zero, the timer module can use all four available inputs as normal timer input capture channels. This does not preclude use of the quad decoder, but normally it would not be used in this mode. Modes one and zero are similar, but mode one takes advantage of the digital filter incorporated in the quad decoder. Mode two is the mode most likely to be used in conjunction with operation of the quad decoder. Both the positive and negative edges of PHASEA and PHASEB can be captured in mode two. The full speed range measurement is able to be reached in this mode.

# 10.6 Holding Registers and Initializing Registers

Hold registers are associated with three counters:

- 1. Position.
- 2. Position difference.
- 3. Revolution.

When counter registers are read, a contents copy of the counter register is written to the corresponding hold register. Taking a snapshot of the counters' values provides a consistent view of a system position and a velocity to be attained.

The counter and the hold registers are read/write capable. However, *beware of writing values into any hold register* and then reading any counter. The results? The hold register contents will be overwritten with the values in the counters.

The position counter is 32 bits wide. Assuring it can be reliably initialized with two 16-bit accesses, two registers, an upper and a lower initialization register, are provided. The upper initialization register (UIR) and lower initialization register (LIR) should be modified with the desired value. Next, the position counter can be loaded by writing one to the SWIP bit in the decoder control register (DECCR). Alternatively, either the XIP or the HIP bits in the DECCR can enable the position counter to be initialized in response to a HOME or INDEX signal transition.

# 10.7 Register Definitions

The address of a register is the sum of a base address and an address offset. The base address is defined at the MCU level, while the address offset is defined at the module level Please refer to **Table 3-11**. All memory locations base and offsets are given in hex.

Each of the following set of registers are used for each quad decoder module. For example, if there are two quad decoders on the chip, there are two decoder control registers: DEC0\_DECCR at data memory location DEC0\_BASE+\$0 and DEC1\_DECCR at data memory location DEC1\_BASE+\$0.

#### 10.7.1 Decoder Control Register (DECCR)



Figure 10-3. Decoder Control Register (DECCR)

See Programmer Sheet Appendix C, on page C-80

#### 10.7.1.1 HOME Signal Transition Interrupt Request (HIRQ)—Bit 15

This bit is set when a HOME interrupt occurs. It will remain set until it is cleared by software. Write a one to this bit to clear.

- 1 = HOME signal interrupt request
- 0 = No interrupt

# 10.7.1.2 HOME Interrupt Enable (HIE)—Bit 14

This read/write bit enables HOME signal interrupts.

- 1 = Enable HOME interrupts
- 0 = Disable HOME interrupts

# 10.7.1.3 Enable HOME to Initialize Position Counters UPOS and LPOS (HIP)—Bit 13

This read/write bit allows the position counter to be initialized by the HOME signal.

- 1 = Enable HOME signal
- 0 = No action



#### 10.7.1.4 Use Negative Edge of HOME Input (HNE)—Bit 12

This read/write bit determines whether to use the positive or negative edge of the HOME input.

- 1 = Use negative going edge-to-trigger initialization of position counters UPOS and LPOS
- 0 = Use positive going edge-to-trigger initialization of position counters UPOS and LPOS

# 10.7.1.5 Software Triggered Initialization of Position Counters UPOS and LPOS (SWIP)—Bit 11

Writing a one to this bit will transfer the UIR and LIR contents to ENPOS. This bit is always read as a zero.

- 1 = Initialize position counter
- 0 = No action

#### 10.7.1.6 Enable Reverse Direction Counting (REV)—Bit 10

This read/write bit reverses the interpretation of the quad signal, changing the direction of count.

- 1 = Count in the reverse direction
- 0 = Count normally

# 10.7.1.7 Enable Signal Phase Count Mode (PH1)—Bit 9

This read/write bit bypasses the quad decoder logic.

- 1 = Bypass the quad decoder. A positive transition of the PHASEA input generates a count signal. The PHASEB input and the REV bit control the counter direction
  - IF REV = 0, PHASEB = 0, then count up
  - IF REV = 0, PHASEB = 1, then count down
  - IF REV = 1, PHASEB = 0, then count down
  - IF REV = 1, PHASEB = 1, then count up
- 0 = Use standard quad decoder where PHASEA and PHASEB represent a two phase quad signal

#### 10.7.1.8 Index Pulse Interrupt Request (XIRQ)—Bit 8

This bit is set when an index interrupt occurs. It will remain set until cleared by software. The clearing procedure is to write a one to this bit.

- 1 = Index pulse interrupt has occurred
- 0 = No interrupt has occurred

#### 10.7.1.9 Index Pulse Interrupt Enable (XIE)—Bit 7

This read/write bit enables index interrupts.

- 1= Index pulse interrupt is enabled
- 0= Index pulse interrupt is disabled

# 10.7.1.10 Index Triggered Initialization of Position Counters UPOS and LPOS (XIP)—Bit 6

This read/write bit enables the position counter to be initialized by the INDEX pulse.

- 1 = INDEX pulse initializes the position counter
- 0 = No action

#### 10.7.1.11 Use Negative Edge of Index Pulse (XNE)—Bit 5

This read/write bit determines the edge of the index pulse used to initialize the position counter.

- 1 = Use negative transition edge of INDEX pulse
- 0 =Use positive transition edge of INDEX pulse

# 10.7.1.12 Watchdog Timeout Interrupt Request (DIRQ)—Bit 4

This bit is set when a watchdog time-out interrupt occurs. It will remain set until cleared by software. Write a one to this bit to clear.

- 1 = Watchdog timeout interrupt has occurred
- 0 = No interrupt has occurred

# 10.7.1.13 Watchdog Timeout Interrupt Enable (DIE)—Bit 3

This read/write bit enables watch time-out interrupts.

- 1 = Watchdog timer interrupt is enabled
- 0 =Watchdog timer interrupt is disabled



#### 10.7.1.14 Watchdog Enable (WDE)—Bit 2

This bit allows operation of the watchdog timer monitoring the PHASEA and PHASEB inputs for motor movement.

- 1 = Watchdog timer is enabled
- 0 = Watchdog timer is disabled

#### 10.7.1.15 Switch Matrix Mode (MODE[1:0])—Bits 1–0

These read/write bits selects the switch matrix mode connecting inputs to the timer module. The modes are illustrated in **Table 10-1**.

- 00 = Mode0: Input captures connected to the four input pins
- 01 = Mode1: Input captures connected to the filtered versions of the four input pins
- 10 = Mode2: PHASEA input connected to both channels zero and one of the timer to allow capture of both rising and falling edges; PHASEB input connected to both channels 2 and 3 of the timer
- 11 = Mode3: Reserved

#### 10.7.2 Filter Interval Register (FIR)

This register sets the sample rate of the digital glitch filter. A counter increases or decreases to the value in the FIR. When the count reaches the specified value, the counter is reset and the filter takes a new sample of the raw PHASEA, PHASEB, INDEX, and HOME input signals. If the filter interval value is zero, the digital filter for the PHASEA, PHASEB, INDEX, and HOME inputs is bypassed.

Bypassing the digital filter enables the position/position difference counters to operate with count rates up to the IPbus frequency (40MHz).



Figure 10-4. Filter Delay Register (FIR)

See Programmer Sheet Appendix C, on page C-81

The value of DELAY[7:0] plus one represents the filter interval period in increments of the IPbus clock period, 25ns for a 40MHz IPbus clock. Therefore, a value of one represents a filter interval of 50ns.

The filter interval register works as follows: drive the quad decoder inputs, PHASEA, PHASEB, INDEX, and HOME monitoring the output in the input monitor register (IMR). Determine how many IPbus clock cycles it takes before the output shows up, by using the

following equations, where f is the number loaded in the FIR and s is the number of samples needed. s = 4 for this example.

- (1) DELAY (IPbus clock cycles) =  $(f + 1) \times s + 1$  (to read the filtered output)
- (2) DELAY (IPbus clock cycles) =  $(f + 1) \times s + 2$  (to monitor the output in the IMR)

One more additional IPbus clock cycle is needed to read the filtered output and two more IPbus clock cycles to monitor the filtered output in the IMR. A one is added to *f* to account for the interval timer in the filter starting its counting from zero. The sample rate is set when it reaches the number *f*.

For example: 1), when f = 0, then the filter is bypassed and s is zero because there is no sampling. Therefore, DELAY = 1 or 2 clock cycles according to the equations above.

For example: 2), when f = 5, then DELAY =  $(5+1) \times 4 + (1 \text{ or } 2) = 25 \text{ or } 26 \text{ clock}$  cycles.

# 10.7.3 Watchdog Time-out Register (WTR)

This register stores the time-out count for the quad decoder module watchdog timer. This timer is separate from the watchdog timer in the clock module.



Figure 10-5. Watchdog Time-out Register (WTR)

See Programmer Sheet Appendix C, on page C-81

CNT[15:0] is a binary representation of the number of clock cycles plus one the watchdog timer will count before timing out and optionally generating an interrupt. This is a read/write register.

# 10.7.4 Position Difference Counter Register (POSD)

This register contains the position change in value occurring between each read of the position register. The value of the position difference counter register (POSD) can be used to calculate velocity. This is a read/write register.

The 16-bit position difference counter computes up or down on every count pulse. This counter acts as a differentiator whose count value is proportional to the change in position since the last time the position counter was read. When the position register is read, the

position difference counter's contents are copied into the position difference hold register (POSDH) and position difference counter is cleared.



Figure 10-6. Position Difference Counter Register (POSD)

See Programmer Sheet Appendix C, on page C-82

#### 10.7.5 Position Difference Hold Register (POSDH)

This register contains a snapshot of the change in position value occurring between each read of the position register by storing a copy of the position difference counter at the time the position register is read. When the position register is read, the position difference counter's contents are copied into the position difference hold register (POSDH) and position difference counter is cleared. The value of the position difference hold register (POSDH) can be used to calculate velocity. This is a read/write register.



Figure 10-7. Position Difference Hold Register (POSDH)

See Programmer Sheet Appendix C, on page C-82

# 10.7.6 Revolution Counter Register (REV)

This register contains the current value of the revolution counter. This is a read/write register.



Figure 10-8. Revolution Counter Register (REV)

See Programmer Sheet Appendix C, on page C-83

#### 10.7.7 Revolution Hold Register (REVH)

This register contains a snapshot of the value of the revolution counter. This is a read/write register.



Figure 10-9. Revolution Hold Register (REVH)

See Programmer Sheet Appendix C, on page C-84

# 10.7.8 Upper Position Counter Register (UPOS)

This register contains the upper and most significant half of the position counter. This is the binary count from the position counter. It is a read/write register.



Figure 10-10. Upper Position Counter Register (UPOS)

See Programmer Sheet Appendix C, on page C-84

# 10.7.9 Lower Position Counter Register (LPOS)

This register contains the lower and least significant half of the current value of the position counter. It is the binary count from the position counter. This is a read/write register.



Figure 10-11. Lower Position Counter Register (LPOS)

See Programmer Sheet Appendix C, on page C-84

#### 10.7.10 Upper Position Hold Register (UPOSH)

This register contains a snapshot of the upper and most significant half of the position counter. It is the binary count from the position counter. The register is read/write.



Figure 10-12. Upper Position Counter Register (UPOSH)

See Programmer Sheet Appendix C, on page C-84

# 10.7.11 Lower Position Hold Register (LPOSH)

This register contains a snapshot of the lower and least significant half of the current value of the position counter. It is the binary count from the position counter. This is a read/write register.



Figure 10-13. Lower Position Hold Register (LPOSH)

See Programmer Sheet Appendix C, on page C-85

# 10.7.12 Upper Initialization Register (UIR)

This register contains the value to be used to initialize the upper half of the position counter (UPOS). It is a read/write register.



Figure 10-14. Upper Initialization Register (UIR)

See Programmer Sheet Appendix C, on page C-86

# 10.7.13 Lower Initialization Register (LIR)

This register contains the value to be used to initialize the lower half of the position counter (LPOS). It is a read/write register.



Figure 10-15. Lower Initialization Register (LIR)

See Programmer Sheet Appendix C, on page C-86

#### 10.7.14 Input Monitor Register (IMR)

This register contains the values of the raw and filtered PHASEA, PHASEB, INDEX, and HOME input signals. It is a read-only register. The reset value depends on the values of the raw and filtered values of the PHASEA, PHASEB, INDEX and HOME. If these input pins are connected to a pull-up, bits 0–7 of the IMR will all be ones. If these input pins are connected to a pull-down device, bits 0–7 will all be zeros. If no pull-up or pull-down is connected to these input pins, the reset value of the eight lower bits of the IMR will all be unknown.



Figure 10-16. Input Monitor Register (IMR)

See Programmer Sheet Appendix C, on page C-87

#### 10.7.14.1 Reserved Bits—15–8

These bits are reserved. They are read only as zero.

#### 10.7.14.2 FPHA—Bit 7

This is the filtered version of PHASEA input.

#### 10.7.14.3 FPHB—Bit 6

This is the filtered version of PHASEB input.

#### 10.7.14.4 FIND—Bit 5

This is the filtered version of INDEX input.

#### 10.7.14.5 FHOM—Bit 4

This is the filtered version of HOME input.

#### 10.7.14.6 PHA—Bit 3

This is the raw PHASEA input.

#### 10.7.14.7 PHB—Bit 2

This is the raw PHASEB input.

#### 10.7.14.8 INDEX—Bit 1

This is the raw INDEX input.

#### 10.7.14.9 HOME—Bit 0

This is the raw HOME input.

#### 10.7.15 Test Register (TSTREG)

This register controls and sets the frequency of a quad signal generator. It provides a quad test signal to the inputs of the quad decoder module. The count value in the TSTREG register is counted down to zero when the test module is enabled,

TEN = 1, and the count is enabled, TCE = 1. Each count value of one represents a complete quad cycle interpreted as a count of four by the position counter, ENPOS = UPOS + LPOS, if it is so enabled. The period field determines in IPbus clock cycles the length of each quad cycle phase. This register is a factory test feature; however, it may be useful to customers' software development and testing. This is a read/write register.



Figure 10-17. Test Register (TSTREG)

#### 10.7.15.1 Test Mode Enable (TEN)—Bit 15

This bit connects the test module to inputs of the quad decoder module.

# 10.7.15.2 Test Counter Enable (TCE)—Bit 14

This bit connects the test counter to inputs of the quad decoder module.

# 10.7.15.3 Quad Decoder Negative Signal (QDN)—Bit 13

This bit generates a negative quad signal if set. Otherwise it is in a positive direction.

- 0 = Generates a negative quad decoder signal
- 1 = Leaves quad decoder signal in a positive direction

#### 10.7.15.3.1 Period—Bits 12-8

These bits hold the period of quad phase in IPbus clock cycles.

#### 10.7.15.4 Count—Bits 7-0

These bits hold the number of quad cycles to generate.

# Chapter 11 Pulse Width Modulator Module (PWM)

#### 11.1 Introduction

The pulse width modulator for motor control (PWM) can be configured for one, two, or three complementary pairs. For example:

- One complementary pair and four independent
- Two complementary pair and two independent
- Three complementary pair and zero independent
- Zero complementary pair and six independent

An application-specific feature of this part is the inclusion of PWM modules. These modules can each incorporate three complementary, individually programmable PWM signal outputs. To enhance motor control functionality, each module is also capable of supporting six independent PWM functions, for a total of 12-PWM outputs. Complementary operation permits programmable dead-time insertion, distortion correction through current sensing by software, and separate top and bottom output polarity control. The up-counter value is programmable to support a continuously variable PWM frequency. Both edge- and center-aligned synchronous pulse width-control, full zero percent to 100 percent modulation, are supported. The device is capable of controlling most motor types: AC induction motors (ACIM), both brushless (BLDC) and brush DC motors (BDC), switched (SRM) and variable reluctance motors (VRM), and stepper motors.

#### 11.2 Features

- Three complementary PWM signal pairs, or six independent PWM signals
- Features of complementary channel operation
  - Deadtime insertion
  - Separate top and bottom pulse width correction via current status inputs or software
  - Separate top and bottom polarity control
- Edge-aligned or center-aligned PWM signals
- 15-bits of resolution
- Half-cycle reload capability
- Integral reload rates from one to 16
- Individual software-controlled PWM output
- Programmable fault protection
- Polarity control

- 20-mA current sink capability on PWM pins
- Write-protectable registers



Figure 11-1. PWM Block Diagram

# 11.3 Pin Descriptions

The DSP56F801 and DSP56F803 have one pulse width modulator with pins named PWMA0–5, ISA0–2, and FAULTA0–2. The DSP56F805 and DSP56F807 have two pulse width modulators, PWMA and PWMB, with pins named PWMA0–5, ISA0–2, and FAULTA0–3 and PWMB0–5, ISA0–2 and FAULTB0–3.

#### 11.3.1 PWM0-PWM5 Pins

PWM0–PWM5 are the output pins of the six PWM channels.

#### 11.3.2 FAULT0-FAULT3 Pins

FAULT0–FAULT3 are input pins for disabling selected PWM outputs.

#### 11.3.3 IS0-IS2 Pins

IS0–IS2 are current status pins for top/bottom pulse width correction in complementary channel operation while deadtime is asserted.

# 11.4 Register Summary

Each DSP56F801/803/805/807 pulse width modulator have the following registers:

- PWM control register (PMCTL)
- PWM fault control register (PMFCTL)
- PWM fault status acknowledge (PMFSA)
- PWM output control register (PMOUT)
- PWM counter register (PMCNT)
- PWM counter modulo register (PWMCM)
- PWM value registers (PWMVAL0–5)
- PWM deadtime register (PMDEADTM)
- PWM disable mapping register one (PMDISMAP1)
- PWM disable mapping register two (PMDISMAP2)
- PWM config register (PMCFG)
- PWM channel control register (PMCCR)
- PWM port register (PMPORT)

# 11.5 Functional Description

#### 11.5.1 Block Diagram

A block diagram of the PWM is shown in **Figure 11-1.** 

**Note:** 

The pad numbering starts with zero instead of one. Therefore, the PWM channels will be PWM[0:5], the faults FAULT[0:3], and the current sense pins IS[0:2].

#### 11.5.2 Prescaler

To permit lower PWM frequencies, the prescaler produces the PWM clock frequency by dividing the IPbus clock frequency by one, two, four, and eight. The prescaler bits, PRSC0 and PRSC1, in the PWM control register (PWMCTL), select the prescaler divisor. This prescaler is buffered and will not be used by the PWM generator until the LDOK bit is set and a new PWM reload cycle begins.

Note:

All peripherals, except the COP/watchdog timer, run off of the IPbus clock frequency. It is the chip operating frequency divided by two. The maximum frequency of operation is 80MHz and correlates to a 40MHz IPbus clock frequency. The PWM prescaler can scale this IPbus clock frequency by one, two, four, or eight.

#### 11.5.3 PWM Generator

The PWM generator contains a 15-bit up/down PWM counter producing output signals with software-selectables:

- Alignment—The logic state of the EDGE bit in the configuration register determines whether the PWM output is edge-aligned or center-aligned
- Period—The value written to the PWM counter modulos, PWMCM, register is used to determine the PWM period. The period can also be varied by using the prescaler
  - With edge-aligned output, the modulus is the period of the PWM output in clock cycles
  - With center-aligned output, the modulus is one-half of the PWM output period in clock cycles
- Pulse width—The number written to the PWM value register determines the pulse width duty cycle of the PWM output in clock cycles
  - With edge-aligned output, the pulse width is the value written to the PWM value register



— With center-aligned output, the pulse width is twice the value written to the PWM value register

#### 11.5.3.1 Alignment

The edge-align bit, EDGE, in the PWM configure register (PMCFG) selects either center-aligned or edge-aligned PWM generator outputs.



Figure 11-2. Center-Aligned PWM Output



Figure 11-3. Edge-Aligned PWM Output

Note:

Because of the equals-comparator architecture of this PWM, the modulus equals zero case is considered illegal. Therefore, the modulus register is not reset, and a modulus value of zero will result in waveforms inconsistent with the other modulus waveforms. If a modulus of zero is loaded, the counter will continually count down from \$7FFF. This operation will not be tested or guaranteed. Consider it illegal. However, the dead-time constraints and fault conditions will still be guaranteed.

#### 11.5.3.2 Period

The PWM period is determined if the value is written to the PWMCM register. The PWM counter is an up/down counter in a center-aligned operation. PWM highest output resolution is two IPbus clock cycles or 50ns @ IPbus clock  $(f_{IPbus}) = 40MHz$ . PWM period = (PWM modulus) × (PWM clock period) × 2



Figure 11-4. Center-Aligned PWM Period

In an edge-aligned operation, the PWM counter is an up counter. PWM output resolution is one clock cycle or 25ns @ IPbus clock ( $f_{IPbus}$ ) = 40MHz.

PWM period = PWM modulus  $\times$  PWM clock period



Figure 11-5. Edge-Aligned PWM Period

# 11.5.3.3 Duty Cycle

The signed 16-bit number written to the PWM value registers is the pulse width in PWM clock periods of the PWM generator output.

Duty cycle = 
$$\frac{PWM \text{ value}}{Modulus} \times 100$$

**Note:** A PWM value less than or equal to zero deactivates the PWM output for the entire PWM period. A PWM value greater than or equal to the modulus activates the PWM output for the entire PWM period.

Table 11-1. PWM Value and Underflow Conditions

| PMVALx        | Condition | PWM Value Used     |  |  |
|---------------|-----------|--------------------|--|--|
| \$0000-\$7FFF | Normal    | Value in registers |  |  |
| \$8000-\$FFFF | Underflow | \$0000             |  |  |

Center-aligned operation is illustrated in Figure 11-6.

PWM pulse width = (PWM value)  $\times$  (PWM clock period)  $\times$  2



Figure 11-6. Center-Aligned PWM Pulse Width

Edge-aligned operation is illustrated in Figure 11-7.

PWM pulse width = (PWM value)  $\times$  (PWM clock period)  $\times$  2



Figure 11-7. Edge-Aligned PWM Pulse Width

# 11.5.4 Independent or Complementary Channel Operation

In the PWM configure register, writing a logic one to the INDEPxx bit configures a pair of the PWM outputs as two independent PWM channels. Each PWM output has its own PWM value register operating independently of the other channels in independent channel operation.

In the PWM configure register, writing a logic zero to the INDEPxx bit configures the PWM output as a pair of complementary channels. The PWM pins are paired as shown in **Figure 11-8** in complementary channel operation.



Figure 11-8. Complementary Channel Pairs

The complementary channel operation is for driving top and bottom transistors in a motor drive circuit, such as the one in **Figure 11-9**.



Figure 11-9. Typical 3 Phase AC Motor Drive

In complementary channel operation, there are three additional features:

- Deadtime insertion
- Separate top and bottom pulse width correction for distortions are caused by deadtime inserted and the motor drive characteristics
- Separate top and bottom output polarity control

#### 11.5.5 Deadtime Generators

While in the complementary mode, each PWM pair can be used to drive top/bottom transistors, as shown in **Figure 11-10.** Ideally, the PWM pairs are an inversion of each other. When the top PWM channel is active, the bottom PWM channel is inactive, and vice versa.

**Note:** To avoid short circuiting the DC bus and endangering the transistor, there must be no overlap of conducting intervals between top and bottom transistor. But the transistor's characteristics make its switching-off time longer than switching-on time. To avoid the conducting overlap of top and bottom transistors, deadtime needs to be inserted in the switching period.

Deadtime generators automatically insert software-selectable activation delays into each pair of PWM outputs. The deadtime register (PMDEADTM) specifies the number of PWM clock cycles to use for deadtime delay. Every time the deadtime generator inputs changes state, deadtime is inserted. Deadtime forces both PWM outputs in the pair to the inactive state.

A method of correcting this, adding to or subtracting from the PWM value used, is discussed next.



Figure 11-10. Deadtime Generators



Figure 11-11. Deadtime Insertion, Center Alignment



Figure 11-12. Deadtime at Duty Cycle Boundaries



Figure 11-13. Deadtime and Small Pulse Widths

**Note:** The waveform at the pad is delayed by two IPbus clock cycles for deadtime insertion.

#### 11.5.5.1 Top/Bottom Correction

In complementary mode, either the top or the bottom transistor controls the output voltage. However, deadtime has to be inserted to avoid overlap of conducting interval between the top and bottom transistor. Both transistors in complementary mode are off during deadtime, allowing the output voltage to be determined by the current status of load and introduce distortion in the output voltage. See **Figure 11-14.** On AC induction motors running open-loop, the distortion typically manifests itself as poor low-speed performance, such as torque ripple and rough operation.



Figure 11-14. Deadtime Distortion

During deadtime, load inductance distorts output voltage by keeping current flowing through the diodes. This deadtime current flow creates a load voltage that varies with current direction. With a positive current flow, the load voltage during deadtime is equal to the bottom supply, putting the top transistor in control. With a negative current flow, the load voltage during deadtime is equal to the top supply putting the bottom transistor in control.

Remembering that the original PWM pulse widths where shortened by deadtime insertion, the averaged sinusoidal output will be less than desired value. However, when deadtime is inserted, it creates a distortion in motor current waveform. This distortion is aggravated by dissimilar turn-on and turn-off delays of each of the transistors. By giving the PWM module information on which transistor is controlling at a given time this distortion can be corrected.

For a typical circuit in complementary channel operation, only one of the transistors will be effective in controlling the output voltage at any given time. This depends on the direction of the motor current for that pair. See **Figure 11-14.** To correct distortion one of two different factors must be added to the desired PWM value, depending on whether the top or bottom transistor is controlling the output voltage. Therefore, the software is responsible for calculating both compensated PWM values prior to placing them in an odd-numbered/even numbered PWM register pair. Either the odd or the even PMVAL register controls the pulse width at any given time. For a given PWM pair, whether the odd or even PMVAL register is active depends on either:

- The state of the current status pin, ISx, for that driver
- The state of the odd/even correction bit, IPOLx, for that driver

To correct deadtime distortion, software can decrease or increase the value in the appropriate PWMVAL register.

- In edge-aligned operation, decreasing or increasing the PWM value by a correction value equal to the deadtime typically compensates for deadtime distortion.
- In center-aligned operation, decreasing or increasing the PWM value by a correction value equal to one-half the deadtime typically compensates for deadtime distortion.

In the complementary channel operation, the ISENS0–one bit in PWM control register (PWMCTL) select one of three correction methods:

- Manual correction
- Automatic current status correction during deadtime
- Automatic current status correction when the PWM counter value equals the value in the PWM counter modulus registers

Table 11-2. Correction Method Selection

| ISENS[1:0] | Correction method                                                                                                                                            |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0X         | Manual correction or no correction                                                                                                                           |
| 10         | Current status sample correction on pins IS1, IS2, and IS3 during deadtime <sup>1</sup>                                                                      |
| 11         | Current status sample on pins IS1, IS2, and IS3 <sup>2</sup> At the half cycle in center-aligned operation At the end of the cycle in edge-aligned operation |

- 1. The polarity of the ISx pin is latched when both the top and bottom PWMs are off. At the 0% and 100% duty cycle boundaries, there is no deadtime, so no new current value is sensed.
- 2. Current is sensed even with 0% or 100% duty cycle.

Note:

Assume the user will provide current status sensing circuitry causing the voltage at the corresponding input pin to be low for positive current and high for negative current. In addition, it assumes the top PWMs are PWM 0, 2, and 4 while the bottom PWMS are PWM 1, 3, and 5.

#### 11.5.5.2 Manual Correction

The IPOL0–IPOL2 bits select either the odd or the even PWM value registers to use in the next PWM cycle.

| Table 11-3. | Top/Bottom | Manual | Correction |
|-------------|------------|--------|------------|
|-------------|------------|--------|------------|

| Bit   | Logic state | Output control                 |
|-------|-------------|--------------------------------|
| IPOL0 | 0           | PMVAL0 controls PWM0/PWM1 pair |
|       | 1           | PMVAL1 controls PWM0/PWM1 pair |
| IPOL1 | 0           | PMVAL2 controls PWM2/PWM3 pair |
|       | 1           | PMVAL3 controls PWM2/PWM3 pair |
| IPOL2 | 0           | PMVAL4 controls PWM4/PWM5 pair |
|       | 1           | PMVAL5 controls PWM4/PWM5 pair |

**Note:** 

IPOLx bits are buffered so only one PWM register is used per PWM cycle. If an IPOLx bit changes during a PWM period, the new value does not take effect until the next PWM period.

IPOLx bits take effect at the end of each PWM cycle regardless of the state of the load okay bit, LDOK.



Figure 11-15. Internal Correction Logic when ISENS[1:0] = 0X

To detect the current status, the voltage on each ISx pin is sampled twice in a PWM period, at the end of each deadtime. The value is stored in the DTx bits in the fault acknowledge register. The DTx bits are a timing marker especially indicating when to toggle between PWM value registers. Software can then set the IPOLx bit to toggle PWMVAL registers according to DTx values.



Figure 11-16. Current-status Sense Scheme for Deadtime Correction

Both D flip-flops latch high, DT0 = 0, DT1 = 0, during deadtime periods if current is large and flowing out of the complementary circuit. See **Figure 11-16.** Both D flip-flops latch the high, DT0 = 1, DT1 = 1, during deadtime periods if current is also large and flowing into the complementary circuit. However, under low-current, the output voltage of the complementary circuit during deadtime is somewhere between the high and low levels. The current cannot free-wheel throughout the opposition anti-body diode, regardless of polarity, giving additional distortion when the current crosses zero. Sampled results will be DT0 = 0 and DT1 = 1. Thus, the best time to change one PWM value register to another is just before the current zero crossing.



Figure 11-17. Output Voltage Waveforms

# 11.5.5.3 Current-Sensing Correction

A current sense pin, ISx, for a PWM pair selects either the odd or the even PWM value registers to use in the next PWM cycle. The selection is based on user-provided current sense circuitry driving the ISX pin high for negative current and low for positive current.

Pin Logic state **Output control** 0 PMVAL0 controls PWM0/PWM1 pair IS<sub>0</sub> 1 PMVAL1 controls PWM0/PWM1 pair 0 PMVAL2 controls PWM2/PWM3 pair IS1 1 PMVAL3 controls PWM2/PWM3 pair 0 PMVAL4 controls PWM4/PWM5 pair IS2 1 PMVAL5 controls PWM4/PWM5 pair

Table 11-4. Top/Bottom Current-Sense Correction

Previously shown, the current direction can be determined by the output voltage during deadtime. Thus, a simple external voltage sensor can be used when current status is

completed during deadtime, ISENS[1:0] = 10. Deadtime does not exists at the 100 percent and zero percent duty cycle boundaries. Therefore, the second automatic mode must be used for correction, ISENS[1:0] = 11, where current status is sampled at the half cycle in center-aligned operation and at the end of cycle in edge-aligned operation. Using this mode requires external circuitry. It actually senses current direction.



Figure 11-18. Internal Correction Logic when ISENS[1:0] = 10



Figure 11-19. Internal Correction Logic when ISENS[1:0] = 11

**Note:** Values latched on the ISx pins are buffered so only one PWM register is used per PWM cycle. If a current status changes during a PWM period, the new value does not take effect until the next PWM period.

When initially enabled by setting the PWMEN bit, no current status has previously been sampled. PWM value registers one, three, and five initially control the three PWM pairs when configured for current status correction.



Figure 11-20. Correction with Positive Current



Figure 11-21. Correction with Negative Current

#### 11.5.5.4 Output Polarity

Output polarity of the PWMs is determined by two options: TOPNEG and BOTNEG. The top polarity option, TOPNEG, controls the polarity of PWM1, PWM3 and PWM5. The bottom polarity option, BOTNEG, controls the polarity of PWM 2, PWM4 and PWM6. *Positive* polarity means when the PWM is active its output is high. Conversely, *negative* polarity means when the PWM is active its output is low.

The TOPNEG and BOTNEG are in the configure register. TOPNEG is the output of PWM1, PWM3 and PWM5. They are active low. Bits in the configure register control output polarity. If TOPNEG is set, PWM1, PWM3, and PWM5 outputs become *active-low*. When BOTNEG is set, PWM2, PWM4, and PWM6 outputs are *active-low*. When these bits are clear, their respective PWM pins are *active-high*. See **Figure 11-20** and **11-21**.



Figure 11-22. PWM Polarity

## 11.5.6 Software Output Control

Setting output control enable bit, OUTCTLx, enables software to drive the PWM outputs rather than the PWM generator. In an independent mode, with OUTCTLx = 1, the output bit OUTx, controls the PWMx channel. In a complementary channel operation the odd OUTCTL bit is used to enable software output control for the pair. *The even OUTCTL bit is not used*. The OUTCTLx and OUTx bits are in the PWM output control register.

**Note:** During software output control, TOPNEG and BOTNEG still control output polarity.

In independent PWM operation, setting or clearing the OUTx bit activates or deactivates the PWMx output.

In complementary channel operation, the odd-numbered OUTx bits replace the PWM generator outputs as inputs to the deadtime generators. Complementary channel pairs still cannot be active simultaneously, and the deadtime generators continue to insert deadtime whenever an odd OUTx bit toggles. Deadtime is not inserted when the even OUTx bit toggles. Odd OUTx bits control the top PWM signals while the even OUTx bits control the bottom PWM signals with respect to the odd OUTx bits. Setting the even OUTx bit makes its corresponding PWMx the complement of its odd pair, while clearing the even OUTx bit deactivates the even PWMx.



Setting the OUTCTLx bits do not disable the PWM generators and current status sensing circuitry. They continue to run, but no longer control the output pins. When the OUTCTLx bits are cleared, the outputs of the PWM generator become the inputs to the deadtime generators at the beginning of the next PWM cycle. Software can drive the PWM outputs even when PWM enable bit (PWMEN) is set to zero.

**Note:** Avoid an unexpected deadtime insertion by clearing the OUTx bits before setting and after clearing the OUTCTLx bits.



Figure 11-23. Setting OUT0 with OUTCTL Set in Complementary Mode



Figure 11-24. Clearing OUT0 with OUTCTL Set In Complementary Mode



Figure 11-25. Setting OUTCTL with OUT0 Set in Complementary Mode

## 11.5.7 PWM Generator Loading

#### 11.5.7.1 Load Enable

The load okay bit, LDOK, enables loading the PWM generator with:

- A prescaler divisor—from the PRSC1 and PRSC0 bits in PWM control register
- A PWM period—from the PWM counter modulus registers
- A PWM pulse width—from the PWM value registers

LDOK prevents reloading of these PWM parameters before software is finished calculating them. Setting LDOK allows the prescale bits, PWMCM and PMVALx registers to be loaded into a set of buffers. The loaded buffers use the PWM generator at the beginning of the next PWM reload cycle. Set LDOK by reading it when it is a logic zero and then writing a logic one to it. After loading, LDOK is automatically cleared.

#### 11.5.7.2 Load Frequency

The LDFQ3, LDFQ1, and LDFQ0 bits in the PWM control register (PWMCTL) select an integral loading frequency of one to 16-PWM reload opportunities. The LDFQ bits take effect at every PWM reload opportunity, regardless the state of the load okay bit, LDOK. The *half* bit in the PWMCTL register controls half-cycle reloads for center-aligned PWMs. If the *half* bit is set, a reload opportunity occurs at the beginning of every PWM cycle and half cycle when the count equals the modulus. If the half bit is not set, a reload opportunity occurs only at the beginning of every cycle. Reload opportunities can only occur at the beginning of a PWM cycle in edge-aligned mode.

**Note:** Loading a new modulus on a half cycle will force the count to the new modulus value minus one on the next clock cycle. Half cycle reloads are possible only in center-aligned mode. Enabling or disabling half-cycle reloads in edge-aligned mode will have no effect on the reload rate.



Figure 11-26. Full Cycle Reload Frequency Change



Figure 11-27. Half Cycle Reload Frequency Change

#### 11.5.7.3 Reload Flag

With a reload opportunity, regardless an actual reload occurs as determined by LDOK bit, the PWMF reload flag is set. If the PWM reload interrupt enable bit, PWMRIE is set, the PWMF flag generates CPU interrupt requests allowing software to calculate new PWM parameters in real time. When PWMRIE is not set, reloads still occur at the selected reload rate without generating CPU interrupt requests.



Figure 11-28. PWMF Reload Interrupt Request



Figure 11-29. Full-Cycle Center-Aligned PWM Value Loading



Figure 11-30. Full-Cycle Center-Aligned Modulus Loading



Figure 11-31. Half-Cycle Center-Aligned PWM Value Loading





Figure 11-33. Edge-Aligned PWM Value Loading



Figure 11-34. Edge-Aligned Modulus Loading

## 11.5.7.4 Synchronization Output

The PWM outputs a synchronization pulse connected as an input to the quad timer module C, input of TC2 for PWMA and TC3 for PWMB. A high-true pulse occurs for each reload of the PWM regardless of the state of the LDOK bit. When half-cycle reloads are enabled, HALF equals one in the PMCTL register, the pulse can occur on the half cycle.

#### 11.5.7.5 Initialization

Initialize all registers and set the LDOK bit before setting the PWMEN bit. With LDOK set, setting PWMEN for the first time after reset, immediately loads the PWM generator thereby setting the PWMF flag. PWMF generates a CPU interrupt request if the PWMRIE bit is set. In complementary channel operation with current-status correction selected, PWM value registers one, three, and five control the outputs for the first PWM cycle.

**Note:** Even if LDOK is not set, setting PWMEN also sets the PWMF flag. To prevent a CPU interrupt request, clear the PWMRIE bit before setting PWMEN.



Setting PWMEN for the first time after reset without first setting LDOK loads a prescaler divisor of one, a PWM value of \$0000, and an unknown modulus.

The PWM generator uses the last values loaded if PWMEN is cleared and then set while LDOK equals zero

.

Initializing the deadtime register, after setting PWMEN or OUTCTLx, can cause an improper deadtime insertion. However, the deadtime can never be shorter than the specified value.



Figure 11-35. PWMEN and PWM Pins in Independent Operation (OUTCTL0-5 = 0)



Figure 11-36. PWMEN and PWM Pins in Complementary Operation (OUTCTL0,2,4 = 0)

When the PWMEN bit is cleared:

- The PWMx pins will be tri-stated unless OUTCTLx = 1
- The PWM counter is cleared and does not count
- The PWM generator forces its outputs to zero
- The PWMF flag and pending CPU interrupt requests are not cleared
- All fault circuitry remains active
- Software output control remains active
- Deadtime insertion continues during software output control

#### 11.5.8 Fault Protection

Fault protection can disable any combination of PWM pins. Faults are generated by a logic one on any of the FAULT pins. Each FAULT pin can be mapped arbitrarily to any of the PWM pins.

When fault protection hardware disables PWM pins, the PWM generator continues to run, only the output pins are deactivated.

The fault decoder disables PWM pins selected by the fault logic and the disable mapping register. See **Figure 11-37.** Each bank of four bits in the disable mapping register control the mapping for a single PWM pin. Refer to **Table 11-5.** 

The fault protection is enabled even when the PWM is not enabled; therefore, a fault will be latched in and will be cleared in order to prevent an interrupt when the PWM is enabled.



Figure 11-37. Fault Decoder for PWM 1

PWM PinControlling Register BitsPWM0DISMAP3—DISMAP0PWM1DISMAP7—DISMAP4PWM2DISMAP10—DISMAP8PWM3DISMAP15—DISMAP12

PWM4 PWM5

Table 11-5. Fault Mapping

DISMAP19-DISMAP16

DISMAP23-DISMAP20

#### 11.5.8.1 Fault Pin Filter

Each fault pin has a filter to test for fault conditions. After every IPbus cycle setting the FAULTx pin at logic zero, the filter synchronously samples the pin once in each of the next two cycles. If both samples are logic ones, the corresponding FAULTx pin bit, FPINx, and FAULTx pin flag, FFLAGx, are set. The FPINx bit remains set until the pin returns to logic zero and the filter samples a logic zero synchronously once in the following IPbus cycle. Clear FFLAGx by writing a logic one to the corresponding fault acknowledge bit, FTACKx.

If the FIEx, FAULTx pin interrupt enable bit is set, the FFLAGx flag generates a CPU interrupt request. The interrupt request latch remains set until:

- Software clears the FFLAGx flag by writing a logic one to the FTACKx bit
- Software clears the FIEx bit by writing a logic zero to it
- A reset occurs

#### 11.5.8.2 Automatic Fault Clearing

Setting a fault mode bit, FMODEx, configures faults from the FAULTx pin for automatic clearing.

When FMODEx is set, disabled PWM pins are enabled when the FAULTx pin returns to logic zero and a new PWM half cycle begins. See **Figure 11-38.** Clearing the FFLAGx flag does not affect disabled PWM pins when FMODEx is set.



Figure 11-38. Automatic Fault Clearing

## 11.5.8.3 Manual Fault Clearing

Clearing a fault mode bit, FMODEx, configures faults from the FAULTx pin for manual clearing:

• PWM pins disabled by the FAULT0 pin or the FAULT2 pin are enabled by clearing the corresponding FFLAGx flag. The PWM pins are enabled when the

next PWM half cycle begins regardless of the logic level detected by the filter at the fault pin. See **Figure 11-39.** 

- PWM pins disabled by the FAULT1 pin or the FAULT3 pin are enabled when
  - Software clears the corresponding FFLAGx flag
  - The filter detects a logic zero on the fault pin at the start of the next PWM half cycle boundary. See **Figure 11-40.**



Figure 11-39. Manual Fault Clearing (Example 1)



Figure 11-40. Manual Fault Clearing (Example 2)

**Note:** PWM half-cycle boundaries occur at both the PWM cycle start and when the counter equals the modulus, so in edge-aligned operation full-cycles and half-cycles are equal.

Note: Fault protection also applies during software output control when the OUTCTLx bits are set. Fault clearing still occurs at half PWM cycle boundaries while the PWM generator is engaged, PWMEN equals one. But the OUTx bits can control the PWM pins while the PWM generator is off, PWMEN equals zero. Thus, fault clearing occurs at IPbus cycles while the PWM generator is off and at the start of PWM cycles when the generator is engaged.



# 11.6 Interrupts

Five PWM sources can generate CPU interrupt requests:

- Reload flag (PWMF)—PWMF is set at the beginning of every reload cycle. The reload interrupt enable bit, PWMRIE, enables PWMF to generate CPU interrupt requests. PWMF and PWMRIE are in PWM control register (PWCTL).
- Fault flags (FFLAG0–FFLAG3)—The FFLAGx bit is set when a logic one occurs on the FAULTx pin. The fault pin interrupt enable bits, FIE0–FIE3, enable the FFLAGx flags to generate CPU interrupt requests. FFLAG0–FFLAG3 are in the fault status register. FIE0–FIE3 are in the fault control register.

# 11.7 Register Descriptions

The address of a register is the sum of a base address and an address offset. The base address is defined at the DSP core level and the address offset is defined at the module level. See **Table 3-11** for PWMA\_Base and PWMB\_BASE definitions. PWMA uses PWMA\_BASE plus the given offset and PWMB uses PWMB\_BASE plus the given offset in the figures below.

## 11.7.1 PWM Control Register (PMCTL)



Figure 11-41. PWM Control Register (PMCTL)

See Programmer Sheet, Appendix C, on page C-88

# 11.7.1.1 Load Frequency Bits (LDFQ[3:0])—Bits 15–12

These buffered read/write bits select the PWM load frequency according to **Table 11-6.** Reset clears the LDFQ bits, selecting loading every PWM opportunity. A PWM opportunity is determined by the half bit.

**Note:** The LDFQx bits take effect when the current load cycle is complete, regardless of the state of the load okay bit, LDOK. Reading the LDFQx bits reads the buffered values and not necessarily the values currently in effect.

Table 11-6. PWM Reload Frequency

| LDFQ[3:0] | PWM reload frequency      | LDFQ[3:0] | PWM reload frequency       |
|-----------|---------------------------|-----------|----------------------------|
| 0000      | Every PWM opportunity     | 1000      | Every 9 PWM opportunities  |
| 0001      | Every 2 PWM opportunities | 1001      | Every 10 PWM opportunities |
| 0010      | Every 3 PWM opportunities | 1010      | Every 11 PWM opportunities |
| 0011      | Every 4 PWM opportunities | 1011      | Every 12 PWM opportunities |
| 0100      | Every 5 PWM opportunities | 1100      | Every 13 PWM opportunities |
| 0101      | Every 6 PWM opportunities | 1101      | Every 14 PWM opportunities |
| 0110      | Every 7 PWM opportunities | 1110      | Every 15 PWM opportunities |
| 0111      | Every 8 PWM opportunities | 1111      | Every 16 PWM opportunities |

#### 11.7.1.2 Half Cycle Reload (HALF)—Bit 11

This read/write bit enables half-cycle reloads in center-aligned PWM mode. This bit has no effect on edge-aligned PWMs.

- 1 = Half-cycle reloads enabled
- 0 = Half-cycle reloads disabled

## 11.7.1.3 Current Polarity Bit 0 (IPOL0)—Bit 10

This buffered read/write bit selects the PWM value register for the PWM0 and PWM1 pins in top/bottom software correction. Reset clears IPOL0.

- 1 = PWM value register one in next PWM cycle
- 0 = PWM value register zero in next PWM cycle

# 11.7.1.4 Current Polarity Bit 1 (IPOL1)—Bit 9

This buffered read/write bit selects the PWM value register for the PWM2 and PWM3 pins in top/bottom software correction. Reset clears IPOL1.

- 1 = PWM value register three in next PWM cycle
- 0 = PWM value register two in next PWM cycle

# 11.7.1.5 Current Polarity Bit 2 (IPOL2)—Bit 8

This buffered read/write bit selects the PWM value register for the PWM4 and PWM5 pins in top/bottom software correction. Reset clears IPOL2.



- 1 = PWM value register five in next PWM cycle
- 0 = PWM value register four in next PWM cycle

Note: The IPOLx bits take effect at the beginning of the next load cycle, regardless of the state of the load okay bit, LDOK. Select top/bottom software correction by writing 00 or 01 to the current select bits, ISENS[1:0], in the PWM control register. Reading the IPOLx bits reads the buffered values and not necessarily the values currently in effect.

#### 11.7.1.6 Prescaler Bits (PRSC[1:0])—Bits 7–6

These buffered read/write bits select the PWM clock frequency illustrated in **Table 11-7**.

| PRSC[1:0] | PWM clock frequency |
|-----------|---------------------|
| 00        | f <sub>IPbus</sub>  |
| 01        | fIPbus/2            |
| 10        | fIPbus/4            |
| 11        | fIPbus/8            |

Table 11-7. PWM Prescaler

**Note:** 

Reading the PRSCx bits reads the buffered values and not necessarily the values currently in effect. The PRSCx bits take effect at the beginning of the next PWM cycle and only when the load okay bit, LDOK, is set.

# 11.7.1.7 PWM Reload Interrupt Enable Bit (PWMRIE)—Bit 5

This read/write bit enables the PWMF flag to generate CPU interrupt requests. Reset clears PWMRIE.

- 1 = PWMF CPU interrupt requests enabled
- 0 = PWMF CPU interrupt requests disabled

# 11.7.1.8 PWM Reload Flag (PWMF)—Bit 4

This read/write flag is set at the beginning of every reload cycle regardless of the state of the LDOK bit. Clear PWMF by reading PWM control register with PWMF set and then writing a logic zero to the PWMF bit. If another reload occurs before the clearing sequence is complete, writing logic zero to PWMF has no effect. Reset clears PWMF.

- 1 = New reload cycle since last PWMF clearing
- 0 = No new reload cycle since last PWMF clearing

**Note:** Clearing PWMF satisfies pending PWMF CPU interrupt requests.

#### 11.7.1.9 Current Status Bits (ISENS[1:0])—Bits 3-2

These read/write bits select the top/bottom correction scheme, illustrated in **Table 11-2.** Reset clears the ISENSx bits, selecting software correction or no correction.

**Note:** The ISENSx bits are not buffered. Changing the current status sensing method can affect the present PWM cycle.

#### 11.7.1.10 Load Okay Bit (LDOK)—Bit 1

This read/write bit loads the prescaler bits of PMCTL and the entire PWMCM and PWMVAL registers into a set of buffers. The buffered prescaler divisor, PWM counter modulus value, and PWM pulse width take effect at the next PWM reload. Set LDOK by reading it when it is logic zero and then writing a logic one to it. LDOK is automatically cleared after the new values are loaded, or can be manually cleared before a reload by writing a logic zero to it. Reset clears LDOK.

- 1 = Load prescaler, modulus, and PWM values
- 0 = Do not load new modulus, prescaler, and PWM values

#### 11.7.1.11 PWM Enable Bit (PWMEN)—Bit 0

This read/write bit enables the PWM generator and the PWM pins. When PWMEN equals zero, the PWM pins are in their inactive states OUTCTLx equals one. (Refer to **Figure 11-51**, bits 10-4.) A reset clears PWMEN.

- 1 = PWM generator and PWM pins enabled
- 0 = PWM generator and PWM pins disabled unless OUTCTL = 1

## 11.7.2 PWM Fault Control Register (PMFCTL)



Figure 11-42. PWM Fault Control Register (PMFCTL)

See Programmer Sheet, Appendix C, on page C-89

#### 11.7.2.1 Reserved Bits—Bits 15–8

These bits *cannot* be modified. They are read as zero.

## 11.7.2.2 FAULTx Pin Interrupt Enable Bit (FIEx)—Bits 7, 5, 3, 1

This read/write bit enables CPU interrupt requests generated by the FAULTx pin. A reset clears FIEx.

- 1 = FAULTx CPU interrupt requests enabled
- 0 = FAULTx CPU interrupt requests disabled

**Note:** The fault protection circuit is independent of the FIEx bits and is always active. If a fault is detected, the PWM pins are disabled according to the PWM disable mapping register.

**Note:** DSP56F803 must always have, bit seven FIE3, disabled. This bit must be a zero.

#### 11.7.2.3 FAULTx Pin Clearing Mode Bit (FMODEx)—Bits 6, 4, 2, 0

This read/write bit selects automatic or manual clearing of FAULTx pin faults. A reset clears FMODEx.

- 1 = Automatic fault clearing of FAULTx pin faults
- 0 = Manual fault clearing of FAULTx pin faults

# 11.7.3 PWM Fault Status & Acknowledge Register (PMFSA)



Figure 11-43. PWM Fault Status & Acknowledge Register (PMFSA)

See Programmer Sheet, Appendix C, on page C-90

# 11.7.3.1 FAULTx Pin Bit (FPINx)—Bits 15, 13, 11, 9

This read-only bit reflects the current state of the filtered FAULTx pin. A reset has no effect on FPINx.

- 1 = Logic 1 on the FAULTx pin
- 0 = Logic 0 on the FAULTx pin

## 11.7.3.2 FAULTx Pin Flag (FFLAGx)—Bits 14, 12, 10, 8

This read-only flag is set within two CPU cycles after a rising edge on the FAULTx pin. Clear FFLAGx by writing a logic one to the FTACKx bit in the fault acknowledge register. A reset clears FFLAGx.

- 1 = Fault on the FAULTx pin
- 0 = No fault on the FAULTx pin

#### 11.7.3.3 Reserved Bit—Bit 7

This bit *cannot* be modified. It is read as zero.

#### 11.7.3.4 FAULTx Pin Acknowledge Bit (FTACKx)—Bits 6, 4, 2, 0

Writing a logic one to FTACKx clears FFLAGx. Writing a logic zero has no effect. FTACKx always reads as logic zero. Reset clears FTACKx. The fault protection is enabled even when the PWM is not enabled; therefore, a fault will be latched in, requiring to be cleared in order to prevent an interrupt when the PWM is enabled.

#### 11.7.3.5 Dead Time x (DTx)—Bits 5-0

These are read-only bits. The DTx bits are grouped in pairs, DT0 and DT1, DT2 and DT3, DT4 and DT5. Each pair reflects the corresponding ISx pin value as sampled at the end of deadtime. Sampling is due to the assertion of PWMx. A reset clears DTx.

## 11.7.4 PWM Output Control Register (PMOUT)



Figure 11-44. PWM Output Control Register (PMOUT)

See Programmer Sheet, Appendix C, on page C-91

## 11.7.4.1 Output Pad Enable (PAD\_EN)—Bit 15

The PWMx output pads can be enabled or disabled by setting the PAD\_EN bit. The power-up default has the pads disabled. This bit does not affect the functionality of the PWM, so the PWM module can be energized with the output pads disabled. This enable is to power-up with a safe default value for the PWM drivers.

- 1 = Output pad enabled (not tri-stated)
- 0 = Output pad disabled (tri-stated)

#### 11.7.4.2 Reserved Bits—Bits 14 and 7-6

• These bits *cannot* be modified. They are read as zero.

#### 11.7.4.3 Output Control Enables (OUTCTL5-0)—Bits 13-8

These read/write bits enable software control of their corresponding PWM pin. When OUTCTLx is set, the OUTx bit activates and deactivates the PWMx output. A reset clears the OUTCTL bits.

- 1 = Software control enabled
- 0 = Software control disabled

#### 11.7.4.4 Output Control Bits (OUT5-0)—Bits 5-0

When the corresponding OUTCTL bit is set, these read/write bits control the PWM pins, illustrated in **Table 11-8.** 

**OUT**x **Complementary channel operation** Independent channel operation bit 1—PWM0 is active 1—PWM0 is active OUT0 0-PWM0 is inactive 0—PWM0 is inactive 1—PWM1 is complement of PWM 0 1—PWM1 is active OUT1 0-PWM1 is inactive 0-PWM1 is inactive 1-PWM2 is active 1—PWM2 is active OUT2 0-PWM2 is inactive 0-PWM2 is inactive 1—PWM3 is complement of PWM 2 1—PWM3 is active OUT3 0-PWM3 is inactive 0-PWM3 is inactive 1—PWM4 is active 1—PWM4 is active OUT4 0-PWM4 is inactive 0-PWM4 is inactive 1—PWM5is complement of PWM 4 1-PWM5 is active OUT5 0-PWM5 is inactive 0-PWM5 is inactive

**Table 11-8. Software Output Control** 

# 11.7.5 PWM Counter Register (PMCNT)

This read-only register displays the state of the 15-bit PWM counter. Reserved bit 15, cannot be modified. It is read as zero.



Figure 11-45. PWM Counter Register (PMCNT)

See Programmer Sheet, Appendix C, on page C-92

## 11.7.6 PWM Counter Modulo Register (PWMCM)

The 15-bit unsigned value written to this buffered, read/write register is the PWM period in PWM clock periods. Reserved bit 15 cannot be modified. It is read as zero. Do not write a modulus value of zero.

**Note:** 

The PWM counter modulo register is buffered. The value written does not take effect until the LDOK bit is set and the next PWM load cycle begins. Reading PWMCM reads the value in a buffer. It is not necessarily the value the PWM generator is currently using.



Figure 11-46. PWM Counter Modulo Register (PWMCM)

See Programmer Sheet, Appendix C, on page C-92

## 11.7.7 PWM Value Registers (PWMVAL0-5)

The 16-bit signed value in these buffered, read/write registers is the PWM pulse width in PWM clock period.



Figure 11-47. PWM Value Register (PMWVALO-5)

See Programmer Sheet, Appendix C, on page C-93  $\,$ 

Note:

The PWM value registers are buffered. The value written does not take effect until the LDOK bit is set and the next PWM load cycle begins. Reading PWMVALx reads the value in a buffer and not necessarily the value the PWM generator is currently using.

A PWM value less than or equal to zero deactivates the PWM output for the entire PWM period. A PWM value greater than, or equal to the modulus, activates the PWM output for the entire PWM period. Please see **Table 11-1**.



**Note:** The terms activate and deactivate refer to the high and low logic states of the PWM outputs.

## 11.7.8 PWM Deadtime Register (PMDEADTM)

The 8-bit value written to this write-protectable register is the number of PWM clock cycles in complementary channel operation. A reset sets the PWM deadtime register, selecting a deadtime of 256-PWM clock cycles minus one IPbus clock cycle. This register is write protected after the WP bit in the PWM configuration register is set. Please refer to **Section 11.7.9.** Reserved bits 15–8 cannot be modified. They are read as zero.

**Note:** 

Deadtime is affected by changes to the prescaler value. The deadtime duration is determined as follows:  $DT = P \times PWMDT - 1$ , where DT is deadtime, P is the prescaler value, PWMDT is the programmed value of dead time. For example: if the prescaler is programmed for a divide-by-two and the PWMDT is set to five, then P = 2 and the deadtime value is equal to  $DT = 2 \times 5 - 1 = 9$  IPbus clock cycles, equating to 18-Z clock cycles. Z clock is the processor clock. A special case exists when the P = 1, DT = PWMDT



Figure 11-48. PWM Deadtime Register (PMDEADTM)

See Programmer Sheet, Appendix C, on page C-94

## 11.7.9 PWM Disable Mapping Registers (PMDISMAP1-2)

These write-protected registers determine disabled PWM pins by the fault protection inputs, illustrated in **Table 11-5**. Reset sets all of the bits used in the PWM disable mapping registers. These registers are write protected after the WP bit in the PWM configure register is set. Reserved bits 15-8 in the PWM disable mapping register two cannot be modified. The bits are read as zero.



Figure 11-49. PWM Disable Mapping Register (PMDISMAP1)

See Programmer Sheet, Appendix C, on page C-95



Figure 11-50. PWM Disable Mapping Register 2 (PMDISMAP2)

See Programmer Sheet, Appendix C, on page C-95

#### 11.7.10 PWM Configure Register (PMCFG)

This write-protected register contains the configuration bits determining PWM modes of operation detailed below. This register cannot be modified after the WP bit is set.



Figure 11-51. PWM Configure Register (PMCFG)

See Programmer Sheet, Appendix C, on page C-96

#### 11.7.10.1 Reserved Bits—15–13, 11, and 7

These bits *cannot* be modified. They are read as zero.

## 11.7.10.2 Edge-Aligned or Center-Aligned PWMs (EDG)—Bit 12

This write-protected bit determines whether all PWM channels will use edge-aligned or center-aligned waveforms.

- 1 = Edge-aligned PWMs
- 0 = Center-aligned PWMs

# 11.7.10.3 Top-side PWM Polarity Bit (TOPNEG)—Bits 10–8

This write-protected bit determines the polarity for the top-side PWMs.

- 1 = Negative top-side polarity
- 0 = Positive top-side polarity

**Note:** Each pair of PWM channels can be configured: channel zero to one, channel two to three, and channel four to five.

## 11.7.10.4 Bottom-side PWM Polarity Bit (BOTNEG)—Bits 6-4

This write-protected bit determines the polarity for the bottom-side PWMs.

- 1 = Negative bottom-side polarity
- 0 = Positive bottom-side polarity

**Note:** Each pair of PWM channels can be configured: channel zero to one, channel two to three, and channel four to five.

#### 11.7.10.5 Independent or Complimentary Pair Operation (INDEP)—Bits 3-1

This write-protected bit determines if the motor control PWM channels will be independent PWMs or complementary PWM pairs.

- 1 = Independent PWMs
- 0 = Complementary PWM pair

**Note:** Each pair of PWM channels can be configured: channel zero to one, channel two to three, and channel four to five.

#### 11.7.10.6 Write Protect Bit (WP)—Bit 0

This write-protectable bit enables write protection to be used for all write-protectable registers. While clear, *WP allows write-protected registers to be written*. When set, WP prevents any further writes to write-protected registers. Once set, WP can be cleared only by a reset. Write-protected registers include PMDISMAP1–2, PMDEADTM, PMCFG, and PMCCR.

- 1 = Write-protectable registers are write-protected
- 0 = Write-protectable registers may receive writing

**Note:** The write to PMCFG setting the WP bit is the last write accepted to the register.

## 11.7.11 PWM Channel Control Register (PMCCR)



Figure 11-52. PWM Channel Control Register (PMCCR)

See Programmer Sheet, Appendix C, on page C-97

This write-protected register contains the configuration bits determine the PWM modes of operation as detailed below. The ENHA bit cannot be modified after the WP bit is set.

## 11.7.11.1 Enable Hardware Acceleration (ENHA) Bit—Bit15

This bit enables writing to the VLMODE[1:0], SWP56, SWP34, and SWP12 bits. The bit is write protected by the PCMFG register WP bit.

- 1 = Enable writing to VLMODE[1:0], SWP45, SWP34, and SWP12 bits
- 0 = Disable writing to VLMODE[1:0], SWP45, SWP34, and SWP12 bits

#### 11.7.11.2 Reserved Bits—Bits 14, 7-6, and 3

These reserved bits cannot be modified. They are read as zero.

#### 11.7.11.3 Mask (MSK5-0)—Bits 13-8

These six bits determine the mask for each of the PWM logical channels.

- 0 = Unmasked
- 1 = Masked, channel set to a value of zero percent duty cycle

#### 11.7.11.4 Value Register Load Mode (VLMODE[1:0])—Bits 5-4

These two bits determine the way the value registers are being loaded.

- 00 = Each value register is accessed independently
- 01 = Writing to value register one to also writes to value registers one to six
- 10 = Writing to value register one to also writes to value registers one to four
- 11 = Reserved

#### 11.7.11.5 Swap 5–6—Bit 2

- 0 = No swap
- 1 = Channel four and channel five are swapped

## 11.7.11.6 Swap 3-2-Bit 1

- 0 = No swap
- 1 = Channel two and channel three are swapped

# 11.7.11.7 Swap 1-0 (SWP0)-Bit 0

- 0 = No swap
- 1 = Channel zero and channel one are swapped



Figure 11-53. Channel Swapping

## 11.7.12 PWM Port Register (PMPORT)



Figure 11-54. PWM Port Register (PMPORT)

See Programmer Sheet, Appendix C, on page C-98

This register contains values of the three current status inputs, bits six, five, and four, as well as the four fault inputs, bits three, two, one, and zero. This is an input-only register, therefore, any modification to the register will not affect it. This register may be read while the PWM is active. Reserved bits 15–seven cannot be modified. They are read as zero.

# Chapter 12 Serial Communications Interface (SCI)

## 12.1 Introduction

This chapter describes the serial communications interface module, allowing asynchronous serial communications with peripheral devices and other MCUs. The DSP56F801/803 have a single interface (SCI0) while DSP56F805/807 have two interfaces (SCI0 and SCI1). This chapter describes the serial communications interface module.

#### 12.2 Features

- Full duplex or single wire operation
- Standard mark/space non-return-to-zero (NRZ) format
- 13-bit baud rate selection
- Programmable 8-bit or 9-bit data format
- Separately enabled transmitter and receiver
- Separate receiver and transmitter CPU interrupt requests
- Programmable polarity for transmitter and receiver
- Two receiver wake-up methods:
  - idle line
  - address mark
- Interrupt-driven operation with eight flags:
  - Transmitter empty
  - Transmitter idle
  - Receiver full
  - Receiver idle
  - Receiver overrun
  - Noise error
  - Framing error
  - Parity error
- Receiver framing error detection
- Hardware parity checking
- 1/16 bit-time noise detection

# 12.3 Block Diagram



Figure 12-1. SCI Block Diagram

# 12.4 External Pin Descriptions

The DSP56F801 and DSP56F803 have one SCI named SCI0. Pins are labeled TXD0 and RXD0. The DSP56F805 and DSP56F807 have SCI0 and SCI1pins labeled TXD0, TXD1, RXD0 and RXD1.

#### 12.4.1 TXD Pin

TXD is the SCI transmitter pin. TXD is available for multi-purpose I/O when it is not configured for transmitter operation, when TE equals zero in the SCI control register (SCICR).

#### 12.4.2 RXD Pin

RXD is the SCI receiver pin. RXD is available for multiple purpose I/O when it is not configured for receiver operation, when RE equals zero in the SCI control register (SCICR).



# 12.5 Register Summary

A prefix is added to each register reflecting SCI module is being accessed: SCI0 or SCI1. For example, the SCIBR for the SCI0 module will be called SCI0\_SCIBR.

Each DSP56F801/803/805/807 serial communications interface has the following registers:

- SCI baud rate register (SCIBR)
- SCI Control register (SCICR)
- SCI status register (SCISR)
- SCI data register (SCIDR)

For more information concerning SCI0 registers address map please refer to **Table 3-26.** For SCI1 registers address map, please refer to **Table 3-27.** 

## 12.6 Definition of Terms

A character consists of eight or nine bits of data. A frame consists of a start bit, followed by a character, followed by a stop bit. The character in a frame may have a parity bit inserted into it. A message consists of multiple frames. Messages are separated by preambles, each consisting of 10 or 11 bits of idle line, logic one. Care should be taken within a message, assuring the idle time between frames is kept to a minimum so the receiver doesn't see a false preamble. Queuing up the next character while the current frame is being transmitted assures minimal idle time between frames.

# 12.7 Functional Description

**Figure 12-1** illustrates the structure of the SCI module. The SCI allows full duplex, asynchronous, NRZ serial communication between the MCU and remote devices, including other MCUs. The SCI transmitter and receiver operate independently, although they use the same baud rate generator. The CPU monitors the status of the SCI, writes the data to be transmitted, and processes received data.

When initializing the SCI, be sure to set the proper peripheral enable bits in the MPIO, as well as any pull-up enables.

#### 12.7.1 Data Frame Format

The SCI uses the standard NRZ mark/space data frame format illustrated in Figure 12-2.



Figure 12-2. SCI Data Frame Formats

Each data character is contained in a frame with a start bit, eight or nine data bits, and a stop bit. Clearing the M bit in the SCI control register (SCICR) configures the SCI for 8-bit data characters. A frame with eight data bits has a total of 10 bits.

Table 12-1. Example 8-bit Data Frame Formats

| Start<br>Bit | Data<br>Bits | Address<br>Bit | Parity<br>Bit | Stop<br>Bit |
|--------------|--------------|----------------|---------------|-------------|
| 1            | 8            | 0              | 0             | 1           |
| 1            | 7            | 0              | 1             | 1           |
| 1            | 7            | 1 <sup>1</sup> | 0             | 1           |

1. The address bit identifies the frame as an address character. (See Section 12.7.4.6)

Setting the M bit configures the SCI for 9-bit data characters. A frame with nine data bits has a total of 11 bits.

Table 12-2. Example 9-bit Data Frame Format

| Start<br>Bit | Data<br>Bits | Address<br>Bit | Parity<br>Bit | Stop<br>Bit |
|--------------|--------------|----------------|---------------|-------------|
| 1            | 9            | 0              | 0             | 1           |
| 1            | 8            | 0              | 0             | 2           |
| 1            | 8            | 0              | 1             | 1           |
| 1            | 8            | 1 <sup>1</sup> | 0             | 1           |

1. The address bit identifies the frame as an address character. (See Section 12.7.4.6)



#### 12.7.2 Baud Rate Generation

A 13-bit modulus counter in the baud rate generator derives the baud rate for both the receiver and the transmitter. The value of zero to 8191 written to the SBR bits determines the module clock divisor. The SBR bits are in the SCI baud rate register (SCIBR). The baud rate clock is synchronized with the bus clock and drives the receiver. The baud rate clock divided by 16 drives the transmitter. The receiver has an acquisition rate of 16 samples per bit time.

Baud generation is subject to two sources of error:

- Integer division of the module clock may not give the exact target frequency
- Synchronization with the bus clock can cause phase shift

**Table 12-3** illustrates examples of achieving target baud rates with a module clock frequency of 40MHz.

Table 12-3. Example Baud Rates (Module Clock = 40MHz)

| SBR<br>Bits | Receiver Clock<br>(Hz) | Transmitter Clock<br>(Hz) | Target Baud<br>Rate | Error<br>(%) |
|-------------|------------------------|---------------------------|---------------------|--------------|
| 65          | 615384.6               | 38461.5                   | 38,400              | 0.16         |
| 130         | 307692.3               | 19230.8                   | 19,200              | 0.16         |
| 260         | 153846.1               | 9615.4                    | 9600                | 0.16         |
| 521         | 76775.4                | 4798.5                    | 4800                | 0.03         |
| 1042        | 38387.7                | 2399.2                    | 2400                | 0.03         |
| 2083        | 19203.1                | 1200.2                    | 1200                | 0.02         |
| 4167        | 9599.2                 | 600.0                     | 600                 | 0.01         |

**Note:** Maximum baud rate is module clock rate divided by 16. System overhead may preclude processing the data at this speed.

## 12.7.3 Block Diagram



Figure 12-3. SCI Transmitter Block Diagram

# 12.7.3.1 Character Length

The SCI transmitter can accommodate either 8-bit or 9-bit data characters. The state of the M bit in the SCI control register (SCICR) determines the length of data characters.

#### 12.7.3.2 Character Transmission

During an SCI transmission, the transmit shift register shifts a frame out to the TXD pin. The SCI data register (SCIDR) is the write-only buffer between the internal data bus and the transmit shift register.

To initiate an SCI transmission:

1. Enable the transmitter by writing a logic one to the transmitter enable bit, TE, in the SCI control register (SCICR)



- 2. Clear the transmit data register empty flag, TDRE, by first reading the SCI status register (SCISR) and then writing to the SCI data register (SCIDR)
- 3. Repeat step two for each subsequent transmission

Writing the TE bit from zero to a one automatically loads the transmit shift register with a preamble of 10 logic ones (if M=0) or 11 logic ones (if M=1). After the preamble shifts out, control logic automatically transfers the data from the SCI data register into the transmit shift register. A logic zero start bit automatically goes into the LSB position of the transmit shift register. A logic one stop bit goes into the MSB position of the frame.

Hardware supports odd or even parity. When parity is enabled, the MSB of the data character is replaced by the parity bit.

The transmit data register empty flag, TDRE, in the SCI status register (SCISR) becomes set when the SCI data register transfers a character to the transmit shift register. The TDRE flag indicates the SCIDR can accept new data from the internal data bus. If the transmitter empty interrupt enable bit, TEIE, in the SCICR is also set, the TDRE flag generates a transmitter interrupt request.

When the transmit shift register is not transmitting a frame and TE equals one, the TXD pin goes to the idle condition, logic one. If at any time software clears the TE bit in the SCICR, the transmitter relinquishes control of the port I/O pin upon completion of the current transmission, causing the TXD pin to go to a high impedance state.

If software clears TE while a transmission is in progress (TIDLE = 0), the frame in the transmit shift register continues to shift out. Then transmission stops even if there is data pending in the SCI data register. To avoid accidentally cutting off the last frame in a message, always wait for TDRE to go high after the last frame before clearing TE.

To separate messages having preambles with minimum idle line time, use this sequence between messages:

- 1. Write the last character of the first message to SCIDR
- 2. Wait for the TDRE flag to go high, indicating the transfer of the last frame to the transmit shift register
- 3. Queue a preamble by clearing and then setting the TE bit
- 4. Write the first character of the second message to SCIDR

#### 12.7.3.3 Break Characters

Writing a logic one to the send break bit, SBK, in the SCICR loads the transmit shift register with a break character. A break character contains all logic zeros and has no start, stop, or parity bit. Break character length depends on the M bit in the SCICR. As long as SBK is at logic one, transmitter logic continuously loads break characters into the transmit shift register. After software clears the SBK bit, the shift register finishes transmitting the last break character and then transmits at least one logic one. The automatic logic one at the end of the last break character guarantees the recognition of the start bit of the next frame.

The SCI recognizes a break character when a start bit is followed by eight or nine logic one data bits and a logic one where the stop bit should be. Receiving a break character has these effects on SCI registers:

- Sets the framing error flag, FE
- Sets the receive data register full flag, RDRF
- Clears the SCI data register (SCIDR)
- May set the overrun flag, OR, noise flag, NF, parity error flag, PE, or the receiver active flag, RAF. Please see Section 12.8.3

#### 12.7.3.4 **Preambles**

A preamble contains all logic ones and has no start, stop, or parity bit. Preamble length depends on the M bit in the SCICR. The preamble is a synchronizing mechanism beginning the first transmission initiated after writing the TE bit from zero to one.

If the TE bit is cleared during a transmission, the TXD pin becomes idle after completion of the transmission in progress. Clearing and then setting the TE bit during a transmission queues a preamble to be sent after the frame currently being transmitted.

**Note:** Toggle the TE bit for a queued preamble when the TDRE flag becomes set and immediately before writing the next character to the SCIDR.

When queueing a preamble, return the TE bit to logic 1 before the stop bit of the current frame shifts out to the TXD pin. Setting TE after the stop bit appears on TXD causes data previously written to the SCIDR to be lost.



#### 12.7.4 Receiver



Figure 12-4. SCI Receiver Block Diagram

# 12.7.4.1 Character Length

The SCI receiver can accommodate either 8-bit or 9-bit data characters. The state of the M bit in the SCICR determines the length of data characters.

# 12.7.4.2 Character Reception

During an SCI reception, the receive shift register shifts a frame in from the RXD pin. The SCIDR is the read-only buffer between the internal data bus and the receive shift register.

After a complete frame shifts into the receive shift register, the data portion of the frame transfers to the SCIDR. The receive data register full flag, RDRF, in the SCI status register (SCISR) becomes set, indicating the received character can be read. If the receive interrupt enable bit, RIE, in the SCICR is also set, the RDRF flag generates an RDRF interrupt request.

## 12.7.4.3 Data Sampling

The receiver samples the RXD pin at the RT clock rate. The RT clock is an internal signal with a frequency 16 times the baud rate. To adjust for baud rate mismatch, the RT clock is re synchronized:

After every start bit

- The receiver detects a data bit change from logic one to logic zero
- After
  - the majority of data bit samples at RT8, RT9,RT10 returns a valid logic one
  - the majority of the next RT8, RT9,RT10 samples returns a valid logic zero

#### See Figure 12-5.

To locate the start bit, data recovery logic does an asynchronous search for a logic zero preceded by three logic ones. When the falling edge of a possible start bit occurs, the RT clock begins to count to 16.



Figure 12-5. Receiver Data Sampling

To verify the start bit and detect noise, data recovery logic takes samples at RT3, RT5, and RT7. **Table 12-4** summarizes the results of the start bit verification samples.



Table 12-4. Start Bit Verification

| RT3, RT5, and RT7 Samples | Start Bit Verification | Noise Flag |
|---------------------------|------------------------|------------|
| 000                       | Yes                    | 0          |
| 001                       | Yes                    | 1          |
| 010                       | Yes                    | 1          |
| 011                       | No                     | 0          |
| 100                       | Yes                    | 1          |
| 101                       | No                     | 0          |
| 110                       | No                     | 0          |
| 111                       | No                     | 0          |

If start bit verification is not successful, the RT clock is reset and a new search for a start bit begins.

To determine the value of a data bit and detect noise, recovery logic takes samples of RT8, RT9 and RT10. **Table 12-5** summarizes the results of the data bit samples.

Table 12-5. Data Bit Recovery

| RT8, RT9, and RT10 Samples | Data Bit Determination | Noise Flag |
|----------------------------|------------------------|------------|
| 000                        | 0                      | 0          |
| 001                        | 0                      | 1          |
| 010                        | 0                      | 1          |
| 011                        | 1                      | 1          |
| 100                        | 0                      | 1          |
| 101                        | 1                      | 1          |
| 110                        | 1                      | 1          |
| 111                        | 1                      | 0          |

Note:

The RT8, RT9, and RT10 samples do not affect start bit verification. If any or all of the RT8, RT9, and RT10 start bit samples are logic ones following a successful start bit verification, the noise flag (NF) is set and the receiver assumes the bit is a start bit, logic zero.

To verify a stop bit and detect noise, recovery logic takes samples at RT8, RT9, and RT10. **Table 12-6** summarizes the results of the stop bit samples.

Table 12-6. Stop Bit Recovery

| RT8, RT9, and RT10 Samples | Framing Error Flag | Noise Flag |
|----------------------------|--------------------|------------|
| 000                        | 1                  | 0          |
| 001                        | 1                  | 1          |
| 010                        | 1                  | 1          |
| 011                        | 0                  | 1          |
| 100                        | 1                  | 1          |
| 101                        | 0                  | 1          |
| 110                        | 0                  | 1          |
| 111                        | 0                  | 0          |

**Figure 12-7** illustrates verification samples RT3 and RT5, determining the first low sample detected was noise and not the beginning of a start bit. The RT clock is reset and the start bit search begins again. The NF is not set because the noise occurred before the start bit was found.



Figure 12-6. Start Bit Search Example 1

Noise is perceived as the beginning of a start bit although the verification sample at RT3 is high as illustrated in **Figure 12-7.** The RT3 sample sets the noise flag. Although the perceived bit time is misaligned, the data samples RT8, RT9, and RT10 are within the bit time and data recovery is successful.



Figure 12-7. Start Bit Search Example 2

A large burst of noise is perceived as the beginning of a start bit, although the test sample at RT5 is high, illustrated in **Figure 12-8.** The RT5 sample sets the noise flag. Although this is a worst-case misalignment of perceived bit time, the data samples RT8, RT9, and RT10 are within the bit time and data recovery is successful.



Figure 12-8. Start Bit Search Example 3

**Figure 12-9** illustrates the effect of noise early in the start bit time. Although this noise does not affect proper synchronization with the start bit time, it does set the noise flag.



Figure 12-9. Start Bit Search Example 4

**Figure 12-10** demonstrates a burst of noise near the beginning of the start bit resetting the RT clock. The sample after the reset is low but is not preceded by three high samples that would qualify as a falling edge. Depending on the timing of the start bit search and on the data, the frame may be missed entirely or it may set the framing error flag.



Figure 12-10. Start Bit Search Example 5

**Figure 12-11** demonstrates how a noise burst makes the majority of the data samples RT8, RT9, and RT10 high. This sets the noise flag but does not reset the RT clock. In start bits only, the RT8, RT9, and RT10 data samples are ignored.



Figure 12-11. Start Bit Search Example 6

## 12.7.4.4 Framing Errors

If the data recovery logic does not detect a logic one where the stop bit should be in an incoming frame, it sets the framing error flag, FE, in the SCISR. A break character also sets the FE flag because a break character has no stop bit. The FE flag is set at the same time the RDRF flag is set. The FE flag inhibits further data reception until it is cleared.

#### 12.7.4.5 Baud Rate Tolerance

A transmitting device may be operating at a baud rate below or above the receiver baud rate. Accumulated bit time misalignment can cause one of the three stop bit data samples to fall outside the actual stop bit. Then a noise error occurs. If more than one of the samples is outside the stop bit, a framing error occurs. In most applications, the baud rate tolerance is much more than the degree of misalignment likely to occur.

As the receiver samples an incoming frame, it re-synchronizes the RT clock on any valid falling edge within the frame. Re-synchronization within frames corrects misalignments between transmitter bit times and receiver bit times.

#### 12.7.4.5.1 Slow Data Tolerance

**Figure 12-12** illustrates how much a slow received frame can be misaligned without causing a noise error or a framing error. The slow stop bit begins at RT8 instead of RT1, but arrives in time for the stop bit data samples at RT8, RT9, and RT10.



Figure 12-12. Slow Data

For an 8-bit data character, data sampling of the stop bit takes the receiver 9-bit times  $\times$  16 RT cycles + 10 RT cycles = 154 RT cycles.

With the misaligned character shown in Figure 12-12, the receiver counts 154 RT cycles at the point when the count of the transmitting device is 9-bit times  $\times$  16 RT cycles + 3 RT cycles = 147 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a slow 8-bit data character with no errors is:

$$\left| \frac{154 - 147}{154} \right| \times 100 = 4.54\%$$

For a 9-bit data character, data sampling of the stop bit takes the receiver 10-bit times  $\times$  16 RT cycles + 10 RT cycles = 170 RT cycles.

With the misaligned character shown in **Figure 12-12**, the receiver counts 170 RT cycles at the point when the count of the transmitting device is 10-bit times  $\times$  16 RT cycles + 3 RT cycles = 163 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a slow 9-bit character with no errors is:

$$\left| \frac{170 - 163}{170} \right| \times 100 = 4.12\%$$



#### 12.7.4.5.2 Fast Data Tolerance

**Figure 12-13** illustrates how much a fast received frame can be misaligned without causing a noise error or a framing error. The fast stop bit ends at RT10 instead of RT16, but is still sampled at RT8, RT9, and RT10.



Figure 12-13. Fast Data

For an 8-bit data character, data sampling of the stop bit takes the receiver 9-bit times  $\times$  16 RT cycles + 10 RT cycles = 154 RT cycles.

With the misaligned character shown in **Figure 12-13**, the receiver counts 154 RT cycles at the point when the count of the transmitting device is 10-bit times  $\times$  16 RT cycles = 160 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a fast 8-bit character with no errors is:

$$\left| \frac{154 - 160}{154} \right| \times 100 = 3.90\%$$

For a 9-bit data character, data sampling of the stop bit takes the receiver 10-bit times  $\times$  16 RT cycles + 10 RT cycles = 170 RT cycles.

With the misaligned character shown in **Figure 12-13**, the receiver counts 170 RT cycles at the point when the count of the transmitting device is 11-bit times  $\times$  16 RT cycles = 176 RT cycles.

The maximum percentage difference between the receiver count and the transmitter count of a fast 9-bit character with no errors is:

$$\left| \frac{170 - 176}{170} \right| \times 100 = 3.53\%$$

## 12.7.4.6 Receiver Wake-up

For the SCI to ignore transmissions intended only for other receivers in multiple-receiver systems, the receiver can be put into a standby state. Setting the receiver wake-up bit, RWU, in the SCI control register (SCICR) puts the receiver into a standby state while receiver interrupts are disabled.

The transmitting device can address messages to selected receivers by including addressing information in the initial frame or frames of each message.

The Wake bit in the SCICR determines how the SCI is brought out of the standby state to process an incoming message. The Wake bit enables either idle line wake-up or address mark wake-up:

• Idle input line wake-up (WAKE = 0)—In this wake-up method, an idle condition on the RXD pin clears the RWU bit and wakes up the SCI. The initial frame or frames of every message contain addressing information. All receivers evaluate the addressing information. The receivers for which the message is addressed process the following frames in the same manner. Any receiver with an unaddressed message can set its RWU bit and return to the standby state. The RWU bit remains set and the receiver remains on standby until another preamble appears on the RXD pin.

Idle line wake-up requires messages be separated by at least one preamble while no messages contain preambles.

The preamble that wakes a receiver does not set the receiver idle bit, IDLE, or the receive data register full flag, RDRF.

• Address mark wake-up (WAKE = 1)—In this wake-up method, a logic one in the MSB position of a frame clears the RWU bit and awakens the SCI. The logic one in the MSB position marks a frame as an address frame containing addressing information. All receivers evaluate the addressing information, and the receivers for which the message is addressed process the frames that follow. Any receiver for which a message is not addressed can set its RWU bit and return to the standby state. The RWU bit remains set and the receiver remains on standby until another address frame appears on the RXD pin.

The logic one MSB of an address frame clears the receiver's RWU bit before the stop bit is received and sets the RDRF flag.

Address mark wake-up allows messages to contain preambles but requires the MSB be reserved for use in address frames.

**Note:** With the wake bit clear, setting the RWU bit after the RXD pin has been idle can cause the receiver to wake-up immediately.



## 12.7.5 Single-Wire Operation

Normally, the SCI uses two pins for transmitting and receiving. In single-wire operation, the RXD pin is disconnected from the SCI and is available as a GPIO pin. The SCI uses the TXD pin for both receiving and transmitting.

Setting the TE bit in the SCI control register (SCICR) configures TXD as the output for transmitted data. Clearing the TE bit configures TXD as the input for received data.



Figure 12-14. Single-Wire Operation (LOOPS = 1, RSRC = 1)

Enable single-wire operation by setting the loops bit and the receiver source bit, RSRC, in the SCI control register (SCICR). Setting the loops bit disables the path from the RXD pin to the receiver. Setting the RSRC bit connects the receiver input to the output of the TXD pin driver.

## 12.7.6 Loop Operation

In loop operation the transmitter output goes to the receiver input. The RXD pin is disconnected from the SCI and is available as a general purpose I/O pin.

Setting the TE bit in the SCICR connects the transmitter output to the TXD pin. Clearing the TE bit disconnects the transmitter output from the TXD pin.



Figure 12-15. Loop Operation (LOOPS = 1, RSRC = 0)

Enable loop operation by setting the loops bit and clearing the RSRC bit in the SCICR. Setting the loops bit disables the path from the RXD pin to the receiver. Clearing the RSRC bit connects the transmitter output to the receiver input. Both the transmitter and receiver must be enabled (TE = 1 and RE = 1).

# 12.8 Register Descriptions

The address of a register is the sum of a base address and an address offset. The base address is defined at the MCU level and the address offset is defined at the module level. **Table 3-11** displays SCI0\_BASE and SCI1\_BASE definitions. SCI0 uses SCI0\_BASE plus the given offset and SCI1 uses SCI1\_BASE plus the given offset in the figures below. Writing to a reserved or unimplemented bit has no effect and reading returns logic zero.

## 12.8.1 SCI Baud Rate Register (SCIBR)



Figure 12-16. SCI Baud Rate Register (SCIBR)

See Programmer Sheet, Appendix C, on page C-99

Bits 12–zero are read/write at any time.

The count in this register determines the baud rate of the SCI. The equation for calculating baud rate is:

SCI baud rate = 
$$\frac{SCI \text{ module clock}}{16 \times SBR}$$

#### 12.8.1.1 Reserved Bits—Bits 15–13

These bits cannot be modified. They are read as zero.

# 12.8.1.2 SCI Baud Rate (SBR)—Bits 12–0

The contents of the baud rate registers are a value from one to 8191.

**Note:** The baud rate generator is disabled until the TE bit or the RE bit is set for the first time after reset. The baud rate generator is disabled when SBR equals zero.

# 12.8.2 SCI Control Register (SCICR)

This is a read/write register..



Figure 12-17. SCI Control Register (SCICR)

See Programmer Sheet, Appendix C, on page C-100

## 12.8.2.1 Loop Select Bit (LOOP) - Bit 15

Loop enables loop operation disconnecting the RXD pin from the SCI. The transmitter output goes into the receiver input. Both the transmitter and the receiver must be enabled to use the internal loop function as opposed to single wire operation which only requires one or the other to be enabled. See **Table 12-7**.

- 1 = Loop operation enabled
- 0 = Normal operation enabled

The receiver input is determined by the RSRC bit. The transmitter output is controlled by the TE bit. If the TE bit is set and LOOP = 1, the transmitter output appears on the TXD pin. If the TE bit is clear and LOOP = 1, the TXD pin is high-impedance.

| LOOP | RSRC | Function                                         |
|------|------|--------------------------------------------------|
| 0    | Х    | Normal operation                                 |
| 1    | 0    | Loop mode with internal TXD fed back to RXD      |
| 1    | 1    | Single-wire mode with TXD output fed back to RXD |

Table 12-7. Loop Functions

## 12.8.2.2 Stop in Wait Mode Bit (SWAI)—Bit 14

SWAI disables the SCI in wait mode.

- 1 = SCI disabled in wait mode
- 0 = SCI enabled in wait mode

# 12.8.2.3 Receiver Source Bit (RSRC)—Bit 13

When Loop = 1, the RSRC bit determines the internal feedback path for the receiver.

- 1 = Receiver input connected to TXD pin
- 0 = Receiver input internally connected to transmitter output

# 12.8.2.4 Data Format Mode Bit (M)—Bit 12

*Mode* determines if data characters are eight or nine bits long.

- 1 = One start bit, nine data bits, one stop bit
- 0 =One start bit, eight data bits, one stop bit

## 12.8.2.5 Wake-Up Condition Bit (WAKE)—Bit 11

Wake determines which condition wakes up the SCI: a logic one, address mark, in the most significant bit position of a received data character or an idle condition on the RXD pin.

- 1 = Address mark wake-up
- 0 = Idle line wake-up

## 12.8.2.6 Polarity Bit (POL)—Bit 10

POL determines whether or not to invert the data as it goes from the transmitter to the TXD pin and from the RXD pin to the receiver. All bits, start, data, and stop will be inverted as they leave the transmit shift register and before they enter the receive shift register.

- 1 = Invert transmit and receive data bits (inverted mode)
- 0 = Do not invert transmit and receive data bits (normal mode)

**Note:** Recommended: the POL bit be toggled only when TE = 0 and RE = 0.

## 12.8.2.7 Parity Enable Bit (PE)—Bit 9

PE enables the parity function. When enabled, the parity function replaces the most significant bit of the data character with a parity bit.

- 1 = Parity function enabled
- 0 = Parity function disabled

# 12.8.2.8 Parity Type Bit (PT)—Bit 8

PT determines whether the SCI generates and checks for even parity or odd parity of the data bits. With even parity, an even number of ones clears the parity bit and an odd number of ones sets the parity bit. With odd parity, an odd number of ones clears the parity bit and an even number of ones sets the parity bit.

- 1 = Odd parity
- 0 = Even parity

# 12.8.2.9 Transmitter Empty Interrupt Enable Bit (TEIE)—Bit 7

TEIE enables the transmit data register empty flag, TDRE, to generate interrupt requests.

• 1 = TDRE interrupt requests enabled

• 0 = TDRE interrupt requests disabled

## 12.8.2.10 Transmitter Idle Interrupt Enable Bit (TIIE)—Bit 6

TIIE enables the transmitter idle flag, TI, to generate interrupt requests.

- 1 = TI interrupt requests enabled
- 0 = TI interrupt requests disabled

## 12.8.2.11 Receiver Full Interrupt Enable Bit (RIE)—Bit 5

RIE enables the receive data register full flag, RDRF, the overrun flag, OR. It will also generate interrupt requests.

- 1 = RDRF and OR interrupt requests enabled
- 0 = RDRF and OR interrupt requests disabled

## 12.8.2.12 Receive Error Interrupt Enable Bit (REIE)—Bit 4

REIE enables the receive error flags, NF, PF, FE, and OR to generate interrupt requests.

- 1 = Error interrupt requests enabled
- 0 = Error interrupt requests disabled

# 12.8.2.13 Transmitter Enable Bit (TE)—Bit 3

TE enables the SCI transmitter and configures the TXD pin as the SCI transmitter output. The TE bit can be used to queue an idle preamble.

- 1 = Transmitter enabled
- 0 = Transmitter disabled TXD pin is in high impedance state.

# 12.8.2.14 Receiver Enable Bit (RE)—Bit 2

RE enables the SCI receiver.

- 1 = Receiver enabled
- 0 =Receiver disabled

# 12.8.2.15 Receiver Wake-up Bit (RWU)—Bit 1

RWU enables the wake-up function and inhibits further receiver interrupt requests. Normally, hardware awakens the receiver by automatically clearing RWU.

- 1 =Standby state
- 0 = Normal operation

## 12.8.2.16 Send Break Bit (SBK)—Bit 0

Toggling SBK sends one break character, 10 or 11 logic zeros. As long as SBK is set, the transmitter sends logic zeros.

- 1 = Transmit break characters
- 0 = No break characters

# 12.8.3 SCI Status Register (SCISR)

This register cannot be modified but it can be read at any time.



Figure 12-18. SCI Control Register (SCICR)

See Programmer Sheet, Appendix C, on page C-101

## 12.8.3.1 Transmit Data Register Empty Flag (TDRE)—Bit 15

TDRE is set when the transmit shift register receives a character from the SCI data register (SCIDR). Clear TDRE by reading SCI status register (SCISR) with TDRE set and then writing to SCI data register.

- 1 = Character transferred to transmit shift register; transmit data register empty
- 0 = No character transferred to transmit shift register

# 12.8.3.2 Transmitter Idle Flag (TIDLE)—Bit 14

TIDLE is set when the TDRE flag is set and no data, preamble, or break character is being transmitted. When TIDLE is set, the TXD pin becomes idle, logic one. Clear TIDLE by reading the SCISR with TIDLE set and then writing to the SCIDR. TIDLE is not generated when a data character, a preamble, or a break is queued and ready to be sent.

- 1 = No transmission in progress
- 0 = Transmission in progress

# 12.8.3.3 Receive Data Register Full Flag (RDRF)—Bit 13

RDRF is set when the data in the receive shift register transfers to the SCIDR. Clear RDRF by reading the SCISR with RDRF set and then reading the SCIDR.

- 1 = Received data available in SCI data register
- 0 = Data not available in SCI data register



## 12.8.3.4 Receiver Idle Line Flag (RIDLE)—Bit 12

RIDLE is set when 10 consecutive logic ones, if M = 0, or 11 consecutive logic ones, if M = 1 appear on the receiver input. Once the RIDLE flag is cleared the receiver detects a logic zero, then a valid frame must again set the RDRF flag before an idle condition can set the RIDLE flag.

- 1 = Receiver input has become idle, after receiving a valid frame
- 0 = Receiver input is either active now or has never become active since the RIDLE flag was last cleared

**Note:** When the receiver wake-up bit, RWU in the SCICR is set, an idle line condition does not set the RIDLE flag.

## 12.8.3.5 Overrun Flag (OR)—Bit 11

OR is set when software fails to read the SCIDR before the receive shift register receives the next frame. The data in the shift register is lost, but the data already in the SCIDR is not affected. Clear OR by reading the SCISR with OR set and then writing the SCISR with any value.

- 1 = Overrun
- 0 = No overrun

# 12.8.3.6 Noise Flag (NF)—Bit 10

NF is set when the SCI detects noise on the receiver input. NF bit is set during the same cycle as the RDRF flag but does not get set in the case of an overrun. Clear NF by reading the SCISR and then writing the SCISR with any value.

- 1 = Noise
- 0 = No noise

# 12.8.3.7 Framing Error Flag (FE)—Bit 9

FE is set when a logic zero is accepted as the stop bit. FE bit is set during the same cycle as the RDRF flag, but does not get set in the case of an overrun. FE inhibits further data reception until it is cleared. Clear FE by reading the SCISR with FE set and then writing the SCISR with any value.

- 1 = Framing error
- 0 = No framing error

## 12.8.3.8 Parity Error Flag (PF)—Bit 8

PF is set when the parity enable bit, PE, is set and the parity of the received data does not match its parity bit. Clear PF by reading the SCISR and then writing the SCISR with any value.

- 1 = Parity error
- 0 = No parity error

## 12.8.3.9 Receiver Active Flag (RAF)—Bit 0

RAF is set when the receiver detects a logic zero during the RT1 time period of the start bit search. RAF is cleared when the receiver detects false start bits, usually from noise or baud rate mismatch or when the receiver detects a preamble.

- 1 = Reception in progress
- 0 = No reception in progress

## 12.8.4 SCI Data Register (SCIDR)



Figure 12-19. SCI Data Register (SCIDR)

See Programmer Sheet, Appendix C, on page C-103

This is a read/write register. Reading accesses the SCI receive data register. Writing accesses SCI transmit data register.

#### 12.8.4.1 Reserved Bits—Bits 15–9

These bits cannot be modified. They are read as zero.

#### 12.8.4.2 Receive Data—Bits 8-0

During a read, nine bits of received data may be accessed.

#### 12.8.4.3 Transmit Data—Bits 8-0

During a write, nine bits of data to be transmitted may be accessed.

# 12.9 Low-Power Options

#### 12.9.1 Run Mode

Clearing the transmitter enable or receiver enable bits, TE or RE, in the SCICR reduces power consumption in run mode. SCI registers are still accessible when TE or RE is cleared, but clocks to the core of the SCI are disabled.

## 12.9.2 Wait Mode

SCI operation in wait mode depends on the state of the SWAI bit in the SCICR.

- If SWAI is zero, the SCI operates normally when the CPU is in wait mode
- If SWAI is one, SCI clock generation ceases and the SCI module enters a power-conservation state when the CPU is in wait mode. In this condition, SCI registers are not accessible. Setting SWAI does not affect the state of the receiver enable bit, RE, or the transmitter enable bit, TE

If SWAI is one, any transmission or reception in progress stops at wait mode entry. The transmission or reception resumes when either an internal or external interrupt brings the MCU out of wait mode. Exiting wait mode by reset aborts any transmission or reception in progress and resets the SCI

# 12.9.3 **Stop Mode**

The SCI is inactive in stop mode for reduced power consumption. The *stop* instruction does not affect SCI register states. SCI operation resumes after an external interrupt brings the CPU out of stop mode. Exiting stop mode by reset aborts any transmission or reception in progress and resets the SCI.

# 12.10 Interrupt Operation

## 12.10.1 Interrupt Sources

**Table 12-8. SCI Interrupt Sources** 

| Interrupt Source | Flag  | Local Enable |
|------------------|-------|--------------|
| Transmitter      | TDRE  | TEIE         |
| Transmitter      | TIDLE | TIIE         |
| Receiver         | RDRF  | RIE          |
|                  | OR    |              |
| Receiver         | FE    | REIE         |
|                  | PE    |              |
|                  | NF    |              |
|                  | OR    |              |

## 12.10.1.1 Transmitter Interrupts

There are two interrupts caused by the transmitter. First, the TDRE flag in the SCISR can request a CPU interrupt when enabled by the TEIE in the SCICR. Similarly, the TIDLE flag in the SCISR can request a CPU interrupt when enabled by the TIIE local enable in the SCICR.

# 12.10.1.2 Receiver Interrupts

When the RIE local enable is set in the SCICR, either the RDRF or OR flags can request a CPU interrupt in the SCISR. When the REIE local enable is set in the SCICR, any of the following flags can request a CPU interrupt: FE, NF, PR, or OR in the SCISR.

# 12.10.2 Recovery from Wait Mode

Any enabled SCI interrupt request can bring the CPU out of wait mode.

# Chapter 13 Serial Peripheral Interface (SPI)

## 13.1 Introduction

This section describes the serial peripheral interface module (SPI). The SPI module allows full-duplex, synchronous, serial communication between the DSP and peripheral devices, including other DPSs. Software can poll the SPI status flags or SPI operation can be interrupt driven. This block contains four, 16-bit memory mapped registers for control parameters, status, and data transfer. The DSP56F801/803/805/807 has one SPI with four pins able to alternately be used as GPIO pins if the SPI is not required.

## 13.2 Features

Features of the SPI module include the following:

- Full-duplex operation
- Master and slave modes
- Double-buffered operation with separate transmit and receive registers
- Programmable length transmissions, 2 to 16 bits
- Programmable transmit and receive shift order, MSB first or last bit transmitted
- Four master mode frequencies (maximum = bus frequency ÷ 2)
- Maximum slave mode frequency = bus frequency
- Clock ground for reduced radio frequency (RF) interference
- Serial clock with programmable polarity and phase
- Two separately enabled interrupts:
  - SPRF (SPI receiver full)
  - SPTE (SPI transmitter empty)
- Mode fault error flag with DSP interrupt capability
- Overflow error flag with DSP interrupt capability

# 13.3 Block Diagram



Figure 13-1. SPI Block Diagram

# 13.4 Pin Descriptions

# 13.4.1 MISO (Master In/Slave Out)

MISO is one of the two SPI module pins that transmits serial data. In full duplex operation, the MISO pin of the master SPI module is connected to the MISO pin of the slave SPI module. The master SPI simultaneously receives data on its MISO pin and transmits data from its MOSI pin.

Slave output data on the MISO pin is activated only when the SPI is configured as a slave. The SPI is configured as a slave when its SPMSTR bit is logic zero and its  $\overline{SS}$  pin is at logic zero. To support a multiple slave system, a logic one on the  $\overline{SS}$  pin puts the MISO pin in a high impedance state.

# 13.4.2 MOSI (Master Out/Slave In)

MOSI is one of the two SPI module pins transmitting serial data. In full duplex operation, the MOSI pin of the master SPI module is connected to the MOSI pin of the slave SPI module. The master SPI simultaneously transmits data from its MOSI pin and receives data on its MISO pin.

# 13.4.3 SCLK (Serial Clock)

The serial clock synchronizes data transmission between the master and slave devices. In a master DSP, the SCLK pin is the clock output; while in a slave DSP, the SCLK pin is the clock input. In full duplex operation, the master and slave DSP exchange data in the same number of clock cycles as the number of bits of transmitted data.

# 13.4.4 SS (Slave Select)

The  $\overline{SS}$  pin has various functions depending on the current state of the SPI. For an SPI configured as a slave, the  $\overline{SS}$  is used to select a slave. For CPHA equals zero, the  $\overline{SS}$  is used to define the start of a transmission. Since it is used to indicate the start of a transmission, the  $\overline{SS}$  must be toggled high and low between each full length data transmitted for the CPHA equals zero format. However, it can remain low between transmissions for this format. Please refer to **Figure 13-2.** 



Figure 13-2. CPHA / SS Timing

The  $\overline{SS}$  pin is always configured as an input, regardless of mode. The MODFEN bit can prevent the state of the  $\overline{SS}$  from creating a MODF error. A logic one voltage on the  $\overline{SS}$  pin of a slave SPI puts the MISO pin in a high impedance state. The slave SPI ignores all

incoming SCLK clocks, even if it was already in the middle of a transmission. A fault mode will occur if the  $\overline{SS}$  pin changes its state during a transmission.

When an SPI is configured as a master, the  $\overline{SS}$  input can be used in conjunction with the MODF flag, preventing multiple masters from driving MOSI and SCLK. For the state of the  $\overline{SS}$  pin to set the MODF flag, the MODFEN bit in SCLK register must be set to one.

Table 13-1. SPI IO Configuration

| SPE | SPMSTR         | MODFEN | SPI CONFIGURATION   | STATE OF SS LOGIC |
|-----|----------------|--------|---------------------|-------------------|
| 0   | X <sup>1</sup> | Х      | Not Enabled         | SS ignored by SPI |
| 1   | 0              | Х      | Slave               | Input-only to SPI |
| 1   | 1              | 0      | Master without MODF | SS ignored by SPI |
| 1   | 1              | 1      | Master with MODF    | Input-only to SPI |

<sup>1.</sup> X = don't care

# 13.5 Register Summary

The serial peripheral interface has the following registers:

- SPI status and control register (SPSCR)
- SPI data size register (SPDSR)
- SPI data receive register (SPDRR)
- SPI data transmit register (SPDTR)

# 13.6 Internal I/O Signals

The following are the I/O signals found at the SPI module interface.

Table 13-2. SPI Input Signals

| Signal Name       | Description                  |
|-------------------|------------------------------|
| addr[3:1]         | Peripheral Address Bus       |
| clk               | Peripheral Bus Clock         |
| data_wr<br>[15:0] | Peripheral Input Data Bus    |
| hard_rst_b        | Reset (Active Low)           |
| module_en_b       | Peripheral Select            |
| read_en_b         | Peripheral Read (Active Low) |

Table 13-2. SPI Input Signals (Continued)

| Signal Name | Description                                       |
|-------------|---------------------------------------------------|
| write_en_b  | Peripheral Write (Active Low)                     |
| spimiso_in  | Master-in Slave-out input signal for pad pin MISO |
| spimosi_in  | Master-out Slave-in input signal for pad pin MOSI |
| spisck_in   | Slave clock input for pad pin SCLK                |
| spiss_b     | Slave select (Active Low) for pad pin SS          |

Table 13-3. SPI Output Signals

| Signal Name    | Description                                                                         |
|----------------|-------------------------------------------------------------------------------------|
| data_rd [15:0] | Peripheral output data bus                                                          |
| sprferrireq_b  | Active low when SPI issuing a receiver full or error DSP interrupt (see interrupts) |
| spteireq_b     | Active low when SPI issuing a transmitter empty DSP interrupt (see interrupts)      |
| spimiso_out    | Master-in Slave-out output signal for pad pin MISO                                  |
| spimosi_out    | Master-out Slave-in output signal for pad pin MOSI                                  |
| spisck_out     | Slave clock output for pad pin SCLK                                                 |
| enable_mosi_b  | Directional enable for MOSI                                                         |
| enable_sclk_b  | Directional enable for SCLK pads                                                    |
| enable_miso_b  | Directional enable for MISO pad                                                     |

# 13.7 External I/O Signals

The following are external I/O signals for the chip interface.

Table 13-4. External I/O Signals

| Signal Name | Description                       | Direction      |
|-------------|-----------------------------------|----------------|
| MOSI        | Master-out Slave-in Pad Pin       | Bi-Directional |
| MISO        | Master-in Slave-out Pad Pin       | Bi-Directional |
| SCLK        | Slave Clock Pad Pin               | Bi-Directional |
| SS          | Slave Select Pad Pin (Active Low) | Input          |

# 13.8 Functional Description

## 13.8.1 Operating Modes

#### 13.8.1.1 Master Mode

The SPI operates in master mode when the SPI master bit, SPMSTR in the SPI status control register (SPSCR), is set.

**Note:** Configure the SPI module as master or slave before enabling the SPI. Activate the master SPI before enabling the slave SPI. Disable the slave SPI before deactivating the master SPI.

Only a master SPI module can initiate transmissions. With the SPI enabled, software begins the transmission from the master SPI module by writing to the data transmit register. If the shift register is empty, the data immediately transfers to the shift register, setting the SPI transmitter empty bit, SPTE, in the SPSCR. The data begins shifting out on the MOSI pin under the control of the SPI serial clock, SCLK.

The SPR 1 and SPR 0 bits in the SPSCR, control the baud rate generator determining the speed of the shift register. Through the SCLK pin, the baud rate generator of the master also controls the shift register of the slave peripheral.

As the data shifts out on the MOSI pin of the master, external data shifts in from the slave on the master's MISO pin. The transmission ends when the receiver full bit, SPRF, in the SPSCR, becomes set. At the same time SPRF becomes set, the data from the slave transfers to the receive data register. In a normal operation, SPRF signals the end of a transmission. Software clears SPRF by reading the SPI data receive register, SPDRR. Writing to the SPDTR clears the SPTE bit.



Figure 13-3. Full-Duplex Master-Slave Connections

#### 13.8.1.2 Slave Mode

The SPI operates in the slave mode when the SPMSTR bit in the SPI status control register (SPSCR) is clear. In slave mode, the SCLK pin is the input for the serial clock from the master DSP. Before a data transmission occurs, the  $\overline{SS}$  pin of the slave SPI must be at logic zero.  $\overline{SS}$  must remain low until the transmission is complete or a mode fault error will occur.

**Note:** The SPI must be activated (SPE equals zero in the SPI status control register (SPSCR)) to receive slave transmissions.

In a slave SPI module, data enters the shift register under the control of the serial clock, SCLK, from the master SPI module. After a full length data transmission enters the shift register of a slave SPI, it transfers to the receive data register (SPDRR) and the SPRF bit in the SPSCR is set. To prevent an overflow condition, slave software then must read the SPDRR before another full length data transmission enters the shift register.

The maximum frequency of the SCLK for an SPI configured as a slave is the bus clock speed. This is twice as fast as the fastest master SCLK clock can be generated. The frequency of the SCLK for an SPI configured as a slave does not have to correspond to any SPI baud rate. The baud rate only controls the speed of the SCLK generated by an SPI configured as a master. Therefore, the frequency of the SCLK for an SPI configured as a slave can be any frequency less than or equal to the bus speed.

When the master SPI starts a transmission, the data in the slave shift register begins shifting out on the MISO pin. The slave can load its shift register with new data for the next transmission by writing to its data transmit register. The slave must write to its data transmit register at least one bus cycle before the master starts the next transmission. Otherwise, the data already in the slave shift register shifts out on the MISO pin. Data written to the slave shift register during a transmission remains in a buffer until the end of the transmission.

When the clock phase bit, CPHA in the SPI status control register (SPSCR) is set, the first edge of SCLK starts a transmission. When CPHA is clear, the falling edge of SS starts a transmission.

**Note:** SCLK must be in the proper idle state before the slave is enabled to prevent SCLK from appearing as a clock edge.

#### 13.8.2 Transmission Formats

During an SPI transmission, data is simultaneously transmitted, or shifted out serially, and received, shifted in serially. A serial clock synchronizes shifting and sampling on the two serial data lines. A slave select line allows selection of an individual slave SPI device; slave devices not selected do not interfere with SPI bus activities. On a master SPI device, the slave select line can be optionally used to indicate multiple-master bus contention.

## 13.8.2.1 Data Transmission Length

The SPI can support data lengths of two to 16 bits. This can be configured in the data size register (SPDSR). When the data length is less than 16 bits, the receive data register (SPDRR) will pad the upper bits with zeros. It is the responsibility of software to remove these upper bits, since 16 bits will be read simultaneously while reading the SPDRR.

**Note:** Data can be lost if the data length is not the same for both master and slave devices.

## 13.8.2.2 Data Shift Ordering

The SPI can be configured to transmit or receive the MSB of the desired data first or last. This is controlled by the data shift order (DSO) bit in the SPSCR regardless which bit is transmitted or received first. Data shall always be written to the SPDTR and read from the SPDRR with the LSB in bit zero. The MSB will be in correct position depending on the data transmission size.

## 13.8.2.3 Clock Phase and Polarity Controls

Software can select any of four combinations of serial clock (SCLK) phase and polarity using two bits in the SPI control register (SPCR). The clock polarity is specified by the CPOL control bit, designed to select an active high or low clock. It has no significant effect on the transmission format.

The clock phase (CPHA) control bit selects one of two fundamentally different transmission formats. The clock phase and polarity should be identical for the master SPI device and the communicating slave device. In some cases, the phase and polarity are changed between transmissions allowing a master device to communicate with peripheral slaves with different requirements.

**Note:** Before writing to the CPOL bit or the CPHA bit, disable the SPI by clearing the SPI enable bit (SPE). All of these bits are in the SPSCR.



#### 13.8.2.4 Transmission Format When CPHA = 0

**Figure 13-4** demonstrates an SPI transmission with CPHA as logic zero. The figure should not be used as a replacement for data sheet parametric information. Two waveforms are shown for SCLK:

- 1. CPOL = 0.
- 2. CPOL = 1.

The diagram may be interpreted as a master or slave timing diagram since the SCLK, master in/slave out (MISO), and master out/slave in (MOSI) pins are directly connected between the master and the slave. The MISO signal is the output from the slave, and the MOSI signal is the output from the master. The  $\overline{SS}$  line is the slave select input to the slave. The slave SPI drives its MISO output only when its slave select input ( $\overline{SS}$ ) is at logic zero. Only the selected slave drives to the master. The  $\overline{SS}$  pin of the master is not shown but is assumed to be inactive. The  $\overline{SS}$  pin of the master must be high or a mode fault error will occur. When CPHA equals zero, the first SCLK edge is the MSB capture strobe. Therefore, the slave must begin driving its data before the first SCLK edge, and a falling edge on the  $\overline{SS}$  pin is used to start the slave data transmission. The slave's  $\overline{SS}$  pin must be toggled back to high and then low again between each full length data transmitted as illustrated in Figure 13-5.

**Note:** The following figure assumes 16-bit data lengths and the MSB shifted out first.



Figure 13-4. Transmission Format (CPHA = 0)



Figure 13-5. CPHA / SS Timing

When CPHA equals one for a slave, the falling edge of  $\overline{SS}$  indicates the beginning of the transmission. This causes the SPI to leave its idle state and begin driving the MISO pin with the first bit of its data. Once the transmission begins, no new data is permitted into the shift register from the data transmit register. Therefore, the SPI data transmit register (SPDTR) of the slave must be loaded with transmit data before the falling edge of  $\overline{SS}$ . Any data written after the falling edge is stored in the SPDTR and transferred to the shift register after the current transmission.

#### 13.8.2.5 Transmission Format When CPHA = 1

**Figure 13-6** illustrates an SPI transmission where CPHA is logic one. The figure should not be used as a replacement for data sheet parametric information. Two waveforms are shown for SCLK:

- 1. CPOL = 0.
- 2. CPOL = 1.

The diagram may be interpreted as a master or slave timing diagram because the SCLK, MISO, and MOSI pins are directly connected between the master and the slave. The MISO signal is the output from the slave, and the MOSI signal is the output from the master. The  $\overline{SS}$  line is the slave select input to the slave. The slave SPI drives its MISO output only when its slave select input ( $\overline{SS}$ ) is at logic zero, so only the selected slave drives to the master. The  $\overline{SS}$  pin of the master is not shown, but is assumed to be inactive. The  $\overline{SS}$  pin of the master must be high or a Mode Fault error will occur. When CPHA equals zero, the master begins driving its MOSI pin on the first SCLK edge. Therefore, the slave uses the first SCLK edge as a start transmission signal. The  $\overline{SS}$  pin can remain low between transmissions. This format may be preferable in systems having only one master and only one slave driving the MISO data line.

**Note:** Figure 13-6 assumes 16-bit data lengths and the MSB shifted out first.



Figure 13-6. Transmission Format (CPHA = 1)

When CPHA equals one for a slave, the first edge of the SCLK indicates the beginning of the transmission. This causes the SPI to leave its idle state and begin driving the MISO pin with the first bit of its data. Once the transmission begins, no new data is allowed into the shift register from the data transmit register. Therefore, the SPI data register of the slave must be loaded with transmit data before the first edge of SCLK. Any data written after the first edge is stored in the data transmit register and transferred to the shift register after the current transmission.

# 13.8.2.6 Transmission Initiation Latency

When the SPI is configured as a master (SPMSTR equals one in the SPSCR), writing to the SPI data transmit register (SPDTR) starts a transmission. CPHA has no effect on the delay to the start of the transmission. However, it does affect the initial state of the SCLK signal:

- When CPHA equals zero, the SCLK signal remains inactive for the first half of the first SCLK cycle
- When CPHA equals one, the first SCLK cycle begins with an edge on the SCLK line from its inactive to its active level
- The SPI clock rate, selected by SPR1:SPR0, affects the delay from the write to SPDTR and the start of the SPI transmission

The internal SPI clock in the master is a free-running derivative of the internal DSP clock. To conserve power, it is activated only when both the SPE and SPMSTR bits are set. Because the SPI clock is free-running, it is uncertain where the write to the SPDTR occurs relative to the slower SCLK. This uncertainty causes the variation in the initiation delay

illustrated in **Figure 13-7.** This delay is no longer than a single SPI bit time. That is, the maximum delay is 2-DSP bus cycles for DIV2, 8-DSP bus cycles for DIV8, 16-DSP bus cycles for DIV16, and 32-DSP bus cycles for DIV32.

**Note:** Figure 13-7 assumes 16-bit data lengths and the MSB shifted out first.

#### 13.8.3 Transmission Data

The double-buffered data transmit register allows data to be queued and transmitted. For an SPI configured as a master, the queued data is transmitted immediately after the previous transmission has completed. The SPI transmitter empty flag (SPTE) indicates when the data transmit buffer is ready to accept new data. Write to the SPI data transmit register (SPDTR) only when the SPTE bit is high. **Figure 13-8** illustrates the timing associated with doing back-to-back transmissions with the SPI, SCLK has CPHA: CPOL equals 1:0.

**Note:** Figure 13-8 assumes 16-bit data lengths and the MSB shifted out first.

The data transmit buffer allows back-to-back transmissions without the slave precisely timing its writes between transmissions, as in a system with a single data buffer. Also, if no new data is written to the data buffer, the last value contained in the shift register is the next data to be transmitted.

For an idle master or idle slave not being data loaded into its transmit buffer, the SPTE is set again no more than two bus cycles after the transmit buffer empties into the shift register. This allows the user to queue up at most a 32-bit value to send. For an already active slave, the load of the shift register cannot occur until the transmission is completed. This implies a back-to-back write to the data transmit register is not possible. The SPI transmitter empty bit (SPTE) in the SPSCR indicates when the next write can occur.



Figure 13-7. Transmission Start Delay (Master)



- ① DSP WRITES DATA 1 TO SPDTR, CLEARING SPTE BIT.
- 2 DATA 1 TRANSFERS FROM DATA TRANSMIT REGISTER TO SHIFT REGISTER, SETTING SPTE BIT.
- 3 DSP WRITES DATA 2 TO SPDTR, QUEUEING DATA 2 AND CLEARING SPTE BIT.
- 4 FIRST INCOMING WORD TRANSFERS FROM SHIFT REGISTER TO RECEIVE DATA REGISTER, SETTING SPRF BIT.
- (5) DATA 2 TRANSFERS FROM DATA TRANSMIT REGISTER TO SHIFT REGISTER, SETTING SPTE BIT.
- (6) DSP READS SPSCR WITH SPRF BIT SET.

- (7) DSP READS SPDRR, CLEARING SPRF BIT.
- (8) DSP WRITES DATA 3 TO SPDTR, QUEUEING DATA 3 AND CLEARING SPTE BIT.
- (9) SECOND INCOMING DATA TRANSFERS FROM SHIFT REGISTER TO RECEIVE DATA REGISTER, SETTING SPRF
- (0) DATA 3 TRANSFERS FROM DATA TRANSMIT REGISTER TO SHIFT REGISTER, SETTING SPTE BIT.
- (1) DSP READS SPSCR WITH SPRF BIT SET.
- (2) DSP READS SPDRR, CLEARING SPRF BIT.

Figure 13-8. SPRF / SPTE DSP Interrupt Timing

#### 13.8.4 Error Conditions

The following flags signal SPI error conditions:

- Overflow (OVRF)—Failing to read the SPI data register before the next full length data enters the shift register sets the OVRF bit. The new data will not transfer to the receive data register, and the unread data can still be read. OVRF is in the SPI status and control register (SPSCR)
- Mode fault error (MODF)—The MODF bit indicates the voltage on the slave select pin  $(\overline{SS})$  is inconsistent with the mode of the SPI. MODF is in the SPI status and control register (SPSCR)

#### 13.8.4.1 Overflow Error

The overflow flag (OVRF) becomes set if the receive data register (SPDDR) still has unread data from a previous transmission when the capture strobe of bit one of the next transmission occurs. The bit one capture strobe occurs in the middle of SCLK when the



data length equals transmission data length – one. If an overflow occurs, all data received after the overflow and before the OVRF bit is cleared, does not transfer to the receive data register. The SPI receiver full bit (SPRF) should already be set. The unread data transferred to the SPDRR before the overflow occurred can still be read. Therefore, an overflow error always indicates the loss of data. Clear the overflow flag by reading the SPI status and control register and then reading the SPI data receive register.

OVRF generates a receiver/error chip interrupt request if the error interrupt enable bit (ERRIE) is also set. It is not possible to enable MODF or OVRF individually to generate a receiver/error DSP chip interrupt request. However, leaving MODFEN low prevents MODF from being set.

If the DSP SPRF interrupt is enabled and the OVRF interrupt is not, watch for an overflow condition. **Figure 13-9** demonstrates how it is possible to miss an overflow. The first part of **Figure 13-9** illustrates how it is possible to read the SPSCR and SPDRR to clear the SPRF without problems. However, as defined by the second transmission example, the OVRF bit can be set between the time SPSCR and SPDRR are read.



Figure 13-9. Missed Read of Overflow Condition

In this case, an overflow can easily be missed. Because no more SPRF interrupts can be generated until this OVRF is serviced, it is not obvious data is being lost as more transmissions are completed. To prevent this, either enable the OVRF interrupt or do another read of the SPSCR following the read of the SPDRR. This assures the OVRF was not set before the SPRF was cleared and future transmissions can set the SPRF bit.

**Figure 13-10** illustrates this process. To avoid this second SPSCR read, enable the OVRF to the chip by setting the ERRIE bit.



Figure 13-10. Clearing SPI Receiver Full Bit When Overflow Bit Interrupt Is Not Enabled

#### 13.8.4.2 Mode Fault Error

Setting the SPI master bit (SPMSTR) in the SPSCR selects master mode and configures the SCLK and MOSI pins as outputs and the MISO pin as an input. Clearing SPMSTR selects slave mode and configures the SCLK and MOSI pins as inputs and the MISO pin as an output. The mode fault bit, MODF, becomes set any time the state of the slave select pin,  $\overline{SS}$ , is inconsistent with the mode selected by SPMSTR. To prevent SPI pin contention and damage to the DSP, a mode fault error occurs if:

- The  $\overline{SS}$  pin of a slave SPI goes high during a transmission
- The SS pin of a master SPI goes low at any time

For the MODF flag to be set, the mode fault error enable bit (MODFEN) must be set. Clearing the MODFEN bit does not clear the MODF flag, but does prevent MODF from being set again after MODF is cleared.

MODF generates a receiver/error chip interrupt request if the error interrupt enable bit (ERRIE) is also set. It is not possible to enable MODF or OVRF individually to generate a receiver/error DSP interrupt request. However, leaving MODFEN low prevents MODF from being set.

In a master SPI with the mode fault enable bit (MODFEN) set, the mode fault flag (MODF) is set if  $\overline{SS}$  goes to logic zero. A mode fault in a master SPI causes the following events to occur:

- If ERRIE equals one, the SPI generates an SPI receiver/error DSP interrupt request
- The SPE bit is cleared (SPI disabled)
- The SPTE bit is set.
- The SPI state counter is cleared

When configured as a slave (SPMSTR equals zero), the MODF flag is set if the  $\overline{SS}$  goes high during a transmission. When CPHA equals zero, a transmission begins when  $\overline{SS}$  goes low and ends once the incoming SCLK goes back to its idle level following the shift of the last data bit. When CPHA equals one, the transmission begins when the SCLK leaves its idle level and  $\overline{SS}$  is already low. The transmission continues until the SCLK returns to its idle level following the shift of the last data bit.

**Note:** Setting the MODF flag does not clear the SPMSTR bit. The SPMSTR bit has no function when SPE equals zero. Reading SPMSTR when MODF equals one shows the difference between a MODF occurring when the SPI is a master and when it is a slave.

- When CPHA equals zero, a MODF occurs if a slave is selected,  $\overline{SS}$  is at logic zero, and later unselected,  $\overline{SS}$  is at logic one after the first bit of data has been received (SCLK is toggled at least once). This happens because  $\overline{SS}$  at logic zero indicates the start of the transmission, MISO driven out with the value of MSB, for CPHA equals zero
- When CPHA equals one, a slave can be selected and then later unselected with no transmission occurring. Therefore, MODF does not occur since a transmission was never begun

In a slave SPI (MSTR equals zero), the MODF bit generates an SPI receiver/error DSP interrupt request if the ERRIE bit is set. The MODF bit does not clear the SPE bit or reset the SPI in any way. Software can abort the SPI transmission by clearing the SPE bit of the slave.

**Note:** A logic one voltage on the  $\overline{SS}$  pin of a slave SPI puts the MISO pin in a high impedance state. Also, the slave SPI ignores all incoming SCLK clocks, even if

it was already in the middle of a transmission. A mode fault will occur if the  $\overline{SS}$  pin changes state during a transmission.

To clear the MODF flag, write a one to the MODF bit in the SPSCR register. The clearing mechanism must occur with no MODF condition existing, or the flag is not cleared.

In a master SPI, the MODF flag will not be cleared until the  $\overline{SS}$  pin is at a logic one, or the SPI is configured as a slave.

In a slave SPI, if the MODF flag is not cleared by writing a one to the MODF bit, the condition causing the mode fault still exists. The only way to clear the MODF flag is to disable previously set EERIE or MODFEN bits or disable SPI. Disabling the SPI will cause a partial reset of the SPI.

#### 13.8.5 Interrupts

Four SPI status flags can be enabled to generate chip interrupt requests.

Flag Request

SPTE (Transmitter Empty) SPI Transmitter DSP Interrupt Request (SPTIE = 1,SPE = 1)

SPRF (Receiver Full) SPI Receiver DSP Interrupt Request (SPRIE = 1)

OVRF (Overflow) SPI Receiver/Error Interrupt Request (ERRIE = 1)

MODF (Mode Fault) SPI Receiver/Error Interrupt Request (ERRIE = 1)

Table 13-5. SPI Interrupts

The SPI transmitter interrupt enable bit (SPTIE) enables the SPTE flag to generate transmitter interrupt requests provided the SPI is enabled (SPE equals one). The clearing mechanism for the SPTE flag is always just a write to the data transmit register.

The SPI receiver interrupt enable bit (SPRIE) enables the SPRF bit to generate receiver interrupt requests regardless of the state of the SPE bit. The clearing mechanism for the SPRF flag is always just a read to the receive data register.

The error interrupt enable bit (ERRIE) enables both the MODF and OVRF bits to generate a receiver/error DSP interrupt request.

The mode fault enable bit (MODFEN) can prevent the MODF flag from being set so only the OVRF bit is enabled by the ERRIE bit generating receiver/error DSP interrupt requests.





Figure 13-11. SPI Interrupt Request Generation

The following sources in the SPI status and control register can generate interrupt requests:

- SPI receiver full bit (SPRF)—The SPRF bit becomes set every time a full data transmission transfers from the shift register to the receive data register. If the SPI receiver interrupt enable bit, SPRIE, is also set, SPRF can generate a SPI receiver/error DSP interrupt request
- SPI transmitter empty (SPTE)—The SPTE bit becomes set every time a full data transmission transfers from the data transmit register to the shift register. If the SPI transmit interrupt enable bit, SPTIE, is also set, SPTE can generate a SPTE chip interrupt request

# 13.8.6 Resetting the SPI

Any completely reset system automatically and fully resets the SPI. Partial resets occur whenever the SPI enable bit (SPE) is low. Whenever SPE is low, the following occurs:

- 1. The SPTE flag is set.
- 2. Any slave mode transmission currently in progress is aborted.
- 3. Any master mode transmission currently in progress is continued to completion.
- 4. The SPI state counter is cleared, making it ready for a new complete transmission.
- 5. All the SPI port logic is disabled.

Items four and five occur after two when it is in slave mode, or after three when it is in master.

The following items are reset only by a system reset:

- The SPDTR and SPDRR registers
- All control bits in the SPSCR register (MODFEN, ERRIE, SPR1, and SPR0)
- The status flags SPRF, OVRF, and MODF

By not resetting the control bits when SPE is low, the user can clear SPE between transmissions without having to set all control bits again when SPE is set back high for the next transmission.

By not resetting the SPRF, OVRF, and MODF flags, the user can still service these interrupts after the SPI has been disabled. The user can disable the SPI by writing zero to the SPE bit. The SPI will also be disabled by a mode fault occurring in a SPI configured as a master.

# 13.9 Register Definitions

Four registers control and monitor SPI operation. These registers should be accessed only with word accesses. Accesses other than word lengths result in undefined results. The address of a register is the sum of a base address and an address offset. The base address is defined at the MCU level and the address offset is defined at the module level. Refer to **Table 3-11** for a SPI\_BASE definition.

Table 13-6. SPI Module Address Map

| Address        | Use                                     |
|----------------|-----------------------------------------|
| SPI_BASE + \$0 | SPI Status and Control Register (SPSCR) |
| SPI_BASE + \$1 | SPI Data Size Register (SPDSR)          |
| SPI_BASE + \$2 | SPI Data Receive Register (SPDRR)       |
| SPI_BASE + \$3 | SPI Data Transmit Register (SPDTR)      |

## 13.9.1 SPI Status and Control Register (SPSCR)

The SPSCR does the following:

- Enables SPI module interrupt requests
- Selects chip interrupt requests
- Configures the SPI module as master or slave
- Selects serial clock polarity and phase
- Receives data register full flag
- Failure to clear SPRF bit before next full length data is received, overflow error



- Inconsistent logic level on  $\overline{SS}$  pin, mode fault error
- Transmits data register empty flag
- Select master SPI baud rate



Figure 13-12. SPI Status and Control Register (SPSCR)

See Programmer Sheet, Appendix C, on page C-104

#### 13.9.1.1 Reserved Bit----Bit 15

This reserved bit cannot be modified. It is read as zero.

#### 13.9.1.2 Data Shift Order Bit (DSO)—Bit 14

This read/write bit determines which bit is transmitted or received first: the MSB or LSB. Both master and slave SPI modules need to transmit and receive the same length packets. Regardless of how this bit is set, when reading the *from the SPDRR* or writing *to the SPDTR* the LSB will always be at bit location zero and the MSB will be at the correct bit position. If the data length is less than 16 bits, the data will be zero, padded on the upper bits.

- 1 = LSB transmitted first (LSB  $\geq$  MSB)
- 0 = MSB transmitted first  $(MSB \ge LSB)$

# 13.9.1.3 SPI Receiver Full Bit (SPRF)—Bit 13

This read-only flag is set each time full length data transfers from the shift register to the receive data register. It may be modified. SPRF generates an interrupt request if the SPRIE bit in the SPI control register is set also. This bit will automatically clear after reading the SPDRR.

- 1 = Receive data register full
- 0 = Receive data register not full

## 13.9.1.4 Error Interrupt Enable Bit (ERRIE)—Bit 12

This read/write bit enables the MODF and OVRF bits to generate DSP interrupt requests. reset clears the ERRIE bit.

- 1 = MODF and OVRF can generate DSP interrupt requests
- 0 = MODF and OVRF cannot generate DSP interrupt requests

#### 13.9.1.5 Overflow Bit (OVRF)—Bit 11

This read-only flag is set if software does not read the data in the receive data register before the next full data enters the shift register. It may be modified. In an overflow condition, the data already in the receive data register is unaffected, and the data shifted in last is lost. Clear the OVRF bit by reading the SPI status and control register with OVRF set and then reading the receive data register

- 1 = Overflow
- 0 = No overflow

#### 13.9.1.6 Mode Fault Bit (MODF)—Bit 10

This read-only flag is set in a slave SPI if the  $\overline{SS}$  pin goes high during a transmission with the MODFEN bit set. It may be modified. In a master SPI, the MODF flag is set if the  $\overline{SS}$  pin goes low at any time with the MODFEN bit set. Clear the MODF bit by writing a one to the MODF bit when it is set.

- $1 = \overline{SS}$  pin at inappropriate logic level
- $0 = \overline{SS}$  pin at appropriate logic level

#### 13.9.1.7 SPI Transmitter Empty Bit (SPTE)—Bit 9

This read-only flag is set each time the data transmit register transfers a full data length into the shift register. It may be modified. SPTE generates an interrupt request if the SPTIE bit in the SPI control register is set also.

**Note:** Do not write to the SPI data register unless the SPTE bit is high or data may be lost.

- 1 = Data transmit register empty
- 0 = Data transmit register not empty

## 13.9.1.8 Mode Fault Enable Bit (MODFEN)—Bit 8

This read/write bit, when set to one, allows the MODF flag to be set. When the MODF flag is set, clearing the MODFEN does not clear the MODF flag.

If the MODFEN bit is low, the level of the  $\overline{SS}$  pin does not affect the operation of an enabled SPI configured as a master. For an enabled SPI configured as a slave, having MODFEN low only prevents the MODF flag from being set. It does not affect any other part of SPI operation.



#### 13.9.1.9 SPI Baud Rate Select Bits (SPR1 and SPR0)—Bits 7-6

In master mode, these read/write bits select one of four baud rates, illustrated in **Table 13-7.** SPR1 and SPR0 have no effect in slave mode. Reset clears SPR1 and SPR0.

Use the following formula to calculate the SPI baud rate:

Table 13-7. SPI Master Baud Rate Selection

| SPR1:SPR0 | Baud Rate Divisor (BD) |
|-----------|------------------------|
| 00        | 2                      |
| 01        | 8                      |
| 10        | 16                     |
| 11        | 32                     |

Baud rate = 
$$\frac{\text{clk}}{\text{BD}}$$

clk= IPbus clock

BD = baud rate divisor

#### 13.9.1.10 SPI Receiver Interrupt Enable Bit (SPRIE)—Bit 5

This read/write bit enables interrupt requests generated by the SPRF bit. The SPRF bit is set when a full data length transfers from the shift register to the receive data register.

- 1 = SPRF DSP interrupt requests enabled
- 0 = SPRF DSP interrupt requests disabled

# 13.9.1.11 SPI Master Bit (SPMSTR) — Bit 4

This read/write bit selects master mode operation or slave mode operation and must be set to one to ensure correct operation.

- 1 = Master mode
- 0 =Slave mode

## 13.9.1.12 Clock Polarity Bit (CPOL)—Bit 3

This read/write bit determines the logic state of the SCLK pin between transmissions. To transmit data between SPI modules, the SPI modules must have identical CPOL values.

- 1 = Rising edge of SCLK starts transmission
- 0 = Falling edge of SCLK starts transmission

#### 13.9.1.13 Clock Phase Bit (CPHA)—Bit 2

This read/write bit controls the timing relationship between the serial clock and SPI data. To transmit data between SPI modules, the SPI modules must have identical CPHA values. When CPHA equals zero, the SS pin of the slave SPI module must be set to logic one between full length data transmissions.

#### 13.9.1.14 SPI Enable (SPE)—Bit 1

This read/write bit enables the SPI module. Clearing SPE causes a partial reset of the SPI.

- 1 = SPI module enabled
- 0 = SPI module disabled

#### 13.9.1.15 SPI Transmit Interrupt Enable (SPTIE)—Bit 0

This read/write bit enables interrupt requests generated by the SPTE bit. SPTE is set when a full data length transfers from the data transmit register to the shift register.

- 1= SPTE interrupt requests enabled
- 0 = SPTE interrupt requests disabled

## 13.9.2 SPI Data Size Register (SPDSR)

This read/write register determines the data length for each transmission. The master and slave must transfer the same size data on each transmission. A new value will only take effect at the time the SPI is enabled, SPE bit in SPSCR set from a zero to a one. In order to have a new value take effect, disable then re-enable the SPI bit in the SPSCR with the new value in the register.



Figure 13-13. SPI Data Size Register (SPDSR)

See Programmer Sheet, Appendix C, on page C-106

Table 13-8. DS3-DS0—Transmission Data Size

| DS3-DS0 | Size of Transmission |
|---------|----------------------|
| 0000    | Not Allowed          |
| 0001    | 2 bits               |
| 0010    | 3 bits               |
| 0011    | 4 bits               |
| 0100    | 5 bits               |
| 0101    | 6 bits               |
| 0110    | 7 bits               |
| 0111    | 8 bits               |
| 1000    | 9 bits               |
| 1001    | 10 bits              |
| 1010    | 11 bits              |
| 1011    | 12 bits              |
| 1100    | 13 bits              |
| 1101    | 14 bits              |
| 1110    | 15 bits              |
| 1111    | 16 bits              |

# 13.9.3 SPI Data Receive Register (SPDRR)

The SPI data receive register consists of a read-only data register. Reading data from the register will show the last full data received after a complete transmission. The SPRF bit in the SPI status control register (SPSCR) will set when new data has been transferred to this register.



Figure 13-14. SPI Data Receive Register (SPDRR)

See Programmer Sheet, Appendix C, on page C-107

## 13.9.4 SPI Data Transmit Register (SPDTR)

The SPI data transmit register consists of a write-only data register. Writing data to this register writes the data to the data transmit buffer. When the SPTE bit in the SPI status control register (SPSCR) is set, new data should be written to this register. If new data is not written while in master mode, a new transaction will not begin until this register is written. When in slave mode, the old data will be re-transmitted. All data should be written with the LSB at bit zero. This register can only be written when the SPI is enabled, SPE equals one.



Figure 13-15. SPI Data Transmit Register (SPDTR)

See Programmer Sheet, Appendix C, on page C-108

# **Chapter 14 Quad Timer Module**

#### 14.1 Introduction

There are up to four different possible quad timer modules on the different configurations of the DSP56F800 series. The DSP56F801 has *two* quad timer modules, C and D, while the DSP56F803/805/807 have *four* quad timer modules: A, B, C, and D. Timer modules C and D have dedicated pins. Timer module C has *two* dedicated pins on the 805/807. Timer modules A and B share pins with the quad decoder modules.

Each timer module contains *four* identical counter/timer groups. Each 16-bit counter timer group contains a prescaler, a counter, a load register, a hold register, a capture register, two compare registers, a status and control register, and a control register. All of the registers except the prescaler are read/write registers.

**Note:** This document uses the terms timer and counter interchangeably because the counter/timers may perform either or both tasks.

The prescaler provides different time bases useful for clocking the counter/timer. The counter provides the ability to count internal or external events. The load register provides the initialization value to the counter when the counter's terminal value has been reached. The hold register captures the counter's value when other counters are being read. This feature supports the reading of cascaded counters. The capture register implements an external signal to take a snapshot of the counter's current value. The compare registers provide the values enabling counters to be compared. If a match occurs, the OFLAG signal can be set, cleared, or toggled. At match time, an interrupt is generated if enabled. Within a time module, a set of four counters/timers, the input pins are apportioned. This document uses the terms timer and counter interchangeably because the counter/timers may perform either or both tasks.



Figure 14-1. Counter/Timer Block Diagram

#### 14.2 Features

- Each timer module consists of four 16-bit counters/timers
- Count up/down
- Counters are cascadable
- Programmable count modulo
- Max count rate equals peripheral clock/2 when counting external events
- Max count rate equals peripheral clock when using internal clocks
- Count once or repeatedly
- Counters are preloadable
- Counters can share available input pins
- Each counter has a separate prescaler
- Each counter has capture and compare capability

# 14.3 Pin Descriptions

The pins available for the DSP56F801, DSP56F803, DSP56F805, and DSP56F807 are different for each configuration. Be especially attentive to the available pins. Please refer to **Section 14.8.** 



# 14.4 Register Summary

A prefix is added to each register reflecting the quad timer module and channel being accessed: TMRA0, TMRA1, TMRA2, TMRA3, TMRB0, TMRB1, TMRB2, TMRB3, TMRC0, TMRC1, TMRC2, TMRC3, TMRD0, TMRD1, TMRD2, TMRD3.

For example, the CNTR register for the quad timer A, channel zero (TMRA0) module will be called TMRA0\_CNTR. Each timer/counter in the DSP56F801/803/805/807 has the following registers:

- Quad timer counter (CNTR)
- Quad timer load register (LOAD)
- Quad timer hold register (HOLD)
- Quad timer capture register (CAP)
- Quad timer compare registers (CMP1 and CMP2)
- Quad timer status and control register (SCR)
- Quad timer control register (CTRL)

For further information about:

- TMRA registers please refer to Table 3-14
- TMRB registers please refer to **Table 3-15**
- TMRC registers please refer to **Table 3-16**
- TMRD registers please refer to **Table 3-17**

# 14.5 Functional Description

The counter/timer has two basic modes of operation:

- 1. It can count internal or external events.
- 2. It can count an internal clock source while an external input signal is asserted thus timing the width of the external input signal.

# 14.5.1 Counting Options

The counter can count the rising, falling, or both edges of the selected input pin. The counter can decode and count quad encoded input signals. The counter can count up and down using dual inputs in a *count with direction* format. The counter's terminal count value (modulo) is programmable. The value loaded into the counter after reaching its terminal count is programmable. The counter can count repeatedly, or it can stop after

completing one count cycle. The counter can be programmed to count to a programmed value and then immediately re initialize, or it can count through the compare value until the count moves to zero.

#### 14.5.2 External Inputs

The external inputs to each counter/timer are shareable among each of the four counter/timers within a module. The external inputs can be used as count commands and timer commands. They can trigger the current counter value to be captured and then be used to generate interrupt requests. The polarity of the external inputs are selectable.

#### 14.5.3 OFLAG Output Signal

The primary output of each timer/counter is the output signal OFLAG. The OFLAG output signal can be set, cleared, or toggled when the counter reaches the programmed value. The OFLAG output signal may be outputted to an external pin shared with an external input signal. The OFLAG output signal enables each counter to generate square waves, PWM, or pulse stream outputs. The polarity of the OFLAG output signal is selectable.

#### 14.5.4 Master Signal

Any counter/timer can be assigned as a master. A master's compare signal can be broadcast to the other counters/timers within a module. The other counters can be configured to re initialize their counters and/or force their OFLAG output signals to predetermined values when a master's counter/timer compare event occurs.

## 14.6 Counting Mode Definitions

The selected external count signals are sampled at the module's base clock rate and then run through a transition detector. The maximum count rate is one-half of the base clock rate. Internal clock sources can be used to clock the counters up to the base clock rate.

If a counter is programmed to count to a specific value and then stop, the count mode in the CTRL register is cleared when the count terminates.

# 14.6.1 Stop Mode

If the count mode field is set to 000, the counter is inert. No counting will occur.



#### 14.6.2 Count Mode

If the count mode field is set to 001, the counter will count the rising edges of the selected clock source. This mode is useful for counting generating periodic interrupts for timing purposes, or counting external events such as *widgets* on a conveyor belt passing a sensor. If the selected input is inverted by setting the input polarity select (IPS) bit, then the negative edge of the selected signal is counted.

#### 14.6.3 Edge-Count Mode

If the count mode field is set to 010, the counter will count the both edges of the selected clock source. This mode is useful for counting the changes in the external environment such as a simple encoder wheel.

#### 14.6.4 Gated-Count Mode

If the count mode field is set to 011, the counter will count while the selected secondary input signal is high. This mode is used to time the duration of external events. If the selected input is inverted by setting the IPS bit, then the counter will count while the selected secondary input is low.

#### 14.6.5 Quad-Count Mode

If the count mode field is set to 100, the counter will decode the primary and secondary external inputs as quad encoded signals. Quad signals are usually generated by rotary or linear sensors used to monitor movement of motor shafts or mechanical equipment. The quad signals are square waves 90 degrees out of phase. The decoding of quad signal provides both count and direction information.

A timing diagram illustrating the basic operation of a quad incremental position encoder is shown below:



Figure 14-2. Timing Diagram

#### 14.6.6 Signed-Count Mode

If the count mode field is set to 110, the counter counts the primary clock source while the selected secondary source provides the selected count direction, up/down. If the secondary source, direction select, input is high, the counter will count in a negative direction. If the select direction signal is low, the counter will count in a positive direction

#### 14.6.7 Triggered-Count Mode

If the count mode field is set to 110, the counter will begin counting the rising edges of the primary clock source after a positive transition of the secondary input occurs, negative transition if IPS equals one. The counting will continue until a compare event occurs or another input transition is detected. Odd edges restart the counting. Even edged stop the counting until a compare event occurs.

#### 14.6.8 One-Shot Mode

If the count mode field is set to 110, and the counter is set to re-initialize at a compare event, count length equals one, and the OFLAG output mode is set to 101, set on compare, cleared on secondary source input edge, the counter works in a one-shot mode. An external event causes the counter to count. When a terminal count is reached, the OFLAG output is asserted. This delayed output assertion can be used to provide timing delays. When used with timers C2 or C3, this one-shot mode may be used to delay the ADC acquisition of new samples until a specified period of time has passed since the PWM module asserted the synchronized signal.

#### 14.6.9 Cascade-Count Mode

If the count mode field is set to 111, the counter is connected to the output of another counter and selected by the primary count source. The counter will count up and down as compare events occur in the selected source counter. This cascade or daisy-chained mode enables multiple counters to be cascaded to yield longer counter lengths. The cascade count mode uses a special high speed signal path without regarding the state of the OFLAG signal. If the selected source counter experiences a CMP1 compare event while counting in a positive direction, the counter will increment. If the selected source counter experiences a CMP2 compare event while counting in a negative direction, the counter will decrement.

Whenever any counter is read within a counter module, all of the counters' values within a module are captured in their respective hold registers. This action supports the reading of a cascaded counter chain. First read any counter of a cascaded counter chain, then read the hold registers of the other counters in the chain. The cascaded counter mode is synchronous.



Note:

It is possible to connect counters together by using the other, non-cascade, counter modes and selecting the outputs of other counters as a clock source. In this case, the counters are operating in a *ripple* mode, where higher order counters will transition a clock later than a purely synchronous design.

#### 14.6.10 Pulse-Output Mode

If the counter is setup for count mode (mode = 001), and the OFLAG output mode is set to 111, gated clock output, and the count OnCE bit is set, then the counter will output a pulse stream of pulses with the same frequency of the selected clock source. The number of output pulses is equal to the compare value minus the initialization value. This mode is useful for driving step motor systems.

#### 14.6.11 Fixed-Frequency PWM Mode

If the counter is setup for:

- Count mode (Mode = 001)
- Count through roll-over (Count Length = 0)
- Continuous count (Count Once = 0)
- OFLAG output mode is 110 (set on compare, cleared on initialization)

The counter output then yields a PWM signal with a frequency equal to the count clock frequency divided by 65,536 and a pulse width duty cycle equal to the compare value divided by 65,536. This mode of operation is often used to drive PWM amplifiers used to power motors and inverters.

# 14.6.12 Variable-Frequency PWM Mode

If the counter is setup for:

- COUNT mode (Mode = 001)
- Count till compare (Count length = 1)
- Continuos count (Count OnCE = 0)
- OFLAG output mode is 100 (toggle OFLAG and alternate compare registers)

The counter output then yields a PWM signal. Its frequency and pulse width are determined by the values programmed into the CMP1 and CMP2 registers, and the input clock frequency. This method of PWM generation has the advantage of allowing almost any desired PWM frequency and/or constant on or off periods. This mode of operation is often used to drive PWM amplifiers used to power motors and inverters.

#### 14.6.13 Usage of Compare Registers

The dual compare registers (CMP1 & CMP2) provide a bi-directional modulo count capability. The CMP1 register is used when the counter is *counting up*, and the CMP2 register is used when the counter is *counting down*. The only exception is alternating compare mode.

The CMP1 register should be set to the desired maximum count value or \$FFFF to indicate the maximum unsigned value prior to *roll-over*, and the CMP2 register should be set to the maximum negative count value or \$0000 to indicate the minimum unsigned value prior to *roll-under*.

If the output mode is set to 100, the OFLAG will toggle while using alternating compare registers. In this variable frequency PWM mode, the CMP2 value defines the desired pulse width of the on time, and the CMP1 register defines the off time. The variable frequency PWM mode is defined for positive counting only.

One must be careful when changing CMP1 and CMP2 while the counter is active. If the counter has already passed the new value, it will count to \$FFFF or \$0000, roll over, and then begin counting toward the new value. The check is for count to equal CMPx, not  $Count \ge CMP1$  or  $Count \le CMP2$ .

### 14.6.14 Usage of Capture Register

The capture register stores a copy of the counter's value, an input transition is detected. The register depends on the capture mode and IPS settings. Once a capture event occurs, no further updating of the capture register will occur until the input edge flag (IEF) is cleared by writing a zero to the IEF bit of the SCR. Please refer to Section 14.7.2.9.

## 14.7 Register Definitions

The address of a register is the sum of a base address and an address offset. The base address is defined at the MCU level and the address offset is defined at the module level. Please refer to **Table 3-11** for the appropriate TMR\_BASE definition. The base address given for each register will be either TMRA\_BASE, TMRB\_BASE, TMRC\_BASE, or TMRD\_BASE depending on which quad timer is being used.

Make certain to check which quad timers are available on the chip being used. DSP56F801 has a dedicated quad timer D. DSP56F803 has a dedicated quad timer D and optional quad timer A, multiplexed to the quad decoder. DSP56F805 and DSP56F807 have two dedicated quad timers C and D. They also have two optional quad timers A and B multiplexed to quad decoders.



#### 14.7.1 Control Registers (CTRL)

```
TMRA0_CTRL (Timer A, Channel 0 Control)—Address: TMRA_BASE + $6
           TMRA1_CTRL (Timer A, Channel 1 Control)—Address: TMRA_BASE + $E
           TMRA2_CTRL (Timer A, Channel 2 Control)—Address: TMRA_BASE + $16
           TMRA3_CTRL (Timer A, Channel 3 Control)—Address: TMRA_BASE + $1E
           TMRB0 CTRL (Timer B, Channel 0 Control)—Address: TMRB BASE + $6
           TMRB1_CTRL (Timer B, Channel 1 Control)—Address: TMRB_BASE + $E
           TMRB2_CTRL (Timer B, Channel 2 Control)—Address: TMRB_BASE + $16
           TMRB3_CTRL (Timer B, Channel 3 Control)—Address: TMRB_BASE + $1E
           TMRC0_CTRL (Timer C, Channel 0 Control)—Address: TMRC_BASE + $6
           TMRC1_CTRL (Timer C, Channel 1 Control)—Address: TMRC_BASE + $E
           TMRC2 CTRL (Timer C, Channel 2 Control)—Address: TMRC BASE + $16
           TMRC3 CTRL (Timer C, Channel 3 Control)—Address: TMRC BASE + $1E
           TMRD0 CTRL (Timer D, Channel 0 Control)—Address: TMRD BASE + $6
           TMRD1 CTRL (Timer D, Channel 1 Control) —Address: TMRD BASE + $E
           TMRD2_CTRL (Timer D, Channel 2 Control)—Address: TMRD_BASE + $16
           TMRD3_CTRL (Timer D, Channel 3 Control)—Address: TMRD_BASE + $1E
TMR BASE+$6.
            15
                14
                     13
                         12
                             11
                                  10
                                       9
                                                7
                                                     6
                                                            5
                                                                 4
                                                                       3
                                                                            2
                                                                                 2
                                                                                      0
 E,16, or 1E
   Read
                                           Secondary
             Count Mode
                         Primary Count Source
                                                    ONCE
                                                         LENGTH
                                                                 DIR
                                                                     Co Init
                                                                             Output Mode
   Write
                                            Source
                                                     0
                0
                     0
                                           0
                                                0
                                                                       0
                                                                            0
   Reset
```

Figure 14-3. Control Register (CTRL)

See Programmer Sheet, Appendix C, on page C-111

#### 14.7.1.1 Count Mode—Bits 15-13

These bits control the basic counting and behavior of the counter.

- 000 = No operation
- 001 = Count rising edges of primary source<sup>1</sup>
- 010 = Count rising and falling edges of primary source
- 011 = Count rising edges of primary source while secondary input high active
- 100 = Quad count mode, uses primary and secondary sources
- 101 = Count primary source rising edges, secondary source specifies direction  $(1 = \text{minus})^2$
- 110 = Edge of secondary source triggers primary count till compare
- 111 = Cascaded counter mode, up/down<sup>3</sup>

<sup>1.</sup> Rising Edges counted only when IPS = 0. Falling edges counted when IPS = 1.

<sup>2.</sup> Rising Edges counted only when IPS = 0. Falling edges counted when IPS = 1.

<sup>3.</sup> Primary count source must be set to one of the counter outputs.

#### 14.7.1.2 Primary Count Source—Bits 12-9

These bits select the primary count source.

- 0000 = Counter #0 input pin
- 0001 = Counter #1 input pin
- 0010 = Counter #2 input pin
- 0011 = Counter #3 input pin
- 0100 = Counter #0 output
- 0101 = Counter #1 output
- 0110 = Counter #2 output
- 0111 = Counter #3 output
- 1000 = Prescaler (IPbus clock divide by 1)
- 1001 = Prescaler (IPbus clock divide by 2)
- 1010 = Prescaler (IPbus clock divide by 4)
- 1011 = Prescaler (IPbus clock divide by 8)
- 1100 = Prescaler (IPbus clock divide by 16)
- 1101 = Prescaler (IPbus clock divide by 32)
- 1110 = Prescaler (IPbus clock divide by 64)
- 1111 = Prescaler (IPbus clock divide by 128)

**Note:** A timer selecting its own output for input is not a legal choice. The result is no counting.

#### 14.7.1.3 Secondary Count Source—Bits 8–7

These bits provide additional information, such as direction, used for counting.

- 00 = Counter #0 input pin
- 01 = Counter #1 input pin
- 10 = Counter #2 input pin
- 11 = Counter #3 input pin

#### 14.7.1.4 Count Once (ONCE)—Bit 6

This bit selects continuous or one shot counting mode.

- 0 = Count repeatedly
- 1 = Count until compare and then stop. If *counting up*, successful compare occurs when counter reaches CMP1 value. If *counting down*, successful compare occurs when counter reaches CMP2 value

#### 14.7.1.5 Count Length (LENGTH)—Bit 5

This bit determines whether the counter counts to the compare value and then reinitializes itself to the value specified in the *load* register, or the counter continues counting past the compare value, the binary roll over.

- 0 = Roll over
- 1 = Count until compare, then re initialize. If counting up, successful compare occurs when counter reaches CMP1 value. If counting down, successful compare occurs when counter reaches CMP2 value.<sup>4</sup>

## 14.7.1.6 Count Direction (DIR)—Bit 4

This bit selects either the normal count direction up, or the reverse direction, down.

- 0 = Count up
- 1 = Count down

# 14.7.1.7 Co-channel Initialization (Co Init)—Bit 3

This bit enables another counter/timer within the module to force the reinitialization of this counter/timer when it has an active compare event.

<sup>4.</sup> When output mode \$4 is used, alternating values of CMP1 and CMP2 are used to generate successful compares. For example, when output mode is \$4, the counter counts until CMP1 value is reached, reinitializes, then counts until CMP2 value is reached, etc.

- 0 = Co-channel counter/timers can not force a reinitialization of this counter/timer
- 1 = Co-channel counter/timers may force a reinitialization of this counter/timer

#### 14.7.1.8 Output Mode—Bits 2-0

These bits determine the mode of operation for the OFLAG output signal.

- 000 = Asserted while counter is active
- 001 = Clear OFLAG output on successful compare
- 010 = Set OFLAG output on successful compare
- 011 = Toggle OFLAG output on successful compare
- 100 = Toggle OFLAG output using alternating compare registers
- 101 = Set on compare, cleared on secondary source input edge
- 110 = Set on compare, cleared on counter rollover
- 111 = Enable gated clock output while counter is active

#### 14.7.2 Status and Control Registers (SCR)

TOF

0

**TCFIE** 

0

**TCF** 

0

TOFIE

0

**IEF** 

**IEFIE** 

O

```
TMRA0 SCR (Timer A, Channel 0 Status and Control)—Address: TMRA BASE + $7
           TMRA1 SCR (Timer A, Channel 1 Status and Control)—Address: TMRA BASE + $F
           TMRA2_SCR (Timer A, Channel 2 Status and Control)—Address: TMRA_BASE + $17
           TMRA3 SCR (Timer A, Channel 3 Status and Control)—Address: TMRA BASE + $1F
           TMRB0_SCR (Timer B, Channel 0 Status and Control)—Address: TMRB_BASE + $7
           TMRB1_SCR (Timer B, Channel 1 Status and Control)—Address: TMRB_BASE + $F
           TMRB2 SCR (Timer B, Channel 2 Status and Control)—Address: TMRB BASE + $17
           TMRB3 SCR (Timer B, Channel 3 Status and Control)—Address: TMRB BASE + $1F
           TMRC0_SCR (Timer C, Channel 0 Status and Control)—Address: TMRC_BASE + $7
           TMRC1 SCR (Timer C, Channel 1 Status and Control)—Address: TMRC BASE + $F
           TMRC2 SCR (Timer C, Channel 2 Status and Control)—Address: TMRC BASE + $17
           TMRC3 SCR (Timer C, Channel 3 Status and Control)—Address: TMRC BASE + $1F
           TMRD0_SCR (Timer D, Channel 0 Status and Control)—Address: TMRD_BASE + $7
           TMRD1 SCR (Timer D, Channel 1 Status and Control)—Address: TMRD BASE + $F
           TMRD2_SCR (Timer D, Channel 2 Status and Control)—Address: TMRD_BASE + $17
           TMRD3 SCR (Timer D, Channel 3 Status and Control)—Address: TMRD BASE + $1F
TMR_BASE+$7,
            15
                 14
                      13
                           12
                                11
                                    10
                                         9
                                               8
                                                           5
                                                                4
                                                                      3
                                                                           2
                                                                                 1
                                                                                     0
                                                    [7:6]
```

Figure 14-4. Status and Control Register (SCR)

**IPS** 

0

**INPUT** 

0

Capture

Mode 0 0 **EEOF** 

**MSTR** 

VAL

0

See Programmer Sheet, Appendix C, on page C-112



OPS

0

**FORCE** 

OEN

F,17, or 1F Read

Write

Reset

#### 14.7.2.1 Timer Compare Flag (TCF)—Bit

This bit is set when a successful compare occurs. This bit is cleared by writing a zero to this bit location. The timer group will not assert anther TCF interrupt until this bit has been cleared.

#### 14.7.2.2 Timer Compare Flag Interrupt Enable (TCFIE)—Bit 14

When set, the input edge interrupt is enabled.

#### 14.7.2.3 Timer Overflow Flag (TOF)—Bit 13

This bit is set when the counter rolls over its maximum value \$FFFF or \$0000, depending on count direction. This bit is cleared by writing a zero to this bit location. The timer group will not assert another TOF interrupt until this bit has been cleared.

#### 14.7.2.4 Timer Overflow Flag Interrupt Enable (TOFIE)—Bit 12

When set, this bit activates *interrupts* when the timer overflow flag (TOF) bit is also set.

#### 14.7.2.5 Input Edge Flag (IEF)—Bit 11

This bit is set when a capture occurs. The bit is cleared by writing a zero to the bit position.

**Note:** The timer group will not asset another input edge interrupt until this bit has been cleared.

# 14.7.2.6 Input Edge Flag Interrupt Enable (IEFIE)—Bit 10

When set, the input edge interrupt is enabled.

## 14.7.2.7 Input Polarity Select (IPS)—Bit 9

When set, this bit inverts the polarity of a signal being driven on to a package pin from an external source. It does not invert the polarity of an input signal when the signal is being driven by another timer group.

# 14.7.2.8 External Input Signal (INPUT)—Bit 8

This bit reflects the current state of the external input pin after application of the input polarity select (IPS) bit. This is a *read-only* bit.

#### 14.7.2.9 Input Capture Mode (Capture Mode)—Bits 7–6

These bits specify the operation of the capture register as well as the operation of the input edge flag. The input capture mode bits seven to six must be 01, 10 or 11 in order for input edge flag interrupts to be asserted.

**Table 14-1. Capture Register Operation** 

| Capture Mode | IPS | Action               |
|--------------|-----|----------------------|
| 00           | Х   | Capture disabled     |
| 01           | 0   | Load on rising edge  |
| 01           | 1   | Load on falling edge |
| 10           | 0   | Load on falling edge |
| 10           | 1   | Load on rising edge  |
| 11           | х   | Load on both edges   |

#### 14.7.2.10 Master Mode (MSTR)—Bit 5

When set, this bit enables the compare function's output to be broadcast to the other counters/timers in the module. This signal then can be used to re initialize the other counters and/or force their OFLAG signal outputs.

# 14.7.2.11 Enable External OFLAG Force (EEOF)—Bit 4

When set, this bit enables the compare from another counter/timer enabled as a master to force the state of this counters OFLAG output signal.

# 14.7.2.12 Forced OFLAG Value (VAL)—Bit 3

This bit determines the value of the OFLAG output signal when an software triggered FORCE command, or another counter/timer (set as a master) issues a FORCE command.

# 14.7.2.13 Force the OFLAG Output (FORCE)—Bit 2

This write-only bit forces the current value of the VAL bit to be written to the OFLAG output. This bit always reads as a zero. The VAL and FORCE bits can be written simultaneously in a single write operation. Write to the FORCE bit only if the counter is disabled. Setting this bit while the counter is enabled may yield unpredictable results.

# 14.7.2.14 Output Polarity Select (OPS)—Bit 1

When set, this bit inverts the polarity of a signal driven by a timer group on to an external package pin. Other timer groups reading this pin will read the inverted signal.



- 0 = True polarity
- 1 = Inverted polarity

#### 14.7.2.15 Output Enable (OEN)—Bit 0

When set, this bit enables the OFLAG output signal to be put on the external pin. Other timer groups using this external pin as their input will see the driven value. The polarity of the signal will be determined by the OPS bit.

#### 14.7.3 Compare Register #1 (CMP1)

```
TMRA0_CMP1 (Timer A, Channel 0 Compare #1)—Address: TMRA_BASE + $0
           TMRA1_CMP1 (Timer A, Channel 1 Compare #1)—Address: TMRA_BASE + $8
           TMRA2 CMP1 (Timer A, Channel 2 Compare #1)—Address: TMRA BASE + $10
           TMRA3_CMP1 (Timer A, Channel 3 Compare #1)—Address: TMRA_BASE + $18
           TMRB0_CMP1 (Timer B, Channel 0 Compare #1)—Address: TMRB_BASE + $0
           TMRB1_CMP1 (Timer B, Channel 1 Compare #1)—Address: TMRB_BASE + $8
           TMRB2 CMP1 (Timer B, Channel 2 Compare #1)—Address: TMRB BASE + $10
           TMRB3 CMP1 (Timer B, Channel 3 Compare #1)—Address: TMRB BASE + $18
           TMRC0_CMP1 (Timer C, Channel 0 Compare #1)—Address: TMRC_BASE + $0
           TMRC1_CMP1 (Timer C, Channel 1 Compare #1)—Address: TMRC_BASE + $8
           TMRC2_CMP1 (Timer C, Channel 2 Compare #1)—Address: TMRC_BASE + $10
           TMRC3_CMP1 (Timer C, Channel 3 Compare #1)—Address: TMRC_BASE + $18
           TMRD0_CMP1 (Timer D, Channel 0 Compare #1)—Address: TMRD_BASE + $0
           TMRD1 CMP1 (Timer D, Channel 1 Compare #1)—Address: TMRD BASE + $8
           TMRD2_CMP1 (Timer D, Channel 2 Compare #1)—Address: TMRD_BASE + $10
           TMRD3 CMP1 (Timer D, Channel 3 Compare #1)—Address: TMRD BASE + $18
TMR BASE+$0.
             15
                 14
                      13
                          12
                               11
                                    10
                                                                     3
                                                                                   0
   8,10,18
   Read
                                        Comparison Value [15:0]
   Write
                                              0
                                                  0
   Reset
```

Figure 14-5. Compare Register #1 (CMP1)

See Programmer Sheet, Appendix C, on page C-115

This read/write register stores the value used for comparison with the counter value.

#### 14.7.4 Compare Register #2 (CMP2)

```
TMRA0_CMP2 (Timer A, Channel 0 Compare #2)—Address: TMRA_BASE + $1
           TMRA1_CMP2 (Timer A, Channel 1 Compare #2)—Address: TMRA_BASE + $9
           TMRA2_CMP2 (Timer A, Channel 2 Compare #2)—Address: TMRA_BASE + $11
           TMRA3_CMP2 (Timer A, Channel 3 Compare #2)—Address: TMRA_BASE + $19
           TMRB0_CMP2 (Timer B, Channel 0 Compare #2)—Address: TMRB_BASE + $1
           TMRB1_CMP2 (Timer B, Channel 1 Compare #2)—Address: TMRB_BASE + $9
           TMRB2 CMP2 (Timer B, Channel 2 Compare #2)—Address: TMRB BASE + $11
           TMRB3_CMP2 (Timer B, Channel 3 Compare #2)—Address: TMRB_BASE + $19
           TMRC0_CMP2 (Timer C, Channel 0 Compare #2)—Address: TMRC_BASE + $1
           TMRC1_CMP2 (Timer C, Channel 1 Compare #2)—Address: TMRC_BASE + $9
           TMRC2_CMP2 (Timer C, Channel 2 Compare #2)—Address: TMRC_BASE + $11
           TMRC3 CMP2 (Timer C, Channel 3 Compare #2)—Address: TMRC BASE + $19
           TMRD0 CMP2 (Timer D, Channel 0 Compare #2)—Address: TMRD BASE + $1
           TMRD1_CMP2 (Timer D, Channel 1 Compare #2)—Address: TMRD_BASE + $9
           TMRD2_CMP2 (Timer D, Channel 2 Compare #2)—Address: TMRD_BASE + $11
           TMRD3 CMP2 (Timer D, Channel 3 Compare #2)—Address: TMRD BASE + $19
TMR BASE+$1
            15
                 14
                      13
                          12
                                    10
                                                                4
                                                                          2
                                                                              1
                               11
                                                                     3
                                                                                   0
  ,9,11,19
   Read
                                        Comparison Value [15:0]
   Write
                               0
                                         0
                                                  0
                 n
                                    n
                                                                O
                                                                     U
                                                                          0
   Reset
                                                                              n
```

Figure 14-6. Compare Register #2 (CMP2)

See Programmer Sheet, Appendix C, on page C-116

This read/write register stores the value used for comparison with the counter value.

# 14.7.5 Capture Register (CAP)

```
TMRA0_CAP (Timer A, Channel 0 Capture)—Address: TMRA_BASE + $2
TMRA1_CAP (Timer A, Channel 1 Capture)—Address: TMRA_BASE + $A
TMRA2_CAP (Timer A, Channel 2 Capture)—Address: TMRA_BASE + $12
TMRA3 CAP (Timer A, Channel 3 Capture)—Address: TMRA BASE + $1A
TMRB0_CAP (Timer B, Channel 0 Capture)—Address: TMRB_BASE + $2
TMRB1_CAP (Timer B, Channel 1 Capture)—Address: TMRB_BASE + $A
TMRB2 CAP (Timer B, Channel 2 Capture)—Address: TMRB BASE + $12
TMRB3_CAP (Timer B, Channel 3 Capture)—Address: TMRB_BASE + $1A
TMRC0 CAP (Timer C, Channel 0 Capture)—Address: TMRC BASE + $2
TMRC1 CAP (Timer C, Channel 1 Capture)—Address: TMRC BASE + $A
TMRC2_CAP (Timer C, Channel 2 Capture)—Address: TMRC_BASE + $12
TMRC3_CAP (Timer C, Channel 3 Capture)—Address: TMRC_BASE + $1A
TMRD0_CAP (Timer D, Channel 0 Capture)—Address: TMRD_BASE + $2
TMRD1_CAP (Timer D, Channel 1 Capture)—Address: TMRD_BASE + $A
TMRD2_CAP (Timer D, Channel 2 Capture)—Address: TMRD_BASE + $12
TMRD3_CAP (Timer D, Channel 3 Capture)—Address: TMRD_BASE + $1A
```



Figure 14-7. Capture Register (CAP)

See Programmer Sheet, Appendix C, on page C-117

This read/write register stores the value captured from the counter.

#### 14.7.6 Load Register (LOAD)

```
TMRA0_LOAD (Timer A, Channel 0 Load)—Address: TMRA_BASE + $3
           TMRA1_LOAD (Timer A, Channel 1 Load)—Address: TMRA_BASE + $B
           TMRA2_LOAD (Timer A, Channel 2 Load)—Address: TMRA_BASE + $13
           TMRA3_LOAD (Timer A, Channel 3 Load)—Address: TMRA_BASE + $1B
           TMRB0_LOAD (Timer B, Channel 0 Load)—Address: TMRB_BASE + $3
           TMRB1_LOAD (Timer B, Channel 1 Load)—Address: TMRB_BASE + $B
           TMRB2_LOAD (Timer B, Channel 2 Load)—Address: TMRB BASE + $13
           TMRB3 LOAD (Timer B, Channel 3 Load)—Address: TMRB BASE + $1B
           TMRC0 LOAD (Timer C, Channel 0 Load)—Address: TMRC BASE + $3
           TMRC1_LOAD (Timer C, Channel 1 Load)—Address: TMRC_BASE + $B
           TMRC2_LOAD (Timer C, Channel 2 Load)—Address: TMRC_BASE + $13
           TMRC3_LOAD (Timer C, Channel 3 Load)—Address: TMRC_BASE + $1B
           TMRD0 LOAD (Timer D, Channel 0 Load)—Address: TMRD BASE + $3
           TMRD1_LOAD (Timer D, Channel 1 Load)—Address: TMRD_BASE + $B
           TMRD2_LOAD (Timer D, Channel 2 Load)—Address: TMRD_BASE + $13
           TMRD3_LOAD (Timer D, Channel 3 Load)—Address: TMRD_BASE + $1B
TMR BASE+$3,
            15
                 14
                      13
                          12
                               11
                                    10
                                                       6
                                                           5
                                                                4
                                                                     3
                                                                         2
                                                                              1
                                                                                  0
                                          Load Value [15:0]
```

0 0 0 Figure 14-8. Load Register (LOAD)

See Programmer Sheet, Appendix C, on page C-118

This read/write register stores the value used to initialize the counter.

B,13,1B Read

Write

Reset

0 0 0

0

0

0

#### 14.7.7 Hold Register (HOLD)

```
TMRA0_HOLD (Timer A, Channel 0 Hold)—Address: TMRA_BASE + $4
           TMRA1_HOLD (Timer A, Channel 1 Hold)—Address: TMRA_BASE + $C
           TMRA2_HOLD (Timer A, Channel 2 Hold)—Address: TMRA_BASE + $14
           TMRA3_HOLD (Timer A, Channel 3 Hold)—Address: TMRA_BASE + $1C
           TMRB0_HOLD (Timer B, Channel 0 Hold)—Address: TMRB_BASE + $4
           TMRB1_HOLD (Timer B, Channel 1 Hold)—Address: TMRB_BASE + $C
           TMRB2 HOLD (Timer B, Channel 2 Hold)—Address: TMRB BASE + $14
           TMRB3_HOLD (Timer B, Channel 3 Hold)—Address: TMRB_BASE + $1C
           TMRC0 HOLD (Timer C, Channel 0 Hold)—Address: TMRC BASE + $4
           TMRC1_HOLD (Timer C, Channel 1 Hold)—Address: TMRC_BASE + $C
           TMRC2_HOLD (Timer C, Channel 2 Hold)—Address: TMRC_BASE + $14
           TMRC3 HOLD (Timer C, Channel 3 Hold)—Address: TMRC BASE + $1C
           TMRD0 HOLD (Timer D, Channel 0 Hold)—Address: TMRD BASE + $4
           TMRD1 HOLD (Timer D, Channel 1 Hold)—Address: TMRD BASE + $C
           TMRD2 HOLD (Timer D, Channel 2 Hold)—Address: TMRD BASE + $14
           TMRD3_HOLD (Timer D, Channel 3 Hold)—Address: TMRD_BASE + $1C
TMR BASE+$4.
            15
                 14
                      13
                                    10
                                                            5
                          12
                               11
                                                                 4
                                                                     3
                                                                          2
                                                                                   0
  C,14,1C
   Read
                                           Hold Value [15:0]
   Write
                           0
                                    0
                                         0
                                                  0
              0
                 0
                      0
                                                                 n
                                                                     n
                                                                          0
   Reset
                                                                               O
```

Figure 14-9. Hold Register (HOLD)

See Programmer Sheet, Appendix C, on page C-119

This read/write register stores the counter's values of specific channels whenever any one of the four counters within a module is read.

# 14.7.8 Counter Register (CNTR)

```
TMRA0_CNTR (Timer A, Channel 0 Cntr)—Address: TMRA_BASE + $5
TMRA1_CNTR (Timer A, Channel 1 Cntr)—Address: TMRA_BASE + $D
TMRA2_CNTR (Timer A, Channel 2 Cntr)—Address: TMRA_BASE + $15
TMRA3_CNTR (Timer A, Channel 3 Cntr)—Address: TMRA_BASE + $1D

TMRB0_CNTR (Timer B, Channel 0 Cntr)—Address: TMRB_BASE + $5
TMRB1_CNTR (Timer B, Channel 1 Cntr)—Address: TMRB_BASE + $D
TMRB2_CNTR (Timer B, Channel 2 Cntr)—Address: TMRB_BASE + $15
TMRB3_CNTR (Timer B, Channel 3 Cntr)—Address: TMRB_BASE + $1D

TMRC0_CNTR (Timer C, Channel 0 Cntr)—Address: TMRC_BASE + $5
TMRC1_CNTR (Timer C, Channel 1 Cntr)—Address: TMRC_BASE + $15
TMRC2_CNTR (Timer C, Channel 2 Cntr)—Address: TMRC_BASE + $15
TMRC3_CNTR (Timer C, Channel 3 Cntr)—Address: TMRC_BASE + $15
TMRC3_CNTR (Timer C, Channel 3 Cntr)—Address: TMRC_BASE + $15
```



This read/write register is the counter for the corresponding channel in a timer module.

# 14.8 Timer Group A, B, C, and D Functionality

Some of the input and output pins of the timers are shared with other peripheral modules on the DSP56F801/803/805/807. This section identifies the input/output pins associated with each timer group. If a timer is not used for external input/output, it is available for internal use as well.

**Note:** Individual timers often use their own I/O pin but they may use any available pin within their group as an input. The timers are limited to their own I/O pin for use as an output pin.

# 14.8.1 Timer Group A (DSP56F803, DSP56F805, and DSP56F807 Only)

Timer group A shares pins with quad decoder module zero. The decoder has primary ownership of the pins for inputs. The decoder control register for quad decoder zero (DEC0\_DECCR) controls a switch matrix that connects timer A inputs to the I/O pins, provides filtered input data, or a remapped data format. The timer group A outputs are directly connected to the I/O pins. If a timer's output is enabled, its output will drive the I/O pin. The decoder module does not use the I/O pins for outputs.

**Note:** The quad decoder zero module contains a quad test signal generator that can be monitored by the timer module on the timer zero (PHASEA0) input and the timer one (PHASEB0) input.

Timer A, counter zero input/output pin is shared with quad decoder zero PHASEA0 pin.

- Timer A, counter one I/O pin is shared with quad decoder one PHASEB0 pin.
- Timer A, counter two I/O pin is shared with quad decoder zero INDEX0 pin.
- Timer A, counter three I/O pin is shared with quad decoder zero HOME0 pin.

## 14.8.2 Timer Group B (DSP56F805 and DSP56F807 Only)

Timer group B shares pins with decoder module one. The decoder has primary ownership of the pins for inputs. The decoder control register for quad decoder one, QD1\_DECCR, controls a switch matrix that connects timer B inputs to the I/O pins, provides filtered input data, or a remapped data format. The timer group B outputs are directly connected to the I/O pins. If a timer's output is enabled, its output will drive the I/O pin. The decoder module does not use the I/O pins for outputs.

- The quad decoder one module contains a quad test signal generator can be monitored by the timer module on the timer zero (PHASEA0) input and the timer one (PHASEB0) input.
- Timer B, counter zero I/O pin is shared with quad decoder one PHASE0 pin.
- Timer B, counter one I/O pin is shared with quad decoder one PHASE1 pin.
- Timer B, counter two I/O pin is shared with quad decoder one INDEX1 pin.
- Timer B, counter three I/O pin is shared with quad decoder one HOME1 pin.

#### 14.8.3 Timer Group C

#### 14.8.3.1 DSP56F805 and DSP56F807 Only

- Timer group C counters zero and one have dedicated I/O pins
- Timer C, counter zero has its own dedicated input/output pin TC0
- Timer C, counter one has its own dedicated input/output pin TC1

## 14.8.3.2 DSP56F801, DSP56F803, DSP56F805, and DSP56F807

Timers two and three do not have dedicated I/O pins. They can accept inputs from the PWM modules, and their outputs are connected to the ADC modules.

**Note:** Timers two and three can use the input pins allocated to timers zero and one. Their outputs can be used by timers zero and one. The intended purpose of timers two and three is to provide a user selectable delay, one-shot mode, between the PWM sync signal and the updating of the ADC values.

- Timer C, counter two input is connected to the PWM A sync output
- Timer C, counter two output is connected to the ADC A sync input
- Timer C, counter three input is connected to the PWM B sync output
- Timer C, counter three output is connected to the ADC B sync input



#### 14.8.4 Timer Group D

Three of the four timers in group D have their own dedicated I/O pins, varying in number between the DSP56F801/803/805/807 configurations.

#### 14.8.4.1 DSP56F801

- Timer D, counter zero has its own dedicated input/output pin TD0
- Timer D, counter one has its own dedicated input/output pin TD1
- Timer D, counter two has its own dedicated input/output pin TD2

**Note:** For the DSP56F801, the timer group D pins are multiplexed with GPIO pins so TD0 is muxed to GPIO6, TD1 is muxed to GPIO7, TD2 is muxed to GPIO8. When the quad timer is not required, it offers additional GPIO DSP56F803.

- Timer D, counter one has its own dedicated input/output pin TD1
- Timer D, counter two has its own dedicated input/output pin TD2

#### 14.8.4.2 DSP56F805 and DSP56F807

- Timer D, counter zero has its own dedicated input/output pin TD0
- Timer D, counter one has its own dedicated input/output pin TD1
- Timer D, counter two has its own dedicated input/output pin TD2
- Timer D, counter three has its own dedicated input/output pin TD3

## 14.8.4.3 General Input Behavior

Time inputs are sampled at the peripheral clock rate. There is a delay of one peripheral clock period before the input can affect the behavior of a counter. This is typical of synchronous counters systems. There is one exception to this statement: when the counter is gated.

# **Chapter 15 On-Chip Clock Synthesis (OCCS)**

### 15.1 Introduction

The on-chip clock synthesis (OCCS) allows product design using inexpensive 8MHz crystals to run the DSP56F801/803/8095/807 at any user selectable multiple from one to 80Mhz.

All peripherals on the DSP56F801/803/805/807, except the COP/watchdog timer, run off the IPbus clock frequency. It is the chip operating frequency (ZCLK) divided by two. The maximum frequency of operation is 80MHz correlating to a 40MHz IPbus clock frequency.

### 15.2 Features

The on-chip clock synthesis (OCCS) module interfaces to the oscillator and PLL and has an on-chip prescaler. The OCCS module features are as follows:

- 2-bit prescaler
- 2-bit postscaler
- Ability to power down the internal PLL
- Selectable PLL source clock
- Selectable system clock (ZCLK) from three sources

The clock generation module provides the programming interface for both the PLL and on and off-chip oscillators.

# 15.3 Pin Descriptions

# 15.3.1 Oscillator Inputs (XTAL, EXTAL)

The oscillator inputs can be used to connect an external crystal or to directly drive the chip with an external clock source, thus bypassing the internal oscillator circuit. Design considerations for the external clock mode of operation are discussed in **Section 15.3.2.** 

# 15.3.2 External Crystal Design Considerations

Either an external crystal oscillator or an external frequency source can be used to provide a reference clock to the DSP56F80x.

# 15.3.2.1 Crystal Oscillator

The internal crystal oscillator circuit is designed to interface with a parallel-resonant crystal resonator in the frequency range, specified for the external crystal, is four to 8MHz. **Figure 15-1** shows a typical crystal oscillator circuit. Follow the crystal supplier's

recommendations when selecting a crystal, since crystal parameters determine the component values required to provide maximum stability and reliable start-up. The load capacitance values used in the oscillator circuit design should include all stray layout capacitances. The crystal and associated components should be mounted as close as possible to the EXTAL and XTAL pins to minimize output distortion and start-up stabilization time.

### Crystal Frequency = 4-8MHz (optimized for 8MHz)



Figure 15-1. External Crystal Oscillator Circuit

### 15.3.2.2 External Clock Source

The recommended method of connecting an external clock is given in **Figure 15-2.** The external clock source is connected to XTAL and the EXTAL pin is grounded.



Figure 15-2. Connecting an External Clock Signal using XTAL

It is possible to drive EXTAL with an external clock, though *this is not the recommended method*. To drive EXTAL with an external clock source the following conditions must be met:

- 1. XTAL must be completely unloaded.
- 2. The maximum frequency of the applied clock must be less than 8MHz.

Figure 15-3 illustrates how to connect an external clock circuit with an external clock source using EXTAL as the input.



Figure 15-3. Connecting an External Clock Signal using EXTAL



Note: The midpoint is  $V_{IL} + (V_{IH} - V_{IL})/2$ .

Figure 15-4. External Clock Timing

Table 15-1. External Clock Operation Timing Requirements Operating Conditions:  $V_{SS} = V_{SSA} = 0$  V,  $V_{DD} = V_{DDA} = 3.0-3.6$  V,  $T_{A} = -40x$  to +85xC

| Characteristic                                              | Symbol            | Min  | Тур | Max | Unit |
|-------------------------------------------------------------|-------------------|------|-----|-----|------|
| Frequency of operation (external clock driver) <sup>1</sup> | f <sub>osc</sub>  | 4    | 8   | 8   | MHz  |
| Clock Pulse Width <sup>2</sup>                              | t <sub>PW</sub>   | 6.25 | _   | _   | ns   |
| External clock input rise time <sup>3</sup>                 | t <sub>rise</sub> | _    | _   | 3   | ns   |
| External clock input fall time <sup>4</sup>                 | t <sub>fall</sub> | _    | _   | 3   | ns   |

- 1. See specific product datasheet for details on using the external clock driver.
- 2. The high or low pulse width must be no smaller than 6.25 ns or the chip will not function.
- 3. External clock input rise time is measured from 10% to 90%.
- 4. External clock input fall time is measured from 90% to 10%.

# 15.4 Register Summary

The on-chip clock synthesis module of the DSP56F801/803/805/807 has the following registers:

- PLL control register (PLLCR)
- PLL divide-by register (PLLDB)
- PLL status register (PLLSR)

- Test register (TESTR)
- CLKO select register (CLKOSR)

For more information on these registers please refer to **Table 3-33**.

# 15.5 Functional Description

This section describes the clocking methods available on the DSP56F801/803/805/807.

**Figure 15-5** illustrates the types of acceptable reference clocks. These include, from left to right:

- Crystal oscillator, uses EXTAL and XTAL pins
- External clock source, uses EXTAL pin
- Internal relaxation oscillator, only available on the DSP56F801



Figure 15-5. Reference Clock Sources

The DSP56F803/805/807 chips allow the use of the external crystal oscillator or external clock source options only. The DSP56F801 accepts these same options, as well as use of the internal chip relaxation oscillator.

The internal oscillator available on the DSP56F801 has very little variability with temperature and voltage, but it does vary as a function of wafer fabrication process. This on-chip relaxation oscillator reaches a stable frequency very quickly, well under 1µs. During the DSP56F801 reset sequence, the internal oscillator is activated by default. Application code can be used to switch from the on-chip relaxation oscillator to the crystal oscillator or external source, powering down the internal oscillator if desired. A block diagram of the OCCS module is shown in **Figure 15-6.** 





Figure 15-6. OCCS Block Diagram

The clock multiplexer (MUX) selects the OSC clock on power up. A different clock source can be selected by writing to the PLL control register (PLLCR). Once a new clock source is selected, the new clock will be activated within four clock periods of the new clock after the clock selection request is re-clocked by the current IPbus clock.

Possible clock source choices are:

- Crystal oscillator clock, derived from either a clock fed into the EXTAL pin, or an external crystal connected between the EXTAL and XTAL pins
- Crystal oscillator clock adjusted by the prescaler
- PLL clock

The PLL uses the crystal oscillator clock or divided version from the prescaler for deriving its clock.

Frequencies going into and out of the PLL are controlled by the prescaler, postscaler, and the divide-by ratio within the PLL. For proper operation of the PLL, the user must keep the VCO, within the PLL, in its operational range of 80 - 240MHz, the output of the VCO

is depicted as  $f_{out}$  (FOUT) in **Figure 15-14.** Prescaling the input frequency as well as adjusting the divide-by-ratio determines the frequency at which the VCO is running. The input frequency divided by the prescaler ratio, multiplied by the divide-by ratio, is the frequency at which the VCO is running.

The PLL lock time is 10ms or less when coming from a powered down state to a power up state. It is recommended when changing the prescaler ratio or the divide-by ratio, powering down, or powering up, the PLL be deselected as the clocking source. Only after lock is achieved should the PLL be used as a valid clocking source.

# 15.5.1 **Timing**

A timing diagram for changing clock source from the PLL clock to the prescaler clock is shown in **Figure 15-7.** 



Figure 15-7. Changing Clock Sources

The input clock to the PLL is selected by writing to the PLL control register (PLLCR) PLLSRC bit. The clock to the DSP core is selected by writing to the ZCLOCK Source (ZSRC) bits in the PLLCR. Before changing the divide-by value for the PLL, it is recommended the DSP core clock be first switched to the prescaler clock. After the PLL has locked, the DSP core clock can be switched back to the PLL by writing to the ZSRC bits in the PLLCR.

When a new DSP core clock is selected, the clock generation module will synchronize the request and select the new clock. The PLL status register (PLLSR) shows the status of the DSP core clock source. Because the synchronizing circuit changes modes to avoid any glitches, the PLLSR ZCLOCK source (ZSRC) will show overlapping modes as an intermediate step.



# 15.6 Register Definitions

The address of a register is the sum of a base address and an address offset. The base address is defined at the MCU level and the address offset is defined at the module level. Please refer to **Table 3-11** for CLKGEN\_BASE definition.

### 15.6.1 PLL Control Register (PLLCR)



Figure 15-8. PLL Control Register (PLLCR)

See Programmer's Sheet, Appendix C, on page 121

The loss of clock circuit monitors the output of the on-chip oscillator circuit. In the event of loss of clock, an optional interrupt can be generated.

# 15.6.1.1 PLL Interrupt Enable 1 (PLLIE1[1:0])—Bits 15-14

An optional interrupt can be generated when the PLL lock status bit (LCK1) in the PLL status register (PLLSR) changes:

- 11 = Enable interrupt on any edge change of LCK1
- 10 = Enable interrupt on falling edge of LCK1
- 01 = Enable interrupt on any rising edge of LCK1
- 00 = Disable interrupt

# 15.6.1.2 PLL Interrupt Enable 0 (PLLIE0[1:0])—Bits 13-12

An optional interrupt can be generated if the PLL lock status bit (LCK0) in the PLL status register (PLLSR) changes:

- 11 = Enable interrupt on any edge change of LCK0
- 10 = Enable interrupt on falling edge of LCK0
- 01 = Enable interrupt on any rising edge of LCK0
- 00 = Disable interrupt

# 15.6.1.3 Loss of Clock Interrupt Enable (LOCIE)—Bit 11

An optional interrupt can be generated if the oscillator circuit output clock is lost:

- 1 = Interrupt enabled
- 0 = Interrupt disabled

### 15.6.1.4 Reserved Bits—Bits 10-8

These reserved bits are read/write as zero, ensuring future compatibility.

### 15.6.1.5 Lock Detector On (LCKON)—Bit 7

- 1 = Lock detector enabled
- 0 = Lock detector disabled

# 15.6.1.6 Charge Pump Tri-state (CHPMPTRI)—Bit 6

During normal chip operation the CHPMTRI bit should be set to a value of zero. In the event of loss of clock reference the CHPMTRI bit must be set to a value of one. A value of one isolates the charge pump from the loop filter allowing the PLL output to slowly drift providing enough time to shut down the chip. Activating this bit will render the PLL inoperable and should not be done during standard operation of the chip.

Additionally, this bit is used for isolating the charge pump from the loop filter so the filter voltage can be driven from an external source during bench test evaluations.

### 15.6.1.7 Reserved Bit—Bit 5

This is a reserved bit and cannot be modified. It is read as zero.

# 15.6.1.8 PLL Power Down (PLLPD)—Bit 4

The PLL can be turned off by setting the PLLPD bit. There is a four IPbus clock delay from changing the bit to signaling the PLL. When the PLL is powered down, the gear shifting logic automatically switches to ZSRC[1:0] = 1b in order to prevent loss of clock to the core.

- 1 = PLL powered down
- 0 = PLL enabled

### 15.6.1.9 Reserved Bit—Bit-3

This is a reserved bit and cannot be modified. It is read as zero.

# 15.6.1.10 Prescaler Clock Select (PRECS)—Bit 2

This bit is reserved (value 0) for the DSP56F803/805/807. The following description is applicable only to the 801.

This bit will not be allowed to be set unless the crystal oscillator is enabled in the GPIO. The clock source to the prescaler can be selected to be either the internal relaxation oscillator or the crystal oscillator. The PRECS bit is automatically set to 0b at reset.

- 1 = Crystal oscillator selected
- 0 = Relaxation oscillator selected

### 15.6.1.11 ZCLOCK Source (ZSRC[1:0])—Bits 1-0

The ZCLOCK source determines the clock source to the DSP core. The ZCLOCK is also the source of the IPBUS clock. ZSRC is automatically set to 01b during STOP\_MODE, or if PLLPD is set in order to prevent loss of clock to the core. For the DSP56F801/803/805/807, ZSRC may have the following values:

- 01 = Prescaler output
- 10 = Postscaler output

# 15.6.2 PLL Divide-By Register (PLLDB)



Figure 15-9. PLL Divide-By Register (PLLDB)

See Programmer's Sheet, Appendix C, on page 123

### 15.6.2.1 Reserved Bits—Bit 7

This is a reserved bit and cannot be modified. It is read as zero.

# 15.6.2.2 Loss of Reference Timer Period (LORTP[3:0])—Bits 15-12

These bits control the amount of time required for the loss of reference interrupt to be generated. This failure detection time is LORTP  $\times$  10  $\times$  PLL-clock-time-period.

# 15.6.2.3 PLL Clock Out Divide (PLLCOD[1:0])—Bits 11-10

The PLL output clock can be divided down by a 2-bit postscaler as shown in **Figure 15-14.** 

- 00 = divide by one
- 01 = divide by two
- 10 = divide by four
- 11 = divide by eight

## 15.6.2.4 PLL Clock In Divide (PLLCID[1:0])—Bits 9-8

The PLL input clock, EXTAL\_CLK, **Figure 15-14**, can be divided down by a 2-bit prescaler. The output of the prescaler is a selectable clock source for the DSP core as determined by the ZSRC[1:0] in the PLLCR.

- 00 = Divide by one
- 01 = Divide by two
- 10 = Divide by four
- 11 = Divide by eight

### 15.6.2.5 PLL Divide-By (PLLDB[6:0])—Bits 6-0

The output frequency of the PLL is controlled, in part, by the PLLDB[6:0] register. The value written to this register, plus one, is used by the PLL to directly multiply the input frequency and present it at its output. For example, if the input frequency is 8MHz and the PLLDB[6:0] register is set to 14, then the PLL output frequency is 120MHz.

Using the default bits shown in **Figure 15-8**, the value is (19 +1), or 20. For an 8MHz EXTAL\_CLK, seen in **Figure 15-14**, this default value sets the output of the PLL, FOUT, to 160MHz, resulting in an FOUT/2 of 80MHz. Before changing the divide-by value, it is recommended the core clock be first switched to the prescaler clock.

**Note:** Upon writing to the PLLDB register, the lock detect circuit is reset.

# 15.6.3 PLL Status Register (PLLSR)



Figure 15-10. PLL Status Register (PLLSR)

See Programmer's Sheet, Appendix C, on page 124

The loss of lock interrupt is cleared by writing a one to the respective LOLI bit in the PLLSR. The loss of clock interrupt is cleared by writing a one to the LOCIE bit in the PLLCR. A PLL interrupt is generated if any of the LOLI or LOCIE bits are set and the respective interrupt enable is set in the PLLCR.



<sup>\*</sup> Applicable only to DSP56F801

# 15.6.3.1 PLL Loss of Lock Interrupt 1 (LOLI1)—Bit 15

This bit is cleared by writing a one to the LOLI1 bit.

- 1 = Interrupt pending
- 0 = No interrupt pending

### 15.6.3.2 PLL Loss of Lock Interrupt 0 (LOLI0)—Bit 14

- 1 = Interrupt pending
- 0 = No interrupt pending

### 15.6.3.3 Loss of Clock (LOCI)—Bit 13

- 1 = Lost oscillator clock
- 0 = Oscillator clock normal

### 15.6.3.4 Reserved Bits—Bits 12-7 and 3

These reserved bits *cannot* be modified. They are read as zero.

### 15.6.3.5 Loss of Lock 1 (LCK1)—Bit 6

- 1 = PLL is locked (coarse)
- 0 = PLL is unlocked (coarse)

# 15.6.3.6 Loss of Lock 0 (LCK0)—Bit 5

- 1 = PLL is locked (fine)
- 0 = PLL is unlocked (fine)

# 15.6.3.7 PLL Power Down (PLLPDN)—Bit 4

PLL power down status is delayed by four IPbus clocks from the PLLPD bit in the PLLCR.

- 1 = PLL powered down
- 0 = PLL not powered down

# 15.6.3.8 Prescaler Clock Status Source Register (PRECSS)—Bit 2

Reserved bit for 803/805/807.

- 1 = Crystal oscillator selected
- 0 = Relaxation oscillator selected

## 15.6.3.9 ZCLOCK Source (ZSRC[1:0])—Bit 1

This bit is reserved with a zero value for the 803/805/807. This description is applicable only to the 801.

ZSRC indicates the current ZCLOCK source. Since the synchronizing circuit switches the ZCLOCK source, ZSRC takes more than one IPBUS clock to indicate the new selection.

- 00 = Synchronizing in progress
- 01 = Prescaler output
- 10 = Postscaler output
- 11 = Synchronizing in progress

# 15.6.4 Test Register (TESTR)

The test register can be used to test the loss of clock and the PLL lock. Please refer to **Figure 15-11.** If in test mode, writing to the force loss of clock interrupt (FLOCI) and force loss of lock interrupt (FLOLI) bits will generate an interrupt if the interrupt enables are not masked.



Figure 15-11. Test Register (TESTR)

See Programmer's Sheet, Appendix C, on page 126

### 15.6.4.1 Reserved Bits—Bits 15–8

These reserved bits and *cannot* be modified. They are read as zero.

# 15.6.4.2 Test PLL Reference Clock (TPLLRef)—Bit 7

Test PLL reference clock for loss of reference detector.

- 1 = Clock level high
- 0 = Clock level low

# 15.6.4.3 Test PLL Clock (TFDBK)—Bit 6

Test PLL clock for loss of reference detector.

- 1 = Clock level high
- 0 = Clock level low



## 15.6.4.4 Test Feedback Clock (TFDBK)—Bit 5

Test feedback clock for lock detector.

- 1 = Clock level high
- 0 = Clock level low

### 15.6.4.5 Test Reference Frequency Clock (TFREF)—Bit 4

Test FREF clock for lock detector.

- 1 = Clock level high
- 0 = Clock level low

### 15.6.4.6 Force Loss of Clock (FLOCI)—Bit 3

FLOCI will simulate a loss of clock if TM = 1.

- 1 = Force loss of clock
- 0 = No force loss of clock

### 15.6.4.7 Force Loss of Lock 1 (FLOLI1)—Bit 2

FLOLI will simulate a loss of lock if TM = 1.

- 1 =Force loss of lock
- 0 = No force loss of lock

# 15.6.4.8 Force Loss of Lock 0 (FLOLI0)—Bit 1

FLOLI will simulate a loss of lock if TM = 1.

- 1 = Force loss of lock
- 0 = No force loss of lock

# 15.6.4.9 Test Mode (TM)—Bit 0

Test mode allows the FLOC and FLOL to be active.

- 1 = Test mode on
- 0 = Test mode off

**Note:** The following sections are applicable only to DSP56F801.

# 15.6.5 CLKO Select Register (CLKOSR)

The CLKO select register can be used to multiplex out any one of the clocks generated inside the clock generation module. See **Figure 15-12.** The default value is ZCLK. The ZCLK is the processor clock and should be used for any external memory accesses requiring a clock. This path has been optimized in order to minimize any delay and clock duty cycle distortion. All other clocks possibly muxed out are for test purposes only.



Figure 15-12. CLKO Select Register (CLKOSR)

See Programmer's Sheet, Appendix C, on page 127

### 15.6.5.1 Reserved Bits—Bits 15-5

These reserved bits cannot be modified. They are read as zero.

### 15.6.5.2 CLKO Select (CLKOSEL)—Bits 4-0

Selects clock to be muxed out on the CLKO pin.

- 10000 = No clock
- 00000 = ZCLK (DEFAULT)
- 00001 = reserved for factory test—t0
- 00010 = reserved for factory test—t1
- 00011 = reserved for factory test—t2
- 00100 = reserved for factory test—t3
- 00101 = reserved for factory test—phi0
- 00110 = reserved for factory test—phi1
- 00111 = reserved for factory test—ctzn
- 01000 = reserved for factory test—ct301en
- 01001 = reserved for factory test—1PB clock
- 01010= reserved for factory test—Feedback
- 01011 = reserved for factory test—Prescaler Clk
- 01100 = reserved for factory test—Fout
- 01101 = reserved for factory test—Fout/2
- 01110 = reserved for factory test—Postscaler Clk
- 01111 = reserved for factory test—Postscaler Clk

**Note:** The following sections are applicable *only* to the DSP56F801 chip.



# 15.6.6 Internal Oscillator Control Register (IOSCTL)

The TRIM[7:0] read/write bits of this register change the size of the internal capacitor used by the internal relaxation oscillator. By testing the frequency of the internal clock and incrementing or decrementing this factor accordingly, the accuracy of the internal clock can be improved to two percent. **Figure 15-13** illustrates an internal oscillator control register (IOSCTL).



Figure 15-13. Internal Oscillator Control Register (IOSCTL)

See Programmer's Sheet, Appendix C, on page128

### 15.6.7 DSP56F801 Clock Switch Over Procedure

Reset or power-up configures the DSP56F801 to use the internal relaxation oscillator. To switch the clock from internal relaxation oscillator to an external crystal oscillator clock, exercise care to satisfy the DSP56F801 clock switch-over requirement.

This is the recommended clock switch-over procedure:

- Disable the pull-up resistors for the EXTAL pin and XTAL pin
- Wait through the period for the crystal oscillator to stabilize
- Switch-over to the external crystal oscillator
- Enable PLL lock detect circuit and enable PLL
- Wait for PLL to lock
- Switch over to PLL postscaler clock

# 15.6.8 Disabling EXTAL and XTAL Pull Up Resistors

The EXTAL and XTAL pull resistors are controlled by GPIO B pull-up enable register (PUR) bits two and three. GPIO B pull resistors are enabled by default after reset or power-up.

Warning:

Do not enable GPIO B pull-up resistors for bits two and three (EXTAL and XTAL pins). Ensure these bits are not configured or changed when external crystal oscillator is being used as a clock source for the DSP56F801.

### 15

# 15.6.9 External Crystal Oscillator Signal Generation

The correct operation of the DSP56F801 chip initialization depends on the reset input signal and the stability of the external clock oscillator. The crystal clock oscillator may take up to 20ms or more before reaching the correct operating frequency. Different crystal oscillators have different stabilization requirements. Please consult the manufacturer's recommended specifications. The DSP56F801 reset signal can be held during the external crystal oscillator stabilization time, and before gating it to the DSP56F801.

**Warning:** Clock switching over from external crystal oscillator to the internal crystal oscillator is not supported.

# 15.6.10 TRIM[7:0] - Internal Relaxation Oscillator TRIM Bits

The TRIM bits can be calibrated to the internal relaxation oscillator frequency. Incrementing these bits by one decreases the frequency by 0.23 percent of the unadjusted value. Decremented these bits by one increases the frequency by 0.23 percent of the unadjusted value. Reset these bits to \$80, centering the range of possible adjustment.

# 15.6.11 Clock Operation in the Power-Down Modes

The DSP56F801/803/805/807 operates in one of three power-down modes:

- 1. Run.
- 2. Wait.
- 3. Stop.

In the run mode, all clocks are active. In the wait mode, all the chip's clocks are active except those internal to the DSP5680X core itself. All peripheral devices are still active and able to produce interrupt requests. When an interrupt is not masked off, assertion will cause the core to come out of its suspended state, and resume normal operation. Wait is typically used for power conscious applications.

Stop mode causes ZCLK to shift down to the OSC\_CLK frequency, keeping the COP timer alive, but typically running much slower, and the IPBUS\_CLOCK to turn off. Like wait, the stop mode causes all clocks internal to the DSP5680X core to shut down, thereby suspending processing. The only possible recoveries from stop mode are:

- 1. COP time-out interrupt.
- 2. CAN interrupt.
- 3. Hardware reset.
- 4. Power-on reset.



A typical application example is demonstrated in **Figure 15-14.** Usually an inexpensive 8MHz crystal is selected to provide a stable time reference for the system. Determine the PLL by selecting a prescaler value to be written to the PLLCID register. A recommended prescaler value is one. The output frequency of the prescaler is the input frequency to the PLL. This output frequency to the PLL is multiplied by teh (PLLDB + 1) value. The result is written to the PLLDB[6:0] register. The resulting frequency is depicted as F<sub>OUT</sub> in **Figure 15-14.** Divide the frequency by two through a fixed divider at the output of the PLL prior to being presented to the postscaler divider. The postscaler divider further apportions the frequency by its user-defined value before presenting it as ZCLK through the sync mux. Setting the frequency using the programmable divider is discussed in **Section 15.6.2.5.** 



Figure 15-14. Relationship of IPbus Clock and ZCLK

**Note:** The maximum frequency of operation is 80MHz correlating to a 40MHz IPbus clock frequency.

The CAN module can elect to use the OSC\_CLOCK frequency directly for CAN applications requiring extraordinary jitter constraints, or for CAN operation during the stop mode.

The following table summarizes the state of the on-chip clocks in typical operating frequencies during the various power-down modes.

Table 15-2. On-chip Clock States

| State | ZCLK  | IPBUS_CLK |  |
|-------|-------|-----------|--|
| Run   | 80MHz | 40MHz     |  |
| Wait  | 80MHz | 40MHz     |  |
| Stop  | 8MHz  | Off       |  |

Note:

All peripherals, except the COP/watchdog timer, run off of the IPbus clock frequency. That frequency is the chip operating frequency divided by two. The maximum frequency of operation is 80MHz, correlates to a 40MHz IPbus clock frequency.

# 15.6.12 PLL Recommended Range of Operation

The PLL's voltage controlled oscillator (VCO) within the PLL has a characterized operating range extending from 80MHz to 240MHz. The output of the PLL,  $F_{OUT}$  in **Figure 15-14** is followed by a hard wired *divide by two* circuit, yielding a 40MHz to 120 MHz clock at the input of the postscaler. The PLL is programmable via a divide by n+1 register, capable of taking on values varying between one and 128. PLLDB bits determine this value, referenced in **Section 15.6.3.** For higher values of n, PLL lock time becomes an issue. It is recommended users avoid values of n resulting in the VCO frequency greater than 240MHz or less than 80MHz. **Figure 15-15** shows the recommended range of available output frequencies from the PLL verses the input frequency. Generally speaking, the lower the value of n, the quicker the PLL will be able to lock.



Figure 15-15. Recommended Design Regions of OCCS PLL Operation

# 15.7 PLL Lock Time Specification

In many applications, the lock time of the PLL is the most critical PLL design parameters. Proper design and use of the PLL ensures the highest stability and lowest lock time.

### 15.7.1 Lock Time Definition

Typical control systems refer to the lock time as the reaction time within specified tolerances of the system to a step input. In a PLL, the step input occurs when the PLL is turned on or when it suffers a noise hit. The tolerance is usually specified as a percent of the step input or when the output settles to the desired value plus or minus a percent of the frequency change. Therefore, the reaction time is constant in this definition, regardless of the size of the step input.

When the PLL is coming from a powered down state, PLL\_PDN high, to a powered up condition, PLL\_PDN low, the maximum lock time, with a divide by count of 16 or less, is 10ms. Other systems refer to lock time as the time the system takes to reduce the error between the actual output and the desired output to within specified tolerances. Therefore, the lock time varies according to the original error in the output. Minor errors may be shorter or longer in many cases.

### 15.7.2 Parametric Influences on Reaction Time

Lock time is designed to be as short as possible while still providing the highest possible stability. The reaction time is not constant, however. Many factors directly and indirectly affect the lock time.

The most critical parameter affecting the reaction time of the PLL is the reference frequency, FREF, illustrated in **Figure 15-6.** This frequency is the input to the phase detector and controls how often the PLL makes corrections. For stability, it is desirable for the corrections to be small and frequent. Therefore, a higher reference frequency provides optimal performance; 8MHz is preferred. This parameter is under user control through the choice of OSC\_CLK frequency FOSC and the value programmed in the reference divider.

# 15.8 PLL Frequency Lock Detector Block

This digital block monitors the VCO output clock and sets the LCK[1:0] bits in the PLL status register (PLLSR) based on its frequency accuracy. The lock detector is enabled with the LCKON bit of the PLL control register (PLLCR), as well as the PLL\_PDN bit of PLLCR. Once enabled, the detector starts two counters whose outputs are periodically compared. The input clocks to these counters are the VCO output clock divided by the value in the /N register, called feedback, and the PLL input clock, shown as FREF in Figure 15-6. The period of the pulses being compared cover one whole period of each clock. This is due to the feedback clock not guaranteeing a 50 percentage duty cycle. The design of this block was accomplished with the assumption the feedback clock transitions high on the rising edge of FREF.

Feedback and FREF clocks are compared after 16, 32, and 64 cycles. If, after 32 cycles, the clocks match, the LCK0 bit is set to one. If, after 64 cycles of FREF, there is the same number of FREF clocks as feedback clocks, the LCK1 bit is also set. The LCK bit stay set until:

- Clocks fail to match
- When a new value is written to the N-factor
- On reset caused by LCKON, PLL\_PDN
- Chip\_level reset

When the circuit sets the LCK1, the two counters are reset and start the count again. The lock detector is designed so if LCK1 is reset to zero because clocks did not match, LCK0 can stay high. This provides the processor the accuracy of the two clocks with respect to each other.



# Chapter 16 Reset, Low Voltage, Stop and Wait Operations

# 16.1 Introduction

Chapter 16 is devoted to the description of three different types of reset systems and their effects on the system used with the DSP product. Those three reset methods are: external, COP time-out, and low voltage. The chapter also describes control of the STOP and WAIT modes.

### 16.2 Sources of Reset

The following sources of reset are present in this system:

- Power-On Reset (POR)
- External reset
- Computer Operating Properly (COP) reset

Figure 16-1 illustrates how these RESET sources are used within the chip.



Figure 16-1. Sources of RESET

By default, the pulse shaper functions force internal reset signals to be asserted a minimum of 63 oscillator clock cycles. Reset out of the pulse shaper will be deasserted during T2.

<sup>1. 38</sup>T (where T = 1/2 cycle) is required for the DSP56800 core. 1 $\mu$ s is required for recovery time for the embedded flash. So, 32 works out to be a convenient value (assuming 8MHz oscillator frequency).

In addition to the reset sources above, two low voltage detect signals may be used to initiate a controlled shutdown of the chip when the supply drops below acceptable levels. These low voltage detect circuits are set up as high priority interrupts. They can be masked if desired. Please refer to **Section 16.7.1.** 

# 16.3 Register Summary

The reset, low voltage, STOP, and WAIT operations of the DSP56F801/803/805/807 have the following registers:

- COP control register (COPCTL)
- COP time out register (COPTO)
- COP service register (COPSRV)
- System control register (SYS\_CNTL)
- System status register (SYS\_STS)
- Most significant half of JTAG ID (MSH\_ID)
- Least significant half of JTAG\_ID (LSH\_ID)
- Test register 0 (TST\_REG0)
- Test register 1 (TST\_REG1)
- Test register 2 (TST\_REG2)
- Test register 3 (TST\_REG3)
- Test register 4 (TST\_REG4)
- Operating mode register (OMR)

For additional information on the COP registers, please refer to **Table 3-29**. For data concerning the system control registers, please refer to **Table 3-12**.

# 16.4 Power-On-Reset and Low Voltage Interrupt

The basic POR and low voltage detect module is shown in **Figure 16-2.** The POR circuit is designed to assert the internal reset from  $V_{DD} = 0V$  to  $V_{DD} = 1.8V$ . POR switching high indicates there is enough voltage for on-chip logic to operate at the oscillator frequency. High speed operation is not guaranteed until both the 2.7V and 2.2V interrupt sources are inactive. See the SYS\_STS register.



Figure 16-2. POR & Low Voltage Detection

Figure 16-3 illustrates operation of the POR versus low voltage detect circuits. The low voltage interrupts should be explicitly cleared, and disabled by the interrupt service routine responsible for shutting down the part when a low voltage is detected.

Low voltage interrupts are masked upon  $\overline{POR}$ . They must be explicitly enabled and disabled thereafter. Low voltage interrupts include roughly 50mV of hysteresis.



Hashed levels show outputs from analog circuitry.

Figure 16-3. POR Versus Low-Voltage Interrupts

### 16.5 External Reset

The external reset is active low, and will cause the part to be immediately placed in a reset condition. Some internal portions of the chip may be synchronously reset. The internal waveform shaper ensures the internal reset remains low long enough for all portions of the chip to achieve their reset value.

When the RESET pin is withheld, the initial chip operating mode is latched into the OMR. OMR latching is based upon the value present on the EXTBOOT pin. Please refer to Section 3.3.2 for additional details.



# 16.6 Computer Operating Properly (COP) Module

This section describes the computer operating properly (COP) module. The COP is used to help software recover from runaway code. The COP is a free-running counter. Once enabled, it is designed to generate a reset on overflow. Software must periodically service the COP in order to clear the counter and prevent a reset.

### 16.6.1 COP Functional Description

### 16.6.1.1 Time-Out Specifications

The COP uses a 12-bit counter with a prescaler to provide 4096 different time-out periods. The prescaler is a divide-by-16384 version of the CPU clock. At 80MHz the CPU clock will give the COP a minimum time-out period of 205 $\mu$ s and a maximum of 839ms and a resolution of 205 $\mu$ s. The time-out period can be selected by writing to the COP Time-Out (COPTO) bits (CT[11:0]) in the COPTO register .

### 16.6.1.2 COP After Reset

With the exception of the COP Enable (CEN) bit , the COP Control (COPCTL) register is cleared out of reset. Thus, the COP is disabled out of reset. Further, the COPTO register is set to \$0FFF, and the COP Service (COPSRV) register is set to zero during reset. The COP can be enabled by setting the CEN in the COPCTL register. Disabling the COP by clearing CEN will reset the COP counter to the value in COPTO. Resetting the COP module will also reset the counter to \$0FFF. Both COPCTL and COPTO may be modified as long as the write protect bit (CWP) in the COPCTL register is clear. Once the CWP bit has been set, COPCTL and COPTO will be write-protected until a reset occurs.

### 16.6.1.3 COP in WAIT Mode

The COP can run or be disabled in the wait mode. If the COP Wait Enable (CWEN) bit in the COPCTL register is set, the COP counter will run in wait mode. If the CWEN bit is clear, the COP counter will be disabled in wait mode.

### 16.6.1.4 COP in STOP Mode

The COP can run or be disabled in stop mode. When the COP Stop Enable (CSEN) bit in COPCTL is set, the COP counter will run in stop mode. However, when the CSEN bit is clear, the COP counter will be disabled in stop mode.

### 16.6.2 Register Definitions

The address of a register is the sum of a base address and an address offset. The base address is defined at the MCU level and the address offset is defined at the module level. Please refer to **Table 3-11** for COP\_BASE and SYS\_BASE definitions.

### 16.6.2.1 COP Control Register (COPCTL)



Figure 16-4. COP Control Register (COPCTL)

See Programmer Sheet, Appendix C, on page C-129

### 16.6.2.1.1 Reserved Bits—Bits 15-4

These bits are reserved and cannot be modified. Bits are read as zero.

### 16.6.2.1.2 STOP Enable Bit (CSEN)—Bit 3

This bit controls the state of the COP counter in the stop mode. This bit can only be modified when CWP is set to zero. For the COP to run in the stop mode, CEN must also be set.

- 1 = COP counter will run in stop mode
- 0 = COP counter will stop in stop mode

# 16.6.2.1.3 COP WAIT Enable Bit (CWEN)—Bit 2

This bit controls the state of the COP counter in wait mode. The bit can only be modified when CWP is set to zero. For the COP to run in wait mode, CEN must also be set.

- 1 = COP counter will run in wait mode
- 0 = COP counter will stop in wait mode

# 16.6.2.1.4 COP Enable Bit (CEN)—Bit 1

This bit determines whether the COP counter is enabled or disabled. This bit can only be modified when CWP is set to zero. Once this bit has been written to a one, it cannot be changed back to zero without resetting the COP module.

- 1 = COP is enabled
- 0 = COP is disabled



### 16.6.2.1.5 COP Write Protect Bit (CWP)—Bit 0

This bit is used to control the write protection feature of the COP control register (COPCTL) and COP time-out register (COPTO).

- 1 = COPCTL, COPTO are read-only
- 0 = COPCTL, COPTO may be modified

### 16.6.2.2 COP Time-Out Register (COPTO)



Figure 16-5. COP Time-out Register (COPTO)

See Programmer Sheet, Appendix C, on page C-130

### 16.6.2.2.1 Reserved Bits—Bits 15-12

These bits cannot be modified. They are read as zero.

### 16.6.2.2.2 COP Time-Out Bits (CT[11:0])—Bits 11-0

COP time-out bits are used to control the length of the time-out period. The COP time-out period equals [16384(CT[11:0]) + 1] clock cycles.

The value in this register determines the time-out period, as shown in the equation above. The equation CT[11:0], should be written before the COP is activated. Once the COP has been enabled, the recommended procedure for changing CT[11:0] is to disable the COP, write to COPTO, and then activate the COP again. This procedure ensures the new time-out value is loaded into the counter. Alternatively, the CPU can write to COPTO, and then write the proper patterns to COPSRV causing the counter to reload with the new CT[11:0] value. The COP counter is not reset by a write to COPTO.

**Note:** Changing CT[11:0] while the COP is enabled will result in a time-out period differing from the expected value given by the above equation. These bits can only be changed when CWP bit in COPCTL is set to zero.

# 16.6.2.3 COP Service Register (COPSRV)



Figure 16-6. COP Service Register (COPSRV)

See Programmer Sheet, Appendix C, on page C-130

When enabled, the COP register requires a service sequence be performed periodically, clearing the COP counter and prevent a reset. This routine consists of writing a \$5555 to the COPSRV followed by writing a \$AAAA to the COPSRV before the expiration of the selected time-out period. The writes to COPSRV must be performed in the correct order before the counter times out, but any number of instructions may be executed between the two writes.

# 16.7 Stop and Wait Mode Disable Function



Figure 16-7. Stop/Wait Disable Circuit

DSP56800 core contains both STOP and WAIT instructions. Both put the CPU to sleep. The PLL and peripheral bus continue to run in wait mode, but not in stop mode. The ADC will be placed in low power mode in both. In stop mode, the DSP56800 ZCLOCK is set equal to the oscillator output.

Some applications require the 56800 STOP/WAIT instructions be disabled. To disable those instructions, write to the system control register, SYS\_CNTL, described in the next section. This procedure can be on either a permanent or temporary basis. Permanently assigned applications last only until their next reset.

# 16.7.1 System Control Register (SYS\_CNTL)



Figure 16-8. System Control Register (SYS\_CNTL)

See Programmer Sheet, Appendix C, on page C-131

### 16.7.1.1 Reserved Bits—Bits 15–12 and 7–5

These bits *cannot* be modified. They are read as zero.

# 16.7.1.2 Timer I/O Pull-up Disable (TMR PD)—Bit 11

If this bit is set, the pull-ups for the timer I/O pins are disabled. Normally the pull-ups are enabled.

### 16.7.1.3 Control Signal Pull-up Disable (CTRL PD)—Bit 10

If this bit is set, the pull-ups for the  $\overline{DS}$ ,  $\overline{PS}$ ,  $\overline{RD}$ , and the  $\overline{WR}$  I/O pins are disabled. Normally, the pull-ups are enabled.

## 16.7.1.4 Address Bus [5:0] Pull-up Disable (ADR PD)—Bit 9

If this bit is set, the pull-ups for the lower address I/O pins are disabled. Normally, the pull-ups are enabled.

**Note:** The pull-ups for the upper address pins [15:6] are controlled by the GPIO A and GPIO E modules.

# 16.7.1.5 Data Bus I/O Pull-up Disable (DATA PD)—Bit 8

If this bit is set, the pull-ups for the data bus I/O pins are disabled. Normally, the pull-ups are enabled.

# 16.7.1.6 Bootmap (BOOTMAP\_B)—Bit 4

This bit determines the memory map when the operating mode register MA and MB bits are set to enable internal program memory. Specifically:

**BOOTMAP1 Mode Number** MA MB Description 0 0 0 OΑ **Boot Mode** 0B 0 Half Internal & Half External PMEM 0 1 Χ Reserved 0 Χ 0 1 Reserved 3 1 Χ 1 Development

**Table 16-1. Memory Map Controls** 

Please refer to **Table 3-38** for further details.

### 16.7.1.7 2.7V Low Voltage Interrupt Enable (LVIE27)—Bit 3

When one, this bit enables the 2.7V low voltage interrupt. When zero, this interrupt is disabled.

### 16.7.1.8 2.2V Low Voltage Interrupt Enable (LVIE22)—Bit 2

When one, this bit enables the 2.2V low voltage interrupt. When zero, this interrupt is disabled.

### 16.7.1.9 Permanent Stop/Wait Disable (PD)—Bit 1

This bit can only be cleared by resetting the part. Once set, STOP & WAIT instructions essentially act as loops.

# 16.7.1.10 Re-programmable Stop/Wait Disable (RPD)—Bit 0

This bit can be set *and* cleared under software control. While set, STOP & WAIT instructions act as loops.

# 16.7.2 System Status Register (SYS\_STS)

This register is reset upon any system reset and is initialized only by a power on reset (POR).



Figure 16-9. System Status Register (SYS\_STS)

See Programmer Sheet, Appendix C, on page C-133

### 16.7.2.1 Reserved Bits—Bits 15–5

These bits *cannot* be modified. They are read as zero.

## 16.7.2.2 COP Reset (COPR)—Bit 4

When one, the COPR bit, indicates the COP timer generated reset has occurred, this bit will be cleared by a power on reset or by software. Writing a zero to this bit position will set the bit, while writing a one to the bit will clear it. Setting this bit *will not* reset it. Summarily, when the COPR bit is one, the previous system reset was caused by the COP timer.

### 16.7.2.3 External Reset (EXTR)—Bit 3

If one, the EXTR bit indicates an external system reset has occurred. This bit will be cleared by a power on reset or by software. Writing a zero to this bit position will set the bit while writing a one to the bit position will clear it. Setting this bit *will not* reset it.

Basically, when the EXTR bit is one, the previous system reset was caused by the external RESET pin being asserted low.

### 16.7.2.4 Power on Reset (POR)—Bit 2

When one, the POR bit indicates a power on reset occurred some time in the past. This bit can only be cleared by software. Writing a zero to this bit will set the bit while writing a one to the bit position will clear the bit. Setting this bit *will not* reset it. In summary, if the bit is one, the previous system reset was due to a power on reset.

# 16.7.2.5 2.7V Low Voltage Interrupt Source (LVIS27)—Bit 1

If one, the LVIS27 bit indicates that a 2.7V Low Voltage Interrupt is active. Writing a zero to this bit position will set this bit. Writing a one to this bit position will clear this bit. Setting this bit will cause an interrupt if the corresponding interrupt enable bit is set. When one, this bit indicates that the chip voltage has dropped below 2.7V.

# 16.7.2.6 2.2V Low Voltage Interrupt Source (LVIS 22)—Bit 0

If one, the LVIS22 bit indicates that a 2.2V low voltage interrupt is active. Writing a zero to this bit position will set this bit. Writing a one to this bit position will clear this bit. Setting this bit will cause an interrupt if the corresponding interrupt enable bit is set. When one, this bit indicates that the chip voltage has dropped below 2.2V.

# 16.7.3 Most Significant Half of JTAG ID (MSH\_ID)

This read-only register displays the most significant half of the JTAG ID for the chip. For the DSP56F801/803/805/807, this register reads \$01F2.



Figure 16-10. Most Significant Half of JTAG\_ID (MSH\_ID)

See Programmer Sheet, Appendix C, on page C-134

# 16.7.4 Least Significant Half of JTAG ID (LSH\_ID)

This read-only register displays the least significant half of the JTAG ID for the chip. For the DSP56F801 the register reads \$101D, while the DSP56F803/805 reads \$501D, and for the DSP56F807, it reads \$701D.



Figure 16-11. Least Significant Half of JTAG\_ID (LSH\_ID)

See Programmer Sheet, Appendix C, on page C-134

# 16.7.5 Test Registers 0–4 (TST\_REG0–TST\_REG4)

These registers are reserved for test purposes.

# 16.7.5.1 Test Register 0 (TST\_REG0)



This is a read/write register used for test purposes.

# 16.7.5.2 Test Register 1 (TST\_REG1)



This is a read/write register used for test purposes.

#### 16.7.5.3 Test Register 2 (TST\_REG2)

| SYS_BASE +\$1A | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Read           |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| Write          |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| Reset          | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

This is a read/write register used for test purposes.

#### 16.7.5.4 Test Register 3 (TST\_REG3)



This is a read/write register used for test purposes.

#### 16.7.5.5 Test Register 4 (TST\_REG4)



This is a read/write register used for test purposes. This register is not initialized by a reset operation.

## 16.7.6 Operating Mode Register (OMR)



Figure 16-12. Operating Mode Register (OMR)

See Programmer Sheet, Appendix C, on page C-136

# 16.7.6.1 Nested Looping (NL) Bit-15

The Nested Looping (NL) bit displays the status of program DO looping and the hardware stack. When the NL bit is set, it indicates the program is currently in a nested DO loop. For example, two DO loops are active. When this bit is cleared, it indicates the program is currently not in a nested DO loop and there may be a single active DO loop or no active DO loop. This bit is necessary for saving and restoring the contents of the hardware stack. REP looping does not affect this bit.

It is important to never put the processor in the reserved combination specified in **Table 3-8.** This combination can be avoided by ensuring the LF bit is never cleared when the NL bit is set. The NL bit is cleared on processor reset.

If both the NL and LF bits are set, two DO loops are active, and a DO instruction is executed, a hardware stack overflow interrupt occurs because there is no more space in the HWS to support a third DO loop.

The NL bit is also affected by any accesses to the HWS. Any move instruction written to this register copies the old contents of the LF bit into the NL bit, then sets the NL bit into the LF bit sequentially clearing the NL bit.

#### 16.7.6.2 Reserved Bits—Bits 14–9, 7 and 2

These bits may be modified. They read as zero. The bits should be written as zero for future compatibility.

## 16.7.6.3 Condition Codes (CC)—Bit 8

The Condition Code (CC) bit selects whether condition codes are generated using a 36-bit result from the multiplier/accumulator (MAC) array or a 32-bit result. When the CC bit is set, the C, N, V, and Z condition codes are generated based on bit 31 of the data arithmetic logic unit (data ALU) result. When cleared, the C, N, V, and Z condition codes are generated based on bit 35 of the data ALU result. The generation of the L, E, and U condition codes is not affected by the CC bit. The CC bit is cleared by processor reset.

**Note:** The unsigned condition tests used when branching or jumping (HI, HS, LO, or LS) can be used only when the condition codes are generated with the CC bit set. Otherwise, the chip does not generate the unsigned conditions correctly.

## 16.7.6.4 Stop Delay (SD)—Bit 6

The Stop Delay (SD) bit selects the delay needed to exit the stop mode. When set, the processor exits quickly from stop mode. When the SD bit is cleared, the processor exits slowly from stop mode. The SD bit is cleared by processor reset.

## 16.7.6.5 Rounding (R)—Bit 5

The Rounding (R) bit selects between two's-complement rounding and convergent rounding. Always round up when the R bit is set, two's-complement rounding is used. When the R bit is cleared, convergent rounding is used. The R bit is cleared by processor reset.

## 16.7.6.6 Saturation (SA)—Bit 4

The Saturation (SA) bit enables automatic saturation on 32-bit arithmetic results, providing a user-activated saturation mode for chip algorithms not recognized or cannot take advantage of the extension accumulator. When the SA bit is set, automatic saturation

occurs at the output of the multiply and accumulate (MAC) unit for basic arithmetic operations, such as multiplication and addition, and so on. The saturation is performed by a special saturation circuit inside the MAC unit.

The saturation logic operates by checking three bits of the 36-bit result out of the MAC unit — exp[3], exp[0], and msp[15]. When the SA bit is set, these three bits determine if saturation is performed on the MAC unit's output, and whether to saturate to the maximum positive or negative value as shown in **Table 16-2.** The SA bit is cleared by processor reset.

**Result Stored in Accumulator** exp[3] exp[0] msp[15] O 0 0 (Unchanged) \$0 7FFF FFFF 0 0 1 \$0 7FFF FFFF 0 1 0 \$0 7FFF FFFF 0 1 0 0 \$F 8000 000 1 0 1 \$F 8000 000 1 1 0 \$F 8000 000 1 1 1 (Unchanged)

Table 16-2. MAC Unit Outputs With Saturation Mode Enabled (SA = 1)

Note:

Saturation mode is always disabled during the execution of the following instructions: ASLL, ASRR, LSLL, LSRR, ASRAC, LSRAC, IMPY16, MPYSU, MACSU, AND, OR, EOR, NOT, LSL, LSR, ROL, and ROR. For these instructions, no saturation is performed at the output of the MAC unit.

# 16.7.6.7 External X Memory (EX)—Bit 3

The External X (EX) memory bit is necessary for providing a continuous memory map when using more than 64K of external data memory. When the EX bit is set, all accesses to X memory on the X Address Bus One (XAB1) and Core Global Data Bus (CGDB) or Peripheral Global Data Bus (PGDB) are forced to be external, except when a move or bit-field instruction is executed using the I/O short addressing mode. In this case, the EX bit is ignored, and the access is performed to the on-chip location. When the EX bit is cleared, internal X memory can be accessed with all addressing modes.

The EX bit is ignored by the second read of a dual-read instruction, using the X Address Bus Two (XAB2) and X Data Bus Two (XDB2) and always accesses on-chip X data memory. For instructions with two parallel reads, the second read is always performed to internal on-chip memory.

**Note:** 

When the EX bit is set, only the upper sixty four peripheral memory-mapped location are accessible (X:\$FF-0\$FFFF) with the I/O short addressing mode. The lower sixty-four memory-mapped locations (X:\$FF80-\$FFBF) are not accessible when the EX bit is set. An access to these addresses results in an access to external memory.

The EX bit is cleared by processor reset.

## 16.7.6.8 Operating Mode B (MB)—Bit 1

This bit is latched from the EXBOOT pin on reset.

#### 16.7.6.9 Operating Mode A (MA)—Bit 0

This bit is latched from the EXBOOT pin on reset.

# **Chapter 17 OnCE Module**

#### 17.1 Introduction

Chapter 17 describes the DSP56F800 core-based family chips providing board and chip-level testing capability through two on-chip modules. Both modules are accessed through the  $JTAG/OnCE^{TM}$  port. The modules are:

- On-chip emulation (OnCE) module
- Test access port (TAP) and 16-state controller, known also as the joint test action group (JTAG) port

The presence of the JTAG/OnCE port permits users to insert the digital signal processor (DSP) chip into a target system while retaining debug control. This capability is especially important for devices without an external bus, thereby eliminating the need for an expensive cable bringing out the chip footprint required by a traditional emulator system. Additionally, on DSP56F801 through 807, the JTAG/OnCE port can be used to program the internal flash memory OnCE module.

#### 17.2 Features

The OnCE module is a Motorola-designed module used in DSP chips to debug application software used with the chip. The module is a separate on-chip block allowing non-intrusive interaction with the DSP, with the accessibility through the pins of the JTAG interface. The OnCE module makes it possible to examine registers, memory, or on-chip peripherals' contents in a special debug environment. This avoids sacrificing any user-accessible on-chip resources to perform debugging.

The capabilities of the OnCE module include the ability to:

- Interrupt or break into debug mode on a program memory address: fetch, read, write, or access
- Interrupt or break into debug mode on a data memory address: read, write, or access
- Interrupt or break into debug mode on an on-chip peripheral register access: read, write, or access
- Enter debug mode using a DSP microprocessor instruction
- Display or modify the contents of any DSP core register
- Display or modify the contents of peripheral memory-mapped registers
- Display or modify any desired sections of program or data memory
- Trace one, single stepping, or as many as 256 instructions
- Save or restore the current state of the DSP chip's pipeline

- Display the contents of the real-time instruction trace buffer, whether in debug mode or not
- Return to user mode from debug mode
- Set up breakpoints without being in debug mode
- Set hardware breakpoints, software breakpoints, and trace occurrences (OnCE events) possibly forcing the chip into debug mode, force a vectored interrupt, force the real-time instruction buffer to halt, or toggle a pin, based on the user's needs

Please refer to Section 17.6 for a detailed description of this port.

# **Joint Test Action Group (JTAG) Port**

The JTAG port is a dedicated user-accessible test access port (TAP) compatible with the *IEEE 1149.1a-1993 Standard Test Access Port and Boundary Scan Architecture*. Problems associated with testing high-density circuit boards have led to the development of this proposed standard under the sponsorship of the Test Technology Committee of IEEE and the JTAG. The DSP56F801/803/805/807 supports circuit board test strategies based on this standard.

Five dedicated pins interface to a TAP containing a 16-state controller. The TAP uses a boundary scan technique to test the interconnections between integrated circuits after they are assembled onto a printed circuit board. Boundary scan allows a tester to observe and control signal levels at each component pin through a shift register placed next to each pin. This is important for testing continuity and determining if pins are stuck at a one or zero level.

The TAP port has the following capabilities:

- Perform boundary scan operations to test circuit board electrical continuity
- Bypass the DSP for a given circuit board test by replacing the boundary scan register (BSR) with a single-bit register
- Provide a means of accessing the OnCE module controller and circuits to control a target system
- Disable the output drive to pins during circuit board testing
- Sample the DSP system pins during operation, and shift out the result in the BSR; preload values outputing pins prior to invoking the EXTEST instruction
- Query identification information, manufacturer, part number, and version from a DSP chip
- Force test data onto the outputs of a DSP IC, while replacing its BSR in the serial data path with a single-bit register



 Enable a weak pull-up current device on all input signals of a DSP IC, ensuring determined test results in the presence of a continuity fault during interconnect testing

#### 17.3 Combined JTAG/OnCE Interface Overview

The JTAG and OnCE blocks are tightly coupled. **Figure 17-1** shows the block diagram of the JTAG/OnCE port with its two distinctive parts. The JTAG port is the master. It must enable the OnCE module before the OnCE module can be accessed.



Figure 17-1. JTAG/OnCE Port Block Diagram

There are three different programming models to consider when using the JTAG/OnCE interface:

- OnCE programming model—accessible through the JTAG port
- OnCE programming model—accessible from the DSP core
- JTAG programming model—accessible through the JTAG port

The programming models are discussed in more detail in Section 17.6 and Section 18.5.

# 17.4 JTAG/OnCE Port Pin Descriptions

As described in the IEEE 1149.1a-1993 specification, the JTAG port requires a minimum of four pins to support TDI, TDO, TCK, and TMS signals. The DSP56F801/803/805/807 also uses the optional test reset ( $\overline{TRST}$ ) input signal and a  $\overline{DE}$  pin used for debug event monitoring. The pin functions are described in **Table 17-1.** 

Table 17-1. JTAG/OnCE Pin Descriptions

| Pin Name | Pin Description                                                                                                                                                                                                                                                                                                                         |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDI      | <b>Test Data Input</b> —This input provides a serial data stream to the JTAG and the OnCE module. It is sampled on the rising edge of TCK and has an on-chip pull-up resistor.                                                                                                                                                          |
| TDO      | <b>Test Data Output</b> —This tri-stateable output provides a serial data stream from the JTAG and the OnCE module. It is driven in the Shift-IR and Shift-DR controller states of the JTAG state machine and changes on the falling edge of TCK.                                                                                       |
| тск      | <b>Test Clock Input</b> —This input proves a gated clock to synchronize the test logic and shift serial data through the JTAG/OnCE port. The maximum frequency for TCK is 1/8 the maximum frequency of the DSP56F801/803/805/807 (i.e., 5MHz for TCK if the maximum CLK input is 40MHz). The TCK pin has an on-chip pull-down resistor. |
| TMS      | <b>Test Mode Select Input</b> —This input sequences the TAP controller's state machine. It is sampled on the rising edge of TCK and has an on-chip pull-up resistor.                                                                                                                                                                    |
| TRST     | <b>Test Reset</b> —This input provides a reset signal to the TAP controller. This pin has an on-chip pull-up resistor.                                                                                                                                                                                                                  |
| DE       | Debug Event—This output signals OnCE events detected on a trigger condition.                                                                                                                                                                                                                                                            |

The  $\overline{DE}$  pin provides a useful event acknowledge feature. This selection is performed through appropriate control bits in the OCR.

- DE When enabled, this output provides a signal indicating an event has occurred in the OnCE debug logic. This event can be any of the following occurrences:
  - Hardware breakpoint
  - Software breakpoint
  - Trace or entry into debug mode caused by a DEBUG\_REQUEST instruction being decoded in the JTAG port instruction register (IR)

The  $\overline{DE}$  output indicates an OnCE event has occurred. For example, a trace or breakpoint occurrence causes the pin to go low for a minimum of eight Phi clocks. This pin is further described in Section 17.7.4.6.



When the JTAGIR does not contain an ENABLE\_ONCE instruction, the OCR control bits are reset only by assertion of RESET or COP timer reset. When the ENABLE\_ONCE instruction is in the JTAGIR at the time of reset, the OCR bits are not modified.

# 17.5 Register Summary

The OnCE module of the DSP56F801/803/805/807 have the following registers:

- OnCE breakpoint address register (OBAR)
- OnCE breakpoint address register 2 (OBAR2)
- OnCE breakpoint control register 2 (OBCTL2)
- OnCE command register (OCMDR)
- OnCE breakpoint mask register 2 (OBMSK2)
- OnCE count register (OCNTR)
- OnCE control register (OCR)
- OnCE decoder (ODEC) (not memory mapped)
- OnCE memory address comparator (OMAC) (not memory mapped)
- OnCE memory address comparator 2 (OMAC2) (not memory mapped)
- OnCE memory address latch (OMAL) (not memory mapped)
- OnCE memory address latch 2 (OMAL2) (not memory mapped)
- OnCE PAB (program address bus) decode register (OPABDR)
- OnCE PAB (program address bus) execute register (OPABER)
- OnCE PAB (program address bus) fetch register (OPABFR)
- OnCE PDB (program data bus) register (OPDBR)
- OnCE PAB change of flow (OPFIFO) (not memory mapped)
- OnCE PDGB (program global data bus) register (OPGDBR)
- OnCE shift register (OSHR) (not memory mapped)
- OnCE status register (OSR)

#### 17.6 OnCE Module Architecture

While the JTAG port described in **Section 18.5** provides board test capability, the OnCE module provides emulation and debug capability to the user. The OnCE module permits full-speed, non-intrusive emulation on a user's target system or on a Motorola evaluation module (EVM) board.

A typical debug environment consists of a target system where the DSP resides in the user-defined hardware. The DSP's JTAG port interfaces to a command converter board over a seven-wire link, consisting of the five JTAG serial lines, a ground, and reset wire. The reset wire is optional and is only used to reset the DSP and its associated circuitry.

The OnCE module is composed of four different sub-blocks, each performing a different task:

- Command, status, and control
- Breakpoint and trace
- Pipeline registers
- FIFO history buffer

A block diagram of the OnCE module is shown in **Figure 17-2.** The registers serially shift information from TDI to TDO through the OnCE shift register (OSHR). **Figure 17-3** displays the OnCE module registers accessible through the JTAG port. **Figure 17-4** exhibits the OnCE module registers accessible through the DSP core and its corresponding OnCE interrupt vector.



Figure 17-2. DSP56F801/803/805/807 OnCE Block Diagram











Indicates reserved bits, written as zero for future compatibility.

Note: OnCE reset occurs when hardware or COP reset occurs, and an ENABLE\_ONCE instruction is not latched into the JTAG Instruction Register (IR).

Figure 17-3. OnCE Module Registers Accessed Through JTAG



Figure 17-3. OnCE Module Registers Accessed Through JTAG (Continued)



OnCE reset occurs when hardware or computer operating properly (COP) reset occurs, and an ENABLI is not latched into the JTAG port instruction register (IR).

Figure 17-3. OnCE Module Registers Accessed Through JTAG (Continued)



Notes: 1. OPGDBR and OPDBR are not dedicated OnCE module registers. They share functionality with the core. If used incorrectly, they can give unexpected results.

Figure 17-4. OnCE Module Registers Accessed from the Core

17-13

The OnCE module has an associated interrupt vector \$000C. The user can configure the event modifier (EM) bits of the OCR so an OnCE event, other than trace, generates a level one non-maskable interrupt. This interrupt ability is described in **Section 17.7.4.6.** 

# 17.7 Command, Status, and Control Registers

The OnCE command, status, and control registers are described in the following subsections. They include these registers:

- OnCE breakpoint 2 control register (OBCTL2)
- OnCE command register (OCMDR)
- OnCE control register (OCR)
- OnCE decoder register (ODEC) (not memory mapped)
- OnCE status register (OSR)
- OnCE shift register (OSHR) (not memory mapped)

## 17.7.1 OnCE Shift Register (OSHR)

The OnCE shift register (OSHR) is a JTAG shift register sampling the TDI pin on the rising edge of TCK in shift-DR while providing output to the TDO pin on the falling edge of TCK. The last bit of TDI will be sampled upon exiting shift-DR on the rising edge of TCK. During OCMDR/OSR transfers, this register is eight bits wide. During all other transfers, this register is 16 bits wide. The input from TDI must be presented to the OSHR least significant bit (LSB) first. The TDO pin receives data from the LSB of the OSHR. This register is not memory mapped. It is not possible to modify this register.



Figure 17-5. OnCE Shift Register (OSHR)

**Note:** OnCE instructions are shifted on the data side (select-DR-scan) of the TAP controller not the instruction side (select-IR-scan).

## 17.7.2 OnCE Command Register (OCMDR)

The OnCE module has its own instruction register and instruction decoder, the OnCE command register (OCMDR). After a command is latched into the OCMDR, the command decoder implements the instruction through the OnCE state machine and control block. There are two types of commands:

- 1. Read commands, causing the chip to deliver required data.
- 2. Write commands, transfering data into the chip, then write it in one of the on-chip resources.

The commands are eight bits long and have the format displayed in **Figure 17-6.** The lowest five bits (RS[4:0]) identify the source for the operation, defined in **Table 17-2.** Bits 5, 6, and 7 delineate the exit (EX) command bit is located in **Table 17-3,** while the execute (GO) bit is found in **Table 17-4.** The read/write (R/ $\overline{W}$ ) bit is illustrated in **Table 17-5.** 



Figure 17-6. OnCE Command Format

Table 17-2. Register Select Encoding

| RS[4:0] | Register/Action Selected                           | Mode        | Read/Write |
|---------|----------------------------------------------------|-------------|------------|
| 00000   | No register selected                               | All         | N/A        |
| 00001   | OnCE Breakpoint and Trace Counter (OCNTR)          | All         | Read/Write |
| 00010   | OnCE Debug Control Register (OCR)                  | All         | Read/Write |
| 00011   | (Reserved)                                         | All         | N/A        |
| 00100   | OnCE Breakpoint Address Register (OBAR)            | All         | Write-only |
| 00101   | (Reserved)                                         | All         | N/A        |
| 00110   | (Reserved)                                         | All         | N/A        |
| 00111   | (Reserved)                                         | All         | N/A        |
| 01000   | OnCE PGDB Bus Transfer Register (OPGDBR)           | Debug       | Read only  |
| 01001   | OnCE Program Data Bus Register (OPDBR)             | Debug       | Read/Write |
| 01010   | OnCE Program Address Register—Fetch cycle (OPABFR) | FIFO halted | Read only  |
| 01011   | (Reserved)                                         | N/A         | N/A        |

**Table 17-2. Register Select Encoding (Continued)** 

| RS[4:0] | Register/Action Selected                             | Mode        | Read/Write |
|---------|------------------------------------------------------|-------------|------------|
| 01100   | Clear OCNTR                                          | All         | N/A        |
| 01101   | (Reserved)                                           | N/A         | N/A        |
| 01110   | (Reserved)                                           | N/A         | N/A        |
| 01111   | (Reserved)                                           | N/A         | N/A        |
| 10000   | OnCE Program Address Register—Execute cycle (OPABER) | FIFO halted | Read only  |
| 10001   | OnCE Program address FIFO (OPFIFO)                   | FIFO halted | Read only  |
| 10010   | (Reserved)                                           | N/A         | N/A        |
| 10011   | OnCE Program Address Register—Decode cycle (OPABDR)  | FIFO halted | Read only  |
| 101xx   | (Reserved)                                           | N/A         | N/A        |
| 11xxx   | (Reserved)                                           | N/A         | N/A        |

Table 17-3. EX Bit Definition

| EX | Action                               |
|----|--------------------------------------|
| 0  | Remain in the Debug processing state |
| 1  | Leave the Debug processing state     |

Table 17-4. GO Bit Definition

| GO | Action                   |
|----|--------------------------|
| 0  | Inactive—no action taken |
| 1  | Execute DSP instruction  |

**Note:** 

In the OnCE command word, bit five is the exit command. To leave the debug mode and re-enter the normal mode, both the EX and GO bits must be asserted in the OnCE input command register.

Table 17-5. R/W Bit Definition

| R/W | Action                                               |
|-----|------------------------------------------------------|
| 0   | Write to the register specified by the RS[4:0] bits  |
| 1   | Read from the register specified by the RS[4:0] bits |

## 17.7.3 OnCE Decoder (ODEC)

The OnCE decoder (ODEC) decodes all OnCE instructions received in the OCMDR. The ODEC generates all the strobes required for reading and writing the selected OnCE registers. This block prohibits access to the OnCE program data bus register (OPDBR) and the OnCE PGDB bus transfer register (OPGDBR) if the chip is not in the debug mode. Accessing the program address bus (PAB) pipeline registers from user mode when the FIFO is not halted gives indeterminate results. The ODEC works closely with the OnCE state machine on register reads and writes. This register is not memory mapped and cannot be modified.

## 17.7.4 OnCE Control Register (OCR)

The 16-bit OnCE control register (OCR) contains bit fields determining how breakpoints are triggered, what action occurs when a OnCE event occurs, as well as controlling other miscellaneous OnCE features. **Figure 17-7** illustrates the OCR and its fields.



Figure 17-7. OCR Programming Model

## 17.7.4.1 COP Timer Disable (COPDIS)—Bit 15

The COP timer disable (COPDIS) bit is used to prevent the COP timer from resetting the DSP chip when it times out. When COPDIS is cleared, the COP timer is enabled. When COPDIS is set, the COP timer is disabled.

Note: When the COP enable (CPE) bit in the COP/RTI control (COPCTL) register is cleared, the COP timer is not enabled. In this case, the COPDIS bit has no effect on the deactivated COP timer. That is, the COP reset can not be generated. However, the COPDIS bit overrides the CPE bit when both are set. See Section 16.6.2.1.4 for more information.

#### 17.7.4.2 Reserved Bit—Bit 14

This is a reserved bit required always to be zero.

## 17.7.4.3 Breakpoint Configuration (BK[4:0])—Bits 13-9

The breakpoint configuration BK[4:0]) bits are used to configure the operation of the OnCE module when it enters the debug processing state. In addition, these bits can also be used to setup a breakpoint on one address and an interrupt on another address. **Table 17-6** lists the different breakpoint combinations available.

Table 17-6. Breakpoint Configuration Bits Encoding—Two Breakpoints

| BK[4:0]     | Final Trigger Combination and Actions                                                                                                                                     |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00000       | Breakpoint 1 occurs the number of times specified in the OCNTR. Then the trigger is generated.                                                                            |
| 00001       | Breakpoint 1 or Breakpoint 2 occur the number of times specified in the OCNTR. Then the trigger is generated.                                                             |
| 00010       | Breakpoint 1 and Breakpoint 2 must occur simultaneously the number of times specified in the OCNTR. Then the trigger is generated.                                        |
| 00100       | Breakpoint 1 generates trigger; Breakpoint 2 generates a OnCE Interrupt.                                                                                                  |
| 01011       | Breakpoint 2 occurs once, followed by Breakpoint 1 occurring the number of times specified in the OCNTR. Then the trigger is generated.                                   |
| 01111       | Breakpoint 2 occurs the number of times specified in the OCNTR, followed by Breakpoint 1 occurring once. Then the trigger is generated.                                   |
| 10000       | Breakpoint 1 occurs once, followed Trace Mode using the instruction count specified in the OCNTR. Then the trigger is generated.                                          |
| 10001       | Breakpoint 1 or Breakpoint 2 occurs once, followed Trace Mode using the instruction count specified in the OCNTR. Then the trigger is generated.                          |
| 10010       | Breakpoint 1 and Breakpoint 2 occur simultaneously, followed Trace Mode using the instruction count specified in the OCNTR. Then the trigger is generated.                |
| 10100       | Breakpoint 1 occurs once, followed Trace Mode using the instruction count specified in the OCNTR. Then the trigger is generated; Breakpoint 2 generates a OnCE Interrupt. |
| 10111       | Trace Mode using the instruction count specified in the OCNTR.                                                                                                            |
| 11011       | Breakpoint 2 occurs once, followed by Breakpoint 1 occurring once, followed Trace Mode using the instruction count specified in the OCNTR. Then the trigger is generated. |
| All other e | ncodings of BK[4:0] are illegal and may cause unpredictable results.                                                                                                      |

Breakpoint two is a simple address compare. It is unaffected by BS/BE bits, except BE = 00 disables it. BE = 00 disables all of the above BK settings except pure trace mode (BK[4:0] = 10111). See Section 17.7.5 for more information.

#### 17.7.4.4 Reserved Bit—Bit 8

This is a reserved bit required always to be zero.

#### 17.7.4.5 FIFO Halt (FH)—Bit 7

The FIFO halt (FH) bit permits a halt address capture in the OnCE change-of-flow FIFO (OPFIFO) register, the OnCE PAB fetch register (OPABFR), the OnCE PAB decode register (OPABDR), and the OnCE PAB execute register (OPABER) when the bit is set. The FH bit is set only by writes to the OCR, never automatically by on-chip circuitry; for example, it is a control bit, never a status bit. This provides a simple method to halt the PAB history capture without setting up event conditions using the EM bits and breakpoint circuitry.

Note:

The FIFO is halted immediately after the FH bit is set. This means the FIFO can be halted in the middle of instruction execution, leading to incoherent OPFIFO register contents.

#### 17.7.4.6 Event Modifier (EM[1:0])—Bits 6-5

The event modifier (EM[1:0]) bits allow different actions to occur when a OnCE event develops. OnCE events are defined to be occurrences of hardware breakpoints, software breakpoints, and traces. Each event occurrence sets the respective occurrence bit, HBO, SBO, or  $\overline{TO}$  in the OnCE status register (OSR), regardless of EM encoding. In addition, when the  $\overline{DE}$  pin is enabled, each event occurrence drives  $\overline{DE}$  low until the event is rearmed, again regardless of EM encoding.

The first trigger condition of a breakpoint sequence does not set a bit in the OSR. Only completion of the final trigger condition sets the respective bit in the OSR hardware breakpoint occurrence (HBO) for all but one BK encoding.

When EM[1:0] = 00, an OnCE event halts the core and the chip enters debug mode. The core is halted on instruction boundaries only. When the core is halted, the user has access to core registers as well as data and program memory locations including peripheral memory mapped registers. The user also has the ability to execute core instructions forced into the instruction pipeline through OnCE module transfers.

If EM[1:0] = 01, the core does not halt when an event occurs. For example: the debug mode is not entered but the OPFIFO, the OPABFR, the OPABDR, and the OPABER

registers stop capturing. This allows access to the PAB history information while the application continues to execute.

If EM[1:0] = 10, the core does not halt when an event occurs, but a level one interrupt occurs with a vector at location P:\$000C. This permits diagnostic subroutines execution upon event occurrences, or even to patch program memory by setting a breakpoint at the beginning of the code to be patched.

**Note:** Trace occurrences do not trigger vectored interrupts. Only hardware and software breakpoints are allowed OnCE events for this EM encoding.

If EM[1:0] = 11, the core does not halt and no other action is taken other than the pulsing low of  $\overline{DE}$  when enabled. This encoding serves to produce an external trigger without changing OnCE module or core operation.

EM encodings 11 and 10 enable automatic event rearming. This means, eight Phi clock cycles after the event occurrence flag HBO, TO, or SBO is set, it is reset, thus rearming the event. If  $\overline{DE}$  is enabled, it is asserted, or driven low for eight Phi clock cycles, then released. If another event occurs within those eight Phi clock cycles or immediately after the cycles, the occurrence flag is promptly set and  $\overline{DE}$  remains low.

To rearm an event in EM encoding 00, debug mode must be exited, typically by executing a core instruction when setting EX and GO in the OCMDR, thereby clearing the status bits and releasing  $\overline{DE}$ .

To rearm an event in EM encoding 10, the OCR must be written. If the OCR value is to remain constant, writing OCR with its current value successfully rearms the event. When  $\overline{DE}$  is activated and released rearming occurs.

Enabling trace for EM = 11 or EM = 10 is not particularly useful. Since a trace event occurs on every instruction execution once OCNTR reaches zero, the event is continuously set, meaning  $\overline{DE}$  stays low after the first event. For EM = 10, vectoring is disabled on trace occurrences, though  $\overline{DE}$  goes low and stays low after the first trace occurrence. The appropriate event occurrence bit is not reset in this case, tracing and OCNTR = \$0000, until the trace mode is disabled and an event-clearing action takes place, such as exiting debug mode or writing the OCR while in user mode.

**Note:** Any OCR write in user mode resets the event flags, while OCR writes in debug mode, do not reset the event flags.

**Table 17-7** summarizes the different EM encodings.

Table 17-7. Event Modifier Selection

| EM[1:0] | Function            | Action on Occurrence of an Event                                                                                                                                                                                                                                                                |
|---------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00      | Enter Debug<br>Mode | The core halts and Debug Mode is entered. FIFO capture is automatically halted. The event is rearmed by exiting Debug Mode.                                                                                                                                                                     |
| 01      | FIFO Halt           | Capture by the OPABFR, the OPABDR, the OPABER, and FIFO is halted. The user program is unaffected. The event is rearmed by writing to the OCR.                                                                                                                                                  |
| 10      | Vector Enable       | The user program is interrupted by the OnCE event. Program execution goes to P:\$000C, FIFO capturing continues, the event is automatically rearmed, and the user program continues to run. Trace occurrences do not cause vectoring, though the TO bit is set and $\overline{DE}$ is asserted. |
| 11      | Rearm               | The event is automatically rearmed. FIFO capture continues, and the user program continues to run.                                                                                                                                                                                              |

**Note:** When events are rearmed, OCNTR is not reloaded with its original value. It remains at zero, and the next triggering condition generates an event.

Use care when changing EM bits. It is recommended a particular event being changed, such as trace, hardware, or software breakpoint, is disabled first. On the next OCR write, the EM bits can be modified and the event re-enabled. This is only required when the chip is not in debug mode. Improper operation can occur if this is not followed. For example, if the FIFO has halted due to an event occurrence with EM[1:0] = 01 and the next OCR write changes EM[1:0] to 00, the chip enters the debug mode immediately. Automatic rearming is desirable if the 10 encoding is being used for a ROM patch or the 11 encoding is used for profiling code. The EM[1:0] bits add some powerful debug techniques to the OnCE module. Users can profile code more easily with the 01 encoding or perform special tasks when events occur with the 10 encoding.

The most attractive feature of the 10 encoding is the ability to patch the ROM. If a section of code in ROM is incorrect, the user can set a breakpoint at the starting address of the bad code and vector off to a program RAM location where the patch resides. There are also BK encodings available for this purpose.

The 11 encoding is useful for toggling the  $\overline{DE}$  pin output. The user can count events on the  $\overline{DE}$  output and determine how much time is being spent in a certain subroutine or other useful things.  $\overline{DE}$  is held low for two instruction cycles to avoid transmission line problems at the board level at high internal clock speeds. This restricts event recognition to no more than one event every three instruction cycles, limiting its usefulness during tracing.

#### 17.7.4.7 Power Down Mode (PWD)—Bit 4

The power down mode (PWD) bit is a power-saving option designed to reduce running current for applications not using the OnCE module. The PWD bit can be set or reset by writing to the OCR. On hardware reset, deassertion of the RESET signal, this bit is set at low power mode if the JTAG TAP controller is not decoding an ENABLE\_ONCE command. If the ENABLE\_ONCE command is being decoded, the bit can be set or cleared only through a OnCE module write command to the OCR. Breakpoints should be completely disabled before setting PWD, assuring proper operation.

When the OnCE module is powered down (PWD = 1), much of the OnCE module is shut down, although the following two things can still occur:

- JTAG DEBUG\_REQUEST instruction still halts the core
- The OnCE module state machine is still accessible so that the user can write to the OCR

**Note:** DEBUG instructions executed by the core are ignored if PWD is set, and no event occurs.

#### 17.7.4.8 Breakpoint Selection (BS[1:0])—Bits 3-2

Breakpoint selection (BS[1:0]) control bits select whether the breakpoints are recognized on program memory fetch, program memory access, or first X memory access. These bits are cleared on hardware reset, as described in **Table 17-8.** These bits are used only in determining triggering conditions for breakpoint one, not for additional future breakpoint comparators.

The BS and BE bits apply only to the breakpoint one mechanism. Breakpoint two and future breakpoint mechanisms are unaffected by BS or BE bit encodings except when all breakpoint mechanisms are disabled at BE[1:0] = 00.

Table 17-8. BS[1:0] Bit Definition

| BS[1:0] | Action on Occurrence of an Event                                                                                                                                                                                                           |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00      | Breakpoint on program memory fetch (fetch of the first word of instructions that are actually executed, not of those that are killed, not of those that are the second word of two-word instructions, and not of jumps that are not taken) |
| 01      | Breakpoint on any program memory access (any MOVEM instructions, fetches of instructions that are executed and of instructions that are killed, fetches of second word of two-word instructions, and fetches of jumps that are not taken)  |
| 10      | Breakpoint on the first X memory access—XAB1/CGDB access                                                                                                                                                                                   |
| 11      | (Reserved)                                                                                                                                                                                                                                 |

**Note:** It is not possible to set a breakpoint on the XAB2 bus when it is used in the second access of a dual read instruction.

The BS[1:0] bits work in conjunction with the BE[1:0] bits determining how the address breakpoint hardware is setup. The decoding scheme for BS[1:0] and BE[1:0] is shown in **Table 17-9.** 

Table 17-9. Breakpoint Programming with the BS[1:0] and BE[1:0] Bits

| Function                    | BS[1:0]          | BE[1:0] |
|-----------------------------|------------------|---------|
| Disable all breakpoints *   | All combinations | 00      |
| (Reserved)                  | 00               | 01      |
| Program Instruction Fetch   | 00               | 10      |
| (Reserved)                  | 00               | 11      |
| Any program write or fetch  | 01               | 01      |
| Any program read or fetch   | 01               | 10      |
| Any program access or fetch | 01               | 11      |
| XAB1 write                  | 10               | 01      |
| XAB1 read                   | 10               | 10      |
| XAB1 access                 | 10               | 11      |
| (Reserved)                  | 11               | 01      |
| (Reserved)                  | 11               | 10      |
| (Reserved)                  | 11               | 11      |

<sup>\*</sup> When all breakpoints are disabled with the BE[1:0] bits set to 00, the full-speed instruction tracing capability is not affected. See **Section 17.12.2.** 

#### 17.7.4.9 Breakpoint Enable (BE[1:0])—Bits 1-0

The breakpoint enable (BE[1:0]) control bits enable or disable the breakpoint logic selecting the type of memory operations: read, write, or access, upon operation of the breakpoint logic. *Access* means either a read/write can be taking place. These bits are cleared on hardware reset. **Table 17-10** describes the bit functions.

Table 17-10. BE[1:0] Bit Definition

| BE[1:0] | Selection                           |
|---------|-------------------------------------|
| 00      | Breakpoint disabled                 |
| 01      | Breakpoint enabled on memory write  |
| 10      | Breakpoint enabled on memory read   |
| 11      | Breakpoint enabled on memory access |

The BE[1:0] bits work in conjunction with the BS[1:0] bits determining how the address breakpoint hardware is setup. The decoding scheme for BS[1:0] and BE[1:0] is shown in **Table 17-9.** Breakpoints should remain disabled until after the OBAR is loaded. See **Section 17.8.5** and **Section 17.12.2** for a more complete description of tracing and breakpoints. Breakpoints can be disabled or enabled for one memory space.

## 17.7.5 OnCE Breakpoint 2 Control Register (OBCTL2)

OnCE breakpoint two control register (OBCTL2) is a 3-bit register used to program breakpoint two. Please refer to **Figure 17-8.** The register can be read or written by the OnCE unit. It is used to set up the second breakpoint for breakpoint operation. This register is accessed as the lowest three bits of a 16-bit word. The upper bits are reserved and should be written with a zero to ensure future compatibility.

OBCTL2—\$07 OnCE Breakpoint Control Register 2 OnCE Reset = \$0 Read/Write



Figure 17-8. OnCE Breakpoint Control Register 2 (OBCTL2)

#### 17.7.5.1 Reserved Bits—Bits 15–3

Bits 15—three are reserved. They are read as zero during read operations. These bits should be written with zero assuring future compatibility.

#### 17.7.5.2 Enable (EN)—Bit 2

The enable (EN) bit is used to activate the second breakpoint unit. When EN is set, the second breakpoint unit is enabled. When EN is cleared, the second breakpoint unit is disabled.

#### 17.7.5.3 Invert (INV)—Bit 1

The invert (INV) bit is used to specify whether to invert the result of the comparison before sending it to the breakpoint and trace units. When INV is set, the second breakpoint unit inverts the result of the comparison. Inversion is not performed when INV is cleared.

#### 17.7.5.4 Data/Address Select (DAT)—Bit 0

The data/address select (DAT) bit determines which bus is selected by the second breakpoint unit. When DAT is set, the second breakpoint unit examines the core global data bus (CGDB). When DAT is cleared, the program address bus (PAB) is examined.

## 17.7.6 OnCE Status Register (OSR)

The OnCE status register (OSR) is shown in **Figure 17-9.** By observing the values of the five status bits in the OSR, the user can determine if the core has halted, what caused it to halt, or why the core has not halted in response to a debug request. The user can see the OSR value when shifting in a new OnCE command, writing to the OCMDR, and allowing for efficient status polling. The OSR and all other OnCE registers are inaccessible in stop mode.



Figure 17-9. Once Status Register (OSR)

#### 17.7.6.1 Reserved Bits—Bits 7–5

Bits seven through five of the OSR are reserved future expansion. They are read as zero during DSP read operations. Never write a one to these bits.

#### 17.7.6.2 OnCE Core Status (OS[1:0])—Bits 4–3

The OnCE core status (OS[1:0]) bits describe the operating status of the DSP core. It is recommended JTAGIR for OS[1:0] information be read, because OSR is unreadable in stop mode. **Table 17-11** summarizes the OS[1:0] descriptions. On transitions from 00 to 11 and from 11 to 00, there is a small chance intermediate states (01 or 10) may be captured.

Table 17-11. DSP Core Status Bit Description

| OS[1:0] | Instruction | Description                                                   |
|---------|-------------|---------------------------------------------------------------|
| 00      | Normal      | DSP core executing instructions or in reset                   |
| 01      | Stop/Wait   | DSP core in Stop or Wait Mode                                 |
| 10      | Busy        | DSP is performing external or peripheral access (wait states) |
| 11      | Debug       | DSP core halted and in Debug Mode                             |

**Note:** The OS bits are also captured by the JTAG instruction register (IR). See Section 17.13.3 for details.

#### 17.7.6.3 Trace Occurrence (TO)—Bit 2

The read only trace occurrence (TO) status bit is set when a trace event occurs. This bit is cleared by hardware reset if ENABLE\_ONCE is not decoded in the JTAGIR and also by event rearm conditions described in Section 17.7.4.6.

# 17.7.6.4 Hardware Breakpoint Occurrence (HBO)—Bit 1

The read only hardware breakpoint occurrence (HBO) status bit is set when a OnCE hardware breakpoint event occurs. This bit is cleared by hardware reset if ENABLE\_ONCE is not decoded in the JTAGIR and also by the event rearm conditions described in Section 17.7.4.6. Also see Section 17.7.4.3 to determine which encodings are defined to generate hardware breakpoint events.

# 17.7.6.5 Software Breakpoint Occurrence (SBO)—Bit 0

The read only software breakpoint occurrence (SBO) status bit is set when a DSP debug instruction is executed, a software breakpoint event, for example, except when PWD = 1 in the OCR. The SBO bit is cleared by hardware reset, provided ENABLE\_ONCE is not decoded in the JTAGIR. It is also cleared by the event rearm conditions described in **Section 17.7.4.6.** The EM[1:0] bits determine if the core or the FIFO is halted.

# 17.8 Breakpoint and Trace Registers

The following subsections describe these OnCE breakpoint and trace registers:

- OnCE breakpoint/trace counter register (OCNTR)
- OnCE memory address latch (OMAL) (not memory mapped)
- OnCE breakpoint address register (OBAR)
- OnCE memory address comparator (OMAC) (not memory mapped)

## 17.8.1 OnCE Breakpoint/Trace Counter Register (OCNTR)

The OnCE breakpoint/trace counter register (OCNTR) is an 8-bit counter permitting as many as 256 valid address comparisons or instruction executions. The process depends on whether it is configured as a breakpoint or trace counter and occurs before a OnCE event. In its most common use, OCNTR is \$00 and the first valid address compare or instruction execution halts the core. If the user prefers to generate a OnCE event on n valid address compares or n instructions, OCNTR is loaded with n-1. Again, if the trace mode is selected and EM[1:0] is not cleared, only n-1 instructions must execute before an event occurs.



Figure 17-10. OnCE Breakpoint/Trace Counter (OCNTR)

When used as a breakpoint counter, the OCNTR becomes a powerful tool to debug real-time interrupt sequences such as servicing an A/D or D/A converter or stopping after a specific number of transfers from a peripheral have occurred. OCNTR is cleared by hardware reset provided ENABLE\_ONCE is not decoded in the JTAGIR.

When used as a trace mode counter, the OCNTR permits single-step through code. Meaning after each DSP instruction is executed, debug mode is reentered, allowing for display of the processor state after each instruction. By placing larger values in OCNTR, multiple instructions can be executed at full core speed before reentering debug mode. trace mode is most useful when the EM bits are set for debug mode entry, but there is an ability to halt the FIFO or auto rearm the events with a  $\overline{\rm DE}$  toggle. The trace feature helps the software developer debug sections of code without a normal flow, or are getting hung

up in infinite loops. Using the trace counter also permits time critical areas of code to be debugged.

It is important to note the breakpoint/trace logic is only enabled for instructions executed outside of debug mode. Instructions forced into the pipeline via the OnCE module do not cause trace or breakpoint events.

## 17.8.2 OnCE Memory Address Latch Register (OMAL)

The OnCE memory address latch (OMAL) register is a 16-bit register latching the PAB or XAB1 on every cycle. This latching is disabled if the OnCE module is powered down with the OCR's PWD bit. This register is not memory mapped. This is not a read/write register.

**Note:** The OMAL register does not latch the XAB2 bus. As a result, it is not possible to set an address breakpoint on any access done on the XAB2/XDB2 bus pair used for the second read in any dual-read instruction.

## 17.8.3 OnCE Breakpoint Address Register (OBAR)

The OnCE breakpoint address register (OBAR) is a 16-bit OnCE register storing the memory breakpoint address. OBAR is available for write operations only through the JTAG/OnCE serial interface. Before enabling breakpoints, by writing to OCR, OBAR should be written with its proper value. OBAR is for breakpoint one only and has no effect on breakpoint two.



Figure 17-11. OnCE Breakpoint Address Register (OBAR)



Figure 17-12. OnCE Breakpoint Address Register 2 (OBAR2)

## 17.8.4 OnCE Memory Address Comparator (OMAC)

The OnCE memory address comparator (OMAC) is a 16-bit comparator and compares the current memory address (stored by OMAL) with memory address register (OBAR). If OMAC is equal to OMAL, then the comparator delivers a signal indicating the breakpoint address has been reached. This register is not memory mapped. It is not a read/write register.

## 17.8.5 OnCE Breakpoint and Trace Section

Two capabilities useful for real-time debugging of embedded control applications are address breakpoints and full-speed instruction tracing. Traditionally, processors had set a breakpoint in program memory by replacing the instruction at the breakpoint address with an illegal instruction causing a breakpoint exception. This technique is limiting because breakpoints can only be set in RAM at the beginning of an opcode and not on an operand. Additionally, this technique does not permit breakpoints to be set on data memory locations. The DSP56F801/803/805/807 instead provides on-chip address comparison hardware for setting breakpoints on program or data memory accesses. This grants breakpoints to be set on program ROM as well as program RAM locations. Breakpoints can be programmed for reads, writes, program fetches, or memory accesses using the OCR's BS and BE bits. Please see Section 17.7.4.8.

The breakpoint logic can be enabled for the following:

- Program instruction fetches
- Program memory accesses via the MOVE(M) instruction (read, write, or access)
- X data memory accesses (read, write, or access)
- On-chip peripheral register accesses (read, write, or access)
- On either of two program memory breakpoints (i.e., on either of two instructions)
- On a single bit or field of bits in a data value at a particular address in data memory
- On a program memory or data memory location (on XAB1)
- On a sequence of two breakpoints

Breakpoints are also possible during on-chip peripheral register accesses because these are implemented as memory-mapped registers in the X data space.

In addition, the DSP56F801/803/805/807 OnCE module provides a full-speed tracing capability, the capability to execute as many as 256 instructions at full speed before reentering the Debug processing state, or simply generate a OnCE event. This permits a single-step program in the simplest case, when the counter is set for one occurrence or to execute many instructions at full speed before returning to the debug mode.



Breakpoint logic and trace logic have been designed to work together making it possible to set up more sophisticated trigger conditions and combining as many as two breakpoints and trace logic. Individual events and conditions leading to triggering can also be modified.

While debugging, sometimes not enough breakpoints are available. In this case, the core-based debug instruction can be substituted for the desired breakpoint location. The JTAG instruction DEBUG\_REQUEST (0111) can be used to force the debug mode.

# 17.9 Pipeline Registers

The OnCE module provides a halt capability of the DSP core on any instruction boundary. Upon halting the core, instructions can be executed from the debug mode, giving access to on-chip memory and registers. These register values can be brought out through the OnCE module by executing a sequence of DSP instructions moving values to peripheral global data bus (PGDB) and followed by OnCE commands to read the OPGDBR. This register is detailed in Section 17.9.6.

Executing instructions from the debug mode destroys the pipeline information. The OnCE module provides a means to preserve the pipeline when entering the debug mode and restoring it while leaving the debug mode.

A restricted set of one- and two-word instructions can be executed from debug mode. Three-word instructions cannot be forced into the pipeline. But the pipeline can be restored regardless whether the next instruction to be executed is one, two, or three words long.

The OnCE module provides the following pipeline registers:

- OnCE PAB fetch register (OPABFR)
- OnCE PAB decode register (OPABDR)
- OnCE PAB execute register (OPABER)
- OnCE PGDB register (OPDBR)
- OnCE PGDB register (OPGDBR)
- OnCE PAB change-of-flow FIFO register (OPFIFO) (not memory mapped)

OnCE PAB fetch register (OPABFR) is a read only. The 16-bit latch stores the address of the last fetched instruction before entering the debug mode. It holds both opcode and operand addresses. OPABFR is available for read operations only through the serial interface. This register is not affected by the operations performed during debug mode.



Figure 17-13. Once PAB Fetch Register (OPABFR)

## 17.9.2 OnCE PAB Decode Register (OPABDR)

The 16-bit OnCE PAB decode register (OPABDR) stores the opcode address of the instruction currently in the instruction latch, the program counter (PC) value. This instruction would have been decoded if the chip had not entered debug mode. OPABDR is available for read operations only through the JTAG/OnCE port. This register is not affected by the operations performed during the debug mode.



Figure 17-14. OnCE PAB Decode Register (OPABDR)

17-31

## 17.9.3 OnCE PAB Execute Register (OPABER)

The 16-bit OnCE PAB execute register (OPABER) stores the opcode address of the last instruction executed before entering debug mode. OPABER is available for read operations only through the JTAG/OnCE port. This register is not affected by operations performed during the debug mode.



Figure 17-15. OnCE PAB Execute Register (OPABER)

#### 17.9.4 OnCE PAB Change-of-Flow FIFO (OPFIFO)

The OnCE PAB change-of-flow FIFO (OPFIFO) register consists of multiple 16-bit register locations, though all locations are accessed through the same address as RS[4:0] in the OCMDR. The registers are serially available for read to the command controller through their common OPFIFO address. The OPFIFO is not affected by the operations performed during the debug mode, except for the shifting performed after reading an OPFIFO value. This register is not memory mapped and bits cannot be written to or read.

# 17.9.5 OnCE PDB Register (OPDBR)

The OnCE PDB (OPDBR) is a read/write register, 16-bit latch capable of storing the value of the program data bus (PDB). The PDB is generated by the last program memory access of the DSP before the debug mode is entered. OPDBR is available only for read/write operations through the JTAG/OnCE serial interface and only when the chip is in the debug mode. Any attempted read of OPDBR when the chip is not in the debug mode results in the JTAG shifter capturing and shifting unspecified data. Similarly, any attempted write has no effect.



Figure 17-16. OnCE PDB Register (OPDBR)

Immediately upon entering the debug mode, OPDBR should be read out via a OnCE command by selecting OPDBR for read. This value *must then be saved externally* if the pipeline is to be restored, as is typically the case. Any OPGDBR access corrupts PDB, so if OPDBR is to be saved, it must be saved before OPGDBR read/writes.

To restore the pipeline, regardless where the debug mode was entered in the instruction flow, the same sequence must take place.

- First, the value read out of OPBDR upon entry to the debug mode is written back to OPDBR with GO = EX = 0
- Next, that same value is written again to OPDBR, but this time with GO = EX = 1

The first write is necessary to restore PAB. The old PAB value is saved in the FIFO and restored on the first write. It is not restored directly by the user. The second write actually restores OPDBR and the GO = EX = 1 restarts the core.

To force execution of a one-word instruction from the debug mode, write the OPDBR with the opcode of the instruction to be executed and set GO = 1 and EX = 0. The instruction then implements while executing, OS[1:0] = 00. Upon completion, OS[1:0] = 11, the debug mode. Poll JTAGIR to determine if the instruction has completed. The period of time OS[1:0] = 00 is typically unnoticeably small. By the time JTAGIR polls status and is read, OS[1:0] = 11. The only time this is not true is on chips with mechanisms extending wait states infinitely, for example: transfer acknowledge pins. In that case, polling is necessary. Only a restricted set of one-word instructions can be executed from the debug mode.

To force execution of a two-word instruction from debug mode, write the OPDBR with the opcode of the instruction to be executed and set GO = EX = 0. Next, write OPDBR with the operand with GO = 1 and EX = 0. The instruction then executes. As in the one-word case, JTAGIR should be polled for status. Only a restricted set of two-word instructions can be executed from the debug mode.

The set of supported instructions for execution from the debug mode, GO but not EX are:

- JMP #xxxx
- MOVE #xxxx,register
- MOVE register,x:\$ffff
- MOVE register, register
- MOVE register, x:(r0)+
- MOVE x:(r0)+,register
- MOVE register,p:(r0)+
- MOVE p:(r0)+,register



Note:

*r0* can be any of the *r* registers. Execution of other DSP instructions is possible, but only the above are specified and supported. Three-word instructions cannot be executed from the debug mode.

## 17.9.6 OnCE PGDB Register (OPGDBR)

The OnCE PGDB register (OPGDBR) is a read only, 16-bit latch stowing the value of the global data bus (GDB) upon entry into the debug mode. The OPGDBR is available for read operations only through the serial interface. The OPGDBR is required as a means of passing information between the chip and the command controller. It is typically used by executing a move reg,X:\$FFFF from the debug mode. The value in *reg* is read out onto PGDB. The value can then be accessed via a OnCE command selecting the OPGDBR for read.



Figure 17-17. OnCE PDGB Register (OPGDBR)

The OPGDBR is a temporary storage register where the last value written to the PGDB is found. Executing the move reg,X:\$FFFF loads the OPGDBR with the correct value. When the next DSP instruction is executed, modifying the PGDB after it has executed the move reg,X:\$FFFF instruction, the OPGDBR holds the newly modified PGDB value. An example of a modifying instruction of the PGDB bus is instruction writing to any of the peripheral memory-mapped registers on a DSP chip.

The OPGDBR is available for read operations only through the JTAG/OnCE serial interface, but only when the chip is in the debug mode. Any attempted read of the OPGDBR when the chip is not in the debug mode results in the JTAG shifter capturing and shifting unspecified data.

Note:

The OPGDBR accesses corrupt PDB. Therefore, if the user needs to save the value on PDB, an OPDBR read should be executed before the first OPGDBR access in any debug session.

# 17.9.7 OnCE FIFO History Buffer

To aid debugging activity and keep track of the program flow, a read only FIFO buffer is provided. The FIFO stores PAB values from the instruction flow. The FIFO consists of fetch, decode, and execute registers as well as an optional, or peripheral, change-of-flow FIFO. **Figure 17-18** illustrates a block diagram of the OnCE FIFO history buffer.

The following instructions are considered to be change-of-flow:

- BRA
- JMP
- Bcc (with condition true)
- Jcc (with condition true)
- BRSET
- BRCLR
- RTS
- RTI
- JSR

**Note:** Addresses of JSR instructions at interrupt vector locations are not stored in the change-of-flow FIFO.

When one of the listed instructions is executed, its opcode address is immediately placed in the top location of the change-of-flow FIFO, as well as being placed in OPABER. Previous addresses placed in the OPFIFO are shifted down one location and the oldest address is overwritten. The OPABDR holds the PC value. If the core has been halted, the next opcode to be executed resides at the memory location pointed to by OPABDR.

Reads of the OPFIFO register return the oldest value in the OPFIFO first. The next read returns the next oldest. The *n*th read in an *n*-deep OPFIFO returns the latest change-of-flow address. It is recommended all OPFIFO locations are read, for example, *n* reads for an *n*-deep OPFIFO, so the oldest-to-newest ordering is maintained when address capture resumes.



Figure 17-18. OnCE FIFO History Buffer

The change of flow nature of the FIFO begins *after* the OPABER and not the fetch, decode, or execute registers. Thus, changes of flow affect only the contents of the OPFIFO.

When the OPFIFO is halted in response to setting the FH bit, PAB capture halts immediately and transfers in progress can be interrupted. That means while determinate values are in the registers, these values may not provide entirely coherent information regarding the recent history of program flow.

Further, the state of the OPFIFO can be different when it is halted because of an event occurring when EM = 01 than when it is halted with the core due to an event occurring when EM = 00.

# 17.10 Breakpoint 2 Architecture

All DSP56800 chips contain a breakpoint one unit. The DSP56F801/803/805/807 provides a breakpoint two unit providing greater flexibility in setting breakpoints. Adding a second breakpoint greatly increases the debug capability of the device. It allows the following additional breakpoints to detect even more complex events:

- On either of two program memory breakpoints, such as on either of two instructions
- On a data value at a particular address in data memory
- On a bit or field of bits in a data value at a particular address in data memory
- On a program memory or data memory location (on XAB1)
- On a sequence of two breakpoints

Upon detecting a valid event, the OnCE module then performs one of the following four actions:

- Halt the DSP core and enter the debug processing state
- Interrupt the DSP core
- Halt the OnCE FIFO, but let the DSP core continue operation
- Rearm the trigger mechanism and toggle the  $\overline{DE}$  pin

The breakpoint one unit is used in conjunction with the breakpoint two unit for the detection of more complex trigger conditions. The breakpoint one unit is the same as found on other DSP56800 chips. The breakpoint two unit allows specifying more complex breakpoint conditions when used in conjunction with the first breakpoint. Additionally, it is possible to set up breakpoint two for interrupts while leaving breakpoint one available to the JTAG/OnCE port. When a breakpoint is determined the CGDB with the breakpoint two unit, the breakpoint condition should be qualified by an X memory access with the breakpoint one unit.

**Figure 17-19** illustrates how the two breakpoint units are combined in the breakpoint and trace counter unit specifying more complex triggers to perform one of several actions upon detection of a breakpoint. In addition to simply detecting the breakpoint conditions, this unit allows the first of the two breakpoints to be qualified by the BS and BE bits found in the OCR. This allows a breakpoint to be qualified by a read/write or access condition.



The second breakpoint is unaffected by these bits and merely detects the value on the appropriate bus. A counter is also available for detecting a specified occurrence of a breakpoint condition or for tracing a specified number of instructions.



Figure 17-19. Breakpoint and Trace Counter Unit

# 17.11 Breakpoint Configuration

The breakpoint one unit is programmed in the OCR using the BS and BE bits. The breakpoint two unit is programmed by the OnCE breakpoint two control (OBCTL2) register, located within the breakpoint two unit. BK bits in the OCR specify how the two breakpoints are configured to generate trigger and interrupt conditions. However, the action performed when a final trigger is detected is specified by the EM bits in the OCR. **Figure 17-20** illustrates the breakpoint programming model for the dual breakpoint system.

**Note:** Registers OMAC,OMAL, OMAC2, and OMAL2 are not memory mapped and their bits cannot modified or read.





Figure 17-20. OnCE Breakpoint Programming Model

Breakpoint one unit's circuitry contains the OMAL, the OBAR, the OMAC, and the OCNTR. The OMAC, an address comparator, and the OBAR, its associated breakpoint address register, are useful in halting a program at a specific point to examine or change registers or memory. Using the OMAC to set breakpoints enables the user to set breakpoints in RAM or ROM while in any operating mode. The OBAR is dedicated to breakpoint one logic. **Figure 17-21** illustrates a block diagram of the breakpoint one unit.



Figure 17-21. Breakpoint 1 Unit

For breakpoint one, a valid address compare is defined as follows: the value in OBAR matches the value on PAB or XAB1 while meeting the breakpoint conditions specified by the BE/BS bit combination. A valid address compare for breakpoint one can then do a few things based on BK encodings and the state of OCNTR. BK could dictate the first valid address comparison enables trace to decrement OCNTR. BK could also dictate a valid



address compare directly decrements OCNTR. If OCNTR = 0, because of previous decrements or a direct OCNTR write, one more valid address compare can be set to generate a hardware breakpoint event. In this case, HBO is set, the  $\overline{DE}$  pin is asserted, when activated, and the EM bits determine whether to halt the core or only the FIFO.

**Figure 17-22** provides a block diagram of the breakpoint two unit. This unit also has its own address register OBAR2, similar to breakpoint one's OBAR, and address comparator OMAC2, similar to breakpoint one's OMAC. If BE = 00, the breakpoint two unit is disabled other BE encodings and all BS encodings refer only to breakpoint one functionality. The BK encoding selects which, if any, breakpoint unit or combination of units, and/or, decrement OCNTR. The breakpoint two unit operates in a similar manner. A valid breakpoint two address comparison occurs when the value on the PAB or CGDB matches the value in the OBAR2 for the bits selected with the OnCE breakpoint mask register two (OBMSK2).



Figure 17-22. Breakpoint 2 Unit

A valid breakpoint two address comparison can do the following based on BK and the state of OCNTR:

• If OCNTR > 0, the OCNTR is decremented directly

- If OCNTR = 0, one more valid address compare can generate an HBO event
- The first valid address compare can trigger breakpoint one valid address compares to begin decrementing the OCNTR
- A valid address compare when OCNTR = 0 can trigger breakpoint one valid address compare to generate HBO event
- A valid address compare can generate a OnCE module interrupt. This is not considered an event, since no event flag is set. It is useful for programmable ROM (PROM) code patching
- The first valid address compare can trigger trace to decrement the OCNTR
- The first valid address comparison can trigger the first valid address compare on breakpoint one to allow trace to decrement the OCNTR

**Note:** When a breakpoint is established on the CGDB bus with this unit, the breakpoint condition is qualified by an X memory access with the first breakpoint unit.

The BE/BS bits allow conditions be define determining a valid breakpoint. Using these bits, breakpoints could be restricted to occur on first data memory reads or only on fetched executed instructions. Again, these bits pertain only to breakpoint one. Please refer to Section 17.7.4.8 and Section 17.7.4.9 to understand various encodings.

Perhaps the most important breakpoint capabilities are to break up to two program memory locations. Those memory locations would be a sequence where first one breakpoint is found and it is followed sequentially by a second breakpoint. Both breakpoints would be on a specified data memory location when a programmed value is read/written as data to that location. Further, the breakpoints' capabilities would be on a specified data memory location where a programmed value is detected only at masked bits in a data value. Upon detecting a valid event, the OnCE module then performs one of four actions as is currently available in the OnCE module:

- Halt the DSP core and enter the debug processing state
- Interrupt the DSP core
- Halt the OnCE FIFO, but let the DSP core continue operation
- Rearm the trigger mechanism (and toggle the  $\overline{DE}$  pin)

If a breakpoint is set on the last instruction in a DO loop, even if BS = 00, BE = 10, a breakpoint match occurs during the execution of the DO instruction, as well as during the execution of the instruction at the end of the DO loop.



# 17.11.1 Programming the Breakpoints

Breakpoints and trace can be configured while the core is executing DSP instructions or while the core is in reset. Complete access to the breakpoint logic, OCNTR, OBAR, and OCR, is provided during these operating conditions. The chip may be held in reset, set OCNTR, OBAR, and OCR so the debug mode is entered on a specific condition, release reset, and debug the application. Similarly, the application can be running while the user configures breakpoints to toggle  $\overline{DE}$  on each data memory access to a certain location, thereby allowing statistical information to be gathered.

In general, to set up a breakpoint, the following sequence must be performed:

- 1. JTAG must be decoding ENABLE\_ONCE to allow OnCE module register read/writes.
- 2. The PWD bit in the OCR must be cleared to power up the OnCE module, and the BE[1:0] bits in the OCR should be set to 00.
- 3. Write the breakpoint address into the OBAR.
- 4. Write n-1 into the OCNTR, where n is the number of valid address compares required to take place before generating a OnCE event.
- 5. Write the OCR to set the BE, BS, and BK bits for the desired breakpoint conditions, EM to choose what happens when an event occurs, and DE to enable/disable the DE pin.

When the above steps are conducted while in the debug mode, exit the debug mode to restart the core. However, when the above steps are completed in the user mode, the breakpoint is set immediately.

**Note:** OnCE events can occur even if ENABLE\_ONCE is not latched in the JTAGIR. This is useful in multiprocessor applications.

The first breakpoint unit is programmed in the OCR using the BS and BE bits. The second breakpoint unit is programmed by the OnCE breakpoint two control (OBCTL2) register, located within the second breakpoint unit. The manner in which the two breakpoints are set up for generating triggers and interrupt conditions is specified by the BK bits in the OCR. The EM bits in the OCR specifies the action performed when a final trigger is detected.

## 17.11.2 OnCE Trace Logic Operation

The trace and breakpoint logics are tightly coupled, sharing resources where necessary. When BK[4:0] = 10111, OCNTR is decremented each time an instruction is executed from normal mode. Instructions executed from the debug mode do not decrement the OCNTR. The event occurrence mechanism is slightly different for trace than for breakpoints.

For breakpoints, the event occurs when OCNTR = 0 and another valid address are compared. For trace, the event occurs, TO is set, when OCNTR first reaches zero. If the EM bits are set for entry of the debug mode, one more instruction is executed after TO is set. Therefore, if the user wants to halt the DSP after executing n instructions, n - 1 should be placed in OCNTR, much like the breakpoint case. But if the user would like to halt only the FIFO after n instructions, n should be placed in OCNTR. This is different from the breakpoint case and occurs because the TO flag is set when OCNTR first reaches zero. Trace events cannot cause OnCE interrupts, although TO is set and  $\overline{\rm DE}$  is asserted, pulled low, for this EM such as EM = 10 acts just like EM = 11 for trace.

Since trace events occur when OCNTR reaches zero and the trace mode is enabled by one of the BK settings, rearming trace events responds differently than rearming breakpoint events. For example, EM = 10 and EM = 11 encodings attempt to rearm the trace event, but since the conditions are still valid for trace, TO remains set and  $\overline{DE}$  remains low. Similarly, for EM = 01, FIFO halt, an OCR write attempts to clear the TO, but again the flag remains set since conditions are still valid for trace. To clear TO and capture additional FIFO values, do the following:

- 1. Write OCR to disable trace, FIFO begins capturing.
- 2. Write OCNTR with desired value.
- 3. Write OCR to enable trace.
- 4. Poll for TO = 1.

If step one above is omitted, TO is never reset and the FIFO does not begin capturing because the conditions for valid trace are still present.

**Note:** There are sequential breakpoints enabling the trace mode. The trace mode operation is identical to the BK[4:0] = 10111 operation, except the HBO bit is set.

A common use of the trace logic is to execute a single instruction (OCNTR = 0), then immediately return to the debug mode. Upon returning to debug mode, the user can display registers or memory locations. When this process is repeated, the user can step through individual instructions and see their effect on the state of the processor.

# **17**

# 17.12 The Debug Processing State

A DSP56800 chip in a user application can enter any of six different processing modes:

- Reset mode
- Normal mode
- Exception mode
- Wait mode
- Stop mode
- Debug mode

The first five of these operating modes are referenced in *Chapter 7, Interrupts and the Processing States*, in the *DSP56800 Family Manual (DSP56800FM/AD)*. The last processing mode, the debug mode, is described in this subsection.

The debug mode supports the on-chip emulation features of the chip. In this mode, the DSP core is halted and set to accept OnCE commands through the JTAG port. Once the OnCE module is set up correctly, the DSP leaves the debug mode, returning control to the user program. The DSP reenters the debug mode when the previously set trigger condition occurs, provided EM = 00, OnCE events cause entry to debug mode.

Capabilities available in the debug mode include the following:

- Read and write the OnCE registers
- Read the instruction FIFO
- Reset the OnCE event counter
- Execute a single DSP instruction and return to this mode
- Execute a single DSP instruction and exit this mode

# 17.12.1 OnCE Normal and Debug and STOP Modes

The OnCE module has three operational modes:

- 1. Normal.
- 2. Debug.
- 3. Stop.

Whenever a stop instruction is executed by the DSP, the OnCE module is no longer accessible. The OnCE module is in the normal mode except when the DSP enters the debug mode, or if it is in the stop mode. The OnCE module is in the debug mode whenever the DSP enters the debug mode. The major difference between the states is

register access. The following OnCE module registers can be accessed in the normal or debug modes:

- OnCE control register (OCR)
- OnCE status register (OSR)
- OnCE breakpoint and trace counter (OCNTR)
- OnCE breakpoint address register (OBAR)
- OnCE program address bus fetch register (OPABFR) (if FIFO halted)
- OnCE PAB decode register (OPABDR) (if FIFO halted)
- OnCE PAB execute register (OPABER) (if FIFO halted)
- OnCE PAB change-of-flow FIFO (OPFIFO) (if FIFO halted)

The following OnCE registers can only be accessed when the module is in debug mode:

- OnCE peripheral global data bus register (OPGDBR)
- OnCE program data bus register (OPDBR)

If a stop is executed while the user is accessing OnCE in user mode, problems may occur since few or no internal clocks are running anymore. This should be avoided. Recognize this occurrence by capturing the OS bits in the JTAGIR in capture-IR then choose to send a DEBUG\_REQUEST to bring the core out of stop.

# 17.12.2 Entering Debug Mode

There are six ways to enter debug mode:

- 1. JTAG DEBUG\_REQUEST during hardware reset.
- 2. JTAG DEBUG\_REQUEST during stop or wait.
- 3. JTAG DEBUG\_REQUEST during wait states.
- 4. Software breakpoint (DEBUG) during normal use with PWD = 0 and EM = 00.
- 5. Trigger events, breakpoint/trace modes, when EM = 00.
- 6. Execute a DSP instruction from debug mode with EX = 0.

#### 17.12.2.1 JTAG DEBUG\_REQUEST

The core reacts to a debug request by either of these sources in the same way. To send a JTAG DEBUG\_REQUEST, the 0111 opcode must be shifted into the JTAGIR, then update-IR must be passed through. This instructs the core to halt and enter the debug mode. When the DSP enters the debug mode in response to these requests, the  $\overline{\rm DE}$  pin is asserted, or pulled low, if it is enabled.



The JTAG/OnCE interface is accessible when  $\overline{RESET}$  is asserted, provided  $\overline{TRST}$  is not asserted, i.e., the JTAG port is not being reset. The user can load DEBUG\_REQUEST into the JTAGIR while  $\overline{RESET}$  is held low. If  $\overline{RESET}$  is then de disallowed, the chip exit hardware reset directly into debug mode. After sending the DEBUG\_REQUEST instruction, poll the JTAGIR to see whether the chip has entered the debug mode.

If the chip is in either wait or stop mode, either type of debug request brings the chip out of these modes, much like an external interrupt. Upon leaving the wait or stop modes, the chip enters the debug mode. As always, the user should poll JTAGIR for status after sending the debug request. It is important to remember the OSR cannot be polled during the stop mode because no OnCE module access is allowed. However, JTAG access is allowed.

If the chip is in wait states, because of a non-zero value in BCR or transfer acknowledge deassertion on chips having this function, the debug request is latched and the core halts upon execution of the instruction in wait states. The period of time between debug request and the OS bits being set to 11, the debug mode, is typically much shorter than the time it takes to poll status in JTAGIR, meaning OS = 11 on the first poll. The only time this is not the case is when a transfer acknowledge is generating a large or infinite number of wait states. For this reason, *polling for OS* = 11 is always recommended.

Sending a debug request when the chip is in the normal mode, results in the chip entering the debug mode as soon as the instruction currently executing finishes. Again, the JTAGIR should be polled for status. Please refer to **Section 18.5** for information about using the JTAG TAP controller and its instructions.

# 17.12.2.2 Software Request During Normal Activity

Upon executing the DEBUG instruction, the chip enters the debug processing state provided PWD = 0 and EM = 00.

# 17.12.2.3 Trigger Events (Breakpoint/Trace Modes)

The DSP56F801/803/805/807 allows configuration of specific trigger events. These events can include breakpoints, trace modes, or combinations of breakpoints and trace mode operations. The following conditions must occur to halt the core due to breakpoint/trace:

- EM = 00
- If OCNTR = 0, breakpoints are enabled (BE not 00), the next valid address compare causes the core to halt, provided it is not the initial enabling breakpoint in a sequential breakpoint

• If OCNTR = 0, trace mode is selected, one of the BK encodings with BK4 = 1, the next instruction executed causes the core to halt

## 17.12.2.4 Re-entering Debug Mode with EX = 0

If a DSP instruction is executed from the debug mode with EX = 0, the debug mode is automatically entered a second time after the instruction finishes executing. When the instruction is being executed, the core is not in the debug mode. The OS[1:0] bits reflect this state. This change in status is typically not observable, because the core leaves and reenters the debug mode in a very short time. Still, polling for status in JTAGIR is recommended to guarantee the chip is in the debug mode.

## 17.12.2.5 Exiting Debug Mode

There are three ways to exit the debug mode:

- Restore the pipeline by writing original OPDBR value back to OPDBR twice; first with GO = EX = 0 and last with GO = EX = 1. PAB is restored from OPABFR so that fetching continues from the correct address
- Change program flow by writing jmp opcode to OPDBR with GO = EX = 0 and then writing target address to OPDBR with GO = 1, EX = 0. Next, write a NOP to OPDBR with GO = EX = 1
- Hardware reset (assertion of RESET) brings the chip out of debug mode provided DEBUG\_REQUEST is not decoded in the JTAGI.

# 17.13 Accessing the OnCE Module

This sub-section describes useful example sequences involving the JTAG/OnCE interface. The sequences are described in a hierarchical manner. Low-level sequences describe basic operations such as JTAG instruction and data register accesses. Building on this, the second group of sequences describe more complicated sequences. For example, OnCE command entry and status polling. The final set builds further on the lower-level sequences to describe how to display core registers, set breakpoints, and change memory.

# 17.13.1 Primitive JTAG Sequences

The JTAG/OnCE serial protocol is identical to the protocol described in the *IEEE 1149.1a-1993 Standard Test Access Port and Boundary Scan Architecture. It involves the control of four* input pins: TRST, actually bidirectional, TDI, TMS and TCK, and the observance of one output pin, TDO. TDI and TDO are the serial input and output, respectively. TCK is the serial clock and TMS is an input used to selectively step through the JTAG state machine. TRST is an asynchronous reset of the JTAG port.



The following descriptions refer to states in the JTAG state machine diagram described in **Figure 18-8.** Please refer to this diagram or to the IEEE 1149.1a-1993 document.

## 17.13.2 Entering the JTAG Test-Logic-Reset State

The test-logic-reset state is the convenient starting point for primitive JTAG/OnCE module sequences. While in this state, JTAG is reset. This means TDO is disabled. No shifting is taking place and the JTAGIR is decoding the IDCODE instruction. This state is entered only on *power-up* or during the initial phase of a series of OnCE module sequences. Additionally, this state can be entered to get JTAG into a known state. To enter the test-logic-reset state on power-up, both TRST and RESET should be asserted, as shown in Figure 17-23. See the appropriate technical data sheet for minimum assertion pulse widths. TRST can change at any time with respect to TCK.



Figure 17-23. Entering the JTAG Test Logic-Reset State

At any other time, the test-logic-reset state can be entered by holding TMS high for five or more TCK pulses, as shown in **Figure 17-24.** TMS is sampled by the chip on the rising edge of TCK. To explicitly show this timing, TMS is shown to change on the falling edge of TCK. The JTAG state machine changes state on rising edges of TCK, or on TRST assertion and power-up. This sequence provides a simple way of resetting JTAG into a known state.



Figure 17-24. Holding TMS High to Enter Test-Logic-Reset State

# 17.13.3 Loading the JTAG Instruction Register

JTAG instructions are loaded through the JTAGIR path in the state machine. Shifting takes place in the shift-IR path while the actual instruction register update occurs on Update-IR.

**Note:** Bit order for JTAG/OnCE shifting is always as shown in **Figure 17-25.** 



Figure 17-25. Bit Order for JTAG/OnCE Shifting

**Note:** OnCE instructions are loaded into the instruction register through the DR path of the state machine. JTAG instructions are loaded in the IR path.

The following sequence shows how to load the instruction DEBUG\_REQUEST into the JTAGIR, as shown in **Figure 17-26.** 



Figure 17-26. Loading DEBUG\_REQUEST

During shift-IR, a 4-bit shifter is connected between TDI and TDO. The opcode shifted in is loaded into the JTAGIR on Update-IR. The data shifted out is captured on capture-IR. TDI, like TMS, is sampled on the rising edge of TCK and changes on the falling edge of TCK. TDI is first sampled on the TCK rising edge following entry into the shift-IR state. It is last sampled on the TCK rising edge when entering exit1-IR. TDO changes on falling edges of TCK in shift-IR. It switches back to tri-state on the falling edge of TCK in exit1-IR. The first two bits shifted out of TDO are constant: first one, then zero. The following two bits are the OnCE status bits, OS[1:0].

**Note:** The value in OS[1:0] is shifted out whenever a new JTAG instruction is shifted in. This provides a convenient means to obtain status information.

# 17.13.4 Accessing a JTAG Data Register

JTAG data registers are loaded via the DR path in the state machine. Shifting takes place in the shift-DR state and the shifter connected between TDI and TDO is selected by the instruction decoded in the JTAGIR. When applicable, data is captured in the selected

register on capture-DR, shifted out on shift-DR while new data is shifted in, and finally the new data is loaded into the selected register on update-DR.

Assume BYPASS has been loaded into the JTAGIR and the state machine is in the run-test/idle state. In BYPASS, a one-bit register is selected as the data register. The following sequence shows how data can be shifted through the BYPASS register, illustrated in **Figure 17-27.** 



Figure 17-27. Shifting Data through the BYPASS Register

The first bit shifted out of TDO is a constant zero because the BYPASS register captures zero on capture-DR per the IEEE standard. The ensuing bits are just the bits shifted into TDI delayed by one period.

# 17.13.4.1 JTAG/OnCE Interaction: Basic Sequences

JTAG controls the OnCE module by way of two basic JTAG instructions:
DEBUG\_REQUEST and ENABLE\_ONCE. DEBUG\_REQUEST provides a simple way
to halt the DSP core. The halt request is latched in the OnCE module so a new JTAG
instruction can be shifted in without waiting for the request to be granted. After
DEBUG\_REQUEST has been shifted in, JTAGIR status polling takes place to see if the



request has been granted. This polling sequence is described in **Section 17.13.4.5.** Like any other JTAG instruction, DEBUG\_REQUEST selects a data register to be connected between TDI and TDO in the DR path. The one-bit BYPASS register is selected. Values shifted into the BYPASS register have no effect on the OnCE logic.

ENABLE\_ONCE is decoded in the JTAGIR for most of the time during a OnCE sequence. When ENABLE\_ONCE is decoded, access to the OnCE registers is available through the DR path. Depending on which register is being accessed, the shifter connected between TDI and TDO during shift-DR can be either eight or 16 bits long. The shifter is eight bits long for OCMDR and OSR accesses, and 16 bits long for all other register accesses. Meaning, if the OnCE module is expecting a command to be entered, to be loaded into the OCMDR, an 8-bit shifter is selected. If the OnCE command is loaded into the OCMDR has a 16-bit, read/write associated with it, a 16-bit shifter is connected between TDI and TDO during shift-DR. The OnCE shifter selection can be understood in terms of the state diagram shown in **Figure 17-28.** 



Figure 17-28. OnCE Shifter Selection State Diagram

As long as ENABLE\_ONCE is decoded in JTAGIR, one of the two shifters is available for shifting. If a different JTAG instruction is shifted in, the BYPASS register is selected.

# 17.13.4.2 Executing a OnCE Command by Reading the OCR

The following sequence shows how to read the OCR, assuming ENABLE\_ONCE is being decoded in JTAGIR, the JTAG state machine is at run-test/idle, and the DR path has not

yet been entered, meaning the OnCE module has selected the 8-bit shifter. Please refer to **Figure 17-29.** 



Figure 17-29. Executing a OnCE Command by Reading the OCR

In the first shift sequence, the 8-bit shifter is selected. Whenever the 8-bit shifter is selected, the OCMDR is written, on update-DR, with the value shifted into TDI. In this case, \$82 is shifted in. This is the OnCE opcode for read OCR. Similarly, whenever the 8-bit shifter is selected, it captures the value of the OSR when passing through capture-DR. This value is then shifted out of TDO in the ensuing shift. In this case, \$18 was shifted out, indicating the DSP is in the debug mode.

When update-DR is passed through in an OCMDR write, the OnCE module begins decoding the opcode in the OCMDR. During command decoding, the OnCE module determines whether a 16-bit shift is to occur (in this case, yes) and if so, whether it is a read or write. If it is a read, the register selected by the RS field in the OCMDR is captured in the 16-bit shifter on capture-DR. If it is a legal write, the selected register is written on update-DR following the 16-bit shift.

## 17.13.4.3 Executing a OnCE Command by Writing the OCNTR

The 8-bit OCNTR is written in this sequence. First the write OCR opcode is entered, followed by a 16-bit shift sequence even though the OCNTR is only eight bits long. If a selected register is less than 16 bits, it always reads to or writes from the LSB of the 16-bit shifter. The initial set-up is identical to the previous example. Please see **Figure 17-30**.



Figure 17-30. Executing a OnCE Command by Writing the OCNTR

In this sequence, \$00 was read out from the OSR, indicating the chip is in normal mode, that is: the DSP core is running. The OnCE opcode shifted in is \$01, corresponding to write OCNTR. In the ensuing 16-bit shift, \$0003 is shifted in. Since the OCNTR is only 8 bits wide, it loads the eight LSB, or \$03. The bits coming out of TDO are unspecified during 16-bit writes.

## 17.13.4.4 OSR Status Polling

As described in the previous examples, status information from the OSR is made available each time a new OnCE command is shifted in. This provides a convenient means for status polling. The following sequence shows the OSR status polling. Assume a breakpoint has been set up to halt the core See **Figure 17-31.** 



Figure 17-31. OSR Status Polling

On the first 8-bit sequence, \$00 is shifted into the OCMDR, corresponding to no-register selected. Next, \$00 is read out from the OSR. This read out indicates the DSP core is still in normal mode. The OnCE module decodes the \$00 opcode and again selects the 8-bit shifter since no 16-bit access is associated with this opcode. On the second 8-bit sequence, \$1A is read from the OSR. This read indicates the chip is in the debug mode and a hardware breakpoint has occurred.

## 17.13.4.5 JTAGIR Status Polling

OSR status polling has some disadvantages. First, the *OSR is not accessible* when the DSP is executing a stop instruction. OSR access, and all other OnCE register accesses, can continue only after the stop state has been exited, either by an interrupt or a by DEBUG\_REQUEST. Secondly, 8-bit shifts are required. Polling the JTAGIR provides a more efficient and more reliable means of gathering status information. The following sequence shows how the JTAGIR can be polled. Again, assume a breakpoint has been created to halt the core. Please refer to **Figure 17-32.** 



Figure 17-32. JTAGIR Status Polling

On the first 4-bit shift sequence, \$6, ENABLE\_ONCE, is shifted into JTAGIR. The first two bits coming out of TDO are the standard constants. The last two are output shifter (OS) bits. OS is 00, indicating the DSP is in normal mode. On the second 4-bit shift sequence, ENABLE\_ONCE is again shifted in. The OS bits are now 11, indicating the chip is in the debug mode. ENABLE\_ONCE does not have to be shifted in for JTAGIR polling. After reading proper status, the DR path can be entered directly for OnCE register accesses.

# 17.13.4.6 **DE** Pin Polling

The  $\overline{DE}$  pin is also used to provide information about the processor state.  $\overline{DE}$  goes low upon entry into debug mode. The pin is not released until debug mode is exited.

## 17.13.5 OnCE Module Low Power Operation

If OnCE module's debug capability is not required by an application, it is possible to shut off the breakpoint units and the OnCE module for low power consumption. This is done by setting the PWD bit in the OCR register. This prevents the breakpoint units from latching any values for comparison.

## 17.13.6 Resetting the Chip Without Resetting the OnCE Unit

DSP can be reset without resetting the OnCE module. This reset allows creating breakpoints on an application's final target hardware with a potential power-on reset circuit. The OnCE module reset is disabled using the following technique: If an ENABLE\_ONCE instruction is in the JTAGIR when a hardware or COP timer reset occurs, then the OnCE module unit is *not* reset. All OnCE module registers retain their current values while all valid breakpoints remain enabled. If any other instruction is in the JTAGIR when a chip reset occurs, the OnCE module is reset. The preceding capabilities permits the following sequence, useful for setting breakpoints on final target hardware:

- 1. Reset the DSP chip using the  $\overline{RESET}$  pin.
- 2. Come out of reset and begin to execute the application code, perhaps out of program ROM if this is where the user's application code is located.
- 3. Halt the DSP chip and enter the debug mode.
- 4. Program the desired breakpoint(s) and leave the ENABLE\_ONCE instruction in the JTAGIR.
- 5. Reset the DSP chip using the  $\overline{RESET}$  pin again, but this time the OnCE module is *not* reset and the breakpoints remain valid and enabled.
- 6. Come out of reset and begin to execute the application code, perhaps out of program ROM if this is where the user's application code is located.
- 7. The DSP chip then correctly triggers in the application code when the desired breakpoint condition is detected.
- 8. The JTAG port can be polled to detect the occurrence of this breakpoint.

Another technique for loading breakpoints is achieved as follows:

- 1. Reset the DSP chip by asserting both the  $\overline{RESET}$  pin and the  $\overline{TRST}$  pin.
- 2. Release the  $\overline{TRST}$  pin.
- 3. Shift in a ENABLE\_ONCE instruction into the JTAGIR.
- 4. Set up the desired breakpoints.
- 5. Release the  $\overline{RESET}$  pin.



- 6. Come out of reset and begin to execute the application code.
- 7. The DSP chip then correctly triggers in the application code when the desired breakpoint condition is detected.
- 8. The JTAG port can be polled to detect the occurrence of this breakpoint.

Another useful sequence is to enter the Debug Mode directly from reset. This sequence is approached as follows:

- 1. Reset the DSP chip by asserting both the  $\overline{RESET}$  pin and the  $\overline{TRST}$  pin.
- 2. Release the  $\overline{TRST}$  pin.
- 3. Shift in a DEBUG\_REQUEST instruction into the JTAGIR.
- 4. Release the  $\overline{RESET}$  pin.
- 5. Come out of reset and directly enter the debug mode.

The OnCE module reset can still be forced on DSP chip reset even if there is an ENABLE\_ONCE instruction in the JTAGIR. This is accomplished by asserting the  $\overline{TRST}$  pin in addition to the  $\overline{RESET}$  pin, guaranteeing reset of the OnCE module.

# **Chapter 18 JTAG Port**

## 18.1 Introduction

This Chapter describes the DSP56F800 core-based family chips providing board and chip-level debugging and high-density circuit board testing specific to joint test action group (JTAG).

The DSP56F801/803/805/807 provides board and chip-level testing capability through two on-chip modules, both accessed through the JTAG port/OnCE module interface:

- On-chip emulation (OnCE) module
- Test access port (TAP) and 16-state controller, also known as the JTAG port

Presence of the JTAG port/OnCE module interface permits insertion of the DSP chip into a target system while retaining debug control. This capability is especially important for devices without an external bus, because it eliminates the need for a costly cable to bring out the footprint of the chip required by a traditional emulator system.

The OnCE module is a Motorola-designed module used in digital signal processor (DSP) chips to debug application software employed with the chip. The port is a separate on-chip block allowing non-intrusive DSP interaction with accessibility through the pins of the JTAG interface. The OnCE module makes it possible to examine registers, memory, or on-chip peripherals' contents in a special debug environment. This avoids sacrificing any user-accessible on-chip resources to perform debugging procedures. See Chapter 17, OnCE Module for details about the OnCE module implementation of the DSP56F801,803, 805 and 807 series.

The JTAG port is a dedicated user-accessible TAP compatible with the *IEEE 1149.1a-1993 Standard Test Access Port and Boundary Scan Architecture*. Problems associated with testing high-density circuit boards have led to the development of this proposed standard under the sponsorship of the Test Technology Committee of IEEE and the JTAG. DSP56F 801 through 807 supports circuit board test strategies based on this standard.

Five dedicated pins interface to the TAP containing a 16-state controller. The TAP uses a boundary scan technique to test the interconnections between integrated circuits after they are assembled onto a printed circuit board (PCB). Boundary scans allow a tester to observe and control signal levels at each component pin through a shift register placed next to each pin. This is important for testing continuity and determining if pins are stuck at a one or zero level.

#### 18

#### 18.2 Features

Features of the TAP port include:

- Perform boundary scan operations to test circuit board electrical continuity
- Bypass the DSP for a given circuit board test by replacing the boundary scan register (BSR) with a single-bit register
- Sample the DSP system pins during operation and transparently shift out the result in the CSR; pre-load values to output pins prior to invoking the EXTEST instruction
- Disable the output drive to pins during circuit board testing
- Provide a means of accessing the OnCE module controller and circuits to control a target system
- Query identification information, manufacturer, part number, and version from a DSP chip
- Force test data onto the outputs of a DSP IC while replacing its BSR in the serial data path with a single bit register
- Enable a weak pull-up current device on all input signals of a DSP IC, helping to assure deterministic test results in the presence of continuity fault during interconnect testing

This chapter includes aspects of the JTAG implementation specific to the DSP56F801 through 807. Chapter data is intended to be utilized with IEEE 1149.1a. The discussion includes those items required by the standard to be defined and, in certain cases, provide additional information specific to the DSP56F801/803/805/807. For internal details and applications of the standard, refer to IEEE 1149.1a.

# 18.3 Pin Descriptions

As described in IEEE 1149.1a, the JTAG port requires a minimum of four pins to support TDI, TDO, TCK, and TMS signals. The DSP56F801/803/805/807 also uses the optional  $\overline{\text{TRST}}$  input signal and  $\overline{\text{DE}}$  output signal used by the OnCE module interface. The pin functions are described in **Table 18-1**.



Table 18-1. JTAG Pin Descriptions

| Pin Name | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDI      | <b>Test Data Input</b> —This input pin provides a serial input data stream to the JTAG and the OnCE modules. It is sampled on the rising edge of TCK and has an on-chip pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                   |
| TDO      | <b>Test Data Output</b> —This tri-state output pin provides a serial output data stream from the JTAG and the OnCE modules. It is driven in the Shift-IR and Shift-DR controller states of the JTAG state machine and changes on the falling edge of TCK.                                                                                                                                                                                                                                                                                                                                   |
| TCK      | Test Clock Input—This input pin provides a gated clock to synchronize the test logic and shift serial data to and from the JTAG/OnCE port. If the OnCE module is not being accessed, the maximum TCK frequency is as specified in the corresponding Technical Data Sheet (DSP56F801/D, DSP56F803/D, DSP56F805/D, or DSP56F807/D). When accessing the OnCE module through the JTAG TAP, the maximum frequency for TCK is 1/8 the maximum frequency specified for the DSP56800 core (i.e., 5 MHz for TCK if the maximum CLK input is 40 MHz).  The TCK pin has an on-chip pull-down resistor. |
| TMS      | <b>Test Mode Select Input</b> —This input pin is used to sequence the JTAG TAP controller's state machine. It is sampled on the rising edge of TCK and has an on-chip pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                     |
| TRST     | <b>Test Reset</b> —This input provides a reset signal to the JTAG TAP controller. The TRST pin has an on-chip pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DE       | Debug Event—This output signal debugs events detected on a trigger condition.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

# 18.4 Register Summary

The DSP56F801/803/805/807 has these registers:

- JTAG instruction register (JTAGIR)
- Chip identification register (CID)
- Boundary scan register (BSR)
- JTAG bypass register (JTAGBR)

## **18.5 JTAG Port Architecture**

The TAP controller is a simple state machine used to sequence the JTAG port through its valid operations:

- Serially shift in or out a JTAG port command
- Update (and decode) the JTAG port instruction register (IR)
- Serially input or output a data value
- Update a JTAG port (or OnCE module) register

**Note:** The JTAG port oversees the shifting of data into and out of the OnCE module through the TDI and TDO pins respectively. In this case, the shifting is guided by the same TAP controller used when shifting JTAG information.



Figure 18-1. JTAG Block Diagram

A block diagram of the JTAG port is shown in **Table 18-1.** The JTAG port has four read/write registers: the IR, the BSR, the device identification register, and the bypass register. Access to the OnCE registers is described in **Chapter 17, OnCE Module.** 

The TAP controller provides access to the JTAG instruction register (JTAGIR) through the JTAG port. The other JTAG registers must be individually selected by the JTAGIR.

# 18.5.1 JTAG Instruction Register (JTAGIR) and Decoder

The TAP controller contains a 4-bit instruction register. The instruction is presented to an instruction decoder during the update-instruction register state. See **Section 18.6** for a description of the TAP controller operating states. The instruction decoder interprets and executes the instructions according to the conditions defined by the TAP controller state machine. The DSP56F801/803/805/807 includes the three mandatory public instructions, BYPASS, SAMPLE/PRELOAD, and EXTEST, and six public instructions, CLAMP, HIGHZ, EXTEST\_PULLUP, IDCODE, ENABLE\_ONCE, and DEBUG\_REQUEST.



The four bits B[3:0] of the IR, decode the nine instructions, illustrated in **Table 18-2.** All other encodings are reserved.



Figure 18-2. JTAGIR Register

#### **CAUTION**

Reserved JTAG instruction encodings should not be used. Hazardous operation of the chip could occur if these instructions are used.

Table 18-2. JTAGIR Encodings

| B[3:0] | Instruction    |
|--------|----------------|
| 0000   | EXTEST         |
| 0001   | SAMPLE/PRELOAD |
| 0010   | IDCODE         |
| 0011   | EXTEST_PULLUP  |
| 0100   | HIGHZ          |
| 0101   | CLAMP          |
| 0110   | ENABLE_ONCE    |
| 0111   | DEBUG_REQUEST  |
| 1111   | BYPASS         |

The JTAGIR is reset to 0010 in the test-logic-reset controller state. Therefore, the IDCODE instruction is selected on JTAG reset. In the capture-IR state, the two least significant bits (LSBs) of the instruction shift register are preset to 01, where the one is in

the LSB location as required by the standard. The two most significant bits (MSBs) may either capture status or be set to zero. New instructions are moved into the instruction shift register stage in shift-IR state.

#### 18.5.1.1 EXTEST (B[3:0] = 0000)

The external test (EXTEST) instruction enables the BSR between TDI and TDO, including cells for all digital device signals and associated control signals. The EXTAL pin, and any codec pins associated with analog signals, are not included in the BSR path.

In EXTEST, the BSR is capable of scanning user-defined values onto output pins, capturing values presented to input signals, and controlling the direction and value of bidirectional pins. EXTEST instruction asserts internal system reset for the DSP system logic during its run in order to force a predictable internal state while performing external boundary scan operations.

## 18.5.1.2 SAMPLE/PRELOAD (B[3:0] = 0001)

The SAMPLE/PRELOAD instruction enables the BSR between TDI and TDO. When this instruction is selected, the test logic operation has no effect on the operation of the on-chip system logic. Nor does it have an effect on the flow of a signal between the system pin and the on-chip system logic, as specified by IEEE 1149.1-1993a. This instruction provides two separate functions. First, it provides a means to obtain a snapshot of system data and control signals (SAMPLE). The snapshot occurs on the rising edge of TCK in the capture-DR controller state. The data can be observed by shifting it transparently through the BSR.

In a normal system configuration, many signals require external pull-ups assuring proper system operation. Consequently, the same is true for the SAMPLE/PRELOAD functionality. Data latched into the BSR during the capture-DR controller state may not match the drive state of the package signal if the system-requiring pull-ups are not present within the test environment.

The second function of the SAMPLE/PRELOAD instruction is to initialize the BSR output cells (PRELOAD) prior to selection of the CLAMP, EXTEST, or EXTEST\_PULLUP instruction. This initialization ensures known data appears on the outputs when executing EXTEST. The data held in the shift register stage is transferred to the output latch on the falling edge of TCK in the update-DR controller state. Data is not presented to the pins until the CLAMP, EXTEST, or EXTEST\_PULLUP instruction is executed.

**Note:** Since there is no internal synchronization between the JTAG clock (TCK) and the system clock (CLK), some form of external synchronization to achieve



18

meaningful results when sampling system values using the SAMPLE/PRELOAD instruction must be provided.

## 18.5.1.3 IDCODE (B[3:0] = 0010)

The IDCODE instruction enables the IDREGISTER between TDI and TDO. It is provided as a public instruction to allow the manufacturer, part number, and version of a component to be determined through the TAP.

When the IDCODE instruction is decoded, it selects the IDREGISTER, a 32-bit test data register. IDREGISTER loads a constant logic one into its LSB. Since the bypass register loads a logic zero at the start of a scan cycle, examination of the first bit of data shifted out of a component during a test data scan sequence immediately following exit from the test-logic-reset controller state shows whether an IDREGISTER is included in the design.

When the IDCODE instruction is selected, the operation of the test logic has no effect on the operation of the on-chip system logic, as required in IEEE 1149.1a-1993.

# 18.5.1.4 EXTEST\_PULLUP (B[3:0] = 0011)

The EXTEST\_PULLUP instruction is provided as a public instruction to aid in fault diagnoses during boundary scan testing of a circuit board. This instruction functions similarly to EXTEST, with the only difference being the presence of a weak pull-up device on all input signals. Given an appropriate charging delay, the pull-up current supplies a deterministic logic one result on an open input. When this instruction is used in board-level testing with heavily loaded nodes, it may require a charging delay greater than the two TCK periods needed to transition from the update-DR state to the capture-DR state. Two methods of providing an increase delay are available: traverse into the run-test/idle state for extra TCK periods of charging delay, or limit the maximum TCK frequency, slow down the TCK, so two TCK periods are adequate. The EXTEST\_PULLUP instruction asserts internal system reset for the DSP system logic for the duration of EXTEST\_PULLUP in order to force a predictable internal state while performing external boundary scan operations.

# 18.5.1.5 HIGHZ (B[3:0] = 0100)

The HIGHZ instruction enables the single-bit bypass register between TDI and TDO. It is provided as a public instruction in order to prevent having to drive the output signals back during circuit board testing. When the HIGHZ instruction is invoked, all output drivers are placed in an inactive-drive state. HIGHZ asserts internal system reset for the DSP system logic for the duration of HIGHZ in order to force a predictable internal state while performing external boundary scan operations.

#### 18.5.1.6 CLAMP (B[3:0] = 0101)

The CLAMP instruction enables the single-bit bypass register between TDI and TDO. It is provided as a public instruction. When the CLAMP instruction is invoked, the package output signals respond to the preconditioned values within the update latches of the BSR, even though the bypass register is enabled as the test data register. In-circuit testing, it can be facilitated by setting up guarding signal conditions controlling the operation of logic not involved in the test, but with use of the SAMPLE/PRELOAD or EXTEST instructions. When the CLAMP instruction is executed, the state and drive of all signals remain static until a new instruction is invoked. A feature of the CLAMP instruction is while the signals continue to supply the guarding inputs to the in-circuit test site, the bypass mode is enabled, minimizing overall test time. Data in the boundary scan cell remains unchanged until a new instruction is shifted in or the JTAG state machine is set to its reset state. CLAMP asserts internal system reset for the DSP system logic for the duration of CLAMP in order to force a predictable internal state while performing external boundary scan operations.

## 18.5.1.7 **ENABLE\_ONCE** (B[3:0] = 0110)

The ENABLE\_ONCE instruction enables the JTAG port to communicate with the OnCE state machine and registers. It is provided as a Motorola public instruction to allow the user to perform system debug functions. When the ENABLE\_ONCE instruction is invoked, the TDI and TDO pins are connected directly to the OnCE registers. The particular OnCE register connected between TDI and TDO is selected by the OnCE state machine and the OnCE instruction being executed. All communication with the OnCE instruction controller is done through the select-DR-scan path of the JTAG state machine. Refer to the *DSP56800 Family Manual* (DSP56800FM/AD) for more information.

# 18.5.1.8 DEBUG\_REQUEST (B[3:0] = 0111)

The DEBUG\_REQUEST instruction asserts a request to halt the core for entry to debug mode. It is typically used in conjunction with ENABLE\_ONCE to perform system debug functions. It is provided as a Motorola public instruction. When the DEBUG\_REQUEST instruction is invoked, the TDI and TDO pins are connected to the bypass register. Refer to the *DSP56800 Family Manual (DSP56800FM/AD)* for more information.

# 18.5.1.9 BYPASS (B[3:0] = 1111)

The BYPASS instruction enables the single-bit bypass register between TDI and TDO, illustrated in **Figure 18-3.** This creates a shift register path from TDI to the bypass register and finally to TDO, circumventing the BSR. This instruction is used to enhance test efficiency by shortening the overall path between TDI and TDO when no test operation of a component is required. In this instruction, the DSP system logic is independent of the



TAP. When this instruction is selected, the test logic has no effect on the operation of the on-chip system logic, as required in IEEE 1149.1-1993a.



Figure 18-3. Bypass Register

## 18.5.2 JTAG Chip Identification (CID) Register

The chip identification (CID) register is a 32-bit register providing a unique JTAG ID for the DSP56F801/803/805/807. It is offered as a public instruction to allow the manufacturer, part number, and version of a component to be determined through the TAP. **Figure 18-5** illustrates the CID register configuration.



Figure 18-4. JTAG Chip Identification Register (CID)



Figure 18-5. Chip Identification Register Configuration

For the initial release of the DSP56F805, the device identification number is \$01F2501D. The version code is \$0. Future revisions increment this version code. The value of the

customer part number code is \$1F23. **Table 18-3** provides the JTAG ID for the various versions of the chips in this series.

Table 18-3. JTAG ID Codes

JTAG ID code is expressed in hex form, and is calculated as (Verion, Design\_Center, Part\_Number, Manufacturer\_ID, 1'b1)

| Part Number | Version | Design<br>Center | Part<br>Number | Manufacturer<br>ID | Constant | JTAG ID Code |
|-------------|---------|------------------|----------------|--------------------|----------|--------------|
| DSP56F805   | 0       | 7                | 805            | 14                 | 1        | 01F2501D     |
| DSP56F805   | 1       | 7                | 805            | 14                 | 1        | 11F2501D     |
| DSP56F803   | 0       | 7                | 803            | 14                 | 1        | 01F2501D     |
| DSP56F803   | 1       | 7                | 803            | 14                 | 1        | 01F2501D     |
| DSP56F801   | 0       | 7                | 801            | 14                 | 1        | 01F2101D     |
| DSP56F807   | 0       | 7                | 807            | 14                 | 1        | 01F2701D     |

Motorola's manufacturer identity is: 00000001110. The customer part number consists of two parts: Motorola design center number, bits 27—22, and design center assigned sequence number, bits 21—12. The DSP standard products design center number is 000111. Version information and design center assigned sequence number values vary depending on the current revision and implementation of a specific chip. The bit assignment for the identification code is given in **Table 18-4.** 

Table 18-4. Device ID Register Bit Assignment

| Bit No. | Code Use                  | Value for DSP56F801/803/805/807                     |
|---------|---------------------------|-----------------------------------------------------|
| 31–28   | Version Number            | 0000 (For initial version only—these bits may vary) |
| 27–22   | Motorola Design Center ID | 00 0111                                             |
| 21–12   | Family and part ID        | 11 0010 0101                                        |
| 11      | Motorola Manufacturer ID  | 0000 0000 1110                                      |
| 0       | IEEE Requirement          | always 1                                            |

## 18.5.3 JTAG Boundary Scan Register (BSR)

The boundary scan register (BSR) is used to examine or control the scannable pins on the DSP56F801/803/805/807. The BSR for the DSP56F801/803/805/807 contains 338 bits. Each scannable pin has at least one BSR bit associated with it. **Table 18-5** illustrates the contents of the BSR for the DSP56F801/803/805/807.





Figure 18-6. Boundary Scan Register (BSR)

Table 18-5. BSR Contents for DSP56F801/803/805/807

| Bit<br># | Pin/Bit Name          | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|-----------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 0        | D9—<br>Input          | Input/<br>Output | BC_1                | -                                               | 100                                              | 144                                              | 32                                               | K2                                                    |
| 1        | D9—<br>Output         | Input/<br>Output | BC_1                | -                                               | 100                                              | 144                                              | 32                                               | K2                                                    |
| 2        | D9—<br>Output Enable  | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | _                                                     |
| 3        | D9—<br>Pull-up Enable | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | _                                                     |
| 4        | D8—<br>Input          | Input/<br>Output | BC_1                | -                                               | 99                                               | 143                                              | 31                                               | L1                                                    |
| 5        | D8—<br>Output         | Input/<br>Output | BC_1                | -                                               | 99                                               | 143                                              | 31                                               | L1                                                    |
| 6        | D8—<br>Output Enable  | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | _                                                     |
| 7        | D8—<br>Pull-up Enable | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | _                                                     |
| 8        | D7—<br>Input          | Input/<br>Output | BC_1                | -                                               | 98                                               | 142                                              | 30                                               | K1                                                    |
| 9        | D7—<br>Output         | Input/<br>Output | BC_1                | -                                               | 98                                               | 142                                              | 30                                               | K1                                                    |
| 10       | D7—<br>Output Enable  | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name             | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|--------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 11       | D7—<br>Pull-up Enable    | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 12       | D6—<br>Input             | Input/<br>Output | BC_1                | -                                               | 97                                               | 141                                              | 29                                               | КЗ                                                    |
| 13       | D6—<br>Output            | Input/<br>Output | BC_1                | -                                               | 97                                               | 141                                              | 29                                               | КЗ                                                    |
| 14       | D6—Output<br>Enable      | Control          | BC_1                | -                                               | -                                                | _                                                | _                                                | _                                                     |
| 15       | D6—<br>Pull-up Enable    | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 16       | D5—<br>Input             | Input/<br>Output | BC_1                | -                                               | 96                                               | 140                                              | 28                                               | J2                                                    |
| 17       | D5—<br>Output            | Input/<br>Output | BC_1                | -                                               | 96                                               | 140                                              | 28                                               | J2                                                    |
| 18       | D5—<br>Output Enable     | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 19       | D5—<br>Pull-up Enable    | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 20       | D4—<br>Input             | Input/<br>Output | BC_1                | -                                               | 95                                               | 139                                              | 27                                               | J1                                                    |
| 21       | D4—<br>Output            | Input/<br>Output | BC_1                | -                                               | 95                                               | 139                                              | 27                                               | J1                                                    |
| 22       | D4—<br>Output Enable     | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 23       | D4—<br>Pull-up Enable    | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 24       | HOME—<br>Input           | Input/<br>Output | BC_1                | -                                               | -                                                | 138                                              | 155                                              | C4                                                    |
| 25       | HOME—<br>Output          | Input/<br>Output | BC_1                | -                                               | -                                                | 138                                              | 155                                              | C4                                                    |
| 26       | HOME1—<br>Output Enable  | Control          | BC_1                | _                                               | _                                                | _                                                | _                                                | _                                                     |
| 27       | HOME1—<br>Pull-up Enable | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name               | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|----------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 28       | D3—<br>Input               | Input/<br>Output | BC_1                | -                                               | 94                                               | 137                                              | 26                                               | J3                                                    |
| 29       | D3—<br>Output              | Input/<br>Output | BC_1                | -                                               | 94                                               | 137                                              | 26                                               | J3                                                    |
| 30       | D3—<br>Output Enable       | Control          | BC_1                | -                                               | -                                                | _                                                | _                                                | _                                                     |
| 31       | D3—<br>Pull-up Enable      | Control          | BC_1                | -                                               | -                                                | _                                                | _                                                | _                                                     |
| 32       | PHASEA1—<br>Input          | Input/<br>Output | BC_1                | -                                               | -                                                | 136                                              | 151                                              | E4                                                    |
| 33       | PHASEA1—<br>Output         | Input/<br>Output | BC_1                | -                                               | -                                                | 136                                              | 151                                              | E4                                                    |
| 34       | PHASEA1—<br>Output Enable  | Control          | BC_1                | -                                               | -                                                | _                                                | _                                                | _                                                     |
| 35       | PHASEA1—<br>Pull-up Enable | Control          | BC_1                | -                                               | -                                                | _                                                | _                                                | _                                                     |
| 36       | PHASEB1—<br>Input          | Input/<br>Output | BC_1                | -                                               | -                                                | 134                                              | 152                                              | B5                                                    |
| 37       | PHASEB1—<br>Output         | Input/<br>Output | BC_1                | -                                               | -                                                | 134                                              | 152                                              | B5                                                    |
| 38       | PHASEB1—<br>Output Enable  | Control          | BC_1                | -                                               | -                                                | _                                                | _                                                | _                                                     |
| 39       | PHASEB1—<br>Pull-up Enable | Control          | BC_1                | -                                               | -                                                | _                                                | _                                                | -                                                     |
| 40       | INDEX1—<br>Input           | Input/<br>Output | BC_1                | -                                               | -                                                | 132                                              | 149                                              | D4                                                    |
| 41       | INDX1—<br>Output           | Input/<br>Output | BC_1                | -                                               | _                                                | 132                                              | 149                                              | D4                                                    |
| 42       | INDX1—<br>Output Enable    | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | -                                                     |
| 43       | INDX1—<br>Pull-up Enable   | Control          | BC_1                | -                                               | -                                                | _                                                | _                                                | -                                                     |
| 44       | D2—<br>Input               | Input/<br>Output | BC_1                | -                                               | 91                                               | 131                                              | 25                                               | H2                                                    |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name              | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|---------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 45       | D2—<br>Output             | Input/<br>Output | BC_1                | -                                               | 91                                               | 131                                              | 25                                               | H2                                                    |
| 46       | D2—<br>Output Enable      | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | _                                                     |
| 47       | D2—<br>Pull-up Enable     | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 48       | D1—<br>Input              | Input/<br>Output | BC_1                | -                                               | 90                                               | 130                                              | 24                                               | H1                                                    |
| 49       | D1—<br>Output             | Input/<br>Output | BC_1                | -                                               | 90                                               | 130                                              | 24                                               | H1                                                    |
| 50       | D1—<br>Output Enable      | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 51       | D1—<br>Pull-up Enable     | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | _                                                     |
| 52       | D0—<br>Input              | Input/<br>Output | BC_1                | -                                               | 89                                               | 128                                              | 23                                               | НЗ                                                    |
| 53       | D0—<br>Output             | Input/<br>Output | BC_1                | -                                               | 89                                               | 128                                              | 23                                               | НЗ                                                    |
| 54       | D0—<br>Output Enable      | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 55       | D0—<br>Pull-up Enable     | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 56       | MPIOD5—<br>Input          | Input/<br>Output | BC_1                | -                                               | _                                                | 127                                              | 54                                               | K6                                                    |
| 57       | MPIOD5—<br>Output         | Input/<br>Output | BC_1                | -                                               | _                                                | 127                                              | 54                                               | K6                                                    |
| 58       | MPIOD5—<br>Output Enable  | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | _                                                     |
| 59       | MPIOD5—<br>Pull-up Enable | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | -                                                     |
| 60       | SCLK—<br>Input            | Input/<br>Output | BC_1                | 7                                               | 87                                               | 125                                              | 144                                              | E5                                                    |
| 61       | SCLK—<br>Output           | Input/<br>Output | BC_1                | 7                                               | 87                                               | 125                                              | 144                                              | E5                                                    |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name              | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|---------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 62       | SCLK—<br>Output Enable    | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 63       | SCLK—<br>Pull-up Enable   | Control          | BC_1                | _                                               | _                                                | _                                                | _                                                | _                                                     |
| 64       | MOSI—<br>Input            | Input/<br>Output | BC_1                | 6                                               | 86                                               | 124                                              | 146                                              | A6                                                    |
| 65       | MOSI—<br>Output           | Input/<br>Output | BC_1                | 6                                               | 86                                               | 124                                              | 146                                              | A6                                                    |
| 66       | MOSI—<br>Output Enable    | Control          | BC_1                | _                                               | -                                                | _                                                | -                                                | -                                                     |
| 67       | MOSI—<br>Pull-up Enable   | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 68       | MPIOD4—<br>Input          | Input/<br>Output | BC_1                | -                                               | -                                                | 123                                              | 53                                               | L6                                                    |
| 69       | MPIOD4—<br>Output         | Input/<br>Output | BC_1                | -                                               | -                                                | 123                                              | 53                                               | L6                                                    |
| 70       | MPIOD4—<br>Output Enable  | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 71       | MPIOD4—<br>Pull-up Enable | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 72       | MISO—<br>Input            | Input/<br>Output | BC_1                | 5                                               | 85                                               | 122                                              | 145                                              | В7                                                    |
| 73       | MISO—<br>Output           | Input/<br>Output | BC_1                | 5                                               | 85                                               | 122                                              | 145                                              | В7                                                    |
| 74       | MISO—<br>Output Enable    | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 75       | MISO—<br>Pull-up Enable   | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 76       | MPIOD3—<br>Input          | Input<br>/Output | BC_1                | -                                               | -                                                | 121                                              | 52                                               | M6                                                    |
| 77       | MPIOD3—<br>Output         | Input/<br>Output | BC_1                | -                                               | _                                                | 121                                              | 52                                               | M6                                                    |
| 78       | MPIOD3—<br>Output Enable  | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name              | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|---------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 79       | MPIDO3—<br>Pull-up Enable | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | -                                                     |
| 80       | SS—<br>Input              | Input/<br>Output | BC_1                | 4                                               | 84                                               | 120                                              | 143                                              | A7                                                    |
| 81       | SS—<br>Output             | Input/<br>Output | BC_1                | 4                                               | 84                                               | 120                                              | 143                                              | A7                                                    |
| 82       | SS—<br>Output Enable      | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | -                                                     |
| 83       | SS—<br>Pull-up Enable     | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | -                                                     |
| 84       | RSTO—<br>Output           | Output           | BC_1                | -                                               | _                                                | 119                                              | 97                                               | H12                                                   |
| 85       | RSTO—<br>Output Enable    | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | -                                                     |
| 86       | TD3—<br>Input             | Input/<br>Output | BC_1                | -                                               | _                                                | 118                                              | 129                                              | B10                                                   |
| 87       | TD3—<br>Output            | Input/<br>Output | BC_1                | -                                               | _                                                | 118                                              | 129                                              | B10                                                   |
| 88       | TD3—<br>Output Enable     | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | -                                                     |
| 89       | TD3—<br>Pull-up Enable    | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | -                                                     |
| 90       | TD2—<br>Input             | Input/<br>Output | BC_1                | 3                                               | 83                                               | 116                                              | 128                                              | D10                                                   |
| 91       | TD2—<br>Output            | Input/<br>Output | BC_1                | 3                                               | 83                                               | 116                                              | 128                                              | D10                                                   |
| 92       | TD2—<br>Output Enable     | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 93       | TD2—<br>Pull-up Enable    | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 94       | TD1—<br>Input             | Input/<br>Output | BC_1                | 2                                               | 82                                               | 114                                              | 127                                              | A11                                                   |
| 95       | TD1—<br>Output            | Input/<br>Output | BC_1                | 2                                               | 82                                               | 114                                              | 127                                              | A11                                                   |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name            | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|-------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 96       | TD1—<br>Output Enable   | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 97       | TD1—<br>Pull-up Enable  | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 98       | TD0—<br>Input           | Input/<br>Output | BC_1                | 1                                               | -                                                | 113                                              | 126                                              | B11                                                   |
| 99       | TD0—<br>Output          | Input/<br>Output | BC_1                | 1                                               | -                                                | 113                                              | 126                                              | B11                                                   |
| 100      | TD0—<br>Output Enable   | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 101      | TD0—<br>Pull-up Enable  | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 102      | CLKO—<br>Output         | Output           | BC_1                | -                                               | 81                                               | 112                                              | 158                                              | A2                                                    |
| 103      | CLKO—<br>Output Enable  | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 104      | DE—<br>Output           | Output           | BC_1                | 12                                              | 80                                               | 111                                              | 121                                              | B13                                                   |
| 105      | DE—Output<br>Enable     | Control          | BC_1                | _                                               | -                                                | _                                                | _                                                | -                                                     |
| 106      | RESET                   | Input            | BC_1                | -                                               | 79                                               | 110                                              | 98                                               | H14                                                   |
| 107      | EXTBOOT                 | Input            | BC_1                | _                                               | 78                                               | 109                                              | 86                                               | M14                                                   |
| 108      | RXD0—<br>Input          | Input/<br>Output | BC_1                | 11                                              | 77                                               | 108                                              | 160                                              | A1                                                    |
| 109      | RXD0—<br>Output         | Input/<br>Output | BC_1                | 11                                              | 77                                               | 108                                              | 160                                              | A1                                                    |
| 110      | RXD0—<br>Output Enable  | Control          | BC_1                | _                                               | -                                                | _                                                | -                                                | -                                                     |
| 111      | RXD0—<br>Pull-up Enable | Control          | BC_1                | -                                               | -                                                | _                                                | _                                                | -                                                     |
| 112      | TXD0—<br>Input          | Input/<br>Output | BC_1                | 8                                               | 76                                               | 107                                              | 159                                              | В3                                                    |
| 113      | TXD0—<br>Output         | Input/<br>Output | BC_1                | 8                                               | 76                                               | 107                                              | 159                                              | В3                                                    |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name              | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|---------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 114      | TXD0—<br>Output Enable    | Control          | BC_1                | -                                               | -                                                | -                                                | 1                                                | -                                                     |
| 115      | TXD0—<br>Pull-up Enable   | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | _                                                     |
| 116      | PWMA5—<br>Output          | Output           | BC_1                | 48                                              | 75                                               | 106                                              | 81                                               | P14                                                   |
| 117      | PWMA5—<br>Output Enable   | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 118      | PWMA4—<br>Output          | Output           | BC_1                | 47                                              | 74                                               | 105                                              | 80                                               | M12                                                   |
| 119      | PWMA4—<br>Output Enable   | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 120      | MPIOD2—<br>Input          | Input/<br>Output | BC_1                | -                                               | -                                                | 104                                              | 51                                               | K5                                                    |
| 121      | MPIOD2—<br>Output         | Input/<br>Output | BC_1                | -                                               | -                                                | 104                                              | 51                                               | K2                                                    |
| 122      | MPIOD2—<br>Output Enable  | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | _                                                     |
| 123      | MPIOD2—<br>Pull-up Enable | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | -                                                     |
| 124      | PWMA3—<br>Output          | Output           | BC_1                | 46                                              | 73                                               | 103                                              | 79                                               | N13                                                   |
| 125      | PWMA3—<br>Output Enable   | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 126      | MPIOD1—<br>Input          | Input/<br>Output | BC_1                | -                                               | -                                                | 102                                              | 50                                               | P5                                                    |
| 127      | MPIOD1—<br>Output         | Input/<br>Output | BC_1                | -                                               | -                                                | 102                                              | 50                                               | P5                                                    |
| 128      | MPIOD1—<br>Output Enable  | Control          | BC_1                | -                                               | _                                                | -                                                | -                                                | -                                                     |
| 129      | MPIOD1—<br>Pull-up Enable | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 130      | PWMA2—<br>Output          | Output           | BC_1                | 45                                              | 72                                               | 101                                              | 78                                               | N12                                                   |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name              | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|---------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 131      | PWMA2—<br>Output Enable   | Control          | BC_1                | I                                               | -                                                | -                                                | ı                                                | -                                                     |
| 132      | MPIOD0—<br>Input          | Input/<br>Output | BC_1                | -                                               | -                                                | 100                                              | 49                                               | N5                                                    |
| 133      | MPIOD0—<br>Output         | Input/<br>Output | BC_1                | -                                               | _                                                | 100                                              | 49                                               | N5                                                    |
| 134      | MPIOD0—<br>Output Enable  | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | _                                                     |
| 135      | MPIOD0—<br>Pull-up Enable | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 136      | PWMA1—<br>Output          | Output           | BC_1                | 44                                              | 71                                               | 99                                               | 77                                               | P13                                                   |
| 137      | PWMA1—<br>Output Enable   | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 138      | MPIOB7—<br>Input          | Input/<br>Output | BC_1                | -                                               | -                                                | 98                                               | 47                                               | M4                                                    |
| 139      | MBIOB7—<br>Output         | Input/<br>Output | BC_1                | -                                               | -                                                | 98                                               | 47                                               | M4                                                    |
| 140      | MPIOB7—<br>Output Enable  | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | _                                                     |
| 141      | MPIOB7—<br>Pull-up Enable | Control          | BC_1                | _                                               | _                                                | _                                                | _                                                | _                                                     |
| 142      | PWMA0—<br>Output          | Output           | BC_1                | 40                                              | 70                                               | 97                                               | 75                                               | P12                                                   |
| 143      | PWMA0—<br>Output Enable   | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 144      | MPIOB6—<br>Input          | Input/<br>Output | BC_1                | -                                               | -                                                | 96                                               | 46                                               | P4                                                    |
| 145      | MPIOB6—<br>Output         | Input/<br>Output | BC_1                | -                                               | -                                                | 96                                               | 46                                               | P4                                                    |
| 146      | MPIOB6—<br>Output Enable  | Control          | BC_1                | -                                               | _                                                | -                                                | -                                                | -                                                     |
| 147      | MPIOB6—<br>Pull-up Enable | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name              | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|---------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 148      | HOME0—<br>Input           | Input/<br>Output | BC_1                | -                                               | 69                                               | 95                                               | 150                                              | A5                                                    |
| 149      | HOME0—<br>Output          | Input/<br>Output | BC_1                | -                                               | 69                                               | 95                                               | 150                                              | A5                                                    |
| 150      | HOME0—<br>Output Enable   | Control          | BC_1                | -                                               | -                                                | _                                                | _                                                | _                                                     |
| 151      | HOME0—<br>Pull-up Enable  | Control          | BC_1                | -                                               | -                                                | _                                                | _                                                | _                                                     |
| 152      | MPIOB5—<br>Input          | Input/<br>Output | BC_1                | -                                               | -                                                | 94                                               | 45                                               | N4                                                    |
| 153      | MPIOB5—<br>Output         | Input/<br>Output | BC_1                | -                                               | -                                                | 94                                               | 45                                               | N4                                                    |
| 154      | MPIOB5—<br>Output Enable  | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | _                                                     |
| 155      | MPIOB5—<br>Pull-up Enable | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | _                                                     |
| 156      | INDEX0—<br>Input          | Input/<br>Output | BC_1                | -                                               | 68                                               | 93                                               | 149                                              | В6                                                    |
| 157      | INDEX0—<br>Output         | Input/<br>Output | BC_1                | -                                               | 68                                               | 93                                               | 149                                              | В6                                                    |
| 158      | INDEX0—<br>Output Enable  | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 159      | INDEX0—<br>Pull-up Enable | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 160      | MPIOB4—<br>Input          | Input/<br>Output | BC_1                | -                                               | -                                                | 92                                               | 44                                               | P3                                                    |
| 161      | MPIOB4—<br>Output         | Input/<br>Output | BC_1                | -                                               | -                                                | 92                                               | 44                                               | P3                                                    |
| 162      | MPIOB4—<br>Output Enable  | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 163      | MPIOB4—<br>Pull-up Enable | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 164      | MPIOB3—<br>Input          | Input/<br>Output | BC_1                | -                                               | -                                                | 90                                               | 43                                               | P2                                                    |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name               | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|----------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 165      | MPIOB3—<br>Output          | Input/<br>Output | BC_1                | -                                               | -                                                | 90                                               | 43                                               | P2                                                    |
| 166      | MPIOB3—<br>Output Enable   | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | _                                                     |
| 167      | MPIOB3—<br>Pull-up Enable  | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | -                                                     |
| 168      | MPIOB2—<br>Input           | Input/<br>Output | BC_1                | -                                               | -                                                | 88                                               | 42                                               | N3                                                    |
| 169      | MPIOB2—<br>Output          | Input/<br>Output | BC_1                | -                                               | -                                                | 88                                               | 42                                               | N3                                                    |
| 170      | MPIOB2—<br>Output Enable   | Control          | BC_1                | -                                               | -                                                | _                                                | _                                                | -                                                     |
| 171      | MPIOB2—<br>Pull-up Enable  | Control          | BC_1                | -                                               | -                                                | _                                                | _                                                | -                                                     |
| 172      | PHASEB0—<br>Input          | Input/<br>Output | BC_1                | -                                               | 65                                               | 87                                               | 148                                              | D5                                                    |
| 173      | PHASEB0—<br>Output         | Input/<br>Output | BC_1                | -                                               | 65                                               | 87                                               | 148                                              | D5                                                    |
| 174      | PHASEB0—<br>Output Enable  | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | _                                                     |
| 175      | PHASEB0—<br>Pull-up Enable | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | _                                                     |
| 176      | MPIOB1—<br>Input           | Input/<br>Output | BC_1                | -                                               | _                                                | 86                                               | 41                                               | P1                                                    |
| 177      | MPIOB1—<br>Output          | Input/<br>Output | BC_1                | -                                               | -                                                | 86                                               | 41                                               | P1                                                    |
| 178      | MPIOB1—<br>Output Enable   | Control          | BC_1                | _                                               | _                                                | _                                                | _                                                | _                                                     |
| 179      | MPIOB1—<br>Pull-up Enable  | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | -                                                     |
| 180      | PHASEA0—<br>Input          | Input/<br>Output | BC_1                | -                                               | 64                                               | 85                                               | 147                                              | E6                                                    |
| 181      | PHASEA0—<br>Output         | Input/<br>Output | BC_1                | -                                               | 64                                               | 85                                               | 147                                              | E6                                                    |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name               | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|----------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 182      | PHASEA0—<br>Output Enable  | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 183      | PHASEA0—<br>Pull-up Enable | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 184      | MPIOB0—<br>Input           | Input/<br>Output | BC_1                | -                                               | -                                                | 84                                               | 40                                               | L4                                                    |
| 185      | MPIOB0—<br>Output          | Input/<br>Output | BC_1                | -                                               | -                                                | 84                                               | 40                                               | L4                                                    |
| 186      | MPIOB0—<br>Output Enable   | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 187      | MPIOB0—<br>Pull-up Enable  | Control          | BC_1                | -                                               | -                                                | -                                                | _                                                | -                                                     |
| 188      | FAULTA3                    | Input            | BC_1                | -                                               | -                                                | 67                                               | 85                                               | L13                                                   |
| 189      | FAULTA2                    | Input            | BC_1                | -                                               | 47                                               | 66                                               | 84                                               | N14                                                   |
| 190      | MSCAN_RX                   | Input            | BC_1                | -                                               | 46                                               | 65                                               |                                                  | D6                                                    |
| 191      | FAULTA1                    | Input            | BC_1                | -                                               | 45                                               | 64                                               | 83                                               | L12                                                   |
| 192      | MSCAN_TX                   | Output           | BC_1                | -                                               | 44                                               | 63                                               |                                                  | E8                                                    |
| 193      | FAULTA0                    | Input            | BC_1                | 30                                              | 43                                               | 62                                               | 82                                               | M13                                                   |
| 194      | RXD1—<br>Input             | Input/<br>Output | BC_1                | -                                               | -                                                | 61                                               | 56                                               | N7                                                    |
| 195      | RXD1—<br>Output            | Input/<br>Output | BC_1                | -                                               | -                                                | 61                                               | 56                                               | N7                                                    |
| 196      | RXD1—<br>Output Enable     | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 197      | RXD1—<br>Pull-up Enable    | Control          | BC_1                | -                                               | -                                                | -                                                | _                                                | -                                                     |
| 198      | ISA2                       | Input            | BC_1                | -                                               | 42                                               | 60                                               | 125                                              | A12                                                   |
| 199      | ISA1                       | Input            | BC_1                | _                                               | 41                                               | 58'                                              | 124                                              | A13                                                   |
| 200      | ISA0                       | Input            | BC_1                | _                                               | 40                                               | 56                                               | 123                                              | B12                                                   |
| 201      | TXD1—<br>Input             | Input/<br>Output | BC_1                | -                                               | -                                                | 52                                               | 55                                               | P6                                                    |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name            | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|-------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 202      | TXD1—<br>Output         | Input/<br>Output | BC_1                | -                                               | -                                                | 52                                               | 55                                               | P6                                                    |
| 203      | TXD1—<br>Output Enable  | Control          | BC_1                | _                                               | -                                                | _                                                | _                                                | -                                                     |
| 204      | TXD1—<br>Pull-up Enable | Control          | BC_1                | -                                               | -                                                | _                                                | _                                                | -                                                     |
| 205      | TC1—<br>Input           | Input/<br>Output | BC_1                | -                                               | -                                                | 50                                               | 131                                              | E10                                                   |
| 206      | TC1—<br>Output          | Input/<br>Output | BC_1                | -                                               | -                                                | 50                                               | 131                                              | E10                                                   |
| 207      | TC1—<br>Output Enable   | Control          | BC_1                | -                                               | -                                                | _                                                | _                                                | -                                                     |
| 208      | TC1—<br>Pull-up Enable  | Control          | BC_1                | _                                               | -                                                | _                                                | _                                                | -                                                     |
| 209      | TC0—<br>Input           | Input/<br>Output | BC_1                | _                                               | -                                                | 48                                               | 130                                              | A10                                                   |
| 210      | TC0—<br>Output          | Input/<br>Output | BC_1                | _                                               | -                                                | 48                                               | 130                                              | A10                                                   |
| 211      | TC0—<br>Output Enable   | Control          | BC_1                | -                                               | -                                                | _                                                | _                                                | -                                                     |
| 212      | TC0—<br>Pull-up Enable  | Control          | BC_1                | -                                               | -                                                | _                                                | _                                                | -                                                     |
| 213      | FAULTB3                 | Input            | BC_1                | _                                               | -                                                | 46                                               | 74                                               | M11                                                   |
| 214      | FAULTB2                 | Input            | BC_1                | _                                               | -                                                | 44                                               | 73                                               | L11                                                   |
| 215      | ĪRQB                    | Input            | BC_1                | _                                               | 32                                               | 43                                               | 70                                               | P10                                                   |
| 216      | ĪRQA                    | Input            | BC_1                | _                                               | 31                                               | 42                                               | 69                                               | N9                                                    |
| 217      | RD—<br>Input            | Input/<br>Output | BC_1                | -                                               | 30                                               | 41                                               | 22                                               | K4                                                    |
| 218      | RD—<br>Output           | Input/<br>Output | BC_1                | -                                               | 30                                               | 41                                               | 22                                               | K4                                                    |
| 219      | RD—<br>Output Enable    | Control          | BC_1                | -                                               | -                                                | _                                                | _                                                | -                                                     |
| 220      | RD—<br>Pull-up Enable   | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name           | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 221      | WR—<br>Input           | Input/<br>Output | BC_1                | -                                               | 29                                               | 40                                               | 21                                               | J4                                                    |
| 222      | WR—<br>Output          | Input/<br>Output | BC_1                | -                                               | 29                                               | 40                                               | 21                                               | J4                                                    |
| 223      | WR—<br>Output Enable   | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 224      | WR—<br>Pull-up Enable  | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | -                                                     |
| 225      | A15—<br>Input          | Input<br>/Output | BC_1                | -                                               | 27                                               | 38                                               | 17                                               | G1                                                    |
| 226      | A15—<br>Output         | Input/<br>Output | BC_1                | -                                               | 27                                               | 38                                               | 17                                               | G1                                                    |
| 227      | A15—<br>Output Enable  | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | -                                                     |
| 228      | A15—<br>Pull-up Enable | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | -                                                     |
| 229      | A14—<br>Input          | Input/<br>Output | BC_1                | -                                               | 26                                               | 37                                               | 16                                               | G2                                                    |
| 230      | A14—<br>Output         | Input/<br>Output | BC_1                | -                                               | 26                                               | 37                                               | 16                                               | G2                                                    |
| 231      | A14—<br>Output Enable  | Control          | BC_1                | -                                               | _                                                | -                                                | -                                                | -                                                     |
| 232      | A14—<br>Pull-up Enable | Control          | BC_1                | -                                               | _                                                | -                                                | -                                                | -                                                     |
| 233      | DS—<br>Input           | Input/<br>Output | BC_1                | -                                               | 25                                               | 36                                               | 20                                               | H4                                                    |
| 234      | DS—<br>Output          | Input/<br>Output | BC_1                | -                                               | 25                                               | 36                                               | 20                                               | H4                                                    |
| 235      | DS—<br>Output Enable   | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 236      | DS—<br>Pull-up Enable  | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | -                                                     |
| 237      | PS—<br>Input           | Input/<br>Output | BC_1                | -                                               | 24                                               | 35                                               | 19                                               | G4                                                    |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name           | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 238      | PS—<br>Output          | Input/<br>Output | BC_1                | -                                               | 24                                               | 35                                               | 19                                               | G4                                                    |
| 239      | PS—<br>Output Enable   | Control          | BC_1                | _                                               | -                                                | -                                                | -                                                | -                                                     |
| 240      | PS—<br>Pull-up Enable  | Control          | BC_1                | _                                               | -                                                | -                                                | -                                                | -                                                     |
| 241      | A13—<br>Input          | Input/<br>Output | BC_1                | -                                               | 22                                               | 33                                               | 15                                               | G3                                                    |
| 242      | A13—<br>Output         | Input/<br>Output | BC_1                | _                                               | 22                                               | 33                                               | 15                                               | G3                                                    |
| 243      | A13—<br>Output Enable  | Control          | BC_1                | _                                               | _                                                | _                                                | -                                                | _                                                     |
| 244      | A13—<br>Pull-up Enable | Control          | BC_1                | _                                               | -                                                | -                                                | -                                                | -                                                     |
| 245      | A12—<br>Input          | Input/<br>Output | BC_1                | _                                               | 21                                               | 32                                               | 14                                               | F1                                                    |
| 246      | A12—<br>Output         | Input/<br>Output | BC_1                | _                                               | 21                                               | 32                                               | 14                                               | F1                                                    |
| 247      | A12—<br>Output Enable  | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 248      | A12—<br>Pull-up Enable | Control          | BC_1                | _                                               | -                                                | -                                                | -                                                | -                                                     |
| 249      | FAULTB1                | Input            | BC_1                | _                                               | -                                                | 31                                               | 72                                               | N10                                                   |
| 250      | A11—<br>Input          | Input/<br>Output | BC_1                | _                                               | 20                                               | 30                                               | 13                                               | F2                                                    |
| 251      | A11—<br>Output         | Input/<br>Output | BC_1                | -                                               | 20                                               | 30                                               | 13                                               | F2                                                    |
| 252      | A11—<br>Output Enable  | Control          | BC_1                | -                                               | _                                                | -                                                | -                                                | -                                                     |
| 253      | A11—<br>Pull-up Enable | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 254      | FAULTB0                | Input            | BC_1                | -                                               | _                                                | 29                                               | 71                                               | P11                                                   |
| 255      | A10—<br>Input          | Input/<br>Output | BC_1                | -                                               | 19                                               | 28                                               | 12                                               | F3                                                    |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name           | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 256      | A10—<br>Output         | Input/<br>Output | BC_1                | -                                               | 19                                               | 28                                               | 12                                               | F3                                                    |
| 257      | A10—<br>Output Enable  | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 258      | A10—<br>Pull-up Enable | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 259      | ISB2                   | Input            | BC_1                | -                                               | -                                                | 27                                               | 67                                               | P9                                                    |
| 260      | A9—<br>Input           | Input/<br>Output | BC_1                | -                                               | 18                                               | 26                                               | 11                                               | E1                                                    |
| 261      | A9—<br>Output          | Input/<br>Output | BC_1                | -                                               | 18                                               | 26                                               | 11                                               | E1                                                    |
| 262      | A9—<br>Output Enable   | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 263      | A9—<br>Pull-up Enable  | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 264      | ISB1                   | Input            | BC_1                | -                                               | -                                                | 25                                               | 66                                               | K9                                                    |
| 265      | A8—<br>Input           | Input/<br>Output | BC_1                | -                                               | 17                                               | 24                                               | 10                                               | E2                                                    |
| 266      | A8—<br>Output          | Input/<br>Output | BC_1                | -                                               | 17                                               | 24                                               | 10                                               | E2                                                    |
| 267      | A8—<br>Output Enable   | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | -                                                     |
| 268      | A8—<br>Pull-up Enable  | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 269      | ISB0                   | Input            | BC_1                | -                                               | -                                                | 23                                               | 64                                               | N8                                                    |
| 270      | A7—<br>Input           | Input/<br>Output | BC_1                | -                                               | 16                                               | 22                                               | 8                                                | D1                                                    |
| 271      | A7—<br>Output          | Input/<br>Output | BC_1                | -                                               | 16                                               | 22                                               | 8                                                | D1                                                    |
| 272      | A7—<br>Output Enable   | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | _                                                     |
| 273      | A7—<br>Pull-up Enable  | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name            | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|-------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 274      | PWMB5—<br>Output        | Output           | BC_1                | ľ                                               | -                                                | 21                                               | 62                                               | P8                                                    |
| 275      | PWMB5—<br>Output Enable | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | _                                                     |
| 276      | A6—<br>Input            | Input/<br>Output | BC_1                | -                                               | 15                                               | 20                                               | 7                                                | C1                                                    |
| 277      | A6—<br>Output           | Input/<br>Output | BC_1                | -                                               | 15                                               | 20                                               | 7                                                | C1                                                    |
| 278      | A6—<br>Output Enable    | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | _                                                     |
| 279      | A6—<br>Pull-up Enable   | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 280      | PWMB4—<br>Output        | Output           | BC_1                | -                                               | -                                                | 19                                               | 61                                               | K8                                                    |
| 281      | PWMB4—<br>Output Enable | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 282      | A5—<br>Input            | Input/O<br>utput | BC_1                | -                                               | 14                                               | 18                                               | 6                                                | D2                                                    |
| 283      | A5—<br>Output           | Input/O<br>utput | BC_1                | -                                               | 14                                               | 18                                               | 6                                                | D2                                                    |
| 284      | A5—<br>Output Enable    | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | _                                                     |
| 285      | A5—<br>Pull-up Enable   | Control          | BC_1                | -                                               | -                                                | _                                                | -                                                | _                                                     |
| 286      | A4—<br>Input            | Input/<br>Output | BC_1                | -                                               | 13                                               | 17                                               | 5                                                | B1                                                    |
| 287      | A4—<br>Output           | Input/<br>Output | BC_1                | -                                               | 13                                               | 17                                               | 5                                                | B1                                                    |
| 288      | A4—<br>Output Enable    | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 289      | A4—<br>Pull-up Enable   | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 290      | A3—<br>Input            | Input/<br>Output | BC_1                | -                                               | 12                                               | 16                                               | 4                                                | C2                                                    |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name            | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|-------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 291      | A3—<br>Output           | Input/<br>Output | BC_1                | -                                               | 12                                               | 16                                               | 4                                                | C2                                                    |
| 292      | A3—<br>Output Enable    | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | _                                                     |
| 293      | A3—<br>Pull-up Enable   | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | _                                                     |
| 294      | PWMB3—<br>Output        | Output           | BC_1                | -                                               | _                                                | 15                                               | 60                                               | L8                                                    |
| 295      | PWMB3—<br>Output Enable | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | _                                                     |
| 296      | A2—<br>Input            | Input/<br>Output | BC_1                | -                                               | 11                                               | 14                                               | 3                                                | D3                                                    |
| 297      | A2—<br>Output           | Input/O<br>utput | BC_1                | -                                               | 11                                               | 14                                               | 3                                                | D3                                                    |
| 298      | A2—<br>Output Enable    | Control          | BC_1                | -                                               | _                                                | -                                                | -                                                | _                                                     |
| 299      | A2—<br>Pull-up Enable   | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | -                                                     |
| 300      | PWMB2—<br>Output        | Output           | BC_1                | -                                               | _                                                | 13                                               | 59                                               | K7                                                    |
| 301      | PWMB2—<br>Output Enable | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 302      | A1—<br>Input            | Input/<br>Output | BC_1                | -                                               | 10                                               | 12                                               | 2                                                | B2                                                    |
| 303      | A1—<br>Output           | Input/<br>Output | BC_1                | -                                               | 10                                               | 12                                               | 2                                                | B2                                                    |
| 304      | A1—<br>Output Enable    | Control          | BC_1                | -                                               | _                                                | -                                                | -                                                | -                                                     |
| 305      | A1—<br>Pull-up Enable   | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | -                                                     |
| 306      | PWMB1—<br>Output        | Output           | BC_1                | _                                               | _                                                | 11                                               | 58                                               | P7                                                    |
| 307      | PWMB1—<br>Output Enable | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name            | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|-------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 308      | PWMB0—<br>Output        | Output           | BC_1                | -                                               | -                                                | 9                                                | 57                                               | L7                                                    |
| 309      | PWMB0—<br>Output Enable | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | _                                                     |
| 310      | A0—<br>Input            | Input/<br>Output | BC_1                | -                                               | 7                                                | 7                                                | 1                                                | СЗ                                                    |
| 311      | A0—<br>Output           | Input/<br>Output | BC_1                | -                                               | 7                                                | 7                                                | 1                                                | C3                                                    |
| 312      | A0—<br>Output Enable    | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | _                                                     |
| 313      | A0—<br>Pull-up Enable   | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | _                                                     |
| 314      | D15—<br>Input           | Input/<br>Output | BC_1                | -                                               | 6                                                | 6                                                | 39                                               | M3                                                    |
| 315      | D15—<br>Output          | Input/<br>Output | BC_1                | -                                               | 6                                                | 6                                                | 39                                               | МЗ                                                    |
| 316      | D15—<br>Output Enable   | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | _                                                     |
| 317      | D15—<br>Pull-up Enable  | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | _                                                     |
| 318      | D14—<br>Input           | Input/<br>Output | BC_1                | -                                               | 5                                                | 5                                                | 38                                               | N2                                                    |
| 319      | D14—<br>Output          | Input/<br>Output | BC_1                | -                                               | 5                                                | 5                                                | 38                                               | N2                                                    |
| 320      | D14—<br>Output Enable   | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | _                                                     |
| 321      | D14—<br>Pull-up Enable  | Control          | BC_1                | -                                               | _                                                | _                                                | _                                                | -                                                     |
| 322      | D13—<br>Input           | Input/<br>Output | BC_1                | -                                               | 4                                                | 4                                                | 37                                               | M2                                                    |
| 323      | D13—<br>Output          | Input/<br>Output | BC_1                | -                                               | 4                                                | 4                                                | 37                                               | M2                                                    |
| 324      | D13—<br>Output Enable   | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |

Table 18-5. BSR Contents for DSP56F801/803/805/807 (Continued)

| Bit<br># | Pin/Bit Name           | Pin<br>Type      | BSR<br>Cell<br>Type | 56F801<br>Pin<br>Number<br>(48 LQFP<br>Package) | 56F803<br>Pin<br>Number<br>(100 LQFP<br>Package) | 56F805<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(144 LQFP<br>Package) | 56F807<br>Pin<br>Number<br>(160<br>MAPBGA<br>Package) |
|----------|------------------------|------------------|---------------------|-------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------|
| 325      | D13—<br>Pull-up Enable | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 326      | D12—<br>Input          | Input/<br>Output | BC_1                | -                                               | 3                                                | 3                                                | 36                                               | N1                                                    |
| 327      | D12—<br>Output         | Input/<br>Output | BC_1                | -                                               | 3                                                | 3                                                | 36                                               | N1                                                    |
| 328      | D12—<br>Output Enable  | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | -                                                     |
| 329      | D12—<br>Pull-up Enable | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | -                                                     |
| 330      | D11—<br>Input          | Input/<br>Output | BC_1                | -                                               | 2                                                | 2                                                | 35                                               | L2                                                    |
| 331      | D11—<br>Output         | Input/<br>Output | BC_1                | -                                               | 2                                                | 2                                                | 35                                               | L2                                                    |
| 332      | D11—<br>Output Enable  | Control          | BC_1                | -                                               | _                                                | _                                                | -                                                | -                                                     |
| 333      | D11—<br>Pull-up Enable | Control          | BC_1                | -                                               | _                                                | -                                                | -                                                | -                                                     |
| 334      | D10—<br>Input          | Input/<br>Output | BC_1                | -                                               | 1                                                | 1                                                | 33                                               | L3                                                    |
| 335      | D10—<br>Output         | Input/<br>Output | BC_1                | -                                               | 1                                                | 1                                                | 33                                               | L3                                                    |
| 336      | D10—<br>Output Enable  | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |
| 337      | D10—<br>Pull-up Enable | Control          | BC_1                | -                                               | -                                                | -                                                | -                                                | -                                                     |

# **18.5.4 JTAG Bypass Register (JTAGBR)**

The JTAG bypass register is a one-bit register used to provide a simple, direct path from the TDI pin to the TDO pin. This is useful in boundary scan applications where many chips are serially connected in a daisy-chain. Individual DSPs, or other devices, can be programmed with the BYPASS instruction so individually they become pass-through

devices during testing. This allows testing of a specific chip, while still having all of the chips connected through the JTAG ports.



Figure 18-7. JTAG Bypass Register (JTAGBR)

## 18.6 TAP Controller

The TAP controller is a synchronous finite state machine containing sixteen states, as illustrated in **Figure 18-8.** The TAP controller responds to changes at the TMS and TCK signals. Transitions from one state to another occur on the rising edge of TCK. The value shown adjacent to each state transition in this figure represents the signal present at TMS at the time of a rising edge at TCK. The TDO pin remains in the high impedance state except during the shift-DR or shift-IR controller states. In these controller states, TDO is updated on the falling edge of TCK. TDI is sampled on the rising edge of TCK.



Figure 18-8. TAP Controller State Diagram

There are two paths through the 16-state machine. The shift-IR-scan path captures and loads JTAG instructions into the JTAGIR. The shift-DR-scan path captures and loads data into the other JTAG registers. The TAP controller executes the last instruction decoded until a new instruction is entered at the update-IR state, or until the test-logic-reset state is entered. When using the JTAG port to access OnCE module registers, accesses are first enabled by shifting the ENABLE\_ONCE instruction into the JTAGIR. After this is selected, the OnCE module registers and commands are read and written through the JTAG pins using the shift-DR-scan path. Asserting the JTAG's  $\overline{TRST}$  pin asynchronously forces the JTAG state machine into the test-logic-reset state.

### 18.7 DSP56F801/803/805/807 Restrictions

The control afforded by the output enable signals using the BSR and the EXTEST instruction requires a compatible circuit board test environment to avoid any device-destructive configurations. *Avoid situations when the DSP56F801/803/805/807 output drivers are enabled into actively driven networks*.

During power-up, the  $\overline{TRST}$  pin must be externally asserted to force the TAP controller into this state. After power-up is concluded, TMS must be sampled as a logic one for five consecutive TCK rising edges. If TMS either remains unconnected or is connected to  $V_{DD}$ , then the TAP controller cannot leave the test-logic-reset state, regardless of the state of TCK.

DSP56F801/803/805/807 features a low-power stop mode invoked using the stop instruction. JTAG interaction with low-power stop mode is as follows:

- 1. The TAP controller must be in the test-logic-reset state to either enter or remain in stop mode. Leaving the TAP controller test-logic-reset state negates the ability to achieve low-power, but does not otherwise affect device functionality.
- 2. The TCK input is not blocked in low-power stop mode. To consume minimal power, the TCK input should be externally connected to  $V_{DD}$  or ground.
- 3. The TMS and TDI pins include on-chip pull-up resistors. In low-power stop mode, these two pins should remain either unconnected or connected to  $V_{DD}$  to achieve minimal power consumption.

Because all DSP56F801/803/805/807 clocks are disabled during stop state, the JTAG interface provides the means of polling the device status, sampled in the capture-IR state.

# Appendix A Glossary

# A.1 Glossary

This glossary is intended to reduce confusion that may be caused by the use of many acronyms and abbreviations throughout this manual.

**ACIM** A/C Induction Motors

A/D Analog-to-Digital

**ADC** Analog to Digital Converter

ADCR ADC Control Registe

**ADDR** Address

**ADHLMT** ADC High Limit Registers

**ADLLMT** ADC Low Limit Registers

ADLST ADC Channel List Registers

ADLSTAT ADC Limit Status Register

**ADM** Application Development Module

**ADOFS** ADC Offset Registers

**ADR PD** Address Bus Pull-up Disable

**ADRSLT** ADC Result Registers

**ADSDIS** ADC Sample Disable Register

ADSTAT ADC Status Register

ADZ Zero Crossing Control Register

ADZCSTAT ADC Zero Crossing Status Register

AGU Address Generation Unit
ALU Arithmetic Logic Unit

**API** Application Program Interface

**Barrel Shifter** Part of the ALU that allows single cycle shifting and rotating of data word

**BCR** Bus Control Register

**BDC** Brush DC Motor

**BE** Breakpoint Enable

**BFIU** Boot Flash Interface Unit

**BFLASH** Boot Flash

**BK** Breakpoint Configuration Bit

**BLDC** Brushless DC Motor

**BOTNEG** Bottom-side PWM Polarity Bit

**BS** Breakpoint Selection

**BSDL** Boundary Scan Description Language

BSR Boundary Scan Register
CAN Controller Area Network

**CC** Condition Codes

**CAP** Capture

**CEN** COP Enable Bit

**CFG** Config

CGDB Core Global Data Bus
CHCNF Channel Configure

CID Chip Identification Register

**CKDIVISOR** Clock Divisor

CLKO Clock Output pin

**CLKOSEL** CLKO Select

**CLKOSR** Clock Select Register

**CMOS** Complementary metal oxide semiconductor. (A form of digital logic that is

characterized by low power consumption, wide power suppply range, and high noise

immunity.)

**CMP** Compare

**CNT** Count

**CNTR** Counter

Coder Coder/Decoder

**COP** Computer Operating Properly

**COP/RTI** Computer Operating Properly/Real Time Interface

**COPCTL** COP Control

**COPDIS** COP Timer Disable

**COPR** COP Reset

**COPSRV** COP Service

**COPTO** COP Time Out

**CPHA** Clock Phase

**CPOL** Clock Polarity

**CPU** Central Processing Unit

**CRC** Cyclic Redundancy Code

**CSEN** Cop Stop Enable

CTRL Control

CTRL PD Control signal Pull-up Disable

**CWEN** COP Wait Enable Bit

**CWP** COP Write Protect

**DAC** Digital to Analog Converter

DAT Data/Address SelectDATA ALU Data Address Limit

**DATA PD** Data bus I/O Pull-up Disable

**DDA** Analog Power

**DDR** Data Direction Register

**DEC** Quadrature Decoder Module

**DEE** Dumb Erase Enable

**DFIU** Data Flash Interface Unit

**DFLASH** Data Flash

**DIE** Watchdog Time-Out Interrupt Enable

**DIRQ** Watchdog Time-Out Interrupt Request

**DPE** Dumb Programming Enable

**DR** Data Register

**DRV** Drive Control Bit**DSO** Data Shift Order

**DSP** Digital Signal Processor

**EDG** Edge-Aligned or Center-Aligned PWMs

**EE** Erase Enable

**EEOF** Enable External OFLAG Force

**EM** Event Modifier

**EN** Enable3

**ENCR** Encoder Control Register

**EOSI** End of Scan Interrupt

**EOSIE** End of Scan Interrupt Enable

**ERASE** Erase Cycle

**ERRIE** Error Interrupt Enable



**EX** External X Memory

**EXTBOOT** External Boot

**EXTR** External Reset

**FAULT** Fault Input to PWM

**FE** Framing Error Flag

**FFLAGx** FAULTx Pin Flag

**FH** FIFO Halt

**FIEx** Faultx Pin Interrupt Enable

**FIR** Filter Interval Register

**Flash memory** Nonvolatile memory that is electronically erasable and programmable

**FLOCI** Force Loss of Clock

**FLOLI** Force Loss of Lock

**FMODEx** FAULTx Pin Clearing Mode

**FPIN**x FAULTx Pin

FTACKx FAULTx Pin Acknowledge

**GPIO** General Purpose Input/Output

**GPIO\_IPR** Interrupt Pending Register (in GPIO)

**GPR** Group Priority Register

Harvard architecture - A microprocessor architecture that uses separate busses for program and data.

This is typically used on DSPs to optimise the data throughput

**HBO** Hardware Breakpoint Occurrence

**HLMTI** High Limit Interrupt

**HLMTIE** High Limit Interrupt Enable

**HOLD** Hold Register

**HOME** Home Switch Input

IA Interrupt Assert

IC Integrated Circuit

IE Interrupt Enable

**IEE** Intelligent Erase Enable

**IEF** Input Edge Flag

**IEFIE** Input Edge Flag Interrupt Enable

IENR Interrupt Enable Register

**IES** Interrupt Edge Sensitive



**IFREN** Information Block Enable

IMR Input Monitor Register

**INDEP** Independent or Complimentary Pair Operation

**INDEX** Index Input

**INPUT** External Input Signal

**INV** Invert

I/O Input/Output

**IP** Interrupt Pending

IPBus Intellectual Properties Bus

**IPE** Intelligent Program Enable

**IPOL** Current Polarity

**IPOLR** Interrupt Polarity Register

**IPR** Interrupt Priority Register (in the Core)

**IPS** Input Polarity Select

IRQ Interrupt Request

IS Interrupt Source

ITCN Interrupt Controller

JTAG Joint Test Action Group

JTAGBR JTAG Bypass Register

JTAGIR JTAG Instruction Register

**LCD** Liquid Crystal Display

LCK Loss of Lock
LDOK Load OKay

LIR Lower Initialization Register

**LLMTI** Low Limit Interrupt

**LLMTIE** Low Limit Interrupt Enable

**LOAD** Load Register

**LOCI** Loss of Clock

LOCIE Los of Clock Interrupt Enable

LOLI PLL Lock of Lock Interrupt

**LOOP** Loop Select Bit

**LPOS** Lower Position Counter Register

**LPOSH** Lower Position Hold Register

**LSB** Least Significant Bit

**LSH\_ID** Most Significant Half of JTAG\_ID

**LVD** Low Voltage Detect

LVIE Low Voltage Interrupt Enable

LVIS ow Voltage Interrupt Source

MA Mode A

MAC Multiply and Accumulate

MAS Mass Cycle Erase

MB Mode B

MCU Microcontroller Unit -

MHz Megahertz

MIPS Million Instructions Per Second

MISO Master In/Slave Out
MODF Mode Fault Error
MODFEN Mode Fault Enable

MOSI Master Out/Slave In

**MPIO** Multi-Purpose Input/Output (A, B, C, D, E or F)

MSB Most Significant Bit

MSCAN Motorola Scalable Controller Area Network

MSH\_ID Most Significant Half of JTAG ID

MSTR Master Mode
MUX Multiplexer
NF Noise Flag

NL Nested Looping

**NOR** an inversion of the logical OR function

**NVSTR** Non-volatile Store Cycle Definition

**OBAR** OnCE Breakpoint Address Register

**OBCTL** OnCE Breakpoint Control Register

OBMSK OnCE Breakpont Mask Register

OCMDR OnCE Command Register

OCCS On-Chip Clock Synthesis

OCNTR OnCE Count Register

OCR OnCE Control Register

ODEC OnCE Decoder
OEN Output Enable

OMAC OnCE Memory Address Comparator

OMAL OnCE Memory Address Latch

OMR Operating Mode Register
OnCE On-Chip Emulation (unit)

OPABDR OnCE Program Address Bus Decode Register
OPABER OnCE Program Address Bus Execute Register

**OPABFR** OnCE Program Address Bus Fetch Register

**OPDBR** OnCE Program Data Bus Register

**OPFIFO** OnCE PAB Change of Flow

**OPGDBR** OnCE Program Global Data Bus Register

**OPS** Output Polarity Select

**OR** Overrun

OSHR OnCE Shift Register
OSR OnCE Status Register

**OVRF** Overflow

**PAB** Program Address Bus

**PD** Permanent STOP/WAIT Disable

PDB Program Data Bus
PE Program Enable
PE Parity Enable Bit

**PER** Peripheral Enable Register

**PF** Parity Error Flag

**PFIU** Program Flash Interface Unit

**PFLASH** Program Flash

**PGDB** Peripheral Global Data Bus

PLL Clock In Divide
PLLCOD PLL Clock Out Divide

**PLLDB** PLL Divide-by

PLLCR PLL Control Register

**PLLPDN** PLL Power Down

PLLSR PLL Status Register

PLR Priority Level Register

**PMCCR** PWM Channel Control Register

**PMCFG** PWM Configuration Register

**PMCNT** PWM Counter Register

**PMCTL** PWM Control Register

**PMDEADTM** PWM Deadtime Register

**PMDISMAP** PWM Disable Mapping Registers

**PMFCTL** PWM Fault Control Register

**PMFSA** PWM Fault Status Acknowledge

**PMOUT** PWM Output Control Register

**PMPORT** PWM Port Register

**POL** Polarity

**POR** Power on Reset

**PRAM** Program RAM

**PROG** Program Cycle

**PSR** Processor Status Register

**PT** Parity Type

**PTM** Peripheral Test Mode

**PUR** Pull-up Enable Register

**PWD** Power Down Mode

**PWM** Pulse Width Modulator

**PWMEN** PWM Enable

**PWMF** PWM Reload Flag

**PWMRIE** PWM Reload Interrupt Enable

**PWMVAL** PWM Value Registers

**QE** Quadrature Encoder

**QDN** Quadrature Decoder Negative Signal

**RAF** Receiver Active Flag

RAM Random Access Memory

**RDRF** Receive Data Register Full

**RE** Receiver Enable

REIE Receive Error Interrupt Enable
REV Revolution Counter Register

**REVH** Revolution Hold Register

**RIDLE** Receiver Idle Line

**RIE** Receiver Full Interrupt Enable

**ROM** Read Only Memory

**RPD** Re-programmable STOP/WAIT Disable

**RSRC** Receiver Source Bit

**RWU** Receiver Wakeup

SA Saturation
SBK Send Break

**SBO** Software Breakpoint Occurrence

SBR SCI Baud Rate

SCI Serial Communications Interface3

SCIBR SCI Baud Rate Register

SCICR SCI Control Register

SCIDR SCI Data Register

SCISR SCI Status Register

SCLK Serial Clock

**SCR** Status and Control

SD Stop Delay

**SDK** Software Development Kit

**SEXT** Sign Extend

**SIM** System Integration Module

**SMODE** Scan Mode

**SPDRR** SPI Data Receive Register

**SPDSR** SPI Data Size Register

**SPDTR** SPI Data Transmit Register

**SP** SPI Enable

Α

**SPI** Serial Peripheral Interface

**SPMSTR** SPI Master

**SPRF** SPI Receiver Full

**SPRIE** SPI Receiver Interrupt Enable

**SPSCR** SPI Status Control Register

**SPTE** SPI Transmitter Empty

**SPTIE** SPI Transmit Interrupt Enable

**SR** Status Register

**SRM** Switched Reluctance Motor

Slave Select

SSI Synchronous Serial Interface

**SWAI** Stop in Wait Mode

SYS\_CNTL System Control Register

SYS\_STS System Status Register

**TAP** Test Access Port

TCSR Text Control and Status Register

TCE Test Counter Enable

**TCF** Timer Compare Flag

**TCFIE** Timer Compare Flag Interrupt Enable

**TDRE** Transmit Date Register Empty

**TE** Transmitter Enable

**TEIE** Transmitter Empty Interrupt Enable

**TEN** Test Mode Enable

**TERASEL** Terase Limit

**TESTR** Test Register

**TFDBK** Test Feedback Clock

**TFREF** Test Reference Frequency Clock

**TIDLE** Transmitter Idle

TIIE Transmitter Idle Interrupt Enable
TIRQ Test Interrupt Request Register
TISR Test Interrupt Source Register

TM Test Mode bit

**TMEL** Time Limit

**TMODE** Test Mode bit

TMR Quadrature Timer

**TMR PD** Timer I/O Pull-up Disable

TNVHL TNVH Limit
TNVSL TNVS Limit

**TO** Trace Occurrence

**TOF** Timer Overflow Flag

**TOFIE** Timer Oerflow Flag Interrupt Enable

**TOPNEG** Top-side PWM Polarity Bit

TPROGL Tprog Limit
TPGSL TPGS Limit
TRCVL TRCV Limit
TSTREG Test Register

UIR Upper Initialization Register
UPOS Upper Position Hold Register
UPOSH Upper Position Hold Register

 $V_{DD}$  Power

V<sub>DDA</sub> Analog Power

VEL Velocity Counter Register
VELH Velocity Hold Register

**VLMODE** Value Register Load Mode

**VREF** Voltage Reference

**VRM** Variable Reluctance Motor

V<sub>SS</sub> Ground

V<sub>SSA</sub> Analog Ground WAKE Wakeup Condition

WDE Watchdog Enable

WP Write Protect

**WSPM** Wait State P Memory

**WSX** Wait State Data Memory

WTR Watchdog Timeout Register

WWW World Wide Web

**XDB2** X Data Bus

**XE** X Address Enable

**XIE** Index Pulse Interrupt Enable

XIRQ Index Pulse Interrupt Request

**XNE** Use Negative Edge of Index Pulse

**XRAM** Data RAM

YE Y Address Enable

**ZCI** Zero Crossing Interrupt

**ZCIE** Zero Crossing Interrupt Enable

**ZCS** Zero Crossing Status

**ZSRC** Zclock Source

# Appendix B BSDL Listing

## B.1 DSP56F805 BSDL Listing - 144-Pin LQFP

**Example B-1** provides the Boundary Scan Description Language (BSDL) listing for the DSP56F805 chip in the 144-pin LQFP package.

### Example B-1. DSP56F805 BSDL

```
-- MOTOROLA SSDT JTAG SOFTWARE
entity DSP56F805 is
   generic (PHYSICAL_PIN_MAP: string := "144LQFP");
   port (TRST_B: in bit;
         TDO: out bit;
         TDI: in bit:
         TMS: in
                   bit:
         TCK: in
                   bit:
         D10: inout bit;
         D11: inout bit;
         D12: inout bit:
         D13: inout bit;
         D14: inout bit:
         D15: inout bit;
         A0: inout bit;
      POWER I01: linkage bit;
        PWMB0: out bit;
     GROUND IO1: linkage bit;
        PWMB1: out bit;
         A1: inout bit;
        PWMB2: out
          A2: inout bit:
        PWMB3: out bit;
         A3: inout bit:
         A4: inout bit;
         A5: inout bit:
        PWMB4: out bit;
         A6: inout bit;
        PWMB5: out bit;
          A7: inout bit;
        ISB0: in bit:
         A8: inout bit;
        ISB1: in
                  bit:
         A9: inout bit;
        ISB2: in bit:
         A10: inout bit;
       FAULTB0: in
         A11: inout bit;
       FAULTB1: in bit;
         A12: inout bit;
         A13: inout bit;
```

POWER\_IO2: linkage bit;

PS\_B: inout bit; DS\_B: inout bit; A14: inout bit; A15: inout bit; GROUND\_IO2: linkage bit; WR\_B: inout bit; RD\_B: inout bit; IREQA\_B: in bit; IREQB\_B: in bit; FAULTB2: in bit; TCS: linkage bit; FAULTB3: in bit; TC0: inout bit; TC1: inout bit; TXD1: inout bit; VCAPC1: linkage bit; ISA0: in bit; POWER\_IO3: linkage bit; ISA1: in bit; GROUND\_IO3: linkage bit; ISA2: in bit; RXD1: inout bit; FAULTA0: in bit; MSCAN\_TX: out bit; FAULTA1: in bit; MSCAN\_RX: in bit; FAULTA2: in bit; FAULTA3: in bit; VRH: linkage bit; ANA0: linkage bit; ANA1: linkage bit; ANA2: linkage bit; ANA3: linkage bit; ANA4: linkage bit; ANA5: linkage bit; ANA6: linkage bit; ANA7: linkage bit; XTAL: linkage bit; EXTAL: linkage bit; VSSA\_ADC1: linkage bit; VDDA\_ADC1: linkage bit; POWER\_IO7: linkage bit; VDDA\_CORE1: linkage bit; GROUND\_IO8: linkage bit; MPIOB0: inout bit; PHA0: inout bit; MPIOB1: inout bit; PHB0: inout bit; MPIOB2: inout bit; POWER\_IO4: linkage bit; MPIOB3: inout bit; GROUND\_IO4: linkage bit; MPIOB4: inout bit; INDX0: inout bit;

```
MPIOB5: inout bit;
  HOME0: inout bit;
  MPIOB6: inout bit;
  PWMA0: out bit;
  MPIOB7: inout bit;
  PWMA1: out bit;
  MPIODO: inout bit;
  PWMA2: out bit;
  MPIOD1: inout bit;
  PWMA3: out bit;
  MPIOD2: inout bit;
  PWMA4: out bit;
  PWMA5: out bit;
  TXD0: inout bit;
  RXD0: inout bit;
  XBOOT: in
                bit;
 RESET_B: in
                bit;
   DE_B: out bit;
   CLKO: out bit;
   TD0: inout bit;
   TD1: inout bit;
POWER_IO5: linkage bit;
   TD2: inout bit;
GROUND_IO5: linkage bit;
   TD3: inout bit;
  RSTO_B: out bit;
  SS_B: inout bit;
  MPIOD3: inout bit;
  MISO: inout bit;
  MPIOD4: inout bit;
   MOSI: inout bit;
  SCLK: inout bit;
  VCAPC2: linkage bit;
  MPIOD5: inout bit;
   D0: inout bit;
   VPP: linkage bit;
   D1: inout bit;
   D2: inout bit;
  INDX1: inout bit;
POWER_IO6: linkage bit;
  PHB1: inout bit;
GROUND_IO6: linkage bit;
   PHA1: inout bit;
   D3: inout bit;
  HOME1: inout bit;
   D4: inout bit;
   D5: inout bit;
   D6: inout bit;
   D7: inout bit;
   D8: inout bit;
   D9: inout bit);
```

use STD\_1149\_1\_1994.all;

```
attribute PIN_MAP of DSP56F805: entity is PHYSICAL_PIN_MAP;
constant 144LQFP: PIN_MAP_STRING:=
         1, " & 2, " & 3, " &
"D10:
"D11:
"D12:
         4, " &
"D13:
         5, " &
"D14:
         6, " &
"D15:
"A0:
         7, " &
"POWER_I01: 8," &
"PWMB0:
            9, " &
"GROUND_IO1: 10," &
"PWMB1:
            11, "&
"A1:
         12, " &
"PWMB2:
            13, " &
         14, "&
"A2:
"PWMB3:
            15, " &
         16, " & 17, " &
"A3:
"A4:
"A5:
         18, " &
"PWMB4:
            19, " &
         20, "&
"A6:
"PWMB5:
             21, "&
"A7:
         22, "&
          23, " &
"ISB0:
         24, " &
"A8:
          25, "&
"ISB1:
         26, " &
"A9:
"ISB2:
          27, "&
         28, " &
"A10:
"FAULTB0: 29, " &
         30, "&
"A11:
"FAULTB1: 31," &
         32, " &
"A12:
"A13:
         33, " &
"POWER_IO2: 34," &
          35, " &
"PS_B:
"DS_B:
           36, "&
         37, "&
"A14:
         38, " &
"A15:
"GROUND_IO2: 39," &
           40, " &
"WR_B:
           41,"&
"RD_B:
"IREQA_B:
             42, " &
             43, " &
"IREOB B:
             44. " &
"FAULTB2:
"TCS:
         45, " &
             46, " &
"FAULTB3:
"TCK:
          47, "&
          48, "&
"TC0:
          49, "&
"TMS:
```

attribute COMPONENT\_CONFORMANCE of DSP56F805: entity is "STD\_1149\_1\_1993";

"TC1: 50, "& 51,"& "TDI: 52, " & 53, " & "TXD1: "TDO: 54, "& "TRST B: "VCAPC1: 55, " & "ISA0: 56, " & "POWER\_IO3: 57," & 58, " & "ISA1: "GROUND\_IO3: 59," & "ISA2: 60, "& "RXD1: 61, "& 62, " & "FAULTA0: "MSCAN\_TX: 63," & "FAULTA1: 64," & "MSCAN\_RX: 65," & "FAULTA2: 66, " & 67, " & "FAULTA3: "VRH: 68, "& 69, "& "ANA0: 70, " & 71, " & 72, " & "ANA1: "ANA2: "ANA3: 73, " & "ANA4: 74, " & "ANA5: 75, " & "ANA6: "ANA7: 76, "& 77, " & "XTAL: 78, " & "EXTAL: "VSSA\_ADC1: 79," & "VDDA\_ADC1: 80, " & "POWER\_IO7: 81," & "VDDA\_CORE1: 82," & "GROUND IO8: 83," & 84, " & "MPIOB0: "PHA0: 85, "& "MPIOB1: 86, "& 87, "& "PHB0: 88, "& "MPIOB2: "POWER\_IO4: 89," & "MPIOB3: 90, "& "GROUND\_IO4: 91," & 92, "& "MPIOB4: 93, " & "INDX0: 94,"& "MPIOB5: "HOME0: 95, " & "MPIOB6: 96,"& 97, "& "PWMA0: 98,"& "MPIOB7: 99, "& "PWMA1: 100, "& "MPIOD0: "PWMA2: 101, "& 102, " & "MPIOD1: 103, "& "PWMA3:

```
"MPIOD2:
             104, " &
             105, "&
"PWMA4:
             106, "&
"PWMA5:
"TXD0:
           107, " &
           108, "&
"RXD0:
"XBOOT:
             109, "&
"RESET_B:
             110, " &
           111,"&
"DE B:
"CLKO:
           112, " &
          113, " &
114, " &
"TD0:
"TD1:
"POWER_IO5: 115," &
          116, "&
"TD2:
"GROUND_IO5: 117, " &
          118, " &
"TD3:
"RSTO_B:
             119, " &
"SS_B:
          120, "&
             121,"&
"MPIOD3:
           122, " &
"MISO:
"MPIOD4:
             123, " &
           124, " &
125, " &
"MOSI:
"SCLK:
"VCAPC2:
             126, " &
             127, " &
"MPIOD5:
"D0:
         128, " &
          129, " &
"VPP:
         130, " &
131, " &
"D1:
"D2:
           132, " &
"INDX1:
"POWER_IO6: 133," &
"PHB1:
           134, " &
"GROUND_IO6: 135, " &
           "PHA1:
         137, "&
"D3:
"HOME1:
            138, " &
"D4:
         139, "&
         140, " &
"D5:
         141,"&
"D6:
"D7:
         142, "&
         143, " &
"D8:
"D9:
         144";
attribute TAP_SCAN_IN of TDI: signal is true;
attribute TAP_SCAN_OUT of TDO: signal is true;
attribute TAP_SCAN_MODE of TMS: signal is true;
attribute TAP_SCAN_RESET of TRST_B: signal is true;
attribute TAP_SCAN_CLOCK of TCK: signal is (20.0e6, BOTH);
attribute INSTRUCTION_LENGTH of DSP56F805: entity is 4;
attribute INSTRUCTION_OPCODE of DSP56F805 : entity is
                 (0000)," &
 "EXTEST
 "SAMPLE
                 (0001),"\&
 "IDCODE
                 (0010)," &
```

```
"CLAMP
                 (0101)," &
 "HIGHZ
                 (0100)," &
 "EXTEST PULLUP
                        (0011)," &
                       (0110)," &
 "ENABLE_ONCE
 "DEBUG REQUEST
                         (0111)," &
 "BYPASS
                  (1111)";
attribute INSTRUCTION_CAPTURE of DSP56F805: entity is "0001";
attribute INSTRUCTION PRIVATE of DSP56F805 : entity is
 "ENABLE_ONCE, DEBUG_REQUEST";
attribute IDCODE_REGISTER of DSP56F805 : entity is
 "000100011111001001010000000011101";
attribute REGISTER_ACCESS of DSP56F805 : entity is
 "BOUNDARY (EXTEST PULLUP)," &
 "BYPASS (ENABLE_ONCE, DEBUG_REQUEST)";
attribute BOUNDARY_LENGTH of DSP56F805: entity is 338;
attribute BOUNDARY_REGISTER of DSP56F805: entity is
-- num cell port func
                           safe [ccell dis rslt]
                              X)," &
 "0
     (BC 1, D9,
                     input,
 "1
     (BC_1, D9,
                               X,
                                    2, 1, Z)," &
                     output3,
 "2
     (BC_1, *,
                              1)," &
                    control.
     (BC_1, *,
                    internal,
                              1)," &
 "4
                              X)," &
     (BC_1, D8,
                     input,
     (BC_1, D8,
 "5
                                    6, 1, Z)," &
                     output3,
                               Χ,
     (BC_1, *,
 "6
                              1)," &
                    control.
     (BC_1, *,
                              1)," &
                    internal,
 "8
     (BC_1, D7,
                              X)," &
                     input,
 "9
     (BC_1, D7,
                               X, 10, 1, Z)," &
                     output3,
                              1),"&
 "10 (BC_1, *,
                    control,
 "11 (BC_1, *,
                              1)," &
                    internal,
 "12 (BC_1, D6,
                               X)," &
                     input,
 "13 (BC_1, D6,
                                X, 14, 1, Z)," &
                     output3,
 "14 (BC_1, *,
                               1)," &
                    control,
 "15 (BC_1, *,
                              1)," &
                    internal,
 "16 (BC_1, D5,
                               X)," &
                     input,
 "17 (BC_1, D5,
                     output3,
                                X, 18, 1, Z)," &
 "18 (BC_1, *,
                               1)," &
                    control,
 "19 (BC_1,*,
                              1)," &
                    internal,
-- num cell port func
                           safe [ccell dis rslt]
 "20 (BC_1, D4,
                               X)," &
                     input,
 "21 (BC 1, D4,
                                     22, 1, Z)," &
                     output3,
                                Χ,
 "22
      (BC_1, *,
                    control,
                               1)," &
 "23
      (BC_1, *,
                              1)," &
                    internal,
                                  X)," &
      (BC_1, HOME1,
                         input,
      (BC_1, HOME1,
                         output3,
                                   X, 26, 1, Z)," &
                              1)," &
      (BC_1, *,
 "26
                    control,
                              1)," &
      (BC_1, *,
 "27
                    internal,
     (BC_1, D3,
                               X)," &
                     input,
 "29 (BC 1, D3,
                                X, 30, 1, Z)," &
                     output3,
 "30
```

 $(BC_1, *,$ 

1)," &

control,

```
"31 (BC_1, *,
                              1)," &
                    internal,
 "32 (BC_1, PHA1,
                                 X)," &
                       input,
 "33
      (BC_1, PHA1,
                                  X, 34, 1, Z)," &
                       output3,
                               1)," &
 "34 (BC_1, *,
                    control,
 "35 (BC_1, *,
                    internal,
                               1)," &
 "36 (BC_1, PHB1,
                                 X)," &
                       input,
 "37
      (BC_1, PHB1,
                                      38, 1, Z)," &
                       output3,
                                 Χ,
 "38 (BC_1, *,
                               1)," &
                    control,
 "39 (BC_1, *,
                    internal,
                               1)," &
 num cell port func
                           safe [ccell dis rslt]
 "40 (BC_1, INDX1,
                        input,
                                  X)," &
 "41 (BC_1, INDX1,
                        output3,
                                 X, 42, 1, Z)," &
 "42 (BC_1, *,
                               1)," &
                    control,
 "43 (BC_1, *,
                               1)," &
                    internal,
 "44
      (BC_1, D2,
                               X)," &
                     input,
 "45
     (BC_1, D2,
                                X, 46, 1, Z)," &
                     output3,
 "46 (BC_1, *,
                               1)," &
                    control,
      (BC_1, *,
 ''47
                               1)," &
                    internal,
 "48 (BC_1, D1,
                     input,
                               X)," &
 "49 (BC_1, D1,
                                X, 50, 1, Z)," &
                     output3,
 "50 (BC_1, *,
                               1)," &
                    control,
                               1)," &
 "51 (BC_1, *,
                    internal,
 "52
                               X)," &
     (BC 1, D0,
                     input,
 "53 (BC_1, D0,
                     output3,
                                X, 54, 1, Z)," &
     (BC_1, *,
 "54
                               1)," &
                    control,
 "55
      (BC_1, *,
                    internal,
                               1)," &
 "56 (BC_1, MPIOD5,
                                X)," &
                         input,
 "57 (BC_1, MPIOD5,
                         output3, X, 58, 1, Z)," &
 "58 (BC_1, *,
                               1)," &
                    control,
 "59 (BC_1, *,
                               1)," &
                    internal,
-- num cell port func
                           safe [ccell dis rslt]
                                 X)," &
 "60 (BC_1, SCLK,
                       input,
 "61 (BC_1, SCLK,
                                  X, 62, 1, Z)," &
                       output3,
                               1)," &
 "62 (BC_1, *,
                    control,
 "63 (BC_1, *,
                    internal,
                              1)," &
 "64 (BC_1, MOSI,
                                X)," &
                       input,
 "65 (BC_1, MOSI,
                                 X, 66, 1, Z)," &
                       output3,
                               1)," &
 "66 (BC 1,*,
                    control,
 "67 (BC_1, *,
                    internal,
                               1)," &
 "68 (BC_1, MPIOD4,
                                   X)," &
                         input,
 "69 (BC_1, MPIOD4,
                         output3, X, 70, 1, Z)," &
                               1)," &
 "70 (BC_1,*,
                    control,
 "71
     (BC_1, *,
                               1)," &
                    internal,
                                X)," &
      (BC_1, MISO,
                       input,
 "73 (BC_1, MISO,
                                       74, 1, Z)," &
                       output3,
                                  Χ,
 "74 (BC_1, *,
                               1)," &
                    control,
 "75
      (BC_1, *,
                    internal,
                               1)," &
 "76
                                  X)," &
     (BC_1, MPIOD3,
                         input,
 "77
      (BC_1, MPIOD3,
                         output3, X, 78, 1, Z)," &
                               1)," &
 "78
     (BC_1, *,
                    control,
 "79 (BC_1,*,
                               1)," &
                    internal,
                           safe [ccell dis rslt]
-- num cell port func
 "80 (BC_1, SS_B,
                                X)," &
                       input,
 "81 (BC_1, SS_B,
                                X, 82, 1, Z)," &
                       output3,
```

```
"82 (BC_1,*,
                              1)," &
                    control,
 "83 (BC_1, *,
                              1)," &
                    internal,
 "84 (BC_1, RSTO_B,
                         output3, X, 85, 1, Z)," &
                              1)," &
 "85 (BC_1,*,
                    control,
                               X)," &
 "86 (BC_1, TD3,
                      input,
 "87
     (BC_1, TD3,
                                     88, 1, Z)," &
                      output3,
                                Χ,
 "88
     (BC_1, *,
                              1)," &
                    control,
 "89
                              1)," &
     (BC_1, *,
                    internal,
 "90
                               X)," &
     (BC_1, TD2,
                      input,
 "91
                                 X, 92, 1, Z)," &
     (BC_1, TD2,
                      output3,
 "92 (BC_1, *,
                              1)," &
                    control,
 "93 (BC_1, *,
                              1)," &
                    internal,
 "94 (BC_1, TD1,
                               X)," &
                      input,
 "95 (BC_1, TD1,
                      output3,
                                 Χ,
                                     96, 1, Z)," &
 "96 (BC_1, *,
                              1)," &
                    control,
 "97 (BC_1, *,
                              1)," &
                    internal,
 "98 (BC_1, TD0,
                               X)," &
                      input,
 "99 (BC_1, TD0,
                      output3,
                               X, 100, 1, Z)," &
-- num cell port func
                          safe [ccell dis rslt]
 "100 (BC_1, *,
                               1)," &
                    control,
 "101 (BC_1, *,
                               1)," &
                     internal,
 "102 (BC_1, CLKO,
                                   X, 103, 1, Z)," &
                        output3,
                               1)," &
 "103 (BC_1, *,
                     control,
 "104 (BC_1, DE_B,
                        output3,
                                  X, 105, 1, Z)," &
 "105 (BC_1, *,
                               1)," &
                    control,
 "106 (BC_1, RESET_B, input,
                                   X)," &
 "107 (BC_1, XBOOT,
                                   X)," &
                         input,
 "108 (BC_1, RXD0,
                                 X)," &
                        input,
 "109 (BC_1, RXD0,
                        output3,
                                  X, 110, 1, Z)," &
                               1)," &
 "110 (BC_1, *,
                    control,
 "111 (BC_1, *,
                               1)," &
                     internal,
 "112 (BC_1, TXD0,
                                 X)," &
                        input,
 "113 (BC_1, TXD0,
                        output3,
                                  X, 114, 1, Z)," &
                               1),"&
 "114 (BC_1, *,
                    control,
 "115 (BC_1, *,
                               1)," &
                     internal,
 "116 (BC_1, PWMA5,
                          output3,
                                    X, 117, 1, Z)," &
 "117 (BC_1, *,
                               1)," &
                    control,
 "118 (BC_1, PWMA4,
                          output3, X, 119, 1, Z)," &
 "119 (BC_1,*,
                               1)," &
                    control,
-- num cell port func
                          safe [ccell dis rslt]
 "120 (BC_1, MPIOD2,
                         input, X)," &
 "121 (BC_1, MPIOD2,
                         output3, X, 122, 1, Z)," &
 "122 (BC_1, *,
                               1)," &
                     control,
 "123 (BC_1, *,
                               1)," &
                     internal,
 "124 (BC_1, PWMA3,
                                    X, 125, 1, Z)," &
                          output3,
 "125 (BC_1, *,
                               1)," &
                     control,
 "126 (BC_1, MPIOD1,
                                  X)," &
                         input,
 "127 (BC_1, MPIOD1,
                         output3, X, 128, 1, Z)," &
                               1)," &
 "128 (BC_1, *,
                     control,
 "129 (BC_1, *,
                               1)," &
                     internal,
 "130 (BC_1, PWMA2,
                                    X, 131, 1, Z)," &
                          output3,
 "131 (BC_1, *,
                               1)," &
                     control,
 "132 (BC_1, MPIOD0,
                                   X)," &
                         input,
 "133 (BC_1, MPIOD0,
                                   X, 134, 1, Z)," &
                         output3,
```

```
"134 (BC_1, *,
                              1)," &
                    control,
 "135 (BC_1, *,
                    internal, 1)," &
 "136 (BC_1, PWMA1,
                        output3, X, 137, 1, Z)," &
                  control, 1)," &
 "137 (BC_1, *,
                         input, X)," &
 "138 (BC_1, MPIOB7,
 "139 (BC_1, MPIOB7,
                         output3, X, 140, 1, Z)," &
-- num cell port func
                        safe [ccell dis rslt]
 "140 (BC_1,*,
                              1)," &
                    control,
 "141 (BC_1, *,
                    internal,
                             1)," &
 "142 (BC_1, PWMA0,
                         output3, X, 143, 1, Z)," &
 "143 (BC_1,*,
                   control, 1)," &
 "144 (BC_1, MPIOB6,
                        input, X)," &
 "145 (BC_1, MPIOB6,
                         output3, X, 146, 1, Z)," &
                    control, 1)," &
 "146 (BC_1, *,
                              1)," &
 "147 (BC_1, *,
                    internal,
                        input, X)," &
 "148 (BC_1, HOME0,
 "149 (BC_1, HOME0,
                         output3, X, 150, 1, Z)," &
 "150 (BC_1, *,
                    control, 1)," &
 "151 (BC_1, *,
                    internal, 1)," &
                         input, X)," &
 "152 (BC_1, MPIOB5,
 "153 (BC_1, MPIOB5, 
"154 (BC_1, *, con
                         output3, X, 154, 1, Z)," & rol, 1)," &
                    control,
 "155 (BC_1, *,
                              1)," &
                    internal,
 "156 (BC_1, INDX0,
                                 X)," &
                        input,
 "157 (BC_1, INDX0, "158 (BC_1, *, c
                        output3, X, 158, 1, Z)," &
                    control, 1)," &
 "159 (BC_1, *,
                              1)," &
                    internal,
-- num cell port func
                        safe [ccell dis rslt]
 "160 (BC_1, MPIOB4,
                        input, X)," &
 "161 (BC_1, MPIOB4,
                         output3, X, 162, 1, Z)," &
                    control, 1)," &
 "162 (BC_1, *,
 "163 (BC_1, *,
                    internal, 1)," &
 "164 (BC_1, MPIOB3,
                        input, X)," &
 "165 (BC_1, MPIOB3,
                         output3, X, 166, 1, Z)," &
                            1)," &
 "166 (BC_1, *,
                    control,
 "167 (BC_1, *,
                    internal, 0)," &
                        input, X)," &
 "168 (BC_1, MPIOB2,
 "169 (BC_1, MPIOB2,
                         output3, X, 170, 1, Z)," &
                             1)," &
 "170 (BC_1, *,
                    control,
 "171 (BC_1, *,
                              1)," &
                    internal,
                              X)," &
 "172 (BC_1, PHB0,
                       input,
 "173 (BC_1, PHB0,
                       output3, X, 174, 1, Z)," &
 "174 (BC_1, *,
                   control, 1)," &
                              1)," &
 "175 (BC_1, *,
                    internal,
 "176 (BC_1, MPIOB1,
                         input,
                                X)," &
 "177 (BC_1, MPIOB1,
                         output3, X, 178, 1, Z)," &
                            1)," &
 "178 (BC_1, *,
                    control,
 "179 (BC_1, *,
                    internal,
                              1)," &
-- num cell port func
                         safe [ccell dis rslt]
 "180 (BC_1, PHA0, "181 (BC_1, PHA0,
                       input, X)," & output3, X, 182, 1, Z)," &
 "182 (BC_1, *,
                             1)," &
                    control,
 "183 (BC_1, *,
                  internal, 1)," &
 "184 (BC_1, MPIOB0,
                                  X)," &
                        input,
```

```
"185 (BC_1, MPIOB0, output3, X, 186, 1, Z)," &
 "186 (BC_1, *,
                               1)," &
                    control,
 "187 (BC_1, *,
                               1)," &
                    internal,
                                    X)," &
 "188 (BC_1, FAULTA3, input,
                                    X)," &
 "189 (BC_1, FAULTA2, input,
 "190 (BC_1, MSCAN_RX, input,
                                     X)," &
 "191 (BC_1, FAULTA1, input,
                                    X)," &
 "192 (BC_1, MSCAN_TX, output2, 1, 192, 1, Weak1)," &
 "193 (BC_1, FAULTA0, input,
                                    X)," &
 "194 (BC_1, RXD1,
                                  X)," &
                        input,
 "195 (BC_1, RXD1,
                        output3, X, 196, 1, Z)," &
 "196 (BC_1, *,
                               1)," &
                    control,
 "197 (BC_1, *,
                               1)," &
                    internal,
 "198 (BC_1, ISA2,
                                X)," &
                      input,
                                X)," &
 "199 (BC_1, ISA1,
                       input,
-- num cell port func
                         safe [ccell dis rslt]
                                X)," &
 "200 (BC_1, ISA0,
                       input,
 "201 (BC_1, TXD1,
                                 X)," &
                        input,
 "202 (BC_1, TXD1,
                                X, 203, 1, Z)," &
                        output3,
 "203 (BC_1, *,
                               1)," &
                    control,
 "204 (BC_1, *, "205 (BC_1, TC1,
                               1)," &
                    internal,
                                X)," &
                      input,
 "206 (BC_1, TC1,
                                 X, 207, 1, Z)," &
                      output3,
                               1)," &
 "207 (BC_1, *,
                     control,
 "208 (BC_1, *,
                               1)," &
                     internal,
 "209 (BC_1, TC0,
                      input,
                                X)," &
 "210 (BC_1, TC0,
                      output3,
                               X, 211, 1, Z)," &
 "211 (BC_1, *,
                               1)," &
                     control,
 "212 (BC_1, *,
                               1)," &
                    internal,
 "213 (BC_1, FAULTB3, input,
                                    X)," &
 "214 (BC_1, FAULTB2,
                          input,
                                    X)," &
                                   X)," &
 "215 (BC_1, IREQB_B,
                         input,
                                   X)," &
 "216 (BC_1, IREQA_B, input,
 "217 (BC_1, RD_B,
                                 X)," &
                        input,
 "218 (BC_1, RD_B,
                        output3, X, 219, 1, Z)," &
 "219 (BC_1, *,
                              1)," &
                    control,
-- num cell port func
                          safe [ccell dis rslt]
 "220 (BC_1,*,
                     internal,
                              1)," &
 "221 (BC_1, WR_B,
                                  X)," &
                        input,
 "222 (BC_1, WR_B,
                        output3, X, 223, 1, Z)," &
 "223 (BC_1, *,
                               1)," &
                    control,
 "224 (BC_1, *,
                               1)," &
                    internal,
 "225 (BC_1, A15,
                                X)," &
                      input,
 "226 (BC_1, A15,
                                X, 227, 1, Z)," &
                      output3,
 "227 (BC_1, *,
                               1)," &
                     control,
                               1)," &
 "228 (BC_1, *,
                     internal,
 "229 (BC_1, A14,
                      input,
                                X)," &
 "230 (BC_1, A14,
                                X, 231, 1, Z)," &
                      output3,
 "231 (BC_1, *,
                     control,
                               1)," &
 "232 (BC_1, *,
                               1)," &
                     internal,
 "233 (BC_1, DS_B,
                                 X)," &
                       input,
 "234 (BC_1, DS_B,
                                 X, 235, 1, Z)," &
                        output3,
 "235 (BC_1, *,
                               1),"&
                     control,
 "236 (BC_1,*,
                               1)," &
                    internal,
```

```
"237 (BC_1, PS_B,
                                  X)," &
                        input,
 "238 (BC_1, PS_B,
                        output3, X, 239, 1, Z)," &
 "239 (BC_1, *,
                                1)," &
                     control,
-- num cell port func
                            safe [ccell dis rslt]
 "240 (BC_1, *,
                                1)," &
                      internal,
                                 X)," &
X, 243, 1, Z)," &
 "241 (BC_1, A13,
                       input,
 "242 (BC_1, A13,
                       output3,
 "243 (BC_1, *,
                                 1)," &
                     control,
 "244 (BC_1, *,
                                1)," &
                      internal,
 "245 (BC_1, A12,
                                 X)," &
                       input,
 "246 (BC_1, A12,
                                   X, 247, 1, Z)," &
                       output3,
 "247 (BC_1, *,
                                1)," &
                      control,
 "248 (BC_1, *,
                                1)," &
                      internal,
 "249 (BC_1, FAULTB1, input,
                                   X)," &
                                 X)," &
 "250 (BC_1, A11,
                       input,
 "251 (BC_1, A11,
                        output3,
                                   X, 252, 1, Z)," &
 "252 (BC_1, *,
                                 1)," &
                      control,
 "253 (BC_1, *,
                                1)," &
                      internal,
                                     X)," &
 "254 (BC_1, FAULTB0, input,
                                 X)," &
 "255 (BC_1, A10,
                       input,
 "256 (BC_1, A10,
                                   X, 257, 1, Z)," &
                       output3,
 "257 (BC_1, *,
                                1)," &
                      control,
 "258 (BC_1, *,
                                1)," &
                     internal,
 "259 (BC_1, ISB2,
                                  X)," &
                        input,
-- num cell port func
                           safe [ccell dis rslt]
 "260 (BC_1, A9,
                                 X)," &
                       input,
 "261 (BC_1, A9,
                       output3,
                                  X, 262, 1, Z)," &
 "262 (BC_1, *,
                                 1)," &
                      control,
 "263 (BC_1, *,
                                1)," &
                     internal,
 "264 (BC_1, ISB1,
                                 X)," &
                        input,
 "265 (BC_1, A8,
                                 X)," &
                       input,
 "266 (BC_1, A8,
                                  X, 267, 1, Z)," &
                       output3,
 "267 (BC_1, *,
                                 1)," &
                      control,
 "268 (BC_1, *,
                                1)," &
                      internal,
                                 X)," &
 "269 (BC_1, ISB0,
                        input,
 "270 (BC_1, A7,
                                 X)," &
                       input,
 "271 (BC_1, A7,
                                  X, 272, 1, Z)," &
                       output3,
 "272 (BC_1, *,
                                 1)," &
                      control,
 "273 (BC_1, *,
                                1)," &
                      internal,
 "274 (BC_1, PWMB5,
                                      X, 275, 1, Z)," &
                           output3,
 "275 (BC_1, *,
                                1)," &
                      control,
 "276 (BC_1, A6,
                                 X)," &
                       input,
 "277 (BC_1, A6,
                                  X, 278, 1, Z)," &
                       output3,
 "278 (BC_1, *,
                                1)," &
                      control,
 "279 (BC_1, *,
                                1)," &
                      internal,
-- num cell port func
                           safe [ccell dis rslt]
 "280 (BC_1, PWMB4,
                                     X, 281, 1, Z)," &
                           output3,
                                1)," &
 "281 (BC_1, *,
                      control,
 "282 (BC_1, A5,
                       input,
                                 X)," &
 "283 (BC_1, A5,
                                  X, 284, 1, Z)," &
                       output3,
 "284 (BC_1, *,
                                1)," &
                      control,
 "285 (BC_1, *,
                                1)," &
                     internal,
 "286 (BC_1, A4,
                                 X)," &
                       input,
 "287 (BC_1, A4,
                                 X, 288, 1, Z)," &
                       output3,
```

```
"288 (BC_1, *,
                                 1)," &
                      control,
 "289 (BC_1,*,
                                1)," &
                      internal,
 "290 (BC_1, A3,
                                 X)," &
                       input,
 "291 (BC_1, A3,
                                  X, 292, 1, Z)," &
                       output3,
 "292 (BC_1,*,
                                 1)," &
                      control,
 "293 (BC_1, *,
                      internal,
                                 1)," &
 "294 (BC_1, PWMB3,
                                      X, 295, 1, Z)," &
                           output3,
                                1)," &
 "295 (BC_1, *,
                      control,
 "296 (BC_1, A2,
                       input,
                                 X)," &
 "297 (BC_1, A2,
                                  X, 298, 1, Z)," &
                       output3,
 "298 (BC_1, *,
                                 1)," &
                      control,
 "299 (BC_1,*,
                                1)," &
                      internal,
-- num cell port func
                           safe [ccell dis rslt]
 "300 (BC_1, PWMB2,
                           output3,
                                     X, 301, 1, Z)," &
                                1)," &
 "301 (BC_1, *,
                      control,
 "302 (BC_1, A1,
                       input,
                                 X)," &
 "303 (BC_1, A1,
                                  X, 304, 1, Z)," &
                       output3,
 "304 (BC_1,*,
                                 1)," &
                      control,
 "305 (BC_1, *,
                      internal,
                                1)," &
 "306 (BC_1, PWMB1,
                           output3,
                                      X, 307, 1, Z)," &
 "307 (BC_1, *,
                                1)," &
                      control,
 "308 (BC_1, PWMB0,
                                      X, 309, 1, Z)," &
                           output3,
 "309 (BC_1, *,
                                 1)," &
                      control,
 "310 (BC_1, A0,
                       input,
                                 X)," &
 "311 (BC_1, A0,
                                  X, 312, 1, Z)," &
                       output3,
 "312 (BC_1, *,
                                 1)," &
                      control,
 "313 (BC_1, *,
                                 1)," &
                      internal,
 "314 (BC_1, D15,
                                 X)," &
                       input,
 "315 (BC_1, D15,
                       output3,
                                   X, 316, 1, Z)," &
 "316 (BC_1, *
                                 1)," &
                      control,
 "317 (BC_1, *,
                                 1)," &
                      internal,
 "318 (BC_1, D14,
                                  X)," &
                       input,
 "319 (BC_1, D14,
                       output3,
                                   X, 320, 1, Z)," &
-- num cell port func
                           safe [ccell dis rslt]
 "320 (BC_1, *,
                                 1)," &
                      control,
                                1)," &
 "321 (BC_1, *,
                      internal,
 "322 (BC_1, D13,
                                 X)," &
                       input,
 "323 (BC_1, D13,
                       output3,
                                   X, 324, 1, Z)," &
 "324 (BC_1, *,
                                1)," &
                      control,
 "325 (BC_1, *,
                                 1)," &
                      internal,
 "326 (BC_1, D12,
                                 X)," &
                       input,
 "327 (BC_1, D12,
                                   X, 328, 1, Z)," &
                       output3,
                                1)," &
1)," &
 "328 (BC_1, *,
                      control,
 "329 (BC_1, *
                      internal,
 "330 (BC_1, D11,
                                 X)," &
                       input,
 "331 (BC_1, D11,
                                   X, 332, 1, Z)," &
                       output3,
 "332 (BC_1, *,
                                 1)," &
                      control,
 "333 (BC_1, *,
                                 1)," &
                      internal,
 "334 (BC_1, D10,
                       input,
                                 X)," &
 "335 (BC_1, D10,
                                       336, 1, Z)," &
                       output3,
                                   Χ,
 "336 (BC_1, *,
                                 1)," &
                      control,
 "337 (BC_1, *,
                      internal,
                                 1)";
```

end DSP56F805;

## Example B-2. DSP56F807 BSDL Listing - 160-Pin LQFP

**Example** provides the Boundary Scan Description Language (BSDL) listing for the DSP56F807 chip in the 160-pin LQFP package.

```
DSP56F807 BSDL
-MOTOROLA SSDT JTAG SOFTWARE
-- BSDL File Generated: Tues Jun 27 09:08:16 2000
-- Revision History:
entity EMC56F807 is
    generic (PHYSICAL_PIN_MAP : string := "160LQFP");
    port (TRST_B: in bit;
         TDO: out bit;
         TDI: in
                   bit;
         TMS: in
                    bit;
         TCK: in
                    bit;
          A0: inout bit;
          A1: inout bit;
          A2: inout bit;
          A3: inout bit;
          A4: inout bit;
          A5: inout bit;
          A6: inout bit;
          A7: inout bit;
      POWER_I01: linkage bit;
          A8: inout bit;
          A9: inout bit;
         A10: inout bit;
         A11: inout bit;
         A12: inout bit;
         A13: inout bit;
         A14: inout bit;
         A15: inout bit;
      GROUND_IO1: linkage bit;
         PS_B: inout bit;
         DS_B: inout bit;
         WR_B: inout bit;
         RD_B: inout bit;
          D0: inout bit;
          D1: inout bit;
          D2: inout bit;
          D3: inout bit;
          D4: inout bit;
          D5: inout bit;
          D6: inout bit;
          D7: inout bit;
          D8: inout bit;
          D9: inout bit;
```

D10: inout bit;

```
POWER_IO2: linkage bit;
   D11: inout bit;
   D12: inout bit;
   D13: inout bit;
   D14: inout bit;
   D15: inout bit;
  MPIOB0: inout bit;
  MPIOB1: inout bit;
  MPIOB2: inout bit;
  MPIOB3: inout bit;
  MPIOB4: inout bit;
 MPIOB5: inout bit;
  MPIOB6: inout bit;
  MPIOB7: inout bit;
GROUND_IO2: linkage bit;
  MPIOD0: inout bit;
  MPIOD1: inout bit;
  MPIOD2: inout bit;
  MPIOD3: inout bit;
  MPIOD4: inout bit;
  MPIOD5: inout bit;
   TXD1: inout bit;
   RXD1: inout bit;
  PWMB0: out
                 bit;
  PWMB1: out
                 bit;
  PWMB2: out
                 bit;
  PWMB3: out
                 bit;
  PWMB4: out
                 bit;
  PWMB5: out
                 bit;
POWER_IO3: linkage bit;
   ISB0: in
             bit;
  VCAPC1: linkage bit;
  ISB1: in
             bit;
   ISB2: in
             bit;
   VPP2: linkage bit;
 IREQA_B: in
                bit;
 IREQB_B: in
                bit;
 FAULTB0: in
                 bit;
 FAULTB1: in
                 bit;
 FAULTB2: in
                 bit;
 FAULTB3: in
                 bit;
  PWMA0: out
                 bit;
GROUND_IO3: linkage bit;
  PWMA1: out
                 bit;
  PWMA2: out
                 bit;
  PWMA3: out
                 bit;
  PWMA4: out
                 bit;
  PWMA5: out
                 bit;
 FAULTA0: in
                 bit;
 FAULTA1: in
                 bit;
 FAULTA2: in
                 bit;
 FAULTA3: in
                 bit;
  XBOOT: in
                bit;
VSSA_AREG1: linkage bit;
```

(M) MOTOROLA

VDDA\_AREG1: linkage bit; POWER\_IO7: linkage bit; GROUND\_IO8: linkage bit; GROUND\_IO7: linkage bit; XTAL: linkage bit; EXTAL: linkage bit; POWER\_IO4: linkage bit; GROUND\_IO4: linkage bit; VDDA\_CORE1: linkage bit; RSTO\_B: out bit; RESET\_B: in bit; VRH: linkage bit; VDDA\_ADC2: linkage bit; VSSA\_ADC2: linkage bit; ANA0: linkage bit; ANA1: linkage bit; ANA2: linkage bit; ANA3: linkage bit; ANA4: linkage bit; ANA5: linkage bit; ANA6: linkage bit; ANA7: linkage bit; VRH2: linkage bit; VDDA\_ADC1: linkage bit; VSSA\_ADC1: linkage bit; ANA8: linkage bit; ANA9: linkage bit; ANA10: linkage bit; ANA11: linkage bit; ANA12: linkage bit; ANA13: linkage bit; ANA14: linkage bit; ANA15: linkage bit; DE B: out bit; GROUND\_IO9: linkage bit; ISA0: in bit; ISA1: in bit; ISA2: in bit; TD0: inout bit; TD1: inout bit; TD2: inout bit; TD3: inout bit; TC0: inout bit; TC1: inout bit; TCS: linkage bit; VCAPC2: linkage bit; MSCAN\_TX: out bit; POWER\_IO6: linkage bit; GROUND\_IO6: linkage bit; MSCAN\_RX: in SS\_B: inout bit; SCLK: inout bit; MISO: inout bit;

MOSI: inout bit;

```
PHA0: inout bit;
     PHB0: inout bit;
    INDX0: inout bit;
    HOME0: inout bit;
     PHA1: inout bit;
     PHB1: inout bit;
  POWER_IO5: linkage bit;
    INDX1: inout bit;
    HOME1: inout bit;
      VPP: linkage bit;
  GROUND_IO5: linkage bit;
     CLKO: out bit;
     TXD0: inout bit;
     RXD0: inout bit);
use STD_1149_1_1994.all;
attribute COMPONENT_CONFORMANCE of EMC56F807: entity is "STD_1149_1_1993";
attribute PIN_MAP of EMC56F807 : entity is PHYSICAL_PIN_MAP;
constant 160LQFP: PIN_MAP_STRING:=
          1, " & 2, " &
"A0:
"A1:
          3, " & 4, " &
"A2:
"A3:
"A4:
          5, " &
          6, " &
"A5:
          7, " &
"A6:
"A7:
          8, " &
"POWER_I01: 9," &
          10, " &
11, " &
"A8:
"A9:
          12, "&
"A10:
          13, " &
"A11:
          15, &
14, " &
15, " &
"A12:
"A13:
           16, "&
"A14:
           17, "&
"A15:
"GROUND_IO1: 18," &
"PS_B:
           19, "&
            20, "&
"DS_B:
            21, "&
"WR B:
            22, " &
"RD_B:
          23, "&
"D0:
          24, " &
"D1:
"D2:
          25, " &
          26, " &
"D3:
          27, "&
"D4:
          28, " & 29, " & 30, " &
"D5:
"D6:
"D7:
          31, "&
"D8:
```

"D9:

32, " &

```
"D10:
          33, " &
"POWER_IO2: 34," &
          35, " &
"D11:
          36, " &
"D12:
          37, " &
"D13:
          38, " &
"D14:
          39, " &
"D15:
             40, "&
"MPIOB0:
             41, " &
"MPIOB1:
             42, " &
"MPIOB2:
             43, " &
"MPIOB3:
"MPIOB4:
             44, " &
             45, " &
"MPIOB5:
             46, " & 47, " &
"MPIOB6:
"MPIOB7:
"GROUND_IO2: 48," &
"MPIOD0:
             49, "&
             50, " &
51, " &
"MPIOD1:
"MPIOD2:
             52, " &
"MPIOD3:
             53, " & 54, " &
"MPIOD4:
"MPIOD5:
            55, " &
"TXD1:
            56, " &
"RXD1:
             57, " &
58, " &
"PWMB0:
"PWMB1:
"PWMB2:
             59, " &
             60, " &
"PWMB3:
             61, " &
"PWMB4:
             62, " &
"PWMB5:
"POWER_IO3: 63," &
"ISB0:
          64, " &
             65, " &
"VCAPC1:
"ISB1:
          66, "&
          67, " &
"ISB2:
           68, " &
"VPP2:
              69, "&
"IREQA_B:
              70, "&
"IREQB_B:
"FAULTB0:
              71, "&
              72, " & 73, " &
"FAULTB1:
"FAULTB2:
              74, " &
"FAULTB3:
"PWMA0: 75," & "GROUND_IO3: 76," &
             77, "&
"PWMA1:
              78, " &
"PWMA2:
             79, " &
"PWMA3:
              80, "&
"PWMA4:
              81, "&
"PWMA5:
              82, " &
83, " &
"FAULTA0:
"FAULTA1:
"FAULTA2:
              84, " &
              85, " &
"FAULTA3:
             86, "&
"XBOOT:
```

```
"VSSA_AREG1: 87," &
"VDDA_AREG1: 88," &
"POWER IO7: 89, " &
"GROUND_IO8: 90," &
"GROUND_IO7: 91," &
"XTAL:
           92, "&
            93, " &
"EXTAL:
"POWER IO4: 94," &
"GROUND_IO4: 95," &
"VDDA_CORE1: 96," &
            97,"&
"RSTO_B:
"RESET_B:
             98, " &
          99, "&
"VRH:
"VDDA_ADC2: 100," &
"VSSA_ADC2: 101," &
"ANA0:
           102, "&
           103, "&
"ANA1:
           104, " &
"ANA2:
           105, "&
"ANA3:
           106, "&
"ANA4:
           107, " &
108, " &
"ANA5:
"ANA6:
           109, " &
"ANA7:
           110, "&
"VRH2:
"VDDA_ADC1: 111," &
"VSSA_ADC1: 112," &
           113, "&
"ANA8:
           114, " &
115, " &
116, " &
"ANA9:
"ANA10:
"ANA11:
            117, " &
"ANA12:
            118, " &
119, " &
"ANA13:
"ANA14:
            120, " &
"ANA15:
           121, "&
"DE_B:
"GROUND_IO9: 122," &
"ISA0:
          123, " &
          124, " &
"ISA1:
          125, " &
"ISA2:
          126, " &
"TD0:
"TD1:
          127, "&
          128, "&
"TD2:
          129, " &
"TD3:
          130, " &
"TC0:
          131, "&
"TC1:
"TRST_B:
            132, " &
          133, " &
134, " &
"TCS:
"TCK:
          135, " &
"TMS:
         136, " &
"TDI:
          137, " &
"TDO:
"VCAPC2:
             138, " &
"MSCAN_TX: 139, " &
"POWER 106: 140," &
```

```
"GROUND_IO6: 141," &
"MSCAN_RX:
              142, " &
          143, " &
144, " &
"SS B:
"SCLK:
          145, " &
"MISO:
          146, " & 147, " & 148, " &
"MOSI:
"PHA0:
"PHB0:
"INDX0:
           149, " &
           150, " &
"HOME0:
           151, "&
"PHA1:
"PHB1:
           152, "&
"POWER IO5: 153," &
           154, " &
155, " &
"INDX1:
"HOME1:
"VPP:
          156, "&
"GROUND_IO5: 157, " &
           158, " &
"CLKO:
           159," &
"TXD0:
"RXD0:
           160 ";
attribute TAP_SCAN_IN of TDI: signal is true;
attribute TAP SCAN OUT of TDO: signal is true;
attribute TAP_SCAN_MODE of TMS: signal is true;
attribute TAP_SCAN_RESET of TRST_B: signal is true;
attribute TAP_SCAN_CLOCK of TCK: signal is (20.0e6, BOTH);
attribute INSTRUCTION_LENGTH of EMC56F807: entity is 4;
attribute INSTRUCTION_OPCODE of EMC56F807: entity is
 "EXTEST
                 (0000)," &
                 (0001)," & (0010)," &
 "SAMPLE
 "IDCODE
                 (0101),"\&
 "CLAMP
 "HIGHZ
                (0100)," &
 "EXTEST_PULLUP
                       (0011)," &
 "ENABLE_ONCE
                      (0110)," &
 "DEBUG REQUEST
                       (0111)," &
                (1111)";
 "BYPASS
attribute INSTRUCTION_CAPTURE of EMC56F807: entity is "0001";
attribute INSTRUCTION_PRIVATE of EMC56F807: entity is
 "ENABLE_ONCE, DEBUG_REQUEST";
attribute IDCODE_REGISTER of EMC56F807 : entity is
 "00000001111100100111000000011101";
attribute REGISTER_ACCESS of EMC56F807: entity is
 "BOUNDARY (EXTEST PULLUP)," &
 "BYPASS (ENABLE_ONCE," &
attribute BOUNDARY_LENGTH of EMC56F807: entity is 338;
```



```
attribute BOUNDARY_REGISTER of EMC56F807: entity is
                             safe [ccell dis rslt]
-- num cell port func
      (BC_1, A0,
                                 X)," &
X, 336, 1, Z)," &
 "0
                      input,
 "1
      (BC_1, A0,
                      output3,
 "2
      (BC_1, *,
                                1)," &
                     control.
 "3
      (BC_1, *,
                     internal,
                                1)," &
                                X)," &
 "4
      (BC_1, A1,
                      input,
 "5
      (BC_1, A1,
                                  X, 332, 1, Z)," &
                      output3,
 "6
      (BC 1, *,
                     control.
                                1)," &
      (BC_1, *,
(BC_1, A2,
 "7
                     internal,
                                1)," &
                                 X)," &
                      input,
 "9
                                  X, 328, 1, Z)," &
      (BC_1, A2,
                      output3,
 "10
                                 1)," &
      (BC_1, *,
                      control,
                                 1)," &
      (BC_1, *,
 "11
                      internal,
 "12
      (BC_1, A3,
                       input,
                                 X)," &
 "13
      (BC_1, A3,
                                   X, 324, 1, Z)," &
                       output3,
 "14
      (BC_1, *,
                      control,
                                 1)," &
 "15
      (BC_1, *,
                                 1)," &
                      internal,
 "16 (BC_1, A4,
                       input,
                                 X)," &
 "17
      (BC_1, A4,
                                   X, 320, 1, Z)," &
                       output3,
 "18 (BC_1, *,
                                 1)," &
                      control,
                                 1)," &
 "19 (BC_1, *,
                      internal,
                             safe [ccell dis rslt]
-- num cell port func
 "20 (BC_1, A5,
                       input,
                                 X)," &
      (BC_1, A5,
 "21
                       output3,
                                   X, 316, 1, Z)," &
 "22
      (BC_1, *,
                      control,
                                 1)," &
 "23
      (BC_1, *,
                                 1)," &
                      internal,
      (BC_1, A6,
 "24
                                 X)," &
                       input,
      (BC_1, A6,
 "25
                                  X, 312, 1, Z)," &
                       output3,
 "26
      (BC_1, *,
                                 1)," &
                      control,
 "27
       (BC_1, *,
                                 1)," &
                      internal,
                                 X)," &
 "28
       (BC_1, A7,
                       input,
 "29
      (BC_1, A7,
                                   X, 308, 1, Z)," &
                       output3,
 "30
                                 1)," &
      (BC_1, *,
                      control.
 "31
      (BC_1, *,
                      internal,
                                 1)," &
      (BC_1, A8,
                                 X)," &
 "32
                       input,
 "33
      (BC_1, A8,
                                   X, 304, 1, Z)," &
                       output3,
 "34
      (BC 1, *,
                      control.
                                 1)," &
                                 1)," &
 "35
      (BC_1, *,
                      internal,
      (BC_1, A9,
 "36
                                 X)," &
                       input,
 "37
      (BC_1, A9,
                                   X, 300, 1, Z)," &
                       output3,
 "38
      (BC_1, *,
                                 1)," &
                      control,
      (BC_1, *,
                                 1)," &
 "39
                      internal,
-- num cell port func
                             safe [ccell dis rslt]
 "40 (BC_1, A10,
                                  X)," &
                        input,
 "41
      (BC_1, A10,
                                   X, 296, 1, Z)," &
                        output3,
 "42
      (BC_1, *,
                                 1)," &
                      control,
 "43
      (BC_1, *,
                                 1)," &
                      internal,
 "44
      (BC_1, A11,
                        input,
                                  X)," &
      (BC_1, A11,
 "45
                                        292, 1, Z)," &
                        output3,
 "46
      (BC_1, *,
                                 1)," &
                      control,
 "47
       (BC_1, *,
                                 1)," &
                      internal,
                                  X)," &
 "48
      (BC_1, A12,
                        input,
       (BC_1, A12,
                                   X, 288, 1, Z)," &
                        output3,
```

```
"50 (BC_1, *,
                                1)," &
                     control,
                                1)," &
 "51
      (BC_1, *,
                     internal,
 "52
      (BC_1, A13,
                                 X)," &
                       input,
 "53
      (BC_1, A13,
                                   X, 284, 1, Z)," &
                       output3,
 "54
      (BC_1, *,
                                1)," &
                      control,
                                1)," &
 "55
      (BC_1, *,
                     internal,
 "56
      (BC_1, A14,
                                 X)," &
                       input,
 "57 (BC_1, A14,
                                  X, 280, 1, Z)," &
                       output3,
 "58 (BC_1, *,
                                1)," &
                     control,
 "59 (BC_1, *,
                                1)," &
                     internal,
-- num cell port func
                            safe [ccell dis rslt]
 "60 (BC_1, A15,
                                 X)," &
                       input,
 "61 (BC_1, A15,
                                   X, 276, 1, Z)," &
                       output3,
      (BC_1, *,
 "62
                                1)," &
                      control,
                                1)," &
 "63 (BC_1, *,
                     internal,
 "64
     (BC_1, PS_B,
                                  X)," &
                        input,
 "65
      (BC_1, PS_B,
                                   X, 272, 1, Z)," &
                        output3,
 "66 (BC_1, *,
                                1)," &
                     control,
 ''67
      1)," &
                     internal,
 "68
      (BC_1, DS_B,
                                   X)," &
                         input,
 "69
      (BC_1, DS_B,
                                    X, 268, 1, Z)," &
                         output3,
 "70
                                1)," &
      (BC_1, *,
                     control,
 "71
      (BC_1, *,
                                1)," &
                      internal,
                                   X)," &
 "72
      (BC_1, WR_B,
                          input,
 "73
      (BC_1, WR_B,
                                     X, 264, 1, Z)," &
                          output3,
 "74
      (BC_1, *,
                                1)," &
                     control,
 "75
      (BC_1, *,
                     internal,
                                1)," &
 "76 (BC_1, RD_B,
                                   X)," &
                         input,
      (BC_1, RD_B,
 "77
                         output3,
                                    X, 260, 1, Z)," &
 "78
                                1)," &
     (BC_1, *,
                     control,
 "79 (BC_1, *,
                                1)," &
                     internal,
 - num cell port func
                            safe [ccell dis rslt]
 "80 (BC_1, D0,
                                 X)," &
                       input,
 "81 (BC_1, D0,
                       output3,
                                  X, 256, 1, Z)," &
 "82 (BC_1, *,
                     control,
                                1)," &
                                1)," &
 "83
      (BC_1, *,
                      internal,
      (BC_1, D1,
                                 X)," &
                       input,
 "85
                                  X, 252, 1, Z)," &
      (BC 1, D1,
                       output3,
                                1)," &
 "86
     (BC_1, *,
                      control,
      (BC_1, *,
 "87
                                1)," &
                     internal,
 "88
      (BC_1, D2,
                                 X)," &
                       input,
 "89
      (BC_1, D2,
                                  X, 248, 1, Z)," &
                       output3,
 "90
      (BC 1, *,
                                1)," &
                      control,
                                1)," &
 "91
      (BC_1, *,
                      internal,
 "92
      (BC_1, D3,
                                 X)," &
                       input,
 "93
      (BC_1, D3,
                                  X, 244, 1, Z)," &
                       output3,
 "94
      (BC_1, *,
                                1)," &
                      control,
 "95
      (BC 1, *.
                                1)," &
                     internal,
 "96
      (BC_1, D4,
                       input,
                                 X)," &
 "97
      (BC_1, D4,
                                  X, 240, 1, Z)," &
                       output3,
                                1)," &
 "98
      (BC_1, *,
                      control,
 "99 (BC_1, *,
                                1)," &
                     internal,
                            safe [ccell dis rslt]
-- num cell port func
 "100 (BC_1, D5,
                                 X)," &
                       input,
```

```
"101 (BC_1, D5,
                                  X, 236, 1, Z)," &
                       output3,
 "102 (BC_1, *,
                                 1)," &
                      control,
 "103 (BC_1, *,
                                 1)," &
                      internal,
 "104 (BC_1, D6,
                                 X)," &
                       input,
                                  X, 232, 1, Z)," &
 "105 (BC_1, D6,
                       output3,
 "106 (BC_1, *,
                                 1)," &
                      control,
                                 1)," &
 "107 (BC_1, *,
                      internal,
 "108 (BC_1, D7,
                                 X)," &
                       input,
 "109 (BC_1, D7,
                       output3,
                                  X, 228, 1, Z)," &
 "110 (BC_1, *,
                      control,
                                 1)," &
                                 1)," &
 "111 (BC_1, *,
                      internal,
 "112 (BC_1, D8,
                                 X)," &
                       input,
 "113 (BC_1, D8,
                                  X, 224, 1, Z)," &
                       output3,
 "114 (BC_1, *,
                                 1)," &
1)," &
                      control,
 "115 (BC_1, *,
                      internal,
 "116 (BC_1, D9,
                       input,
                                 X)," &
 "117 (BC_1, D9,
                                  X, 220, 1, Z)," &
                       output3,
 "118 (BC_1,*,
                                 1)," &
                      control,
 "119 (BC_1, *,
                                 1)," &
                      internal,
                            safe [ccell dis rslt]
-- num cell port func
 "120 (BC_1, D10, "121 (BC_1, D10,
                                  X)," &
                        input,
                                   X, 216, 1, Z)," &
                        output3,
 "122 (BC_1, *,
                                 1)," &
                      control,
 "123 (BC_1, *,
                                 1)," &
                      internal,
 "124 (BC_1, D11,
                                  X)," &
                        input,
 "125 (BC_1, D11,
                                   X, 212, 1, Z)," &
                        output3,
 "126 (BC_1, *,
                                 1)," &
                      control,
                                 1)," &
 "127 (BC_1, *,
                      internal,
 "128 (BC_1, D12,
                                  X)," &
                        input,
 "129 (BC_1, D12,
                                   X, 208, 1, Z)," &
                        output3,
 "130 (BC_1, *,
                                 1)," &
                      control,
 "131 (BC_1, *,
                                 1)," &
                      internal,
 "132 (BC_1, D13,
                        input,
                                  X)," &
 "133 (BC_1, D13,
                                   X, 204, 1, Z)," &
                        output3,
 "134 (BC_1, *,
                                 1)," &
                      control,
                                 1)," &
 "135 (BC_1, *,
                      internal,
 "136 (BC_1, D14,
                                  X)," &
                        input,
 "137 (BC_1, D14,
                        output3,
                                  X, 200, 1, Z)," &
 "138 (BC_1, *,
                                 1)," &
                      control,
 "139 (BC_1, *,
                      internal,
                                 1)," &
-- num cell port func
                            safe [ccell dis rslt]
 "140 (BC_1, D15,
                                  X)," &
                        input,
 "141 (BC_1, D15,
                                   X, 196, 1, Z)," &
                        output3,
 "142 (BC_1, *,
                                 1)," &
                      control,
 "143 (BC_1, *,
                                 1)," &
                      internal,
 "144 (BC_1, MPIOB0,
                                     X)," &
                           input,
 "145 (BC_1, MPIOB0,
                           output3,
                                     X, 192, 1, Z)," &
                                 1)," &
 "146 (BC_1, *,
                      control,
 "147 (BC_1,*,
                      internal,
                                 1)," &
 "148 (BC_1, MPIOB1,
                                     X)," &
                           input,
 "149 (BC_1, MPIOB1,
                           output3,
                                      X, 188, 1, Z)," &
 "150 (BC_1, *,
                                1)," &
                      control,
 "151 (BC_1, *,
                      internal,
                                 1)," &
 "152 (BC_1, MPIOB2,
                                     X)," &
                           input,
```

```
"153 (BC_1, MPIOB2, output3, X, 184, 1, Z)," &
                             1)," &
 "154 (BC_1, *,
                    control,
 "155 (BC_1, *,
                    internal, 1)," &
                        input, X)," &
 "156 (BC_1, MPIOB3,
 "157 (BC_1, MPIOB3,
                         output3, X, 180, 1, Z)," &
                    control, 1)," &
 "158 (BC_1, *,
                    internal, 0)," &
 "159 (BC_1, *,
-- num cell port func
                         safe [ccell dis rslt]
 "160 (BC 1, MPIOB4,
                        input, X)," &
 "161 (BC_1, MPIOB4,
                        output3, X, 176, 1, Z)," &
                    control, 1)," &
 "162 (BC_1, *,
 "163 (BC_1, *,
                    internal, 1)," &
                         input, X)," & output3, X, 172, 1, Z)," & rol, 1)," &
 "164 (BC_1, MPIOB5,
 "165 (BC_1, MPIOB5,
 "166 (BC_1, *,
                    control,
 "167 (BC_1, *,
                    internal, 1)," &
 "168 (BC_1, MPIOB6,
                                  X)," &
                         input,
 "169 (BC_1, MPIOB6,
                    36, output3, X, 168, 1, Z)," & control, 1)," &
 "170 (BC_1, *,
 "171 (BC_1, *,
                    internal,
                              1)," &
                        input, X)," & output3, X, 164, 1, Z)," &
 "172 (BC_1, MPIOB7,
 "173 (BC_1, MPIOB7,
                    control, 1)," &
 "174 (BC_1, *,
 "175 (BC_1, *,
                    internal, 1)," &
                       input, X)," &
 "176 (BC_1, MPIOD0,
 "177 (BC_1, MPIOD0,
                         output3, X, 160, 1, Z)," &
 "178 (BC_1, *,
                    control, 1)," &
 "179 (BC_1, *,
                              1)," &
                    internal,
-- num cell port func
                          safe [ccell dis rslt]
 "180 (BC_1, MPIOD1,
                        input, X)," &
 "181 (BC_1, MPIOD1, output3, X, 156, 1, Z)," &
 "182 (BC_1, *, "183 (BC_1, *,
                   control, 1)," &
                    internal, 1)," &
                        input, X)," &
 "184 (BC_1, MPIOD2,
                         output3, X, 152, 1, Z)," &
 "185 (BC_1, MPIOD2,
                            1)," &
1)," &
 "186 (BC_1, *,
                    control,
 "187 (BC_1, *,
                    internal,
 "188 (BC_1, MPIOD3,
                         input, X)," &
 "189 (BC_1, MPIOD3, output3, X, 148, 1, Z)," &
                    control, 1)," &
 "190 (BC_1,*,
 "191 (BC_1, *,
                    internal, 1)," &
                        input, X)," & output3, X, 144, 1, Z)," &
 "192 (BC_1, MPIOD4,
 "193 (BC_1, MPIOD4,
                             1)," &
 "194 (BC_1, *,
                    control,
 "195 (BC 1, *,
                    internal, 1)," &
 "196 (BC_1, MPIOD5,
                        input, X)," &
 "197 (BC_1, MPIOD5,
                        output3, X, 140, 1, Z)," &
                             1)," &
 "198 (BC_1, *,
                    control,
                              1)," &
 "199 (BC_1, *,
                    internal,
-- num cell port func
                          safe [ccell dis rslt]
 "200 (BC_1, TXD1,
                       input, X)," &
 "201 (BC_1, TXD1,
                       output3, X, 136, 1, Z)," &
                             1)," &
 "202 (BC_1, *,
                    control,
 "203 (BC_1, *,
                              1)," &
                    internal,
```

```
"204 (BC_1, RXD1,
                                X)," &
                       input,
 "205 (BC_1, RXD1,
                       output3, X, 132, 1, Z)," &
 "206 (BC_1, *,
                             1)," &
                    control,
 "207 (BC_1, *,
                             1)," &
                    internal,
 "208 (BC_1, PWMB0,
                                   X, 129, 1, Z)," &
                         output3,
 "209 (BC_1, *,
                             1)," &
                    control,
 "210 (BC_1, PWMB1,
                        output3,
                                  X, 127, 1, Z)," &
 "211 (BC_1, *,
                              1)," &
                    control,
 "212 (BC_1, PWMB2,
                         output3,
                                  X, 125, 1, Z)," &
 "213 (BC_1, *,
                              1)," &
                    control,
 "214 (BC_1, PWMB3,
                         output3,
                                   X, 123, 1, Z)," &
 "215 (BC_1,*,
                             1)," &
                    control,
 "216 (BC_1, PWMB4,
                         output3,
                                   X, 121, 1, Z)," &
 "217 (BC_1, *,
                              1)," &
                    control,
 "218 (BC_1, PWMB5,
                         output3,
                                   X, 119, 1, Z)," &
 "219 (BC_1, *,
                              1)," &
                    control,
-- num cell port func
                         safe [ccell dis rslt]
 "220 (BC_1, ISB0,
                      input,
                               X)," &
 "221 (BC_1, ISB1,
                      input,
                               X)," &
 "222 (BC_1, ISB2,
                               X)," &
                      input,
 "223 (BC_1, IREQA_B,
                                  X)," &
                         input,
                                  X)," &
 "224 (BC_1, IREQB_B,
                         input,
 "225 (BC_1, FAULTB0, input,
                                   X)," &
 "226 (BC_1, FAULTB1,
                                   X)," &
                         input,
 "227 (BC_1, FAULTB2,
                                   X)," &
                         input,
 "228 (BC_1, FAULTB3, input,
                                   X)," &
 "229 (BC_1, PWMA0,
                         output3, X, 108, 1, Z)," &
 "230 (BC_1, *,
                             1)," &
                   control,
 "231 (BC_1, PWMA1,
                         output3,
                                   X, 106, 1, Z)," &
 "232 (BC_1, *,
                              1)," &
                 control,
 "233 (BC_1, PWMA2,
                         output3,
                                  X, 104, 1, Z)," &
 "234 (BC_1, *,
                              1)," &
                    control,
 "235 (BC_1, PWMA3,
                         output3,
                                   X, 102, 1, Z)," &
 "236 (BC_1,*,
                              1)," &
                    control,
 "237 (BC_1, PWMA4,
                         output3,
                                   X, 100, 1, Z)," &
 "238 (BC_1, *,
                              1)," &
                    control,
 "239 (BC_1, PWMA5,
                                   X, 98, 1, Z)," &
                         output3,
                         safe [ccell dis rslt]
-- num cell port func
 "240 (BC 1,*,
                    control,
                             1)," &
 "241 (BC_1, FAULTA0, input,
                                   X)," &
 "242 (BC_1, FAULTA1,
                                   X)," &
                          input,
 "243 (BC_1, FAULTA2,
                                   X)," &
                         input,
                                   X)," &
 "244 (BC_1, FAULTA3,
                         input,
 "245 (BC_1, XBOOT,
                                  X)," &
                        input,
 "246 (BC_1, RSTO_B,
                                   X, 91, 1, Z)," &
                         output3,
 "247 (BC_1, *,
                             1)," &
                    control,
 "248 (BC_1, RESET_B, input,
                                  X)," &
 "249 (BC_1, DE_B,
                       output3,
                                 X, 88, 1, Z)," &
 "250 (BC_1, *,
                              1)," &
                    control,
 "251 (BC_1, ISA0,
                               X)," &
                      input,
                               X)," &
 "252 (BC_1, ISA1,
                      input,
 "253 (BC_1, ISA2,
                               X)," &
                      input,
                               X)," &
 "254 (BC_1, TD0,
                      input,
 "255 (BC_1, TD0,
                               X, 82, 1, Z)," &
                      output3,
```

```
"256 (BC_1, *,
                                1)," &
                     control,
 "257 (BC_1, *,
                               1)," &
                     internal,
 "258 (BC_1, TD1,
                                 X)," &
                       input,
 "259 (BC_1, TD1,
                       output3, X, 78, 1, Z)," &
-- num cell port func
                           safe [ccell dis rslt]
 "260 (BC_1, *,
                                1)," &
                     control,
                                1)," &
 "261 (BC_1, *,
                     internal,
 "262 (BC_1, TD2,
                                 X)," &
                       input,
 "263 (BC_1, TD2,
                       output3,
                                 Χ,
                                       74, 1, Z)," &
                                1)," &
 "264 (BC_1, *,
                     control,
 "265 (BC_1, *,
                                1)," &
                     internal,
 "266 (BC_1, TD3,
                                 X)," &
                       input,
 "267 (BC_1, TD3,
                                       70, 1, Z)," &
                       output3,
                                 Χ,
 "268 (BC_1, *,
                                1)," &
1)," &
                     control,
 "269 (BC_1, *,
                     internal,
 "270 (BC_1, TC0,
                                 X)," &
                       input,
 "271 (BC_1, TC0,
                                 X, 66, 1, Z)," &
                       output3,
 "272 (BC_1, *,
                     control,
                                1)," &
 "273 (BC_1, *,
                     internal,
                                1)," &
 "274 (BC_1, TC1,
                                 X)," &
                       input,
 "275 (BC_1, TC1,
                                       62, 1, Z)," &
                       output3,
                                  Χ,
 "276 (BC_1, *,
                                1)," &
                     control,
 "277 (BC_1, *,
                                1)," &
                     internal,
 "278 (BC_1, MSCAN_TX, output2,
                                        1, 59, 1, Weak1)," &
 "279 (BC_1, MSCAN_RX, input,
                                       X)," &
-- num cell port func
                           safe [ccell dis rslt]
 "280 (BC_1, SS_B,
                        input,
                                 X)," &
 "281 (BC_1, SS_B,
                                  X,
                        output3,
                                       56, 1, Z)," &
 "282 (BC_1, *,
                               1)," &
                     control,
 "283 (BC_1, *.
                                1)," &
                     internal,
 "284 (BC_1, SCLK,
                                  X)," &
                         input,
 "285 (BC_1, SCLK,
                                 X, 52, 1, Z)," &
                         output3,
                               1)," &
 "286 (BC_1, *,
                     control,
 "287 (BC_1, *,
                                1)," &
                     internal,
                                  X)," &
 "288 (BC_1, MISO,
                        input,
 "289 (BC_1, MISO,
                                       48, 1, Z)," &
                        output3,
                                   Χ,
 "290 (BC_1, *,
                                1)," &
                     control,
 "291 (BC_1, *,
                                1)," &
                     internal,
 "292 (BC_1, MOSI,
                                  X)," &
                        input,
 "293 (BC_1, MOSI,
                                        44, 1, Z)," &
                        output3,
                                  Χ,
 "294 (BC_1, *,
                                1)," &
                     control,
                                1)," &
 "295 (BC_1, *,
                     internal,
 "296 (BC_1, PHA0,
                                  X)," &
                        input,
 "297 (BC_1, PHA0,
                                        40, 1, Z)," &
                        output3,
                                  Χ,
                                1)," &
 "298 (BC_1, *,
                     control,
 "299 (BC_1, *,
                                1)," &
                     internal,
-- num cell port func
                           safe [ccell dis rslt]
 "300 (BC_1, PHB0,
                                 X)," &
                        input,
 "301 (BC_1, PHB0,
                        output3, X,
                                        36, 1, Z)," &
 "302 (BC_1, *,
                               1)," &
                     control,
                               1)," &
 "303 (BC_1, *,
                     internal,
 "304 (BC_1, INDX0,
                                   X)," &
                         input,
 "305 (BC_1, INDX0,
                         output3, X, 32, 1, Z)," &
                               1)," &
 "306 (BC_1, *,
                     control,
```

```
"307 (BC_1, *,
                    internal, 1)," &
 "308 (BC_1, HOME0,
                         input, X)," &
 "309 (BC_1, HOME0,
                         output3,
                                 X, 28, 1, Z)," &
                              1)," &
 "310 (BC_1, *,
                    control,
 "311 (BC_1, *,
                               1)," &
                    internal,
 "312 (BC_1, PHA1,
                       input,
                                X)," &
 "313 (BC_1, PHA1,
                                 X, 24, 1, Z)," &
                       output3,
                              1)," &
 "314 (BC_1, *,
                    control,
 "315 (BC_1, *,
                              1)," &
                    internal,
 "316 (BC_1, PHB1,
                                X)," &
                       input,
 "317 (BC_1, PHB1,
                       output3, X, 20, 1, Z)," &
 "318 (BC_1, *,
                              1)," &
                    control,
                              1)," &
 "319 (BC_1, *,
                    internal,
-- num cell port func
                          safe [ccell dis rslt]
 "320 (BC_1, INDX1,
                        input, X)," &
 "321 (BC_1, INDX1,
                        output3, X, 16, 1, Z)," &
                             1)," &
 "322 (BC_1, *,
                    control,
 "323 (BC_1, *,
                             1)," &
                    internal,
 "324 (BC_1, HOME1,
                         input, X)," &
 "325 (BC_1, HOME1,
                         output3, X, 12, 1, Z)," &
 "326 (BC_1, *,
                              1)," &
                    control,
                              1)," &
 "327 (BC_1, *,
                    internal,
 "328 (BC_1, CLKO,
                                       9, 1, Z)," &
                        output3, X,
                              1)," &
 "329 (BC_1,*,
                    control,
 "330 (BC_1, TXD0,
                                X)," &
                       input,
 "331 (BC_1, TXD0,
                       output3,
                                       6, 1, Z)," &
                                Χ,
 "332 (BC_1, *,
                              1)," &
                    control,
 "333 (BC_1, *,
                              1)," &
                    internal,
 "334 (BC_1, RXD0,
                                 X)," &
                       input,
 "335 (BC_1, RXD0,
                        output3, X,
                                       2, 1, Z)," &
 "336 (BC_1, *,
                    control,
                              1)," &
 "337 (BC_1, *,
                               1)";
                    internal,
```

end EMC56F807;

# Appendix C Programmer's Sheets

#### C.1 Introduction

The following pages provide a set of reference tables and programming sheets intended to simplify programming the DSP56F801/803/805/807. The programming sheets provide room to add the value of each bit and the hexadecimal value for each register. These pages may be photocopied. Copy at 122% to enlarge these pages to a full 8-1/2" x 11" sheet.

#### C.2 Notation

The following tables provide brief summaries of the instruction set for the DSP56F801/803/805/807. For complete instruction set details, refer to Appendix A of the DSP56800 Family Manual.

Each described instruction contains notations used to abbreviate certain operands and operations described in **Table C-7**. Keys to the symbols and their respective descriptions of the *Set Instructions* located in **Table C-7** are listed in **Table C-1** through **6**.

**Table C-2** illustrates the register set available for the most important move instruction. Sometimes the register field is broken into two different fields--one where the register is used as a source and the other where it is used as a destination. This is important because a different notation is used when an accumulator is being stored without saturation.

Table C-1. Register Fields for General-Purpose Writes and Reads

| Register Field | Registers in This Field               | Comments                                                                                                              |
|----------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| ннн            | A, B, A1, B1<br>X0, Y0, Y1            | Seven data ALU registerstwo accumulators, two 16-bit MSP portions of the accumulators and three 16-bit data registers |
| нннн           | A, B, A1, B1<br>X0, Y0,Y1<br>R0-R3, N | Seven data ALU and five AGU registers                                                                                 |
| DDDDD          | A, A2, A1, A0<br>B, B2, B1, B0        | All CPU registers                                                                                                     |
|                | Y1,Y0, X0                             |                                                                                                                       |
|                | R0, R1, R2, R3                        |                                                                                                                       |
|                | N, SP<br>M01                          |                                                                                                                       |
|                | OMR, SR                               |                                                                                                                       |
|                | LA, LC<br>HWS                         |                                                                                                                       |

C

Table C-2 illustrates the register set available for use as pointers in address-register-indirect addressing modes. The most common fields used in this table are Rn and RRR. This table also shows the notations used for AGU registers in AGU arithmetic operations.

Table C-2. Data ALU Registers

| Register Field | Registers in This Field | Comments                                                                                                      |
|----------------|-------------------------|---------------------------------------------------------------------------------------------------------------|
| Rn             | R0-R3<br>N              | Five AGU registers available as pointers for addressing and as sources and destinations for move instructions |
|                |                         |                                                                                                               |
| Rj             | R0, R1, R2, R3          | Four pointer registers available as pointers for addressing                                                   |
| N              | N                       | One index register available only for indexed addressing modes                                                |
| M01            | M01                     | One modifier register                                                                                         |

**Table C- 3** illustrates the register set available for use in data ALU arithmetic operations. The common field used in this table is FFF.

Table C-3. Data ALU Registers

| Register Field | Registers in This Field | Comments                                                                                                                                 |
|----------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| FDD            | A, B<br>X0,YO,Y1        | Five data ALU registerstwo 36-bit accumulators and three 16-bit data registers accessible during data ALU operations                     |
|                |                         | Contains the contents of the F and DD register fields                                                                                    |
| F1DD           | A1,B1<br>X0,Y0,Y1       | Five data ALU registerstwo 16-bit MSP portions of the accumulators and three 16-bit data registers accessible during data ALU operations |
| F              | A, B                    | Two 36-bit data registers                                                                                                                |
|                |                         |                                                                                                                                          |
| DD             | X0, Y0, Y1              | Three 16-bit data registers                                                                                                              |
| F              | A, B                    | Two 36-bit accumulators accessible during ALU operations                                                                                 |
| F1             | A1, B1                  | The 16-bit MSP portion of two accumulators accessible as source operands in parallel move instructions                                   |

Address operands used in the instruction field sections of the instruction descriptions are provided in **Table C-4**.

**Table C-4. Address Operands** 

| Symbol | Description                                     |
|--------|-------------------------------------------------|
| ea     | Effective address                               |
| eax    | Effective address for X bus                     |
| xxxx   | Absolute address (16 bits)                      |
| pp     | I/O short address (6 bits, one-extended)        |
| aa     | Absolute address (6 bits, zero-extended)        |
| <>     | Specifies the contents of the specified address |
| X:     | X memory reference                              |
| P:     | Program memory reference                        |

Addressing mode operations accepted by the assembler for stipulating a specific addressing mode are provided in **Table C-5**.

**Table C-5. Addressing Mode Operators** 

| Symbol | Description                                         |
|--------|-----------------------------------------------------|
| <<     | I/O short or absolute addressing mode fore operator |
| >      | Long addressing mode force operator                 |
| #      | Immediate addressing more operator                  |
| #>     | Immediate long addressing mode for operator         |
| #<     | Immediate short addressing mode force operator      |

Miscellaneous operand notation, including generic source and destination operands and immediate data specifiers, are summarized in **Table C-6**.

Table C-6. Miscellaneous Operands

| Symbol | Description                                                   |
|--------|---------------------------------------------------------------|
| S, Sn  | Source operand register                                       |
| D, Dn  | Destination operand register                                  |
| #xx    | Immediate short data (7 bits for MOVE (I), 6 bits for DO/REP) |
| #xxxx  | Immediate data (16 bits)                                      |
| #ii00  | 8-bit immediate data mask in the upper byte                   |
| #00ii  | 8-bit immediate data mask in the lower byte                   |

#### **C.3 Instruction Set Summary**

Please refer to the *DSP56800 Family Manual*, **Section A.4.4** for a *complete* summary of notations used in tables. Only those notations used in the following table are represented here.

- \* = Set by the result of the operation according to the standard definition
- = Not affected by the operation
- 0 = Cleared
- ? = Set according to the special computation defined for the operation

**Table C-7. Instruction Set Summary** 

|          |                                                                        |                    |               |                                          |    |   |   | CC | R |   |   |   |
|----------|------------------------------------------------------------------------|--------------------|---------------|------------------------------------------|----|---|---|----|---|---|---|---|
| Mnemonic | Syntax                                                                 | Parallel Moves     | Prog.<br>Word | Clock<br>Cycles                          | sz | L | E | U  | N | Z | v | С |
| ABS      | D                                                                      | (parallel move)    | 1             | 2 + mv                                   | *  | * | * | *  | * | * | * | _ |
| ADC      | S,D                                                                    | (no parallel move) | 1             | 2                                        | _  | * | * | *  | * | * | * | * |
| ADD      | S,D                                                                    | (parallel move)    | 1             | 2 + mv                                   | *  | * | * | *  | * | * | * | * |
| AND      | S,D                                                                    | (no parallel move) | 1             | 2                                        | _  | * | _ | _  | ? | ? | 0 | _ |
| ANDC     | #iiii,X: <ea><br/>#iiii,D</ea>                                         |                    | 2 + ea        | 4 + mvb                                  | _  | _ | _ | _  | _ | _ | _ | ? |
| ASL      | D                                                                      | (parallel move)    | 1             | 2 + mv                                   | *  | * | * | *  | * | * | ? | ? |
| ASLL     | S1,S2,D                                                                | (no parallel move) | 1             | 2                                        | _  | _ | _ | _  | * | * | _ |   |
| ASR      | D                                                                      | (parallel move)    | 1             | 2 + mv                                   | *  | * | * | *  | * | * | 0 | ? |
| ASRAC    | S1,S2,D                                                                | (no parallel move) | 1             | 2                                        | _  | _ | _ | _  | * | * | _ | _ |
| ASRR     | S1,S2,D                                                                | (no parallel move) | 1             | 2                                        | _  | _ | _ | _  | * | * | _ | _ |
| BCC      | xxxx<br>ee<br>Rn                                                       |                    | 2<br>1<br>1   | 4 + jx                                   | _  | _ | _ | _  | _ | _ | _ | _ |
| BFCHG    | #iii,X: <aa><br/>#iii,X:<pp><br/>#iii,X:<ea><br/>#iii,D</ea></pp></aa> |                    | 2 + ea        | 4 + mvb<br>4 + mvb<br>6 + mvb<br>4 + mvb | _  | _ | _ | _  | _ | _ | _ | ? |
| BFCLR    | #iii,X: <aa><br/>#iii,X:<pp><br/>#iii,X:<ea><br/>#iii,D</ea></pp></aa> |                    | 2 + ea        | 4 + mvb<br>4 + mvb<br>6 + mvb<br>4 + mvb | _  | _ | _ | _  | _ | _ | _ | ? |

Table C-7. Instruction Set Summary (Continued)

|          |                                                                        |                    |               |                                          | CCR |   |   |   |   |   |   |   |
|----------|------------------------------------------------------------------------|--------------------|---------------|------------------------------------------|-----|---|---|---|---|---|---|---|
| Mnemonic | Syntax                                                                 | Parallel Moves     | Prog.<br>Word | Clock<br>Cycles                          | sz  | L | E | U | N | Z | v | С |
| BFSET    | #iii,X: <aa><br/>#iii,X:<pp><br/>#iii,X:<ea><br/>#iii,D</ea></pp></aa> |                    | 2 + ea        | 4 + mvb<br>4 + mvb<br>6 + mvb<br>4 + mvb | _   | _ | _ | _ | _ | _ | _ | ? |
| BFTSTH   | #iii,X: <aa><br/>#iii,X:<pp><br/>#iii,X:<ea><br/>#iii,D</ea></pp></aa> |                    | 2 + ea        | 4 + mvb<br>4 + mvb<br>6 + mvb<br>4 + mvb | _   |   | _ |   |   |   | _ | ? |
| BFTSTL   | #iii,X: <aa><br/>#iii,X:<pp><br/>#iii,X:<ea><br/>#iii,D</ea></pp></aa> |                    | 2 + ea        | 4 + mvb<br>4 + mvb<br>6 + mvb<br>4 + mvb | _   |   | _ |   |   |   | _ | ? |
| BRA      | xxxx<br>aa<br>Rn                                                       |                    | 2<br>1<br>1   | 6 + jx                                   | _   | _ | _ | _ | _ | _ | _ |   |
| BRCLR    | #iiii,X: <ea>,aa<br/>#iiii,D,aa</ea>                                   |                    | 2 + ea        | 8 + mvb                                  | _   |   | _ |   |   |   | _ | ? |
| BRSET    |                                                                        |                    | 2 + ea        | 8 + mvb                                  | _   | _ | _ | _ | _ | _ | _ | ? |
| CLR      | D                                                                      | (parallel move)    | 1             | 2 + mv                                   | *   | * | * | * | * | * | 0 | _ |
| СМР      | S,D                                                                    | (parallel move)    | 1 + ea        | 2 + mv                                   | *   | * | * | * | * | * | * | * |
| DEBUG    |                                                                        |                    | 1             | 4                                        | _   | _ | _ | _ | _ | _ | _ | _ |
| DEC(W)   | D                                                                      | (parallel move)    | 1 + ea        | 2 + mv                                   | *   | * | * | * | * | ? | * | * |
| DIV      | S,D                                                                    | (parallel move)    | 1             | 2                                        | _   | * | _ | _ | _ | _ | ? |   |
| DO       | X:(Rn),exp<br>r<br>#xx,expr<br>S,expr                                  | (no parallel move) | 2             | 6                                        | _   | * | _ |   |   |   | _ |   |
| ENDDO    |                                                                        |                    | 1             | 2                                        | _   | _ | _ | _ | _ | _ | _ | _ |
| EOR      | S,D                                                                    |                    | 1             | 2                                        | _   | * | _ | _ | ? | ? | 0 | ? |
| EORC     | #iiii,X: <ea><br/>#iiii,D</ea>                                         |                    | 2 + ea        | 4 + mvb                                  | _   | _ | _ | _ | _ | _ | _ | ? |
| ILLEGAL  |                                                                        | (no parallel move) | 1             | 4                                        | _   | _ | _ | _ | _ | _ | _ |   |
| IMPY(16) | S1,S2,D                                                                | (no parallel move) | 1             | 2                                        | _   | * | ? | ? | * | * | * | _ |

Table C-7. Instruction Set Summary (Continued)

|                   |                                                                                               |                                                             |               |                 | CCR |   |   |   |   |   |   |   |
|-------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------|-----------------|-----|---|---|---|---|---|---|---|
| Mnemonic          | Syntax                                                                                        | Parallel Moves                                              | Prog.<br>Word | Clock<br>Cycles | sz  | L | E | U | N | Z | v | С |
| INC(W)            | D                                                                                             | (parallel move)                                             | 1 + ea        | 2 + mv          | *   | * | * | * | * | ? | * | * |
| JCC               | xxxx<br>(Rn)                                                                                  |                                                             | 2             | 4 + jx          | _   | _ | _ | _ | _ | _ | _ | _ |
| JMP               | xxxx<br>(Rn)                                                                                  |                                                             | 2<br>1        | 6 + jx          | _   | _ | _ | _ | _ | _ | _ | _ |
| JSR               | xxxx<br>AA<br>Rn                                                                              |                                                             | 2<br>1<br>1   | 8 + jx          | _   | _ | _ | _ | _ |   | _ | _ |
| LEA               | ea,D                                                                                          | (no parallel move)                                          | 1 + ea        | 2 + ea          | _   | _ | _ | _ | _ | _ | _ | _ |
| LSL               | D                                                                                             | (no parallel move)                                          | 1             | 2               | _   | * | _ | _ | ? | ? | 0 | ? |
| LSLL              | S1,S2,D                                                                                       | (no parallel move)                                          | 1             | 2               | _   | _ | _ | _ | * | * | _ | _ |
| LSR               | D                                                                                             | (no parallel move)                                          | 1             | 2               | _   | * | _ | _ | ? | ? | 0 | ? |
| LSRAC             | S1,S2,D                                                                                       | (no parallel move)                                          | 1             | 2               | _   | _ | _ | _ | * | * | _ | _ |
| LSRR              | S1,S2,D                                                                                       | (no parallel move)                                          | 1             | 2               | _   | _ | _ | _ | * | * | _ |   |
| MAC               | (±)S2,S1,D<br>S2,S1,D<br>S1,S2,D                                                              | (no parallel move) (one parallel move) (two parallel reads) | 1             | 2 + mv          | *   | * | * | * | * | * | * | _ |
| MACR              | ( <u>+</u> )S2,S1,D<br>S2,S1,D<br>S1,S2,D                                                     | (no parallel move) (one parallel move) (two parallel reads) | 1             | 2 + mv          | *   | * | * | * | * | * | * | _ |
| MACSU             | S1,S2,D                                                                                       | (no parallel move)                                          | 1             | 2               | _   | * | * | * | * | * | * | _ |
| MOVE <sup>1</sup> | X: <ea>,D<br/>S,X:<ea></ea></ea>                                                              |                                                             | 1 + ea        | 2 + ea          | *   | * | _ | _ | _ | _ | _ | _ |
| MOVE(C)           | X: <ea>,D<br/>S,X:<ea><br/>#xxxx,D<br/>S,D<br/>X:(R2 + xx<br/>),D<br/>S,X:(R2 + xx)</ea></ea> |                                                             | 1 + ea        | 2 + mvc         | *   | ? | ? | ? | ? | ? | ? | ? |
| MOVE(I)           | #xx,D                                                                                         |                                                             | 1             | 2               | _   | _ | _ | _ | _ | _ | _ |   |
|                   |                                                                                               |                                                             | ]             |                 | 1   |   |   |   |   |   |   |   |

Table C-7. Instruction Set Summary (Continued)

|          |                                                                                                                                                 |                                                                      |               |                 | CCR |   |   |   |   |   |   |   |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---------------|-----------------|-----|---|---|---|---|---|---|---|
| Mnemonic | Syntax                                                                                                                                          | Parallel Moves                                                       | Prog.<br>Word | Clock<br>Cycles | sz  | L | E | U | N | Z | v | С |
| MOVE(M)  | P: <ea>,D<br/>S,P:<ea><br/>P:(R2 + xx<br/>),D<br/>S,P:(R2 +<br/>xx)<br/>P:<ea>,X:<br/><ea><br/>X:<ea>,P:<br/><ea></ea></ea></ea></ea></ea></ea> |                                                                      | 1             | 8 + mvm         | _   | * | _ | _ | _ | _ | _ | _ |
| MOVE(P)  | X: <pp>,D<br/>X:<ea>,X:<br/><pp><br/>S,X:<pp><br/>X:<pp>,X:<br/><ea></ea></pp></pp></pp></ea></pp>                                              |                                                                      | 1             | 1 + mvp         | _   | _ | _ | _ | _ | _ | _ | _ |
| MOVE(S)  | X: <a>,D<br/>S,X:<aa></aa></a>                                                                                                                  |                                                                      | 1             | 2 + mvs         | *   | * | _ | _ | _ | _ | _ | _ |
| MPY      | (±)S1,S2,D<br>S1,S2,D<br>S1,S2,D                                                                                                                | (one parallel<br>move)<br>(two parallel<br>reads)<br>D,X:(Rn) + (Nn) | 1             | 2 + mv          | *   | * | * | * | * | * | * | _ |
| MPYR     | (±)S1,S2,D<br>S1,S2,D                                                                                                                           | (one parallel<br>move)<br>(two parallel<br>reads)                    | 1             | 2 + mv          | *   | * | * | * | * | * | * | _ |
| MPYSU    | S1,S2,D                                                                                                                                         | (no parallel move)                                                   | 1             | 2               | _   | * | * | * | * | * | * | _ |
| NEG      | D                                                                                                                                               | (parallel move)                                                      | 1             | 2 + mv          | *   | * | * | * | * | * | * | * |
| NOP      |                                                                                                                                                 |                                                                      | 1             | 2               | _   | - | _ | _ | _ | _ | - | _ |
| NORM     | Rn,D                                                                                                                                            |                                                                      | 1             | 2               | _   | * | * | * | * | * | ? | _ |
| NOT      | D                                                                                                                                               | (no parallel move)                                                   | 1             | 2               | _   | * | _ | _ | ? | ? | 0 | _ |
| NOTC     | X: <ea></ea>                                                                                                                                    |                                                                      | 2 + ea        | 4 + mvb         | _   | _ | _ | _ | _ | _ | _ | _ |
| OR       | S,D                                                                                                                                             | (no parallel move)                                                   | 1             | 2               | _   | * | _ | _ | ? | ? | 0 | _ |
| ORC      | #iiii,X: <ea><br/>#iiii,D</ea>                                                                                                                  |                                                                      | 2 + ea        | 4 + mvb         | _   | _ | _ | _ | _ | _ | _ | ? |
| POP      | D                                                                                                                                               |                                                                      | 2             | 2 + mv          | _   | ? | ? | ? | ? | ? | ? | ? |

**Table C-7. Instruction Set Summary (Continued)** 

|                   |                    |                                            |               |                 | CCR |   |   |   |   |   |   |   |
|-------------------|--------------------|--------------------------------------------|---------------|-----------------|-----|---|---|---|---|---|---|---|
| Mnemonic          | Syntax             | Parallel Moves                             | Prog.<br>Word | Clock<br>Cycles | SZ  | L | E | U | N | Z | v | С |
| REP               | X:(Rn)<br>#xx<br>S |                                            | 1             | 6               | _   | _ | _ |   | _ | _ | _ | _ |
| RND               | D                  | (parallel move)                            | 1             | 2 + mv          | *   | * | * | * | * | * | * | _ |
| ROL               | D                  | (parallel move)                            | 1             | 2 + mv          | _   | * | _ | _ | ? | ? | 0 | ? |
| ROR               | D                  | (parallel move)                            | 1             | 2 + mv          | _   | * | _ | _ | ? | ? | 0 | ? |
| RTI               |                    |                                            | 1             | 10 + rx         | _   | _ | ? | ? | ? | ? | ? | ? |
| RTS               |                    |                                            | 1             | 10 + rx         | _   | _ | _ | _ | _ | _ | _ | _ |
| SBC               | S,D                | (no parallel move)                         | 1             | 2               | _   | * | * | * | * | * | * | * |
| STOP <sup>2</sup> |                    |                                            | 1             | n/a             | _   | _ | _ | _ | _ | _ | _ | _ |
| SUB               | S,D<br>S,D         | (parallel move)<br>(two parallel<br>reads) | 1 + ea        | 2 + mv          | *   | * | * | * | * | * | * | * |
| SWI               |                    |                                            | 1             | 8               | _   | _ | _ | _ | _ | _ | _ | _ |
| TCC               | S,D<br>S,D R0,R1   |                                            | 1             | 2               | _   | _ | _ | _ | _ | _ | _ | _ |
| TFR               | S,D                | (parallel move)                            | 1             | 2 + mv          | ?   | _ | _ | _ | _ | _ | _ | _ |
| TST               | S                  | (parallel move)                            | 1             | 2 + mv          | *   | * | * | * | * | * | 0 | _ |
| TST(W)            | S                  | (no parallel move)                         | 1             | 2 + tst         | _   | * | * | * | * | * | 0 | 0 |
| WAIT <sup>3</sup> |                    |                                            | 1             | n/a             | _   | — | _ | _ | — | _ | _ | _ |

<sup>1.</sup> This instruction applies only in the case when two reads are performed in parallel from the X memory.

<sup>2.</sup>The STOP instruction disables the internal clock oscillator. After the clock is turned on, an internal counter waits for 65,536 cycles before enabling the clock to the internal DSP circuits.

<sup>3.</sup> The WAIT instruction takes a minimum of 16 cycles to execute when an internal interrupt is pending during the execution of the WAIT instruction.

#### C.4 Interrupt, Vector, and Address Tables

Refer to Chapter 3, Section 3.5 and 3.10 for interrupt, vector, and address tables. Table titles are listed below.

- Table 3-11 Data Memory Peripheral Address Map
- Table 3-12 System Control Registers Address Map
- Table 3-13 Program Flash Interface Unit #2 Registers Address Map
- Table 3-14 Quad Timer A Registers Address Map
- Table 3-15 Quad Timer B Registers Address Map
- Table 3-16 Quad Timer C Registers Address Map
- Table 3-17 Quad Timer D Registers Address Map
- Table 3-18 CAN Registers Address Map
- Table 3-19 PWMA Registers Address Map
- Table 3-20 PWMB Registers Address Map
- Table 3-21 Quadrature Decoder #0 Registers Address Map
- Table 3-22 Quadrature Decoder #1 Registers Address Map
- Table 3-23 Interrupt Controller Registers Address Map
- Table 3-24 ADCA Registers Address Map
- Table 3-24 ADCA Registers Address Map
- Table 3-25 ADCB Registers Address Map
- Table 3-26 SCI0 Registers Address Map
- Table 3-27 SCI1 Registers Address Map
- Table 3-28 SPI Registers Address Map
- Table 3-29 COP Registers Address Map
- Table 3-30 Program Flash Interface Unit Registers Address Map
- Table 3-31 Data Flash Interface Unit Registers Address Map
- Table 3-32 Boot Flash Interface Unit Registers Address Map
- Table 3-33 Clock Generation Registers Address Map
- Table 3-34 GPIO Port A Registers Address Map
- Table 3-35 GPIO Port B Registers Address Map
- Table 3-36 GPIO Port D Registers Address Map
- Table 3-37 GPIO Port E Registers Address Map
- Table 3-38 DSP56F801/803/805/807 Program Memory Chip Operating Modes
- Table 3-39 Example Contents of Data Stream to be Loaded from Serial EEPROM
- Table 3-40 Reset and Interrupt Priority Structure
- Table 3-41 Reset and Interrupt Vector Map

#### C.5 Programmer's Sheets

The following pages provide programmer's sheets summarizing functions of the bits in various registers in the DSP56F801/803/805/807. The programmer's sheets provide room to write in the value of each bit and the hexadecimal value for each register. Programmers may photocopy these sheets.

The programmer's sheets are arranged in the same order as the sections in this document. **Table C-1** lists the programmer's sheets by module, the registers in each module, and the pages in this appendix where the programmer's sheets are located.

**Note**: Reserved bits should only be set to zero unless otherwise stated.

Table C-1. List of Programmer's Sheets

| Register Type                         | Register                               | Page/<br>Figure |
|---------------------------------------|----------------------------------------|-----------------|
| CPU Registers                         |                                        |                 |
| Bus Control Register                  | (BCR)                                  | C-21            |
| Interrupt Priority Regsiter           | (IPR)                                  | C-39            |
| OnCE Program Global Data Bus Register | (OPGDBR)                               | Figure<br>17-17 |
| ITCN                                  | ITCN DACE: Dedection/1902/905 _00Ec0   |                 |
| IICN                                  | ITCN_BASE: DSP56F801/803/805 =\$0E60   |                 |
| 0. 0. 7. 0. 1.                        | ITCN_BASE: DSP56F807 =\$1260           | 0.00            |
| Group Priority Register               | (GPR0)                                 | C-23            |
| Group Priority Register               | (GPR1)                                 | C-23            |
| Group Priority Register               | (GPR2)                                 | C-23            |
| Group Priority Register               | (GPR3)                                 | C-23            |
| Group Priority Register               | (GPR4)                                 | C-24            |
| Group Priority Register               | (GPR5)                                 | C-24            |
| Group Priority Register               | (GPR6)                                 | C-24            |
| Group Priority Register               | (GPR7)                                 | C-24            |
| Group Priority Register               | (GPR8)                                 | C-25            |
| Group Priority Register               | (GPR9)                                 | C-25            |
| Group Priority Register               | (GPR10)                                | C-25            |
| Group Priority Register               | (GPR11)                                | C-25            |
| Group Priority Register               | (GPR12)                                | C-26            |
| Group Priority Register               | (GPR13)                                | C-26            |
| Group Priority Register               | (GPR14)                                | C-26            |
| Group Priority Register               | (GPR15)                                | C-26            |
| FLASH                                 | PFIU_BASE: DSP56F801/803/805 = \$ 0F40 |                 |
|                                       | PFIU_BASE: DSP56F807 = \$1340          |                 |
|                                       | DFIU_BASE: DSP56F801/803/805 =\$0F60   |                 |
|                                       | DFIU_BASE: DSP56F807 = \$1360          |                 |
|                                       | BFIU_BASE: DSP56F801/803/805 = \$0F80  |                 |
|                                       | BFIU_BASE: DSP56F807 = \$1380          |                 |

Table C-1. List of Programmer's Sheets (Continued)

| Register Type                          | Register                               | Page/<br>Figure |
|----------------------------------------|----------------------------------------|-----------------|
| Flash Control Register                 | (FIU_CNTL)                             | C-27            |
| Flash Erase Enable Register            | (FIU_EE)                               | C-28            |
| Flash Program Enable Register          | (FIU_PE)                               | C-28            |
| Flash Data Register                    | (FIU_DATA)                             | C-29            |
| Flash Interrupt Enable Register        | (FIU_IE)                               | C-30            |
| Flash Interrupt Source Register        | (FIU_IS)                               | C-31            |
| Flash Interrupt Pending Register       | (FIU_IP)                               | C-32            |
| Flash Clock Divisor Register           | (FIU_CKDIVISOR)                        | C-33            |
| Flash Terase Limit Register            | (FIU_TERASEL)                          | C-33            |
| Flash Tme Limit Register               | (FIU_TMEL)                             | C-33            |
| Flash Tpgs Limit Register              | (FIU_TPGSL)                            | C-34            |
| Flash Tprog Limit Register             | (FIU_TPROGL)                           | C-34            |
| Flash Tnvs Limit Register              | (FIU_TNVSL)                            | C-34            |
| Flash Tnvh Limit Register              | (FIU_TNVHL)                            | C-35            |
| Flash Tnvh1 Limit Register             | (FIU_TNVH1L)                           | C-35            |
| Flash Trcv Limit Register              | (FIU_TRCVL)                            | C-35            |
| GPIO                                   | GPIOA_BASE: DSP56F801/803/805 = \$0FB0 |                 |
| 3110                                   | GPIOA_BASE: DSP56F807 = \$13B0         |                 |
|                                        | GPIOB_BASE: DSP56F801/803/805 =\$0FC0  |                 |
|                                        | GPIOB_BASE: DSP56F807 = \$13C0         |                 |
|                                        | GPIOD_BASE: DSP56F801/803/805 =\$0FE0  |                 |
|                                        | GPIOD_BASE: DSP56F807 = \$13E0         |                 |
|                                        | GPIOE_BASE: DSP56F801/803/805 =\$0FF0  |                 |
|                                        | GPIOE_BASE: DSP56F807 = \$13F0         |                 |
| Pull-Up Enable Register                | (PUR)                                  | C-36            |
|                                        |                                        | C-36            |
| Data Register  Data Direction Register | (DR)<br>(DDR)                          | C-36            |
| Peripheral Enable Register             | (PER)                                  | C-37            |
| Interrupt Enable Register              | (IENR)                                 | C-38            |
| Interrupt Assert Register              | (IAR)                                  | C-39            |
| Interrupt Pending Register             | (IPR)                                  | C-39<br>C-40    |
| Interrupt Polarity Register            | (IPOLR)                                | C-40            |
| Interrupt Edge-Sensitive Register      | (IESR)                                 | C-40            |
|                                        | ,                                      |                 |
| MSCAN                                  | CAN_BASE: DSP56F801/803/805 = \$0D80   |                 |
|                                        | CAN_BASE: DSP56F807 = \$1180           |                 |
| MSCAN Control Register 0               | (CANCTL0)                              | C-42            |
| MSCAN Control Register 1               | (CANCTL1)                              | C-43            |
| MSCAN Bus Timing Register 0            | (CANBTR0)                              | C-44            |



Table C-1. List of Programmer's Sheets (Continued)

| Register Type                                                   | Register       | Page/<br>Figure |
|-----------------------------------------------------------------|----------------|-----------------|
| MSCAN Bus Timing Register 1                                     | (CANBTR1)      | C-45            |
| MSCAN Receiver Flag Register                                    | (CANRFLG)      | C-46            |
| MSCAN Receiver Interrupt Enable Register                        | (CANRIER)      | C-47            |
| MSCAN Transmitter Flag Register                                 | (CANTFLG)      | C-48            |
| MSCAN Transmitter Control Register                              | (CANTCR)       | C-48            |
| MSCAN Identifier Acceptance Control Register                    | (CANIDAC)      | C-49            |
| MSCAN Receive Error Counter Register                            | (CANRXERR)     | C-50            |
| MSCAN Transmit Error Counter Register                           | (CANTXERR)     | C-50            |
| MSCAN Identifier Acceptance Register                            | (CANIDAR0)     | C-51            |
| MSCAN Identifier Acceptance Register                            | (CANIDAR1)     | C-51            |
| MSCAN Identifier Acceptance Register                            | (CANIDAR2)     | C-51            |
| MSCAN Identifier Acceptance Register                            | (CANIDAR3)     | C-51            |
| MSCAN Identifier Acceptance Register                            | (CANIDAR4)     | C-52            |
| MSCAN Identifier Acceptance Register                            | (CANIDAR5)     | C-52            |
| MSCAN Identifier Acceptance Register                            | (CANIDAR6)     | C-52            |
| MSCAN Identifier Acceptance Register                            | (CANIDAR7)     | C-52            |
| MSCAN Identifier Mask Register                                  | (CANIDMR0)     | C-53            |
| MSCAN Identifier Mask Register                                  | (CANIDMR1)     | C-53            |
| MSCAN Identifier Mask Register                                  | (CANIDMR2)     | C-53            |
| MSCAN Identifier Mask Register                                  | (CANIDMR3)     | C-53            |
| MSCAN Identifier Mask Register                                  | (CANIDMR4)     | C-54            |
| MSCAN Identifier Mask Register                                  | (CANIDMR5)     | C-54            |
| MSCAN Identifier Mask Register                                  | (CANIDMR6)     | C-54            |
| MSCAN Identifier Mask Register                                  | (CANIDMR7)     | C-54            |
| Standard Mapping: MSCAN Receive Buffer Identifier Register 0    | (CAN_RB_IDR0)  | C-55            |
| Standard Mapping: MSCAN Receive Buffer Identifier Register 1    | (CAN_RB_IDR1)  | C-55            |
| Standard Mapping: MSCAN Receive Buffer Identifier Register 2    | (CAN_RB_IDR2)  | C-55            |
| Standard Mapping: MSCAN Receive Buffer Identifier Register 3    | (CAN_RB_IDR3)  | C-55            |
| Standard Mapping: MSCAN Transmit Buffer 0 Identifier Register 0 | (CAN_TB0_IDR0) | C-56            |
| Standard Mapping: MSCAN Transmit Buffer 0 Identifier Register 1 | (CAN_TB0_IDR1) | C-56            |
| Standard Mapping: MSCAN Transmit Buffer 0 Identifier Register 2 | (CAN_TB0_IDR2) | C-56            |
| Standard Mapping: MSCAN Transmit Buffer 0 Identifier Register 3 | (CAN_TB0_IDR3) | C-56            |
| Standard Mapping: MSCAN Transmit Buffer 1 Identifier Register 0 | (CAN_TB1_IDR0) | C-57            |
| Standard Mapping: MSCAN Transmit Buffer 1 Identifier Register 1 | (CAN_TB1_IDR1) | C-57            |
| Standard Mapping: MSCAN Transmit Buffer 1 Identifier Register 2 | (CAN_TB1_IDR2) | C-57            |
| Standard Mapping: MSCAN Transmit Buffer 1 Identifier Register 3 | (CAN_TB1_IDR3) | C-57            |
| Standard Mapping: MSCAN Transmit Buffer 2 Identifier Register 0 | (CAN_TB2_IDR0) | C-58            |
| Standard Mapping: MSCAN Transmit Buffer 2 Identifier Register 1 | (CAN_TB2_IDR1) | C-58            |
| Standard Mapping: MSCAN Transmit Buffer 2 Identifier Register 2 | (CAN_TB2_IDR2) | C-58            |

Table C-1. List of Programmer's Sheets (Continued)

| Register Type                                                   | Register       | Page/<br>Figure |
|-----------------------------------------------------------------|----------------|-----------------|
| Standard Mapping: MSCAN Transmit Buffer 2 Identifier Register 3 | (CAN_TB2_IDR3) | C-58            |
| Extended Mapping: MSCAN Receive Buffer Identifier Register 0    | (CAN_RB_IDR0)  | C-59            |
| Extended Mapping: MSCAN Receive Buffer Identifier Register 1    | (CAN_RB_IDR1)  | C-59            |
| Extended Mapping: MSCAN Receive Buffer Identifier Register 2    | (CAN_RB_IDR2)  | C-59            |
| Extended Mapping: MSCAN Receive Buffer Identifier Register 3    | (CAN_RB_IDR3)  | C-59            |
| Extended Mapping: MSCAN Transmit Buffer 0 Identifier Register 0 | (CAN_TB0_IDR0) | C-60            |
| Extended Mapping: MSCAN Transmit Buffer 0 Identifier Register 1 | (CAN_TB0_IDR1) | C-60            |
| Extended Mapping: MSCAN Transmit Buffer 0 Identifier Register 2 | (CAN_TB0_IDR2) | C-60            |
| Extended Mapping: MSCAN Transmit Buffer 0 Identifier Register 3 | (CAN_TB0_IDR3) | C-60            |
| Extended Mapping: MSCAN Transmit Buffer 1 Identifier Register 0 | (CAN_TB1_IDR0) | C-61            |
| Extended Mapping: MSCAN Transmit Buffer 1 Identifier Register 1 | (CAN_TB1_IDR1) | C-61            |
| Extended Mapping: MSCAN Transmit Buffer 1 Identifier Register 2 | (CAN_TB1_IDR2) | C-61            |
| Extended Mapping: MSCAN Transmit Buffer 1 Identifier Register 3 | (CAN_TB1_IDR3) | C-61            |
| Extended Mapping: MSCAN Transmit Buffer 2 Identifier Register 0 | (CAN_TB2_IDR0) | C-62            |
| Extended Mapping: MSCAN Transmit Buffer 2 Identifier Register 1 | (CAN_TB2_IDR1) | C-62            |
| Extended Mapping: MSCAN Transmit Buffer 2 Identifier Register 2 | (CAN_TB2_IDR2) | C-62            |
| Extended Mapping: MSCAN Transmit Buffer 2 Identifier Register 3 | (CAN_TB2_IDR3) | C-62            |
| MSCAN Receive Buffer Data Segment Register 0                    | (CAN_RB_DSR0)  | C-63            |
| MSCAN Receive Buffer Data Segment Register 1                    | (CAN_RB_DSR1)  | C-63            |
| MSCAN Receive Buffer Data Segment Register 2                    | (CAN_RB_DSR2)  | C-63            |
| MSCAN Receive Buffer Data Segment Register 3                    | (CAN_RB_DSR3)  | C-63            |
| MSCAN Receive Buffer Data Segment Register 4                    | (CAN_RB_DSR4)  | C-63            |
| MSCAN Receive Buffer Data Segment Register 5                    | (CAN_RB_DSR5)  | C-63            |
| MSCAN Receive Buffer Data Segment Register 6                    | (CAN_RB_DSR6)  | C-63            |
| MSCAN Receive Buffer Data Segment Register 7                    | (CAN_RB_DSR7)  | C-63            |
| MSCAN Transmit Buffer 0 Data Segment Register 0                 | (CAN_TB0_DSR0) | C-64            |
| MSCAN Transmit Buffer 0 Data Segment Register 1                 | (CAN_TB0_DSR1) | C-64            |
| MSCAN Transmit Buffer 0 Data Segment Register 2                 | (CAN_TB0_DSR2) | C-64            |
| MSCAN Transmit Buffer 0 Data Segment Register 3                 | (CAN_TB0_DSR3) | C-64            |
| MSCAN Transmit Buffer 0 Data Segment Register 4                 | (CAN_TB0_DSR4) | C-64            |
| MSCAN Transmit Buffer 0 Data Segment Register 5                 | (CAN_TB0_DSR5) | C-64            |
| MSCAN Transmit Buffer 0 Data Segment Register 6                 | (CAN_TB0_DSR6) | C-64            |
| MSCAN Transmit Buffer 0 Data Segment Register 7                 | (CAN_TB0_DSR7) | C-64            |
| MSCAN Transmit Buffer 1 Data Segment Register 0                 | (CAN_TB1_DSR0) | C-65            |
| MSCAN Transmit Buffer 1 Data Segment Register 1                 | (CAN_TB1_DSR1) | C-65            |
| MSCAN Transmit Buffer 1 Data Segment Register 2                 | (CAN_TB1_DSR2) | C-65            |
| MSCAN Transmit Buffer 1 Data Segment Register 3                 | (CAN_TB1_DSR3) | C-65            |
| MSCAN Transmit Buffer 1 Data Segment Register 4                 | (CAN_TB1_DSR4) | C-65            |
| MSCAN Transmit Buffer 1 Data Segment Register 5                 | (CAN_TB1_DSR5) | C-65            |



Table C-1. List of Programmer's Sheets (Continued)

| Register Type                                   | Register                                | Page/<br>Figure |
|-------------------------------------------------|-----------------------------------------|-----------------|
| MSCAN Transmit Buffer 1 Data Segment Register 6 | (CAN_TB1_DSR6)                          | C-65            |
| MSCAN Transmit Buffer 1 Data Segment Register 7 | (CAN_TB1_DSR7)                          | C-65            |
| MSCAN Transmit Buffer 2 Data Segment Register 0 | (CAN_TB2_DSR0)                          | C-66            |
| MSCAN Transmit Buffer 2 Data Segment Register 1 | (CAN_TB2_DSR1)                          | C-66            |
| MSCAN Transmit Buffer 2 Data Segment Register 2 | (CAN_TB2_DSR2)                          | C-66            |
| MSCAN Transmit Buffer 2 Data Segment Register 3 | (CAN_TB2_DSR3)                          | C-66            |
| MSCAN Transmit Buffer 2 Data Segment Register 4 | (CAN_TB2_DSR4)                          | C-66            |
| MSCAN Transmit Buffer 2 Data Segment Register 5 | (CAN_TB2_DSR5)                          | C-66            |
| MSCAN Transmit Buffer 2 Data Segment Register 6 | (CAN_TB2_DSR6)                          | C-66            |
| MSCAN Transmit Buffer 2 Data Segment Register 7 | (CAN_TB2_DSR7)                          | C-66            |
| MSCAN Receive Buffer Data Length Register       | (CAN_RB_DLR)                            | C-67            |
| MSCAN Transmit Buffer 0 Data Length Register    | (CAN_TB0_DLR)                           | C-67            |
| MSCAN Transmit Buffer 1 Data Length Register    | (CAN_TB1_DLR)                           | C-67            |
| MSCAN Transmit Buffer 2 Data Length Register    | (CAN_TB2_DLR)                           | C-67            |
| MSCAN Transmit Buffer 0 Priority Register       | (CAN_TB0_TBPR)                          | C-68            |
| MSCAN Transmit Buffer 1 Priority Register       | (CAN_TB1_TBPR)                          | C-68            |
| MSCAN Transmit Buffer 2 Priority Register       | (CAN_TB2_TBPR)                          | C-68            |
| ADC                                             | ADCA_BASE: DSP56F801/803/805 = \$\$0E80 |                 |
|                                                 | ADCA_BASE: DSP56F807 = \$1280           |                 |
|                                                 | ADCB_BASE: DSP56F801/803/805 = \$0E20   |                 |
|                                                 | ADCB_BASE: DSP56F807 = \$\$12C0         |                 |
| ADC Control Register 1                          | (ADCR1)                                 | C-69            |
| ADC Control Register                            | (ADCR2)                                 | C-70            |
| ADC Zero Crossing Control Register              | (ADZCC)                                 | C-70            |
| ADC Channel List Register 2                     | (ADLST2)                                | C-71            |
| ADC Channel List Register 1                     | (ADLST1)                                | C-71            |
| ADC Sample Disable Register                     | (ADSDIS)                                | C-72            |
| ADC Status Register                             | (ADSTAT)                                | C-73            |
| ADC Limit Status Register                       | (ADLSTAT)                               | C-74            |
| ADC Zero Crossing Status Register               | (ADZCSTAT)                              | C-75            |
| ADC Result Registers                            | (ADRSLT0-7)                             | C-76            |
| ADC Low Limit Register 0–7                      | (ADLLMT0–7)                             | C-77            |
| ADC Low Limit Register 0–7                      | (ADHLMT0–7)                             | C-77            |
| ADC Offset Registers 0–7                        | (ADOFS0-7)                              | C-78            |

Table C-1. List of Programmer's Sheets (Continued)

| Register Type                           | Register                              | Page/<br>Figure |
|-----------------------------------------|---------------------------------------|-----------------|
| DEC                                     | DEC0_BASE: DSP56F801/803/805 = \$0E40 |                 |
|                                         | DEC0_BASE: DSP56F807 = \$\$1240       |                 |
|                                         | DEC1_BASE: DSP56F801/803/805 = \$0E50 |                 |
|                                         | DEC1_BASE: DSP56F807 =\$1250          |                 |
| Decoder Control Register                | (DECCR)                               | C-79            |
| Decoder Control Register                | (DECCR)                               | C-80            |
| Filter Delay Register                   | (FIR)                                 | C-81            |
| Watchdog Timeout Register               | (WTR)                                 | C-81            |
| Position Difference Counter Register    | (POSD)                                | C-82            |
| Position Difference Hold Register       | (POSDH)                               | C-82            |
| Revolution Counter Register             | (REV)                                 | C-83            |
| Revolution Hold Register                | (REVH)                                | C-83            |
| Upper Position Counter Register         | (UPOS)                                | C-84            |
| Lower Position Counter Register         | (LPOS)                                | C-84            |
| Upper Position Hold Register            | (UPOSH)                               | C-85            |
| Lower Position Hold Register            | (LPOSH)                               | C-85            |
| Upper Initialization Register           | (UIR)                                 | C-86            |
| Lower Initialization Register           | (LIR)                                 | C-86            |
| Input Monitor Register                  | (IMR)                                 | C-87            |
| PWM                                     | PWMA_BASE: DSP56F801/803/805 = \$0E00 |                 |
|                                         | PWMA_BASE: DSP56F807 = \$1200         |                 |
|                                         | PWMB_BASE: DSP56F801/803/805 = \$0EC0 |                 |
|                                         | PWMB_BASE: DSP56F807 = \$1220         |                 |
| PWM Control Register                    | (PMCTL)                               | C-88            |
| PWM Fault Control Register              | (PMFCTL)                              | C-89            |
| PWM Fault Status & Acknowledge Register | (PMFSA)                               | C-90            |
| PWM Output Control Register             | (PMOUT)                               | C-91            |
| PWM Counter Register                    | (PMCNT)                               | C-92            |
| PWM Counter Modulo Register             | (PWMCM)                               | C-92            |
| PWM Value Registers                     | (PWMVAL0-5)                           | C-93            |
| PWM Deadtime Register                   | (PMDEADTM)                            | C-94            |
| PWM Disable Mapping Register 1          | (PMDISMAP1)                           | C-95            |
| PWM Disable Mapping Register 2          | (PMDISMAP2)                           | C-95            |
| PWM Config Register                     | (PMCFG)                               | C-96            |
| PWM Channel Control Register            | (PMCCR)                               | C-97            |
| PWM Port Register                       | (PMPORT)                              | C-98            |



Table C-1. List of Programmer's Sheets (Continued)

| Register Type                   | Register                              | Page/<br>Figure |
|---------------------------------|---------------------------------------|-----------------|
| SCI                             | SCI0_BASE: DSP56F801/803/805 = \$0F00 |                 |
|                                 | SCI0_BASE: DSP56F807 = \$1300         |                 |
|                                 | SCI1_BASE: DSP56F801/803/805 = \$0F10 |                 |
|                                 | SCI1_BASE: DSP56F807 = \$1310         |                 |
| SCI Baud Rate Register          | (SCIBR)                               | C-99            |
| SCI Control Register            | (SCICR)                               | C-100           |
| SCI Control Register            | (SCICR)                               | C-101           |
| SCI Status Register             | (SCISR)                               | C-102           |
| SCI Data Register               | (SCIDR)                               | C-103           |
| SPI                             | SPI _BASE: DSP56F801/803/805 = \$0F20 |                 |
|                                 | SPI_BASE: DSP56F807 = \$1320          |                 |
| SPI Status and Control Register | (SPSCR)                               | C-104           |
| SPI Status and Control Register | (SPSCR)                               | C-105           |
| SPI Data Size Register          | (SPDSR)                               | C-106           |
| SPI Data Receive Register       | (SPDRR)                               | C-107           |
| SPI Data Transmit Register      | (SPDTR)                               | C-108           |
| TMR                             | TMRA_BASE: DSP56F801/803/805 =\$0D00  |                 |
|                                 | TMRA_BASE: DSP56F807 = \$1100         |                 |
|                                 | TMRB_BASE: DSP56F801/803/805 = \$0D20 |                 |
|                                 | TMRB_BASE: DSP56F807 = \$1120         |                 |
|                                 | TMRC_BASE: DSP56F801/803/805 =\$0D40  |                 |
|                                 | TMRC_BASE: DSP56F807 = \$1140         |                 |
|                                 | TMRD_BASE: DSP56F801/803/805 = \$0D60 |                 |
|                                 | TMRD_BASE: DSP56F807 = \$1160         |                 |
| TMR Control Register            | (CTRL)                                | C-109           |
| TMR Control Register            | (CTRL)                                | C-110           |
| TMR Control Register            | (CTRL)                                | C-111           |
| TMR Status and Control Register | (SCR)                                 | C-112           |
| TMR Status and Control Register | (SCR)                                 | C-113           |
| TMR Status and Control Register | (SCR)                                 | C-114           |
| TMR Compare Register #1         | (CMP1)                                | C-115           |
| TMR Compare Register #2         | (CMP2)                                | C-116           |
| TMR Capture Register            | (CAP)                                 | C-117           |
| TMR Load Register               | (LOAD)                                | C-118           |
| TMR Hold Register               | (HOLD)                                | C-119           |
| TMR Counter Register            | (CNTR)                                | C-120           |

Table C-1. List of Programmer's Sheets (Continued)

| Register Type                                  | Register                                  | Page/<br>Figure |
|------------------------------------------------|-------------------------------------------|-----------------|
| occs                                           | CLKGEN_BASE: DSP56F801/803/805<br>=\$0FA0 |                 |
|                                                | CLKGEN_BASE: DSP56F807 = \$13A0           |                 |
| PLL Control Register                           | (PLLCR)                                   | C-121           |
| PLL Control Register                           | (PLLCR)                                   | C-122           |
| PLL Divide-By Register                         | (PLLDB)                                   | C-123           |
| PLL Status Register                            | (PLLSR)                                   | C-124           |
| PLL Status Register                            | (PLLSR)                                   | C-125           |
| Test Register                                  | (TESTR)                                   | C-126           |
| CLKO Select Register                           | (CLKOSR)                                  | C-127           |
| DSP56F801 Internal Oscillator Control Register | (IOSCTL)                                  | C-128           |
| RESET                                          | COP_BASE: DSP56F801/803/805 = \$0F30      |                 |
|                                                | COP_BASE: DSP56F807 = \$1330              |                 |
| COP Control Register                           | (COPCTL)                                  | C-129           |
| COP Time-out Register                          | (COPTO)                                   | C-130           |
| COP Service Register                           | (COPSRV)                                  | C-130           |
| SIM                                            | SYS_BASE: DSP56F801/803/805 =\$0C00       |                 |
|                                                | SYS_BASE: DSP56F807 = \$1000              |                 |
| SIM Register                                   | (SYS_CNTL)                                | C-131           |
| SIM Register                                   | (SYS_CNTL)                                | C-132           |
| System Status Register                         | (SYS_STS)                                 | C-133           |
| Most Significant Half of JTAG_ID               | (MSH_ID)                                  | C-134           |
| Least Significant Half of JTAG_ID              | (LSH_ID)                                  | C-134           |
| Safe Storage Registers                         | (SSREG0-4)                                | C-135           |
| CPU Register                                   | T                                         |                 |
| Operating Mode Register                        | (OMR)                                     | 4 -22<br>4 -136 |
| Status Register                                | (SR)                                      | 4 -4            |

| Application: |   | Date:       |
|--------------|---|-------------|
|              | _ | Programmer: |
| ·            |   |             |

Sheet 1 of 2

# MEMORY

| Wai        | t State P Mem | nory (WSPM[3:0])      |
|------------|---------------|-----------------------|
| Bit String | Hex Value     | Number of Wait States |
| 0000       | 0             | 0                     |
| 0100       | 4             | 4                     |
| 1000       | 8             | 8                     |
| 1100       | С             | 12                    |
| All C      | Others        | Illegal               |

| Wait       | State Data M | emory (WSX[3:0])      |
|------------|--------------|-----------------------|
| Bit String | Hex Value    | Number of Wait States |
| 0000       | 0            | 0                     |
| 0100       | 4            | 4                     |
| 1000       | 8            | 8                     |
| 1100       | С            | 12                    |
| All (      | Others       | Illegal               |
| ·          | •            | •                     |

| DRV   |                                         | Drive | Cont | rol |     |    |    |          |                          |   |   |                 |   |   |   |               |   |
|-------|-----------------------------------------|-------|------|-----|-----|----|----|----------|--------------------------|---|---|-----------------|---|---|---|---------------|---|
| 0     | External me<br>actively drive<br>access |       |      |     |     | ly |    |          | pa                       |   |   |                 |   |   |   |               |   |
| 1     | External me                             | •     |      |     | ire |    |    |          | Reserve                  |   |   |                 |   |   |   |               |   |
|       | Reser                                   | ved   | ]    |     |     |    |    | <b>V</b> | \brace{\brace{\pi}{\pi}} |   | y | <u> </u>        |   |   |   |               |   |
| Bus C | ontrol Bits                             | 15    | 14   | 13  | 12  | 11 | 10 | 9        | 8                        | 7 | 6 | 5               | 4 | 3 | 2 | 1             | 0 |
| _     | (BCR) Read<br>\$FFF9 Write              |       | 0    | 0   | 0   | 0  | 0  | DRV      | 0                        |   |   | Field<br>(-Memo | - |   |   | Field<br>-Mem | - |

| U | r | , |
|---|---|---|
|   | u | , |
|   |   | _ |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

Sheet 2 of 2



| Application: | Date:       |
|--------------|-------------|
|              | Drogrommor  |
|              | Programmer: |

Sheet 1 of 4

### ITCN

| PRL0-PRL63 | Priority Level                                          |  |  |  |
|------------|---------------------------------------------------------|--|--|--|
| 0          | Disabled                                                |  |  |  |
| 1–7        | 1 = Lowest Priority Level<br>7 = Highest Priority Level |  |  |  |









| U | • | • | 3 |
|---|---|---|---|
|   | u | ı | ٠ |
|   | / | _ | 4 |

| Application: | Date:       |
|--------------|-------------|
| -            | Programmer: |

Sheet 2 of 4

### ITCN

| PRL0-PRL63 | Priority Level                                          |  |  |  |
|------------|---------------------------------------------------------|--|--|--|
| 0          | Disabled                                                |  |  |  |
| 1–7        | 1 = Lowest Priority Level<br>7 = Highest Priority Level |  |  |  |









| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

Sheet 3 of 4

### ITCN

| PRL0-PRL63 | Priority Level                                          |  |  |  |
|------------|---------------------------------------------------------|--|--|--|
| 0          | Disabled                                                |  |  |  |
| 1–7        | 1 = Lowest Priority Level<br>7 = Highest Priority Level |  |  |  |









| v |
|---|
|   |

| Application: | Date: |              |
|--------------|-------|--------------|
|              |       | Sheet 4 of 4 |
| ITCN         |       |              |

|                                             |    |      |                  |    | PRL | 0-PR | L63              |                     | P | riority | Level   |          |   |         |         |       |
|---------------------------------------------|----|------|------------------|----|-----|------|------------------|---------------------|---|---------|---------|----------|---|---------|---------|-------|
|                                             |    |      |                  |    |     | 0    |                  | Disable             | d |         |         |          |   |         |         |       |
|                                             |    |      |                  |    |     | 1–7  |                  | 1 = Low<br>7 = High |   | •       |         |          |   |         |         |       |
|                                             | _  |      |                  |    |     |      |                  |                     |   |         |         |          |   |         |         |       |
|                                             |    | SCI# | 0 Trans<br>Ready |    |     |      | I #0 Tr<br>Compl | ansmit<br>ete       |   | SCI#    | 1 Recei | ver Full | S | CI#1 Re | eceiver | Error |
|                                             |    |      |                  | _  |     |      |                  | _                   |   | _       |         |          |   |         | Ţ       |       |
| Group Priority Bits                         | 15 | 14   | 13               | 12 | 11  | 10   | 9                | 8                   | 7 | 6       | 5       | 4        | 3 | 2       | 1       | 0     |
| Register (GPR12) Read X:ITCN_BASE+\$C Write |    |      | PLR51            |    |     |      | PLR5             | 60                  |   |         | PLR49   | )        |   |         | PLR48   |       |

Reset







| Application: | Date:       |
|--------------|-------------|
|              | _           |
|              | Programmer: |



| U | r | ď |   |
|---|---|---|---|
|   | U |   | 1 |
|   |   |   |   |

Sheet 2 of 9



| plication:                                                                                                     |          |    |                           |                 |                              |                               |         |         |        |        |        |                   |        |         |        |        |
|----------------------------------------------------------------------------------------------------------------|----------|----|---------------------------|-----------------|------------------------------|-------------------------------|---------|---------|--------|--------|--------|-------------------|--------|---------|--------|--------|
|                                                                                                                |          |    |                           |                 |                              |                               |         |         |        |        | . P    | rogra             | amm    | er: _   |        |        |
|                                                                                                                |          |    |                           |                 |                              |                               |         |         |        |        |        |                   |        |         | Sheet  | 3 of 9 |
| FLASH                                                                                                          |          |    |                           |                 |                              |                               |         |         |        |        |        |                   |        |         |        |        |
| lote: This register is design for program developm                                                             |          |    |                           | A[15:           |                              | C<br>This re                  |         |         | am Ac  |        |        |                   |        |         | ]      |        |
| and error analysis.                                                                                            |          |    |                           | Progra<br>Addre | am                           | This re<br>attempt<br>flash r | egister | r is se | to the | prog   | ram/e  | rase a            | addre  | ss by   | -      |        |
|                                                                                                                |          |    |                           |                 |                              |                               |         |         |        |        |        |                   |        |         | _      |        |
| Flash Address Bits                                                                                             |          | 14 | 13                        | 12              | 11                           | 10                            | 9       | 8       | 7      | 6      | 5      | 4                 | 3      | 2       | 1      | 0      |
| Register Rea                                                                                                   |          |    | I                         | I               |                              |                               | L       | A       | 15:0]  |        |        |                   |        |         |        |        |
| (FIU_ADDR) Writ<br>X:FIU_BASE+\$3 Rese                                                                         |          | 0  | 0                         | 0               | 0                            | 0                             | 0       | 0       | 0      | 0      | 0      | 0                 | 0      | 0       | 0      | 0      |
|                                                                                                                |          |    |                           |                 |                              |                               |         |         |        |        |        |                   |        |         |        | -      |
| <b>Note:</b> This register is design<br>for program developm<br>and error analysis.                            |          | ,  | D[15:0<br>\$0000          | ) T             | his re                       | egister<br>g to Fla           | is clea | ared u  | pon ar | ıy sys | tem re | eset.             |        | an era  |        |        |
| for program developm                                                                                           |          | ,  | \$0000                    | ) T             | his re                       | egister<br>g to Fla           | is clea | ared u  | pon ar | ıy sys | tem re | eset.             |        |         |        | =      |
| for program developm<br>and error analysis.                                                                    | ent 15   | ,  | \$0000<br>rograr          | ) T             | his re                       | egister<br>g to Fla           | is clea | mory s  | pon ar | ıy sys | tem re | eset.             |        |         |        | 0      |
| for program developm<br>and error analysis.  Flash Data Register Bits<br>(FIU_DATA) Rea                        | ent 15 d | P  | \$0000<br>Progran<br>Data | ) T             | This re<br>Vritinç<br>ralue. | egister<br>g to Fla           | is clea | mory s  | pon ar | ny sys | tem re | eset.<br>gister t | to the | prograr | m data | 0      |
| for program developm<br>and error analysis.  Flash Data Register Bits<br>(FIU_DATA) Rea<br>X:FIU_BASE+\$4 Writ | ent 15 d | P  | \$0000<br>Progran<br>Data | ) T             | This re<br>Vritinç<br>ralue. | egister<br>g to Fla           | is clea | mory s  | pon ar | ny sys | tem re | eset.<br>gister t | to the | prograr | m data | 0      |

| v | 7 | 4 | ١ | ٥ |  |
|---|---|---|---|---|--|
|   | l | ļ |   | 9 |  |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

FLASH

| IE[11:0] |         | Interrupt Enable Bits                                  |
|----------|---------|--------------------------------------------------------|
| 0        | Interru | pt Bit Disabled                                        |
| 1        | Bit     | Interrupt Bit Enabled                                  |
|          | 11      | Write to Register Attempt–Busy                         |
|          | 10      | Write to FIU_CNTL During Program Erase                 |
|          | 9       | Terase or Tmel Timeout                                 |
|          | 8       | Trcv Timeout                                           |
|          | 7       | Tprog Timeout                                          |
|          | 6       | Tpgs Timeout                                           |
|          | 5       | Tnvh1 Timeout                                          |
|          | 4       | Tnvh Timeout                                           |
|          | 3       | Tnvs Timeout                                           |
|          | 2       | Illegal Flash Read/Write Access Attempt During Erase   |
|          | 1       | Illegal Flash Read/Write Access Attempt During Program |
|          | 0       | Flash Access Out-Of-Range                              |

Reserved Flash Interrupt Bits Enable Register Read IE[11:0] (FIU\_IE) Write X:FIU\_BASE+\$5 Reset 0 

Sheet 4 of 9

| Application: | Date:       |              |
|--------------|-------------|--------------|
|              | Programmer: |              |
| _            | - 3         | Sheet 5 of 9 |



| IS[11:0] |         | Interrupt Source Bits                                  |
|----------|---------|--------------------------------------------------------|
| 0        | Interru | upt Source Bit Inactive                                |
|          |         |                                                        |
| 1        | Bit     | Interrupt Source Bit Active: Error Detected            |
|          | 11      | Write to Register Attempt while Busy                   |
|          | 10      | Write to FIU_CNTL During Program Erase                 |
|          |         |                                                        |
|          | Bit     | Interrupt Source Bit Active: Timeout Condition Met     |
|          | 9       | Terase or Tmel Timeout                                 |
|          | 8       | Trcv Timeout                                           |
|          | 7       | Tprog Timeout                                          |
|          | 6       | Tpgs Timeout                                           |
|          | 5       | Tnvh1 Timeout                                          |
|          | 4       | Tnvh Timeout                                           |
|          | 3       | Tnvs Timeout                                           |
|          |         |                                                        |
|          | Bit     | Interrupt Source Bit Active: Error Detected            |
|          | 2       | Illegal Flash Read/Write Access Attempt During Erase   |
|          | 1       | Illegal Flash Read/Write Access Attempt During Program |
|          | 0       | Flash Access Out-Of-Range                              |

Reserved Flash Interrupt Bits Source Read IS[11:0] Register (FIU\_IS) Write X:FIU\_BASE+\$6 Reset 0 

| U | ~ | ď | ١ |
|---|---|---|---|
|   | U | , |   |
|   |   | • |   |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

## FLASH

**Note:** Use this register for indirectly controlling the interrupt service routine.

| IP[11:0] |         | Interrupt Pending Bits                                 |
|----------|---------|--------------------------------------------------------|
| 0        | Interru | pt Pending Bit Inactive                                |
|          |         |                                                        |
| 1        | Bit     | Interrupt Pending Bit Active                           |
|          | 11      | Write to Register Attempt–Busy                         |
|          | 10      | Write to FIU_CNTL During Program Erase                 |
|          | 9       | Terase or Tmel Timeout                                 |
|          | 8       | Trcv Timeout                                           |
|          | 7       | Tprog Timeout                                          |
|          | 6       | Tpgs Timeout                                           |
|          | 5       | Tnvh1 Timeout                                          |
|          | 4       | Tnvh Timeout                                           |
|          | 3       | Tnvs Timeout                                           |
|          | 2       | Illegal Flash Read/Write Access Attempt During Erase   |
|          | 1       | Illegal Flash Read/Write Access Attempt During Program |
|          | 0       | Flash Access Out-Of-Range                              |



Sheet 6 of 9

| Application: | Date:       |
|--------------|-------------|
|              | Drogrommor  |
|              | Programmer: |



| v |
|---|
|   |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |



| Application: | Date:       |
|--------------|-------------|
| -            | Programmer: |
|              | Programmer  |



| 7 | 4 | ٠ | 3 |
|---|---|---|---|
| L | u | , | 7 |
|   |   |   |   |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

Sheet 1 of 6

## GPIO

| Pull-Up Enable Functions |     |     |     |                   |                     |
|--------------------------|-----|-----|-----|-------------------|---------------------|
| Peripheral<br>Out Enable | PER | PUR | DDR | GPIO<br>Pin State | GPIO Pin<br>Pull-Up |
| Х                        | 0   | 0   | 0   | Input             | Disabled            |
| Х                        | 0   | 0   | 1   | Output            | Disabled            |
| Х                        | 0   | 1   | 0   | Input             | Enabled             |
| х                        | 0   | 1   | 1   | Output            | Disabled            |
| 0                        | 1   | х   | х   | Output            | Disabled            |
| 0                        | 1   | х   | х   | Output            | Disabled            |
| 1                        | 1   | х   | х   | Input             | Disabled            |
| 1                        | 1   | х   | Х   | Input             | Enabled             |

| PU[7:0] | Pull-Up                                                                                                                                                                                            |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | Pull-Up Disabled                                                                                                                                                                                   |
| 1       | DDR and PER = 0: Pull-Up is enabled. Each bit performs the pull-up function on the corresponding GPIO pin if the GPIO is configured as an input.  PER = 1: Pull-Up is controlled by the peripheral |
|         | output enable and the PUR.                                                                                                                                                                         |

**Note 1:** If the GPIO pin is configured as an output, the PUR is not recognized.

Note 2: PUR is set to 1 on processor reset.

**Note 3:** Refer to the above *Pull-Up Enable Functions* table for all possible combinations.

Data (D[7:0])





| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

Sheet 2 of 6

# GPIO

| Pull-Up Enable Functions |     |     |     |                   |                     |
|--------------------------|-----|-----|-----|-------------------|---------------------|
| Peripheral<br>Out Enable | PER | PUR | DDR | GPIO<br>Pin State | GPIO Pin<br>Pull-Up |
| Х                        | 0   | 0   | 0   | Input             | Disabled            |
| х                        | 0   | 0   | 1   | Output            | Disabled            |
| х                        | 0   | 1   | 0   | Input             | Enabled             |
| х                        | 0   | 1   | 1   | Output            | Disabled            |
| 0                        | 1   | х   | Х   | Output            | Disabled            |
| 0                        | 1   | х   | Х   | Output            | Disabled            |
| 1                        | 1   | х   | Х   | Input             | Disabled            |
| 1                        | 1   | х   | Х   | Input             | Enabled             |

| DD[7:0] | Data Direction                                                                                                    |  |  |
|---------|-------------------------------------------------------------------------------------------------------------------|--|--|
| 0       | PUR = 1: GPIO pin is an input with pull-up device.                                                                |  |  |
| 0       | PUR = 0: GPIO pin is an input without pull-up device.                                                             |  |  |
| 1       | The GPIO pin is an output.                                                                                        |  |  |
| Note 1: | Refer to the above <i>Pull-Up Enable Functions</i> table for all possible combinations on using the DDR register. |  |  |
| Note 2: | Each bit performs the pull-up function on the corresponding GPIO pin.                                             |  |  |



| L | ч |   | H |  |
|---|---|---|---|--|
| ۰ |   | _ | 7 |  |
|   |   |   |   |  |
|   |   |   |   |  |
|   |   |   |   |  |
|   |   |   |   |  |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

Sheet 3 of 6



|                          | Pull-Up Enable Functions |     |     |                   |                  |  |  |  |
|--------------------------|--------------------------|-----|-----|-------------------|------------------|--|--|--|
| Peripheral<br>Out Enable | PER                      | PUR | DDR | GPIO Pin<br>State | GPIO Pin Pull-Up |  |  |  |
| Х                        | 0                        | 0   | 0   | Input             | Disabled         |  |  |  |
| Х                        | 0                        | 0   | 1   | Output            | Disabled         |  |  |  |
| Х                        | 0                        | 1   | 0   | Input             | Enabled          |  |  |  |
| Х                        | 0                        | 1   | 1   | Output            | Disabled         |  |  |  |
| 0                        | 1                        | х   | х   | Output            | Disabled         |  |  |  |
| 0                        | 1                        | х   | х   | Output            | Disabled         |  |  |  |
| 1                        | 1                        | х   | х   | Input             | Disabled         |  |  |  |
| 1                        | 1                        | х   | х   | Input             | Enabled          |  |  |  |

| PE[7:0] | Peripheral Enable                                                                                                                                              |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | DDR determines the data flow direction:                                                                                                                        |
|         | DDR = 0: GPIO pin is input only.                                                                                                                               |
|         | DDR = 1: GPIO pin is output only.                                                                                                                              |
| 1       | PER masters the GPIO pin. This mastership includes configuring the GPIO pin as:                                                                                |
|         | <ul> <li>A required input (with or without pull-up), or</li> </ul>                                                                                             |
|         | <ul> <li>A required output (depending on peripheral<br/>output enable status, and includes data<br/>transfers from the GPIO pin to the peripheral.)</li> </ul> |

**Note 1:** Refer to the above *Pull-Up Enable Functions* table for all possible combinations on using the PER register.

**Note 2:** Each bit determines the peripheral function on the corresponding GPIO pin.



| Application:                                                         |                    |             |      |          |          |            |                         |      |               |         | Dat                         | .e                  |            |     |        |      |
|----------------------------------------------------------------------|--------------------|-------------|------|----------|----------|------------|-------------------------|------|---------------|---------|-----------------------------|---------------------|------------|-----|--------|------|
|                                                                      |                    |             |      |          |          |            |                         |      |               |         | Pro                         | gram                | mer        | :   |        |      |
|                                                                      |                    |             |      |          |          |            |                         |      |               |         |                             |                     |            | SI  | neet 4 | of 6 |
| GPIO                                                                 |                    |             |      |          |          |            |                         |      |               |         |                             |                     |            |     |        |      |
|                                                                      |                    |             |      |          | 1        | 141        | [7:0]                   |      |               |         | Intor                       | rupt A              | ccort      |     |        |      |
|                                                                      |                    |             |      |          |          |            | 0                       | Int  | errupt i      | s clea  |                             | rupt <i>F</i>       | sseri      |     |        |      |
|                                                                      |                    |             |      |          |          |            | 1                       | _    | interru       |         |                             | d.                  |            |     |        |      |
|                                                                      |                    |             |      |          |          |            |                         |      | egister       | -       |                             |                     | testir     | ng. |        |      |
|                                                                      |                    | Rese        | rved | <u> </u> | <u> </u> |            |                         |      |               |         |                             |                     | ľ          |     |        |      |
| Interrupt Assert Bits                                                |                    | 14          | 13   | 12       | 11       | 10         | 9                       | 8    | 7             | 6       | 5                           | 4                   | 3          | 2   | 1      | 0    |
| Register (IAR) Rea                                                   |                    | 0           | 0    | 0        | 0        | 0          | 0                       | 0    |               |         |                             | IA[7                | :0]        |     |        |      |
| X:GPIO:_BASE+\$4 Writ                                                | e                  |             |      |          |          |            |                         |      |               |         |                             |                     |            |     |        |      |
| X:GPIO:_BASE+\$4 Writ<br>Res                                         | et 0               | 0           | 0    | 0        | 0        | 0          | 0                       | 0    | 0             | 0       | 0                           | 0                   | 0          | 0   | 0      | 0    |
|                                                                      |                    | 0           | 0    | 0        | 0        |            |                         | 0    | 0             | 0       |                             |                     |            |     | 0      | 0    |
|                                                                      |                    | 0           | 0    | 0        | 0        | IEN        | 0<br>[ <b>7:0]</b><br>0 |      |               |         | Interr                      | upt E               |            |     | 0      | 0    |
|                                                                      |                    | 0           | 0    | 0        | 0        | IEN        | [7:0]                   | Inte | 0<br>errupt o | detecti | Interr                      | rupt E              |            |     | 0      | 0    |
|                                                                      | et 0               | 0<br>Served |      | 0        | 0        | IEN        | <b>[7:0]</b>            | Inte | errupt (      | detecti | Interr                      | rupt E              |            |     | 0      | 0    |
| Res                                                                  | Res<br>S 15        |             |      | 0        | 0        | IEN        | <b>[7:0]</b>            | Inte | errupt (      | detecti | Interr                      | rupt E              |            |     | 1      | 0    |
| Res                                                                  | Res<br>3 15<br>d 0 | served      | 1    |          |          | IEN        | [ <b>7:0]</b><br>0      | Inte | errupt o      | detecti | Interr<br>on disa<br>on ena | rupt E              | nable<br>7 | )   |        |      |
| Interrupt Enable Bits<br>Register (IENR) Rea<br>X:GPIO_BASE+\$5 Writ | Res<br>3 15<br>d 0 | served      | 13   | 12       | 11       | <b>IEN</b> | [7:0]<br>0<br>1         | Inte | errupt o      | detecti | Interr<br>on disa<br>on ena | rupt Eabled. abled. | nable<br>7 | )   |        |      |

|   | • | j |  |
|---|---|---|--|
| ١ | ì | 1 |  |
|   |   |   |  |

| IPOL(7:0)   Interrupt Polarity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Application:               |               |               | Date:                                            |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------|---------------|--------------------------------------------------|
| When register   1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            |               |               | Programmer:Sheet 5 of 6                          |
| When register   1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | GPIO                       |               |               |                                                  |
| When register   1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            |               | IPOL[7:0]     | Interrupt Polarity                               |
| No.   No. |                            | When register |               |                                                  |
| Interrupt Polarity   Bits   15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                            |               | 1             | The interrupt at the GPIO pin is active low.     |
| Interrupt Polarity   Bits   15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                            |               | _             | Register IPOLR is disabled                       |
| IPR[7:0]   Interrupt Pending Register   IPOL[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | F                          | eserved       |               | •                                                |
| IPR[7:0]   Interrupt Pending Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Interrupt Polarity Bits 15 | 14 13 12 11   | 10 9          | 8 7 6 5 4 3 2 1 0                                |
| IPR[7:0]   Interrupt Pending Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                            | 0 0 0 0       | 0 0           | 0 IPOL[7:0]                                      |
| Interrupt Pending Bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0  Register (IPR) Read X:GPIO:_BASE+\$7 Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                            | 0 0 0 0       | 0 0           | 0 0 0 0 0 0 0 0 0                                |
| Interrupt Pending Bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0  Register (IPR) Read X:GPIO:_BASE+\$7 Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                            | IP            | R[7:01        | Interrupt Pending Register                       |
| Interrupt Pending Bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0  Register (IPR) Read X:GPIO:_BASE+\$7 Write IPR Red  A set bit indicates which pin caused an incoming interrupt.  To Clear the IPR Register  Software Interrupts   Write zeros into the IAR register.  External Interrupts   Write zeros into the IESR register.  Interrupt Pending Bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0  IPR[7:0] IPR[7:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                            |               |               |                                                  |
| Software Interrupts   Write zeros into the IAR register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                            |               | 1             | A set bit indicates which pin caused an incoming |
| External Interrupts   Write zeros into the IESR register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                            |               |               |                                                  |
| Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                            |               |               |                                                  |
| Interrupt Pending Bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0  Register (IPR) Read 0 0 0 0 0 0 0 0 0 IPR[7:0]  X:GPIO:_BASE+\$7 Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | _                          | Externa       | ai interrupts | Write zeros into the IESR register.              |
| Register (IPR) Read         0         0         0         0         0         0         0         IPR[7:0]           X:GPIO:_BASE+\$7 Write         Image: Control of the property of the pro                                                                                                                               |                            | Reserved      |               | •                                                |
| X:GPIO:_BASE+\$7 Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                            |               |               |                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                            | 0 0 0 0       | 0 0           | 0 IPR[7:0]                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                            | 0 0 0 0       | 0 0           | 0 0 0 0 0 0 0 0                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                            |               |               |                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                            |               |               |                                                  |

| Application: | Date:         |              |
|--------------|---------------|--------------|
| • •          | Programmer: _ |              |
|              |               | Sheet 6 of 6 |



| v |
|---|
|   |

| plication     | n:                           |                    |   |   |   | Date:    |        |       |        |
|---------------|------------------------------|--------------------|---|---|---|----------|--------|-------|--------|
|               |                              |                    |   |   |   | Progra   | ammer: |       |        |
|               |                              |                    |   |   |   |          |        | Sheet | 1 of 2 |
|               |                              |                    |   |   |   |          |        |       |        |
| IMS           | SCAN                         |                    |   |   |   |          |        |       |        |
|               |                              |                    |   |   |   |          |        | = Res | serv   |
| CETDEC        | Coft Doort                   |                    |   |   |   |          |        |       |        |
| SFTRES        | Soft Reset  Normal Operation |                    |   |   |   |          |        |       |        |
| 0<br>1        | MSCAN Enters Soft R          | Pacat Stata        |   |   |   |          |        |       |        |
| '             |                              | en SFTRES = 1      |   |   |   |          |        |       |        |
|               | Registers Entering           | Registers Writable |   |   |   |          |        |       |        |
|               | Hard Reset State             | by CPU             |   |   |   |          |        |       |        |
|               | CANCTL0                      | CANCTL1            |   |   |   |          |        |       |        |
|               | CANRFLG                      | CANBTR0            |   |   |   |          |        |       |        |
|               | CANIER                       | CANBTR1            |   |   |   |          |        |       |        |
|               | CANTFLG                      | CANIDAC            |   |   |   |          |        |       |        |
|               | CANTCR                       | CANIDAR0-7         |   |   |   |          |        |       |        |
|               |                              |                    |   |   |   |          |        |       |        |
| SLPRQ         | Sleen Request-G              | Go Into Sleep Mode |   |   |   |          |        |       |        |
| 0             | Wake-Up, MSCAN Fu            |                    |   |   |   |          |        | 7     |        |
| 1             | MSCAN Enters Sleep           |                    |   |   |   |          |        |       |        |
|               | <u>'</u>                     |                    |   |   |   |          |        |       |        |
| SLPAK         | Internal S                   | Sleep Mode         |   |   |   |          |        |       |        |
| 0             | Wake-Up                      |                    |   |   |   |          |        |       |        |
| 1             | MSCAN in Sleep Mod           | e                  |   |   |   |          |        |       |        |
|               |                              |                    |   |   |   |          |        |       |        |
| SYNCH         | CAN Bus Sv                   | nchronization      |   |   |   |          |        |       |        |
| 0             | MSCAN Not Synchror           |                    |   |   |   |          |        |       |        |
| 1             | MSCAN Synchronized           |                    |   |   |   |          |        |       |        |
|               |                              |                    |   |   |   |          |        |       |        |
| CSWAI         | CAN Stops                    | in Wait Mode       |   |   |   |          |        |       |        |
| 0             | MSCAN Clocking con           |                    |   |   | 1 |          |        |       |        |
| 1             | Clocking to MSCAN M          |                    |   |   |   |          |        |       |        |
| •             | Wait Mode                    |                    |   |   |   |          |        |       |        |
| RXACT         | Poorings /                   | Active Status      |   |   |   |          |        |       |        |
| 0             | MSCAN is Transmittir         |                    |   | • |   |          |        |       |        |
| 1             | MSCAN is Receiving           |                    | _ |   |   |          |        |       |        |
| 1             | WOODIN IS NECERTING          | wicosayo           |   |   |   |          |        |       |        |
| RXFRM         | Dani - d                     | Гтото Пол          |   |   |   | Reserved |        |       |        |
| K Y L K I / I | r Keceived                   | Frame Flag         |   | l | Ì | 1 8      |        |       | Ì      |
| 0             | No Valid Message Re          |                    |   |   |   | 5        |        |       |        |



7

0

6

0

RXFRM RXACT CSWAI SYNCH

5

0

0

0

SLPAK SLPRQ SFTRES

0

Reserved

Register 0 Read

(CANCTL0) Write

X:CAN\_BASE+\$0 Reset 0

**MSCAN Control** Bits 15 14 13 12 11 10 9 8

0 0 0

0

0 0 0

| Sheet 2 of 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | plication: |           |         |            |             |          |       |       |       |          |      |          |      | . D   | ate: |       |       |            |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|---------|------------|-------------|----------|-------|-------|-------|----------|------|----------|------|-------|------|-------|-------|------------|
| CLKSRC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |            |           |         |            |             |          |       |       |       |          |      |          |      | P     | rogr | ammer | :     |            |
| CLKSRC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       | She   | et 2 of 27 |
| O   Clock source is EXTAL-CLK     1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | MS         | CA        | N       |            |             |          |       |       |       |          |      |          |      |       |      |       | =     | Reserved   |
| O   Clock source is EXTAL-CLK     1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CLKSRC     | -         |         | MSCAN      | l Clock     | Sour     | ce    |       |       |          |      |          |      |       |      |       |       |            |
| WUPM         Wake-Up Mode           0         When MSCAN is in sleep mode, MSCAN wakes up the CPU after any recessive to dominant edge on CAN bus           1         When MSCAN is in sleep mode, MSCAN wakes up the CPU when dominant bus pulse width = Twup           LOOPB         Loop Back Self Test Mode           0         Normal operation           1         MSCAN performs internal loop back    Reserved  MSCAN module disabled  Reserved  Reserved  Reserved  Reserved  CANE Is a 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 CANE Register 1 Read 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |            | Clock so  |         |            |             |          |       |       |       | _        |      |          |      |       |      |       |       |            |
| When MSCAN is in sleep mode, MSCAN wakes up the CPU after any recessive to dominant edge on CAN bus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1          | Clock so  | urce is | IPBus C    | lock        |          |       |       |       |          |      |          |      |       |      |       |       |            |
| When MSCAN is in sleep mode, MSCAN wakes up the CPU after any recessive to dominant edge on CAN bus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | WIIDM      |           |         | Wak        | a-lin N     | Anda     |       |       |       |          |      |          |      |       |      |       |       |            |
| CPU after any recessive to dominant edge on CAN bus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |            | When MS   | SCAN is |            |             |          | CAN v | vakes | un th | 16       |      |          |      |       |      |       |       |            |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0          |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
| O         Normal operation           1         MSCAN performs internal loop back           CANE         CAN Enable           0         MSCAN module disabled           1         MSCAN module enabled           Reserved         Reserved    Reserved  Register 1 Read  O O O O O O O O O O O O O O O O O O O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1          | When MS   | SCAN is | s in sleep | o mode      | e, MSC   | CAN v | vakes |       |          |      |          |      |       |      |       |       |            |
| 0         Normal operation           1         MSCAN performs internal loop back           CANE         CAN Enable           0         MSCAN module disabled           1         MSCAN module enabled           Reserved         Reserved    Reserved  Reserved  CANCTI Bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0  Register 1 Read (CANCTL1) Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | LOOPR      |           | 1.0     | non Back   | Self        | Test M   | Inde  |       |       |          |      |          |      |       |      |       |       |            |
| 1 MSCAN performs internal loop back  CANE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |            | Normal    |         |            | . 0011      | . 001 10 | .540  |       |       | =        |      |          |      |       |      |       |       |            |
| CANE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |            |           |         |            | al loop     | back     |       |       |       | $\dashv$ |      |          |      |       |      |       |       |            |
| 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |            | '         | -       |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
| 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CANE       |           |         | CA         | N Eng       | ıhle     |       |       |       |          |      |          |      |       |      |       |       |            |
| 1 MSCAN module enabled  Reserved    Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved   Reserved |            | MSCAN     | module  |            |             | ibie     |       |       |       |          |      |          |      |       |      |       |       |            |
| MSCAN Control Bits         15         14         13         12         11         10         9         8         7         6         5         4         3         2         1         0           Register 1 Read (CANCTL1) Write         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |            |           |         |            |             |          |       |       |       |          |      |          | Rese | erved |      |       |       |            |
| MSCAN Control Bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0  Register 1 Read (CANCTL1) Write CLKSR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <u> </u>   |           |         |            |             |          |       |       |       |          |      | L        |      |       |      |       |       |            |
| MSCAN Control Bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0  Register 1 Read (CANCTL1) Write CLKSR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Г          |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
| Register 1 Read         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |            | Reserved  | )t      |            |             |          | 1     |       |       |          |      |          |      |       |      |       |       |            |
| Register 1 Read         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |            |           |         |            |             |          |       |       |       |          | V    |          |      |       |      | •     | ▼     | ▼          |
| Register 1 Read         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | MSCAN      | l Control | l Ditc  | 15 1       | <i>1</i> 12 | 12       | 11    | 10    | 0     | •        | 7    | <u>_</u> | 5    | 4     |      | 1     | 1     | 0          |
| (CANCTL1) Write CANE LOOPB WOPM CLKSR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       | '<br> | T          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |           |         |            | , 0         | -        | 10    | U     | U     | 0        | CANE | -        | 0    | U     | 0    | LOOPB | WUPM  | CLKSRO     |
| A:CAN_BASE+\$1 Reset 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | X:CAN_E    | BASE+\$1  | Reset   | 0 (        | 0           | 0        | 0     | 0     | 0     | 0        | 0    | 0        | 0    | 0     | 0    | 0     | 0     | 0          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |           |         |            |             |          |       |       |       |          |      |          |      |       |      |       |       |            |

|  | l | ŀ | 1 |  |
|--|---|---|---|--|
|  | ١ | 1 |   |  |
|  |   |   |   |  |

| plicatio | n:               |                    |      |          |                |       |        |        |      |      |      |      | _    | Date: |      |      |         |       |
|----------|------------------|--------------------|------|----------|----------------|-------|--------|--------|------|------|------|------|------|-------|------|------|---------|-------|
|          |                  |                    |      |          |                |       |        |        |      |      |      |      | _    | Progr | amm  |      | Sheet : |       |
| M        | SC               | A۱                 | 1    |          |                |       |        |        |      |      |      |      |      |       |      |      | = Res   | erved |
| BRP5     | BRP4             | BRP3               | BRP2 | BRP1     | BRF            | P0    |        | Baud F |      | (P)  |      |      |      |       |      |      |         |       |
| 0        | 0                | 0                  | 0    | 0        | 0              |       | 1 1000 | 1      | aido | (. ) |      |      |      |       |      |      |         |       |
| 0        | 0                | 0                  | 0    | 0        | 1              |       |        | 3      |      |      |      |      |      |       |      |      |         |       |
| 0        | 0                | 0                  | 0    | 1        | 1              |       |        | 4      |      |      |      |      |      |       |      |      |         |       |
| 1        | 1                | 1                  | 1    | 1        | 0              |       |        | 63     |      |      |      |      |      |       |      |      |         |       |
| 1        | 1                | 1                  | 1    | 1        | 1              |       |        | 64     |      |      |      |      |      |       |      |      |         |       |
| SJW1     | SJV              | VO I               |      | Synchroi | nizatio        | on Ju | ımp V  | Vidth  |      |      |      |      |      |       |      |      |         |       |
| 0        | 0                |                    |      | 1 T      | q Clo          | ck C  | ycle   |        |      |      |      |      |      |       |      |      |         |       |
| 0        | 1 0              |                    |      | 2 T      | q Clo<br>q Clo | ck C  | ycle   |        |      |      |      |      |      |       |      |      |         |       |
| 1        | 1                |                    |      |          | q Clo          |       |        |        |      |      |      |      |      |       |      |      |         |       |
| SCAN     | Bus Tir<br>Regis | ning B<br>ter 0 Re |      |          | 13             | 12    | 11     | 10     | 9    | 8    | 7    | 6    | 5    | 4     | 3    | 2    | 1       | (     |
|          | (CANB            |                    |      |          |                |       |        | Ť      |      |      | SJW1 | SJW0 | BRP5 | BRP4  | BRP3 | BRP2 | BRP1    | BR    |
|          | I_BASI           |                    |      | 0        | 0              | 0     | 0      | 0      | 0    | 0    | 0    | 0    | 0    | 0     | 0    | 0    | 0       | (     |
|          |                  |                    |      |          |                |       |        |        |      |      |      |      |      |       |      |      |         |       |

| ation                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                      |                                                      |                                                        |                |   | Date: _ |       |       |         |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------|----------------|---|---------|-------|-------|---------|
|                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                      |                                                      |                                                        |                |   | Progra  | mmer: |       |         |
|                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                      |                                                      |                                                        |                |   |         |       | Shee  | 4 of 2  |
|                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _                                                    |                                                      |                                                        |                |   |         |       |       |         |
| <b>JSC</b>                                   | ΔΝΙ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                      |                                                      |                                                        |                |   |         |       |       |         |
| VIOC.                                        | $\Box$ I $\overline{A}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                      |                                                      |                                                        |                |   |         |       | = Res | ervec   |
|                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                      |                                                      |                                                        |                |   |         |       | 100   | ici vcc |
|                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                      |                                                      |                                                        |                |   |         |       |       |         |
| TSEG13                                       | TSEG12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TSEG11                                               | TSEG10                                               | Time Segment                                           | 1              |   |         |       |       |         |
| 0                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                    | 0                                                    | Not a valid settir                                     |                |   |         |       |       |         |
| 0                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                    | 1                                                    | Not a valid setting                                    | g              |   |         |       |       |         |
| 0                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                    | 0                                                    | Not a valid settir                                     |                |   |         |       |       |         |
| 0                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                    | 1                                                    | 4 Tq clock cycle                                       |                |   |         |       |       |         |
| 0                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                    | 0                                                    | 5 Tq clock cycle                                       |                |   |         |       |       |         |
| 0                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                    | 1                                                    | 6 Tq clock cycle                                       |                |   |         |       |       |         |
| 0                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                    | 0                                                    | 7 Tq clock cycle:<br>8 Tq clock cycle:                 |                |   |         |       |       |         |
| 0                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                    | 0                                                    | 9 Tq clock cycles                                      |                |   |         |       |       |         |
| 1                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                    | 1                                                    | 10 Tq clock cycle                                      |                |   |         |       |       |         |
| 1                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                    | 0                                                    | 11 Tq clock cycle                                      |                |   |         |       |       |         |
| 1                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                    | 1                                                    | 12 Tq clock cycle                                      |                |   |         |       |       |         |
| 1                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                    | 0                                                    | 13 Tq clock cycl                                       |                |   |         |       |       |         |
| 1                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                    | 1                                                    | 14 Tq clock cycl                                       |                |   |         |       |       |         |
| 1                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                    | 0                                                    | 15 Tq clock cycl                                       |                |   |         |       |       |         |
| 1                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                    | 1                                                    | 16 Tq clock cycle                                      | es             |   |         |       |       |         |
|                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                      |                                                      |                                                        |                |   |         |       |       |         |
| TSEG22                                       | TSEG21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TSEG20                                               | Time S                                               | Segment 2                                              |                |   |         |       |       |         |
| 0                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                    | 1 Tq clocl                                           |                                                        |                |   |         |       |       |         |
| 0                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                    | 2 Tq clocl                                           |                                                        |                |   |         |       |       |         |
| _                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                    | 3 Tq clocl                                           |                                                        |                |   |         |       |       |         |
| 0                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                      | 4 Ta alaal                                           | k cycles                                               |                |   |         |       |       |         |
| 0                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                    | 4 Tq clocl                                           |                                                        |                |   |         |       |       |         |
| 0                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                    | 5 Tq clocl                                           | k cycles                                               |                |   |         |       |       |         |
| 0<br>1<br>1                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                    | 5 Tq clock                                           | k cycles<br>k cycles                                   |                |   |         |       |       |         |
| 0<br>1<br>1<br>1                             | 0<br>0<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0<br>1<br>0                                          | 5 Tq clock<br>6 Tq clock<br>7 Tq clock               | k cycles<br>k cycles<br>k cycles                       |                |   |         |       |       |         |
| 0<br>1<br>1                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                    | 5 Tq clock                                           | k cycles<br>k cycles<br>k cycles                       |                |   |         |       |       |         |
| 0<br>1<br>1<br>1<br>1                        | 0<br>0<br>1<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0<br>1<br>0<br>1                                     | 5 Tq clock<br>6 Tq clock<br>7 Tq clock               | k cycles<br>k cycles<br>k cycles                       |                |   |         |       |       |         |
| 0 1 1 1 1 1 1 1 SAMP                         | 0<br>0<br>1<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0<br>1<br>0<br>1                                     | 5 Tq clock<br>6 Tq clock<br>7 Tq clock               | k cycles<br>k cycles<br>k cycles                       |                |   |         |       |       |         |
| 0 1 1 1 1 1 1 1 SAMP 0                       | 0<br>0<br>1<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0 1 0 1 1 Sampling le per bit                        | 5 Tq clock<br>6 Tq clock<br>7 Tq clock<br>8 Tq clock | k cycles<br>k cycles<br>k cycles                       |                |   |         |       |       |         |
| 0 1 1 1 1 1 1 1 SAMP                         | 0<br>0<br>1<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0 1 0 1 1 Sampling le per bit                        | 5 Tq clock<br>6 Tq clock<br>7 Tq clock<br>8 Tq clock | k cycles<br>k cycles<br>k cycles                       |                |   |         |       |       |         |
| 0 1 1 1 1 1 1 1 SAMP 0                       | 0<br>0<br>1<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0 1 0 1 1 Sampling le per bit                        | 5 Tq clock<br>6 Tq clock<br>7 Tq clock<br>8 Tq clock | k cycles<br>k cycles<br>k cycles                       |                |   |         |       |       |         |
| 0<br>1<br>1<br>1<br>1<br>1<br>SAMP<br>0      | 0 0 1 1 1 1 SOne samp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0 1 0 1 1 Sampling le per bit                        | 5 Tq clock<br>6 Tq clock<br>7 Tq clock<br>8 Tq clock | k cycles<br>k cycles<br>k cycles                       |                |   |         |       |       |         |
| 0 1 1 1 1 1 1 1 SAMP 0                       | 0 0 1 1 1 1 SOne samp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0 1 0 1 1 Sampling le per bit                        | 5 Tq clock<br>6 Tq clock<br>7 Tq clock<br>8 Tq clock | k cycles<br>k cycles<br>k cycles                       |                |   |         |       |       |         |
| 0<br>1<br>1<br>1<br>1<br>1<br>SAMP<br>0      | 0 0 1 1 1 1 SOne samp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0 1 0 1 1 Sampling le per bit                        | 5 Tq clock<br>6 Tq clock<br>7 Tq clock<br>8 Tq clock | k cycles<br>k cycles<br>k cycles                       |                |   |         |       |       |         |
| 0<br>1<br>1<br>1<br>1<br>1<br>SAMP<br>0<br>1 | 0 0 1 1 1 1 SON SON SAME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0 1 0 1 1 Sampling le per bit sples per bi           | 5 Tq clock 6 Tq clock 7 Tq clock 8 Tq clock          | k cycles k cycles k cycles k cycles                    | 5              | 4 | 2       | 2     | 1     | 0       |
| 0                                            | 0 0 1 1 1 1 S One samp Three same erved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0 1 0 1 1 Sampling le per bit oples per bit 15 14 13 | 5 Tq clock 6 Tq clock 7 Tq clock 8 Tq clock          | k cycles k cycles k cycles k cycles                    | 5              | 4 | 3       | 2     | 1     | 0       |
| O 1 1 1 1 1 1 1 Rese                         | 0 0 1 1 1 1 SOne samp Three same erved Integrated Integ | 0 1 0 1 1 Sampling le per bit oples per bit 15 14 13 | 5 Tq clock 6 Tq clock 7 Tq clock 8 Tq clock          | k cycles k cycles k cycles k cycles                    | 5<br>G22TSEG21 |   |         |       |       |         |
| O 1 1 1 1 1 1 1 Rese                         | One samp Three sam  arved  ing Bits er 1 Read (R1) Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0 1 0 1 1 Sampling le per bit sples per bi           | 5 Tq clock 6 Tq clock 7 Tq clock 8 Tq clock          | k cycles k cycles k cycles k cycles k cycles S AMP TSE | G22TSEG21      |   |         |       |       |         |

| v |
|---|
|   |

|            |                                                                                                                                                                                                                                                   | Date:                      |               |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------|
|            |                                                                                                                                                                                                                                                   | Programmer:                | Sheet 5 o     |
|            |                                                                                                                                                                                                                                                   |                            |               |
|            | O 4 4 1                                                                                                                                                                                                                                           |                            |               |
| IMS        | CAN                                                                                                                                                                                                                                               | Note: To ensure data inte  | earity do not |
|            |                                                                                                                                                                                                                                                   | read the receive buffer re |               |
|            |                                                                                                                                                                                                                                                   | the RXF flag is cleared.   |               |
| RXF        | Receiver Buffer Full                                                                                                                                                                                                                              |                            |               |
| 0          | Receive buffer is released (not full)                                                                                                                                                                                                             |                            |               |
| 1          | Receiver buffer is full and a new message is available                                                                                                                                                                                            |                            |               |
|            |                                                                                                                                                                                                                                                   |                            |               |
| OVRIF<br>0 | Overrun Interrupt Flag  No data overrun condition                                                                                                                                                                                                 |                            |               |
| 1          | A data overrun detected                                                                                                                                                                                                                           |                            |               |
| •          | Tradia oronan astosioa                                                                                                                                                                                                                            |                            |               |
| BOFFIF     | Bus-Off Interrupt Flag                                                                                                                                                                                                                            |                            |               |
| 0          | No bus-off status reached                                                                                                                                                                                                                         |                            | ı             |
| 1          | MSCAN entered bus-off status                                                                                                                                                                                                                      |                            |               |
|            |                                                                                                                                                                                                                                                   |                            |               |
| TERRIF     | Transmitter Error Passive Interrupt Flag                                                                                                                                                                                                          |                            |               |
| 0          | No transmitter error passive status reached                                                                                                                                                                                                       |                            |               |
| 1          | MSCAN entered transmitter error passive status                                                                                                                                                                                                    |                            |               |
|            |                                                                                                                                                                                                                                                   |                            |               |
| RERRIF     | Receiver Error Passive Interrupt Flag                                                                                                                                                                                                             |                            |               |
| 0          | No receiver error passive status reached                                                                                                                                                                                                          |                            |               |
| 1          | MSCAN entered receiver error passive status                                                                                                                                                                                                       |                            |               |
|            |                                                                                                                                                                                                                                                   |                            |               |
| TWRNIF     | Transmitter Warning Interrupt Flag                                                                                                                                                                                                                |                            |               |
| 0          | No transmitter warning status reached                                                                                                                                                                                                             | _                          |               |
| 1          | MSCAN entered transmitter warning status                                                                                                                                                                                                          |                            |               |
|            |                                                                                                                                                                                                                                                   |                            |               |
| RWRNIF     | Receiver Warning Interrupt Flag                                                                                                                                                                                                                   |                            |               |
| 0          | No receiver warning status received                                                                                                                                                                                                               |                            |               |
| 1          | MSCAN entered receiver warning status                                                                                                                                                                                                             |                            |               |
|            |                                                                                                                                                                                                                                                   |                            |               |
| WUPIF      | Wake-Up Interrupt Flag                                                                                                                                                                                                                            |                            |               |
| 0          | No wake-up activity observed in sleep mode.                                                                                                                                                                                                       |                            |               |
| 1          | MSCAN detected bus activity and requested wake-up                                                                                                                                                                                                 |                            |               |
|            |                                                                                                                                                                                                                                                   |                            |               |
|            | Reserved                                                                                                                                                                                                                                          |                            |               |
| L          | <b>—</b>                                                                                                                                                                                                                                          | <b>* * * *</b>             | , ♦           |
| Mecani     | Receiver Bits 15 14 13 12 11 10 9 8 7 6                                                                                                                                                                                                           | 5 4 3 2                    | , ,           |
|            | Receiver         Bits         15         14         13         12         11         10         9         8         7         6           Register Read         0         0         0         0         0         0         0         0         0 | 5 4 3 2                    | 2 1           |
|            | iseulatei iseaulu lu lu lu lu lu lu lu lu l                                                                                                                                                                                                       |                            | 1             |
| _          | NRFLG) Write                                                                                                                                                                                                                                      | WRNIF RERRIF TERRIF BOF    | FFIF OVRIF F  |

| plication: |                                                                                   | Date:             |            |
|------------|-----------------------------------------------------------------------------------|-------------------|------------|
|            |                                                                                   | Programmer:       |            |
|            |                                                                                   |                   | Sheet 6 of |
|            |                                                                                   |                   |            |
| lMS        | CAN                                                                               | _                 | = Reserve  |
|            | <u> </u>                                                                          |                   | Neserve    |
|            |                                                                                   |                   |            |
| DVEIE      | Dessiver Full Interrupt Freehle                                                   |                   |            |
| RXFIE<br>0 | Receiver Full Interrupt Enable  No interrupt request is generated from this event |                   |            |
| 1          | Receive buffer full event                                                         |                   |            |
|            |                                                                                   |                   |            |
| OVRIE      | Overrun Interrupt Enable                                                          |                   |            |
| 0          | No interrupt request is generated from this event                                 |                   |            |
| 1          | Overrun event                                                                     |                   |            |
|            |                                                                                   |                   |            |
| BOFFIE     | Bus-Off Interrupt Enable                                                          |                   |            |
| 0          | No interrupt request is generated from this event                                 |                   |            |
| 1          | Bus-off event                                                                     |                   |            |
| TERRIE     | Transmitter Error Passive Interrupt Enable                                        |                   |            |
| 0          | No interrupt request is generated from this event                                 |                   |            |
| 1          | Transmitter error passive status event                                            |                   |            |
|            |                                                                                   |                   |            |
| RERRIE     | Receiver Error Passive Interrupt Enable                                           |                   |            |
| 0          | No interrupt request is generated from this event                                 |                   |            |
| 1          | Receiver error passive status event                                               |                   |            |
|            |                                                                                   |                   |            |
| TWRNIE     | Transmitter Warning Interrupt Enable                                              |                   |            |
| 0          | No interrupt request is generated from this event                                 |                   |            |
| 1          | Transmitter warning status event                                                  |                   |            |
| DWDAUE     | T                                                                                 |                   |            |
| RWRNIE     | Receiver Warning Interrupt Enable                                                 |                   |            |
| 1          | No interrupt request is generated from this event Receiver warning status event   |                   |            |
|            | Neceiver warning status event                                                     |                   |            |
| WUPIE      | Wake-Up Interrupt Enable                                                          |                   |            |
| 0          | No interrupt request is generated from this event                                 |                   |            |
| 1          | Wake-up event                                                                     |                   |            |
|            |                                                                                   |                   |            |
| Г          |                                                                                   |                   |            |
|            | Reserved                                                                          |                   |            |
|            |                                                                                   | <b>7 7 7</b>      | <b>V V</b> |
| MSCAN      | <b>Receiver</b> Bits 15 14 13 12 11 10 9 8 7 6 5                                  | 4 3 2             | 1 0        |
|            | ot Fnable Read 0 0 0 0 0 0 0 0                                                    |                   |            |
|            |                                                                                   | RERRIETERRIEBOFFI | EOVRIE RXI |
|            |                                                                                   |                   |            |
| egister (C | BASE+\$5 Reset 0 0 0 0 0 0 0 0 0 0 0                                              | 0 0 0             | 0 0        |

| v |
|---|
|   |

| Application: | Date:       |
|--------------|-------------|
| -            | Programmer: |
|              | 01          |



| olication: |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       | Dat       | te: _ |         |          |         |
|------------|------------------------------------------------|--------|-------|-----------------------|---------|--------------------|-------|-------|---|---|---|---|-------|-----------|-------|---------|----------|---------|
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       | _ Pro     | grai  | mmer:   |          |         |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         | She      | et 8 of |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
| MS         | CAN                                            | ١L     |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
|            | <u> </u>                                       |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         | = Resei  | rved    |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
| IDHIT2     | IDHIT1                                         | IDHIT  | Γ0    | Ide                   | ntifier | Acce               | eptan | ce Hi | t |   |   |   |       |           |       |         |          |         |
| 0          | 0                                              | 0      |       |                       |         | ilter 0            |       |       |   |   |   |   |       |           |       |         |          |         |
| 0          | 0                                              | 1      |       |                       |         | ilter 1            |       |       |   |   |   |   |       |           |       |         |          |         |
| 0          | 1                                              | 0      |       |                       |         | ilter 2            |       |       |   |   |   |   |       |           |       |         |          |         |
| 0          | 1                                              | 1      |       |                       |         | ilter 3            |       |       | _ |   |   |   |       |           |       |         |          |         |
| 1          | 0                                              | 1      |       |                       |         | ilter 4<br>ilter 5 |       |       |   |   |   |   |       |           |       |         |          |         |
| 1          | 1                                              | 0      |       |                       |         | ilter 6            |       |       |   |   |   |   |       |           |       |         |          |         |
| 1          | 1                                              | 1      |       |                       |         | ilter 7            |       |       |   |   |   |   |       |           |       |         |          |         |
| <u> </u>   | <u>.                                      </u> |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
| IDAM1      | IDAM0                                          |        | ldent | ifier A               | Ассер   | tance              | Mod   | de    |   |   |   |   |       |           |       |         |          |         |
| 0          | 0                                              | Two 3  | 2-bit | Acce                  | eptano  | ce Fil             | ters  |       |   |   |   |   |       |           |       |         |          |         |
| 0          | 1                                              |        |       | it Acceptance Filters |         |                    |       |       |   |   |   |   | 1     |           |       |         |          |         |
| 1          | 0                                              | Eight  |       |                       | ptano   | e Filt             | ers   |       |   |   |   |   |       |           |       |         |          |         |
| 1          | 1                                              | Filter | Clos  | ed                    |         |                    |       |       |   |   |   |   |       | Re        | serv  | ed      |          |         |
|            | Reserved                                       |        |       |                       |         |                    | 1     |       |   |   |   |   |       | $\bigvee$ | V     |         |          |         |
| MCCAN      | l Identifier                                   | Dito   | 15    | 14                    | 13      | 12                 | 11    | 10    | 9 | 8 | 7 | 6 | 5     | 4         | 3     |         | 1        |         |
|            | e Control                                      |        |       | 0                     | 0       | 0                  | 0     | 0     | 0 | 0 | 0 | 0 | 5     | 4         |       |         | IDHIT    |         |
|            | CANIDAC)                                       |        | 0     | 0                     | 0       | 0                  | U     | U     | 0 |   | 0 | U | IDAM1 | IDAM0     |       | IDIIIIZ | ווווטווו | III     |
|            | BASE+\$8                                       |        | 0     | 0                     | 0       | 0                  | 0     | 0     | 0 | 0 | 0 | 0 | 0     | 0         | 0     | 0       | 0        | C       |
| A.CAN_     | _DAGET#0                                       | Reset  | U     | U                     | U       | U                  | U     | U     | U | U | U | U | U     | U         | U     | U       | U        | Ü       |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |
|            |                                                |        |       |                       |         |                    |       |       |   |   |   |   |       |           |       |         |          |         |

| U | ~ | ď | ١ |
|---|---|---|---|
|   | U | , |   |
|   |   | • |   |

| MSCAN Receive Error Counter Status (RXERR[7:0])  Note: Reading this register in any mode other than Sleep or Soft Reset may return an incorrect value.  MSCAN Receive Bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2  Error Counter Read 0 0 0 0 0 0 0 0 RXERR7 RXERR6 RXERR5 RXERR4 RXERR3 RXERR2 Register Write (CANRXERR)  X:CAN_BASE+\$E  MSCAN Transmit Error Counter Status (TXERR[7:0])  Note: Reading this register in any mode other than Sleep or Soft Reset may return an incorrect value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               |            |           |          |          |         |          |           |      |       |             |                  |         |           |         |               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------|-----------|----------|----------|---------|----------|-----------|------|-------|-------------|------------------|---------|-----------|---------|---------------|
| MSCAN Receive Error Counter Status (RXERR[7:0])  Note: Reading this register in any mode other than Sleep or Soft Reset may return an incorrect value.  MSCAN Receive Bits 15 1413 121110 9 8 7 6 5 4 3 2  Error Counter Read 0 0 0 0 0 0 0 0 0 RXERR7RXERR6RXERR5RXERR4RXERR3RXERR2R3RXERR2R3RXERR2R3RXERR2R3RXERR2R3RXERR2R3RXERR2R3RXERR3RXERR3RXERR2R3RXERR2R3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3RXERR3 | Sheet 9 of 27 |            | ):        | Date     |          |         |          |           |      |       |             |                  |         |           |         | pplication: _ |
| MSCAN Receive Error Counter Status (RXERR[7:0])  Note: Reading this register in any mode other than Sleep or Soft Reset may return an incorrect value.  ### MSCAN Receive Bits 151413121110 9 8 7 6 5 4 3 2  Error Counter Read Register Write Register Write (CANRXERR)  **Reset O 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Sheet 9 of 27 | er:        | ıramme    | Prog     |          |         |          |           |      |       |             |                  |         |           |         | _             |
| MSCAN Receive Error Counter Status (RXERR[7:0])  Note: Reading this register in any mode other than Sleep or Soft Reset may return an incorrect value.  ### MSCAN Receive Bits 151413121110 9 8 7 6 5 4 3 2  Error Counter Read Register Write Reset Write (CANRXERR)  **Reset Write (CANRXERR)  **X:CAN_BASE+\$E**    MSCAN Transmit Error Counter Status (TXERR[7:0])   Note: Reading this register in any mode other than Sleep                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |               | She        |           |          |          |         |          |           |      |       |             |                  |         |           |         |               |
| Note: Reading this register in any mode other than Sleep or Soft Reset may return an incorrect value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               |            |           |          |          |         |          |           |      |       |             |                  |         | 1         | CAI     | MS            |
| MSCAN Receive Bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2  Error Counter Read Register Write (CANRXERR)  X:CAN_BASE+\$E  MSCAN Transmit Error Counter Status (TXERR[7:0])  Note: Reading this register in any mode other than Sleep                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |            |           |          |          | )       | (ERR[7:0 | Status (R | er S | ount  | r Co        | Erro             | ceive   | AN Rec    | MS      |               |
| MSCAN Receive Bits 151413121110 9 8 7 6 5 4 3 2  Error Counter Read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               |            |           |          |          | ер      |          |           |      |       |             |                  |         |           | Note:   |               |
| MSCAN Receive Bits 151413121110 9 8 7 6 5 4 3 2  Error Counter Read Register Write (CANRXERR)  (CANRXERR)  X:CAN_BASE+\$E   MSCAN Transmit Error Counter Status (TXERR[7:0])  Note: Reading this register in any mode other than Sleep                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |               |            |           |          |          |         |          |           |      |       |             |                  |         |           |         |               |
| CANRXERR  Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | red .         | Reserved   | = F       |          |          |         |          |           |      |       |             |                  |         |           |         |               |
| CANRXERR  Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |            |           |          |          |         |          |           | ,    |       |             |                  |         | D:: 45.   |         |               |
| Register Write (CANRXERR) X:CAN_BASE+\$E Reset 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               | 1<br>RXERR |           |          |          |         | -        |           |      |       |             |                  |         |           |         |               |
| MSCAN Transmit Error Counter Status (TXERR[7:0])  Note: Reading this register in any mode other than Sleep                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | UTITOTETU     | TOTETAL    | TOTELLINE | CALITATO | TOTELLIC | OKEITTO | CALITIO  | OLLIGITO  |      | Ť     |             |                  |         |           |         |               |
| MSCAN Transmit Error Counter Status (TXERR[7:0])  Note: Reading this register in any mode other than Sleep                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0             | 0          | 0         | 0        | 0        | 0       | 0        | 0         | 0    | 0     | 0 0         | 0 (              | 0 0     | eset 0    | RXERR)  | (CANR         |
| Note: Reading this register in any mode other than Sleep                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |               |            |           |          |          |         | EDDI7:0  | tatus (T) | or C | nunt. | <u>, Co</u> | Erro             | nomit ! | ANI Tron  | Mec     |               |
| or Soft Reset may return an incorrect value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |            |           |          |          |         |          |           |      |       |             |                  |         |           |         |               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |            |           |          |          |         | value.   | incorrect | an   | turn  | / ret       | may              | Reset   | or Soft R |         |               |
| = Res                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | red           | Reserved   | = F       |          | <b>V</b> |         |          |           |      |       |             |                  |         |           |         |               |
| MSCAN Transmit Bits 151413121110 9 8 7 6 5 4 3 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0             | 1          | 2         | 3        | 4        | 5       | 6        | 7         | 8    | 9     | 110         | 121 <sup>-</sup> | 1413    | 3its 151  | ransmit | MSCAN Tr      |
| Error Counter Read 0 0 0 0 0 0 0 TXERR7 TXERR6 TXERR5 TXERR4 TXERR3 TXERR2 TX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               | TXERR′     | TXERR2    | XERR3    | TXERR4 T | XERR5   | XERR6    | XERR7     | 0    | 0     | 0           | 0 0              | 0 0     |           |         |               |
| Register Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R1 TXERR      |            |           |          |          |         |          |           |      |       |             |                  |         |           |         | R             |
| (CANTXERR) X:CAN_BASE+\$F Reset 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RR1 TXERR     |            |           |          |          |         |          |           |      |       |             |                  |         |           | TVEDD   |               |

| Application: |   | Date:       |
|--------------|---|-------------|
|              | _ | Programmer: |
| ·            |   |             |

Sheet 10 of 27



| v |
|---|
|   |

Sheet 11 of 27



| Application: | Date:       |
|--------------|-------------|
| ,,           | Programmer: |
| -            |             |

Sheet 12 of 27

## MSCAN

## MSCAN Identifier Mask Registers —1st. Bank (CANIDMR0-3)

AM[7:0] Acceptance Mask

0 Match corresponding acceptance code register and identifier bits

1 Ignore corresponding acceptance code register bit

**MSCAN Identifier** Bits 15-8 7 6 5 4 3 2 1 0 Mask Register Read 0 AM7 AM6 AM5 AM4 AM3 AM2 AM1 AM0 (CANIDMR0) Write X:CAN\_BASE+\$14 Reset 0 0 0 0 0 0 0 0

MSCAN Identifier Bits 15-8 7 6 5 3 2 0 1 Mask Register Read 0 AM7 AM6 AM5 AM4 AM3 AM2 AM1 AM0 (CANIDMR1) Write X:CAN\_BASE+\$15 Reset 0 0 0 0 0 0 0

**MSCAN Identifier** Bits 0 15-8 7 6 5 4 3 2 1 Mask Register Read AM7 AM6 AM5 AM4 АМ3 AM2 AM1 AM0 (CANIDMR2) Write X:CAN\_BASE+\$16 Reset 0 0 0 0 0 0 0

MSCAN Identifier Bits 6 3 0 15-8 7 5 4 2 1 Mask Register Read 0 AM7 AM6 AM4 АМ3 AM2 AM1 AM5 AM<sub>0</sub> (CANIDMR3) Write X:CAN\_BASE+\$17 Reset 0 0 0 0 0 0 0

Mandatory Programming for Standard Identifier

= Reserved

32-Bit Filter Mode: To receive standard identifiers in 32-bit filter mode, it is necessary to program the last three bits (AM[2:0]) in the mask registers CANIDMR1 and CANIDMR5 as 111.

16-Bit Filter Mode: To receive standard identifiers in 16-bit filter mode, it is necessary to program the last three bits (AM[2:0]) in the mask registers CANIDMR1, CANIDMR3, CANIDMR5, and CANIDMR7 to 111.

| 7 | 7 | 3 |
|---|---|---|
| l | ı | 1 |

| Application: | Date:          |
|--------------|----------------|
|              | Programmer:    |
|              | Sheet 13 of 27 |
|              |                |

## MSCAN MSCAN Identifier Mask Registers —2nd. Bank (CANIDMR4-7) AM[7:0] Acceptance Mask Match corresponding acceptance code register and 0 identifier bits = Reserved Ignore corresponding acceptance code register bit 1 6 2 **MSCAN Identifier** Bits 15-8 7 5 4 3 1 0 Mask Register Read AM7 AM6 AM5 AM4 АМ3 AM2 AM1 AM0 (CANIDMR4) Write X:CAN\_BASE+\$1C Reset 0 0 0 0 0 0 0 0 0 **MSCAN Identifier** Bits 15-8 7 6 5 3 2 Bit 1 0 4 Mask Register Read 0 AM7 AM6 AM5 AM4 AM3 AM2 AM1 AM0 (CANIDMR5) Write X:CAN\_BASE+\$1D Reset 0 0 **MSCAN Identifier** Bits 15-8 6 5 4 3 2 Mask Register Read AM7 AM6 AM5 AM4 АМ3 AM2 AM1 AM0 (CANIDMR6) Write X:CAN\_BASE+\$1E Reset 0 0 0 0 0 0 0 0 0 **MSCAN Identifier** Bits 15-8 7 6 5 3 2 0 4 1 Mask Register Read AM7 AM6 AM5 AM4 АМ3 AM2 AM1 AM0 (CANIDMR7) Write X:CAN\_BASE+\$1F Reset 0 0 0 0 0 0 0 0 Mandatory Programming for Standard Identifier 32-Bit Filter Mode: To receive standard identifiers in 32-bit filter mode, it is necessary to program the last three bits (AM[2:0]) in the mask registers CANIDMR1 and CANIDMR5 as 111. 16-Bit Filter Mode: To receive standard identifiers in 16-bit filter mode, it is

16-Bit Filter Mode: To receive standard identifiers in 16-bit filter mode, it is necessary to program the last three bits (AM[2:0]) in the mask registers CANIDMR1, CANIDMR3, CANIDMR5, and CANIDMR7 to 111.



|  | ٠. | 4 |
|--|----|---|
|  |    |   |
|  |    |   |
|  | -  |   |
|  |    |   |

| Appli | cation: | :                                              |                        |         |           |     |                      |       | Date: _                                |             |           |           |
|-------|---------|------------------------------------------------|------------------------|---------|-----------|-----|----------------------|-------|----------------------------------------|-------------|-----------|-----------|
|       |         |                                                |                        |         |           |     |                      |       | Progran                                | nmer:       |           |           |
|       |         |                                                |                        |         |           |     |                      |       |                                        |             | Sheet     | t 14 of 2 |
|       | MS      | CAN                                            |                        |         |           |     |                      |       |                                        |             |           |           |
|       |         |                                                |                        | Rec     |           |     | entifier<br>lentifie |       | oing<br>sters 0–3                      |             |           |           |
| ,     |         |                                                |                        |         |           | _   |                      |       |                                        |             |           |           |
|       | RTR     | Remote Trans                                   |                        |         |           |     | IDE                  |       |                                        | Extende     |           |           |
|       |         | Receive Buffer: Status of Received Frame       | Transi<br>Setting of R | mit Buf |           | .   | 0                    |       | Standard for                           |             |           |           |
|       | 0       | Data frame                                     | Data frame             | II DILL | J De Seil | `\  | 1                    | E     | xtended fo                             | rmat (29    | )-bit)    |           |
|       |         | Remote frame                                   |                        | ~~      |           | _   | ID[10:               | 01    | Standard F                             | Format lo   | dentifier | $\neg$    |
|       | 1       | Remote name                                    | te frame Remote fram   |         |           |     | 0 - 204              | 47 AI | n identifier properties in the smaller | oriority is | highes    | t         |
| S     | tandar  | = Reserved<br>d Mapping: MSCAN Rec             | <b>eive</b> Bits       | 15-8    | 7         | 6   | 5                    | 4     | 3                                      | 2           | 1         | 0         |
|       |         | Buffer Identifier Regis                        | _                      | 0       |           |     | _                    |       |                                        |             | •         |           |
|       | (CAN    | _RB_IDR0) CAN_BASE-                            |                        | Ė       | ID10      | ID9 | ID8                  | ID7   | ID6                                    | ID5         | ID4       | ID3       |
| •     |         | d Manada ay MOOAN Baa                          |                        |         |           |     |                      |       |                                        |             |           |           |
| 5     | tandar  | d Mapping: MSCAN Rec                           | _                      |         |           |     |                      |       |                                        |             |           |           |
|       | (CAN    | Buffer Identifier Regis<br>_RB_IDR1) CAN_BASE- |                        | 0       | ID2       | ID1 | ID0                  | RTR   | IDE (=0)                               |             |           |           |
|       | (CAN    | _KB_IDK1) CAN_BASE                             | ro-i wille             |         |           |     |                      |       |                                        |             |           |           |
| S     | tandar  | d Mapping: MSCAN Rec                           | eive                   |         |           |     |                      |       |                                        |             |           |           |
|       |         | Buffer Identifier Regis                        | ter 2 Read             | 0       |           |     |                      |       |                                        |             |           |           |
|       | (CAN    | _RB_IDR2) CAN_BASE-                            | <b>+\$42</b> Write     |         |           |     |                      |       |                                        |             |           |           |
| Si    | tandar  | d Mapping: MSCAN Rec                           | eive                   |         |           |     |                      |       |                                        |             |           |           |
| 3     | .aaul   | Buffer Identifier Regis                        |                        | 0       |           |     |                      |       |                                        |             |           |           |
|       | (CAN    | _RB_IDR3) CAN_BASE-                            |                        |         |           |     |                      |       |                                        |             |           |           |
|       | (0/114  |                                                | Reset                  | 0       | 0         | 0   | 0                    | 0     | 0                                      | 0           | 0         | 0         |
|       |         |                                                |                        | _       | _         | _   | _                    | _     | •                                      | _           | _         | _         |

| Status o  O Data fra  1 Remote  = Reserv  Standard Mappin  Buffer 0  (CAN_TB0_ID)  Standard Mappin  Buffer 0  (CAN_TB0_ID)      | Remote Transeceive Buffer: of Received Frame           | smission Rec                | Transquest smit Buf RTR Bit to  | Stan<br>smit Bu | dard Id  | lentifie | ier Re   | ID standard for    | mmer:  -3  Extendermat (11 | Shee:    |          |
|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------|---------------------------------|-----------------|----------|----------|----------|--------------------|----------------------------|----------|----------|
| RTR Status o  Data fra Remote  Reserved  Remote  Remote  Remote  CAN_TB0_ID  CAN_TB0_ID  CAN_TB0_ID  CAN_TB0_ID                 | Remote Trans eceive Buffer: of Received Frame rame     | Trans<br>Setting of F       | quest<br>smit Buf<br>RTR Bit to | smit Bu         | uffer 0, | IDE 0    | ier Re   | ping<br>gisters 0- | -3  Extendermat (11        | Shee     |          |
| RTR Status o  Data fra Remote  Reserved  Remote  Remote  Remote  Remote  Remote  CAN_TBO_ID  CAN_TBO_ID  CAN_TBO_ID  CAN_TBO_ID | Remote Trans eceive Buffer: of Received Frame rame     | Trans<br>Setting of F       | quest<br>smit Buf<br>RTR Bit to | smit Bu         | uffer 0, | IDE 0    | ier Re   | ID standard for    | Extende                    | -bit)    |          |
| Standard Mappin Buffer 0 (CAN_TB0_ID) Standard Mappin Buffer 0 (CAN_TB0_ID)                                                     | eceive Buffer:<br>of Received Frame<br>rame            | Trans<br>Setting of F       | quest<br>smit Buf<br>RTR Bit to | smit Bu         | uffer 0, | IDE 0    | ier Re   | ID standard for    | Extende                    | -bit)    |          |
| Status o  O Data fra  1 Remote  Standard Mappin Buffer 0 (CAN_TB0_ID)  Standard Mappin Buffer 0 (CAN_TB0_ID)                    | eceive Buffer:<br>of Received Frame<br>rame            | Trans<br>Setting of F       | smit Buf<br>RTR Bit to          |                 | t        | 0        | S        | tandard fo         | rmat (11                   | -bit)    |          |
| Rec Status o  O Data fra  1 Remote  Standard Mappin Buffer 0 (CAN_TB0_ID)  Standard Mappin Buffer 0 (CAN_TB0_ID)                | eceive Buffer:<br>of Received Frame<br>rame            | Trans<br>Setting of F       | smit Buf<br>RTR Bit to          |                 | t        | 0        | S        | tandard fo         | rmat (11                   | -bit)    |          |
| Status o  O Data fra  1 Remote  = Reserv  Standard Mappin  Buffer 0  (CAN_TB0_IDI  Standard Mappin  Buffer 0  (CAN_TB0_IDI      | of Received Frame                                      | Setting of F                | RTR Bit to                      |                 | t        |          |          |                    |                            |          |          |
| = Reservence  = Reservence    Canderd Mappin                                                                                    |                                                        |                             |                                 |                 |          |          |          |                    | Extended format (29-bit)   |          |          |
| = Reservents  Standard Mappin  Buffer 0  (CAN_TB0_IDI  Standard Mappin  Buffer 0  (CAN_TB0_IDI                                  | te frame                                               | Remote fra                  | ame                             |                 |          |          | 1        |                    |                            |          |          |
| Standard Mappin<br>Buffer 0<br>(CAN_TB0_IDI<br>Standard Mappin<br>Buffer 0<br>(CAN_TB0_IDI                                      |                                                        |                             |                                 |                 |          | ID[10:   |          | Standard F         |                            |          |          |
| Buffer 0<br>(CAN_TB0_ID                                                                                                         | ing: MSCAN Tran<br>0 Identifier Regis<br>DR0) CAN_BASE | ster 0 Read                 |                                 | 7<br>ID10       | 6<br>ID9 | 5<br>ID8 | 4<br>ID7 | 3<br>ID6           | 2<br>ID5                   | 1<br>ID4 | 0<br>ID3 |
| Buffer 0<br>(CAN_TB0_ID                                                                                                         | ing: MSCAN Trar                                        | nsmit                       |                                 |                 |          |          |          |                    |                            |          | 1        |
| Standard Mannin                                                                                                                 | 0 Identifier Regis<br>DR1) CAN_BASE                    | ster 1 Read                 |                                 | ID2             | ID1      | ID0      | RTR      | IDE (=0)           |                            |          |          |
| οιαπυαπυ Μαμβίδ                                                                                                                 | ing: MSCAN Tran                                        | nsmit                       |                                 |                 |          |          |          |                    |                            |          |          |
| Buffer 0                                                                                                                        | 0 Identifier Regis                                     | ster 2 Read                 |                                 |                 |          |          |          |                    |                            |          |          |
| (CAN_TB0_ID                                                                                                                     | DR2) CAN_BASE                                          | + <b>\$52</b> Write         |                                 |                 |          |          |          |                    |                            |          |          |
|                                                                                                                                 | ing: MSCAN Tran                                        |                             |                                 |                 |          |          |          |                    |                            |          |          |
|                                                                                                                                 | 0 Identifier Regis                                     |                             |                                 |                 |          |          |          |                    |                            |          |          |
| (CAN_IBU_ID                                                                                                                     | DR3) CAN_BASE                                          | vvrite <b>دخ+.</b><br>Reset |                                 | 0               | 0        | 0        | 0        | 0                  | 0                          | 0        | 0        |

C-56

| v | ٠ |   |
|---|---|---|
| ۰ | _ | 4 |
|   |   |   |
|   |   |   |

| Applio | cation | :                                                                         |                          |                                                 |      |                    |             |          |                                |           |           |           |
|--------|--------|---------------------------------------------------------------------------|--------------------------|-------------------------------------------------|------|--------------------|-------------|----------|--------------------------------|-----------|-----------|-----------|
|        |        |                                                                           |                          |                                                 |      |                    |             |          | Progran                        | nmer:     |           |           |
|        |        |                                                                           |                          |                                                 |      |                    |             |          |                                |           | Shee      | t 16 of 2 |
| ľ      | MS     | CAN                                                                       |                          |                                                 |      |                    |             |          |                                |           |           |           |
|        |        |                                                                           |                          | Trans                                           |      | dard Id<br>ffer 1, |             |          | oing<br>gisters 0-             | -3        |           |           |
| Γ      | RTR    | Remote Trans                                                              | quest                    |                                                 |      | IDE                | Ē .         | ID       | Extende                        | ed        |           |           |
|        |        | Receive Buffer:                                                           |                          | Transmit Buffer:<br>Setting of RTR Bit to be \$ |      |                    | 0           |          | Standard fo                    |           |           |           |
| =      |        | Status of Received Frame                                                  |                          | !<br>=                                          | 1    | E                  | Extended fo | rmat (29 | 9-bit)                         |           |           |           |
| -      | 0<br>1 | Data frame Remote frame                                                   | Data frame<br>Remote fra |                                                 |      |                    | ID[10       | :01      | Standard F                     | Format lo | dentifier |           |
| [      |        | = Reserved                                                                |                          |                                                 |      |                    | 0 - 20      |          | n identifier  <br>r the smalle |           |           |           |
| Sta    | ndard  | I Mapping: MSCAN Tran                                                     | <b>smit</b> Bits         | 15-8                                            | 7    | 6                  | 5           | 4        | 3                              | 2         | 1         | 0         |
|        | 1      | Buffer 1 Identifier Regis<br>_TB1_IDR0) CAN_BASE                          | ter 0 Read               |                                                 | ID10 | ID9                | ID8         | ID7      | ID6                            | ID5       | ID4       | ID3       |
| Sta    | andard | I Mapping: MSCAN Tran                                                     | smit                     |                                                 |      |                    |             |          |                                |           |           |           |
|        |        | Buffer 1 Identifier Regis                                                 |                          | 0                                               |      |                    |             |          |                                |           |           |           |
|        |        | _TB1_IDR1) CAN_BASE                                                       |                          |                                                 | ID2  | ID1                | ID0         | RTR      | IDE (=0)                       |           |           |           |
|        | 1      | I Mapping: MSCAN Tran<br>Buffer 1 Identifier Regis<br>_TB1_IDR2) CAN_BASE | ter 2 Read               | 0                                               |      |                    |             |          |                                |           |           |           |
|        |        | I Mapping: MSCAN Tran                                                     |                          |                                                 |      |                    |             |          |                                |           |           |           |

Reset 0

(CAN\_TB1\_IDR3) CAN\_BASE+\$63 Write

| lication                                                    | :                                                                                                                                                                                                                                                                                                              |                                                                                                            |         |           |          |          |          | Date: _              |          |           |        |
|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------|-----------|----------|----------|----------|----------------------|----------|-----------|--------|
|                                                             |                                                                                                                                                                                                                                                                                                                |                                                                                                            |         |           |          |          |          | Progra               | mmer:    | Shee      | t 17 c |
| MS                                                          | SCAN                                                                                                                                                                                                                                                                                                           |                                                                                                            |         |           |          |          |          |                      |          |           |        |
|                                                             |                                                                                                                                                                                                                                                                                                                |                                                                                                            |         |           |          | lentifie |          |                      |          |           |        |
|                                                             |                                                                                                                                                                                                                                                                                                                |                                                                                                            | Tran    | smit Bu   | uffer 2, | Identif  | ier Re   | egisters 0-          | -3       |           |        |
| RTR                                                         | Remote Trans                                                                                                                                                                                                                                                                                                   | mission Re                                                                                                 | quest   |           | _        | IDI      | F T      | ID                   | Extende  | ed .      |        |
|                                                             | Receive Buffer:                                                                                                                                                                                                                                                                                                |                                                                                                            | smit Bu | ffer:     |          | 0        |          | Standard format (11- |          |           |        |
|                                                             | Status of Received Frame                                                                                                                                                                                                                                                                                       | Setting of I                                                                                               |         | o be Sen  | nt       | 1        |          | Extended format (29  |          | 9-bit)    |        |
| 0                                                           | Data frame Remote frame                                                                                                                                                                                                                                                                                        | Data frame<br>Remote fra                                                                                   |         |           |          | ID[10    | ·01      | Standard I           | Format I | dentifier |        |
|                                                             | Remote frame                                                                                                                                                                                                                                                                                                   | Remote ira                                                                                                 | ame     |           |          | 0 - 20   |          | An identifier        |          |           |        |
|                                                             | = Reserved                                                                                                                                                                                                                                                                                                     |                                                                                                            |         |           |          |          |          |                      |          |           |        |
|                                                             | = Reserved<br>d Mapping: MSCAN Tran<br>Buffer 2 Identifier Regis                                                                                                                                                                                                                                               |                                                                                                            | 15-8    | 7         | 6        | 5        | 4        | 3                    | 2        | 1         |        |
|                                                             | เ<br>ป Mapping: MSCAN Tran                                                                                                                                                                                                                                                                                     | ter 0 Read                                                                                                 | 0       | 7<br>ID10 | 6<br>ID9 | 5<br>ID8 | 4<br>ID7 |                      | 2<br>ID5 | 1<br>ID4  |        |
| (CAN <u>.</u><br>Standard                                   | d Mapping: MSCAN Tran<br>Buffer 2 Identifier Regis<br>_TB2_IDR0) CAN_BASE<br>d Mapping: MSCAN Tran                                                                                                                                                                                                             | ter 0 Read<br>+\$70 Write<br>smit                                                                          | 0       |           |          |          |          |                      |          |           |        |
| (CAN <u>.</u><br>Standard                                   | d Mapping: MSCAN Tran<br>Buffer 2 Identifier Regis<br>_TB2_IDR0) CAN_BASE<br>d Mapping: MSCAN Tran<br>Buffer 2 Identifier Regis                                                                                                                                                                                | ter 0 Read<br>+\$70 Write<br>smit<br>ter 1 Read                                                            | 0       |           |          |          |          | ID6                  |          |           |        |
| (CAN <u>.</u><br>Standard                                   | d Mapping: MSCAN Tran<br>Buffer 2 Identifier Regis<br>_TB2_IDR0) CAN_BASE<br>d Mapping: MSCAN Tran                                                                                                                                                                                                             | ter 0 Read<br>+\$70 Write<br>smit<br>ter 1 Read                                                            | 0       | ID10      | ID9      | ID8      | ID7      | ID6                  |          |           |        |
| (CAN_<br>Standard<br>(CAN_<br>Standard                      | d Mapping: MSCAN Tran<br>Buffer 2 Identifier Regis<br>_TB2_IDR0) CAN_BASE<br>d Mapping: MSCAN Tran<br>Buffer 2 Identifier Regis<br>_TB2_IDR1) CAN_BASE                                                                                                                                                         | ter 0 Read<br>+\$70 Write<br>smit<br>ter 1 Read<br>+\$71 Write<br>smit                                     | 0       | ID10      | ID9      | ID8      | ID7      | ID6                  |          |           |        |
| (CAN_<br>Standard<br>(CAN_<br>Standard                      | d Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR0) CAN_BASE  d Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR1) CAN_BASE  d Mapping: MSCAN Tran Buffer 2 Identifier Regis                                                                                                                      | ter 0 Read<br>+\$70 Write<br>smit<br>ter 1 Read<br>+\$71 Write<br>smit<br>ter 2 Read                       | 0       | ID10      | ID9      | ID8      | ID7      | ID6                  |          |           |        |
| (CAN_<br>Standard<br>(CAN_<br>Standard                      | d Mapping: MSCAN Tran<br>Buffer 2 Identifier Regis<br>_TB2_IDR0) CAN_BASE<br>d Mapping: MSCAN Tran<br>Buffer 2 Identifier Regis<br>_TB2_IDR1) CAN_BASE                                                                                                                                                         | ter 0 Read<br>+\$70 Write<br>smit<br>ter 1 Read<br>+\$71 Write<br>smit<br>ter 2 Read                       | 0       | ID10      | ID9      | ID8      | ID7      | ID6                  |          |           |        |
| (CAN_<br>Standard<br>(CAN_<br>Standard<br>(CAN_             | d Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR0) CAN_BASE  d Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR1) CAN_BASE  d Mapping: MSCAN Tran Buffer 2 Identifier Regis                                                                                                                      | ter 0 Read +\$70 Write smit ter 1 Read +\$71 Write smit ter 2 Read +\$72 Write                             | 0       | ID10      | ID9      | ID8      | ID7      | ID6                  |          |           |        |
| (CAN_<br>Standard<br>(CAN_<br>Standard<br>(CAN_<br>Standard | d Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR0) CAN_BASE  d Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR1) CAN_BASE  d Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR1) CAN_BASE  d Mapping: MSCAN Tran Buffer 2 Identifier Regis d Mapping: MSCAN Tran Buffer 2 Identifier Regis | ter 0 Read +\$70 Write smit ter 1 Read +\$71 Write smit ter 2 Read +\$72 Write smit ter 3 Read             | 0       | ID10      | ID9      | ID8      | ID7      | ID6                  |          |           |        |
| (CAN_<br>Standard<br>(CAN_<br>Standard<br>(CAN_<br>Standard | Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR0) CAN_BASE  Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR1) CAN_BASE  Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR1) CAN_BASE  Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR2) CAN_BASE                                     | ter 0 Read +\$70 Write smit ter 1 Read +\$71 Write smit ter 2 Read +\$72 Write smit ter 3 Read +\$73 Write | 0       | ID10      | ID9      | ID8      | RTF      | IDE (=0)             | ID5      | ID4       | ID:    |
| (CAN_<br>Standard<br>(CAN_<br>Standard<br>(CAN_<br>Standard | d Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR0) CAN_BASE  d Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR1) CAN_BASE  d Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR1) CAN_BASE  d Mapping: MSCAN Tran Buffer 2 Identifier Regis d Mapping: MSCAN Tran Buffer 2 Identifier Regis | ter 0 Read +\$70 Write smit ter 1 Read +\$71 Write smit ter 2 Read +\$72 Write smit ter 3 Read             | 0 0     | ID10      | ID9      | ID8      | ID7      | ID6                  |          |           |        |
| (CAN_<br>Standard<br>(CAN_<br>Standard<br>(CAN_<br>Standard | d Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR0) CAN_BASE  d Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR1) CAN_BASE  d Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR1) CAN_BASE  d Mapping: MSCAN Tran Buffer 2 Identifier Regis d Mapping: MSCAN Tran Buffer 2 Identifier Regis | ter 0 Read +\$70 Write smit ter 1 Read +\$71 Write smit ter 2 Read +\$72 Write smit ter 3 Read +\$73 Write | 0       | ID10      | ID9      | ID8      | RTF      | IDE (=0)             | ID5      | ID4       | ID     |
| (CAN_<br>Standard<br>(CAN_<br>Standard<br>(CAN_<br>Standard | d Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR0) CAN_BASE  d Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR1) CAN_BASE  d Mapping: MSCAN Tran Buffer 2 Identifier Regis _TB2_IDR1) CAN_BASE  d Mapping: MSCAN Tran Buffer 2 Identifier Regis d Mapping: MSCAN Tran Buffer 2 Identifier Regis | ter 0 Read +\$70 Write smit ter 1 Read +\$71 Write smit ter 2 Read +\$72 Write smit ter 3 Read +\$73 Write | 0       | ID10      | ID9      | ID8      | RTF      | IDE (=0)             | ID5      | ID4       | ID     |

| l | ı |   |  |
|---|---|---|--|
|   | ı | ı |  |
|   |   |   |  |

| Application: | Date:                                                                   |                |
|--------------|-------------------------------------------------------------------------|----------------|
| -            | Programmer:                                                             | Sheet 18 of 27 |
| MSCAN        |                                                                         |                |
|              | Extended Identifier Mapping<br>Receive Buffer, Identifier Registers 0–3 |                |

| RTR | Remote Transmission Request |                               |  |  |  |  |
|-----|-----------------------------|-------------------------------|--|--|--|--|
|     | Receive Buffer:             | Transmit Buffer:              |  |  |  |  |
|     | Status of Received Frame    | Setting of RTR Bit to be Sent |  |  |  |  |
| 0   | Data frame                  | Data frame                    |  |  |  |  |
| 1   | Remote frame                | Remote frame                  |  |  |  |  |

| IDE | ID Extended              |
|-----|--------------------------|
| 0   | Standard format (11-bit) |
| 1   | Extended format (29-bit) |

| SRR | Substitute Remote Request                           |
|-----|-----------------------------------------------------|
| 0   | Receive buffers. Stored as received on the CAN bus. |
| 1   | Transmission buffers                                |

| ID[28:0]                     | Standard Format Identifier                         |
|------------------------------|----------------------------------------------------|
| 0 - {(2 <sup>29</sup> ) - 1} | An identifier priority is highest for the smallest |
| (0 - 536870911)              | binary number                                      |

= Reserved

Extended Mapping: MSCAN Receive Bits 15-8 7 6 5 4 3 2 1 0 Buffer Identifier Register 0 Read ID21 ID28 ID27 ID26 ID25 ID24 ID23 ID22 (CAN\_RB\_IDR0) CAN\_BASE+\$40 Write

**Extended Mapping: MSCAN Receive** 

Buffer Identifier Register 1 Read 0 ID20 ID19 ID18 SRR(=1) IDE(=1) ID17 ID16 ID15

**Extended Mapping: MSCAN Receive** 

Buffer Identifier Register 2 Read (CAN\_RB\_IDR2) CAN\_BASE+\$42 Write ID14 ID13 ID12 ID11 ID10 ID9 ID8 ID7

**Extended Mapping: MSCAN Receive** 

Buffer Identifier Register 3 Read ID6 ID5 ID4 ID3 ID2 ID1 ID0 RTR (CAN\_RB\_IDR3) CAN\_BASE+\$43 Write Reset 0 0 0 0 0 0 0 0 0

|     | cation                              | :                  |                       |                     |                   |           |        |                                                     |                        | Date: _    |                                    |      |            |
|-----|-------------------------------------|--------------------|-----------------------|---------------------|-------------------|-----------|--------|-----------------------------------------------------|------------------------|------------|------------------------------------|------|------------|
|     |                                     |                    |                       |                     |                   |           |        |                                                     |                        | Progra     | mmer:                              |      | t 19 of 27 |
|     |                                     |                    |                       |                     |                   |           |        |                                                     |                        |            |                                    | Once | 10012      |
| П   | \ 10                                |                    | 1                     |                     |                   |           |        |                                                     |                        |            |                                    |      |            |
| L   | VIC                                 | SCAN               |                       |                     |                   |           |        |                                                     |                        |            |                                    |      |            |
|     |                                     |                    |                       |                     |                   |           |        |                                                     |                        |            |                                    |      |            |
|     |                                     |                    |                       |                     |                   |           |        |                                                     |                        |            |                                    |      |            |
|     |                                     |                    |                       |                     | Tron              |           |        |                                                     | er Mapp                |            | 2                                  |      |            |
|     |                                     |                    |                       |                     | Irai              | ISIIIII D | uner u | , ident                                             | iller Keç              | gisters 0- | -3                                 |      |            |
|     |                                     |                    |                       |                     |                   |           |        |                                                     |                        |            |                                    |      |            |
| ı   | 5.75                                | 1 5                |                       |                     |                   |           | _      |                                                     | DE                     |            | <u> </u>                           |      |            |
|     | RTR                                 | Receive Bu         |                       | mission Red         | quest<br>nsmit Bu | ıffor:    |        | IDE<br>0 Standa                                     |                        |            | ID Extended Indard format (11-bit) |      |            |
|     |                                     | Status of Receiv   |                       | Setting of I        |                   |           | nt     |                                                     |                        | extended f |                                    |      |            |
|     | 0                                   | Data frame         |                       | Data frame          | е                 |           |        |                                                     |                        |            | `                                  |      |            |
|     | 1                                   | Remote frame       |                       | Remote fra          | ame               |           |        |                                                     |                        |            |                                    |      |            |
|     |                                     | SRR                | stitute Rem           | ote Red             | quest             |           | ID     | [28:0]                                              | Standar                | d Forma    | at Identif                         | ier  |            |
|     | Receive buffers. Stor               |                    |                       |                     | ed as re          | ceived c  | n      | 0 - {(2                                             | 2 <sup>29</sup> ) – 1} |            | tifier pric                        | -    |            |
|     | the CAN bus.  1 Transmission buffer |                    |                       |                     |                   |           |        | highest for the small (0 - 536870911) binary number |                        |            | mallest                            |      |            |
|     |                                     | ·                  | Transmi               | Joiott Ballote      |                   |           |        | (0 00                                               |                        | ,          |                                    |      |            |
|     |                                     | Decembed           |                       |                     |                   |           |        |                                                     |                        |            |                                    |      |            |
|     |                                     | = Reserved         |                       |                     |                   |           |        |                                                     |                        |            |                                    |      |            |
| Ext | ended                               | Mapping: MSC       | AN Trans              | smit Bits           | 15-8              | 7         | 6      | 5                                                   | 4                      | 3          | 2                                  | 1    | 0          |
|     |                                     | Buffer 0 Identific | •                     | L                   | 0                 | ID28      | ID27   | ID26                                                | ID25                   | ID24       | ID23                               | ID22 | ID21       |
|     | (CAN_                               | TB0_IDR0) CAN      | N_BASE+               | • <b>\$50</b> Write |                   |           |        |                                                     |                        |            |                                    |      |            |
| xt  | ended                               | Mapping: MSC       | AN Trans              | smit                |                   |           |        |                                                     |                        |            |                                    |      |            |
|     |                                     | Buffer 0 Identific | •                     |                     | 0                 | ID20      | ID19   | ID18                                                | SRR(-1                 | ) IDE(=1)  | ID17                               | ID16 | ID15       |
|     | (CAN_                               | TB0_IDR1) CAN      | I_BASE+               | • <b>\$51</b> Write |                   | 1020      | 1010   | 1010                                                | Ortit(=1               | , 102(-1)  | 1517                               | 1010 | 1510       |
|     | ended                               | Mapping: MSC       | AN Trans              | smit                |                   |           |        |                                                     |                        |            |                                    |      |            |
| ext |                                     | Buffer 0 Identific |                       | -                   | 0                 | ID14      | ID13   | ID12                                                | ID11                   | ID10       | ID9                                | ID8  | ID7        |
| Ext |                                     | TD0 IDD0\ 044      | J RASE                | <b>\$52</b> Write   |                   | 1014      | 1013   | 1012                                                | IDII                   | 1010       | IDS                                | IDO  | וטו        |
|     |                                     | TB0_IDR2) CAN      | -BAOLT                | . [                 |                   |           |        |                                                     |                        |            |                                    |      |            |
|     | (CAN_                               | _ ,                | _                     |                     |                   |           |        |                                                     |                        |            |                                    |      |            |
|     | (CAN_<br>ended                      | Mapping: MSC       | AN Trans              | smit                | 0                 | IDe       | IDE    | ID4                                                 | ID3                    | IDO        | ID4                                | IDO  | DTD        |
| Ext | CAN_<br>ended<br>E                  | Mapping: MSC       | AN Trans<br>er Regist | smit<br>er 3 Read   | 0                 | ID6       | ID5    | ID4                                                 | ID3                    | ID2        | ID1                                | ID0  | RTR        |

C-60

| L | Į | , | 2 |  |
|---|---|---|---|--|
|   |   |   |   |  |
|   |   |   |   |  |

| Appli | cation | :                                                   |                 |                       |           |          |      |          |                        | Date: _    |           |            |          |
|-------|--------|-----------------------------------------------------|-----------------|-----------------------|-----------|----------|------|----------|------------------------|------------|-----------|------------|----------|
|       |        | -                                                   |                 |                       |           |          |      |          |                        | Prograr    | illiei.   |            | 20 of 27 |
| [     | MS     | CAN                                                 | 1               |                       |           |          |      |          |                        |            |           |            |          |
|       |        |                                                     |                 |                       | Tran      |          |      |          | er Mappi<br>fier Reg   |            | -3        |            |          |
| ſ     | RTR    | Ren                                                 | note Trans      | mission Red           | quest     |          |      |          | DE                     | ID         | Extende   | ed         |          |
|       |        | Receive Bu                                          |                 |                       | smit Bu   |          |      |          | 0 S                    | tandard fo | ormat (1  | 1-bit)     |          |
| =     | 0      | Status of Receive                                   | ed Frame        | Setting of F          |           | to be Se | nt   |          | 1 E                    | xtended f  | ormat (2  | !9-bit)    |          |
|       | 1      | Remote frame                                        |                 | Remote fra            | -         |          |      |          |                        |            |           |            |          |
| l     | •      | Tromoto framo                                       |                 | Tromoto ne            |           |          |      |          |                        |            |           |            |          |
|       |        | SRR                                                 | Sub             | stitute Rem           | ote Red   | quest    |      | ID[      | 28:0]                  | Standar    | d Forma   | t Identifi | er       |
|       |        | 0                                                   | Receive the CAN | ouffers. Stor<br>bus. | ed as re  | ceived   | on   | 0 - {(2  | 2 <sup>29</sup> ) – 1} | An iden    | for the s |            |          |
|       |        | 1                                                   | Transmis        | sion buffers          |           |          |      | (0 - 536 | 6870911)               | binary n   | umber     |            |          |
| [     |        | = Reserved                                          | AN Trong        | Dito                  | 45.0      | 7        | 6    | 5        | 4                      | 2          | 2         | 4          | 0        |
| EXIC  |        | Mapping: MSC                                        |                 | _                     | 15-8<br>0 | 7        | 6    | 5        | 4                      | 3          | 2         | 1          | 0        |
| (     |        | TB1_IDR0) CAN                                       | •               | L                     |           | ID28     | ID27 | ID26     | ID25                   | ID24       | ID23      | ID22       | ID21     |
| Exte  |        | Mapping: MSC                                        |                 |                       |           |          | l .  | l .      |                        |            |           |            |          |
| (     |        | Buffer 1 Identifie<br>TB1_IDR1) CAN                 |                 |                       | 0         | ID20     | ID19 | ID18     | SRR(=1)                | IDE(=1)    | ID17      | ID16       | ID15     |
|       | E      | Mapping: MSC<br>Buffer 1 Identifie<br>TB1_IDR2) CAN | er Regist       | er 2 Read             | 0         | ID14     | ID13 | ID12     | ID11                   | ID10       | ID9       | ID8        | ID7      |

**Extended Mapping: MSCAN Transmit** 

(CAN\_TB1\_IDR3) CAN\_BASE+\$63 Write

Buffer 1 Identifier Register 3 Read 0

ID6

0

Reset 0

ID5

0

ID4

0

ID3

0

ID1

0

ID0

0

RTR

0

ID2

0

| cation                  | :                                                                         |                                               |                                         |           |                                         |        |          |                                   | Date: _    |           |         |           |
|-------------------------|---------------------------------------------------------------------------|-----------------------------------------------|-----------------------------------------|-----------|-----------------------------------------|--------|----------|-----------------------------------|------------|-----------|---------|-----------|
|                         |                                                                           |                                               |                                         |           |                                         |        |          |                                   | Progra     | mmer:     |         | t 21 of 2 |
|                         |                                                                           |                                               |                                         |           |                                         |        |          |                                   |            |           | 51166   | 1 21 01 2 |
| N A C                   |                                                                           | 1                                             |                                         |           |                                         |        |          |                                   |            |           |         |           |
| <u> </u>                | SCAN                                                                      |                                               |                                         |           |                                         |        |          |                                   |            |           |         |           |
|                         |                                                                           |                                               |                                         |           |                                         |        |          |                                   |            |           |         |           |
|                         |                                                                           |                                               |                                         |           |                                         |        |          |                                   |            |           |         |           |
|                         |                                                                           |                                               |                                         |           | Exte                                    | nded I | dentifi  | er Mapp                           | ing        |           |         |           |
|                         |                                                                           |                                               |                                         | Trar      |                                         |        |          |                                   | isters 0-  | -3        |         |           |
|                         |                                                                           |                                               |                                         |           |                                         |        |          |                                   |            |           |         |           |
|                         |                                                                           |                                               |                                         |           |                                         |        |          |                                   |            |           |         |           |
| RTR                     | Ren                                                                       | note Trans                                    | mission Re                              | quest     |                                         |        | I        | DE                                | ID         | Extend    | ed      |           |
| Ì                       | Receive Bu                                                                |                                               |                                         | nsmit Bu  |                                         |        |          |                                   | Standard f |           |         |           |
| 0                       | Status of Receive                                                         | ed Frame                                      | Setting of Data fram                    |           | to be Se                                | nt     |          | 1 E                               | xtended f  | ormat (2  | 29-bit) |           |
| 1                       | Remote frame                                                              |                                               | Remote fr                               |           |                                         |        |          |                                   |            |           |         |           |
|                         | CDD                                                                       | Cul                                           | atituta Dam                             | oto Do    |                                         | _      | 151      | 200.01                            | To. 1      |           |         |           |
|                         | SRR                                                                       |                                               | ostitute Remouffers. Stor               |           |                                         | on.    |          | [28:0]<br>[2 <sup>29</sup> ) – 1} |            | d Forma   |         | ier       |
|                         | 0                                                                         | the CAN                                       |                                         | 00 00 10  | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | ,      | 0 - {(2  | <u>2</u> -°) – 1}                 |            | for the s | -       |           |
|                         | 1                                                                         | Transmis                                      | sion buffers                            | 3         |                                         |        | (0 - 53  | 6870911)                          | binary r   | number    |         |           |
|                         |                                                                           |                                               |                                         |           |                                         |        |          |                                   |            |           |         |           |
|                         | = Reserved                                                                |                                               |                                         |           |                                         |        |          |                                   |            |           |         |           |
|                         |                                                                           |                                               |                                         |           | _                                       | _      | _        |                                   | _          |           |         | _         |
|                         | Mapping: MSC<br>Buffer 2 Identifie                                        |                                               |                                         | 15-8<br>0 | 7<br>I                                  | 6      | 5<br>I   | 4<br>T                            | 3          | 2         | 1       | 0         |
|                         | _TB2_IDR0) CAN                                                            | _                                             | L                                       | 0         | ID28                                    | ID27   | ID26     | ID25                              | ID24       | ID23      | ID22    | ID21      |
|                         | -                                                                         |                                               | l                                       |           | l                                       |        | 1        |                                   |            |           |         | l         |
|                         | Mapping: MSC                                                              |                                               | _                                       |           | I                                       | I      | <u> </u> |                                   |            |           | I       | 1         |
|                         | Buffer 2 Identific<br>_TB2_IDR1) CAN                                      | _                                             |                                         | 0         | ID20                                    | ID19   | ID18     | SRR(=1)                           | IDE(=1)    | ID17      | ID16    | ID15      |
|                         |                                                                           |                                               | ••••                                    |           |                                         |        | 1        |                                   |            |           |         |           |
| <u> </u>                |                                                                           | A NI Trans                                    | mit                                     |           | I                                       | I      | 1        |                                   |            |           | I       | I         |
| ended                   | Mapping: MSC                                                              |                                               | - D                                     |           |                                         |        | 1040     | ID11                              | ID10       | ID9       | ID8     | ID7       |
| ended                   | Buffer 2 Identifie                                                        | er Regist                                     | l.                                      | 0         | ID14                                    | ID13   | ID12     |                                   | 1          |           |         | וטו       |
| ended                   |                                                                           | er Regist                                     | l.                                      | 0         | ID14                                    | ID13   | 1012     |                                   |            |           |         | 107       |
| ended<br>(CAN_<br>ended | Buffer 2 Identific<br>TB2_IDR2) CAN<br>Mapping: MSC                       | er Regist<br>I_BASE+<br>AN Trans              | \$72 Write                              |           | ID14                                    | ID13   | ID12     |                                   |            |           |         | 107       |
| ended<br>(CAN_<br>ended | Buffer 2 Identific<br>TB2_IDR2) CAN<br>Mapping: MSC<br>Buffer 2 Identific | er Regist<br>I_BASE+<br>AN Trans<br>er Regist | <b>\$72</b> Write <b>smit er 3</b> Read |           | ID14                                    | ID13   | ID12     | ID3                               | ID2        | ID1       | ID0     | RTR       |
| ended<br>(CAN_<br>ended | Buffer 2 Identific<br>TB2_IDR2) CAN<br>Mapping: MSC                       | er Regist<br>I_BASE+<br>AN Trans<br>er Regist | <b>\$72</b> Write <b>smit er 3</b> Read |           |                                         |        |          |                                   | ID2        | ID1<br>0  | ID0     |           |

C-62

| ) |
|---|

| Application: | _                                                                                                                 |                   |        |            |          |          |          |          |          |          |               |  |
|--------------|-------------------------------------------------------------------------------------------------------------------|-------------------|--------|------------|----------|----------|----------|----------|----------|----------|---------------|--|
|              |                                                                                                                   |                   |        |            |          |          | '        | ⊃rogra   | mmer:    |          | Sheet 22 of 2 |  |
| MS           | CAN                                                                                                               | MSC               | CAN Re | eceive I   | Buffer l | Data Se  | egment   | Regis    | ters 0–7 | 7        |               |  |
|              |                                                                                                                   |                   |        |            |          | B_DSR    |          |          |          |          |               |  |
|              | Data Byte Bits DB[7:0] contain data to be a The data length code in the corre the number of bytes to be received. | receive<br>espond | d.     | R register | r determ | ines     |          |          | = Reser  | ved      |               |  |
|              | eceive Buffer Data Segment<br>Register 0 (CAN_RB_DSR0)<br>CAN_BASE+\$44                                           | Read              | 15-8   | 7<br>DB7   | 6<br>DB6 | 5<br>DB5 | 4<br>DB4 | 3<br>DB3 | 2<br>DB2 | 1<br>DB1 | 0<br>DB0      |  |
|              | eceive Buffer Data Segment<br>Register 1 (CAN_RB_DSR1)<br>CAN_BASE+\$45                                           | Read              | 0      | DB7        | DB6      | DB5      | DB4      | DB3      | DB2      | DB1      | DB0           |  |
|              | eceive Buffer Data Segment<br>Register 2 (CAN_RB_DSR2)<br>CAN_BASE+\$46                                           | Read              | 0      | - DB7      | DB6      | DB5      | DB4      | DB3      | DB2      | DB1      | DB0           |  |
|              | eceive Buffer Data Segment<br>Register 3 (CAN_RB_DSR3)<br>CAN_BASE+\$47                                           | Read              | 0      | - DB7      | DB6      | DB5      | DB4      | DB3      | DB2      | DB1      | DB0           |  |
|              | eceive Buffer Data Segment<br>Register 4 (CAN_RB_DSR4)<br>CAN_BASE+\$48                                           | Read              | 0      | DB7        | DB6      | DB5      | DB4      | DB3      | DB2      | DB1      | DB0           |  |
|              | eceive Buffer Data Segment<br>Register 5 (CAN_RB_DSR5)<br>CAN_BASE+\$49                                           | Read              | 0      | - DB7      | DB6      | DB5      | DB4      | DB3      | DB2      | DB1      | DB0           |  |
|              | eceive Buffer Data Segment<br>Register 6 (CAN_RB_DSR6)<br>CAN_BASE+\$4A                                           | Read              | 0      | DB7        | DB6      | DB5      | DB4      | DB3      | DB2      | DB1      | DB0           |  |
|              | eceive Buffer Data Segment<br>Register 7 (CAN_RB_DSR7)                                                            |                   | 0      | DB7        | DB6      | DDE      | DB4      | DB3      | DB2      | DR1      | DBO           |  |

CAN\_BASE+\$4B Write

DB7 DB6 DB5

DB0

DB4 DB3 DB2 DB1

|--|

| Application: _ |                                                                                                               |                 |                    |          |          |          |          | Date: .  |          |          |           |
|----------------|---------------------------------------------------------------------------------------------------------------|-----------------|--------------------|----------|----------|----------|----------|----------|----------|----------|-----------|
| -              |                                                                                                               |                 |                    |          |          |          |          | Progra   | mmer:    |          | t 23 of 2 |
| MS             | CAN                                                                                                           | MSC             | AN Tra             |          |          | ) Data S |          | nt Regis | sters 0- | 7        |           |
|                | Data Byt Bits DB[7:0] contain data to be to The data length code in the corre the number of bytes to be trans | ransm<br>espond | itted.<br>ling DLF |          |          |          |          |          | = Reser  | ved      |           |
|                | CAN Transmit Buffer 0 Data<br>egister 0 (CAN_TB0_DSR0)<br>CAN_BASE+\$54                                       | Read            | 15-8<br>0          | 7<br>DB7 | 6<br>DB6 | 5<br>DB5 | 4<br>DB4 | 3<br>DB3 | 2<br>DB2 | 1<br>DB1 | 0<br>DB0  |
|                | CAN Transmit Buffer 0 Data<br>egister 1 (CAN_TB0_DSR1)<br>CAN_BASE+\$55                                       |                 | 0                  | DB7      | DB6      | DB5      | DB4      | DB3      | DB2      | DB1      | DB0       |
| Segment R      | CAN Transmit Buffer 0 Data<br>egister 2 (CAN_TB0_DSR2)<br>CAN_BASE+\$56                                       | Write           | 0                  | DB7      | DB6      | DB5      | DB4      | DB3      | DB2      | DB1      | DB0       |
|                | CAN Transmit Buffer 0 Data<br>egister 3 (CAN_TB0_DSR3)<br>CAN_BASE+\$57                                       | Read            | 0                  | DB7      | DB6      | DB5      | DB4      | DB3      | DB2      | DB1      | DB0       |
|                | CAN Transmit Buffer 0 Data<br>egister 4 (CAN_TB0_DSR4)<br>CAN_BASE+\$58                                       | Read            |                    | DB7      | DB6      | DB5      | DB4      | DB3      | DB2      | DB1      | DB0       |
|                | CAN Transmit Buffer 0 Data<br>egister 5 (CAN_TB0_DSR5)<br>.CAN_BASE+\$59                                      | Read            |                    | DB7      | DB6      | DB5      | DB4      | DB3      | DB2      | DB1      | DB0       |
|                | CAN Transmit Buffer 0 Data<br>egister 6 (CAN_TB0_DSR6)<br>CAN_BASE+\$5A                                       | Read            |                    | DB7      | DB6      | DB5      | DB4      | DB3      | DB2      | DB1      | DB0       |
|                | CAN Transmit Buffer 0 Data<br>egister 7 (CAN_TB0_DSR7)<br>CAN_BASE+\$5B                                       | Read            |                    | DB7      | DB6      | DB5      | DB4      | DB3      | DB2      | DB1      | DB0       |

| ) |
|---|

| Application: |                                                                   |         |         |      |     |                  | [           | Date: _ |         |            |            |
|--------------|-------------------------------------------------------------------|---------|---------|------|-----|------------------|-------------|---------|---------|------------|------------|
|              |                                                                   |         |         |      |     |                  | F           | Prograi | nmer:   |            |            |
|              |                                                                   |         |         |      |     |                  |             | 3 -     |         |            | t 24 of 27 |
|              |                                                                   |         |         |      |     |                  |             |         |         |            |            |
| MS           | CAN                                                               |         |         |      |     |                  |             |         |         |            |            |
| 1710         | <u> </u>                                                          |         |         |      |     |                  |             |         |         |            |            |
|              |                                                                   |         |         |      |     |                  |             |         |         |            |            |
|              | Г                                                                 | 1100    | 1 N. T  | !: D |     | D-1- 0           |             | 1 D!-   | .1 0    | <b>-</b> 7 |            |
|              |                                                                   | IVISC/  | AN Irar |      |     | Data S<br>31_DSF |             | t Kegis | ters 0- |            |            |
|              | L                                                                 |         |         |      |     |                  |             |         |         |            |            |
| 1            | Data Byt                                                          | es (DP  | k[7·0]) |      |     |                  |             |         |         |            |            |
| İ            | Bits DB[7:0] contain data to be t                                 |         |         |      |     |                  |             |         |         |            |            |
|              | The data length code in the corresponding DLR register determines |         |         |      |     |                  |             |         |         |            |            |
|              | the number of bytes to be transi                                  | mitted. |         |      |     |                  |             |         | = Rese  | erved      |            |
|              |                                                                   |         |         |      |     |                  |             |         |         |            |            |
| MS           | CAN Transmit Buffer 1 Data                                        | Rite    | 15-8    | 7    | 6   | 5                | 4           | 3       | 2       | 1          | 0          |
| _            | Register 0 (CAN_TB1_DSR0)                                         |         |         | DB7  | DB6 | DB5              | DB4         | DB3     | DB2     | DB1        | DB0        |
|              | CAN_BASE+\$64                                                     | Write   |         | DDI  | DBO | DBS              | 004         | DB3     | DDZ     | DDT        | DBO        |
| MS           | CAN Transmit Buffer 1 Data                                        |         |         |      |     |                  |             |         |         |            |            |
| Segment R    | (CAN_TB1_DSR1)<br>CAN_BASE+\$65                                   |         | 0       | DB7  | DB6 | DB5              | DB4         | DB3     | DB2     | DB1        | DB0        |
|              |                                                                   |         |         |      |     |                  |             |         |         |            |            |
| _            | CAN Transmit Buffer 1 Data<br>Register 2 (CAN_TB1_DSR2)           |         | 0       |      |     |                  |             |         |         |            |            |
| ocginent i   | CAN_BASE+\$66                                                     |         |         | DB7  | DB6 | DB5              | DB4         | DB3     | DB2     | DB1        | DB0        |
| MS           | CAN Transmit Buffer 1 Data                                        |         |         |      |     |                  |             |         |         |            |            |
| Segment R    | Register 3 (CAN_TB1_DSR3)                                         |         | 0       | DB7  | DB6 | DB5              | DB4         | DB3     | DB2     | DB1        | DB0        |
|              | CAN_BASE+\$67                                                     | Write   |         |      |     |                  |             |         |         |            |            |
|              | CAN Transmit Buffer 1 Data                                        |         |         |      |     |                  |             |         |         |            |            |
| Segment R    | (CAN_TB1_DSR4)<br>CAN_BASE+\$68                                   |         |         | DB7  | DB6 | DB5              | DB4         | DB3     | DB2     | DB1        | DB0        |
| Me           | CAN Transmit Buffer 1 Data                                        |         |         |      |     | ı                | 1           | ı       | 1       |            |            |
|              | Register 5 (CAN_TB1_DSR5)                                         |         | 0       | DB7  | DB6 | DB5              | DB4         | DB3     | DB2     | DB1        | DB0        |
| -            | CAN_BASE+\$69                                                     |         |         | וטט  | טטט | טטט              | <i>D</i> D4 | טטט     | שטע     | וטט        | טטט        |
| _            | CAN Transmit Buffer 1 Data                                        |         |         |      |     | T                | Ī           | T       |         |            | ,          |
| Segment R    | Register 6 (CAN_TB1_DSR6)                                         |         | 0       | DB7  | DB6 | DB5              | DB4         | DB3     | DB2     | DB1        | DB0        |
|              | CAN_BASE+\$6A                                                     | vviile  |         |      |     |                  |             |         |         |            |            |

DB7

DB6

DB5

DB4

DB3

DB0

DB2

DB1

MSCAN Transmit Buffer 1 Data
Segment Register 7 (CAN\_TB1\_DSR7) Read

CAN\_BASE+\$6B Write

| U |
|---|
|   |

| Application: | Date:       |                |
|--------------|-------------|----------------|
|              | Programmer: |                |
|              | J           | Sheet 25 of 27 |

## MSCAN

MSCAN Transmit Buffer 2 Data Segment Registers 0-7 CAN TB2 DSR0-7 Data Bytes (DB[7:0]) Bits DB[7:0] contain data to be transmitted. The data length code in the corresponding DLR register determines = Reserved the number of bytes to be transmitted. MSCAN Transmit Buffer 2 Data Bits 0 3 Segment Register 0 (CAN\_TB2\_DSR0) Read DB3 DB7 DB6 DB5 DB4 DB2 DB1 DB0 CAN\_BASE+\$74 Write **MSCAN Transmit Buffer 2 Data** Segment Register 1 (CAN\_TB2\_DSR1) Read DB7 DB3 DB6 DB5 DB4 DB2 DB1 DB0 CAN\_BASE+\$75 Write **MSCAN Transmit Buffer 2 Data** Segment Register 2 (CAN\_TB2\_DSR2) Read DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 CAN\_BASE+\$76 Write **MSCAN Transmit Buffer 2 Data** Segment Register 3 (CAN\_TB2\_DSR3) Read DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 CAN BASE+\$77 Write **MSCAN Transmit Buffer 2 Data** Segment Register 4 (CAN\_TB2\_DSR4) Read DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 CAN\_BASE+\$78 Write **MSCAN Transmit Buffer 2 Data** Segment Register 5 (CAN\_TB2\_DSR5) Read DB7 DB3 DB2 DB6 DB5 DB4 DB1 DB0 CAN BASE+\$79 Write **MSCAN Transmit Buffer 2 Data** Segment Register 6 (CAN\_TB2\_DSR6) Read DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 CAN\_BASE+\$7A Write **MSCAN Transmit Buffer 2 Data** Segment Register 7 (CAN\_TB2\_DSR7) Read DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 CAN\_BASE+\$7B Write

|    | ,  |
|----|----|
| •  |    |
| w  |    |
| ٧. | -/ |

| Application:                                               |       |                  |           |         |         |          |           |               |
|------------------------------------------------------------|-------|------------------|-----------|---------|---------|----------|-----------|---------------|
|                                                            |       |                  |           |         |         | Pro      | ogrammer: | Sheet 26 of 2 |
| MSCAN                                                      |       |                  |           |         |         |          |           |               |
|                                                            |       | D                | ata Lengt | h Re    | gister  | s (DLR)  |           |               |
|                                                            |       | ta Byte<br>Count |           | Da      | ata Len | gth Code |           | ]             |
|                                                            |       |                  | DLC3      | D       | LC2     | DLC1     | DLC0      | _             |
|                                                            |       | 0                | 0         |         | 0       | 0        | 0         |               |
|                                                            |       | 1                | 0         |         | 0       | 0        | 1         |               |
|                                                            |       | 3                | 0         |         | 0       | 1        | 0         | _             |
|                                                            |       | 4                | 0         |         | 1       | 0        | 0         | _             |
|                                                            |       | 5                | 0         |         | 1       | 0        | 1         |               |
|                                                            |       | 6                | 0         |         | 1       | 1        | 0         |               |
| = Reserved                                                 |       | 7                | 1         |         | 0       | 1        | 1         | _             |
| = Reserved                                                 |       | 0                | '         |         | U       | 0        | 0         | _             |
|                                                            | Bits  | 15-4             | 3         |         |         | 2        | 1         | 0             |
| MSCAN Receive Buffer Data Length                           |       |                  | DLC3      | 3       | DI      | _C2      | DLC1      | DLC0          |
| Register (CAN_RB_DLR)<br>CAN_BASE+\$4C                     |       | *                | 0         |         |         | 0        | 0         | 0             |
| *Reserved DLR register bits in MSCAN Receive Buffer Dat    |       |                  | _         | re inde |         |          | 0         | U             |
|                                                            |       |                  |           |         |         |          |           |               |
|                                                            | Bits  | 15-4             | 3         |         | ı       | 2        | 1         | 0             |
| MSCAN Transmit Buffer 0 Data Length Register (CAN_TB0_DLR) |       |                  | DLC3      | 3       | DI      | _C2      | DLC1      | DLC0          |
| CAN_BASE+\$5C                                              |       | 0                | 0         |         |         | 0        | 0         | 0             |
|                                                            |       |                  |           |         |         |          |           |               |
| MCCAN Transmit Buffor 4 Data I anoth                       | Bits  | 15-4             | 3         |         |         | 2        | 1         | 0             |
| MSCAN Transmit Buffer 1 Data Length Register (CAN_TB1_DLR) |       |                  | DLC3      | 3       | DI      | C2       | DLC1      | DLC0          |
| CAN_BASE+\$6C                                              |       | 0                | 0         |         |         | 0        | 0         | 0             |
|                                                            |       |                  |           |         |         |          |           |               |
|                                                            | Bits  | 15-4             | 3         |         |         | 2        | 1         | 0             |
| MSCAN Transmit Buffer 2 Data Length                        |       |                  | DLC3      | 3       | וח      | C2       | DLC1      | DLC0          |
| Register (CAN_TB2_DLR)                                     |       |                  |           |         |         |          |           |               |
| CAN_BASE+\$7C                                              | Reset | 0                | 0         |         |         | 0        | 0         | 0             |

| plication:                                                                            |                                                                                                                         |                 |                           |                              |                   |                     |                   | Date: _                            |                     |                                    |                   |
|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------------|------------------------------|-------------------|---------------------|-------------------|------------------------------------|---------------------|------------------------------------|-------------------|
|                                                                                       |                                                                                                                         |                 |                           |                              |                   |                     |                   | Progra                             | mmer:               |                                    |                   |
|                                                                                       |                                                                                                                         |                 |                           |                              |                   |                     |                   |                                    |                     | Snee                               | t 27 o            |
| MSCAN                                                                                 | П                                                                                                                       |                 |                           |                              |                   |                     |                   |                                    |                     |                                    |                   |
| 101007 (1)                                                                            |                                                                                                                         |                 |                           |                              |                   |                     |                   |                                    |                     |                                    |                   |
|                                                                                       |                                                                                                                         |                 |                           |                              |                   |                     |                   |                                    |                     |                                    |                   |
|                                                                                       |                                                                                                                         |                 | Tra                       | ansmit                       |                   | Priorit             | y Regi            | sters                              |                     |                                    |                   |
|                                                                                       |                                                                                                                         | <u></u>         |                           |                              |                   |                     |                   |                                    |                     |                                    |                   |
|                                                                                       | PRIO[7:0]                                                                                                               | 55101           |                           |                              |                   |                     | fer Prior         |                                    |                     |                                    |                   |
|                                                                                       |                                                                                                                         |                 | [7:0] dete<br>st priority |                              |                   |                     |                   |                                    | essage b            | outter. It                         | ne                |
|                                                                                       | 0 – 255                                                                                                                 |                 | more th                   |                              |                   |                     | 0] buffer         | is active                          | , the low           | est bit                            |                   |
|                                                                                       | 0 200                                                                                                                   | numb            | er aets tl                | he high                      | er priorit        | y.                  |                   |                                    |                     |                                    |                   |
|                                                                                       |                                                                                                                         |                 | -                         | _                            |                   |                     |                   | to the terror of                   |                     |                                    |                   |
| = Reserved                                                                            |                                                                                                                         | When            | more the                  | an one l                     |                   |                     |                   |                                    | ority, the          | buffer w                           | rith              |
| = Reserved                                                                            |                                                                                                                         | When            | more th                   | an one l                     |                   |                     |                   |                                    | ority, the          | buffer w                           | rith              |
| = Reserved                                                                            |                                                                                                                         | When            | more th                   | an one l                     |                   |                     |                   |                                    | ority, the          | buffer w                           | rith              |
| = Reserved                                                                            | E                                                                                                                       | When<br>the lov | more th                   | an one l                     |                   |                     |                   |                                    | ority, the          | buffer w                           | vith 0            |
| MSCAN Transmit                                                                        | Buffer 0 Priority R                                                                                                     | When the lov    | more the west inde        | an one l<br>ex num           | ber get t         | he highe            | er priority 4     | 3                                  | 2                   | 1                                  | 0                 |
| MSCAN Transmit<br>Register (C.                                                        | Buffer 0 Priority R<br>AN_TB0_TBPR) W                                                                                   | When the lov    | more that west index      | an one lex num               | 6<br>PRIO6        | 5<br>PRIO5          | 4<br>PRIO4        | 3<br>PRIO3                         | 2<br>PRIO2          | 1<br>PRIO1                         | 0<br>PRIC         |
| MSCAN Transmit<br>Register (C.                                                        | Buffer 0 Priority R                                                                                                     | When the lov    | more the west inde        | an one l<br>ex num           | ber get t         | he highe            | er priority 4     | 3                                  | 2                   | 1                                  | 0<br>PRIG         |
| MSCAN Transmit<br>Register (C.                                                        | Buffer 0 Priority R<br>AN_TB0_TBPR) W                                                                                   | When the lov    | more that west index      | an one lex num               | 6<br>PRIO6        | 5<br>PRIO5          | 4<br>PRIO4        | 3<br>PRIO3                         | 2<br>PRIO2          | 1<br>PRIO1                         | 0                 |
| MSCAN Transmit<br>Register (C.                                                        | Buffer 0 Priority R<br>AN_TB0_TBPR) W<br>AN_BASE+\$5D R                                                                 | When the low    | more that west index      | an one lex num               | 6<br>PRIO6        | 5<br>PRIO5          | 4<br>PRIO4        | 3<br>PRIO3                         | 2<br>PRIO2          | 1<br>PRIO1                         | 0<br>PRIC         |
| MSCAN Transmit Register (C.                                                           | Buffer 0 Priority R<br>AN_TB0_TBPR) W<br>AN_BASE+\$5D R<br>E<br>Buffer 1 Priority R                                     | When the lov    | n more that west indo     | an one I ex num  7  PRIO7  0 | 6 PRIO6 0         | 5 PRIO5             | 4 PRIO4           | 3<br>PRIO3<br>0                    | 2<br>PRIO2<br>0     | 1<br>PRIO1<br>0                    | 0<br>PRIC<br>0    |
| MSCAN Transmit Register (C. C. MSCAN Transmit Register (C.                            | Buffer 0 Priority R<br>AN_TB0_TBPR) W<br>AN_BASE+\$5D R<br>E<br>Buffer 1 Priority R<br>AN_TB1_TBPR) W                   | When the lov    | n more that west indo     | 7 PRIO7 7 PRIO7              | 6 PRIO6 0 PRIO6   | 5 PRIO5 0 PRIO5     | 4 PRIO4 0 PRIO4   | 3<br>PRIO3<br>0<br>3<br>PRIO3      | PRIO2 0 PRIO2       | 1<br>PRIO1<br>0                    | 0<br>PRIC<br>0    |
| MSCAN Transmit Register (C. C. MSCAN Transmit Register (C.                            | Buffer 0 Priority R<br>AN_TB0_TBPR) W<br>AN_BASE+\$5D R<br>E<br>Buffer 1 Priority R                                     | When the lov    | n more that west indo     | an one I ex num  7  PRIO7  0 | 6 PRIO6 0         | 5 PRIO5             | 4 PRIO4           | 3<br>PRIO3<br>0                    | 2<br>PRIO2<br>0     | 1<br>PRIO1<br>0                    | 0<br>PRIC<br>0    |
| MSCAN Transmit Register (C. C. MSCAN Transmit Register (C.                            | Buffer 0 Priority R<br>AN_TB0_TBPR) W<br>AN_BASE+\$5D R<br>E<br>Buffer 1 Priority R<br>AN_TB1_TBPR) W                   | When the lov    | n more that west indo     | 7 PRIO7 7 PRIO7              | 6 PRIO6 0 PRIO6   | 5 PRIO5 0 PRIO5     | 4 PRIO4 0 PRIO4   | 3<br>PRIO3<br>0<br>3<br>PRIO3      | PRIO2 0 PRIO2       | 1<br>PRIO1<br>0                    | 0<br>PRIC<br>0    |
| MSCAN Transmit Register (C. C. MSCAN Transmit Register (C.                            | Buffer 0 Priority R<br>AN_TB0_TBPR) W<br>AN_BASE+\$5D R<br>E<br>Buffer 1 Priority R<br>AN_TB1_TBPR) W<br>AN_BASE+\$6D R | When the lov    | 15-8<br>0                 | 7 PRIO7 0                    | 6 PRIO6 0 PRIO6 0 | 5 PRIO5 0 PRIO5 0   | 4 PRIO4 0 PRIO4 0 | 3<br>PRIO3<br>0<br>3<br>PRIO3      | PRIO2  O  PRIO2  O  | 1<br>PRIO1<br>0<br>1<br>PRIO1      | 0<br>PRIC<br>0    |
| MSCAN Transmit Register (C. C. MSCAN Transmit Register (C.                            | Buffer 0 Priority R AN_TB0_TBPR) W CAN_BASE+\$5D R  E Buffer 1 Priority R AN_TB1_TBPR) W CAN_BASE+\$6D R                | When the lov    | 15-8<br>0                 | 7 PRIO7 0 7 PRIO7            | 6 PRIO6 0 PRIO6 0 | 5 PRIO5 0 5 PRIO5 0 | 4 PRIO4 0 PRIO4 0 | 3<br>PRIO3<br>0<br>3<br>PRIO3<br>0 | 2 PRIO2 0 2 PRIO2 0 | 1<br>PRIO1<br>0<br>1<br>PRIO1<br>0 | 0 PRICO 0 PRICO 0 |
| MSCAN Transmit Register (C.  MSCAN Transmit Register (C.  MSCAN Transmit Register (C. | Buffer 0 Priority R AN_TB0_TBPR) W CAN_BASE+\$5D R  E Buffer 1 Priority R AN_TB1_TBPR) W CAN_BASE+\$6D R                | When the lov    | 15-8<br>0                 | 7 PRIO7 0 7 PRIO7            | 6 PRIO6 0 PRIO6 0 | 5 PRIO5 0 5 PRIO5 0 | 4 PRIO4 0 PRIO4 0 | 3<br>PRIO3<br>0<br>3<br>PRIO3      | 2 PRIO2 0 2 PRIO2 0 | 1<br>PRIO1<br>0<br>1<br>PRIO1<br>0 | 0 PRICO 0 PRICO 0 |

| Application: | Date:         |
|--------------|---------------|
|              | Programmer:   |
|              | Sheet 1 of 10 |

SMODE[2:0] Scan Mode Once Sequential 0 Once Simultaneous 0 0 Loop Sequential 1 0 Loop Simultaneous 1 O 0 Triggered Sequential 1 0 1 Triggered Simultaneous 0 Reserved Reserved 1 1 Channel Configure CHNCFG[3:0] Single End- | Differential | Differential Channel Single Ended Input\* ed Channels Input\* Pairs and Polarity AN0 Bit 4 = 0Bit 4 = 1AN0 is +, AN1 is -AN1 = Reserved AN2 Bit 5 = 0Bit 5 = 1AN2 is +, AN3 is -AN3 AN4 Bit 6 = 0Bit 6 = 1AN4 is +, AN5 is -AN5 AN6 Bit 7 = 0Bit 7= 1 AN6 is +, AN7 is -AN7 **EOSIE** End of Scan Interrupt Enable \*Each bit acts independently. Interrupt disabled Interrupt enabled Zero Crossing SYNC SYNC Select **ZCIE** Interrupt Enable Conversion initiated by a 0 Interrupt disabled write to START bit only Interrupt enabled Conversion initiated by a 1 SYNC input or a write to the START bit Low Limit Interrupt LLMTIE Enable Interrupt disabled START Start Conversion Interrupt enabled 0 No action Start command is issued High Limit Interrupt **HLMTIE** STOP Stop Enable Normal Operation 0 Interrupt disabled 0 Abort the current 1 Interrupt enabled conversion process. Place ADC in Stop mode. Reserved Bits: 15, 3 **ADC Control** Bits 14 13 12 10 9 8 6 5 1 Register 1 (ADCR1) Read 0 STOP SYNCEOSIE ZCIE LLMTIE HLMTIE CHNCFG[3:0] SMODE[2:0] X:ADC\_BASE+\$0 Write START Reset 0 0 0 0 0 0 0

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

Sheet 2 of 10



| L | ч | , |  |
|---|---|---|--|
|   |   |   |  |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |



| Input Channel Number to be Converted |                                                                   |                               |  |  |  |  |  |  |
|--------------------------------------|-------------------------------------------------------------------|-------------------------------|--|--|--|--|--|--|
| SAMPLEx[2:0]  "x" designates         | Channel Destination. Any of the eight channels may be programmed. |                               |  |  |  |  |  |  |
| the sample number.                   | Single Ended<br>Configuration                                     | Differential<br>Configuration |  |  |  |  |  |  |
| 000                                  | AN0                                                               | AN0+, AN1 -                   |  |  |  |  |  |  |
| 001                                  | AN1                                                               | AN0+, AN1 -                   |  |  |  |  |  |  |
| 010                                  | AN2                                                               | AN2+, AN3 -                   |  |  |  |  |  |  |
| 011                                  | AN3                                                               | AN2+, AN3 -                   |  |  |  |  |  |  |
| 100                                  | AN4                                                               | AN4+, AN5 –                   |  |  |  |  |  |  |
| 101                                  | AN5                                                               | AN4+, AN5 –                   |  |  |  |  |  |  |
| 110                                  | AN6                                                               | AN6+, AN7 -                   |  |  |  |  |  |  |
| 111                                  | AN7                                                               | AN6+, AN7 -                   |  |  |  |  |  |  |

| SAMPLEx[2:0]                                                     |                                                                                                       |  |  |  |  |  |  |
|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Sequential Sampling                                              | Simultaneous Sampling                                                                                 |  |  |  |  |  |  |
| Sequential scan of inputs proceeds in order from SAMPLE0–SAMPLE7 | Simultaneous Sampling Order: SAMPLE0 & SAMPLE4, SAMPLE1 & SAMPLE5 SAMPLE2 & SAMPLE6 SAMPLE3 & SAMPLE7 |  |  |  |  |  |  |

Sheet 3 of 10

**Configuring Channel Monitoring** 

- Select sequential or simultaneous Scan Mode with SMODE[2:0] bits in register ADCR1.
- Select Sample range in register ADSDIS with DSx bits. <u>Sampling stops on encountering a set DSx bit.</u>

Sequential sampling starts at SAMPLE0. Simultaneous sampling starts at SAMPLE0 and SAMPLE4.

- Select Channel Configure with CHNCFG[3:0] bits in ADCR1 register.
- . Observe differential input restrictions







| L | u | , |
|---|---|---|
|   | _ | • |
|   |   |   |
|   |   |   |
|   |   |   |

| olication: _ |                               |                          |                    |                    |               |    |   |     |     |       |      |       |        |       |        |     |
|--------------|-------------------------------|--------------------------|--------------------|--------------------|---------------|----|---|-----|-----|-------|------|-------|--------|-------|--------|-----|
| _            |                               |                          |                    |                    |               |    |   |     |     |       | Pi   | rogra | mme    |       | neet 4 |     |
| ADO          |                               |                          |                    |                    |               |    |   |     |     |       |      |       |        |       |        |     |
| 7 (2)        |                               |                          |                    |                    |               |    |   |     |     |       |      |       |        |       |        |     |
| TEST[1:0]    |                               | Test B                   | its                |                    |               |    |   |     |     |       |      |       |        |       |        |     |
| 00           | Normal Mode                   |                          |                    |                    |               |    |   |     |     |       |      |       |        |       |        |     |
|              | Test Mode.                    |                          |                    |                    |               |    |   |     |     |       |      |       |        |       |        |     |
| 01           | Applies VREF<br>(Only AN0 and | voltage to<br>I AN4 will | o AN0 a<br>have va | nd ANa<br>alid res | 4.<br>sults.) |    |   | DSx |     |       |      |       | le Sam |       |        |     |
| 10           | Reserved                      |                          |                    |                    |               |    |   | 0   |     |       |      |       | n ADLS | ST1-2 | regist | ers |
| 11           | Reserved                      |                          |                    |                    |               |    |   | 1   | Di  | sable | SAMP | LEX   | _      |       |        |     |
|              | Sample Bits                   | 15 14                    | 4 13               | 12                 | 11            | 10 | 9 | 8   | 7   | 6     | 5    | 4     | 3      | 2     | 1      | (   |
| Disable F    | Register Read ADSDIS) Write   | TEST[1:                  | 0] 0               | 0                  | 0             | 0  | 0 | 0   | DS7 | DS6   | DS5  | DS4   | DS3    | DS2   | DS1    | DS  |
|              | ASE+\$5 Reset                 | 0 0                      | ) 0                | 0                  | 0             | 0  | 0 | 0   | 0   | 0     | 0    | 0     | 0      | 0     | 0      |     |
|              |                               |                          |                    |                    |               |    |   |     |     |       |      |       |        |       |        |     |
|              |                               |                          |                    |                    |               |    |   |     |     |       |      |       |        |       |        |     |

| plication  | :                                                       | Date:                       |               |
|------------|---------------------------------------------------------|-----------------------------|---------------|
|            |                                                         | Program                     | nmer:         |
|            |                                                         | •                           | Sheet 5 of 10 |
|            |                                                         |                             |               |
|            |                                                         |                             |               |
| AD         |                                                         |                             |               |
|            |                                                         |                             | = Reserved    |
|            |                                                         |                             |               |
| RDY[7:0]   | Ready Channel                                           |                             |               |
| 0          | Channel not ready or has been read                      |                             |               |
| 1          | Channel Ready to be Read                                |                             |               |
|            |                                                         |                             |               |
|            | T                                                       |                             |               |
| HLMTI      | High Limit Interrupt  No High Limit IRQ                 |                             |               |
| 0          | High Limit Exceeded. IRQ pending if                     |                             |               |
| 1          | HLMTIE is set.                                          |                             |               |
|            |                                                         |                             |               |
|            |                                                         |                             |               |
| LLMTI<br>0 | Low Limit Interrupt  No Low Limit IRQ                   |                             |               |
|            | Low Limit IXQ  Low Limit Exceeded. IRQ pending if       | IRQ = Interrupt             |               |
| 1          | LLMTIE is set.                                          | Request                     |               |
|            |                                                         |                             |               |
| 701        | 7 0 : 1/                                                |                             |               |
| ZCI<br>0   | Zero Crossing Interrupt  No Zero Crossing Interrupt IRQ |                             |               |
|            | Zero Crossing Encountered, IRQ                          |                             |               |
| 1          | pending if ZCIE is set.                                 |                             |               |
|            |                                                         |                             |               |
|            |                                                         |                             |               |
| EOIS<br>0  | End-of-Scan Interrupt Scan Cycle is Not Complete        |                             |               |
| 1          | Scan Cycle is Not Complete  Scan Cycle Completed        |                             |               |
| •          | Coan Gyole Completed                                    |                             |               |
|            |                                                         |                             |               |
| CIP        | Conversion in Progress                                  |                             |               |
| 0          | Idle                                                    |                             |               |
| 1          | A Scan Cycle is in Progress                             |                             |               |
|            |                                                         |                             |               |
|            | Reserved Bits 14–12                                     |                             |               |
|            | TROOFFFOR BILL THE                                      |                             |               |
|            |                                                         | 1 1                         |               |
|            | <b>Y</b>                                                | <b>Y</b>                    |               |
| Α          | DC Status Bits 15 14 13 12 11 10                        | 9 8 7 6 5 4                 | 3 2 1 0       |
|            | (ADSTAT) Read CIP 0 0 0 7CLL                            | LMTI HLMTIRDY7RDY6RDY5RDY4F |               |
| _          | BASE+\$6 Write                                          |                             |               |
|            | Reset 0 0 0 0 0 0                                       | 0 0 0 0 0 0                 | 0 0 0 0       |
|            |                                                         |                             | _             |
|            |                                                         |                             |               |
|            |                                                         |                             |               |
|            |                                                         |                             |               |
|            |                                                         |                             |               |

| lication:   |                                                                                                                                  |             |           |          |        |       |       | _ Date: |       |      |      |      |      |      |        |       |
|-------------|----------------------------------------------------------------------------------------------------------------------------------|-------------|-----------|----------|--------|-------|-------|---------|-------|------|------|------|------|------|--------|-------|
|             |                                                                                                                                  |             |           |          |        |       |       |         |       |      | Pr   | ogra | mme  |      |        |       |
|             |                                                                                                                                  |             |           |          |        |       |       |         |       |      |      |      |      | 5    | neet 6 | of 10 |
| <u> </u>    | 7                                                                                                                                |             |           |          |        |       |       |         |       |      |      |      |      |      |        |       |
| ADC         |                                                                                                                                  |             |           |          |        |       |       |         |       |      |      |      |      |      |        |       |
|             |                                                                                                                                  |             |           |          |        |       |       |         |       |      |      |      |      | =    | Reser  | ved   |
|             |                                                                                                                                  |             |           |          |        |       |       |         |       |      |      |      |      |      |        |       |
| LLS[7:0]    |                                                                                                                                  | Lov         | w Limit   |          |        |       |       |         |       |      |      |      |      |      |        |       |
|             | The value i is greater t                                                                                                         |             |           |          |        |       |       |         |       |      |      |      |      |      |        |       |
| 0           | Limit Regis                                                                                                                      |             |           | value    |        | LOW   |       |         |       |      |      |      | 1    |      |        |       |
|             | Value in Re                                                                                                                      |             |           |          |        | )     |       |         |       |      |      |      |      |      |        |       |
|             | The ADC of (ADRSLT0                                                                                                              |             |           |          |        | imit  |       |         |       |      |      |      |      |      |        |       |
| 4           | Register (A                                                                                                                      | ADLLMT0-    | 7) and th | ne Res   | ult    |       |       |         |       |      |      |      |      |      |        |       |
| 1           | Register va                                                                                                                      |             |           |          |        |       |       |         |       |      |      |      |      |      |        |       |
|             | Value in Re                                                                                                                      |             |           |          |        |       |       |         |       |      |      |      |      |      |        |       |
|             |                                                                                                                                  |             |           |          |        |       | _     |         |       |      |      |      |      |      |        |       |
| HLS[7:0]    | 1                                                                                                                                | Lliα        | h Limit   |          |        |       | ī     |         |       |      |      |      |      |      |        |       |
| TILO[7.0]   | The value in                                                                                                                     |             |           | er (ADI  | RSLT   | 0-7)  |       |         |       |      |      |      |      |      |        |       |
| _           | is less than                                                                                                                     | or equal to | o the val |          |        |       |       |         |       |      |      |      |      |      |        |       |
| 0           | Limit Regis Value in Re                                                                                                          |             |           | SI TO-   | -7) <  |       |       |         |       |      |      |      |      |      |        |       |
|             | Value in Hi                                                                                                                      |             |           |          |        | 7)    |       |         |       |      |      |      |      |      |        |       |
| 1           | The ADC c                                                                                                                        |             |           |          |        | imit  |       |         |       |      |      |      |      |      |        |       |
|             | (ADRSLT0–7) with the value in the High Limit Register (ADHLMT0–7) and the Result Register value was greater than the high limit. |             |           |          |        |       |       |         |       |      |      |      |      |      |        |       |
|             | Register va                                                                                                                      | _           |           |          | -      | imit. |       |         |       |      |      |      |      |      |        |       |
|             | Value in Hi                                                                                                                      |             |           |          |        | 7)    |       |         |       |      |      |      |      |      |        |       |
|             |                                                                                                                                  |             |           |          |        |       | •     |         |       |      |      |      |      |      |        |       |
|             |                                                                                                                                  |             |           | <b>V</b> |        |       |       |         |       |      |      | ,    | 7    |      |        |       |
| DC Limit St | atus Bits                                                                                                                        | 15 14       | 13        | 12       | 11     | 10    | 9     | 8       | 7     | 6    | 5    | 4    | 3    | 2    | 1      | 0     |
|             | ster Read                                                                                                                        | HLS7 HLS6   | HI 95 L   | II SALI  | 1 63 1 | 11 63 | LI Q1 | HI SU   | 11 97 | 1156 | 1195 | 1184 | 1163 | 1152 | 1191   | 1150  |
| -           | IAI) Write                                                                                                                       |             |           |          |        |       |       |         |       |      |      |      |      |      |        |       |
| ADC_BASE    | :+ <b>&gt;/</b> Reset                                                                                                            | 0 0         | 0         | 0        | 0      | 0     | 0     | 0       | 0     | 0    | 0    | 0    | 0    | 0    | 0      | 0     |
|             |                                                                                                                                  |             |           |          |        |       |       |         |       |      |      |      |      |      |        |       |
|             |                                                                                                                                  |             |           |          |        |       |       |         |       |      |      |      |      |      |        |       |
|             |                                                                                                                                  |             |           |          |        |       |       |         |       |      |      |      |      |      |        |       |
|             |                                                                                                                                  |             |           |          |        |       |       |         |       |      |      |      |      |      |        |       |
|             |                                                                                                                                  |             |           |          |        |       |       |         |       |      |      |      |      |      |        |       |
|             |                                                                                                                                  |             |           |          |        |       |       |         |       |      |      |      |      |      |        |       |
|             |                                                                                                                                  |             |           |          |        |       |       |         |       |      |      |      |      |      |        |       |

| Application:                          |    |    |      |       |          |          |                       |                                     |                             |                            | _ Da                        | ate: _                      |                                           |         |                |         |
|---------------------------------------|----|----|------|-------|----------|----------|-----------------------|-------------------------------------|-----------------------------|----------------------------|-----------------------------|-----------------------------|-------------------------------------------|---------|----------------|---------|
|                                       |    |    |      |       |          |          |                       |                                     |                             |                            | _ Pr                        | ogra                        | mmer                                      | :       |                |         |
|                                       |    |    |      |       |          |          |                       |                                     |                             |                            |                             | -                           |                                           |         |                | 7 of 10 |
| ADC                                   |    |    |      |       |          |          |                       |                                     |                             |                            |                             |                             |                                           |         |                |         |
|                                       |    |    |      | Z     | CS[7:0]  |          |                       |                                     | Zer                         | o Cros                     | ssing S                     | tatus                       | Registe                                   | er      |                |         |
|                                       |    |    |      |       | 0        | 1.       | curre<br>Zero         | nt cha<br>Cross                     | nge di<br>innelx<br>ing Co  | d not o<br>result          | occur in                    | n a con<br>ne prev          | mpariso<br>vious ch<br>or chan            | on bet  | lx resu        | ult, or |
|                                       |    |    |      |       | 1        | pr<br>de | a comevious efined in | parison<br>chan<br>in the<br>To cle | on bet<br>nelx re<br>Zero ( | ween<br>esult, a<br>Crossi | the cui<br>a sign<br>ng Cor | rrent c<br>chang<br>ntrol R | hannel<br>e condi<br>egister<br>, write a | ition o | ccurre<br>CC). | ed as   |
|                                       |    |    | Rese | erved | Bits: 15 | 5–8      |                       | bit.                                |                             |                            |                             |                             |                                           |         |                |         |
|                                       |    |    |      | 4     |          |          |                       |                                     |                             |                            |                             |                             |                                           |         |                |         |
| ADC Zero Crossing Bits                | 15 | 14 | 13   | 12    | 11       | 10       | 9                     | 8                                   | 7                           | 6                          | 5                           | 4                           | 3                                         | 2       | 1              | 0       |
| Status Register Read                  |    | 0  | 0    | 0     | 0        | 0        | 0                     | 0                                   | ZCS7                        | ZCS6                       | ZCS5                        | ZCS4                        | ZCS3                                      | ZCS2    | ZCS1           | ZCS0    |
| (ADZCSTAT) Write X:ADC_BASE+\$8 Reset |    | 0  | 0    | 0     | 0        | 0        | 0                     | 0                                   | 0                           | 0                          | 0                           | 0                           | 0                                         | 0       | 0              | 0       |
|                                       |    |    |      |       |          |          |                       |                                     |                             |                            |                             |                             |                                           | = 1     | Reser          | ved     |

| J | П |   |
|---|---|---|
|   | v | - |
|   |   |   |
|   |   |   |

| Application: _ | Date:       |               |
|----------------|-------------|---------------|
|                | Programmer: |               |
| _              | 3           | Sheet 8 of 10 |

ADC

ADC Result Register 0—Address: ADC\_BASE+\$9
ADC Result Register 1—Address: ADC\_BASE+\$A
ADC Result Register 2—Address: ADC\_BASE+\$B
ADC Result Register 3—Address: ADC\_BASE+\$C
ADC Result Register 4—Address: ADC\_BASE+\$D
ADC Result Register 5—Address: ADC\_BASE+\$E
ADC Result Register 6—Address: ADC\_BASE+\$F
ADC Result Register 7—Address: ADC\_BASE+\$10

| Converted Results for     | rom a Scan — AD           | C Result Registe               | rs (ADRSLT0-7)            |
|---------------------------|---------------------------|--------------------------------|---------------------------|
| Sequential S              | Sampling                  | Simultaneo                     | us Sampling               |
| Channel<br>Designated by: | Scan Result<br>Stored in: | Channel Pair<br>Designated by: | Scan Result<br>Stored in: |
| SAMPLE0                   | ADRSLT0                   | SAMPLE0                        | ADRSLT0                   |
| SAMPLE1                   | ADRSLT1                   | SAMPLE4                        | ADRSLT4                   |
| SAMPLE2                   | ADRSLT2                   | SAMPLE1                        | ADRSLT1                   |
| SAMPLE3                   | ADRSLT3                   | SAMPLE5                        | ADRSLT5                   |
| SAMPLE4                   | ADRSLT4                   | SAMPLE2                        | ADRSLT2                   |
| SAMPLE5                   | ADRSLT5                   | SAMPLE6                        | ADRSLT6                   |
| SAMPLE6                   | ADRSLT6                   | SAMPLE3                        | ADRSLT3                   |
| SAMPLE7                   | ADRSLT7                   | SAMPLE7                        | ADRSLT7                   |

= Reserved

| SEXT | Sign Extend                                                                                    |
|------|------------------------------------------------------------------------------------------------|
|      | The result is positive.                                                                        |
| 0    | Note: If positive results are required, set the respective offset register to a value of zero. |
| 1    | The result is negative.                                                                        |

| Digital                     | Result of th | ne Conversion — RSLT[11:0]                                                           |
|-----------------------------|--------------|--------------------------------------------------------------------------------------|
| Signed Integer              | Option 1.    | Right shift with sign extended (ASR) 3 places and interpret the right shifted number |
|                             | Option 2.    | Accept the number as presented with the lower 3 bits equal to zero                   |
| Signed Fractional<br>Number | Use the A    | DRSLT directly                                                                       |

- Note 1. Negative results (SEXT = 1) are presented in two's compliment format. For applications requiring result registers to be positive, be sure the offset registers are set to zero.
- Note 2. The interpretation of the numbers programmed into the limit and offset registers (ADLLMT, ADHLMT, ADOFS) should match the interpretation of the result register.
- Note 3. Each result register may only be written when the ADC is in Stop mode (STOP bit = 1 in ADCR1 register).

|                                    |       | ▼    |    |    |    |    |    |      |        |   |   |   |   |   |   |   |   |
|------------------------------------|-------|------|----|----|----|----|----|------|--------|---|---|---|---|---|---|---|---|
| ADC Result Registers               | Bits  | 15   | 14 | 13 | 12 | 11 | 10 | 9    | 8      | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| (ADRSLT0-7)<br>X:ADC_BASE+\$9-\$10 | Read  | SEXT |    |    |    |    |    | RSLT | [11:0] |   |   |   |   |   | 0 | 0 | 0 |
| A.ADC_BASE+\$9-\$10                | Reset | 0    | 0  | 0  | 0  | 0  | 0  | 0    | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Reserved

| Application:                                                                                                                                                                                                                                                                                                                                                                                            | Date:       |               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|
|                                                                                                                                                                                                                                                                                                                                                                                                         | Programmer: |               |
|                                                                                                                                                                                                                                                                                                                                                                                                         |             | Sheet 9 of 10 |
| ADC                                                                                                                                                                                                                                                                                                                                                                                                     | :           | = Reserved    |
| ADC Low Limit Register 0—Address: ADC_BASE+\$11 ADC Low Limit Register 1—Address: ADC_BASE+\$12 ADC Low Limit Register 2—Address: ADC_BASE+\$13 ADC Low Limit Register 3—Address: ADC_BASE+\$14 ADC Low Limit Register 4—Address: ADC_BASE+\$15 ADC Low Limit Register 5—Address: ADC_BASE+\$16 ADC Low Limit Register 6—Address: ADC_BASE+\$17 ADC Low Limit Register 7—Address: ADC_BASE+\$18.        |             |               |
| Lauri inita II MTIMA                                                                                                                                                                                                                                                                                                                                                                                    |             |               |
| Low Limit – LLMT[11:0]  The low limit value that the result (AE compared against.                                                                                                                                                                                                                                                                                                                       |             | Reserved      |
| ADO I and limit Bits 45 44 40 40 44 40 0 7                                                                                                                                                                                                                                                                                                                                                              | 6 5 4 3     |               |
| ADC Low Limit Bits 15 14 13 12 11 10 9 8 7  Register 0–7 Read 0                                                                                                                                                                                                                                                                                                                                         | 6 5 4 3     | 2 1 0         |
| (ADLLMT0-7) Write                                                                                                                                                                                                                                                                                                                                                                                       |             |               |
| X:ADC_BASE+\$11-\$18 Reset 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                            | 0 0 0 0     | 0 0 0         |
| ADC High Limit Register 0—Address: ADC_BASE+\$19 ADC High Limit Register 1—Address: ADC_BASE+\$1A ADC High Limit Register 2—Address: ADC_BASE+\$1B ADC High Limit Register 3—Address: ADC_BASE+\$1C ADC High Limit Register 4—Address: ADC_BASE+\$1D ADC High Limit Register 5—Address: ADC_BASE+\$1E ADC High Limit Register 6—Address: ADC_BASE+\$1F ADC High Limit Register 7—Address: ADC_BASE+\$20 |             |               |
|                                                                                                                                                                                                                                                                                                                                                                                                         |             |               |
| High Limit – HLMT[11:0  The high limit value the result (ADRS                                                                                                                                                                                                                                                                                                                                           |             |               |
| Reserved compared against.                                                                                                                                                                                                                                                                                                                                                                              |             | Reserved      |
| <b>*</b>                                                                                                                                                                                                                                                                                                                                                                                                |             |               |
| ADC Low Limit Bits 15 14 13 12 11 10 9 8 7                                                                                                                                                                                                                                                                                                                                                              | 6 5 4 3     | 2 1 0         |
| Register 0–7 Read 0 (ADHLMT0–7) Write                                                                                                                                                                                                                                                                                                                                                                   | <u> </u>    | 0 0 0         |
| X:ADC_BASE+\$19-\$20 Reset 0 1 1 1 1 1 1 1 1                                                                                                                                                                                                                                                                                                                                                            | 1 1 1 1     | 0 0 0         |

| U | • | • | 3 |
|---|---|---|---|
|   | u | ı | ٠ |
|   | / | _ | 4 |

| Application:                                                                                                                                                                            |                                      |                                                |                                 |                                              |                                           |                                  |       |         |        |        | Da  | te: _ |      |      |        |         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------|---------------------------------|----------------------------------------------|-------------------------------------------|----------------------------------|-------|---------|--------|--------|-----|-------|------|------|--------|---------|
|                                                                                                                                                                                         |                                      |                                                |                                 |                                              |                                           |                                  |       |         |        |        | Pro | ogran | nmer |      |        |         |
|                                                                                                                                                                                         |                                      |                                                |                                 |                                              |                                           |                                  |       |         |        |        |     |       |      | Si   | neet 1 | 0 of 10 |
| ADC                                                                                                                                                                                     |                                      |                                                |                                 |                                              |                                           |                                  |       |         |        |        |     |       |      | = Re | served | i       |
| ADC Offset Register 0- ADC Offset Register 1- ADC Offset Register 2- ADC Offset Register 3- ADC Offset Register 4- ADC Offset Register 5- ADC Offset Register 6- ADC Offset Register 7- | -Add<br>-Add<br>-Add<br>-Add<br>-Add | lress:<br>lress:<br>lress:<br>lress:<br>lress: | ADC<br>ADC<br>ADC<br>ADC<br>ADC | C_BA<br>C_BA<br>C_BA<br>C_BA<br>C_BA<br>C_BA | SE+\$<br>SE+\$<br>SE+\$<br>SE+\$<br>SE+\$ | 22<br>23<br>24<br>25<br>26<br>27 |       |         |        |        |     |       |      |      |        |         |
|                                                                                                                                                                                         |                                      |                                                |                                 |                                              | 0.1                                       | (f 1 ) /                         | -1    | 055     | >====  | 4.01   |     | 7     |      |      |        |         |
|                                                                                                                                                                                         |                                      |                                                |                                 |                                              |                                           | ffset V<br>SET va                |       |         |        |        | ne  |       |      |      |        |         |
|                                                                                                                                                                                         |                                      |                                                |                                 | To c                                         | obtain<br>ective<br>00 to g               | unsigr<br>offset<br>give a       | regis | ter wit | h a va | lue of |     |       |      |      |        |         |
| [1                                                                                                                                                                                      | Reserv                               | /ed                                            |                                 |                                              |                                           |                                  |       |         |        |        |     |       |      | F    | Reserv | ed      |
|                                                                                                                                                                                         | <b>V</b>                             |                                                |                                 |                                              |                                           |                                  |       |         |        |        |     |       |      | _    |        | _       |
| ADC Offset Bits<br>Registers 0-7 Read                                                                                                                                                   |                                      | 14                                             | 13                              | 12                                           | 11                                        | 10                               | 9     | 8       | 7      | 6      | 5   | 4     | 3    | 0    | 1      | 0       |
| (ADOFS0-7) Write X:ADC_BASE+\$21-\$28 Rese                                                                                                                                              | t 0                                  | 0                                              | 0                               | 0                                            | 0                                         | 0                                | 0     | T[11:   | 0      | 0      | 0   | 0     | 0    | 0    | 0      | 0       |
|                                                                                                                                                                                         |                                      |                                                |                                 |                                              |                                           |                                  |       |         |        |        |     |       |      |      |        |         |

| Application:                                                |              |          |          |          |          |          |          |          |          |                            | Da                 | ite: _          |         |         |           |       |
|-------------------------------------------------------------|--------------|----------|----------|----------|----------|----------|----------|----------|----------|----------------------------|--------------------|-----------------|---------|---------|-----------|-------|
|                                                             |              |          |          |          |          |          |          |          |          |                            | Pro                | ogran           | nmer    | ••      |           |       |
|                                                             |              |          |          |          |          |          |          |          |          |                            |                    | <b>.</b> g. s   |         |         | heet 1    |       |
| DEC                                                         |              |          |          |          |          |          |          |          |          |                            |                    |                 |         | = F     | Reserve   | ed    |
|                                                             | De           | cod      | er C     | ontro    | l Reg    | jister   | (DEC     | CR)—     | -She     | et 1 of                    | 2                  |                 |         |         |           |       |
| Software Triggere                                           | d Initializa | ation    | of       |          |          |          |          | RI       | EV       | Enable                     | Reve               | rse Dir         | ectior  | n Cour  | iting     |       |
| SWIP Position Counters                                      |              |          |          |          |          |          |          |          | )        | Count                      | norma              | lly             |         |         |           |       |
| 0 No action 1 Initialize position of                        | aatar        |          |          |          |          |          |          |          | 1        | Count                      | in the             | revers          | e dire  | ction   |           |       |
| 1 Initialize position of                                    | counter      |          |          |          |          |          |          |          |          |                            |                    |                 |         |         |           |       |
|                                                             |              |          |          |          |          |          |          | PI       | H1       | Er                         | able S             | Signal I        | Phase   | Cour    | t Mode    | •     |
| Use Negative Edg Use positive going 0 initialization of pos | edge-to-     | -trigg   | er       |          |          |          |          |          | 0        | Use sta<br>PHASE<br>quadra | EA, PH             | ASEB            |         |         |           | nase  |
| UPOS and LPOS Use negative goin                             | g edge-to    | o-trigg  | ger      |          |          |          |          |          | 1        | Bypass<br>transiti         | s the q<br>on of t | uadrat<br>he PH |         |         |           |       |
| 1 initialization of pos<br>UPOS and LPOS                    | ition cour   | nters    |          |          |          |          |          |          |          | a coun<br>PHASE<br>counte  | E B inp            | out and         |         |         | contro    | I the |
| HIP Enable HOME to I                                        |              |          | on       |          |          |          |          |          |          | REV                        |                    | ASEB<br>nput    | (       |         | Direction | on    |
| 0 No action                                                 | nd LPOS      | · ·      |          |          |          |          |          |          |          | 0                          |                    | 1               |         |         | Jp<br>own |       |
| 1 Enable HOME sign                                          | nal          |          |          |          |          |          |          |          |          | 1                          |                    | 0               |         |         | own       |       |
|                                                             |              |          | T        |          |          |          |          |          |          | 1                          |                    | 1               |         | l       | Jp        |       |
| HIE HOME Interrup                                           |              |          |          |          |          |          |          |          | ſ        | XIRQ                       | Inc                | lav Pu          | lea In  | terrunt | Reque     | aet   |
| 0 Disable HOME into 1 Enable HOME into                      |              |          |          |          |          |          |          |          |          | 0                          |                    | terrup          |         |         |           | 331   |
| .   2.1.02.0 1.10.112 1.1.10                                |              |          |          |          |          |          |          |          |          | 1                          | Index              | k pulse         | inter   | rupt ha | as occu   | ırred |
|                                                             |              |          |          |          |          |          |          |          |          |                            |                    |                 |         |         |           |       |
| HIRQ HOME Signal Tra                                        |              |          |          |          |          |          |          |          | Ī        | XIE                        | In                 | day Pı          | ılea İr | terrun  | t Enab    | عا    |
| 0 No interrupt                                              | 031          |          |          |          |          |          |          |          |          | 0                          |                    |                 |         |         | enable    |       |
| 1 Enable HOME inte                                          | errupts      |          |          |          |          |          |          |          |          | 1                          |                    |                 |         |         | disable   |       |
|                                                             | <b>V</b>     | <b>V</b> | <b>V</b> | <b>V</b> | <b>V</b> | <b>V</b> | <b>V</b> | <b>V</b> | <b>V</b> |                            |                    |                 |         |         |           |       |
| <b>Decoder Control</b> Bits                                 |              | 14       | 13       | 12       | 11       | 10       | 9        | 8        | 7        | 6                          | 5                  | 4               | 3       | 2       | 1         | 0     |
| Register (DECCR) Read X:DEC_BASE+\$0 Write                  | HIRCHE       | HIE      | HIP      | HNE      | SWIF     | REV      | PH1      | XIRQ     | XIE      | XIP                        | XNE                | DIRQ            | DIE     | WDE     | MODE      | [1:0] |
| Rese                                                        | t 0          | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0                          | 0                  | 0               | 0       | 0       | 0         | 0     |
|                                                             |              |          |          |          |          |          |          |          |          |                            |                    |                 |         |         |           |       |

| U |    |   |  |
|---|----|---|--|
| J |    |   |  |
|   | ٧, | _ |  |
|   |    |   |  |
|   |    |   |  |
|   |    |   |  |

| plicatio           | n:                      |                                               |                               |                             |                             |                           |                             |       |          |      |      |           |           | ate: _    |           |           |        |        |
|--------------------|-------------------------|-----------------------------------------------|-------------------------------|-----------------------------|-----------------------------|---------------------------|-----------------------------|-------|----------|------|------|-----------|-----------|-----------|-----------|-----------|--------|--------|
|                    |                         |                                               |                               |                             |                             |                           |                             |       |          |      |      |           | Pr        | ograi     | nme       |           | heet 2 | 2 of 9 |
|                    |                         |                                               |                               |                             |                             |                           |                             |       |          |      |      |           |           |           |           |           |        | 2 01   |
| DE                 | EC                      |                                               |                               |                             |                             |                           |                             |       |          |      |      |           |           |           |           | = 1       | Reserv | ved    |
|                    |                         |                                               |                               |                             |                             |                           |                             |       |          |      |      |           |           |           |           |           |        |        |
|                    |                         |                                               | Г                             | Decod                       | der C                       | ontro                     | l Reg                       | ister | (DEC     | CR)- | -She | et 2 o    | f 2       |           |           |           |        |        |
|                    |                         |                                               |                               |                             |                             |                           |                             |       | <b>-</b> |      |      |           |           |           |           |           |        |        |
| MODE[ <sup>2</sup> | Mode                    | e 0: Inpu                                     |                               | ch Ma<br>ures a             |                             |                           | d to the                    | four  |          |      |      |           |           |           |           |           |        | 7      |
| 01                 |                         | pins<br>e 1: Inpu<br>ed version               |                               |                             |                             |                           |                             | е     |          |      |      |           |           |           |           |           |        |        |
| 10                 | Mode<br>chan<br>both    | e 2: PHA<br>nels 0 a<br>rising ar<br>ected to | ASEA i<br>and 1 o<br>nd falli | nput is<br>f the t<br>ng ed | s conr<br>imer to<br>ges; P | nected<br>o allow<br>hase | to bot<br>v captu<br>B inpu | re of |          |      |      |           |           |           |           |           |        |        |
| 11                 |                         | 3: Res                                        |                               |                             | 0.0 = 0                     |                           | 00                          |       | ]        |      |      |           |           |           |           |           |        |        |
| WDE 0              | Watchdog                | timer is                                      |                               | led                         | !                           |                           |                             |       |          |      |      |           |           |           |           | $\neg$    |        |        |
| 1                  | Watchdog                | timer is                                      | enabi                         | iea                         |                             |                           |                             |       |          |      |      |           |           |           |           |           |        |        |
| DIE<br>0           | Watchdog                |                                               | nterrup                       | t is dis                    | sabled                      |                           |                             |       |          |      |      |           |           |           |           |           |        |        |
| 1                  | Watchdog                | timer in                                      | iterrup                       | t has                       | occurr                      | ed                        |                             |       |          |      |      |           |           |           |           |           |        |        |
| DIRQ<br>0          | Watchdog                |                                               |                               |                             |                             |                           |                             |       |          |      |      |           |           |           |           |           |        |        |
| 1                  | No interru              | pt has o                                      | ccurre                        | d                           |                             |                           | 1                           |       |          |      |      |           |           |           |           |           |        |        |
| XNE                |                         | legative                                      |                               |                             |                             |                           |                             |       |          |      |      |           |           |           |           |           |        |        |
| 0                  | Use positi<br>pulse     |                                               |                               |                             |                             |                           |                             |       |          |      |      |           |           |           |           |           |        |        |
| 1                  | Use negati<br>pulse     | ive tran                                      | sition 6                      | edge o                      | of IND                      | EX                        |                             |       |          |      |      |           |           |           |           |           |        |        |
| XIP                |                         | iggered<br>Counters                           |                               |                             |                             | sition                    |                             |       |          |      |      |           |           |           |           |           |        |        |
| 0                  | No action<br>Index puls | e initiali                                    | zes po                        | sition                      | count                       | er                        | -                           |       |          |      |      |           |           |           |           |           |        |        |
| •                  | on paid                 |                                               | PC                            | 2511                        |                             |                           | _                           |       |          |      |      | $\forall$ | $\bigvee$ | $\bigvee$ | $\bigvee$ | $\bigvee$ |        |        |
|                    | er Contro               |                                               | 15                            | 14                          | 13                          | 12                        | 11                          | 10    | 9        | 8    | 7    | 6         | 5         | 4         | 3         | 2         | 1      |        |
|                    | r (DECCF<br>_BASE+\$    |                                               | HIPC                          | HIE                         | HIP                         | HNE                       | SWIP                        | REV   | PH1      | XIRQ | XIE  | XIP       | XNE       | DIRQ      | DIE       | WDE       | MOD    | E[1    |
|                    |                         | Reset                                         | 0                             | 0                           | 0                           | 0                         | 0                           | 0     | 0        | 0    | 0    | 0         | 0         | 0         | 0         | 0         | 0      | (      |

| pplication:                                  |    |    |     |               |       |                   |         |                   |          |          | Da        | ite: _   |         |          |        |      |
|----------------------------------------------|----|----|-----|---------------|-------|-------------------|---------|-------------------|----------|----------|-----------|----------|---------|----------|--------|------|
|                                              |    |    |     |               |       |                   |         |                   |          |          | Pro       | ograr    | mme     | r:       |        |      |
|                                              |    |    |     |               |       |                   |         |                   |          |          |           |          |         | S        | heet 3 | 3 of |
| DEO                                          |    |    |     |               |       |                   |         |                   |          |          |           |          |         |          |        |      |
| DEC                                          |    |    |     |               |       |                   |         |                   |          |          |           |          |         |          | Poon   | , od |
|                                              |    |    |     |               |       |                   |         |                   |          |          |           |          |         | =        | Reser  | /eu  |
|                                              |    |    | Г   |               |       | 1                 |         |                   |          |          |           |          |         |          |        |      |
|                                              |    |    | =   | DELA          |       |                   | Qua     | drature           |          | Filter I |           |          |         | filter f | or the | _    |
|                                              |    |    | •   |               | 0     | PH.               | ASEA    | , PHAS            | SEB, I   | NDEX     | , and I   | HOME     | input   | S.       |        |      |
|                                              |    |    |     | 1 _           | 255   |                   |         | ay = [(           |          |          |           |          |         | al (: :. |        | 4    |
|                                              |    |    | _   | '             | 200   |                   |         | ELAY<br>Clock     |          |          | -iiter ir | nterva   | Perio   | a (in ii | ncrem  | ents |
|                                              |    |    |     |               |       |                   |         |                   |          |          |           |          |         |          |        |      |
|                                              |    |    | Res | erved         | Bits: | 15–8              |         |                   |          |          |           |          |         |          |        |      |
|                                              |    |    |     |               |       |                   |         |                   |          |          |           |          |         |          |        |      |
|                                              |    |    |     |               |       |                   |         |                   |          |          |           |          |         |          |        |      |
| Filter Delay Bits                            | 15 | 14 | 13  | 12            | 11    | 10                | 9       | 8                 | 7        | 6        | 5         | 4        | 3       | 2        | 1      |      |
| Register (FIR) Read X:DEC_BASE+\$1 Write     |    |    |     |               | 0     |                   |         |                   |          |          |           | DELA     | AY[7:0  | ]        |        |      |
| Rese                                         |    | 0  | 0   | 0             | 0     | 0                 | 0       | 0                 | 0        | 0        | 0         | 0        | 0       | 0        | 0      |      |
|                                              |    |    |     |               |       |                   |         |                   |          |          |           |          |         |          |        |      |
|                                              |    |    |     |               |       |                   |         |                   |          |          |           |          |         |          |        |      |
|                                              |    |    |     |               |       |                   |         |                   |          |          |           |          |         |          |        |      |
|                                              |    |    | C   | NT[15:        | ·01   |                   |         |                   |          | Count    |           |          |         |          | 1      |      |
|                                              |    |    |     | 11110.        | .0]   | Numbe             | r of cl | ock cy            |          |          | Quad      | rature   | Deco    | der      |        |      |
|                                              |    |    |     |               |       | module<br>optiona |         |                   |          |          |           |          |         |          |        |      |
|                                              |    |    | 0   | <b>–</b> 6553 | 35    | registe           |         |                   | ig air i |          | pt t.     | 10 511 ( | i Q Dii |          |        |      |
|                                              |    |    |     |               |       | Note:             |         | Quadra<br>is sepa |          |          |           |          |         |          |        |      |
|                                              |    |    |     |               |       |                   |         | modul             |          | 0111 411 | ·····     | , naog   |         |          |        |      |
|                                              |    |    |     |               |       |                   |         |                   |          |          |           |          |         |          |        |      |
|                                              |    |    |     |               |       |                   |         |                   |          |          |           |          |         |          |        |      |
|                                              |    |    |     |               |       |                   |         |                   |          |          |           |          |         |          |        |      |
|                                              |    |    |     |               |       |                   |         |                   |          |          |           |          |         |          |        |      |
| Watchdog Timeout Bits                        | 15 | 14 | 13  | 12            | 11    | 10                | 9       | 8                 | 7        | 6        | 5         | 4        | 3       | 2        | 1      | (    |
|                                              | 1  |    |     |               |       |                   |         | CNT               | [15:0]   |          |           |          |         |          |        |      |
| Register (WTR) Read                          |    |    |     |               |       |                   |         |                   |          |          |           |          |         |          |        |      |
| Register (WTR) Read DEC_BASE+\$2 Write Reset |    | 0  | 0   | 0             | 0     | 0                 | 0       | 0                 | 0        | 0        | 0         | 0        | 0       | 0        | 0      | 0    |

| J |
|---|
|---|

| Application:                                |    |    |                |        |                          |                                    |                                      |                                                       |                  |                 | D       | ate:             |                               |         |        |      |
|---------------------------------------------|----|----|----------------|--------|--------------------------|------------------------------------|--------------------------------------|-------------------------------------------------------|------------------|-----------------|---------|------------------|-------------------------------|---------|--------|------|
|                                             |    |    |                |        |                          |                                    |                                      |                                                       |                  |                 | Р       | rogra            | mme                           | r:      |        |      |
|                                             |    |    |                |        |                          |                                    |                                      |                                                       |                  |                 |         |                  |                               | SI      | heet 4 | of 9 |
| DEC                                         |    | ſ  | POSD           | 115:01 | T                        |                                    |                                      | Po                                                    | sition [         | Diffore         | ance C  | Count            | =                             | Rese    | rved   |      |
|                                             |    | F  | 1 000          | [10.0] | Cor                      | ntains t                           | the ch                               |                                                       |                  |                 |         |                  | tween                         | each re | ead    |      |
|                                             |    |    |                |        | of th                    | ne pos                             | ition (                              | counte                                                | r regist         | ter             |         |                  |                               |         |        |      |
|                                             |    |    | 0 - 6          | 5535   |                          |                                    |                                      |                                                       |                  |                 |         |                  | nal to th<br>nter wa          |         |        |      |
|                                             |    |    |                |        | Not                      | of                                 | <u>all</u> co                        | unter r                                               |                  | s are           | copie   |                  | ead, the<br>snapsl            |         |        |      |
|                                             |    | Į  |                |        |                          | uic                                | 711 103                              | эрссий                                                | ▼ Told           | regisi          |         |                  |                               |         |        |      |
| Position Difference Bits                    | 15 | 14 | 13             | 12     | 11                       | 10                                 | 9                                    | 8                                                     | 7                | 6               | 5       | 4                | 3                             | 2       | 1      | 0    |
| Counter Register Read (POSD) Write          |    |    |                |        |                          |                                    |                                      |                                                       | D[15:0]          | ]               |         |                  |                               |         |        |      |
| X:DEC_BASE+\$3 Reset                        | 0  | 0  | 0              | 0      | 0                        | 0                                  | 0                                    | 0                                                     | 0                | 0               | 0       | 0                | 0                             | 0       | 0      | 0    |
|                                             |    | P  | OSDH<br>0 – 65 |        | the<br>the<br>The<br>(PO | change<br>positio<br>value<br>SDH) | e in pon<br>n reg<br>store<br>is cop | fference<br>osition<br>ister<br>ed in the<br>pied fro | value<br>e Posit | Regithat coning | ster co | ontains<br>betwe | es a sna<br>en eac<br>ld Regi | h read  | l of   |      |
|                                             |    |    |                |        | regi                     | ster is                            | read.                                |                                                       |                  |                 |         |                  |                               |         |        |      |
|                                             |    |    |                |        |                          |                                    |                                      |                                                       | <u> </u>         |                 |         |                  |                               |         |        | _    |
| Position Difference Bits Hold Register Read | 15 | 14 | 13             | 12     | 11                       | 10                                 | 9                                    | 8<br>POSD                                             | 7<br>)H[15:0     | 6               | 5       | 4                | 3                             | 2       | 1      | 0    |
| (POSDH) Write X:DEC_BASE+\$4 Reset          | 0  | 0  | 0              | 0      | 0                        | 0                                  | 0                                    | 0                                                     | 0                | 0               | 0       | 0                | 0                             | 0       | 0      | 0    |
|                                             | -  | -  | -              | -      | -                        | _                                  | -                                    | -                                                     | _                | -               | -       |                  | -                             | -       |        | -    |

| Application:                            |    |    |        |       |       |               |                |         |          |         | D       | ate: _ |          |         |        |      |
|-----------------------------------------|----|----|--------|-------|-------|---------------|----------------|---------|----------|---------|---------|--------|----------|---------|--------|------|
|                                         |    |    |        |       |       |               |                |         |          |         | Pı      | ogra   | mmer     | :       |        |      |
|                                         |    |    |        |       |       |               |                |         |          |         |         |        |          | SI      | heet 5 | of 9 |
| DEC                                     |    |    |        |       |       |               |                |         |          |         |         |        | = F      | Reserv  | 'ed    |      |
|                                         |    |    | REV[1  | 5:01  |       |               |                |         | Revolu   | ıtion ( | Count   |        |          |         |        |      |
|                                         |    |    |        | 0.01  |       |               | egister        |         |          |         |         | lue of | the Rev  | volutio | n      |      |
|                                         |    |    | 0 – 65 | 535   | Note: | : Whe         | <u>II</u> cour | nter re |          | are c   | opied   |        | ad, the  |         | nts    |      |
|                                         |    |    |        |       |       |               |                |         | <b>V</b> |         |         |        |          |         |        |      |
| Revolution Counter Bits                 | 15 | 14 | 13     | 12    | 11    | 10            | 9              | 8       | 7        | 6       | 5       | 4      | 3        | 2       | 1      | 0    |
| Register (REV) Read DEC_BASE+\$5 Write  |    |    |        |       |       |               |                | REV     | '[15:0]  |         |         |        |          |         |        |      |
| Reset                                   |    | 0  | 0      | 0     | 0     | 0             | 0              | 0       | 0        | 0       | 0       | 0      | 0        | 0       | 0      | 0    |
|                                         |    | Г  | REV[1  | 15:01 | Т—    |               |                | Revol   | ution (  | Count   | Hold '  | Value  |          |         |        |      |
|                                         |    | -  | TKE V[ | 10.0] |       |               | regist         | ter cor |          |         |         |        | current  | value   | of     |      |
|                                         |    |    | 0 – 65 | 5535  |       | REV Revalue s |                |         | REVI     | H regis | ster is | copie  | d from 1 | the RE  | .V     |      |
|                                         |    |    |        |       |       | ter wh        |                |         |          |         |         |        |          |         |        |      |
|                                         |    |    |        |       |       |               |                | ,       | <u> </u> |         |         |        |          |         |        |      |
| Revolution Hold Bits                    | 15 | 14 | 13     | 12    | 11    | 10            | 9              | 8       | 7        | 6       | 5       | 4      | 3        | 2       | 1      | 0    |
| Register (REVH) Read DEC_BASE+\$6 Write |    |    |        |       |       |               |                | REV     | [15:0]   |         |         |        |          |         |        |      |
| Reset                                   | 0  | 0  | 0      | 0     | 0     | 0             | 0              | 0       | 0        | 0       | 0       | 0      | 0        | 0       | 0      | 0    |
|                                         |    |    |        |       |       |               |                |         |          |         |         |        |          |         |        |      |
|                                         |    |    |        |       |       |               |                |         |          |         |         |        |          |         |        |      |
|                                         |    |    |        |       |       |               |                |         |          |         |         |        |          |         |        |      |
|                                         |    |    |        |       |       |               |                |         |          |         |         |        |          |         |        |      |
|                                         |    |    |        |       |       |               |                |         |          |         |         |        |          |         |        |      |
|                                         |    |    |        |       |       |               |                |         |          |         |         |        |          |         |        |      |

| v |  |
|---|--|
|   |  |
|   |  |
|   |  |

| olication:                                           |    |    |                      |        |             |                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                        |                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                  | <b>.</b>                  |          |      |
|------------------------------------------------------|----|----|----------------------|--------|-------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------------------|----------|------|
|                                                      |    |    |                      |        |             |                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                        |                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Р                                        | rogra                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | mme                              |                           | neet 6   | S of |
| DEC                                                  |    |    |                      |        |             |                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                        |                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                  |                           |          |      |
|                                                      |    | Г  | POS[3                | 11:161 |             |                                           | Pos                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ition C                                | ount -                              | Most                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Signi                                    | ficant H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -lalf                            |                           |          |      |
|                                                      |    | =  | 0 – 65               |        | uppe<br>Cou | er (mo                                    | Positi<br>st sign<br>he val                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | on Co<br>ificant<br>ue in              | unter<br>) half (                   | Regisof the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ter (UI                                  | POS) o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | contain<br>e of the              | Positi                    | on       |      |
|                                                      |    |    |                      |        |             |                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8                                      | 7                                   | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 5                                        | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3                                | 2                         | 1        |      |
| Unner Position Rits                                  | 15 | 14 | 13                   | 12     | 11          | 10                                        | a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                        | ,                                   | U                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | J                                | _                         | '        |      |
| Upper Position Bits Counter Register Read            |    | 14 | 13                   | 12     | 11          | 10                                        | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                        | [31:16                              | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                          | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                  |                           |          |      |
| • •                                                  |    | 0  | 0                    | 0      | 0           | 0                                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                        | 0                                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                | 0                         | 0        |      |
| Counter Register Read<br>(UPOS) Write                |    |    |                      | 0      | The l       | 0<br>_ower                                | 0<br>Positions (Figure 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | POS  0  tion Countail to half contails | 0<br>ount –<br>unter R              | 0<br>Least<br>Registe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | t Signi<br>er (LP0<br>t value            | 0  ficant H  OS) contact of the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Half<br>ntains t                 | the low                   | rer      |      |
| Counter Register Read<br>(UPOS) Write                |    |    | O<br>POS[            | 0      | The l       | 0<br>_ower<br>t signi                     | 0<br>Positions (Figure 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | POS  0  tion Countail to half contails | 0<br>ount –<br>unter R              | 0<br>Least<br>Registe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | t Signi<br>er (LP0<br>t value            | 0  ficant H  OS) contact of the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Half<br>ntains t                 | the low                   | rer      |      |
| Counter Register Read (UPOS) Write DEC_BASE+\$7 Rese | 15 |    | O<br>POS[            | 0      | The (leas   | 0<br>_ower<br>t signi                     | 0<br>Positions (Figure 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | POS  0  tion Countail to half contails | 0<br>ount –<br>unter R              | 0<br>Least                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | t Signi<br>er (LP0<br>t value            | 0  ficant H  OS) contact of the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Half<br>ntains t                 | the low                   | rer      |      |
| Counter Register Read (UPOS) Write DEC_BASE+\$7 Rese | 15 | 0  | 0<br>POS[7<br>0 - 65 | 0      | The l       | o<br>_ower<br>t signi<br>nter. Ti<br>ter. | Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Position Pos | POS 0 half cue in L                    | 0  ount –  unter R  f the c  POS is | 0<br>Registe<br>Registe<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begiste<br>Begi | s Signi<br>er (LP0<br>t value<br>inary o | 0  ficant I  OS) contained of the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the count from the co | Half<br>ntains t<br>Position the | the low<br>on<br>position | er<br>on |      |

| pplication:                         |    |    |    |     |         |    |                    |        |                             |         | Da     | ate: _ |                    |    |         |    |
|-------------------------------------|----|----|----|-----|---------|----|--------------------|--------|-----------------------------|---------|--------|--------|--------------------|----|---------|----|
| ·                                   |    |    |    |     |         |    |                    |        |                             |         | _ Pr   | ogra   | mmer               | :  |         |    |
|                                     |    |    |    |     |         |    |                    |        |                             |         |        |        |                    | 5  | Sheet 7 | of |
| DEC                                 |    |    |    |     |         |    |                    |        |                             |         |        |        |                    |    |         |    |
|                                     |    |    |    |     |         |    |                    |        |                             |         |        |        |                    |    |         |    |
|                                     |    |    |    | POS | S[15:0] |    |                    |        | Pos                         | ition ( | Counte | r      |                    |    |         |    |
|                                     |    |    |    | 0 – | 65535   |    | upper              | (most  | Count<br>signific<br>on Cou | ant) h  |        |        | of the<br>ent valu | ıe |         |    |
|                                     |    |    |    |     |         | 1  |                    |        | V                           |         |        |        |                    |    |         |    |
| Upper Position Bits                 | 15 | 14 | 13 | 12  | 11      | 10 | 9                  | 8      | 7                           | 6       | 5      | 4      | 3                  | 2  | 1       | (  |
| Hold Register Read<br>(UPOSH) Write |    |    |    |     |         |    |                    | POS    | [31:16]                     | ]       |        |        |                    |    |         |    |
| DEC_BASE+\$9 Reset                  | 0  | 0  | 0  | 0   | 0       | 0  | 0                  | 0      | 0                           | 0       | 0      | 0      | 0                  | 0  | 0       | (  |
|                                     |    |    |    |     |         |    |                    |        |                             |         |        |        |                    |    |         |    |
|                                     |    |    |    |     |         |    |                    |        |                             |         |        |        |                    |    |         |    |
|                                     |    |    |    | POS | S[15:0] |    | TI D               | .,.    |                             |         | Counte |        |                    |    |         |    |
|                                     |    |    |    | 0 – | 65535   |    | The Policy Iower ( | leasts | significa                   | ant) h  |        |        | of the<br>ent valu | ie |         |    |
|                                     |    |    | _  |     |         |    |                    |        | Y                           |         |        |        |                    |    |         |    |
|                                     | 15 | 14 | 13 | 12  | 11      | 10 | 9                  | 8      | 7                           | 6       | 5      | 4      | 3                  | 2  | 1       | (  |
| Hold Register Read<br>(LPOSH) Write |    |    |    |     |         |    |                    | POS    | S[15:0]                     |         |        |        |                    |    |         |    |
| DEC_BASE+\$A Reset                  | 0  | 0  | 0  | 0   | 0       | 0  | 0                  | 0      | 0                           | 0       | 0      | 0      | 0                  | 0  | 0       | (  |
|                                     |    |    |    |     |         |    |                    |        |                             |         |        |        |                    |    |         |    |
|                                     |    |    |    |     |         |    |                    |        |                             |         |        |        |                    |    |         |    |
|                                     |    |    |    |     |         |    |                    |        |                             |         |        |        |                    |    |         |    |
|                                     |    |    |    |     |         |    |                    |        |                             |         |        |        |                    |    |         |    |
|                                     |    |    |    |     |         |    |                    |        |                             |         |        | = i    | Reserv             | ed |         |    |
|                                     |    |    |    |     |         |    |                    |        |                             |         |        |        |                    |    |         |    |
|                                     |    |    |    |     |         |    |                    |        |                             |         |        |        |                    |    |         |    |
|                                     |    |    |    |     |         |    |                    |        |                             |         |        |        |                    |    |         |    |
|                                     |    |    |    |     |         |    |                    |        |                             |         |        |        |                    |    |         |    |

| v |
|---|
|   |

| pplication:                            |                |    |      |        |         |        |          |               |             |            |              | D        | ate: .   |         |         |          |      |
|----------------------------------------|----------------|----|------|--------|---------|--------|----------|---------------|-------------|------------|--------------|----------|----------|---------|---------|----------|------|
|                                        |                |    |      |        |         |        |          |               |             |            |              | Р        | rogra    | mmei    | r:      |          |      |
|                                        |                |    |      |        |         |        |          |               |             |            |              |          |          |         | Sh      | eet 8    | of 9 |
| DEC                                    |                |    |      |        |         |        |          |               |             |            |              |          |          |         |         |          |      |
| DEC                                    |                |    |      |        |         |        |          |               |             |            |              |          |          |         |         |          |      |
|                                        |                |    |      |        |         |        |          |               |             |            |              |          |          |         |         |          |      |
|                                        |                |    |      | Initia | lizatio | n Valu | ıe[15:0] |               |             |            | Initiali     | zation   | Value    |         |         | 7        |      |
|                                        |                |    |      |        |         | 65535  |          |               |             | alizatio   | on valu      | ue initi | alizes t | the upp | er half |          |      |
|                                        |                |    |      |        |         |        |          | of t          | the Po      | osition    | Coun         | ter (UI  | POS).    |         |         |          |      |
|                                        |                |    |      |        |         |        |          |               | ,           | $\bigvee$  |              |          |          |         |         |          |      |
| Upper Initialization                   | Rits           | 15 | 14   | 13     | 12      | 11     | 10       | 9             | 8           | 7          | 6            | 5        | 4        | 3       | 2       | 1        | 0    |
| Register (UIR)                         | Read           | 10 | -1-7 | 10     | 12      |        |          |               |             |            | e [15:0      |          |          |         |         | <u>'</u> |      |
| DEC_BASE+\$B                           | Write<br>Reset | 0  | 0    | 0      | 0       | 0      | 0        | 0             | 0           | 0          | 0            | 0        | 0        | 0       | 0       | 0        | 0    |
|                                        |                | Ü  |      | ŭ      | J       |        | Ū        |               | Ü           | Ū          | Ü            | ŭ        |          | Ü       | ŭ       | Ü        |      |
|                                        |                |    |      |        |         |        |          |               |             |            |              |          |          |         |         |          |      |
|                                        |                |    |      |        |         |        |          |               |             |            |              |          |          |         |         |          |      |
|                                        |                |    |      | Initio | lizatio | n Valı | ıe[15:0] |               |             |            | Initiali     | zotion   | Value    |         |         | 7        |      |
|                                        |                |    |      | IIIIIa |         | 65535  |          |               | e Initia    | alizatio   | on val       | ue initi | alizes   | the low | er half |          |      |
|                                        |                |    |      |        | 0       | 00000  | ,        |               |             |            |              | ( /I F   | 2OS)     |         |         |          |      |
|                                        |                |    |      |        |         |        |          | of t          | he Po       | osition    | Coun         | ter (Li  | 00).     |         |         |          |      |
|                                        |                |    |      |        |         |        |          | of t          | he Po       | osition    | Coun         | ter (Li  |          |         |         |          |      |
| Lower Initialization                   | Dito           | 15 | 1.1  | 12     | 10      | 44     | 10       |               | ١           | <b>Y</b>   |              |          |          | 2       | 2       | 1        | 0    |
| Lower Initialization<br>Register (LIR) |                | 15 | 14   | 13     | 12      | 11     | 10       | 9             | 8           | 7          | 6            | 5        | 4        | 3       | 2       | 1        | 0    |
|                                        | Read<br>Write  |    |      |        |         |        | lr       | 9<br>nitializ | 8<br>zation | 7<br>Value | 6<br>e [15:0 | 5        | 4        |         |         |          |      |
| Register (LIR)                         | Read           |    | 14   | 13     | 12      | 11     |          | 9             | 8           | 7          | 6            | 5        |          | 3       | 2       | 1 0      | 0    |
| Register (LIR)                         | Read<br>Write  |    |      |        |         |        | lr       | 9<br>nitializ | 8<br>zation | 7<br>Value | 6<br>e [15:0 | 5        | 4        |         |         |          |      |
| Register (LIR)                         | Read<br>Write  |    |      |        |         |        | lr       | 9<br>nitializ | 8<br>zation | 7<br>Value | 6<br>e [15:0 | 5        | 4        |         |         |          |      |
| Register (LIR)                         | Read<br>Write  |    |      |        |         |        | lr       | 9<br>nitializ | 8<br>zation | 7<br>Value | 6<br>e [15:0 | 5        | 4        |         |         |          |      |
| Register (LIR)                         | Read<br>Write  |    |      |        |         |        | lr       | 9<br>nitializ | 8<br>zation | 7<br>Value | 6<br>e [15:0 | 5        | 4        |         |         |          |      |
| Register (LIR)                         | Read<br>Write  |    |      |        |         |        | lr       | 9<br>nitializ | 8<br>zation | 7<br>Value | 6<br>e [15:0 | 5        | 4        |         |         |          |      |
| Register (LIR)                         | Read<br>Write  |    |      |        |         |        | lr       | 9<br>nitializ | 8<br>zation | 7<br>Value | 6<br>e [15:0 | 5        | 4        |         |         |          |      |
| Register (LIR)                         | Read<br>Write  |    |      |        |         |        | lr       | 9<br>nitializ | 8<br>zation | 7<br>Value | 6<br>e [15:0 | 5        | 4        |         |         |          |      |
| Register (LIR)                         | Read<br>Write  |    |      |        |         |        | lr       | 9<br>nitializ | 8<br>zation | 7<br>Value | 6<br>e [15:0 | 5        | 4        | 0       | 0       | 0        |      |
|                                        | Read<br>Write  |    |      |        |         |        | lr       | 9<br>nitializ | 8<br>zation | 7<br>Value | 6<br>e [15:0 | 5        | 4        | 0       |         | 0        |      |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

Sheet 9 of 9





= Reserved

| u |
|---|
|   |

| Application: _ | Date:    |               |
|----------------|----------|---------------|
|                | Programr | ner:          |
| _              |          | Sheet 1 of 11 |
|                |          |               |



| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |



| v |
|---|
|   |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

Sheet 3 of 11



| (DTx bits are a | me Bits, DTx<br>timing marker<br>n to toggle between<br>jisters.) | ISx is sampled at the rising edge of the PWM cycle (the start of Dead Time) for the PWM0-5 pins. |
|-----------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| DT0, DT1 Pair   | Samples the IS0                                                   | PWM0                                                                                             |
|                 | current sense pin                                                 | PWM1                                                                                             |
| DT2, DT3 Pair   | Samples the IS1                                                   | PWM2                                                                                             |
|                 | current sense pin                                                 | PWM3                                                                                             |
| DT4, DT5 Pair   | Samples the IS2                                                   | PWM4                                                                                             |
|                 | current sense pin                                                 | PWM5                                                                                             |

Note: To detect the current status, the voltage on each ISx pin is sampled twice in a PWM period at the end of each deadtime, and the ISx values are stored in the DTx bits.



1

Clears FFLAGx

| Application: | Date:         |
|--------------|---------------|
|              | Programmer:   |
|              | Sheet 4 of 11 |

PWM

| OUT  | · · | Output Control                  |                               |  |  |  |  |
|------|-----|---------------------------------|-------------------------------|--|--|--|--|
| 001  | X   | Complementary Channel Operation | Independent Channel Operation |  |  |  |  |
| OUT0 | = 0 | PWM0 is inactive                | PWM0 is inactive              |  |  |  |  |
| 0010 | = 1 | PWM0 is active                  | PWM0 is Active                |  |  |  |  |
| OUT1 | = 0 | PWM1 is inactive                | PWM1 is inactive              |  |  |  |  |
| 0011 | = 1 | PWM1 is complement of PWM0      | PWM1 is active                |  |  |  |  |
| OUT2 | = 0 | PWM2 is inactive                | PWM2 is inactive              |  |  |  |  |
| 0012 | = 1 | PWM2 is active                  | PWM2 is active                |  |  |  |  |
| OUT3 | = 0 | PWM3 is inactive                | PWM3 is inactive              |  |  |  |  |
| 0013 | = 1 | PWM3 is complement of PWM2      | PWM3 is active                |  |  |  |  |
| OUT4 | = 0 | PWM4 is inactive                | PWM4 is inactive              |  |  |  |  |
| 0014 | = 1 | PWM4 is active                  | PWM4 is active                |  |  |  |  |
| OUT5 | = 0 | PWM5 is inactive                | PWM5 is inactive              |  |  |  |  |
|      | = 1 | PWM5 is complement of PWM4      | PWM5 is active                |  |  |  |  |

Note: When the corresponding OUTCTLx bit is set, the readable and writeable OUTx bits control the PWMx pins.

| OUTCTLx | Output Control Enable                                                                      |  |  |  |  |  |
|---------|--------------------------------------------------------------------------------------------|--|--|--|--|--|
| 0       | Software control disabled                                                                  |  |  |  |  |  |
| 1       | Software control enabled                                                                   |  |  |  |  |  |
|         | Note: When an OUTCTLx bit is set, the OUTx bit activates and deactivataes the PWMx output. |  |  |  |  |  |
|         | activates and deactivataes the PWMx outpo                                                  |  |  |  |  |  |

|         | PAD_EN               |      | Output P  | ad Er | nable |    |    |            |   |   |   |   |   |   |   |          |   |   |
|---------|----------------------|------|-----------|-------|-------|----|----|------------|---|---|---|---|---|---|---|----------|---|---|
|         | 0                    | Outp | ut pad di | sable | d     |    |    |            |   |   |   |   |   |   |   |          |   |   |
|         | 1                    | Outp | ut pad er | nable | t     |    |    |            |   |   |   |   |   |   |   |          |   |   |
|         |                      |      |           |       |       |    |    |            |   |   |   |   |   |   |   |          |   |   |
|         |                      |      |           |       |       |    | ,  | Ļ          |   |   |   |   |   |   |   | _        |   |   |
|         |                      |      |           |       |       |    | ,  |            |   |   |   |   |   |   |   |          |   |   |
|         |                      |      | V         |       |       |    | _  | X.         |   |   |   |   |   |   |   | L        |   |   |
|         |                      |      | <b>V</b>  |       |       |    |    |            |   | _ |   |   |   |   |   |          |   | _ |
| PW      | M Output             | Bits | 15        | 14    | 13    | 12 | 11 | 10         | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2        | 1 | 0 |
|         | M Output<br>Register | Read |           | 0     | 13    | 12 |    |            | 9 | 8 | 7 | 6 | 5 | 4 |   |          | 1 | 0 |
| Control | -                    | Read |           | 0     | 13    | 12 |    | 10<br>CTLx | 9 | 8 | 7 |   | 5 | 4 |   | 2<br>JTx | 1 | 0 |



| v |
|---|
|   |

| Application: | Date:       |
|--------------|-------------|
| -            | Programmer: |



| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

Sheet 6 of 11



### PWM Value Registers (PWMVAL0-5)

PWM Channel 0 Value Register (PWMVAL0)—Address: PWM\_BASE + \$6
PWM Channel 1 Value Register (PWMVAL1)—Address: PWM\_BASE + \$7
PWM Channel 2 Value Register (PWMVAL2)—Address: PWM\_BASE + \$8
PWM Channel 3 Value Register (PWMVAL3)—Address: PWM\_BASE + \$9
PWM Channel 4 Value Register (PWMVAL4)—Address: PWM\_BASE + \$4
PWM Channel 5 Value Register (PWMVAL5)—Address: PWM\_BASE + \$8

### PWM Value (PWMVAL[15:0])

The PWMVAL[15:0] signed 16-bit value is the pulse width in PWM clock periods of the PWM generator output.

$$(DutyCycle) = \left[\frac{PWM \ Value}{Modulus}\right] \times 100$$

Note:  $PWMVAL[15:0] \le 0$ :

Deactivates the PWM output for the

entire PWM period

 $PWMVAL[15:0] \geq Modulus:$ 

Activates the PWM output for the entire PWM period

PWM Value Registers Bits 14 13 12 11 10 8 7 6 5 4 3 2 1 0 (PWMVAL0-5) Read PWMVAL[15:0] PWM\_BASE + \$6-\$B Write Reset 0 0 0 0 0 0 0 0 0 0 0 0 0

| Application:       |         |    |    |    |          |    |      |           |                |                   | С             | Date: .              |                 |         |          |       |
|--------------------|---------|----|----|----|----------|----|------|-----------|----------------|-------------------|---------------|----------------------|-----------------|---------|----------|-------|
|                    |         |    |    |    |          |    |      |           |                |                   | F             | Progra               | ımmer           |         |          |       |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 | Sł      | heet 7   | of 11 |
| PWM                |         |    |    |    |          |    |      |           | PV             | VM De             | adtim         | ne (PW               | MDT[7:          | :0])    |          |       |
|                    |         |    |    |    |          |    |      |           | er of P        | WM cl             | ock c         | ycles in             | n comp          | lemen   | tary     |       |
|                    |         |    |    |    |          |    |      |           | eratio<br>PWMD | ''<br>DT[7:0]     | l) – 1        |                      |                 |         |          |       |
|                    |         |    |    |    |          |    |      | DT<br>P = | = Dea          | adtime<br>caler V | Dura<br>⁄alue |                      | ·:              |         |          |       |
|                    |         |    |    |    |          |    | Note |           |                |                   |               | 1 Deadt<br>iister is | ume<br>write pr | rotecte | ed after | r the |
| Reserved Bit       | ts: 15– | -8 |    |    | 7        |    |      | WP        | bit in         | the P\            | NM c          | onfigur              | ation re        | gister  | is set.  |       |
|                    |         |    |    | •  | <b>V</b> |    |      |           |                |                   |               | ,                    | V               |         |          |       |
| PWM Deadtime Bits  | 15      | 14 | 13 | 12 | 11       | 10 | 9    | 8         | 7              | 6                 | 5             | 4                    | 3               | 2       | 1        | 0     |
| Register Read      |         | 0  | 0  | 0  | 0        | 0  | 0    | 0         |                |                   |               |                      | DT[7:0]         |         |          |       |
| (PMDEADTM) Write   |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |
| PWM_BASE+\$C Reset |         |    |    |    |          |    |      |           | 1              | 1                 | 1             | 1                    | 1               | 1       | 1        | 1     |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |
|                    |         |    |    |    |          |    |      |           |                |                   |               |                      |                 |         |          |       |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

Sheet 8 of 11

# PWM

|                                                           | PMDISMAP1<br>PMDISMAP2                                    | PWM Disable Mapping Register |  |  |  |  |  |  |
|-----------------------------------------------------------|-----------------------------------------------------------|------------------------------|--|--|--|--|--|--|
| In each four bit bank, each bit has the effect indicated. |                                                           |                              |  |  |  |  |  |  |
|                                                           | For a complete description of the effect of each four bit |                              |  |  |  |  |  |  |
| ŀ                                                         | bank, refer to the figure below.                          |                              |  |  |  |  |  |  |
|                                                           | 0                                                         | Fault Protection Disabled    |  |  |  |  |  |  |
|                                                           | 1                                                         | Fault Protection Enabled     |  |  |  |  |  |  |

| PWM Disable Mapping Registers                    | (PMDISMAP1-2)         |  |  |  |  |  |  |
|--------------------------------------------------|-----------------------|--|--|--|--|--|--|
| Each bank of four DISMAPx bits contr             | ols the mapping for a |  |  |  |  |  |  |
| single PWM pin and determines which PWM pins are |                       |  |  |  |  |  |  |
| disabled by the fault protection inputs.         |                       |  |  |  |  |  |  |
| Controlling Register Bits                        | Disabled PWM Pin      |  |  |  |  |  |  |
| DISMAP3-DISMAP0                                  | PWM0                  |  |  |  |  |  |  |
| DISMAP7—DISMAP4                                  | PWM1                  |  |  |  |  |  |  |
| DISMAP11—DISMAP8                                 | PWM2                  |  |  |  |  |  |  |
| DISMAP15—DISMAP12                                | PWM3                  |  |  |  |  |  |  |
| DISMAP19—DISMAP16                                | PWM4                  |  |  |  |  |  |  |
| DISMAP23—DISMAP20                                | PWM5                  |  |  |  |  |  |  |

Note: The PMDISMAP1–2 registers are write protected after the WP bit in the PWM Config. Register is set.







| U |
|---|
|   |

| 1 Write-protectable The write protect PMDEADTM, PM Note: Once set, the WP bit ca system reset.  INDEP Independent or 0 0 Complementary F 1 Independent PWI Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  BOTNEG Bottom-s 1 Negative bottom- Note: Each PWM Channel Pai 0-1, Channel 2-3, Char                                                                                                                                                                    | Complimentary Pair Operation  PWM pair  M channels  r Is Configurable: Channel nel 4–5.  Ide PWM Polarity Bit Ide polarity Side polarity r Is Configurable: Channel                                                                                                                           | P1-2,         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| WP  0 Write-protectable 1 Write-protectable The write protect PMDEADTM, PM Note: Once set, the WP bit ca system reset.  INDEP Independent or 0 0 Complementary F 1 Independent PWI Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  BOTNEG Bottom-s 1 Negative bottom- Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  TOPNEG Top-side 0 Positive top-side 1 Negative top-side 1 Negative top-side Note: Each PWM channel pair                                   | registers are writeable registers are write-protecte able registers are: PMDISM. CFG, and PMCCR. n only be cleared by a PMC  complimentary Pair Operation PWM pair M channels r Is Configurable: Channel nel 4–5.  ide PWM Polarity Bit ide polarity side polarity r Is Configurable: Channel | P1–2,         |
| WP  0 Write-protectable 1 Write-protectable The write protect PMDEADTM, PM Note: Once set, the WP bit ca system reset.  INDEP Independent or O  0 Complementary F  1 Independent PWI Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  BOTNEG Bottom-s  1 Negative bottom- Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  TOPNEG Top-sid 0 Positive top-side 1 Negative top-side 1 Negative top-side Note: Each PWM channel pair                                 | registers are writeable registers are write-protecte able registers are: PMDISM. CFG, and PMCCR. n only be cleared by a PMC  complimentary Pair Operation PWM pair M channels r Is Configurable: Channel nel 4–5.  ide PWM Polarity Bit ide polarity side polarity r Is Configurable: Channel | P1-2,         |
| WP  0 Write-protectable 1 Write-protectable The write protect PMDEADTM, PM Note: Once set, the WP bit ca system reset.  INDEP Independent or O  Complementary F 1 Independent PWI Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  BOTNEG Bottom-s 1 Negative bottom- Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  TOPNEG Top-side 0 Positive top-side 1 Negative top-side    | registers are writeable registers are write-protecte able registers are: PMDISM. CFG, and PMCCR. n only be cleared by a PMC  complimentary Pair Operation PWM pair M channels r Is Configurable: Channel nel 4–5.  ide PWM Polarity Bit ide polarity side polarity r Is Configurable: Channel | P1-2,         |
| WP  0 Write-protectable 1 Write-protectable The write protect PMDEADTM, PM Note: Once set, the WP bit ca system reset.  INDEP Independent or O  Complementary F 1 Independent PWI Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  BOTNEG Bottom-s 1 Negative bottom- Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  TOPNEG Top-side 0 Positive top-side 1 Negative top-side    | registers are writeable registers are write-protecte able registers are: PMDISM. CFG, and PMCCR. n only be cleared by a PMC  complimentary Pair Operation PWM pair M channels r Is Configurable: Channel nel 4–5.  ide PWM Polarity Bit ide polarity side polarity r Is Configurable: Channel | P1-2,         |
| 0 Write-protectable 1 Write-protectable The write protect PMDEADTM, PM Note: Once set, the WP bit ca system reset.  INDEP Independent or 0 0 Complementary F 1 Independent PWI Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  BOTNEG Bottom-s 1 Negative bottom- Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  TOPNEG Top-sid 0 Positive top-side 1 Negative top-side 1 Negative top-side 1 Negative top-side 1 Negative top-side                            | registers are writeable registers are write-protecte able registers are: PMDISM. CFG, and PMCCR. n only be cleared by a PMC  complimentary Pair Operation PWM pair M channels r Is Configurable: Channel nel 4–5.  ide PWM Polarity Bit ide polarity side polarity r Is Configurable: Channel | P1-2,         |
| 0 Write-protectable 1 Write-protectable The write protect PMDEADTM, PM Note: Once set, the WP bit ca system reset.  INDEP Independent or 0 0 Complementary F 1 Independent PWI Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  BOTNEG Bottom-s 1 Negative bottom- Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  TOPNEG Top-sid 0 Positive top-side 1 Negative top-side 1 Negative top-side 1 Negative top-side 1 Negative top-side                            | registers are writeable registers are write-protecte able registers are: PMDISM. CFG, and PMCCR. n only be cleared by a PMC  complimentary Pair Operation PWM pair M channels r Is Configurable: Channel nel 4–5.  ide PWM Polarity Bit ide polarity side polarity r Is Configurable: Channel | P1-2,         |
| Note: Once set, the WP bit ca system reset.  INDEP Independent or O Complementary F I Independent PWI Note: Each PWM Channel Pai 0–1, Channel 2–3, Char  BOTNEG Bottom-S O Positive bottom-Note: Each PWM Channel Pai 0–1, Channel 2–3, Char  TOPNEG Top-side Note: Each PWM channel Pai Negative top-side Note: Each PWM channel pair                                                                                                                                | registers are write-protecter able registers are: PMDISM, CFG, and PMCCR. In only be cleared by a PMC  complimentary Pair Operation  WM pair  M channels  r Is Configurable: Channel and 4–5.  ide PWM Polarity Bit and polarity  side polarity  r Is Configurable: Channel                   | P1-2,         |
| The write protect PMDEADTM, PM Note: Once set, the WP bit ca system reset.  INDEP Independent or O Complementary F I Independent PW Note: Each PWM Channel Paid 0–1, Channel 2–3, Char I Negative bottom-Note: Each PWM Channel Paid 0–1, Channel 2–3, Char TOPNEG Top-side O Positive top-side Note: Each PWM channel pair Negative top-side Note: Each PWM Channel pair Negative top-side Note: Each PWM Channel pair Negative top-side Note: Each PWM Channel pair | able registers are: PMDISM. CFG, and PMCCR. In only be cleared by a PMC  complimentary Pair Operation WM pair M channels It is Configurable: Channel Intelled PWM Polarity Bit Inde polarity It is Configurable: Channel It is Configurable: Channel It is Configurable: Channel              | P1-2,         |
| PMDEADTM, PM Note: Once set, the WP bit ca system reset.  INDEP Independent or 0 0 Complementary F 1 Independent PWI Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  BOTNEG Bottom-s 1 Negative bottom- Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  TOPNEG Top-sid 0 Positive top-side 1 Negative top-side 1 Negative top-side 1 Negative top-side 1 Negative top-side                                                                                      | CFG, and PMCCR. In only be cleared by a PMC  Complimentary Pair Operation  WM pair  M channels It is Configurable: Channel Inel 4–5.  Ide PWM Polarity Bit Ide polarity Ide polarity It is Configurable: Channel                                                                              |               |
| INDEP Independent or 0  Complementary F  Independent PWI Independent PWI Independent PWI Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  BOTNEG Bottom-S  Positive bottom-S  Negative bottom-S  Negative bottom-S  TOPNEG Top-side Note: Each PWM Channel Pai Negative top-side Negative top-side Note: Each PWM Channel pair                                                                                                                                      | complimentary Pair Operation WM pair M channels r Is Configurable: Channel nel 4–5.  ide PWM Polarity Bit ide polarity side polarity r Is Configurable: Channel                                                                                                                               | = Reserved    |
| INDEP Independent or 0  Complementary F  Independent PWI  Independent PWI  Note: Each PWM Channel Pai  0-1, Channel 2-3, Char  BOTNEG Bottom-s  Positive bottom-s  Negative bottom- Note: Each PWM Channel Pai  0-1, Channel 2-3, Char  TOPNEG Top-side  Negative top-side  Negative top-side  Negative top-side  Negative top-side  Rote: Each PWM channel pair                                                                                                      | PWM pair M channels r Is Configurable: Channel nel 4–5.  ide PWM Polarity Bit ide polarity side polarity r Is Configurable: Channel                                                                                                                                                           |               |
| 0 Complementary F 1 Independent PWI Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  BOTNEG Bottom-s 0 Positive bottom-s 1 Negative bottom- Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  TOPNEG Top-sid 0 Positive top-side 1 Negative top-side Note: Each PWM channel pair                                                                                                                                                                                   | PWM pair M channels r Is Configurable: Channel nel 4–5.  ide PWM Polarity Bit ide polarity side polarity r Is Configurable: Channel                                                                                                                                                           |               |
| 0 Complementary F 1 Independent PWI Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  BOTNEG Bottom-s 0 Positive bottom-s 1 Negative bottom- Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  TOPNEG Top-sid 0 Positive top-side 1 Negative top-side Note: Each PWM channel pair                                                                                                                                                                                   | PWM pair M channels r Is Configurable: Channel nel 4–5.  ide PWM Polarity Bit ide polarity side polarity r Is Configurable: Channel                                                                                                                                                           |               |
| 1 Independent PWI Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  BOTNEG Bottom-s  0 Positive bottom-s 1 Negative bottom- Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  TOPNEG Top-sid 0 Positive top-side 1 Negative top-side Note: Each PWM channel pair                                                                                                                                                                                                    | of channels It is Configurable: Channel Inel 4–5. It ide PWM Polarity Bit It ide polarity It is Configurable: Channel                                                                                                                                                                         |               |
| Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  BOTNEG Bottom-s  0 Positive bottom-s 1 Negative bottom-s 10-1, Channel 2-3, Char  TOPNEG Top-sid 0 Positive top-side 1 Negative top-side Note: Each PWM channel pair                                                                                                                                                                                                                                               | r Is Configurable: Channel nel 4–5.  ide PWM Polarity Bit ide polarity side polarity r Is Configurable: Channel                                                                                                                                                                               |               |
| BOTNEG Bottom-s  O Positive bottom-s  Negative bottom-s  Negative bottom-s  O-1, Channel 2–3, Char  TOPNEG Top-side  Negative top-side  Negative top-side  Negative top-side  Rote: Each PWM channel pair                                                                                                                                                                                                                                                             | ide PWM Polarity Bit ide polarity side polarity r Is Configurable: Channel                                                                                                                                                                                                                    |               |
| BOTNEG Bottom-s  0 Positive bottom-s  1 Negative bottom- Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  TOPNEG Top-sid  0 Positive top-side 1 Negative top-side Note: Each PWM channel pair                                                                                                                                                                                                                                                                       | ide PWM Polarity Bit ide polarity side polarity r Is Configurable: Channel                                                                                                                                                                                                                    |               |
| 0 Positive bottom-s 1 Negative bottom- Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  TOPNEG Top-sid 0 Positive top-side 1 Negative top-side Note: Each PWM channel pair                                                                                                                                                                                                                                                                                          | ide polarity<br>side polarity<br>r Is Configurable: Channel                                                                                                                                                                                                                                   |               |
| 0 Positive bottom-s 1 Negative bottom- lote: Each PWM Channel Pai 0-1, Channel 2-3, Char  TOPNEG Top-sid 0 Positive top-side 1 Negative top-side lote: Each PWM channel pair                                                                                                                                                                                                                                                                                          | ide polarity<br>side polarity<br>r Is Configurable: Channel                                                                                                                                                                                                                                   |               |
| 1 Negative bottom- Note: Each PWM Channel Pai 0-1, Channel 2-3, Char  TOPNEG Top-sid 0 Positive top-side 1 Negative top-side Note: Each PWM channel pair                                                                                                                                                                                                                                                                                                              | side polarity<br>r Is Configurable: Channel                                                                                                                                                                                                                                                   |               |
| 0–1, Channel 2–3, Char  TOPNEG Top-side  0 Positive top-side 1 Negative top-side Note: Each PWM channel pair                                                                                                                                                                                                                                                                                                                                                          | _                                                                                                                                                                                                                                                                                             |               |
| TOPNEG Top-side  0 Positive top-side 1 Negative top-side Note: Each PWM channel pair                                                                                                                                                                                                                                                                                                                                                                                  | nel 4–5.                                                                                                                                                                                                                                                                                      | _             |
| 0 Positive top-side 1 Negative top-side Note: Each PWM channel pair                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                               |               |
| 0 Positive top-side 1 Negative top-side Note: Each PWM channel pair                                                                                                                                                                                                                                                                                                                                                                                                   | - DIAMA Delevitor Dit                                                                                                                                                                                                                                                                         |               |
| Negative top-side  Note: Each PWM channel pair                                                                                                                                                                                                                                                                                                                                                                                                                        | e PWM Polarity Bit                                                                                                                                                                                                                                                                            | ╡             |
| Note: Each PWM channel pair                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                               | -             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                               | -             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                               |               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                               |               |
| EDG Edge-Aligned or Cente                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                               |               |
| 0 Center-aligned PWMs                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <u>'</u>                                                                                                                                                                                                                                                                                      |               |
| Edge-aligned PWMs                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                               |               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                               |               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                               |               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                               |               |
| PWM Config                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                               |               |
| Register (PMCFG)                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                               |               |
| PWM_BASE+\$F                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                               |               |
| •                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <b>V</b>                                                                                                                                                                                                                                                                                      | $\downarrow$  |
| Dito 45 44 40 40 41                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                               |               |
| Bits 15 14 13 12 11                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                               |               |
| Vrite EDG                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 10 9 8                                                                                                                                                                                                                                                                                        | 7 6 5 4 3 2 1 |
| **************************************                                                                                                                                                                                                                                                                                                                                                                                                                                | 10 9 8<br>TOPNEGTOPNEGTOPN<br>45 23 01                                                                                                                                                                                                                                                        |               |

|   | 7 |
|---|---|
| • |   |
| w |   |
|   | _ |

| SwP45, SwP23, SwP01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | olication:                             |                                         |           |       |         |          |           |        |         |          |     |       |        | Dat      | e: _  |         |         |          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------|-----------|-------|---------|----------|-----------|--------|---------|----------|-----|-------|--------|----------|-------|---------|---------|----------|
| SWP45, SWP23, SWP01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                        |                                         |           |       |         |          |           |        |         |          |     |       |        | Pro      | grar  | nmer:   |         |          |
| SWP45, SWP23, SWP01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                        |                                         |           |       |         |          |           |        |         |          |     |       |        |          |       |         | Shee    | et 10 d  |
| PRESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PW                                     | /M                                      |           |       |         |          |           |        |         |          |     |       |        |          |       |         |         |          |
| The MSKx   Mask   Mask   The MSKx bits determine the mask for each of the corresponding PWM logical channels 5 and 1 are swapped   MSK2   PWM Channel 5   MSK4   PWM Channel 6   MSK4   PWM Channel 6   MSK4   PWM Channel 1   MSK2   PWM Channel 2   MSK1   PWM Channel 1   MSK2   PWM Channel 2   MSK1   PWM Channel 0   MSK3   PWM Channel 1   MSK2   PWM Channel 2   MSK1   PWM Channel 2   MSK1   PWM Channel 0   MSK3   PWM Channel 0   MSK4   PWM Channel 0   MSK5   MSK4   PWM Channel 0   MSK5   PWM Channel 0   MSK5   MSK4   MSK5   MSK4   MSK5                                          |                                         |           |       |         |          | SWP4      | 15, SW | /P23, S | WP01     |     |       |        |          | Swap  | )       |         |          |
| SWP45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                        |                                         |           |       |         |          |           |        | 0       |          | N   | o swa | ар     |          |       |         |         |          |
| VLMODE[1:0]   Value Register Load Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                        |                                         |           |       |         |          |           |        | 1       |          | CI  | hanne | els ai | re swap  | ped   |         |         |          |
| VLMODE[1:0]   Value Register Load Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | = F                                    | Reserved                                |           |       |         |          |           |        |         |          | S   | WP45  | 5      | Channe   | els 4 | and 5 a | re swap | ped      |
| VLMODE[1:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                        |                                         |           |       |         |          |           |        |         |          | S   | WP23  |        |          |       |         |         |          |
| Value Register Load Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                        |                                         |           |       |         |          |           |        |         |          | S   | WP01  |        |          |       |         |         |          |
| Bach value register is accessed independently                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                        |                                         |           |       |         | <u>L</u> |           |        |         |          |     |       |        |          |       |         |         |          |
| Bach value register is accessed independently                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                        |                                         |           |       |         |          |           |        |         |          |     |       |        |          |       |         |         |          |
| Independently                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | VLMODE[1                               |                                         |           |       |         |          |           |        |         |          |     |       |        |          |       |         |         |          |
| Myriting to value register 1 also writes to value registers 1–6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 00                                     |                                         |           |       | is ac   | cessec   | d         |        |         |          |     |       |        |          |       |         |         |          |
| Writing to value registers 1–6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 00                                     |                                         |           |       |         |          |           | -      |         |          |     |       |        | _        |       |         |         |          |
| Writing to value registers 1-6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 01                                     | Writing                                 | to valu   | e reg | ister 1 | also     | writes    | to     |         |          |     |       |        |          |       |         |         |          |
| Value registers 1—4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 01                                     | value re                                | egisters  | s 1–6 |         |          |           |        |         |          |     |       |        |          |       |         |         |          |
| Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 10                                     | Writing                                 | to valu   | e reg | ister 1 | also     | writes    | to     |         |          |     |       |        |          |       |         |         |          |
| MSKx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 10                                     | value re                                | egisters  | s 1–4 |         |          |           |        |         |          |     |       |        |          |       |         |         |          |
| The MSKx bits determine the mask for each of the corresponding PWM logical channels.  0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 11                                     | Reserv                                  | ed        |       |         |          |           |        |         |          |     |       |        |          |       |         |         |          |
| Corresponding PWM logical channels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                        | hito dotorni                            | no thou   |       |         | ah af i  | ib o      |        |         |          |     |       |        |          |       |         |         |          |
| Unmasked                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                        |                                         |           |       |         | CH OI    | ne        |        |         |          |     |       |        |          |       |         |         |          |
| Masked; channel is set to a value of 0% duty cycle at the PWM generator.   MSK5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                        |                                         | gicai cii | arric | 10.     |          |           |        |         |          |     |       |        |          |       |         |         |          |
| Cycle at the PWM generator.   MSK5   PWM Channel 5   MSK4   PWM Channel 4   MSK3   PWM Channel 3   MSK2   PWM Channel 2   MSK1   PWM Channel 1   MSK0   PWM Channel 0   MSK0   PWM Channel 0                                          |                                         | ما اممم   |       |         | luo of   | 00/ d.    | .4     |         |          |     |       |        |          |       |         |         |          |
| MSK5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                        |                                         |           |       |         | liue oi  | 0% at     | ıty    |         |          |     |       |        |          |       |         |         |          |
| MSK4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -                                      |                                         |           |       |         |          |           |        |         |          |     |       |        |          |       |         |         |          |
| MSK3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _                                      |                                         |           |       |         |          |           |        |         |          |     |       |        |          |       |         |         |          |
| MSK2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -                                      |                                         |           |       |         |          |           |        |         |          |     |       |        |          |       |         |         |          |
| MSK1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -                                      |                                         |           |       |         |          |           |        |         |          |     |       |        |          |       |         |         |          |
| MSK0   PWM Channel 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                        |                                         |           |       |         |          |           |        |         |          |     |       |        |          |       |         |         |          |
| ENHA Enable Hardware Acceleration  O Disable writing to VLMODE[1:0], SWP45, SWP23, SWP01 bits  1 Enable writing to VLMODE[1:0], SWP45, SWP23, SWP01 bits  Note: This bit can only be written if WP = 0.  PWM Channel Bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 00  Introl Register Read (PMCCR) Write ENHA OMSK5 MSK4 MSK3 MSK2 MSK1 MSK0 O 0 VLMODE[1:0] OSWP45 SWP23 SWF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                        |                                         |           |       |         |          |           |        |         |          |     |       |        |          |       |         |         |          |
| 0 Disable writing to VLMODE[1:0], SWP45, SWP23, SWP01 bits 1 Enable writing to VLMODE[1:0], SWP45, SWP23, SWP01 bits Note: This bit can only be written if WP = 0.  PWM Channel Bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 00  Pontrol Register Read (PMCCR) Write ENHA MSK5 MSK4 MSK3 MSK2 MSK1 MSK0 0 0 VLMODE[1:0] 0 SWP45 SWP23 SWI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                        | MSK0                                    | PWN       | ı Cha | nnel (  | )        |           |        |         |          |     |       |        |          |       |         |         |          |
| 0 Disable writing to VLMODE[1:0], SWP45, SWP23, SWP01 bits  1 Enable writing to VLMODE[1:0], SWP45, SWP23, SWP01 bits  Note: This bit can only be written if WP = 0.  PWM Channel Bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0  Pntrol Register Read (PMCCR) Write ENHA MSK5 MSK4 MSK3 MSK2 MSK1 MSK0 0 0 VLMODE[1:0] 0 SWP45 SWP23 SWE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                        |                                         |           |       |         |          |           |        |         |          |     |       |        |          |       |         |         |          |
| 0 Disable writing to VLMODE[1:0], SWP45, SWP23, SWP01 bits  1 Enable writing to VLMODE[1:0], SWP45, SWP23, SWP01 bits  Note: This bit can only be written if WP = 0.  PWM Channel Bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0  Pntrol Register Read (PMCCR) Write ENHA MSK5 MSK4 MSK3 MSK2 MSK1 MSK0 0 0 VLMODE[1:0] 0 SWP45 SWP23 SWE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ENHA                                   | Enable Ha                               | rdware    | Acc   | elerat  | ion      |           |        |         |          |     |       |        |          |       |         |         |          |
| SWP45, SWP23, SWP01 bits   Enable writing to VLMODE[1:0], SWP45, SWP23, SWP01 bits   Note: This bit can only be written if WP = 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | D                                      |                                         |           |       |         |          | =         |        |         |          |     |       |        |          |       |         |         |          |
| Enable writing to VLMODE[1:0],   SWP45, SWP23, SWP01 bits   Note: This bit can only be written if WP = 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                        |                                         |           |       |         | ,        |           |        |         |          |     |       |        |          |       |         |         |          |
| SWP45, SWP23, SWP01 bits   Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.   Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.   Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can only be written if WP = 0.     Note: This bit can on | F                                      |                                         |           |       |         |          | $\exists$ |        |         |          |     |       |        |          |       |         |         |          |
| Note: This bit can only be written if WP = 0.           PWM Channel Bits         15         14         13         12         11         10         9         8         7         6         5         4         3         2         1         0           PWM Channel Bits         15         14         13         12         11         10         9         8         7         6         5         4         3         2         1         0           Pontrol Register Read (PMCCR) Write         ENHA         0         MSK5 MSK4 MSK3 MSK2 MSK1 MSK0         0         0         VLMODE[1:0]         0         SWP45 SWP23 SWF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                        |                                         |           |       |         |          |           |        |         |          |     |       |        |          |       |         |         |          |
| PWM Channel Bits         15         14         13         12         11         10         9         8         7         6         5         4         3         2         1         0           Pontrol Register Read (PMCCR) Write         ENHA         0         MSK5 MSK4 MSK3 MSK2 MSK1 MSK0         0         0         VLMODE[1:0]         0         SWP45 SWP23 SWF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                        |                                         |           |       |         | = 0.     | -         |        |         |          |     |       |        |          |       |         |         |          |
| Ontrol Register Read (PMCCR) Write ENHA O MSK5 MSK4 MSK3 MSK2 MSK1 MSK0 O O VLMODE[1:0] O SWP45 SWP23 SWF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                        |                                         |           |       |         |          | _         |        |         |          |     |       |        |          |       |         |         |          |
| Pontrol Register Read (PMCCR) Write ENHA O MSK5 MSK4 MSK3 MSK2 MSK1 MSK0 O O VLMODE[1:0] O SWP45 SWP23 SWF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                        | <u> </u>                                | •         |       |         |          | ,         |        |         |          |     |       |        |          |       |         |         |          |
| (PMCCR) Write ENHA MSK5 MSK4 MSK3 MSK2 MSK1 MSK0 VLMODE[1:0] SWP45 SWP23 SWF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Note: Thi                              |                                         | <b>V</b>  | 14    | 13      | 12       | 11        | 10     | ۵       | <u> </u> | , 7 | 6     |        | <u> </u> | ١ ,   |         |         |          |
| (PMCCR) Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Note: This                             | annel Bits                              |           |       | 13      | 12       | 11        | 10     | 9       | 8        |     |       | 5      | 4        |       | 2       | 1       | 0        |
| /M_BASE+\$10 Reset 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Note: This  PWM Cha                    | <b>annel</b> Bits<br><b>gister</b> Read |           | 0     |         |          |           |        |         |          | 0   | 0     |        |          | 0     |         |         |          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Note: This  PWM Cha  pontrol Rec  (PM) | annel Bits<br>gister Read<br>CCR) Write | ENHA      | 0     |         |          |           |        |         |          | 0   | 0     |        |          | 0     |         |         | 0<br>SWF |

| l | Į | , | 7 |
|---|---|---|---|
|   |   | ď |   |
|   |   |   |   |

| PWM Port Register (PORT(6:0))  The PMPORT register contains the values of the three current status inputs (ISO-IS2) and the values of the four fault inputs (FAULTO-FAULT3). These values are reclocked/synchronized by th IPDus clock.  Current Status Inputs  Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 IS2 IS1 IS0 FAULT3 FAULT3 FAULT1 FAULT1  Note: The PMPORT register may be read while the PWM is active.  Reserved Bits: 15-7  WM Port Register Bits  (PMPORT) Read  PWM_BASE+\$11 Write  Reset  U U U U U U U U U U U U U U U U U U U                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | olication: _ |           |      |          |        |    |    |        |        |        |        |         |         |        | te:                |       |   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------|------|----------|--------|----|----|--------|--------|--------|--------|---------|---------|--------|--------------------|-------|---|
| The PMPORT register contains the values of the three current status inputs (IS0–IS2) and the values of the four fault inputs (FAULT0–FAULT3). These values are reclocked/synchronized by the IPBus clock.  Current Status Inputs  Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0  IS2 IS1 IS0 FAULT3 FAULT2 FAULT1 FAULT0  Note: The PMPORT register may be read while the PWM is active.  Reserved Bits: 15–7  WM Port Register Bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 (PMPORT) Read 0 0 0 0 0 0 0 0 0 PORT [6:0]  PWM_BASE+\$11 Write Reset U U U U U U U U U U U U U U U U U U U                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |           |      |          |        |    |    |        |        |        |        |         |         | 1 10   | ogrammer. <u>.</u> |       |   |
| The PMPORT register contains the values of the three current status inputs (IS0–IS2) and the values of the four fault inputs (FAULT0–FAULT3). These values are reclocked/synchronized by the IPBus clock.  Current Status Inputs  Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0  IS2 IS1 IS0 FAULT3 FAULT2 FAULT1 FAULT0  Note: The PMPORT register may be read while the PWM is active.  Reserved Bits: 15–7  WM Port Register Bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 (PMPORT) Read 0 0 0 0 0 0 0 0 0 PORT [6:0]  PWM_BASE+\$11 Write Reset U U U U U U U U U U U U U U U U U U U                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PW           | M         |      |          |        |    |    |        |        |        |        |         |         |        |                    |       |   |
| The PMPORT register contains the values of the three current status inputs (IS0–IS2) and the values of the four fault inputs (FAULT0–FAULT3). These values are reclocked/synchronized by the IPBus clock.  Current Status Inputs  Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0  IS2 IS1 IS0 FAULT3 FAULT2 FAULT1 FAULT0  Note: The PMPORT register may be read while the PWM is active.  Reserved Bits: 15–7  WM Port Register Bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 (PMPORT) Read 0 0 0 0 0 0 0 0 0 PORT [6:0]  PWM_BASE+\$11 Write Reset U U U U U U U U U U U U U U U U U U U                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |           |      |          |        |    |    |        | DW/M   | Dort   | Dogio  | tor /D/ | ODTIE   | .01\   |                    |       |   |
| Bit 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              |           | V    | alues    | of the |    |    |        | the va | alues  | of the | three o | current | status |                    |       |   |
| IS2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |              |           |      |          |        |    |    | nputs  |        |        |        |         | 1       |        |                    | 1     |   |
| Note: The PMPORT register may be read while the PWM is active.    Reserved Bits: 15–7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              |           |      |          | -      |    |    |        |        |        |        |         |         |        |                    |       |   |
| WM Port Register Bits 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 (PMPORT) Read 0 0 0 0 0 0 0 0 0 PORT [6:0]  PWM_BASE+\$11 Write Reset U U U U U U U U U U U U U U U U U U U                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |              |           | N    |          |        |    |    | ster m |        | read v |        |         |         |        | 17.0211            | 17.02 |   |
| (PMPORT) Read         0         0         0         0         0         0         0         0         PORT [6:0]           PWM_BASE+\$11 Write Reset         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U </td <td></td> <td>Reserv</td> <td>ed B</td> <td>Sits: 15</td> <td>5–7</td> <td></td>                      |              | Reserv    | ed B | Sits: 15 | 5–7    |    |    |        |        |        |        |         |         |        |                    |       |   |
| (PMPORT) Read         0         0         0         0         0         0         0         0         PORT [6:0]           PWM_BASE+\$11 Write         Reset         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U         U <td>WM Port Re</td> <td>egister l</td> <td>Bits</td> <td>15</td> <td>14</td> <td>13</td> <td>12</td> <td>11</td> <td>10</td> <td>9</td> <td>8</td> <td>7</td> <td>6</td> <td>5</td> <td>4 3 2</td> <td>2 1</td> <td>0</td> | WM Port Re   | egister l | Bits | 15       | 14     | 13 | 12 | 11     | 10     | 9      | 8      | 7       | 6       | 5      | 4 3 2              | 2 1   | 0 |
| Reset U U U U U U U                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |              |           |      | 0        | 0      | 0  | 0  | 0      | 0      | 0      | 0      | 0       |         |        | PORT [6:0]         |       |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | PWM_BAS      |           | ı    |          |        |    |    |        |        |        |        |         |         |        |                    |       |   |
| U = Unaffected by Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |              | R         | eset |          |        |    |    |        |        |        |        |         | U       | U      | 0 0 0              | J U   | L |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |           |      |          |        |    |    |        |        |        |        |         |         | U =    | Unaffected by      | Reset |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |           |      |          |        |    |    |        |        |        |        |         |         |        |                    |       |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |           |      |          |        |    |    |        |        |        |        |         |         |        |                    |       |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |           |      |          |        |    |    |        |        |        |        |         |         |        |                    |       |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |           |      |          |        |    |    |        |        |        |        |         |         |        |                    |       |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |           |      |          |        |    |    |        |        |        |        |         |         |        |                    |       |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |           |      |          |        |    |    |        |        |        |        |         |         |        |                    |       |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |           |      |          |        |    |    |        |        |        |        |         |         |        |                    |       |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |           |      |          |        |    |    |        |        |        |        |         |         |        |                    |       |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |           |      |          |        |    |    |        |        |        |        |         |         |        |                    |       |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |           |      |          |        |    |    |        |        |        |        |         |         |        |                    |       |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |           |      |          |        |    |    |        |        |        |        |         |         |        |                    |       |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |           |      |          |        |    |    |        |        |        |        |         |         |        |                    |       |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |           |      |          |        |    |    |        |        |        |        |         |         |        |                    |       |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |           |      |          |        |    |    |        |        |        |        |         |         |        |                    |       |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |           |      |          |        |    |    |        |        |        |        |         |         |        |                    |       |   |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

Sheet 1 of 5



| 7 |   |
|---|---|
| v | 7 |
|   |   |

| lication: |                        |            |          |          |          |          |          |          |          |          |         |      | Da     | ate: _            |               |          |         |      |
|-----------|------------------------|------------|----------|----------|----------|----------|----------|----------|----------|----------|---------|------|--------|-------------------|---------------|----------|---------|------|
|           |                        |            |          |          |          |          |          |          |          |          |         |      | Pr     | ograr             | mme           | r:       |         |      |
|           |                        |            |          |          |          |          |          |          |          |          |         |      |        |                   |               | S        | heet 2  | of 5 |
| SC        |                        |            |          | SCI      | Cont     | rol F    | Registo  | er (SC   | CICF     | R)—Sh    | eet 1 d | of 2 |        |                   |               |          |         |      |
|           |                        |            |          |          |          |          |          |          |          |          | WAI     |      |        |                   |               | ondit    | ion     |      |
| М         |                        | Data F     | orma     | t Mode   |          |          | - F      |          |          |          | 0       |      |        | ne Wal            |               |          |         |      |
|           | Eight data             |            |          |          |          | one      | 1        |          |          |          | 1       |      | Addre  | ss ma             | rk wa         | ke-up    |         |      |
|           | stop bit               | o o b o ro | otoro .  | ot       | ort bit  | 222      | 4        |          |          |          | РО      |      |        |                   | olarit        | v Dis    |         |      |
| 1         | Nine data<br>stop bit  | a cnarac   | cters, ( | one st   | art bit, | one      |          |          |          |          |         |      | Do no  | t inver           |               | •        | nd rece | eive |
|           |                        |            |          |          |          |          | <b>-</b> |          |          |          | 0       |      | data b | its (no           | rmal r        | node)    |         |      |
| RSRC      | R                      | Receive    | r Sou    | rce      |          |          |          |          |          |          | 1       |      |        | transn<br>nverted |               |          | ve dat  | а    |
| 0         | Receiver<br>Connecte   |            |          |          | int      |          |          |          |          |          |         |      | (      |                   |               | -,       |         |      |
|           | Receiver               |            |          |          |          |          |          |          |          |          | PE      | Ε Τ  |        | Pari              | ity En        | able E   | Bit     |      |
| 1         | pin                    |            |          |          |          |          |          |          | Г        |          | 0       |      |        | function          | on dis        | abled    |         |      |
|           |                        |            |          |          |          |          |          |          |          |          | 1       |      | Parity | function          | on ena        | abled    |         |      |
| SWAI      |                        | in Wai     |          |          |          |          |          |          |          |          |         | - 1  |        | Da                | :4 <b>T</b> . | D        | •4      |      |
| 0         | SCI enab               |            |          |          |          |          |          |          |          |          | P7<br>0 |      | Even   |                   | rity i        | ype B    | Iτ      |      |
|           |                        |            |          |          | '        |          |          |          |          |          | 1       |      | Odd p  |                   |               |          |         |      |
|           |                        |            |          | <b>V</b> | <b>V</b> | <b>V</b> | <b>V</b> | <b>V</b> | <b>V</b> | <b>V</b> |         |      |        |                   |               |          |         |      |
|           | Control                |            | 15       | 14       | 13       | 12       | 11       | 10       | 9        | 8        | 7       | 6    | 5      | 4                 | 3             | 2        | 1       | 0    |
| _         | (SCICR)<br>ASE+\$1     |            | LOOP     | SWAI     | RSRC     | М        | WAKE     | POL      | PE       | PT       | TEIE    | TIIE | RIE    | REIE              | TE            | RE       | RWU     | SB   |
|           |                        | Reset      | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0       | 0    | 0      | 0                 | 0             | 0        | 0       | 0    |
|           |                        |            | <b>A</b> |          |          |          |          |          |          |          |         |      |        |                   |               |          |         |      |
| LOOP      |                        |            | Loop     | Selec    | t        |          |          |          |          |          |         |      |        |                   |               |          |         |      |
| 0         | Normal                 |            |          |          |          |          |          |          |          |          |         |      |        |                   |               |          |         |      |
| 1         | Loop op<br>(See No     |            |          | led.     |          |          |          |          |          |          |         |      |        |                   |               |          |         |      |
| Note 1    | : To use t             | the inte   | rnal lo  | op fun   | ction,   | the      |          |          |          |          |         |      |        |                   |               |          |         |      |
|           | transmit               | tter and   | receiv   |          |          |          | led:     |          |          | LOOP     | RSRC    |      |        | oop Fı            |               | ns       |         |      |
| N         | RE = 1,                |            |          | D050     | . L.·. · |          |          |          | F        | 0        | Х       |      |        | Operatode wit     |               | rncl T   | VD      |      |
| Note 2    | : When Le<br>the inter |            |          |          |          |          |          |          |          | 1        | 0       |      |        | k to R            |               | ıııdı I. | עט      |      |
|           | (See the               | e Loop I   |          |          |          |          |          |          |          | 1        | 1       |      |        | Vire Mo           |               |          | D       |      |

| Application | ):                        |          |         |          |          |       |          |          |      |      |           |           | Da        | ite: _    |           |           |           |           |
|-------------|---------------------------|----------|---------|----------|----------|-------|----------|----------|------|------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
|             |                           |          |         |          |          |       |          |          |      |      |           |           | Pro       | ogran     | nmer      | :         |           |           |
|             |                           |          |         |          |          |       |          |          |      |      |           |           |           |           |           | S         | heet 3    | of 5      |
| SC          |                           |          |         |          |          |       |          |          |      |      |           |           |           |           |           |           |           |           |
|             |                           |          |         | SC       | l Cont   | rol F | Regist   | er (S    | CICR | )—Sł | neet 2    | of 2      |           |           |           |           |           |           |
| CDV.        |                           |          | and D   | · a a l· |          |       | _        |          |      |      |           |           |           |           |           |           |           |           |
| SBK         | Marian al a               |          | end B   |          |          |       |          |          |      |      |           |           |           |           |           |           |           |           |
| 1           | No break of<br>Transmit b |          |         |          | led      |       |          |          |      |      |           |           |           |           |           |           |           |           |
| RWU         |                           | Paca     | iver W  | lako-u   | n        |       |          |          |      |      |           |           |           |           |           |           |           |           |
| 0           | Normal op                 |          |         | ane-u    | ۲        |       | =        |          |      |      |           |           |           |           |           |           |           |           |
| 1           | Transmit b                |          |         | oro      |          |       |          |          |      |      |           |           |           |           |           |           |           |           |
|             | TTATISTIIL D              | reak C   | Haraci  | EIS      |          |       |          |          |      |      |           |           |           |           |           |           |           |           |
| RE          |                           | Rec      | eiver l | Enable   | •        |       |          |          |      |      |           |           |           |           |           |           |           |           |
| 0           | Receiver d                |          |         |          |          |       | =        |          |      |      |           |           |           |           |           |           |           |           |
| 1           | Receiver e                |          |         |          |          |       |          |          |      |      |           |           |           |           |           |           |           |           |
|             |                           |          |         |          |          |       |          |          |      |      |           |           |           |           |           |           |           |           |
| TE          |                           | Trans    |         |          |          |       |          |          |      |      |           |           |           |           |           |           |           |           |
| 0           | Transmitte                |          |         | ΓXD pi   | n is in  |       |          |          |      |      |           |           |           |           |           |           |           |           |
|             | high-imped                |          |         |          |          |       |          |          |      |      |           |           |           |           |           |           |           |           |
| 1           | Transmitte                | r enab   | led     |          |          |       |          |          |      |      |           |           |           |           |           |           |           |           |
| REIE        | Rece                      | ive Erı  | ror Int | errupt   | Enab     | le    |          |          |      |      |           |           |           |           |           |           |           |           |
| 0           | Error interr              |          |         |          |          |       |          |          |      |      |           |           |           |           |           |           |           |           |
| 1           | Error intern              |          |         |          |          |       |          |          |      |      |           |           |           |           |           |           |           |           |
|             |                           |          |         |          |          |       |          |          |      |      |           |           |           |           |           |           |           |           |
| RIE         |                           |          |         |          | Enabl    |       |          |          |      |      |           |           |           |           |           |           |           |           |
| 0           | RDRF and                  | OR in    | terrup  | t reque  | ests dis | sable |          |          |      |      |           |           |           |           |           |           |           |           |
| 1           | RDRF and                  | OR in    | terrup  | t reque  | ests en  | abled | t        |          |      |      |           |           |           |           |           |           |           |           |
| TIIE        | Transr                    | nitter   | ldle In | terrur   | nt Fnal  | nle   | $\neg$   |          |      |      |           |           |           |           |           |           |           |           |
| 0           | TI interrupt              |          |         |          |          |       |          |          |      |      |           |           |           |           |           |           |           |           |
| 1           | TI interrupt              |          |         |          |          |       | $\dashv$ |          |      |      |           |           |           |           |           |           |           |           |
|             |                           |          | 3.5 011 |          |          |       |          |          |      |      |           |           |           |           |           |           |           |           |
| TEIE        | Transm                    | itter E  | mpty    | Interru  | ıpt En   | able  |          |          |      |      |           |           |           |           |           |           |           |           |
| 0           | TDRE inte                 |          |         |          |          |       | =        |          |      |      |           |           |           |           |           |           |           |           |
| 1           | TDRE inte                 | rrupt re | equest  | s enat   | oled     |       |          |          |      |      |           |           |           |           |           |           |           |           |
|             |                           |          |         |          |          |       |          |          |      |      | $\forall$ | $\forall$ | $\forall$ | $\forall$ | $\forall$ | $\forall$ | $\forall$ | $\forall$ |
| 90          | CI Control                | Bits     | 15      | 14       | 13       | 12    | 11       | 10       | 9    | 8    | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|             | er (SCICR)                |          |         |          |          |       | Τ        |          |      |      | Τ.        |           |           | ·<br>     |           | _         | 1         |           |
|             | BASE+\$1                  |          |         | SWAI     | RSRC     | М     | WAKE     | POL      | PE   | PT   | TEIE      | TIIE      | RIE       | REIE      | TE        | RE        | RWU       | SBK       |
| 3UI_        | 「ロイクに十分!                  |          |         | <u> </u> | oxdot    |       | <u> </u> | <u> </u> |      |      | <u> </u>  | <u> </u>  |           |           |           | <u> </u>  | <u> </u>  |           |
|             |                           | Reset    | 0       | 0        | 0        | 0     | 0        | 0        | 0    | 0    | 0         | 0         | 0         | 0         | 0         | 0         | 0         | 0         |
|             |                           |          |         |          |          |       |          |          |      |      |           |           |           |           |           |           |           |           |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

1

Sheet 4 of 5





| RDRF | Receive Data Register Full Flag              |
|------|----------------------------------------------|
| 0    | Data not available in SCI data register      |
| 1    | Received data available in SCI data register |

No transmission in progress

**OR** 

FE

0

| ĺ | RIDLE | Receiver Idle Line Flag                                                                              |
|---|-------|------------------------------------------------------------------------------------------------------|
|   | 0     | Receiver input is either active now or has never become active since the RIDLE flag was last cleared |
|   | 1     | Receiver input has become idle (after receiving a valid frame)                                       |
| ١ |       | <u> </u>                                                                                             |

| NF | Noise Flag |
|----|------------|
| 0  | No Noise   |
| 1  | Noise      |

No framing error

No overrun Overrun

Overrun Flag

Framing Error Flag

|   | 1   | Framing error            |
|---|-----|--------------------------|
|   |     |                          |
|   | PF  | Parity Error Flag        |
| _ | 0   | No parity error          |
|   | 1   | Parity error             |
|   |     |                          |
|   | RAF | Receiver Active Flag     |
|   | 0   | No reception in progress |

Reception in progress

SCI Status Bits 15 13 12 10 2 0 Register (SCISR) Read TDRE TIDLE RDRF RIDLE OR NF FE PF 0 0 0 0 0 0 0 RAF SCI\_BASE+\$2 Write Reset 0 0 0 0 0 0 0

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

Sheet 5 of 5



| 7 | • | ٥. |
|---|---|----|
| Ų | ı | 7  |
|   |   |    |

|           | :                               |              |          |             |                                                |         | _      | _                                  |           |          |         |       |
|-----------|---------------------------------|--------------|----------|-------------|------------------------------------------------|---------|--------|------------------------------------|-----------|----------|---------|-------|
|           |                                 |              |          |             |                                                |         |        | Flogi                              | amme      |          | neet    |       |
| SF        | SPI Status                      | and Cont     | rol Reg  | jister (SPS | CR)                                            | —She    | eet 1  | of 2                               |           |          |         |       |
| SPTE      | SPI Transmitter Em              | ntv          |          | MODFEN      | 1                                              |         |        | Mode Fa                            | ult Fna   | hle      |         |       |
| 0         | Transmit data register not emp  |              |          | WODI LIV    |                                                | ive SP  |        | events th                          |           |          | om b    | eir   |
| 1         | Transmit data register empty    | •9           |          |             | 0.0                                            | 0.      |        | t for an e                         |           | -        | O 2     |       |
|           | PTE generates an interrupt requ | est if the   |          | 0           | N/o                                            |         |        | ne SS pin                          |           |          | offor   | .4 41 |
|           | PTIE bit is set.                |              |          |             | IVIa                                           | ister S |        | eration o                          |           |          |         | i u   |
|           |                                 |              |          |             | Alla                                           | ows th  |        | DF flag to                         |           |          |         |       |
| OVRF      | Overflow                        |              |          | 1           |                                                |         |        | •                                  |           |          | الالا   | - tı  |
| 0         | No overflow                     |              |          |             | CIE                                            | aring   | IVIUU  | FEN does                           | NOT CIE   | ar ine N | וטטוי   | - 118 |
| 1         | Overflow                        |              |          |             |                                                |         |        |                                    |           |          |         |       |
|           |                                 |              |          |             |                                                |         |        | PI Baud I                          |           |          |         |       |
| SPRF      | SPI Receiver Full               |              |          | Sla         | ve Mo                                          |         |        |                                    |           |          |         |       |
| 0         | Receive Data Register not full  | ╡            |          |             | Mas                                            | ster Mo | ode    | SPRx bits                          |           |          |         |       |
| 1         | Receive Data Register full      | <del> </del> |          |             |                                                |         | -      | rates liste<br>SPR1                |           |          |         |       |
| Note 1: S | SPRF clears automatically after | <b>1</b>     |          |             |                                                |         | -      | 0                                  | SPR0<br>0 |          | BD<br>2 |       |
| re        | egister SPDRR is read.          |              |          |             |                                                |         | -      | 0                                  | 1         |          | 8       |       |
| Note 2: S | PRF generates an interrupt      |              |          |             |                                                |         | F      | 1                                  | 0         |          | 16      |       |
|           | equest if bit SPRIE is set.     |              |          |             |                                                |         | -      | 1                                  | 1         |          | 32      |       |
|           |                                 |              |          |             | Bau                                            | id Rate | e = (c | lk / BD) w                         | here      | 1        |         |       |
|           |                                 |              |          |             |                                                |         |        | Bus Clock                          |           |          |         |       |
|           |                                 |              |          |             |                                                |         |        | ud Rate I                          |           |          |         |       |
|           | •                               | •            | <b>V</b> | <b>,</b>    |                                                |         |        |                                    |           |          |         |       |
|           | and Bits 15 14 13 12            |              |          | 8           | 7                                              | 6       | 5      | 4                                  | 3         | 2        | 1       |       |
|           | egis- Read DSO SPRF EER         | OVRF MO      | DFSPTE   | MODFENS     | SPR1                                           | SPR0    | SPRI   | ESPMST                             | RCPOL     | СРНА     | SPE     | SI    |
| PI_BASE   | <b>+\$0</b> Reset 0 0 0 0       | 0 0          | 0        | 0           | 0                                              | 0       | 0      | 0                                  | 0         | 0        | 0       |       |
|           | <u> </u>                        | _ 1          | 1        |             |                                                |         |        |                                    |           |          |         |       |
| ERRIE     | MODF and OVRF cannot            | <b>⊣</b>     |          |             | M                                              | ODF     |        |                                    | Mode F    | ault     |         |       |
| 0         | generate DSP interrupt reques   | ts           |          |             |                                                | 0       | 5.5    | oin at app                         | ropriate  | logic la | evel    |       |
| 4         | MODF and OVRF can generate      |              |          |             |                                                |         |        |                                    |           |          |         | _     |
| 1         | DSP interrupt requests          |              |          |             |                                                | 1       |        | oin at inap                        |           |          |         |       |
|           |                                 | <u> </u>     |          |             | Sla                                            | ave SP  | dι     | ODF is se<br>iring a tra<br>: set. |           |          | -       |       |
|           |                                 |              |          |             | bit set.  Master SPI: MODF is set if the SS pi |         |        |                                    | S pin a   | oes l    | ow      |       |

| Applicat   | ion:                          |            |          |           |        |                 |                                              |                       |           |         |        | Date: _                    |      |          |              |          |
|------------|-------------------------------|------------|----------|-----------|--------|-----------------|----------------------------------------------|-----------------------|-----------|---------|--------|----------------------------|------|----------|--------------|----------|
|            |                               |            |          |           |        |                 |                                              |                       |           |         |        | Prograr                    | nmer | :        |              |          |
|            |                               |            |          |           |        |                 |                                              |                       |           |         |        |                            |      | Sh       | neet 2       | of 5     |
|            |                               |            |          |           |        |                 |                                              |                       |           |         |        |                            |      |          |              |          |
| IS         | PI                            | s          | PI Sta   | atus a    | nd C   | ontrol          | Regi                                         | ster (SP              | SCR)-     | -She    | et 2 o | f 2                        |      |          |              |          |
|            |                               |            |          |           |        |                 |                                              |                       |           |         |        |                            |      |          |              |          |
|            |                               |            |          |           |        |                 |                                              |                       |           |         |        |                            |      |          |              |          |
| SPE        |                               |            | PI Enal  | ble       |        |                 |                                              |                       | SPT       |         |        | SPI Data                   |      |          |              |          |
| 0          | SPI module                    |            |          |           |        |                 | _                                            |                       | 0         |         |        | nterrupt re                | •    |          |              |          |
| 1<br>Note: | Clearing the S                |            |          | rtial ro  | cot of | the SD          |                                              |                       | 1<br>Note |         |        | nterrupt re<br>et when a f |      |          |              | oforo    |
| Note.      | Clearing the S                | FE Caus    | es a pa  | illiai le | set oi | ille SF         | <u>.                                    </u> |                       | Note      |         |        | PDTR reg                   |      | -        |              |          |
| CPOL       |                               |            | Polar    |           |        |                 |                                              |                       |           |         |        |                            |      |          |              |          |
| 0          | Rising edge                   |            |          |           |        |                 |                                              |                       |           |         |        |                            |      |          | _            |          |
| 1          | Falling edge                  |            |          |           |        |                 |                                              |                       |           |         |        |                            |      |          |              |          |
| Note:      | To transmit da modules must   |            |          |           |        |                 | -                                            |                       |           |         |        |                            | _    |          |              |          |
|            | modules must                  | nave iu    | ciilicai | CI OL     | value  |                 |                                              |                       |           |         |        |                            |      |          |              |          |
| SPMS       | TR                            | SP         | I Mast   | er Bit    |        |                 |                                              |                       |           |         |        |                            |      |          |              |          |
| 0          | Slave mo                      | •          |          |           |        |                 |                                              |                       |           |         |        |                            |      |          |              |          |
| 1          | Master m                      | ode ope    | ration   | selecte   | d      |                 |                                              |                       |           |         |        |                            |      |          |              |          |
| SPRIE      | E SPI                         | Receive    | er Inter | rrupt E   | nabl   | e               |                                              |                       |           |         |        |                            |      |          |              |          |
| 0          | SPRF DSP                      |            |          |           |        |                 |                                              |                       |           |         |        |                            |      |          |              |          |
| 1          | SPRF DSP                      | interrup   | t reque  | ests ena  | abled  |                 |                                              |                       |           |         |        |                            |      |          |              |          |
| Note:      | Bit SPRF is se                |            |          |           |        |                 |                                              |                       |           |         |        |                            |      |          |              |          |
|            | from the shift r              | egister t  | o the S  | SPDRR     | regis  | ster.           |                                              |                       |           |         |        |                            |      |          |              |          |
| DSO        |                               | Data S     | Shift O  | rder      |        |                 |                                              |                       |           |         |        |                            |      |          |              |          |
|            | MSB transmitte                |            |          |           |        |                 |                                              |                       |           |         |        |                            |      |          |              |          |
|            | LSB transmitte                |            |          |           |        |                 |                                              |                       |           |         |        |                            |      |          |              |          |
| Note:      | LSB is always                 |            |          |           |        |                 |                                              |                       |           |         |        |                            |      |          |              |          |
|            | correct bit posi              |            | en read  | ling/wri  | ting r | egisters        | i                                            |                       |           |         |        |                            |      |          |              |          |
|            | 31 DIXIX, 01 31               | DIK.       |          |           |        |                 |                                              |                       |           |         |        |                            |      |          |              |          |
|            |                               | ▼          |          |           |        |                 |                                              |                       |           |         | ▼      | ▼                          | ▼    |          | <b>V</b>     | <b>V</b> |
| SDI Stat   | us and Bits                   | 15 14      | 13       | 12        | 11     | 10              | 9                                            | 8                     | 7         | 6       | 5      | 4                          | 3    | 2        | 1            | Λ        |
|            | Regis- Read                   | 15 14      | SPRF     |           |        | FMODE           |                                              |                       | T 1       |         | Г      | <del>-</del>               | Г    |          | $\dot{\Box}$ |          |
|            | PSCR) Write                   | DSC        | )        | EERIE     | OVIK   | I WODI          | 01 11                                        | MODFEN                | SPR1      | SPR0    | SPRIE  | SPMSTR                     | CPOL | СРНА     | SPE          | SPTIE    |
| -          | SE+\$0 Reset                  | 0 0        | 0        | 0         | 0      | 0               | 0                                            | 0                     | 0         | 0       | 0      | 0                          | 0    | 0        | 0            | 0        |
| 0.1_5      | IOL I WO INESER               | 0 0        | U        | U         | U      | U               | U                                            | O                     | U         | U       | U      | U                          | U    | <b>A</b> | U            | U        |
| СРНА       |                               |            |          |           |        | hase            |                                              |                       |           |         |        |                            |      | 1        |              |          |
|            | CPHA contro                   | ls the tin | ning re  | lations   | hip be | etween          | the ser                                      | ial clock a           | and SP    | I data  |        |                            |      |          |              |          |
|            | The SPI mod                   |            |          |           | cal C  |                 |                                              |                       |           |         |        |                            |      |          |              |          |
|            |                               | nfigured   |          |           |        | SP              | I Conf                                       | igured as             | a Mas     | ter     |        |                            |      |          |              |          |
|            | A falling edge slave data tra |            |          | starts    | the    | The SC the firs | _                                            | ınal remai<br>eriod.  | ns inac   | tive fo | r      |                            |      |          |              |          |
| 0          | The SS pin o                  |            |          |           |        |                 | •                                            |                       |           |         |        |                            |      |          |              |          |
|            | toggled high                  |            |          |           | en     |                 |                                              |                       |           |         |        |                            |      |          |              |          |
|            | each full leng                |            |          |           |        | <b>T</b> 1 "    |                                              |                       |           | **1     | _      |                            |      |          |              |          |
| 1          | The first SCL                 |            |          |           | in     |                 |                                              | K cycle be            |           |         |        |                            |      |          |              |          |
| 1          | transmission.                 |            |          | ııı rema  | un     | Ū               |                                              | SCLK line tive level. | irom it   | S       |        |                            |      |          |              |          |
| L          |                               | αο         | ,5,5,10. |           |        |                 | 40                                           |                       |           |         |        |                            |      |          |              |          |

| ľ | 1 | ٠ | d |  |
|---|---|---|---|--|
| ١ | ٠ | , | 7 |  |
|   |   |   |   |  |
|   |   |   |   |  |
|   |   |   |   |  |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |
|              | <u> </u>    |

SPI

| D00 D00 | Data Size—                        |
|---------|-----------------------------------|
| DS3-DS0 | Data Length for Each Transmission |
| 0000    | Not Allowed                       |
| 0001    | 2 bits                            |
| 0010    | 3 bits                            |
| 0011    | 4 bits                            |
| 0100    | 5 bits                            |
| 0101    | 6 bits                            |
| 0110    | 7 bits                            |
| 0111    | 8 bits                            |
| 1000    | 9 bits                            |
| 1001    | 10 bits                           |
| 1010    | 11 bits                           |
| 1011    | 12 bits                           |
| 1100    | 13 bits                           |
| 1101    | 14 bits                           |
| 1110    | 15 bits                           |
| 1111    | 16 bits                           |

Sheet 3 of 5

**Note 1:** The master and slave must transfer the same data length on each transmission.

Note 2: To cause a new value to take effect, disable and then enable the SPE bit in the SPSCR register.

SPI Data Size Bits 10 5 2 0 15 14 13 12 Register Read DS3 DS2 DS1 DS0 (SPDSR) Write SPI\_BASE+\$1 Reset 0 0 0 0 0 0 0

| Application:     |       |     |     |     |     |       |                         |                    |                     |                  |                  | _ D    | ate:   |      |    |         |        |
|------------------|-------|-----|-----|-----|-----|-------|-------------------------|--------------------|---------------------|------------------|------------------|--------|--------|------|----|---------|--------|
|                  |       |     |     |     |     |       |                         |                    |                     |                  |                  | _ P    | rogra  | ımme | r: |         |        |
|                  |       |     |     |     |     |       |                         |                    |                     |                  |                  |        |        |      | S  | Sheet 4 | 4 of 5 |
| SPI              |       |     |     |     |     |       |                         |                    |                     |                  |                  |        |        |      |    |         |        |
|                  |       |     |     |     |     |       |                         |                    | eceive              |                  |                  |        |        |      |    |         |        |
|                  |       |     |     |     |     |       | d from<br>ata red       |                    |                     |                  |                  |        |        | the  |    |         |        |
|                  |       |     |     |     |     | te 1: | The SI<br>(SFSC<br>SPDR | PRF bi             | t in the            | SPI S            | Status           | Contro | l Regi | ster |    |         |        |
|                  |       |     |     |     | Not | te 2: | The Si<br>(SPSC)        | PRF bi             | l set w             | hen ne           | w data           |        |        | ster |    |         |        |
|                  |       |     |     |     | Not | te 3: | The S<br>SPSC           | PI Trai<br>R regis | nsmitte<br>ster inc | r Emp<br>dicates | ty Bit (<br>when |        |        |      |    |         |        |
|                  |       |     |     |     |     |       | registe                 | er SPD             | KK ca               | n occu           | ır.              |        |        |      |    |         |        |
|                  |       |     |     |     |     |       |                         |                    | •                   | V                |                  |        |        |      |    |         |        |
| SPI Data Receive | Bits  | 15  | 14  | 13  | 12  | 11    | 10                      | 9                  | 8                   | 7                | 6                | 5      | 4      | 3    | 2  | 1       | 0      |
| Register (SPDRR) |       | R15 | R14 | R13 | R12 | R11   | R10                     | R9                 | R8                  | R7               | R6               | R5     | R4     | R3   | R2 | R1      | R0     |
| SPI_BASE+\$2     | Reset | 0   | 0   | 0   | 0   | 0     | 0                       | 0                  | 0                   | 0                | 0                | 0      | 0      | 0    | 0  | 0       | 0      |
|                  |       |     |     |     |     |       | -                       |                    |                     |                  |                  |        |        | -    |    |         |        |
|                  |       |     |     |     |     |       |                         |                    |                     |                  |                  |        |        |      |    |         |        |
|                  |       |     |     |     |     |       |                         |                    |                     |                  |                  |        |        |      |    |         |        |
|                  |       |     |     |     |     |       |                         |                    |                     |                  |                  |        |        |      |    |         |        |
|                  |       |     |     |     |     |       |                         |                    |                     |                  |                  |        |        |      |    |         |        |
|                  |       |     |     |     |     |       |                         |                    |                     |                  |                  |        |        |      |    |         |        |
|                  |       |     |     |     |     |       |                         |                    |                     |                  |                  |        |        |      |    |         |        |
|                  |       |     |     |     |     |       |                         |                    |                     |                  |                  |        |        |      |    |         |        |
|                  |       |     |     |     |     |       |                         |                    |                     |                  |                  |        |        |      |    |         |        |
|                  |       |     |     |     |     |       |                         |                    |                     |                  |                  |        |        |      |    |         |        |
|                  |       |     |     |     |     |       |                         |                    |                     |                  |                  |        |        |      |    |         |        |
|                  |       |     |     |     |     |       |                         |                    |                     |                  |                  |        |        |      |    |         |        |
|                  |       |     |     |     |     |       |                         |                    |                     |                  |                  |        |        |      |    |         |        |
|                  |       |     |     |     |     |       |                         |                    |                     |                  |                  |        |        |      |    |         |        |
|                  |       |     |     |     |     |       |                         |                    |                     |                  |                  |        |        |      |    |         |        |
|                  |       |     |     |     |     |       |                         |                    |                     |                  |                  |        |        |      |    |         |        |

| Ŀ | , |
|---|---|
|   |   |

| Application:                         |    |          |     |                   |          |        |                                 |         |         |         | . D      | ate:    |         |         |         |         |
|--------------------------------------|----|----------|-----|-------------------|----------|--------|---------------------------------|---------|---------|---------|----------|---------|---------|---------|---------|---------|
|                                      |    |          |     |                   |          |        |                                 |         |         |         | P        | rogra   | amme    |         | Sheet 5 |         |
| SPI                                  |    |          |     |                   |          |        |                                 |         |         |         |          |         |         |         |         |         |
|                                      |    |          |     |                   |          |        | Tra                             | ansmit  | (T15-   | -T0)    |          |         |         | $\neg$  |         |         |
|                                      |    |          |     | Data w<br>buffer. | ritten t | to the | SPDTF                           |         |         |         | to the   | transr  | mit dat | a       |         |         |
|                                      |    |          |     | Master            | Mode     |        | If new d<br>a new t<br>register | ransac  | tion w  |         |          |         |         | Э,      |         |         |
|                                      |    |          | •   | Slave I           | Mode:    |        | In slave                        |         |         | lata wi | ll be re | e-trans | mitted  | l.      |         |         |
|                                      |    |          |     |                   |          |        | data wit                        |         |         |         |          | CD      | TE 6:4  |         |         |         |
|                                      |    |          |     |                   | regi     | ster S | v data to<br>SPSCR              | is set; | otherv  | vise, d | lata ma  | ay be I | ost.    | ın      |         |         |
|                                      |    |          | ľ   | Note 3            |          |        | SPDTR<br>SPE =                  |         | nly be  | writte  | n wher   | n the S | SPI is  |         |         |         |
|                                      |    |          |     |                   |          |        |                                 |         |         |         |          |         |         |         |         |         |
| SPI Data Bits                        | 15 | 14       | 13  | 12                | 11       | 10     | 9                               | 8       | 7       | 6       | 5        | 4       | 3       | 2       | 1       | 0       |
| Transmit Register Read (SPDTR) Write |    | T4.4     | T40 | T40               | T44      | T40    | TO                              | TO      | T-7     | TC      | Tr       | T4      | To      | TO      | T4      | TO      |
| SPI_BASE+\$3 Reset                   | 0  | T14<br>0 | T13 | T12               | T11      | T10    | T9<br>0                         | T8<br>0 | T7<br>0 | T6<br>0 | T5<br>0  | T4<br>0 | T3<br>0 | T2<br>0 | T1<br>0 | T0<br>0 |
|                                      |    |          |     |                   |          |        |                                 |         |         |         |          |         |         |         |         |         |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

#### Control Registers (CTRL)—Sheet 1 of 3

```
TMRA0_CTRL (Timer A, Channel 0 Control)—Address: TMRA_BASE + $6
TMRA1_CTRL (Timer A, Channel 1 Control)—Address: TMRA_BASE + $E
TMRA2_CTRL (Timer A, Channel 2 Control)—Address: TMRA_BASE + $16
TMRA3_CTRL (Timer A, Channel 3 Control)—Address: TMRA_BASE + $1E
TMRB0_CTRL (Timer B, Channel 0 Control)—Address: TMRB_BASE + $6
TMRB1_CTRL (Timer B, Channel 1 Control)—Address: TMRB_BASE + $E
TMRB2 CTRL (Timer B, Channel 2 Control)—Address: TMRB BASE + $16
TMRB3_CTRL (Timer B, Channel 3 Control)—Address: TMRB_BASE + $1E
TMRC0_CTRL (Timer C, Channel 0 Control)—Address: TMRC_BASE + $6
TMRC1_CTRL (Timer C, Channel 1 Control)—Address: TMRC_BASE + $E
TMRC2_CTRL (Timer C, Channel 2 Control)—Address: TMRC_BASE + $16
TMRC3 CTRL (Timer C. Channel 3 Control)—Address: TMRC BASE + $1E
TMRD0_CTRL (Timer D, Channel 0 Control)—Address: TMRD_BASE + $6
TMRD1_CTRL (Timer D, Channel 1 Control)—Address: TMRD_BASE + $E
TMRD2_CTRL (Timer D, Channel 2 Control)—Address: TMRD_BASE + $16
TMRD3_CTRL (Timer D, Channel 3 Control)—Address: TMRD_BASE + $1E
```

| Count Mode | Count Mode                                                                                |
|------------|-------------------------------------------------------------------------------------------|
| 000        | No operation                                                                              |
|            | Counts rising edges of primary source                                                     |
| 001        | Note: Rising edges are counted only when IPS = 0. Falling edges are counted when IPS = 1. |
| 010        | Counts rising and falling edges of primary source                                         |
| 011        | Counts rising edges of primary source while secondary input                               |
| 011        | high active                                                                               |
| 100        | Quadrature count mode; uses primary and secondary sources                                 |
|            | Counts primary source rising edges; secondary source                                      |
| 101        | specifies direction                                                                       |
| 101        | Note: Rising Edges are counted only when IPS = 0. Falling                                 |
|            | edges are counted when IPS = 1.                                                           |
| 110        | Edge of secondary source triggers primary count until compare                             |
| 111        | Cascaded Counter mode (up/down)                                                           |

15 14 13 TMR Control Bits 12 11 10 9 8 7 6 5 4 3 1 0 Register (CTRL) Read Secondary ONCE LENGTH Primary Count Source DIR Co Init Count Mode **Output Mode** TMRxn\_BASE+ Write Source \$6, \$E, \$16, or \$1E Reset 0 0 0 0 (x = A, B, C, or D;

Sheet 1 of 12

| Application: | Date:           |
|--------------|-----------------|
|              | Programmer:     |
| -            | i logiallillei. |

Sheet 2 of 12



## Control Registers (CTRL)—Sheet 2 of 3

| ONCE | Secondary Count Once                                                                                                                                                                       |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | Count repeatedly                                                                                                                                                                           |
| 1    | Count until compare and then stop. If counting up, successful compare occurs when counter reaches CMP1 value. If counting down, successful compare occurs when counter reaches CMP2 value. |

| Secondary<br>Count<br>Source | Secondary Count Source |
|------------------------------|------------------------|
| 00                           | Counter #0 input pin   |
| 01                           | Counter #1 input pin   |
| 10                           | Counter #2 input pin   |
| 11                           | Counter #3 input pin   |

| Primary Count<br>Source                                                                                   | Primary Count Source                  |
|-----------------------------------------------------------------------------------------------------------|---------------------------------------|
| The Primary Count Source bits select the primary count source.                                            |                                       |
| 0000                                                                                                      | Counter #0 input pin                  |
| 0001                                                                                                      | Counter #1 input pin                  |
| 0010                                                                                                      | Counter #2 input pin                  |
| 0011                                                                                                      | Counter #3 input pin                  |
| 0100                                                                                                      | Counter #0 output                     |
| 0101                                                                                                      | Counter #1 output                     |
| 0110                                                                                                      | Counter #2 output                     |
| 0111                                                                                                      | Counter #3 output                     |
| 1000                                                                                                      | Prescaler (IPBus clock divide by 1)   |
| 1001                                                                                                      | Prescaler (IPBus clock divide by 2)   |
| 1010                                                                                                      | Prescaler (IPBus clock divide by 4)   |
| 1011                                                                                                      | Prescaler (IPBus clock divide by 8)   |
| 1100                                                                                                      | Prescaler (IPBus clock divide by 16)  |
| 1101                                                                                                      | Prescaler (IPBus clock divide by 32)  |
| 1110                                                                                                      | Prescaler (IPBus clock divide by 64)  |
| 1111                                                                                                      | Prescaler (IPBus clock divide by 128) |
| <b>Note:</b> A timer selecting its own output for input is not a legal choice. The result is no counting. |                                       |

**TMR Control** Bits 15 14 13 12 11 10 5 4 3 1 Secondary ONCE LENGTH DIR Register (CTRL) Read Count Mode Primary Count Source Co Init Output Mode TMRxn\_BASE+ Write Source **\$6, \$E, \$16, or \$1E** Reset 0 0 0 0 0 0

(x = A, B, C, or D;n = 0, 1, 2, 3

| plication:                             |                                                                                                | Date: _<br>Prograr |         |      |          |    |
|----------------------------------------|------------------------------------------------------------------------------------------------|--------------------|---------|------|----------|----|
|                                        |                                                                                                | Flograf            | illiel. |      | et 3 d   |    |
| TMF                                    | Control Registers (CTRL)—Sheet 3 of 3                                                          |                    |         |      |          |    |
|                                        |                                                                                                |                    |         |      |          |    |
| Output Mode                            | Output Mode                                                                                    |                    |         |      |          |    |
| 000                                    | Asserted while counter is active                                                               |                    |         |      |          |    |
| 001                                    | Clear OFLAG output on successful compare                                                       |                    |         |      |          |    |
| 010                                    | Set OFLAG output on successful compare                                                         |                    |         |      |          |    |
| 011                                    | Toggle OFLAG output on successful compare                                                      |                    |         |      |          |    |
| 100                                    | Toggle OFLAG output using alternating compare registers                                        |                    |         |      |          |    |
| 101                                    | Set on compare, cleared on secondary source input edge                                         |                    |         |      |          |    |
| 110                                    | Set on compare, cleared on counter rollover                                                    |                    |         |      |          |    |
|                                        | Enable Gated Clock output while counter is active                                              |                    |         |      |          |    |
| 111                                    | <b>Note:</b> The Primary count source must be set to one of the counter outputs.               |                    |         |      |          |    |
|                                        |                                                                                                |                    |         |      |          |    |
| Co Init                                | Co-channel Initialization                                                                      |                    |         |      |          |    |
| 0                                      | Co-channel counter/timers can not force a reinitialization of this counter/timer               |                    | $\neg$  |      |          |    |
| 1                                      | Co-channel counter/timers may force a reinitialization of this counter/timer                   |                    |         |      |          |    |
| DIR                                    | Count Direction                                                                                |                    |         |      |          |    |
| 0                                      | Count Up                                                                                       |                    |         |      |          |    |
| 1                                      | Count Down                                                                                     |                    |         |      |          |    |
| LENGTH                                 | Count Length                                                                                   |                    |         |      |          |    |
| 0                                      | Roll Over                                                                                      |                    |         |      |          |    |
|                                        | Count until compare, then reinitialize. If counting up,                                        |                    |         |      |          |    |
|                                        | successful compare occurs when counter reaches CMP1                                            |                    |         |      |          |    |
|                                        | value. If counting down, successful compare occurs when                                        |                    |         |      |          |    |
|                                        | counter reaches CMP2 value.                                                                    |                    |         |      |          |    |
| 4                                      | Note: When output mode \$4 is used, alternating values                                         |                    |         |      |          |    |
| 1                                      | of CMP1 and CMP2 are used to generate                                                          |                    |         |      |          |    |
|                                        | successful compares. For example, when output mode is \$4, the counter counts until CMP1 value |                    |         |      |          |    |
|                                        | is reached, reinitializes, then counts until CMP2                                              |                    |         |      |          |    |
|                                        | value is reached, reinitializes, then counts until                                             |                    |         |      |          |    |
|                                        | CMP1 value is reached, and so on.                                                              | 1 1                | 1       |      | 1        |    |
|                                        |                                                                                                | ▼ ▼                | ▼       |      | Ţ        |    |
| T1/2 0                                 | N. I. B. 14. 40. 40. 41. 42. 2. 2. 2. 5. 5.                                                    |                    |         |      | <u> </u> | _  |
| TMR Con                                |                                                                                                | 5 4                | 3       | 2    | 1        |    |
| Register (CT                           | I Count Mode TPrimary Count Source 1 10 NCEII                                                  | ENGTH DIR          | Co Init | Outr | ut Mo    | )r |
| TMRxn_BAS                              | VIII.C                                                                                         |                    | 55 nm   | Uuip | GL IVIC  | ,  |
| A- A4A                                 | 61E Reset 0 0 0 0 0 0 0 0 0                                                                    | 0 0                | 0       | 0    | 0        |    |
| 5, \$E, \$16, or \$<br>x = A, B, C, oı |                                                                                                | 0 0                | ·       | U    | -        |    |

| , | 7 | ١ | ١ |
|---|---|---|---|
|   | ı | ı | į |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

TMR

### Status and Control Registers (SCR)—Sheet 1 of 3

TMRA0\_SCR (Timer A, Channel 0 Status and Control)—Address: TMRA\_BASE + \$7 TMRA1\_SCR (Timer A, Channel 1 Status and Control)—Address: TMRA\_BASE + \$F TMRA2\_SCR (Timer A, Channel 2 Status and Control)—Address: TMRA\_BASE + \$17 TMRA3\_SCR (Timer A, Channel 3 Status and Control)—Address: TMRA\_BASE + \$1F TMRB0\_SCR (Timer B, Channel 0 Status and Control)—Address: TMRB\_BASE + \$7 TMRB1\_SCR (Timer B, Channel 1 Status and Control)—Address: TMRB\_BASE + \$F TMRB2\_SCR (Timer B, Channel 2 Status and Control)—Address: TMRB\_BASE + \$17 TMRB3\_SCR (Timer B, Channel 3 Status and Control)—Address: TMRB\_BASE + \$1F TMRC0\_SCR (Timer C, Channel 0 Status and Control)—Address: TMRC\_BASE + \$7 TMRC1\_SCR (Timer C, Channel 1 Status and Control)—Address: TMRC\_BASE + \$F TMRC2\_SCR (Timer C, Channel 2 Status and Control)—Address: TMRC\_BASE + \$17 TMRC3 SCR (Timer C. Channel 3 Status and Control)—Address: TMRC BASE + \$1F TMRD0\_SCR (Timer D, Channel 0 Status and Control)—Address: TMRD\_BASE + \$7 TMRD1\_SCR (Timer D, Channel 1 Status and Control)—Address: TMRD\_BASE + \$F TMRD2\_SCR (Timer D, Channel 2 Status and Control)—Address: TMRD\_BASE + \$17 TMRD3\_SCR (Timer D, Channel 3 Status and Control)—Address: TMRD\_BASE + \$1F

|                       |     |       |     |       |     | TCF   |     |                               |            | Timer (  | Compa   | re Fla   | ag        |         |        |
|-----------------------|-----|-------|-----|-------|-----|-------|-----|-------------------------------|------------|----------|---------|----------|-----------|---------|--------|
|                       |     |       |     |       |     | 0     | (   | Compare has not yet occurred  |            |          |         |          |           |         |        |
|                       |     |       |     |       |     | 1     | ,   | A successful compare occurred |            |          |         |          |           |         |        |
|                       |     |       |     | _     |     |       |     |                               |            |          |         |          |           |         |        |
|                       |     |       |     |       | Т   | CFIE  |     |                               | Timer Co   | mpare    | Flag    | Interru  | upt Enal  | ole     |        |
|                       |     |       |     |       |     | 0     |     | Timer co                      | mpare in   | terrupt  | is disa | bled     |           |         |        |
|                       |     |       |     |       |     | 1     |     | Interrupt                     | s enabled  | l if the | Timer ( | Compa    | are Flag, | TCF,    | is set |
|                       |     |       |     | _     |     |       |     |                               |            |          |         |          |           |         |        |
|                       |     |       |     |       |     | TOF   |     |                               |            | Timer (  |         |          | ag        |         |        |
|                       |     |       |     |       |     | 0     |     | Timer ov                      | erflow ha  | s not o  | ccurre  | d        |           |         |        |
|                       |     |       |     |       |     | 1     |     |                               | r/counter  |          |         |          |           |         |        |
|                       |     |       |     |       |     |       | ;   | \$FFFF o                      | r \$0000 ( | depend   | ding on | count    | directio  | n)      |        |
|                       |     |       |     |       |     |       |     |                               |            |          |         |          |           |         |        |
|                       |     |       |     |       | Т   | OFIE  |     |                               | Timer O    |          |         |          | upt Enal  | ole     |        |
|                       |     |       |     |       |     | 0     |     |                               | erflow int |          |         |          |           |         |        |
|                       |     |       |     |       |     | 1     |     |                               | erflow int |          | enable  | d if the | e Timer ( | Overflo | ow     |
|                       |     |       | T   |       |     |       |     | Flag, TO                      | F, is also | set.     |         |          |           |         |        |
|                       | V   | V     | V   | V     |     |       |     |                               |            |          |         |          |           |         |        |
| TMR Status and Bits   | 15  | 14    | 13  | 12    | 11  | 10    | 9   | 8                             | [7:6]      | 5        | 4       | 3        | 2         | 1       | 0      |
| Control Register Read |     |       |     |       |     |       |     | INPUT                         | Capture    |          |         |          |           |         |        |
| (SCR) Write           | TCF | TCFIE | TOF | TOFIE | IEF | IEFIE | IPS |                               | Mode       | MSTR     | EEOF    | VAL      | FORCE     | OPS     | OEN    |
|                       |     |       |     |       |     |       |     |                               |            |          |         |          |           |         |        |
| TMRxn_BASE+ Reset     | 0   | 0     | 0   | 0     | 0   | 0     | 0   | 0                             | 0 0        | 0        | 0       | 0        | 0         | 0       | 0      |
| \$7, \$F, \$17, \$1F  |     |       |     |       |     |       |     |                               |            |          |         |          |           |         |        |
| (x = A, B, C, or D;   |     |       |     |       |     |       |     |                               |            |          |         |          |           |         |        |
| n = 0, 1, 2, 3)       |     |       |     |       |     |       |     |                               |            |          |         |          |           |         |        |

Sheet 4 of 12

| Application: _    |                               |          |                      |       |         |                  |          |       |       |          | [      | Date: |     |       |        |     |
|-------------------|-------------------------------|----------|----------------------|-------|---------|------------------|----------|-------|-------|----------|--------|-------|-----|-------|--------|-----|
|                   |                               |          |                      |       |         |                  |          |       |       |          | F      | roar  | amm | er:   |        |     |
| · <del>-</del>    |                               |          |                      |       |         |                  |          |       |       |          | _ '    | rogic |     |       | heet 5 |     |
|                   |                               |          |                      |       |         |                  |          |       |       |          |        |       |     |       |        |     |
| T N 4             | _                             |          |                      |       |         |                  |          |       |       |          |        |       |     |       |        |     |
| TM                | <u>K</u>                      |          | Status               | s and | l Cont  | rol R            | egist    | ers ( | SCR)— | -Sheet 2 | 2 of 3 |       |     |       |        |     |
|                   |                               |          |                      |       |         |                  |          |       |       |          |        |       |     |       |        |     |
|                   |                               |          |                      |       |         |                  |          |       |       |          |        |       |     |       |        |     |
| Capture<br>Mode   |                               | Inpi     | ut Capt              | ure N | lode    |                  |          |       |       |          |        |       |     |       |        |     |
|                   | le specifies the Input Edge I |          |                      | f the | Capture | e Reg            | ister,   |       |       |          |        |       |     |       |        |     |
| 00                | The Capture<br>Edge Flag in   |          |                      |       |         | the Ir           | nput     |       |       |          |        |       |     |       |        |     |
| 01                | Load the Ca                   |          |                      |       |         |                  |          |       |       |          |        |       |     |       |        |     |
| 10                | Load the Ca                   |          |                      |       |         |                  |          |       |       |          |        |       |     |       |        |     |
|                   |                               |          |                      |       |         |                  | <u> </u> | J     |       |          |        |       |     |       |        |     |
| INPUT             |                               |          | ernal In             |       |         |                  |          | ]     |       |          |        |       |     |       |        |     |
| 0                 | External inp                  |          |                      |       |         | ed               |          |       |       |          |        |       |     |       |        |     |
| 1                 | External inp                  | ut pin   | polarity             | is in | verted  |                  |          | ļ     |       |          |        |       |     |       |        |     |
| IPS               |                               | Inni     | ut Polar             | ity S | elect   |                  |          | 1     |       |          |        |       |     |       |        |     |
| 0                 | Input signal                  |          |                      |       |         |                  |          |       |       |          |        |       |     |       |        |     |
| 1                 | Input signal                  | polari   | ty is inv            | erted |         |                  |          | ]     |       |          |        |       |     |       |        |     |
|                   |                               |          |                      |       |         |                  |          |       | Ţ     | Ţ        |        |       |     |       |        |     |
|                   |                               |          |                      |       |         |                  |          | V     | •     | <b>V</b> |        |       |     |       |        |     |
| TMR Statu         |                               | 15       | 14                   | 13    | 12      | 11               | 10       | 9     | 8     | [7:6]    | 5      | 4     | 3   | 2     | 1      | 0   |
| Control Re        | -                             | TCF      | TCFIE                | TOF   | TOFIE   | IEF              | IEFIE    | IPS   | INPUT | Capture  | MSTR   | EEOF  | VAL |       | OPS    | OEN |
|                   | (SCR) Write                   |          |                      |       |         |                  |          |       |       | Mode     |        |       |     | FORCE |        |     |
| \$7, \$F, \$17, c | ASE+ Reset                    | 0        | 0                    | 0     | 0       | 0                | 0        | 0     | 0     | 0 0      | 0      | 0     | 0   | 0     | 0      | 0   |
| (x = A, B, C,     |                               |          |                      |       |         | $\blacktriangle$ | <b>A</b> |       |       |          |        |       |     |       |        |     |
| n = 0, 1          |                               |          |                      |       |         |                  |          |       |       |          |        |       |     |       |        |     |
|                   |                               |          |                      |       |         |                  |          |       |       |          |        |       |     |       |        |     |
|                   | T                             |          |                      |       |         |                  | ,        |       |       |          |        |       |     |       |        |     |
| <b>IEF</b>        | An input edg                  |          | t Edge               |       | ot occu | rred             | 4        |       |       |          |        |       |     |       |        |     |
| -                 | A positive in                 |          |                      |       |         |                  | 11       |       |       |          |        |       |     |       |        |     |
|                   | Note 1: Set                   | t the II | PS bit to            | enal  | ole neg | ative            |          |       |       |          |        |       |     |       |        |     |
| 1                 | -                             | _        | ge trans             |       |         |                  |          |       |       |          |        |       |     |       |        |     |
| '                 | Note 2: The                   |          | ondary (<br>rol Regi |       |         | e in             |          |       |       |          |        |       |     |       |        |     |
|                   |                               |          | es whic              |       |         | put              |          |       |       |          |        |       |     |       |        |     |
|                   | pin                           | is mo    | onitored             |       |         |                  | ]        |       |       |          |        |       |     |       |        |     |
| IEFIF             | Inner F                       | des E    | loc l                |       | - Cock  |                  | ٦        |       |       |          |        |       |     |       |        |     |
| 0 IEFIE           | Input Ed<br>Input edge i      |          |                      |       | Enabl   | e                | ┧        |       |       |          |        |       |     |       |        |     |
| 1                 | Input edge ir                 |          |                      |       | hen the | EIEF             | 1        |       |       |          |        |       |     |       |        |     |
| '                 | bit is set                    |          |                      |       |         |                  | 1        |       |       |          |        |       |     |       |        |     |

|--|

| oplication:      |                                                                                                        | Date:           |              |
|------------------|--------------------------------------------------------------------------------------------------------|-----------------|--------------|
|                  |                                                                                                        | Programmer:     | Sheet 6 of 1 |
|                  |                                                                                                        |                 |              |
|                  |                                                                                                        |                 |              |
| TMF              | Status and Control Registers (SCR)—Sheet 3 of                                                          | 3               |              |
|                  |                                                                                                        |                 |              |
|                  |                                                                                                        |                 |              |
|                  |                                                                                                        |                 |              |
| OEN              | Output Enable                                                                                          |                 |              |
| 0                | OFLAG output signal is disabled  Enables the OFLAG output signal to be put on the                      |                 |              |
| 1                | external pin. Also connects a timer's output pin to its input.                                         |                 |              |
|                  |                                                                                                        |                 |              |
| OPS              | Output Polarity Select                                                                                 |                 |              |
| 0                | True polarity                                                                                          |                 |              |
| 1                | Inverted polarity                                                                                      |                 |              |
|                  | · · · · · · · · · · · · · · · · · · ·                                                                  |                 |              |
| FORCE            | Force the OFLAG Output                                                                                 |                 |              |
| 0                | This bit always reads as zero.                                                                         |                 |              |
|                  | Forces the current value of the VAL bit to be written to the                                           |                 |              |
|                  | OFLAG output. (FORCE and VAL bits can be written in a single write operation.)                         |                 |              |
| 1                | Note: Write to the FORCE bit only if the counter is                                                    |                 |              |
|                  | disabled. Setting this bit while the counter is                                                        |                 |              |
|                  | enabled may yield unpredictable results.                                                               |                 |              |
|                  |                                                                                                        |                 |              |
| VAL              | Forced OFLAG Value                                                                                     |                 |              |
| 0                | VAL is disabled                                                                                        |                 |              |
|                  | VAL initiates a read of the OFLAG output signal value when a FORCE command is triggered by software or |                 |              |
| 1                | when a FORCE command is issued by a counter/timer set                                                  |                 |              |
|                  | as a master.                                                                                           |                 |              |
|                  |                                                                                                        |                 |              |
| EEOF             | Enable External OFLAF Force                                                                            |                 |              |
| 0                | Compare disabled                                                                                       |                 |              |
| 1                | Enables a compare from another counter/timer                                                           |                 |              |
|                  |                                                                                                        |                 |              |
| MSTR             | Master Mode                                                                                            |                 |              |
| 0                | Disabled Enabled                                                                                       |                 |              |
| '                | Enabled                                                                                                |                 |              |
|                  |                                                                                                        |                 |              |
|                  | <b>*</b>                                                                                               | ' <b>* * †</b>  | ′ ♥ ♥        |
| TMR Status       | and Bits 15 14 13 12 11 10 9 8 [7:6] 5                                                                 | 4 3 2           | 2 1 (        |
| Control Regi     | ster Read INPLIT Canture                                                                               |                 |              |
| _                | CR) Write TCF TCFIE TOF TOFIE IEF IEFIE IPS Mode MS                                                    | TR EEOF VAL FOR | OPS OF       |
| TMRxn_BA         |                                                                                                        |                 |              |
| 7, \$F, \$17, or |                                                                                                        |                 | . 5          |
| (x = A, B, C, o  |                                                                                                        |                 |              |
| n = 0, 1, 2      |                                                                                                        |                 |              |

| Application: | <br>Date:       |
|--------------|-----------------|
|              | <br>Programmer: |

Sheet 7 of 12



Compare Register #1 (CMP1)—Sheet 1 of 1

```
TMRA0_CMP1 (Timer A, Channel 0 Compare #1)—Address: TMRA_BASE + $0
TMRA1_CMP1 (Timer A, Channel 1 Compare #1)—Address: TMRA_BASE + $8
TMRA2_CMP1 (Timer A, Channel 2 Compare #1)—Address: TMRA_BASE + $10
TMRA3_CMP1 (Timer A, Channel 3 Compare #1)—Address: TMRA_BASE + $18
TMRB0_CMP1 (Timer B, Channel 0 Compare #1)—Address: TMRB_BASE + $0
TMRB1_CMP1 (Timer B, Channel 1 Compare #1)—Address: TMRB_BASE + $8
TMRB2 CMP1 (Timer B, Channel 2 Compare #1)—Address: TMRB BASE + $10
TMRB3_CMP1 (Timer B, Channel 3 Compare #1)—Address: TMRB_BASE + $18
TMRC0_CMP1 (Timer C, Channel 0 Compare #1)—Address: TMRC_BASE + $0
TMRC1_CMP1 (Timer C, Channel 1 Compare #1)—Address: TMRC_BASE + $8
TMRC2_CMP1 (Timer C, Channel 2 Compare #1)—Address: TMRC_BASE + $10
TMRC3_CMP1 (Timer C, Channel 3 Compare #1)—Address: TMRC_BASE + $18
TMRD0_CMP1 (Timer D, Channel 0 Compare #1)—Address: TMRD_BASE + $0
TMRD1_CMP1 (Timer D, Channel 1 Compare #1)—Address: TMRD_BASE + $8
TMRD2_CMP1 (Timer D, Channel 2 Compare #1)—Address: TMRD_BASE + $10
TMRD3_CMP1 (Timer D, Channel 3 Compare #1)—Address: TMRD_BASE + $18
```



TMR Compare Bits 15 14 13 12 10 8 7 3 2 1 0 11 Register #1 (CMP1) Read Comparison Value [15:0] TMRxn\_BASE+\$0, Write \$8, \$10, \$18 Reset 0 (x = A, B, C, or D;n = 0, 1, 2, 3

| J |
|---|
|---|

| Application: | Date:<br>Programmer: |
|--------------|----------------------|
|              | Sheet 8 of 12        |
| TMR          |                      |

Compare Register #2 (CMP2)—Sheet 1 of 1

```
TMRA0_CMP2 (Timer A, Channel 0 Compare #2)—Address: TMRA_BASE + $1
TMRA1_CMP2 (Timer A, Channel 1 Compare #2)—Address: TMRA_BASE + $9
TMRA2 CMP2 (Timer A, Channel 2 Compare #2)—Address: TMRA_BASE + $11
TMRA3_CMP2 (Timer A, Channel 3 Compare #2)—Address: TMRA_BASE + $19
TMRB0_CMP2 (Timer B, Channel 0 Compare #2)—Address: TMRB_BASE + $1
TMRB1_CMP2 (Timer B, Channel 1 Compare #2)—Address: TMRB_BASE + $9
TMRB2 CMP2 (Timer B, Channel 2 Compare #2)—Address: TMRB BASE + $11
TMRB3_CMP2 (Timer B, Channel 3 Compare #2)—Address: TMRB_BASE + $19
TMRC0_CMP2 (Timer C, Channel 0 Compare #2)—Address: TMRC_BASE + $1
TMRC1_CMP2 (Timer C, Channel 1 Compare #2)—Address: TMRC_BASE + $9
TMRC2_CMP2 (Timer C, Channel 2 Compare #2)—Address: TMRC_BASE + $11
TMRC3_CMP2 (Timer C, Channel 3 Compare #2)—Address: TMRC_BASE + $19
TMRD0_CMP2 (Timer D, Channel 0 Compare #2)—Address: TMRD_BASE + $1
TMRD1_CMP2 (Timer D, Channel 1 Compare #2)—Address: TMRD_BASE + $9
TMRD2_CMP2 (Timer D, Channel 2 Compare #2)—Address: TMRD_BASE + $11
TMRD3_CMP2 (Timer D, Channel 3 Compare #2)—Address: TMRD_BASE + $19
```



TMR Compare Bits 14 13 12 11 10 8 7 1 0 Register #2 (CMP2) Read Comparison Value [15:0] TMRxn\_BASE+\$1, Write \$9, \$11, \$19 Reset 0 0 (x = A, B, C, or D;

C-116

| Application: | <br>Date:       |
|--------------|-----------------|
|              | <br>Programmer: |

Sheet 9 of 12

## TMR

### Capture Register (CAP)—Sheet 1 of 1

```
TMRA0_CAP (Timer A, Channel 0 Capture)—Address: TMRA_BASE + $2
TMRA1_CAP (Timer A, Channel 1 Capture)—Address: TMRA_BASE + $A
TMRA2_CAP (Timer A, Channel 2 Capture)—Address: TMRA_BASE + $12
TMRA3_CAP (Timer A, Channel 3 Capture)—Address: TMRA_BASE + $1A
TMRB0_CAP (Timer B, Channel 0 Capture)—Address: TMRB_BASE + $2
TMRB1_CAP (Timer B, Channel 1 Capture)—Address: TMRB_BASE + $A
TMRB2 CAP (Timer B, Channel 2 Capture)—Address: TMRB BASE + $12
TMRB3_CAP (Timer B, Channel 3 Capture)—Address: TMRB_BASE + $1A
TMRC0_CAP (Timer C, Channel 0 Capture)—Address: TMRC_BASE + $2
TMRC1_CAP (Timer C, Channel 1 Capture)—Address: TMRC_BASE + $A
TMRC2_CAP (Timer C, Channel 2 Capture)—Address: TMRC_BASE + $12
TMRC3_CAP (Timer C, Channel 3 Capture)—Address: TMRC_BASE + $1A
TMRD0_CAP (Timer D, Channel 0 Capture)—Address: TMRD_BASE + $2
TMRD1_CAP (Timer D, Channel 1 Capture)—Address: TMRD_BASE + $A
TMRD2_CAP (Timer D, Channel 2 Capture)—Address: TMRD_BASE + $12
TMRD3_CAP (Timer D, Channel 3 Capture)—Address: TMRD_BASE + $1A
```



Capture Register (CAP)

CAP stores the value captured from the counter.

| ĺ | • | ) | į |  |
|---|---|---|---|--|
|   |   |   |   |  |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

Sheet 10 of 12

## TMR

## Load Register (LOAD)—Sheet 1 of 1

```
TMRA0_LOAD (Timer A, Channel 0 Load)—Address: TMRA_BASE + $3
TMRA1_LOAD (Timer A, Channel 1 Load)—Address: TMRA_BASE + $B
TMRA2_LOAD (Timer A, Channel 2 Load)—Address: TMRA_BASE + $13
TMRA3_LOAD (Timer A, Channel 3 Load)—Address: TMRA_BASE + $1B
TMRB0_LOAD (Timer B, Channel 0 Load)—Address: TMRB_BASE + $3
TMRB1_LOAD (Timer B, Channel 1 Load)—Address: TMRB_BASE + $B
TMRB2 LOAD (Timer B, Channel 2 Load)—Address: TMRB BASE + $13
TMRB3_LOAD (Timer B, Channel 3 Load)—Address: TMRB_BASE + $1B
TMRC0_LOAD (Timer C, Channel 0 Load)—Address: TMRC_BASE + $3
TMRC1_LOAD (Timer C, Channel 1 Load)—Address: TMRC_BASE + $B
TMRC2_LOAD (Timer C, Channel 2 Load)—Address: TMRC_BASE + $13
TMRC3_LOAD (Timer C, Channel 3 Load)—Address: TMRC_BASE + $1B
TMRD0_LOAD (Timer D, Channel 0 Load)—Address: TMRD_BASE + $3
TMRD1_LOAD (Timer D, Channel 1 Load)—Address: TMRD_BASE + $B
TMRD2_LOAD (Timer D, Channel 2 Load)—Address: TMRD_BASE + $13
TMRD3_LOAD (Timer D, Channel 3 Load)—Address: TMRD_BASE + $1B
```



Load Register (LOAD)

LOAD stores the value used to initialize the counter/timer.

| Application: | <br>Date:       |
|--------------|-----------------|
|              | <br>Programmer: |

Sheet 11 of 12



## Hold Register (HOLD)—Sheet 1 of 1

```
TMRA0_HOLD (Timer A, Channel 0 Hold)—Address: TMRA_BASE + $4
TMRA1_HOLD (Timer A, Channel 1 Hold)—Address: TMRA_BASE + $C
TMRA2_HOLD (Timer A, Channel 2 Hold)—Address: TMRA_BASE + $14
TMRA3_HOLD (Timer A, Channel 3 Hold)—Address: TMRA_BASE + $1C
TMRB0_HOLD (Timer B, Channel 0 Hold)—Address: TMRB_BASE + $4
TMRB1_HOLD (Timer B, Channel 1 Hold)—Address: TMRB_BASE + $C
TMRB2 HOLD (Timer B, Channel 2 Hold)—Address: TMRB BASE + $14
TMRB3_HOLD (Timer B, Channel 3 Hold)—Address: TMRB_BASE + $1C
TMRC0_HOLD (Timer C, Channel 0 Hold)—Address: TMRC_BASE + $4
TMRC1_HOLD (Timer C, Channel 1 Hold)—Address: TMRC_BASE + $C
TMRC2_HOLD (Timer C, Channel 2 Hold)—Address: TMRC_BASE + $14
TMRC3_HOLD (Timer C, Channel 3 Hold)—Address: TMRC_BASE + $1C
TMRD0_HOLD (Timer D, Channel 0 Hold)—Address: TMRD_BASE + $4
TMRD1_HOLD (Timer D, Channel 1 Hold)—Address: TMRD_BASE + $C
TMRD2_HOLD (Timer D, Channel 2 Hold)—Address: TMRD_BASE + $14
TMRD3_HOLD (Timer D, Channel 3 Hold)—Address: TMRD_BASE + $1C
```



| J |
|---|
|---|

| Application:                          | Date:       |
|---------------------------------------|-------------|
| , , , , , , , , , , , , , , , , , , , | Programmer: |
|                                       | =           |

Sheet 12 of 12



## Counter Register (CNTR)—Sheet 1 of 1

```
TMRA0_CNTR (Timer A, Channel 0 Cntr)—Address: TMRA_BASE + $5
TMRA1_CNTR (Timer A, Channel 1 Cntr)—Address: TMRA_BASE + $D
TMRA2_CNTR (Timer A, Channel 2 Cntr)—Address: TMRA_BASE + $15
TMRA3_CNTR (Timer A, Channel 3 Cntr)—Address: TMRA_BASE + $1D
TMRB0_CNTR (Timer B, Channel 0 Cntr)—Address: TMRB_BASE + $5
TMRB1_CNTR (Timer B, Channel 1 Cntr)—Address: TMRB_BASE + $D
TMRB2 CNTR (Timer B, Channel 2 Cntr)—Address: TMRB BASE + $15
TMRB3_CNTR (Timer B, Channel 3 Cntr)—Address: TMRB_BASE + $1D
TMRC0_CNTR (Timer C, Channel 0 Cntr)—Address: TMRC_BASE + $5
TMRC1_CNTR (Timer C, Channel 1 Cntr)—Address: TMRC_BASE + $D
TMRC2_CNTR (Timer C, Channel 2 Cntr)—Address: TMRC_BASE + $15
TMRC3_CNTR (Timer C, Channel 3 Cntr)—Address: TMRC_BASE + $1D
TMRD0_CNTR (Timer D, Channel 0 Cntr)—Address: TMRD_BASE + $5
TMRD1_CNTR (Timer D, Channel 1 Cntr)—Address: TMRD_BASE + $D
TMRD2_CNTR (Timer D, Channel 2 Cntr)—Address: TMRD_BASE + $15
TMRD3_CNTR (Timer D, Channel 3 Cntr)—Address: TMRD_BASE + $1D
```



Counter Register (CNTR)

| Application: | Date:       |
|--------------|-------------|
| 1.1.         | Programmer: |
|              |             |



## PLL Control Register (PLLCR)—Sheet 1 of 2



| PLLIE0[1:0] | PLL Interrupt Enable 0                      |
|-------------|---------------------------------------------|
| 00          | Disable interrupt                           |
| 01          | Enable interrupt on any rising edge of LCK0 |
| 10          | Enable interrupt on falling edge of LCK0    |
| 11          | Enable interrupt on any edge change of LCK0 |
|             |                                             |

| LOCIE | Loss of Clock Interrupt Enable |
|-------|--------------------------------|
| 0     | Interrupt disabled             |
| 1     | Interrupt enabled              |
|       |                                |

Lock Detector On

Lock detector disabled Lock detector enabled

LCKON

Reserved

| CHPMPTRI | Charge Pump Tri-state                                                          |  |
|----------|--------------------------------------------------------------------------------|--|
| 0        | Normal chip operation                                                          |  |
| 1        | In the event of <i>Loss of Reference</i> (Clock: FREF), set bit CHPMPTRI to 1. |  |
|          | Note: Activating this bit renders the PLL inoperable and                       |  |

should not be done during standard chip operation.

Sheet 1 of 8

| v | 7 | 4 | ١ | ٥ |  |
|---|---|---|---|---|--|
|   | l | ļ |   | 9 |  |

| nlication                |                                                  |                                                                                            | Date:         |                       |
|--------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------|---------------|-----------------------|
| phiicalion. <sub>-</sub> |                                                  |                                                                                            |               |                       |
| -                        |                                                  |                                                                                            | _ Programmer: | Sheet 2 of 8          |
| OC                       | CS                                               | PLL Control Register (PLLCR)—Sheet                                                         | t 2 of 2      |                       |
| ZSRC[1:0]                | ZCLOCK Source                                    |                                                                                            |               |                       |
| 01                       |                                                  | omatically set to this value when PLLPD en PLL enters STOP_MODE preventing et to the core. |               |                       |
| 10                       | Postscaler output                                |                                                                                            |               |                       |
| 00, 11                   | Reserved                                         |                                                                                            |               |                       |
| PRECS                    | Prescalar Cl                                     | ock Select—for DSP56F801 Only                                                              |               |                       |
| 0                        |                                                  | r selected (reset value)                                                                   | ٦             |                       |
| 1                        | Crystal oscillator se enabled in the GPIC        | elected. (The crystal oscillator must be O to set this bit.)                               |               | ,                     |
|                          |                                                  | PRECS is reserved and not available for DSP56F803/805/807                                  |               |                       |
| PLLPD                    |                                                  | PLL Power Down                                                                             |               |                       |
| 0                        | PLL enabled                                      |                                                                                            |               |                       |
|                          |                                                  |                                                                                            |               |                       |
| 1                        |                                                  | s powered down, ZSRC[2:0] is switched to prevent a loss of clock to the core.              | eserved       |                       |
|                          | Note: When PLL is                                | s powered down, ZSRC[2:0] is switched                                                      | Reserved      |                       |
| 1                        | Note: When PLL is                                | s powered down, ZSRC[2:0] is switched to prevent a loss of clock to the core.              | <b>-</b>      | 2 1 0                 |
| PLI<br>Register          | Note: When PLL is to this value  Control Bits 15 | s powered down, ZSRC[2:0] is switched to prevent a loss of clock to the core.              | 5 4 3 2       | 2 1 0<br>ECS ZSRC[1:0 |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

Sheet 3 of 8

| PLLDB[6:0] | PLL Divide-By                              |  |
|------------|--------------------------------------------|--|
|            | PLL Output Frequency = Fout                |  |
|            | fout = $\frac{FREF \times (n+1)}{2}$ where |  |
|            | FREF = Reference Frequency                 |  |
| 0 – 127    | = (XTAL Clock) / PLLCID[1:0]               |  |
|            | n + 1 = Scaling Value                      |  |
|            | n = value of PLLDB[6:0]                    |  |
|            | 0 ≤ n ≤ 127                                |  |
|            |                                            |  |

Note 1: Before changing the divide-by value, it is recommended that the core clock be switched to the Prescaler Clock.

Note 2: The value for n should be programmed so fout is in the normal operating range, 80 - 160 MHz.

| PLLCID[1:0] | PLL Clock In Divide (Prescaler) |
|-------------|---------------------------------|
| 00          | Divide by 1                     |
| 01          | Divide by 2                     |
| 10          | Divide by 4                     |
| 11          | Divide by 8                     |

**PLL Divide-By** Bits 15 14 13 12 11 8 5 3 2 1 10 Register (PLLDB) Read 0 LORTP[3:0] PLLCOD[1:0] PLLCID[1:0] PLLDB[6:0] CLKGEN\_BASE+\$1 Write Reset 0 0 0 0 0 0 0

| PLLCOD[1:0] | PLL Clock Out Divide (Postscaler) |
|-------------|-----------------------------------|
| 00          | Divide by 1                       |
| 01          | Divide by 2                       |
| 10          | Divide by 4                       |
| 11          | Divide by 8                       |

|   | LORTP[3:0]  | Loss of Reference Timer Period           |
|---|-------------|------------------------------------------|
|   |             | t = LORTP x 10 x (PLL-Clock-Time-Period) |
| _ | 0 – 15      | where                                    |
|   | 0 10        | t = Time to Generate Loss of Reference   |
|   |             | Interrupt                                |
|   | Note: LORTP | is not available in DSP56F805-A.         |

0

| ľ |   | н |
|---|---|---|
| ١ | _ | 7 |
|   |   |   |
|   |   |   |

| •                             |            |           |                        |           |       |       |      |                                            |         |                                                               |                  |                  |             |        |            |        |             |
|-------------------------------|------------|-----------|------------------------|-----------|-------|-------|------|--------------------------------------------|---------|---------------------------------------------------------------|------------------|------------------|-------------|--------|------------|--------|-------------|
|                               |            |           |                        |           |       |       |      |                                            |         |                                                               |                  |                  | Progra      | amn    | ner:<br>Sh | neet 4 | of          |
| OCC                           | S          | [         |                        | PLL       | . Sta | tus l | Regi | ster                                       | (PLL    | -SR)                                                          | —She             | eet 1            | of 2        |        |            |        |             |
|                               |            | •         |                        |           |       |       |      | LOLI                                       | 1       |                                                               |                  | 01114            | oss of Lo   | ck In  | terrunt 1  |        |             |
|                               |            | _         |                        |           |       |       |      | 0                                          | 1       | Nο                                                            | interru          |                  |             | OK 111 | terrupt 1  |        |             |
|                               |            |           |                        |           |       |       |      | 1                                          |         |                                                               |                  |                  | ng (See al  | so Pl  | LLIE1[2:0] | ])     |             |
|                               |            |           |                        |           |       |       | Not  | <b>e</b> : V                               | /rite a |                                                               |                  |                  | ar this bit |        |            |        |             |
|                               |            |           |                        |           |       |       |      |                                            |         |                                                               |                  |                  |             |        |            |        |             |
|                               |            |           |                        |           |       |       |      | LOLI                                       | 0       |                                                               |                  |                  | oss of Lo   | ck In  | terrupt 0  |        |             |
|                               |            |           |                        |           |       |       |      | 0                                          |         | No interrupt pending Interrupt pending (See also PLLIE1[2:0]) |                  |                  |             |        |            | 1\     |             |
|                               |            |           |                        |           |       |       | Not  | 1<br>e· \/                                 | /rite a |                                                               |                  |                  |             |        | LLIE1[2:0] | ])     |             |
|                               |            |           |                        |           |       |       |      | ote: Write a 1 to LOLI0 to clear this bit. |         |                                                               |                  |                  |             |        |            |        |             |
|                               |            |           |                        |           |       |       |      | LOC                                        | :1      |                                                               |                  |                  | Loss of     | Cloc   | k          |        |             |
|                               |            |           |                        |           |       |       |      | 0                                          |         |                                                               |                  |                  | clock norn  |        |            |        |             |
|                               |            |           |                        |           |       |       |      | 1                                          |         | Los                                                           | St PLL           | retere           | nce clock   |        |            |        |             |
|                               |            |           |                        |           |       |       |      | Г                                          | Doo     | ervec                                                         |                  |                  |             |        |            |        |             |
|                               |            | $\forall$ | $\forall$              | $\forall$ |       |       | 1    |                                            | Kes     | ervec                                                         | 1                |                  |             |        |            |        |             |
| PLL Sta                       | tue Rite   | 15        | 14                     | 13        | 12    | 11    | 10   | 9                                          | 8       | 7                                                             | 6                | 5                | 4           | 3      | 2          | 1      |             |
| Register (PLLS<br>LKGEN BASE- | SR) Read   | 13        | 14                     | 13        | 0     | 0     | 0    | 0                                          | 0       | 0                                                             |                  |                  |             | Λ      |            |        |             |
| KGEN_BASE                     | +\$2 Write | LOLI1     | LOLI0                  | LOCI      |       |       |      |                                            |         |                                                               | LCK1             | LCK0             | PLLPDN      |        | PRECSS     | ZSR    | <b>C</b> [1 |
|                               | Reset      |           | 0                      | 0         | 0     | 0     | 0    | 0                                          | 0       | 0                                                             | 0                | 0                | 1           | 0      | 0          | 0      |             |
|                               |            |           |                        |           |       |       |      |                                            |         |                                                               | $\blacktriangle$ | $\blacktriangle$ |             |        |            |        |             |
|                               |            |           |                        |           |       |       |      |                                            |         |                                                               |                  |                  |             |        |            |        |             |
|                               |            | Lo        | ss of L                | ock 1     |       |       |      |                                            |         |                                                               |                  |                  |             |        |            |        |             |
| LCK1                          |            |           |                        |           |       |       |      |                                            |         |                                                               |                  |                  |             |        |            |        |             |
| 0                             |            |           | PLL is locked (coarse) |           |       |       |      |                                            |         |                                                               |                  |                  |             |        |            |        |             |
|                               |            |           |                        |           |       |       |      |                                            |         |                                                               |                  | 1                |             |        |            |        |             |
| 0                             |            | cked (c   | oarse)                 | ock N     | 1     |       |      |                                            |         |                                                               |                  |                  |             |        |            |        |             |
| 0                             |            | cked (c   | oarse)                 | ock 0     | 1     |       |      |                                            |         |                                                               |                  |                  |             |        |            |        |             |

| pplication:     |                  |          |                  |        |         |       |        |          |       |      |       |        | Data    |         |           |         |             |
|-----------------|------------------|----------|------------------|--------|---------|-------|--------|----------|-------|------|-------|--------|---------|---------|-----------|---------|-------------|
| ррпсаноп        |                  |          |                  |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
|                 |                  |          |                  |        |         |       |        |          |       |      |       |        | Flog    | Iaiiiii | ner:<br>s | Sheet 5 |             |
|                 |                  |          |                  |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
| OCC             | S                |          |                  |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
| 000             |                  |          |                  |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
|                 |                  |          |                  |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
|                 |                  |          |                  | DI     | l Cto   | 4     | Dos    |          | - /DI | 1 61 | D) C  | haat 1 | 2 -6 2  |         |           |         |             |
|                 |                  |          |                  | PL     | L Sta   | itus  | кес    | jiste    | r (PL | LLSI | R)—S  | neet 2 | 2 01 2  |         |           |         |             |
|                 |                  |          |                  |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
|                 | 1                |          |                  |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
| ZSRC[1:0]       | Synchr           |          | CLOC             |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
| 00              | Synchr<br>Presca |          |                  | gress  |         |       |        | _        |       |      |       |        |         |         |           |         |             |
| 10              | Postsc           |          |                  |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
| 11              | Synchr           |          | •                | aress  |         |       |        |          |       |      |       |        |         |         |           |         |             |
| Note: ZSRC t    |                  |          |                  |        |         | indic | ate a  | a        |       |      |       |        |         |         |           |         |             |
| new se          | lection.         |          |                  |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
|                 |                  |          |                  |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
| PRECSS          |                  |          | r Cloc<br>le for |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
| 0               | Relaxa           | tion os  | cillator         | clock  |         |       |        | 7        |       |      | _     |        |         |         |           |         |             |
| 1               | Crystal          |          |                  |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
| Note: PRECS     |                  |          |                  |        |         | k to  |        |          |       |      |       |        |         |         |           |         |             |
| indicate        | a chang          | geover   | to a ne          | w cloc | ck.     |       |        |          |       |      |       |        |         |         |           |         |             |
|                 |                  |          |                  |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
|                 |                  |          | is rese          |        |         | avai  | ilable | -        |       |      |       |        |         |         |           |         |             |
|                 | for              | DSP5     | 6F803/           | 805/80 | )7      |       |        |          |       |      |       |        |         |         |           |         |             |
|                 |                  |          |                  |        |         |       |        | _        |       |      |       |        |         |         |           |         |             |
| PLLPDN          | <u></u>          |          | LL Po            |        | own     |       |        |          |       |      |       |        |         |         | n         |         |             |
| 0               | PLL no           | -        |                  | wn     |         |       |        | _        |       |      |       |        |         | erved   |           |         |             |
| 1 Note: The PL  | PLL po           |          |                  | dolov  | od by f | fourl | Dhu    | _        |       |      |       |        |         | sen     |           |         |             |
|                 | from the         |          |                  |        |         | oui i | rbu    | <b>`</b> |       |      |       |        |         | Rese    |           |         |             |
|                 |                  |          |                  |        |         |       |        |          |       |      |       |        |         | Н       | J         |         |             |
|                 |                  |          |                  |        |         |       |        |          |       |      |       |        | ₩       | ₩.      | ₩         | 1       | 7           |
|                 |                  |          |                  |        |         |       |        |          |       |      |       |        | V       | •       | V         | لے      | $\subseteq$ |
| PLL Statu       | <b>s</b> Bits    | 15       | 14               | 13     | 12      | 11    | 10     | 9        | 8     | 7    | 6     | 5      | 4       | 3       | 2         | 1       | 0           |
| Register (PLLSF | R) Read          | 1 01 14  | LOLI0            | 1.001  | 0       | 0     | 0      | 0        | 0     | 0    | I CK1 | I CKO  | PLLPDN  | 0       | PRECSS    | * ZSRC  | 10.11       |
| KGEN_BASE+\$    | 2 Write          | LOLII    | LOLIO            | LOCI   |         |       |        |          |       |      | LONI  | LCKU   | PLLPDIN |         | RECSS     | ZSKC    | ر٥.١],      |
|                 | Reset            | 0        | 0                | 0      | 0       | 0     | 0      | 0        | 0     | 0    | 0     | 0      | 1       | 0       | 0         | 0       | 1           |
|                 |                  |          |                  |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
| Applicable only | to DSP           | 56F80    | )1               |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
| applicable only | W DOI            | ~ OI ()( | , .              |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
|                 |                  |          |                  |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
|                 |                  |          |                  |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
|                 |                  |          |                  |        |         |       |        |          |       |      |       |        |         |         |           |         |             |
|                 |                  |          |                  |        |         |       |        |          |       |      |       |        |         |         |           |         |             |

| v |
|---|
|   |

| Application: |                                                                               | Date:       |              |
|--------------|-------------------------------------------------------------------------------|-------------|--------------|
|              |                                                                               | Programmer: |              |
|              |                                                                               |             | Sheet 6 of 8 |
| occs         |                                                                               |             |              |
|              | Test Register (TSTR)                                                          |             |              |
|              | TSTR provides a test mode to test the Loss of Clock and the Loss of PLL Lock. |             |              |

| TM | Test Mode     |
|----|---------------|
| 0  | Test mode off |
| 1  | Test mode on  |

| FLOLI0                                                      | Force Loss of Lock 0           |  |  |  |  |
|-------------------------------------------------------------|--------------------------------|--|--|--|--|
| 0                                                           | No force loss of lock 0        |  |  |  |  |
| 1                                                           | Force loss of lock 0 if TM = 1 |  |  |  |  |
| Note: In test mode, writing to FLOLI generates an interrupt |                                |  |  |  |  |
| if the interrupt enables are not masked.                    |                                |  |  |  |  |

| FLOLI1                                                      | Force Loss of Lock 1           |  |  |  |  |  |
|-------------------------------------------------------------|--------------------------------|--|--|--|--|--|
| 0                                                           | No force loss of lock 1        |  |  |  |  |  |
| 1                                                           | Force loss of lock 1 if TM = 1 |  |  |  |  |  |
| Note: In test mode, writing to FLOLI generates an interrupt |                                |  |  |  |  |  |
| if the interrupt enables are not masked.                    |                                |  |  |  |  |  |

| FLOCI           | Force Loss of Clock                          |               |             |          |          |           |           |
|-----------------|----------------------------------------------|---------------|-------------|----------|----------|-----------|-----------|
| 0               | No force loss of clock                       | 7             |             |          | ۱ ۲      |           |           |
| 1               | Force loss of clock if TM = 1                |               |             |          |          |           |           |
| Note: In test m | node, writing to FLOCI generates an interrup | ī             |             |          |          |           |           |
| if the int      | terrupt enables are not masked.              |               |             |          |          |           |           |
|                 |                                              |               |             |          |          |           |           |
|                 |                                              |               |             |          |          |           |           |
|                 | Reserved for factory test                    |               |             |          |          |           |           |
|                 | reserved for factory test                    |               |             |          |          |           |           |
|                 |                                              | _             |             |          |          |           |           |
|                 |                                              |               |             |          |          |           |           |
|                 | Reserved                                     |               |             |          |          |           |           |
|                 | <u> </u>                                     |               | ▼           |          | lack     | ' ▼       | ▼         |
|                 |                                              | $\overline{}$ |             | _        | <b>v</b> | ٧         | ٧         |
| Test Reg        | <b>gister</b> Bits 15 14 13 12 11 10 9       | 8 7           | 6 5         | 4        | 3 2      | 1         | 0         |
| (TE             | <b>ESTR)</b> Read 0 0 0 0 0 0 0              | 0             | TPLLCKTFDBI | /TEDEEE  | 001510   | 114 51 01 | 10 TM     |
| CLKGEN_BAS      | SE+\$3 Write                                 | TIPLLREF      | IPLLCKIPUBI | NIFKEFFL | .OCIFEO  | LITTELOL  | IOI I IVI |
|                 | Reset 0 0 0 0 0 0 0                          | 0 0           | 0 0         | 0        | 0 0      | 0         | 0         |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

Sheet 7 of 8

## occs

| CLKOSEL          | CLKO Select                                |
|------------------|--------------------------------------------|
| Selects clock to | be "multiplexed out" on the CLKO pin.      |
| 10000            | No Clock                                   |
| 00000            | ZCLK (Default)                             |
| 00001            | Reserved for factory test – t0             |
| 00010            | Reserved for factory test – t1             |
| 00011            | Reserved for factory test – t2             |
| 00100            | Reserved for factory test – t3             |
| 00101            | Reserved for factory test – phi0           |
| 00110            | Reserved for factory test – phi1           |
| 00111            | Reserved for factory test – ctzn           |
| 01000            | Reserved for factory test – ct301en        |
| 01001            | Reserved for factory test – 1PB clock      |
| 01010            | Reserved for factory test – Feeback        |
| 01011            | Reserved for factory test – Prescaler Clk  |
| 01100            | Reserved for factory test – Fout           |
| 01101            | Reserved for factory test – Fout/2         |
| 01110            | Reserved for factory test – Postscaler Clk |
| 01111            | Reserved for factory test - Postscaler Clk |

**CLKO Select** Bits 15 Register (CLKOSR) Read CLKOSEL **CLKGEN\_BASE+\$4** Write Reset 0 

Reserved

| U |
|---|
|   |
|   |

| Application: | Date:        |
|--------------|--------------|
|              | Programmer:  |
|              | Sheet 8 of 8 |
| occs         |              |

## **DSP56F801 Internal Oscillator Control Register (IOSCTL)**

Note: IOSCTL is reserved and not available for DSP56F803/805/807

| TRIM[7:0] | Internal Relaxation Oscillator Trim Factor                                                                                                                         |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | TRIM[7:0] adjusts the accuracy of the internal relaxation oscillator clock to 2% by changing the size of the capacitor used by the internal relaxation oscillator. |
| 0 – 255   | To decrease the frequency by 0.23% increment TRIM[7:0] by one.                                                                                                     |
|           | To increase the frequency by 0.23% decrement TRIM[7:0] by one.                                                                                                     |
|           | Reset centers the adjustment range at \$80.                                                                                                                        |

|    | ROPD                          | Relaxat    | ion Os   | cillate | or Pov | wer D  | own |    |   |   |   |   |   |      |        |   |   |   |
|----|-------------------------------|------------|----------|---------|--------|--------|-----|----|---|---|---|---|---|------|--------|---|---|---|
|    | 0                             | Relaxation | oscilla  | tor en  | abled  |        |     |    |   |   |   |   |   |      |        |   |   |   |
|    | 0                             | Relaxation | oscilla  | tor po  | wered  | l down |     |    |   |   |   |   |   |      |        |   |   |   |
|    |                               |            | <b>V</b> | [       | Rese   | erved  |     |    |   |   |   |   |   |      |        |   |   |   |
| DS | P56F801 Inte                  | ernal Bits | 15       | 14      | 13     | 12     | 11  | 10 | 9 | 8 | 7 | 6 | 5 | 4    | 3      | 2 | 1 | 0 |
|    | Scillator Co<br>legister (IOS |            | ROPD     | 0       | 0      | 0      | 0   | 0  | 0 | 0 |   |   |   | TRIN | 1[7:0] |   |   |   |
|    | KGEN_BASI                     | -          | 0        | 0       | 0      | 0      | 0   | 0  | 0 | 0 | 1 | 0 | 0 | 0    | 0      | 0 | 0 | 0 |
| _  | _                             |            | -        | -       | -      | -      | -   | -  | - | - | • | _ | - | -    | -      | - | - | - |

| Application: | Date:        |  |
|--------------|--------------|--|
|              | Programmer:  |  |
|              | Sheet 1 of 8 |  |

## SIM

| CWP | COP Write Protect                                  |
|-----|----------------------------------------------------|
| 0   | COPCTL, COPTO registers are readable and writeable |
| 1   | COPCTL, COPTO registers are read-only              |

| CEN            | COP Enable                                                                    |
|----------------|-------------------------------------------------------------------------------|
| 0              | COP is disabled                                                               |
| 1              | COP is enabled                                                                |
| Note: This bit | can only be changed when CWP is set to zero. Once this                        |
|                | peen written to a 1, it cannot be changed back to 0 without g the COP module. |

| CWEN           | COP Wait Enable                                          |
|----------------|----------------------------------------------------------|
| 0              | COP counter will Stop in Wait mode                       |
| 1              | COP counter will run in Wait mode                        |
| Note: This bit | can only be changed when the CWP bit is set to zero. For |
| the COI        | or to run in Stop mode, the CEN bit must also be set.    |

| CSEN | Stop Enable                                                                                                   |
|------|---------------------------------------------------------------------------------------------------------------|
| 0    | COP counter stops in Stop mode                                                                                |
| 1    | COP counter runs in Stop mode                                                                                 |
|      | can only be changed when the CWP bit is set to zero. For P to run in Stop mode, the CEN bit must also be set. |



| v |
|---|
|   |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

Sheet 2 of 8



| CT[11:0] | COP Time-out                                                                                     |
|----------|--------------------------------------------------------------------------------------------------|
|          | COP Time-out Period =                                                                            |
|          | [16384 x (CT[11:0] + 1) clock cycles                                                             |
| 0 – 4095 | Write the CT[11:0] value before the COP is enabled. (The COP is enabled in the COPCTL register.) |

Note 1: Changing CT[11:0] while the COP is enabled will result in a time-out period that differs from the expected value given by the formula above.

**Note 2:** These bits can only be changed when the CWP bit in COPCTL is set to zero.



|                        |      |       |          | equen<br>'alues |    |    |        | COF                           | P Serv | ice R  | egiste  | er      |      |   |   |
|------------------------|------|-------|----------|-----------------|----|----|--------|-------------------------------|--------|--------|---------|---------|------|---|---|
|                        |      | \     | Vrite \$ |                 |    |    |        | perforn<br>e COP              |        |        |         |         | •    | ) |   |
|                        |      | V     |          | AAAA            |    |    |        | n a ser                       |        |        |         |         | - 50 |   |   |
|                        |      |       |          |                 |    | ir | defini | ne valu<br>te num<br>ed befo  | ber of | instru | ıctions | may b   |      |   |   |
|                        |      |       |          |                 |    | S  | electe | e value<br>d time-<br>) expir | out pe |        |         |         |      |   |   |
|                        |      | Note: |          | writes<br>ORE t |    |    |        | out.                          | erform | ed in  | the co  | rrect o | rder |   |   |
|                        |      |       |          |                 |    |    |        | <b>Y</b>                      |        |        |         |         |      |   |   |
| COP Service Bits       | 15 1 | 4 13  | 12       | 11              | 10 | 9  | 8      | 7                             | 6      | 5      | 4       | 3       | 2    | 1 | 0 |
| Register (COPSRV) Read | 0 (  | 0     | 0        | 0               | 0  | 0  | 0      | 0                             | 0      | 0      | 0       | 0       | 0    | 0 | 0 |
| COP_BASE+\$2 Write     |      |       |          |                 |    | CO | Ser    | rice Re                       | gister |        |         |         |      |   |   |

Reset 0

|   | 7 |
|---|---|
| • |   |
| w |   |
|   | _ |

| eet 1 of 2 | grammer:               | Sheet             |                                      |
|------------|------------------------|-------------------|--------------------------------------|
| eet 1 of 2 |                        | Sheet             | 3 of 8                               |
| eet 1 of 2 |                        |                   |                                      |
| eet 1 of 2 |                        |                   |                                      |
| eet 1 of 2 |                        |                   |                                      |
| eet 1 of 2 |                        |                   |                                      |
| eet 1 of 2 |                        |                   |                                      |
| eet 1 of 2 |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            |                        |                   |                                      |
|            | _                      |                   |                                      |
| Reserved   | I                      |                   |                                      |
|            |                        |                   |                                      |
| 5 4        | 3                      | 2 1               | 0                                    |
| 0 BOOT     | 11/1507 11/1           | E00 B5            |                                      |
| MAP_B      | LVIEZ/ LVI             | E22 PD            | RPE                                  |
| 0 0        | 0 (                    | 0 0               | 0                                    |
|            |                        |                   |                                      |
|            | 5 4<br>0 BOOT<br>MAP_B | 0 BOOT LVIE27 LVI | 5 4 3 2 1<br>0 BOOT LVIE27 LVIE22 PD |

|  | j |  |
|--|---|--|
|  |   |  |

C-132

|            | -                           |                        |          |           |        |          |           |                |                     |        |        |     | _            | ite:        |             |           |    |
|------------|-----------------------------|------------------------|----------|-----------|--------|----------|-----------|----------------|---------------------|--------|--------|-----|--------------|-------------|-------------|-----------|----|
|            |                             |                        |          |           |        |          |           |                |                     |        |        |     | _            | ogramm      |             | heet 4    |    |
| S          | IM                          |                        |          |           |        |          |           |                |                     |        |        |     |              | -           |             |           |    |
|            |                             |                        |          | S         | IM R   | egist    | ter (SY   | S_CN           | TL)—S               | Shee   | et 2 o | f 2 |              |             |             |           |    |
| RPD        |                             | Do                     |          |           | ahla ( | eton     | MA/A IT   |                | 7                   |        |        |     |              |             |             |           |    |
| 0<br>0     | \$7                         | TOP and                |          |           |        |          | /WAIT     |                |                     |        |        |     |              |             |             |           |    |
| 1          |                             | TOP and                |          |           |        |          |           | :              | -                   |        |        |     |              |             |             |           |    |
| Note: Sof  |                             |                        |          |           |        |          |           | -              | _                   |        |        |     |              |             |             |           |    |
| DD.        |                             | Dor                    | mana     | 14 CT     |        | / A IT F | Disable   |                | _                   |        |        |     |              |             |             |           |    |
| <b>PD</b>  | 0-                          | Fer<br>TOP and         |          |           |        |          |           |                |                     |        |        |     |              |             |             |           |    |
| 1          |                             | TOP and                |          |           |        |          |           |                |                     |        |        |     |              |             |             |           |    |
| Note: The  |                             |                        |          |           |        |          | 23 1401 3 | ,              | -                   |        |        |     |              |             |             |           |    |
|            | 1                           |                        |          |           |        |          |           |                | <br>                |        |        |     |              |             |             |           |    |
| LVIE22     |                             |                        |          |           |        |          | t Enabl   | е              |                     |        |        |     |              |             |             |           |    |
| 0          |                             | 2 V low v<br>2 V low v |          |           |        |          |           |                | -                   |        |        |     |              |             |             |           |    |
| <u>'</u>   | 2.,                         | 2 V 10W V              | onage    | IIIICII   | upt ei | iabic    | <u>u</u>  |                |                     |        |        |     |              |             |             |           |    |
| LVIE27     |                             | 2.7 V                  | Low V    | oltag     | e Int  | errup    | t Enabl   | е              |                     |        |        |     |              |             |             |           |    |
| 0          |                             | 7 V Iow v              |          |           |        |          |           |                |                     |        |        |     |              |             |             |           |    |
| 1          | 2.7                         | 7 V low v              | oltage   | interr    | upt ei | nable    | b         |                |                     |        |        |     |              |             |             |           |    |
|            |                             |                        | Bootn    | nap (E    | 3001   | ГМАР     | B)        |                |                     |        |        | 1   |              |             |             |           |    |
| The Bootm  | ap bit a                    |                        |          |           |        |          |           | ster de        | termine             | mer    | mory   | 1   |              |             |             |           |    |
| mapping fo |                             |                        |          |           |        |          |           |                |                     |        |        |     |              |             |             |           |    |
|            |                             |                        | t Value  |           |        |          |           |                |                     |        |        |     |              |             |             |           |    |
| Mode No.   |                             | Register               | SYS_     |           |        |          |           | Des            | cription            | 1      |        |     |              |             |             |           |    |
| 0A         | MA<br>0                     | MB<br>0                | В        | MTOC<br>0 |        | ь        | Boot M    | lode           |                     |        |        |     |              |             |             |           |    |
| 0B         | 0                           | 0                      |          | 1         |        |          |           |                | ory is i            | nterr  | nal    |     |              |             |             |           |    |
|            |                             |                        |          |           |        |          | 2nd. 32   |                | nory is             | exte   | rnal   |     |              |             |             |           |    |
| 1 2        | 0                           | 0                      |          | X         |        |          | Reserv    |                |                     |        |        | -   |              |             |             |           |    |
| 3          | 1                           | 1                      |          | X         |        |          | Develo    |                | _64K ⊏              | yt R   | OM     | -   |              |             |             |           |    |
| J          | -                           |                        | are su   |           |        | f mad    |           | יטווטוווקיו    | 0 <del>1</del> 11 E | .Λι I\ | JIVI   | 1   |              |             |             |           |    |
| Note 1: M  |                             |                        |          | 8, "D     | SP56   | F801     |           | 5/807 F        | Program             | n Mei  | mory   |     |              |             |             |           |    |
| Note 2: Fo |                             | rating Mo              |          | on pa     | go o . |          |           |                |                     |        |        | -   |              | 1           |             |           |    |
| Note 2: Fo |                             |                        |          | on pa     | gc 0 . |          |           |                |                     |        |        |     | V            | ▼           | ▼           | $\forall$ | 1  |
|            | hip Ope                     | rating Mo              | odes," ( | -         |        |          | 10        | 0              | o                   | 7      | e      | E   | 4            | ▼ 3         | <b>V</b>    | 1         | 1  |
| Note 2: Fo | hip Ope                     | rating Mo              | odes," o | 13        | 12     | 11       | 10        | 9              | 8                   | 7      | 6      | 5   | 4            | 3           | 2           | 1         | ,  |
| Note 2: Fo | hip Ope<br>egister<br>CNTL) | Bits 1                 | odes," o | -         |        |          |           | 9<br>ADR<br>PD | 8<br>DATA<br>PD     |        | 6      | 5   | 4 BOOT MAP_B | 3<br>LVIE27 | 2<br>LVIE22 |           | RI |

| (O |   |   | 1 |
|----|---|---|---|
| U  | • | 4 |   |
|    | L |   |   |
|    | ۰ |   | • |

| olication:    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             | Date:                 |     |           |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------|-----|-----------|
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             | Programm              | er: |           |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             | J                     |     | et 5 of   |
| CIN           | Λη                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             |                       |     |           |
| SII           | <u>VI</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |                       |     |           |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             |                       |     |           |
| LVIS22        | 2.2.Low Voltage Intervent Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |             |                       |     |           |
| 0             | 2.2 Low Voltage Interrupt Source  A Low Voltage Interrupt has not occurred.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |             |                       |     |           |
|               | A 2.2 V Low Voltage Interrupt is active, and the chip                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |                       |     |           |
| 1             | voltage has dropped below 2.2 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |             |                       |     |           |
| Note: To clea | ar this bit, write a one to this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |                       |     |           |
| To set,       | this bit, write a zero to this bit. Setting this bit will cause errupt if the corresponding interrupt enable bit is set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             |                       |     |           |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             |                       |     |           |
| <b>LVIS27</b> | 2.7 V Low Voltage Interrupt Source  A Low Voltage Interrupt has not occurred.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |             |                       |     |           |
| 1             | A 2.7 V Low Voltage Interrupt is active, and the chip voltage has dropped below 2.7 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |                       |     |           |
| Note: To clea | ar this bit, write a one to this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |                       |     |           |
|               | this bit, write a zero to this bit. Setting this bit will cause                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             |                       |     |           |
|               | rrupt if the corresponding interrupt enable bit is set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |                       |     |           |
| POR           | Power On Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |             |                       |     |           |
| 0             | A Power On Reset did not occur.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             |                       |     |           |
| 1             | A Power On Reset occurred some time in the past                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             |                       |     |           |
|               | ar this bit, write a one to this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |                       |     |           |
|               | t, this bit, write a zero to this bit. Setting this bit will not                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |             |                       |     |           |
| cause         | a reset operation.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |             |                       |     |           |
| EXTR          | External Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |             |                       |     |           |
| 0             | An external system reset did not occur.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |                       |     |           |
|               | An external system reset has occurred. The previous                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |             |                       |     |           |
| 1             | system reset was caused by the external RESET pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |             |                       |     |           |
|               | being asserted low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |             |                       |     |           |
|               | er On Reset will clear this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |             |                       |     |           |
|               | ar this bit with software, write a one to this bit. t, this bit, write a zero to this bit. Setting this bit will not                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             |                       |     |           |
| ,             | a reset operation.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |             |                       |     |           |
| COPR          | COP Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |                       |     |           |
| 0             | A COP timer generated system reset did not occur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |             | ¬                     |     |           |
| 1             | A COP timer generated system reset has occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             |                       |     |           |
|               | er On Reset will clear this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |             |                       |     |           |
| (To set       | ar this bit with software, write a one to this bit. t, this bit, write a zero to this bit. Setting this bit will not a reset operation.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             |                       |     |           |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             |                       |     |           |
|               | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             | ↓ ↓ ↓                 |     | V         |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _           | , , , ,               | ▼   | *         |
| System        | Status Bits 15 14 13 12 11 10 9 8 7 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 5           | 4 3 2                 | 1   | Λ         |
| -             | Status Bits 15 14 13 12 11 10 9 8 7 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 5 `<br>Tolc | 4 3 2                 |     | 0         |
| egister (SYS  | Status         Bits         15         14         13         12         11         10         9         8         7         6           S_STS)         Read         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0 |             | 4 3 2<br>COPR EXTR PO |     | 0<br>LVIS |

| u |
|---|
|   |

C-134

| pplication:                       |                              |        |       |              |     |        |         |       |        |       |          | D:     | ate.  |       |       |   |          |
|-----------------------------------|------------------------------|--------|-------|--------------|-----|--------|---------|-------|--------|-------|----------|--------|-------|-------|-------|---|----------|
|                                   |                              |        |       |              |     |        |         |       |        |       | _        |        |       |       |       |   |          |
|                                   |                              |        |       |              |     |        |         |       |        |       |          | •      | ogic  |       | O1    |   | t 6 of 8 |
|                                   |                              |        |       |              |     |        |         |       |        |       |          |        |       |       |       |   |          |
| SIM                               |                              |        |       |              |     |        |         |       |        |       |          |        |       |       |       |   |          |
|                                   |                              |        |       |              |     |        |         |       |        |       |          |        |       |       |       |   |          |
|                                   |                              |        |       |              |     |        |         |       |        |       |          |        |       |       |       |   |          |
| Representative V                  | alues Shown II               | n Regi | sters | _            |     |        |         |       |        |       |          |        |       |       |       |   |          |
| The representativ                 | e values show                | n in t | he    |              |     |        |         |       |        |       |          |        |       |       |       |   |          |
| MSH_ID and LSH<br>DSP56F805 chip, |                              | are fo | r the |              |     |        |         |       |        |       |          |        |       |       |       |   |          |
| 201 001 000 0111p,                | , voicion 1.                 |        |       |              |     |        |         |       |        |       |          |        |       |       |       |   |          |
|                                   |                              |        |       |              |     |        |         |       |        |       |          |        |       |       |       |   |          |
|                                   | Part Number                  | r[9:0] |       |              |     |        |         |       |        |       |          |        |       |       |       |   |          |
| Binary Value                      | Decimal                      |        |       | torola       |     |        |         |       |        |       |          |        |       |       |       |   |          |
| 1100100001                        | Equivalent<br>801            | i .    |       | Number 1956F |     |        |         |       |        |       |          |        |       |       |       |   |          |
| 1100100011                        | 803                          |        |       | P56F         |     |        |         |       |        |       |          |        |       |       |       |   |          |
| 1100100101                        | 805                          |        |       | P56F         |     |        |         |       |        |       |          |        |       |       |       |   |          |
| 1100100111<br>Note: For versio    | 807                          |        |       | SP56F        | 807 |        |         |       |        |       |          |        |       |       |       |   |          |
| Design Center                     |                              |        |       |              |     |        |         |       |        |       |          |        |       |       |       |   |          |
| Version Number                    |                              |        |       | •            |     |        |         |       |        |       |          |        |       |       |       |   |          |
| Version (Variable)                |                              |        |       |              |     |        |         |       |        |       |          |        |       |       |       |   |          |
|                                   |                              |        | 1     |              |     |        |         | •     | 7      |       |          |        |       |       |       | , |          |
|                                   |                              | _      |       |              | _   | _      |         |       |        |       |          |        |       |       |       |   |          |
| Most Significar                   |                              | 15     | 14    | 13           | 12  | 11     | 10      | 9     | 8      | 7     | 6        | 5      | 4     | 3     | 2     | 1 | 0        |
| of JTAG_ID (MS                    |                              | 0      | 0     | 0            | 1   | 0      | 0       | 0     | 1      | 1     | 1        | 1      | 1     | 0     | 0     | 1 | 0        |
| SYS_BAS                           | E +\$6 Write                 |        |       |              |     |        |         |       |        |       |          |        |       |       |       |   |          |
|                                   | Reset                        |        |       | The          | MSH | _ID re | egister | value | es are | hardc | oded     | and ca | annot | be re | eset. |   |          |
|                                   |                              |        |       |              |     |        |         |       |        |       |          |        |       |       |       |   |          |
|                                   |                              |        |       |              |     |        |         |       |        |       |          |        |       |       |       |   |          |
|                                   |                              |        |       |              | _   |        |         |       |        |       |          |        |       |       |       |   |          |
| IEEE Requireme                    | nt—Always =                  | : 1    |       |              |     |        |         |       |        |       |          |        |       |       |       |   |          |
|                                   |                              |        |       |              |     |        |         |       |        |       |          |        |       |       |       |   |          |
| Manufacturer ID                   | = 14 (Consta                 | nt Va  | lue)  |              |     |        |         |       |        |       |          |        |       |       |       |   |          |
|                                   |                              |        |       |              |     |        |         |       |        |       |          |        |       |       |       |   |          |
|                                   |                              |        |       |              |     |        |         |       |        |       | \        |        |       |       |       |   | <b>\</b> |
| Lagat Cimmiti                     | •••                          | 45     | 4 4   | 40           | 40  | -      | 40      |       |        |       | <u> </u> |        | 4     |       |       |   | ` `      |
| Least Significat                  |                              | 15     | 14    | 13           | 12  | 11     | 10      | 9     | 8      | 7     | 6        | 5      | 4     | 3     | 2     | 1 | 0        |
| of JTAG_ID (LS                    | SH_ID) Read<br>SE +\$7 Write |        | 0     | 0            | 1   | 0      | 0       | 0     | 1      | 1     | 1        | 1      | 1     | 0     | 0     | 1 | 0        |
| SIS_DAS                           | ı⊑ <b>⊤φ≀</b> vvrite         |        |       |              |     |        |         |       |        |       |          |        |       |       |       |   |          |

The LSH\_ID register values are hard coded and cannot be reset.

Reset

| pplication: |                                              |                                  |                                                                                        |                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Date                                                           | e:                   |      |    |          |     |
|-------------|----------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------|------|----|----------|-----|
|             |                                              |                                  |                                                                                        |                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Prog                                                           | gramr                | ner: |    |          |     |
|             |                                              |                                  |                                                                                        |                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                |                      |      | Sh | eet 7 of | f 8 |
|             | _                                            |                                  |                                                                                        |                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                |                      |      |    |          |     |
| SIM         |                                              |                                  |                                                                                        |                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                |                      |      |    |          |     |
|             |                                              |                                  |                                                                                        |                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                |                      |      |    |          |     |
|             |                                              |                                  |                                                                                        |                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                |                      |      |    |          |     |
|             | Safe Storage                                 | Pogistor                         | 0 (SSDEC                                                                               | :n) Ad                                                                                                                              | Idrocc: S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | /S BAS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SE + ¢                                                         | 40                   |      |    |          |     |
|             |                                              |                                  |                                                                                        |                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                | 10                   |      |    |          |     |
|             | Safe Storage                                 | Register                         | 1 (SSREG                                                                               | 1)—Ad                                                                                                                               | ldress: S`                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | YS_BAS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SE + \$                                                        | 19                   |      |    |          |     |
|             | Safe Storage<br>Safe Storage                 | Register<br>Register             | 1 (SSREG<br>2 (SSREG                                                                   | 1)—Ad<br>2)—Ad                                                                                                                      | ldress: S`<br>ldress: S`                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | YS_BAS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SE + \$<br>SE + \$                                             | 19<br>1A             |      |    |          |     |
|             | Safe Storage                                 | Register<br>Register<br>Register | 1 (SSREG<br>2 (SSREG<br>3 (SSREG                                                       | 1)—Ad<br>2)—Ad<br>3)—Ad                                                                                                             | ldress: S`<br>ldress: S`<br>ldress: S`                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | YS_BAS<br>YS_BAS<br>YS_BAS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SE + \$<br>SE + \$<br>SE + \$                                  | 19<br>1A<br>1B       |      |    |          |     |
|             | Safe Storage<br>Safe Storage<br>Safe Storage | Register<br>Register<br>Register | 1 (SSREG<br>2 (SSREG<br>3 (SSREG                                                       | 1)—Ad<br>2)—Ad<br>3)—Ad                                                                                                             | ldress: S`<br>ldress: S`<br>ldress: S`                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | YS_BAS<br>YS_BAS<br>YS_BAS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SE + \$<br>SE + \$<br>SE + \$                                  | 19<br>1A<br>1B       |      |    |          |     |
|             | Safe Storage<br>Safe Storage<br>Safe Storage | Register<br>Register<br>Register | 1 (SSREG<br>2 (SSREG<br>3 (SSREG                                                       | 1)—Ad<br>2)—Ad<br>3)—Ad                                                                                                             | ldress: S`<br>ldress: S`<br>ldress: S`                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | YS_BAS<br>YS_BAS<br>YS_BAS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SE + \$<br>SE + \$<br>SE + \$                                  | 19<br>1A<br>1B       |      |    |          |     |
|             | Safe Storage<br>Safe Storage<br>Safe Storage | Register<br>Register<br>Register | 1 (SSREG<br>2 (SSREG<br>3 (SSREG                                                       | 1)—Ad<br>2)—Ad<br>3)—Ad<br>4)—Ad                                                                                                    | ldress: S`<br>ldress: S`<br>ldress: S`<br>ldress: S`                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | YS_BAS<br>YS_BAS<br>YS_BAS<br>YS_BAS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SE + \$<br>SE + \$<br>SE + \$<br>SE + \$                       | 19<br>1A<br>1B<br>1C |      |    |          |     |
|             | Safe Storage<br>Safe Storage<br>Safe Storage | Register<br>Register<br>Register | 1 (SSREG<br>2 (SSREG<br>3 (SSREG<br>4 (SSREG                                           | 1)—Ad<br>(2)—Ad<br>(3)—Ad<br>(4)—Ad                                                                                                 | Idress: S' Idress: S' Idress: S' Idress: S' Safe S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | YS_BAS YS_BAS YS_BAS Storage I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | SE + \$ SE + \$ SE + \$ SE + \$                                | 19<br>1A<br>1B<br>1C |      |    |          |     |
|             | Safe Storage<br>Safe Storage<br>Safe Storage | Register<br>Register<br>Register | 1 (SSREG<br>2 (SSREG<br>3 (SSREG<br>4 (SSREG<br>0 - 655<br>Note 1: 3                   | 1)—Ad<br>2)—Ad<br>3)—Ad<br>4)—Ad<br>55<br>55<br>55<br>55<br>55<br>55<br>57                                                          | Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S'  | YS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_CONTROL OF The control of t | SE + \$ SE + \$ SE + \$ SE + \$ Registe                        | 19<br>1A<br>1B<br>1C |      |    |          |     |
|             | Safe Storage<br>Safe Storage<br>Safe Storage | Register<br>Register<br>Register | 1 (SSREG<br>2 (SSREG<br>3 (SSREG<br>4 (SSREG<br>0 - 655<br>Note 1: 3                   | 1)—Ad<br>12)—Ad<br>13)—Ad<br>14)—Ad<br>35 Ti<br>ho<br>SSREGO<br>nternal c                                                           | Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idre | YS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_CTS_ATTENTION TO THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROP | SE + \$ SE + \$ SE + \$ SE + \$ Register available tt affecter | 19<br>1A<br>1B<br>1C |      |    |          |     |
|             | Safe Storage<br>Safe Storage<br>Safe Storage | Register<br>Register<br>Register | 1 (SSREG<br>2 (SSREG<br>3 (SSREG<br>4 (SSREG<br>0 - 655<br>Note 1: 3<br>i<br>Note 2: ( | 1)—Ad<br>12)—Ad<br>13)—Ad<br>14)—Ad<br>35 Ti<br>ho<br>SSREGO<br>nternal c                                                           | Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idres | YS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_CTS_ATTENTION TO THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROP | SE + \$ SE + \$ SE + \$ SE + \$ Register available tt affecter | 19<br>1A<br>1B<br>1C | is s |    |          |     |
|             | Safe Storage<br>Safe Storage<br>Safe Storage | Register<br>Register<br>Register | 1 (SSREG<br>2 (SSREG<br>3 (SSREG<br>4 (SSREG<br>0 - 655<br>Note 1: 3<br>i<br>Note 2: ( | 1)—Ad<br>12)—Ad<br>13)—Ad<br>14)—Ad<br>15<br>15<br>15<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16 | Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idres | YS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_CTS_ATTENTION TO THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROP | SE + \$ SE + \$ SE + \$ SE + \$ Register available tt affecter | 19<br>1A<br>1B<br>1C |      |    |          |     |
|             | Safe Storage<br>Safe Storage<br>Safe Storage | Register<br>Register<br>Register | 1 (SSREG<br>2 (SSREG<br>3 (SSREG<br>4 (SSREG<br>0 - 655<br>Note 1: 3<br>i<br>Note 2: ( | 1)—Ad<br>12)—Ad<br>13)—Ad<br>14)—Ad<br>15<br>15<br>15<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16<br>16 | Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: S' Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idress: Idres | YS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_BASYS_CTS_ATTENTION TO THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROPERTY OF THE PROP | SE + \$ SE + \$ SE + \$ SE + \$ Register available tt affecter | 19<br>1A<br>1B<br>1C | is.  |    |          |     |

Registers Read (SSREG0-4) Write SYS\_BASE + \$18-\$1C Reset

These registers are not reset and therefore have no reset value.

| v | 7 | 4 | ۰ | ď |
|---|---|---|---|---|
|   | L | Ų | , |   |
|   |   | ٠ |   | 1 |

| Application: | Date:       |
|--------------|-------------|
|              | Programmer: |

Sheet 8 of 8



# Appendix D Packaging & Pinout Information

## D.1 DSP56F801 Packaging & Pinout Information

This section contains package and pin-out information for the 48-pin LQFP configuration of the DSP56F801.



Figure D-1. Top View, DSP56F801 48-pin LQFP Package

Table D-1. DSP56F801 Pin Identification by Pin Number

| Pin No. | Signal Name     | Pin No. | Signal Name     | Pin No. | Signal Name      | Pin No. | Signal Name     |
|---------|-----------------|---------|-----------------|---------|------------------|---------|-----------------|
| 1       | TD0             | 13      | TCS             | 25      | RESET            | 37      | ANA5            |
| 2       | TD1             | 14      | TCK             | 26      | V <sub>DDA</sub> | 38      | ANA6            |
| 3       | TD2             | 15      | TMS             | 27      | V <sub>SSA</sub> | 39      | ANA7            |
| 4       | SS              | 16      | ĪREQA           | 28      | V <sub>DD</sub>  | 40      | PWMA0           |
| 5       | MISO            | 17      | TDI             | 29      | V <sub>SS</sub>  | 41      | VCAPC1          |
| 6       | MOSI            | 18      | VCAPC2          | 30      | FAULTA0          | 42      | V <sub>DD</sub> |
| 7       | SCLK            | 19      | V <sub>SS</sub> | 31      | ANA0             | 43      | V <sub>SS</sub> |
| 8       | TXD0            | 20      | V <sub>DD</sub> | 32      | ANA1             | 44      | PWMA1           |
| 9       | V <sub>SS</sub> | 21      | EXTAL           | 33      | ANA2             | 45      | PWMA2           |
| 10      | V <sub>DD</sub> | 22      | XTAL            | 34      | VREF             | 46      | PWMA3           |
| 11      | RXD0            | 23      | TDO             | 35      | ANA3             | 47      | PWMA4           |
| 12      | DE              | 24      | TRST            | 36      | ANA4             | 48      | PWMA5           |



Figure D-2. DSP56F801 48-pin LQFP Mechanical Information

## D.2 DSP56F803 Packaging & Pinout Information

This section contains package and pin-out information for the 100-pin LQFP configuration of the DSP56F803.



Figure D-3. Top View, DSP56F803 100-pin LQFP Package

Table D-2. DSP56F803 Pin Identification By Pin Number

| Pin No. | Signal Name     | Pin No. | Signal Name     | Pin No. | Signal Name | Pin No. | Signal Name |
|---------|-----------------|---------|-----------------|---------|-------------|---------|-------------|
| 1       | D10             | 26      | A14             | 51      | AN2         | 76      | TXD0        |
| 2       | D11             | 27      | A15             | 52      | AN3         | 77      | RXD0        |
| 3       | D12             | 28      | V <sub>SS</sub> | 53      | AN4         | 78      | EXTBOOT     |
| 4       | D13             | 29      | WR              | 54      | AN5         | 79      | RESET       |
| 5       | D14             | 30      | RD              | 55      | AN6         | 80      | DE          |
| 6       | D15             | 31      | ĪRQĀ            | 56      | AN7         | 81      | CLKO        |
| 7       | A0              | 32      | ĪRQB            | 57      | XTAL        | 82      | TD1         |
| 8       | V <sub>DD</sub> | 33      | TCS             | 58      | EXTAL       | 83      | TD2         |
| 9       | V <sub>SS</sub> | 34      | TCK             | 59      | VSSA        | 84      | SS          |
| 10      | A1              | 35      | TMS             | 60      | VDDA        | 85      | MISO        |
| 11      | A2              | 36      | TDI             | 61      | VDD         | 86      | MOSI        |
| 12      | A3              | 37      | TDO             | 62      | VDD         | 87      | SCLK        |
| 13      | A4              | 38      | TRST            | 63      | VSS         | 88      | VCAPC       |
| 14      | A5              | 39      | VCAPC           | 64      | PHASEA0     | 89      | D0          |
| 15      | A6              | 40      | ISA0            | 65      | PHASEB0     | 90      | D1          |
| 16      | A7              | 41      | ISA1            | 66      | VDD         | 91      | D2          |
| 17      | A8              | 42      | ISA2            | 67      | VSS         | 92      | VDD         |
| 18      | A9              | 43      | FAULTA0         | 68      | INDEX0      | 93      | VSS         |
| 19      | A10             | 44      | MSCAN_TX        | 69      | HOME0       | 94      | D3          |
| 20      | A11             | 45      | FAULTA1         | 70      | PWMA0       | 95      | D4          |
| 21      | A12             | 46      | MSCAN_RX        | 71      | PWMA1       | 96      | D5          |
| 22      | A13             | 47      | FAULTA2         | 72      | PWMA2       | 97      | D6          |
| 23      | V <sub>DD</sub> | 48      | VREF            | 73      | PWMA3       | 98      | D7          |
| 24      | PS              | 49      | AN0             | 74      | PWMA4       | 99      | D8          |
| 25      | DS              | 50      | AN1             | 75      | PWMA5       | 100     | D9          |



- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: MILLIMETER.
- DATUM PLANE -AB- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE.
  DATUMS-T-,-U-, AND-Z-TO BE DETERMINED

- DATUMS -T., -U., AND -Z-TO BE DETERMINEI AT DATUM PLANE -AB-. DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE -AC-. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.250 (0.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ABE DETERMINED AT MISMATCH AND ARE DETERMINED AT DATUM PLANE -AB-.
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE D DIMENSION TO EXCEED 0.350 (0.014). DAMBAR CAN NOT BELOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD IS 0.070 (0.003). MINIMUM SOLDER PLATE THICKNESS
- SHALL BE 0.0076 (0.003).

EXACT SHAPE OF EACH CORNER MAY VARY FROM DEPICTION.

|     | MILL    | IMETE  | RS INCHES |       |  |
|-----|---------|--------|-----------|-------|--|
| DIM | MIN     | MAX    | MIN       | MAX   |  |
| A   | 13.950  | 14.050 | 0.549     | 0.553 |  |
| В   | 13.950  | 14.050 | 0.549     | 0.553 |  |
| C   | 1.400   | 1.600  | 0.055     | 0.063 |  |
| D   | 0.170   | 0.270  | 0.007     | 0.011 |  |
| E   | 1.350   | 1.450  | 0.053     | 0.057 |  |
| F   | 0.170   | 0.230  | 0.007     | 0.009 |  |
| G   | 0.500   | BSC    | 0.020 BSC |       |  |
| Н   | 0.050   | 0.150  | 0.002     | 0.006 |  |
| J   | 0.090   | 0.200  | 0.004     | 0.008 |  |
| K   | 0.500   | 0.700  | 0.020     | 0.028 |  |
| M   | 12° REF |        | 12° REF   |       |  |
| N   | 0.090   | 0.160  | 0.004     | 0.006 |  |
| 0   | 1°      | 5°     | 1°        | 5°    |  |
| R   | 0.150   | 0.250  | 0.006     | 0.010 |  |
| S   | 15.950  | 16.050 | 0.628     | 0.632 |  |
| V   | 15.950  | 16.050 | 0.628     | 0.632 |  |
| W   | 0.200   | REF    | 0.008 REF |       |  |
| Y   | 1.000   | REE    | 0.039 RFF |       |  |



**CASE 842F-01** 

Figure D-4. DSP56F803 100-pin LQPF Mechanical Information

## D.3 DSP56F805 Packaging & Pinout Information

This section contains package and pin-out information for the 144-pin LQFP configuration of the DSP56F805.



Figure D-5. Top View, DSP56F805 144-pin LQFP Package

D

Table D-3. DSP56F805 Pin Identification by Pin Number

| Pin<br>No. | Signal Name     | Pin<br>No. | Signal Name       | Pin<br>No. | Signal Name      | Pin<br>No. | Signal Name     |
|------------|-----------------|------------|-------------------|------------|------------------|------------|-----------------|
| 1          | D10             | 37         | A14               | 73         | ANA4             | 109        | EXTBOOT         |
| 2          | D11             | 38         | A15               | 74         | ANA5             | 110        | RESET           |
| 3          | D12             | 39         | V <sub>SS</sub>   | 75         | ANA6             | 111        | DE              |
| 4          | D13             | 40         | WR                | 76         | ANA7             | 112        | CLKO            |
| 5          | D14             | 41         | RD                | 77         | XTAL             | 113        | TD0             |
| 6          | D15             | 42         | ĪRQĀ              | 78         | EXTAL            | 114        | TD1             |
| 7          | A0              | 43         | ĪRQB              | 79         | V <sub>SSA</sub> | 115        | V <sub>DD</sub> |
| 8          | V <sub>DD</sub> | 44         | FAULTB2           | 80         | V <sub>DDA</sub> | 116        | TD2             |
| 9          | PWMB0           | 45         | TCS               | 81         | V <sub>DD</sub>  | 117        | V <sub>SS</sub> |
| 10         | V <sub>SS</sub> | 46         | FAULTB3           | 82         | V <sub>DD</sub>  | 118        | TD3             |
| 11         | PWMB1           | 47         | TCK               | 83         | V <sub>SS</sub>  | 119        | RSTO            |
| 12         | A1              | 48         | TC0               | 84         | GPIOB0           | 120        | SS              |
| 13         | PWMB2           | 49         | TMS               | 85         | PHASEA0          | 121        | GPIOD3          |
| 14         | A2              | 50         | TC1               | 86         | GPIOB1           | 122        | MISO            |
| 15         | PWMB3           | 51         | TDI               | 87         | PHASEB0          | 123        | GPIOD4          |
| 16         | A3              | 52         | TXD1              | 88         | GPIOB2           | 124        | MOSI            |
| 17         | A4              | 53         | TDO               | 89         | V <sub>DD</sub>  | 125        | SCLK            |
| 18         | A5              | 54         | TRST              | 90         | GPIOB3           | 126        | VCAPC           |
| 19         | PWMB4           | 55         | VCAPC             | 91         | V <sub>SS</sub>  | 127        | GPIOD5          |
| 20         | A6              | 56         | ISA0              | 92         | GPIOB4           | 128        | D0              |
| 21         | PWMB5           | 57         | $V_{\mathrm{DD}}$ | 93         | INDEX0           | 129        | VPP             |
| 22         | A7              | 58         | ISA1              | 94         | GPIOB5           | 130        | D1              |
| 23         | ISB0            | 59         | V <sub>SS</sub>   | 95         | HOME0            | 131        | D2              |
| 24         | A8              | 60         | ISA2              | 96         | GPIOB6           | 132        | INDEX1          |
| 25         | ISB1            | 61         | RXD1              | 97         | PWMA0            | 133        | V <sub>DD</sub> |
| 26         | A9              | 62         | FAULTA0           | 98         | GPIOB7           | 134        | PHASEB1         |
| 27         | ISB2            | 63         | MSCAN_TX          | 99         | PWMA1            | 135        | $V_{SS}$        |

Table D-3. DSP56F805 Pin Identification by Pin Number (Continued)

| Pin<br>No. | Signal Name       | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name | Pin<br>No. | Signal Name |
|------------|-------------------|------------|-------------|------------|-------------|------------|-------------|
| 28         | A10               | 64         | FAULTA1     | 100        | GPIOD0      | 136        | PHASEA1     |
| 29         | FAULTB0           | 65         | MSCAN_RX    | 101        | PWMA2       | 137        | D3          |
| 30         | A11               | 66         | FAULTA2     | 102        | GPIOD1      | 138        | HOME1       |
| 31         | FAULTB1           | 67         | FAULTA3     | 103        | PWMA3       | 139        | D4          |
| 32         | A12               | 68         | VREF        | 104        | GPIOD2      | 140        | D5          |
| 33         | A13               | 69         | ANA0        | 105        | PWMA4       | 141        | D6          |
| 34         | $V_{\mathrm{DD}}$ | 70         | ANA1        | 106        | PWMA5       | 142        | D7          |
| 35         | PS                | 71         | ANA2        | 107        | TXD0        | 143        | D8          |
| 36         | DS                | 72         | ANA3        | 108        | RXD0        | 144        | D9          |



CASE 918-03 ISSUE C

Figure D-6. DSP56F805 144-pin LQPF Mechanical Information

## D.4 DSP56F807 Packaging & Pinout Information

This section contains package and pin-out information for the DSP56F807. This device comes in two case types: low-profile quad flat pack (LQFP) or mold array process ball grid assembly (MAPBGA). **Figure D-7** shows the package outline for the LQFP case, **Figure D-8** shows the mechanical parameters for the LQFP case, and **Table D-4** lists the pinout for the LQFP case. **Figure D-9** shows the mechanical parameters for the MAPBGA case, and **Table D-5** lists the pinout for the MAPBGA package.



Figure D-7. Top View, DSP56F807 160-pin LQFP Package

Table D-4. DSP56F807 LQFP Package Pin Identification by Pin Number

| Pin No. | Signal Name     | Pin No. | Signal Name     | Pin No. | Signal Name      | Pin No. | Signal Name     |
|---------|-----------------|---------|-----------------|---------|------------------|---------|-----------------|
| 1       | A0              | 41      | MPIOB1          | 81      | PWMA5            | 121     | DE              |
| 2       | A1              | 42      | MPIOB2          | 82      | FAULTA0          | 122     | V <sub>SS</sub> |
| 3       | A2              | 43      | MPIOB3          | 83      | FAULTA1          | 123     | ISA0            |
| 4       | A3              | 44      | MPIOB4          | 84      | FAULTA2          | 124     | ISA1            |
| 5       | A4              | 45      | MPIOB5          | 85      | FAULTA3          | 125     | ISA2            |
| 6       | A5              | 46      | MPIOB6          | 86      | EXTBOOT          | 126     | TD0             |
| 7       | A6              | 47      | MPIOB7          | 87      | $V_{SSA}$        | 127     | TD1             |
| 8       | A7              | 48      | V <sub>SS</sub> | 88      | V <sub>DDA</sub> | 128     | TD2             |
| 9       | V <sub>DD</sub> | 49      | MPIOD0          | 89      | V <sub>DD</sub>  | 129     | TD3             |
| 10      | A8              | 50      | MPIOD1          | 90      | V <sub>SS</sub>  | 130     | TC0             |
| 11      | A9              | 51      | MPIOD2          | 91      | V <sub>SS</sub>  | 131     | TC1             |
| 12      | A10             | 52      | MPIOD3          | 92      | XTAL             | 132     | TRST            |
| 13      | A11             | 53      | MPIOD4          | 93      | EXTAL            | 133     | TCS             |
| 14      | A12             | 54      | MPIOD5          | 94      | V <sub>DD</sub>  | 134     | TCK             |
| 15      | A13             | 55      | TXD1            | 95      | V <sub>SS</sub>  | 135     | TMS             |
| 16      | A14             | 56      | RXD1            | 96      | V <sub>DD</sub>  | 136     | TDI             |
| 17      | A15             | 57      | PWMB0           | 97      | RSTO             | 137     | TDO             |
| 18      | $V_{SS}$        | 58      | PWMB1           | 98      | RESET            | 138     | VCAPC2          |
| 19      | PS              | 59      | PWMB2           | 99      | VREF             | 139     | MSCAN_TX        |
| 20      | DS              | 60      | PWMB3           | 100     | V <sub>DDA</sub> | 140     | V <sub>DD</sub> |
| 21      | WR              | 61      | PWMB4           | 101     | V <sub>SSA</sub> | 141     | V <sub>SS</sub> |
| 22      | RD              | 62      | PWMB5           | 102     | ANA0             | 142     | MSCAN_RX        |
| 23      | D0              | 63      | V <sub>DD</sub> | 103     | ANA1             | 143     | SS              |
| 24      | D1              | 64      | ISB0            | 104     | ANA2             | 144     | SCLK            |
| 25      | D2              | 65      | VCAPC1          | 105     | ANA3             | 145     | MISO            |
| 26      | D3              | 66      | ISB1            | 106     | ANA4             | 146     | MOSI            |

D-14

Table D-4. DSP56F807 LQFP Package Pin Identification by Pin Number

| Pin No. | Signal Name     | Pin No. | Signal Name     | Pin No. | Signal Name      | Pin No. | Signal Name     |
|---------|-----------------|---------|-----------------|---------|------------------|---------|-----------------|
| 27      | D4              | 67      | ISB2            | 107     | ANA5             | 147     | PHA0            |
| 28      | D5              | 68      | VPP2            | 108     | ANA6             | 148     | PHB0            |
| 29      | D6              | 69      | ĪREQA           | 109     | ANA7             | 149     | INDX0           |
| 30      | D7              | 70      | ĪREQB           | 110     | VREF2            | 150     | HOME0           |
| 31      | D8              | 71      | FAULTB0         | 111     | V <sub>DDA</sub> | 151     | PHA1            |
| 32      | D9              | 72      | FAULTB1         | 112     | $V_{SSA}$        | 152     | PHB1            |
| 33      | D10             | 73      | FAULTB2         | 113     | ANA8             | 153     | V <sub>DD</sub> |
| 34      | V <sub>DD</sub> | 74      | FAULTB3         | 114     | ANA9             | 154     | INDX1           |
| 35      | D11             | 75      | PWMA0           | 115     | ANA10            | 155     | HOME1           |
| 36      | D12             | 76      | V <sub>SS</sub> | 116     | ANA11            | 156     | VPP             |
| 37      | D13             | 77      | PWMA1           | 117     | ANA12            | 157     | V <sub>SS</sub> |
| 38      | D14             | 78      | PWMA2           | 118     | ANA13            | 158     | CLKO            |
| 39      | D15             | 79      | PWMA3           | 119     | ANA14            | 159     | TXD0            |
| 40      | MPIOB0          | 80      | PWMA4           | 120     | ANA15            | 160     | RXD0            |



**SECTION G-G** 

## NOTES:

- DIMENSIONS ARE IN MILLIMETERS.
  INTERPRET DIMENSIONS AND TOLERANCES
- PER ASME Y14.5M, 1994.
  DATUMS A, B, AND D TO BE DETERMINED
  WHERE THE LEADS EXIT THE PLASTIC BODY AT DATUM PLANE H.
  DIMENSIONS D1 AND E1 DO NOT INCLUDE
- MOLD PROTRUSION. ALLOWABLE
  PROTRUSION IS 0.25mm PER SIDE.
  DIMENSIONS D1 AND E1 ARE MAXIMUM
  PLASTIC BODY SIZE DIMENSIONS
- PLASTIC BODY SIZE DIMENSIONS
  INCLUDING MOLD MISMATCH.
  DIMENSION 5 DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL NOT CAUSE THE LEAD
  WIDTH TO EXCEED THE MAXIMUM 6
  DIMENSION BY ALLOWED THAN 1085----DIMENSION BY MORE THAN 0.08mm.
  DAMBAR CAN NOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN A PROTRUSION AND AN

ADJACENT LEAD IS 0.07mm.

6. EXACT SHAPE OF CORNERS MAY VARY.

|     | MILLIN | METER |
|-----|--------|-------|
| DIM | MIN    | MAX   |
| A   |        | 1.60  |
| A1  | 0.05   | 0.15  |
| A2  | 1.35   | 1.45  |
| b   | 0.17   | 0.27  |
| b1  | 0.17   | 0.23  |
| С   | 0.09   | 0.20  |
| c1  | 0.09   | 0.16  |
| D   | 26.00  | BSC   |
| D1  | 24.00  | BSC   |
| e   | 0.50   | BSC   |
| E   | 26.00  | BSC   |
| E1  | 24.00  | BSC   |
| L   | 0.45   | 0.75  |
| L1  | 1.00   | REF   |
| R1  | 0.08   |       |
| R2  | 0.08   | 0.20  |
| S   | 0.20   |       |
| θ   | 00     | 7°    |
| θ1  | 00     |       |
| θ2  | 11 °   | 13°   |
| θ3  | 11 °   | 13 °  |

Figure D-8. 160-pin LQFP Mechanical Information

D-16

Table D-5. 160 MAPBGA Package Pin Identification by Pin Number

| Solder<br>Ball | Signal Name     | Solder<br>Ball | Signal Name     | Solder<br>Ball | Signal Name      | Solder<br>Ball | Signal Name       |
|----------------|-----------------|----------------|-----------------|----------------|------------------|----------------|-------------------|
| C3             | A0              | N4             | MPIOB5          | K12            | V <sub>SSA</sub> | E10            | TC1               |
| B2             | A1              | P4             | MPIOB6          | K13            | V <sub>DDA</sub> | D9             | TRST              |
| D3             | A2              | M4             | MPIOB7          | L14            | V <sub>DD</sub>  | В9             | TCS               |
| C2             | A3              | L5             | V <sub>SS</sub> | K11            | V <sub>SS</sub>  | E9             | ТСК               |
| B1             | A4              | N5             | MPIOD0          | K14            | V <sub>SS</sub>  | A9             | TMS               |
| D2             | A5              | P5             | MPIOD1          | J13            | XTAL             | D8             | TDI               |
| C1             | A6              | K5             | MPIOD2          | J12            | EXTAL            | В8             | TDO               |
| D1             | A7              | N6             | MPIOD3          | J14            | V <sub>DD</sub>  | A8             | VCAPC2            |
| E3             | V <sub>DD</sub> | L6             | MPIOD4          | J11            | V <sub>SS</sub>  | E8             | MSCAN_TX          |
| E2             | A8              | K6             | MPIOD5          | H13            | VDD              | D7             | V <sub>DD</sub>   |
| E1             | A9              | P6             | TXD1            | H12            | RSTO             | E7             | V <sub>SS</sub>   |
| F3             | A10             | N7             | RXD1            | H14            | RESET            | D6             | MSCAN_RX          |
| F2             | A11             | L7             | PWMB0           | H11            | VREF             | H1             | D1                |
| F1             | A12             | P7             | PWMB1           | G12            | V <sub>DDA</sub> | H2             | D2                |
| G3             | A13             | K7             | PWMB2           | G11            | V <sub>SSA</sub> | J3             | D3                |
| G2             | A14             | L8             | PWMB3           | G14            | ANA0             | J1             | D4                |
| G1             | A15             | K8             | PWMB4           | B13            | DE               | J2             | D5                |
| F4             | V <sub>SS</sub> | P8             | PWMB5           | A14            | V <sub>SS</sub>  | К3             | D6                |
| G4             | PS              | L9             | V <sub>DD</sub> | B12            | ISA0             | K1             | D7                |
| H4             | DS              | N8             | ISB0            | A13            | ISA1             | L1             | D8                |
| J4             | WR              | P14            | PWMA5           | A12            | ISA2             | K2             | D9                |
| K4             | RD              | M13            | FAULTA0         | B11            | TD0              | L3             | D10               |
| P1             | MPIOB1          | L12            | FAULTA1         | A11            | TD1              | M1             | $V_{\mathrm{DD}}$ |
| N3             | MPIOB2          | N14            | FAULTA2         | D10            | TD2              | L2             | D11               |
| P2             | MPIOB3          | L13            | FAULTA3         | B10            | TD3              | N1             | D12               |
| Р3             | MPIOB4          | M14            | EXTBOOT         | A10            | TC0              | M2             | D13               |

Table D-5. 160 MAPBGA Package Pin Identification by Pin Number (Continued)

| Solder<br>Ball | Signal Name | Solder<br>Ball | Signal Name        | Solder<br>Ball | Signal Name      | Solder<br>Ball | Signal Name     |
|----------------|-------------|----------------|--------------------|----------------|------------------|----------------|-----------------|
| N2             | D14         | N11            | V <sub>SS</sub>    | D14            | V <sub>SSA</sub> | D5             | PHB0            |
| M3             | D15         | P13            | PWMA1              | D11            | ANA8             | В6             | INDX0           |
| L4             | MPIOB0      | N12            | PWMA2              | D12            | ANA9             | A5             | HOME0           |
| K10            | VCAPC1      | N13            | PWMA3              | D13            | ANA10            | E4             | PHA1            |
| K9             | ISB1        | M12            | PWMA4              | C14            | ANA11            | B5             | PHB1            |
| P9             | ISB2        | F11            | ANA1               | C13            | ANA12            | A4             | V <sub>DD</sub> |
| L10            | VPP2        | G13            | ANA2               | C11            | ANA13            | D4             | INDX1           |
| N9             | ĪREQA       | F12            | ANA3               | B14            | ANA14            | C4             | HOME1           |
| P10            | ĪREQB       | F14            | ANA4               | C12            | ANA15            | B4             | VPP             |
| P11            | FAULTB0     | E11            | ANA5               | A7             | SS               | A2             | CLKO            |
| N10            | FAULTB1     | F13            | ANA6               | E5             | SCLK             | В3             | TXD0            |
| L11            | FAULTB2     | E12            | ANA7               | В7             | MISO             | A1             | RXD0            |
| M11            | FAULTB3     | E14            | VREF2              | A6             | MOSI             | A3             | V <sub>SS</sub> |
| P12            | PWMA0       | E13            | $V_{\mathrm{DDA}}$ | E6             | PHA0             | НЗ             | D0              |

D-18



CASE 1268-01 ISSUE O

**DATE 04/06/98** 

Figure D-9. 160 MAPBGA Mechanical Information

## **INDEX**

| A                                                                                          | ADSDIS A-3                                        |
|--------------------------------------------------------------------------------------------|---------------------------------------------------|
|                                                                                            | ADSDIS (ADC Sample Disable Register) 9-17         |
| A/D A-3                                                                                    | ADSTAT A-3                                        |
| ABTAK (Abort Acknowledge) bits 8-34                                                        | ADSTAT (ADC Status Register) 9-18                 |
| ABTRQ (Abort Request) bits 8-36                                                            | ADZCC A-3                                         |
| AC (Acceptance Code) bits 8-39                                                             | ADZCC (ADC Zero Crossing Control Register 9-15    |
| Acceptance Code bits 8-39                                                                  | ADZCSTAT A-3                                      |
| ACIM A-3                                                                                   | ADZCSTAT (ADC Zero Crossing Status Register) 9-21 |
| ADC A-3                                                                                    | AGU A-3                                           |
| A Registers Address Map 3-23                                                               | AGU (Address Generation Unit) 1-21                |
| B Registers Address Map 3-24                                                               | ALU A-3                                           |
| Block Diagram 9-4                                                                          | ALU (Data Arithmetic Logic Unit) 1-20             |
| Channel List Registers (ADLST1 &                                                           | AM (Acceptance Mask) bits 8-40                    |
| ADLST2) 9-16                                                                               | Analog Input Pins 9-9                             |
| Control Register 1 (ADCR1) 9-11                                                            | Analog-to-Digital Converter (ADC) 1-34            |
| Control Register 2 (ADCR2) 9-15                                                            | API A-3                                           |
| Limit Status Register (ADLSTAT) 9-20                                                       |                                                   |
| Low and High Limit Registers (ADLLMT&                                                      | В                                                 |
| ADHLMT) 9-24                                                                               |                                                   |
| Offset Registers (ADOFS) 9-25                                                              | Barrel Shifter A-3                                |
| Pin Descriptions 9-9                                                                       | BCR A-3                                           |
| Result Registers (ADRSLT) 9-22                                                             | BCR (Bus Control Register) 3-6, 3-7               |
| Sample Disable Register (ADSDIS) 9-17                                                      | BDC A-3                                           |
| Signals 2-20                                                                               | BE A-3                                            |
| Status Register (ADSTAT) 9-18                                                              | BE (Breakpoint Enable) bits 17-23                 |
| Timing 9-8                                                                                 | BFIU A-3                                          |
| Zero Crossing Control Register (ADZCC) 9-15                                                | BFIU Registers Address Map 3-26                   |
| Zero Crossing Control Register (ADZCC) 9-13  Zero Crossing Status Register (ADZCSTAT) 9-21 | BFLASH A-3                                        |
| ADC & PWM Synchronization 1-35                                                             | Bit Manipulation Unit 1-21                        |
| ADC (Analog-to-Digital Converter) 1-34                                                     | BK A-3                                            |
| ADCR A-3                                                                                   | BK (Breakpoint Configuration) bit 17-17           |
| ADCR1 (ADC Control Register 1) 9-11                                                        | BLDC A-3                                          |
| ADCR2 (ADC Control Register 2) 9-15                                                        | BOFFIE (Bus-Off Interrupt Enable) bit 8-34        |
| ADDLMT A-3                                                                                 | BOFFIF (Bus-Off Interrupt Flag) bit 8-32          |
| ADDR A-3                                                                                   | Boot Flash 3-30, 5-10                             |
| Address and Data Buses 1-22                                                                | Boot Flash Block Diagram 5-11                     |
| Address Bus Signals 2-12                                                                   | BOTNEG A-3                                        |
| Address Generation Unit (AGU) 1-21                                                         | BOTNEG (Bottom-side PWM Polarity) bits 11-43      |
| ADHLMT A-3                                                                                 | Boundary Scan Register (BSR) 18-12                |
| ADHLMT (ADC High Limit Registers) 9-24                                                     | Breakpoint and Trace Registers (OnCE) 17-26       |
| ADLLMT (ADC Ingil Limit Registers) 9-24 ADLLMT (ADC Low Limit Registers) 9-24              | BRP (Baud Rate Prescaler) bits 8-27               |
| ADLST A-3                                                                                  | BS A-4                                            |
| ADLST1 (ADC Channel List Register 2) 9-16                                                  | BS (Breakpoint Selection) bit 17-21               |
| ADLST1 (ADC Channel List Register 2) 9-16 ADLST2 (ADC Channel List Register 2) 9-16        | BSDL A-4                                          |
| ADLSTAT A-3                                                                                | BSR A-4                                           |
| ADLSTAT A-3 ADLSTAT (ADC Limit Status Register) 9-20                                       | BSR (Boundary Scan Register) 18-12                |
| ,                                                                                          | Bus Control Register (BCR) 3-6, 3-7               |
| ADM A-3                                                                                    | Bus Control Signals 2-13                          |
| ADOFS (ADC Offset Registers) 0.25                                                          | BUSY bit                                          |
| ADDR RD A 2                                                                                | Flash Control Register 5-16                       |
| ADR PD A-3                                                                                 | Flash Interface Unit Timeout Registers 5-28       |
| ADRSLT A-3                                                                                 | BYPASS instruction 18-10                          |
| ADRSLT (ADC Result Registers) 9-22                                                         | Bynass register 18-32                             |

| C                                                  | CLKOSR A-4                                    |
|----------------------------------------------------|-----------------------------------------------|
|                                                    | CLKOSR (CLKO Select Register) 15-16           |
| CAN A-4                                            | CLKSRC (MSCAN Clock Source) bit 8-26          |
| Signals 2-19                                       | Clock Control 1-24                            |
| CAN Registers Address Map 3-20                     | Clock Generation Registers Address Map 3-27   |
| CAN Standard Compliant Bit Time Segment            | Clock Phase and Polarity Controls 13-10       |
| Settings 8-22                                      | Clock Synthesis Module (OCCS) 1-23            |
| CANBTR0 (MSCAN Bus Timing Register 0) 8-26         | Clock System 8-19                             |
| CANBTR1(MSCAN Bus Timing Register 1) 8-28          | CMOS A-4                                      |
| CANE (Can Enable) bit 8-25                         | CMP A-4                                       |
| CANIDAC (MSCAN Identifier Acceptance Control       | CMP1 (Compare Register #1) 14-17              |
| Register) 8-36                                     | CMP2 (Compare Register #2) 14-18              |
| CANIDAR0-7 (MSCAN Identifier Acceptance            | CNT A-4                                       |
| Registers) 8-38                                    | CNTR A-4                                      |
| CANIDMR0-7 (MSCAN Identifier Mask                  | CNTR (Counter Register) 14-20                 |
| Registers) 8-39                                    | Co Init (Co-channel Initialization) bit 14-13 |
| CANRFLG (MSCAN Receiver Flag Register) 8-30        | Codec A-4                                     |
| CANRIER (MSCAN Receiver Interrupt Enable           | Compare Register #1 (CMP1) 14-17              |
| Register) 8-33                                     | Compare Register #2 (CMP2) 14-18              |
| CANRXERR (MSCAN Receive Error Counter              | Compare Register Usage 14-10                  |
|                                                    | Computer Operating Properly (COP) Module 16-7 |
| Register) 8-38                                     | Control Registers (CTRL) 14-11                |
| CANTCL0 (MSCAN Control Register 0) 8-23            | COP A-4                                       |
| CANTEL C. MSCAN Transmitter Control Register) 8-35 |                                               |
| CANTYLER (MSCAN Transmitter Flag Register) 8-34    | COP Computer Operating Properly) 16-7         |
| CANTXERR (MSCAN Transmit Error Counter             | COP Control Register (COPCTL) 16-8            |
| Register) 8-38                                     | COP Service Register (COPSRV) 16-9            |
| CAP A-4                                            | COP Time-out Register (COPTO) 16-9            |
| CAP (Capture Register) 14-18                       | COP/RTI A-4                                   |
| Capture Mode (Input Capture Mode) bit 14-16        | COP/RTI Module 1-32                           |
| Capture Register (CAP) 14-18                       | COPCTL A-4                                    |
| Capture Register Usage 14-10                       | COPCTL (COP Control Register) 16-8            |
| Cascade-count Mode 14-8                            | COPDIS A-4                                    |
| CC A-4                                             | COPDIS (COP Timer disable) bit 17-16          |
| CC (Condition Code) bit 3-9                        | COPR A-4                                      |
| CC (Condition Code) bits 16-16                     | COPR (COP Reset) bit 16-13                    |
| CEN A-4                                            | COPSRV A-4                                    |
| CEN (COP Enable) bit 16-8                          | COPSRV (COP Service Register) 16-9            |
| CFG A-4                                            | COPTO A-4                                     |
| CGDB A-4                                           | COPTO (COP Time-out Register 16-9             |
| CGDB (Core Global Data Bus) 1-22                   | Core Configuration Memory Map 3-11            |
| Character Length 12-11                             | Core Global Data Bus (CGDB) 1-22              |
| Character Transmission 12-8                        | Core Operating Modes 3-29                     |
| CHCNF A-4                                          | Core Voltage Regulator 1-25                   |
| CHCNF (Channel Configure) bits 9-13                | Count bit 10-20                               |
| CHPMPTRI (Charge Pump Tri-state) bit 15-10         | Count Mode 14-7                               |
| CIP (Conversion in Progress) bit 9-19              | Count Mode bits 14-11                         |
| CKDIVISOR A-4                                      | Counter Register (CNTR) 14-20                 |
| CLAMP instruction 18-10                            | Counting Mode Definitions 14-6                |
| CLKO A-4                                           | Counting Options 14-5                         |
| CLKO Select Register (CLKOSR) 15-16                | CPHA A-4                                      |
| CLKOSEL A-4                                        | CPHA (Clock Phase) bit 13-26                  |
| CLKOSEL (CLKO Select) bits 15-16                   | CPOL A-4                                      |

| CPOL (Clock Polarity) bit 13-25                   | DIRQ (Watchdog Timeout Interrupt Request) bit 10-12 |
|---------------------------------------------------|-----------------------------------------------------|
| CPU A-4                                           | DIV (Clock Divisor Select) bits 9-15                |
| CRC A-4                                           | DLR (Data Length Register) 8-45                     |
| CSEN A-5                                          | DPE A-5                                             |
| CSEN (Stop Enable) bit 16-8                       | DPE (Dumb Program Enable) bit 5-18                  |
| CSWAI (CAN Stops in Wait Mode) bit 8-23           | DR A-5                                              |
| CT (COP Time-out) bits 16-9                       | DR (Data Register) 7-11                             |
| CTRL A-5                                          | DRV A-5                                             |
| CTRL (Control Register) 14-11                     | DRV (Drive) bit 3-7, 6-4                            |
| CTRL PD A-5                                       | DS (Disable Sample) bits 9-18                       |
| CWEN A-5                                          | DSO A-5                                             |
| CWEN (Cop Wait Enable) bit 16-8                   | DSO (Data Shift Order) bit 13-23                    |
| CWP A-5                                           | DSP A-5                                             |
| CWP (COP Write Protect) bit 16-9                  | DSP 56800 Core Description 1-16                     |
| _                                                 | DSP56F801 Peripheral Blocks 1-28                    |
| D                                                 | DSP56F803 Peripheral Blocks 1-28                    |
|                                                   | DSP56F805 Peripheral Blocks 1-29                    |
| DAC A-5                                           | DSP56F807 Peripheral Blocks 1-30                    |
| DAT A-5                                           | DSR0-7 (Data Segment Registers) 8-44                |
| DAT (Data Address Select) bit 17-24               | DTX (Dead Time) bits 11-38                          |
| Data Arithmetic Logic Unit (ALU) 1-20             | Dumb Word Programming 5-14                          |
| Data Bit Recovery 12-13                           |                                                     |
| Data Bus 1-22                                     | E                                                   |
| Data Bus Signals 2-13                             |                                                     |
| Data Flash 1-27                                   | EAB (External Address Bus) 1-22                     |
| Data Flash Block Diagram 5-10                     | EDG A-5                                             |
| Data Flash Main Block Organization 5-9            | EDG (Edge-Alighed or Center-Aligned PWMs) 11-42     |
| Data Length Register (DLR) 8-45                   | Edge Detect State Machine 10-7                      |
| Data Memory Map 3-5                               | Edge-count Mode 14-7                                |
| DATA PD A-5                                       | EE A-5                                              |
| Data RAM 1-27                                     | EEOF A-5                                            |
| Data Segment Registers (DSR0-7) 8-44              | EEOF (Enable External OFLAG Force) bit 14-16        |
| Data Shift Ordering 13-10                         | EM A-5                                              |
| Data Transmission Length 13-10                    | EMI (External Memory Interface) 1-30                |
| DDA A-5                                           | EN A-5                                              |
| DDR A-5                                           | EN (Enable) bit 17-24                               |
| DDR (Data Direction Register) 7-11                | ENABLE_ONCE instruction 18-10                       |
| DEBUG_REQUEST instruction 18-10                   | ENCR A-5                                            |
| DEC A-5                                           | ENHA (Enable Hardware Acceleration) bit 11-44       |
| DECCR (Decoder Control Register) 10-10            | EOSI A-5                                            |
| Decoder                                           | EOSI (End of Scan Interrupt) bit 9-19               |
| JTAG 18-6                                         | EOSIE A-5                                           |
| Decoder Control Register (DECCR) 10-10            | EOSIE (End of Scan Interrupt Enable) bit 9-12       |
| DEE A-5                                           | ERASE A-5                                           |
| DEE (Dumb Erase Enable) bit 5-19                  | ERASE (Erase Cycle Definition) bit 5-17             |
| Development Mode (Mode 3) 3-30                    | ERRIE A-5                                           |
| DFIU A-5                                          | ERRIE (Error Interrupt Enable) bit 13-23            |
| DFIU Registers Address Map 3-26                   | Error Conditions 13-16                              |
| DFLASH A-5                                        | EX A-6                                              |
| DIE (Watchdog Timeout Interrupt Enable) bit 10-12 | EX (External X Memory) bit 3-6, 3-11, 16-17         |
| DIR (Count Direction) bit 14-13                   | Executing Programs from XRAM 3-30                   |
| DIRQ A-5                                          | EXTAL 15-3                                          |

| EXTBOOT A-6                                       | Data Register (FIU_DATA) 5-20                 |
|---------------------------------------------------|-----------------------------------------------|
| External Address Bus (EAB) 1-22                   | Erase Enable Register (FIU_EE) 5-19           |
| External Crystal Design Considerations 15-3       | Interface Unit Timeout Registers 5-28         |
| External I/O Signals 13-7                         | Interrupt Enable Register (FIU_IE) 5-21       |
| External Inputs 14-6                              | Interrupt Pending Register (FIU_IP) 5-23      |
| External Memory Interface (EMI) 1-30              | Interrupt Source Register (FIU_IS) 5-21       |
| external memory port                              | Program Enable Register (FIU_PE) 5-18         |
| architecture 6-3                                  | Terase Limit Register (FIU_TERASEL) 5-24      |
| External Memory Port Architecture 6-3             | Timing Relationships 5-7                      |
| External Reset 16-6                               | Tme Limit Register (FIU_TMEL) 5-24            |
| EXTEST instruction 18-8                           | TNVH Limit Register (FIU_TNVHL) 5-26          |
| EXTEST_PULLUP instruction 18-9                    | TNVH1 Limit Register (FIU_TNVH1L) 5-27        |
| EXTR A-6                                          | Tnvs Limit Register (FIU_TNVSL) 5-25          |
| EXTR (External Reset) bit 16-13                   | Tpgs Limit Register (FIU_TPGSL) 5-25          |
| _                                                 | Tprog Limit Register (FIU_TPROGL) 5-26        |
| F                                                 | TRCV Limit Register (FIU_TRCVL) 5-27          |
|                                                   | Flash memory A-6                              |
| FAULT A-6                                         | FLOCI A-6                                     |
| FE A-6                                            | FLOCI (Force Loss of Clock) bit 15-15         |
| FE (Framing Error Flag) bit 12-27                 | FLOLI A-6                                     |
| Feature Matrix 1-15                               | FLOLI0 (Force Loss of Lock 0) bit 15-15       |
| FFLAGx A-6                                        | FLOLI1 (Force Loss of Lock) bit 15-15         |
| FFLAGx (Faultx Pin Flag) bits 11-38               | FMODEx A-6                                    |
| FH A-6                                            | FMODEx (Faultx Pin Clearing Mode) bits 11-37  |
| FH (FIFO Halt) bit 17-18                          | FORCE (Force the OFLAG Output) bit 14-16      |
| FIEx A-6                                          | FPINx A-6                                     |
| FIEx (Faultx Pin Interrupt Enable) bits 11-37     | FPINx (Faultx Pin) bits 11-37                 |
| Filter Interval Register (FIR) 10-13              | FTACKx A-6                                    |
| FIR A-6                                           | FTACKx (Faultx Pin Acknowledge) bits 11-38    |
| FIR (Filter Interval Register) 10-13              |                                               |
| FIU_ADDR (Flash Address Register) 5-20            | G                                             |
| FIU_CKDIVISOR (Flash Clock Divisor Register) 5-23 |                                               |
| FIU_CNTL (Flash Control Register) 5-16            | Gated-count Mode 14-7                         |
| FIU_DATA (Flash Data Register) 5-20               | General Purpose I/O Port (GPIO) 1-31          |
| FIU_EE (Flash Erase Enable Register) 5-19         | Glitch Filter 10-6                            |
| FIU_IE (Flash Interrupt Enable Register) 5-21     | GPIO A-6                                      |
| FIU_IP (Flash Interrupt Pending Register) 5-23    | Block Diagram 7-5                             |
| FIU_IS (Flash Interrupt Source Register) 5-21     | Data Direction Register (DDR) 7-11            |
| FIU_PE (Flash Program Enable Register) 5-18       | Data Register (DR) 7-11                       |
| FIU_TERASEL (Flash Terase Limit Register) 5-24    | Interrupt Assert Register (IAR) 7-12          |
| FIU_TMEL (Flash Tme Limit Register) 5-24          | Interrupt Edge Sensitive Register (IESR) 7-14 |
| FIU_TNVH1L (Flash TNVH1 Limit Register) 5-27      | Interrupt Enable Register (IENR) 7-13         |
| FIU_TNVHL (Flash TNVH Limit Register) 5-26        | Interrupt Pending Register (IPR) 7-13         |
| FIU_TNVSL (Flash Tnvs Limit Register) 5-25        | Interrupt Polarity Register (IPOLR) 7-13      |
| FIU_TPGSL (Flash Tpgs Limit Register) 5-25        | Interrupts 7-7                                |
| FIU_TPROGL (Flash Tprog Limit Register) 5-26      | Peripheral Enable Register (PER) 7-12         |
| FIU_TRCVL (Flash TRCV Limit Register) 5-27        | Port A Registers Address Map 3-27             |
| Fixed-frequency PWM Mode 14-9                     | Port B Registers Address Map 3-27             |
| Flash                                             | Port D Registers Address Map 3-28             |
| Address Register (FIU_ADDR) 5-20                  | Port E Registers Address Map 3-28             |
| Clock Divisor Register (FIU_CKDIVISOR) 5-23       | Programming Algorithms 7-14                   |
| Control Register (FIU CNTL) 5-16                  | Programming Model 7-10                        |

| Pull-Up Enable Register (PUR) 7-11                | IESR (Interrupt Edge Sensitive Register) 7-14                             |
|---------------------------------------------------|---------------------------------------------------------------------------|
| Signals 2-15                                      | IFREN A-6                                                                 |
| GPIO (General Purpose Input/Output) 1-31          | IFREN (Information Block Enable) bit 5-16                                 |
| GPR A-6  CPR (Group Priority Propiety) 4.0        | IFREN Bit Effect 5-16                                                     |
| GPR (Group Priority Registers) 4-9                | IMR A-7 IMP (Input Manitag Pagistar) 10.18                                |
| Group Priority Registers (GPR) 4-9                | IMR (Input Monitor Register) 10-18                                        |
| Н                                                 | INDEP A-7 INDEP (Independent or Complimentary Pair Operation)             |
|                                                   | bits 11-43                                                                |
| HALF (Half Cycle Reload) bit 11-34                | INDEX A-7                                                                 |
| Harvard architecture A-6                          | INDEX (Index Input) 10-4                                                  |
| HBO A-6                                           | Index Input (INDEX) 10-4                                                  |
| HBO (Hardware Breakpoint Occurrence) bit 17-25    | INPUT A-7                                                                 |
| HIE (Home Interrupt Enable) bit 10-10             | INPUT (External Input Signal) bit 14-15                                   |
| HIGHZ instruction 12-7, 18-9                      | Input Monitor Register (IMR) 10-18                                        |
| HIP (Enable HOME to Initialize Position Counters) | Intelligent Erase Operation 5-15                                          |
| bit 10-10                                         | Intelligent Word Programming 5-13                                         |
| HIRQ (Home Signal Transition Interrupt Request)   | Internal Flash Timing Variables 5-6                                       |
| bit 10-10                                         | Internal I/O Signals 13-6                                                 |
| HLMTI A-6                                         | Interrupt                                                                 |
| HLMTI (High Limit Interrupt) bit 9-20             | Peripheral 1-36                                                           |
| HLMTIE A-6                                        | Vectors and Addresses 4-6                                                 |
| HLMTIE (High Limit Interrupt Enable) bit 9-13     | interrupt                                                                 |
| HNE (Use Negative Edge of HOME Input) bit 10-11   | priority 4-4                                                              |
| HOLD A-6                                          | Interrupt and Program Control Signals 2-14                                |
| HOLD (Hold Register) 14-20                        | Interrupt Controller Registers Address Map 3-23                           |
| Hold Register (HOLD) 14-20                        | Interrupt Priority Register (IPR) 4-4                                     |
| HOME A-6                                          | Interrupt Source bits 5-21                                                |
| HOME (Home Switch Input) 10-4                     | Interrupt Sources                                                         |
| Home Switch Input (HOME) 10-4                     | SCI 12-30                                                                 |
|                                                   | Interrupt Vector Map 3-32                                                 |
| 1                                                 | Interrupts 13-20                                                          |
|                                                   | Flash 5-29                                                                |
| I/O A-7                                           | SCI Receiver 12-30                                                        |
| IA A-6                                            | SCI Transmitter 12-30                                                     |
| IAR (nterrupt Assert Register) 7-12               | INV A-7                                                                   |
| IC A-6                                            | INV (Invert) bit 17-24                                                    |
| IDAM (Identifier Acceptance Mode) bits 8-36       | IP A-7                                                                    |
| IDCODE instruction 12-6, 18-9                     | IP (Interrupt Pending) Bits 5-23                                          |
| Identifier Acceptance Filter 8-14                 | IPBus A-7                                                                 |
| Identifier Registers (IDR0-3) 8-42                | IPBus Bridge 1-25                                                         |
| IDR0-3 (Identifier Registers) 8-42                | IPE A-7                                                                   |
| IE A-6                                            | IPE Intelligent Program Enable) bit 5-18                                  |
| IE (Interrupt Enable) bit 5-21                    | IPOL A-7                                                                  |
| IEE A-6                                           | IPOL0 (Current Polarity Bit 0) 11-34                                      |
| IEE (Intelligent Erase Enable) bit 5-19           | IPOL1 (Current Polarity Bit 1) 11-34                                      |
| IEF A-6                                           | IPOL1 (Current Polarity Bit 1) 11-34 IPOL2 (Current Polarity Bit 2) 11-34 |
| IEF (Input Edge Flag) bit 14-15                   | · · · · · · · · · · · · · · · · · · ·                                     |
| IEFIE A-6                                         | IPOLR A-7 IPOL P. (Interrupt Polority Progretor) 7, 13                    |
| IEFIE (nput Edge Flag Interrupt Enable) bit 14-15 | IPOLR (Interrupt Polarity Register) 7-13                                  |
| IENR A-6                                          | IPR A-7 IPP (Interrupt Pending Penister) 7, 13                            |
| IENR (Interrupt Enable Register) 7-13             | IPR (Interrupt Pending Register) 7-13                                     |
| IES A-6                                           | IPR register 4-4                                                          |

| IPS A-7                                         | JTAGIR (JTAG Instruction Register) 18-6                   |
|-------------------------------------------------|-----------------------------------------------------------|
| IPS (Input Polarity Select) bit 14-15           | JTAGIR Status Polling 17-55                               |
| IRQ A-7                                         |                                                           |
| IRQ (Any IRQ Flag) bit 4-14                     | L                                                         |
| IS A-7                                          |                                                           |
| IS (Interrupt Source) bits 5-21                 | LCD A-7                                                   |
| ISENS (Current Status) bits 11-36               | LCK A-7                                                   |
| ITCN A-7                                        | LCK0 (Loss of Lock 0) bit 15-13                           |
| ITCN Interrupt Vectors and Addresses 4-6        | LCK1 (Loss of Lock 1) bit 15-13                           |
|                                                 | LCKON (Lock Detector On) bit 15-10                        |
| J                                               | LDFQ (Load Frequency) bits 11-33                          |
|                                                 | LDOK A-7                                                  |
| JTAG A-7                                        | LDOK (Load Okay) bit 11-36                                |
| Accessing a Data Register 17-49                 | Least Significant Half of JTAG ID (LSH_ID) 16-14          |
| Boundary Scan Register (BSR) 18-12              | LENGTH (Count Length) bit 14-13                           |
| Bypass register 18-32                           | LIR A-7                                                   |
| Debug Request 17-44                             | LIR (Lower Initialization Register) 10-17                 |
| Decoder 18-6                                    | LLMTI A-7                                                 |
| Instruction Register 18-6                       | LLMTI (Low Limit Interrupt) bit 9-20                      |
| Loading the Instruction Register 17-48          | LLMTIE A-7                                                |
| Primitive Sequences 17-46                       | LLMTIE (Low Limit Interrupt Enable) bit 9-13              |
| Programming Model 17-5                          | LOAD A-7                                                  |
| TCK pin 17-6, 18-5                              | LOAD (Load Register) 14-19                                |
| TDI pin 17-6, 18-5                              | Load Register (LOAD) 14-19                                |
| TDO pin 17-6, 18-5                              | LOCI A-7                                                  |
| Test Clock Input pin (TCK) 17-6, 18-5           | LOCI (Loss of Clock) bit 15-13                            |
| Test Data Input pin (TDI) 17-6, 18-5            | LOCIE A-7                                                 |
| Test Data Output pin (TDO) 17-6, 18-5           | LOCIE (Loss of Clock Interrupt Enable) bit 15-9           |
| Test Mode Select Input pin (TMS) 17-6, 18-5     | Lock Time Definition 15-21                                |
| Test Reset/Debug Event pin (TRST/DE) 17-6, 18-5 | LOLI A-7                                                  |
| Test-Logic-Reset State 17-47                    | LOLIO (PLL Loss of Lock Interrupt 0) bit 15-13            |
| TMS pin 17-6, 18-5                              | LOOP A-7                                                  |
| TRST/DE pin 17-6, 18-5                          | LOOP (Loop Select) bit 12-23                              |
| JTAG instruction                                | LOOPB (Loop Back Self Test Mode) bit 8-26                 |
| BYPASS 18-10                                    | Low Power Options 12-29                                   |
| CLAMP 18-10                                     | Lower Initialization Register (LIR) 10-17                 |
|                                                 |                                                           |
| DEBUG_REQUEST 18-10                             | Lower Postion Counter Register (LPOS) 10-16               |
| ENABLE_ONCE 18-10<br>EXTEST 18-8                | Lower Postion Hold Register (LPOSH) 10-17<br>LPOS A-7     |
|                                                 |                                                           |
| EXTEST_PULLUP 18-9                              | LPOS (Lower Position Counter Register) 10-16<br>LPOSH A-8 |
| HIGHZ 12-7, 18-9                                |                                                           |
| IDCODE 12-6, 18-9                               | LPOSH (Lower Position Hold Register) 10-17                |
| SAMPLE/PRELOAD 18-8                             | LSB A-8                                                   |
| JTAG Port                                       | LSH_ID A-8                                                |
| Architecture 18-5                               | LSH_ID (Least Significant Half of JTAG ID) 16-14          |
| JTAG port                                       | LVD A-8                                                   |
| pinout 17-6                                     | LVIE A-8                                                  |
| JTAG/OnCE port 1-32                             | LVIE22 (Low Voltage Interrupt Enable) bit 16-12           |
| JTAG/OnCE Port Block Diagram 17-5               | LVIE27 (Low voltage Interrupt Enable) bit 16-12           |
| JTAG/OnCE Port Pin Descriptions 17-6            | LVIS A-8                                                  |
| JTAGBR A-7                                      | LVIS22 (Low Voltage Interrupt Source) bit 16-13           |
| JTAGIR A-7                                      | LVIS27 (Low Voltage Interrupt Source) bit 16-13           |

| M                                                                                                                                                                                                                                                         | MSCAN (Motorola Scannable Controller Area Network) 1-36                                                                                                                                                                                                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M (Data Format Mode) bit 12-23                                                                                                                                                                                                                            | MSCAN Block Diagram 8-6                                                                                                                                                                                                                                                                  |
| MA A-8                                                                                                                                                                                                                                                    | MSCAN Bus Timing Register 0 (CANBTR0) 8-26                                                                                                                                                                                                                                               |
| MA (Operating Mode A) bit 3-11, 16-18                                                                                                                                                                                                                     | MSCAN Bus Timing Register 1 (CANBTR1) 8-28                                                                                                                                                                                                                                               |
| MAC A-8                                                                                                                                                                                                                                                   | MSCAN Identifier Acceptance Control Register                                                                                                                                                                                                                                             |
| MAC (Multiplier-Accumulator) 1-20                                                                                                                                                                                                                         | (CANIDAC) 8-36                                                                                                                                                                                                                                                                           |
| MAC outputs 3-10                                                                                                                                                                                                                                          | MSCAN Identifier Acceptance Registers                                                                                                                                                                                                                                                    |
| MAS A-8                                                                                                                                                                                                                                                   | (CANIDAR0-7) 8-38                                                                                                                                                                                                                                                                        |
| MAS1 (Mass Erase Cycle Definition) bit 5-17                                                                                                                                                                                                               | MSCAN Identifier Mask Registers                                                                                                                                                                                                                                                          |
| Master In/Slave Out (MISO) 13-4                                                                                                                                                                                                                           | (CANIDMR0-7) 8-39                                                                                                                                                                                                                                                                        |
| Master Mode 13-8                                                                                                                                                                                                                                          | MSCAN Receive Error Counter Register                                                                                                                                                                                                                                                     |
| Master Out/Slave In (MOSI) 13-5                                                                                                                                                                                                                           | (CANRXERR) 8-38                                                                                                                                                                                                                                                                          |
| Master Signal 14-6                                                                                                                                                                                                                                        | MSCAN Receiver Flag Register (CANRFLG) 8-30                                                                                                                                                                                                                                              |
| MB A-8                                                                                                                                                                                                                                                    | MSCAN Receiver Interrupt Enable Register                                                                                                                                                                                                                                                 |
| MB (Operating Mode B) bit 3-11, 16-18                                                                                                                                                                                                                     | (CANRIER) 8-33                                                                                                                                                                                                                                                                           |
| MCU A-8                                                                                                                                                                                                                                                   | MSCAN Transmit Error Counter Register                                                                                                                                                                                                                                                    |
| Memory Architecture 3-35                                                                                                                                                                                                                                  | (CANTXERR) 8-38                                                                                                                                                                                                                                                                          |
| Memory Map Controls 16-12                                                                                                                                                                                                                                 | MSCAN Transmitter Control Register (CANTCR) 8-35                                                                                                                                                                                                                                         |
| • •                                                                                                                                                                                                                                                       | MSCAN Transmitter Flag Register (CANTFLG) 8-34                                                                                                                                                                                                                                           |
| Memory Map Description 3-3                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                          |
| Memory Modules 1-25                                                                                                                                                                                                                                       | MSH_ID A-8  MSH_ID (Most Significant Helf of ITAC, ID) 16 14                                                                                                                                                                                                                             |
| MHz A-8                                                                                                                                                                                                                                                   | MSH_ID (Most Significant Half of JTAG_ID) 16-14                                                                                                                                                                                                                                          |
| MIPS A-8                                                                                                                                                                                                                                                  | MSK (Mask) bits 11-44                                                                                                                                                                                                                                                                    |
| MISO A-8                                                                                                                                                                                                                                                  | MSTR A-8                                                                                                                                                                                                                                                                                 |
| MISO (Master In/Slave Out) 13-4                                                                                                                                                                                                                           | MSTR (Master Mode) bit 14-16                                                                                                                                                                                                                                                             |
| MODE (Switch Matrix Mode) bits 10-13                                                                                                                                                                                                                      | Multiplier-Accumulator (MAC) 1-20                                                                                                                                                                                                                                                        |
| Mode Fault Error 13-18                                                                                                                                                                                                                                    | MUX A-8                                                                                                                                                                                                                                                                                  |
| MODF A-8                                                                                                                                                                                                                                                  | N                                                                                                                                                                                                                                                                                        |
| MODF (Mode Fault) bit 13-24                                                                                                                                                                                                                               | 14                                                                                                                                                                                                                                                                                       |
| MODFEN A-8                                                                                                                                                                                                                                                | N (Clock Divisor) bits 5-23                                                                                                                                                                                                                                                              |
| MODFEN (Mode Fault Enable) bit 13-24                                                                                                                                                                                                                      | Nested Looping bit 3-8                                                                                                                                                                                                                                                                   |
| MOSI A-8                                                                                                                                                                                                                                                  | NF (Noise Flag) bit 12-27                                                                                                                                                                                                                                                                |
| MOSI (Master Out/Slave In) 13-5                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                          |
| Most Significant Half of JTAG_ID (MSH_ID) 16-14                                                                                                                                                                                                           | NL A-8                                                                                                                                                                                                                                                                                   |
| Motorola Scannable Controller Area Network                                                                                                                                                                                                                | NII (Nigotadi pagina) hit 2 0                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                           | NL (Nested Looping) bit 3-8                                                                                                                                                                                                                                                              |
| (MSCAN) 1-36                                                                                                                                                                                                                                              | NOR A-8                                                                                                                                                                                                                                                                                  |
| (MSCAN) 1-36<br>MPIO A-8                                                                                                                                                                                                                                  | NOR A-8<br>NVSTR 5-17, A-8                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                           | NOR A-8                                                                                                                                                                                                                                                                                  |
| MPIO A-8                                                                                                                                                                                                                                                  | NOR A-8 NVSTR 5-17, A-8 NVSTR (Non-volatile Store Cycle Definition) bit 5-17                                                                                                                                                                                                             |
| MPIO A-8<br>MSB A-8                                                                                                                                                                                                                                       | NOR A-8<br>NVSTR 5-17, A-8                                                                                                                                                                                                                                                               |
| MPIO A-8<br>MSB A-8<br>MSCAN A-8                                                                                                                                                                                                                          | NOR A-8 NVSTR 5-17, A-8 NVSTR (Non-volatile Store Cycle Definition) bit 5-17  O                                                                                                                                                                                                          |
| MPIO A-8 MSB A-8 MSCAN A-8 Clock System 8-19                                                                                                                                                                                                              | NOR A-8 NVSTR 5-17, A-8 NVSTR (Non-volatile Store Cycle Definition) bit 5-17  O OBAR A-8                                                                                                                                                                                                 |
| MPIO A-8 MSB A-8 MSCAN A-8 Clock System 8-19 Control Register 0 (CANTCL0) 8-23                                                                                                                                                                            | NOR A-8 NVSTR 5-17, A-8 NVSTR (Non-volatile Store Cycle Definition) bit 5-17  O OBAR A-8 OBAR (OnCE Breakpoint Address Register) 17-27                                                                                                                                                   |
| MPIO A-8 MSB A-8 MSCAN A-8 Clock System 8-19 Control Register 0 (CANTCL0) 8-23 Identifier Acceptance Filter 8-14                                                                                                                                          | NOR A-8 NVSTR 5-17, A-8 NVSTR (Non-volatile Store Cycle Definition) bit 5-17  O OBAR A-8 OBAR (OnCE Breakpoint Address Register) 17-27 OBCTL A-8                                                                                                                                         |
| MPIO A-8 MSB A-8 MSCAN A-8 Clock System 8-19 Control Register 0 (CANTCL0) 8-23 Identifier Acceptance Filter 8-14 Modes of Operation 8-47                                                                                                                  | NOR A-8 NVSTR 5-17, A-8 NVSTR (Non-volatile Store Cycle Definition) bit 5-17  O OBAR A-8 OBAR (OnCE Breakpoint Address Register) 17-27 OBCTL A-8 OBCTL2 (OnCE Breakpoint 2 Control Register) 17-23                                                                                       |
| MPIO A-8 MSB A-8 MSCAN A-8 Clock System 8-19 Control Register 0 (CANTCL0) 8-23 Identifier Acceptance Filter 8-14 Modes of Operation 8-47 Power Down Mode 8-52 Receive Structures 8-13                                                                     | NOR A-8 NVSTR 5-17, A-8 NVSTR (Non-volatile Store Cycle Definition) bit 5-17  O OBAR A-8 OBAR (OnCE Breakpoint Address Register) 17-27 OBCTL A-8 OBCTL2 (OnCE Breakpoint 2 Control Register) 17-23 OBMSK A-8                                                                             |
| MPIO A-8 MSB A-8 MSCAN A-8 Clock System 8-19 Control Register 0 (CANTCL0) 8-23 Identifier Acceptance Filter 8-14 Modes of Operation 8-47 Power Down Mode 8-52                                                                                             | NOR A-8 NVSTR 5-17, A-8 NVSTR (Non-volatile Store Cycle Definition) bit 5-17  O OBAR A-8 OBAR (OnCE Breakpoint Address Register) 17-27 OBCTL A-8 OBCTL2 (OnCE Breakpoint 2 Control Register) 17-23 OBMSK A-8 OCCS A-8                                                                    |
| MPIO A-8 MSB A-8 MSCAN A-8 Clock System 8-19 Control Register 0 (CANTCL0) 8-23 Identifier Acceptance Filter 8-14 Modes of Operation 8-47 Power Down Mode 8-52 Receive Structures 8-13 Register Map 8-7 Run Mode 8-48                                      | NOR A-8 NVSTR 5-17, A-8 NVSTR (Non-volatile Store Cycle Definition) bit 5-17  O OBAR A-8 OBAR (OnCE Breakpoint Address Register) 17-27 OBCTL A-8 OBCTL2 (OnCE Breakpoint 2 Control Register) 17-23 OBMSK A-8 OCCS A-8 Block Diagram 15-7                                                 |
| MPIO A-8 MSB A-8 MSCAN A-8 Clock System 8-19 Control Register 0 (CANTCL0) 8-23 Identifier Acceptance Filter 8-14 Modes of Operation 8-47 Power Down Mode 8-52 Receive Structures 8-13 Register Map 8-7 Run Mode 8-48 Sleep Mode 8-49                      | NOR A-8 NVSTR 5-17, A-8 NVSTR (Non-volatile Store Cycle Definition) bit 5-17  O OBAR A-8 OBAR (OnCE Breakpoint Address Register) 17-27 OBCTL A-8 OBCTL2 (OnCE Breakpoint 2 Control Register) 17-23 OBMSK A-8 OCCS A-8 Block Diagram 15-7 Timing 15-8                                     |
| MPIO A-8 MSB A-8 MSCAN A-8 Clock System 8-19 Control Register 0 (CANTCL0) 8-23 Identifier Acceptance Filter 8-14 Modes of Operation 8-47 Power Down Mode 8-52 Receive Structures 8-13 Register Map 8-7 Run Mode 8-48 Sleep Mode 8-49 Soft Reset Mode 8-52 | NOR A-8 NVSTR 5-17, A-8 NVSTR (Non-volatile Store Cycle Definition) bit 5-17  O OBAR A-8 OBAR (OnCE Breakpoint Address Register) 17-27 OBCTL A-8 OBCTL2 (OnCE Breakpoint 2 Control Register) 17-23 OBMSK A-8 OCCS A-8 Block Diagram 15-7 Timing 15-8 OCCS (On-Chip Clock Synthesis) 1-23 |
| MPIO A-8 MSB A-8 MSCAN A-8 Clock System 8-19 Control Register 0 (CANTCL0) 8-23 Identifier Acceptance Filter 8-14 Modes of Operation 8-47 Power Down Mode 8-52 Receive Structures 8-13 Register Map 8-7 Run Mode 8-48 Sleep Mode 8-49                      | NOR A-8 NVSTR 5-17, A-8 NVSTR (Non-volatile Store Cycle Definition) bit 5-17  O OBAR A-8 OBAR (OnCE Breakpoint Address Register) 17-27 OBCTL A-8 OBCTL2 (OnCE Breakpoint 2 Control Register) 17-23 OBMSK A-8 OCCS A-8 Block Diagram 15-7 Timing 15-8                                     |

| OCNTR (OnCE Breakpoint/Trace Counter) 17-26         | Architecture 17-8                            |
|-----------------------------------------------------|----------------------------------------------|
| OCR A-9                                             | On-Chip Emulation (OnCE) 1-32                |
| OCR (OnCE Control Register) 17-16                   | On-Chip Emulation (OnCE) Module 1-23, 17-3   |
| ODEC A-9                                            | On-Chip Peripheral Memory Map 3-12           |
| ODEC (OnCE Decoder) 17-16                           | One-shot Mode 14-8                           |
| OEN A-9                                             | OP A-9                                       |
| OEN (Output Enable) bit 14-17                       | OPABDR A-9                                   |
| OFLAG (Output Mode) bits 14-14                      | OPABDR (OnCE PAB Decode Register) 17-30      |
| OFLAG Output Signal 14-6                            | OPABER A-9                                   |
| OGDBR (OnCE PGDB Register) 17-33                    | OPABER (OnCE PAB Execute Register) 17-31     |
| OMAC A-9                                            | OPABFR A-9                                   |
| OMAC (OnCE Memory Address Comparator) 17-28         | OPABFR (OnCEPAB Fetch Register) 17-30        |
| OMAL A-9                                            | OPDBR A-9                                    |
| OMAL (OnCE Memory Address Latch Register) 17-27     | OPDBR (OnCE PDB Register) 17-31              |
| OMR A-9                                             | Operating Mode 3 3-30                        |
| OMR (Operating Mode Register) 3-8, 16-15            | Operating Mode Register 3-8                  |
| ONCE 14-13                                          | Operating Mode Register (OMR) 16-15          |
| OnCE A-9                                            | OPFIFO A-9                                   |
| Debug Mode 17-43                                    | OPFIFO (OnCE PAB Change-of-Flow FIFO) 17-31  |
| Debug Processing State 17-43                        | OPGDBR A-9                                   |
| Low Power Operation 17-56                           | OPS (Output Polarity Select) bit 14-16       |
| Normal Mode 17-43                                   | OR A-9                                       |
| Programming Model 17-5                              | OR (Overrun Flag) bit 12-27                  |
| STOP Modes 17-43                                    | OS (OnCE Core Status) bits 17-25             |
| Trace Logic Operation 17-42                         | Oscillator Inputs (XTAL, EXTAL) 15-3         |
| OnCE (On-Chip Emulation Module) 1-23                | Oscillators 1-24                             |
| OnCE Breakpoint 2 Control Regsiter (OBCTL2) 17-23   | OSHR A-9                                     |
| OnCE Breakpoint Address Register (OBAR) 17-27       | OSHR (OnCE Shift Register) 17-13             |
| OnCE breakpoint logic operation 17-38               | OSR A-9                                      |
| OnCE Breakpoint/Trace Counter (OCNTR) 17-26         | OSR (Once Status Register) 17-24             |
| OnCE Command Register (OCMDR) 17-14                 | OSR Status Polling 17-54                     |
| OnCE Control Register (OCR) 17-16                   | OUT (Output Control) bits 11-39              |
| OnCE Decoder (ODEC) 17-16                           | OUTCTL (Output Control Enable) bits 11-39    |
| OnCE FIFO history buffer 17-33                      | Overflow Error 13-16                         |
| OnCE Memory Address Comparator (OMAC) 17-28         | OVRE (Overrun Interrupt Enable) bit 8-34     |
| OnCE Memory Address Latch Register (OMAL) 17-27     | OVRF A-9                                     |
| OnCE Module                                         | OVRF (Overflow) bit 13-24                    |
| Architecture 17-7                                   | OVRIF( Overrun Interrupt Flag) bit 8-32      |
| Block Diagram 17-9                                  | o true ( o torrum interrupt ring) on o b2    |
| OnCE PAB Change-of-Flow FIFO (OPFIFO)               | P                                            |
| Register 17-31                                      |                                              |
| OnCE PAB Decode Register (OPABDR) 17-30             | PAB A-9                                      |
| OnCE PAB Execute Register (OPABER) 17-31            | Package and Pin-Out Information D-13         |
| OnCE PAB Fetch Register (OPABFR) 17-30              | PAD_EN (Output Pad Enable) bit 11-38         |
| OnCE PDB Register (OPDBR) 17-31                     | PAGE (Page Number) bit 5-19                  |
| OnCE PGDB Register (OGDBR) 17-33                    | Parametric Influences on Reaction Time 15-22 |
| OnCE Shift Register (OSHR) 17-13                    | PD A-9                                       |
| OnCE Signals 2-21                                   | PD (Permanent STOP/WAIT Disable) bit 16-12   |
| OnCE Status Register (OSR) 17-24                    | PDB A-9                                      |
| OnCE status Register (OSR) 17-24 OnCE tracing 17-28 | PDB (Program Data Bus) 1-22                  |
| OnCEB tracing 17-28  OnCEBreakpoints 17-28          | PE A-9                                       |
| OnCEPort 17-7                                       | PE(Parity Enable) bit 12-24                  |
|                                                     |                                              |

| PEM (Peripheral Test Mode) bit 4-14            | PMDEADTM A-10                                      |
|------------------------------------------------|----------------------------------------------------|
| PER A-9                                        | PMDEADTM (PWM Deadtime Register) 11-41             |
| PER (Peripheral Enable Register) 7-12          | PMDISMAP A-10                                      |
| Period bit 10-19                               | PMDISMAP1-2 (PWM Disable Mapping                   |
| Peripheral Descriptions 1-30                   | Registers 11-41                                    |
| Peripheral Global Data Bus (PGDB) 1-22         | PMFCTL A-10                                        |
| Peripheral Interrupts 1-36                     | PMFCTL (PWM Fault Control Register) 11-36          |
| PF A-9                                         | PMFSA A-10                                         |
| PF (Parity Error Flag) bit 12-28               | PMFSA (PMFSA) 11-37                                |
| PFIU A-9                                       | PMOUT A-10                                         |
| PFIU Registers Address Map 3-25                | PMOUT (PWM Output Control Register) 11-38          |
| PFLASH A-9                                     | PMPORT A-10                                        |
| PGDB A-9                                       | PMPORT (PWM Port Register) 11-45                   |
| PGDB (Peripheral Global Data Bus) 1-22         | POL A-10                                           |
| PH1 (Enable Signal Phase Count Mode) bit 10-11 | POL (Polarity) bit 12-24                           |
| Phase A Input (PHASEA) 10-4                    | POR A-10                                           |
| Phase B Input (PHASEB) 10-4                    | POR (Power on Reset) bit 16-13                     |
| PHASEA (Phase A Input) 10-4                    | Port A 6-4                                         |
| PHASEB (Phase B Input) 10-4                    | POSD (Position Difference Counter Register) 10-14  |
| Pin Allocations 2-3                            | POSDH (Position Difference Hold Register) 10-15    |
| Pipeline Registers 17-29                       | Position Counter 10-7                              |
| PLL 1-24, A-9                                  | Position Difference Counter 10-7                   |
| PLL and Clock Signals 2-11                     | Position Difference Counter Hold 10-7              |
| PLL Control Register (PLLCR) 15-9              | Position Difference Counter Register (POSD) 10-14  |
| PLL Divide-by Register (PLLDB) 15-11           | Position Difference Hold Register (POSDH) 10-15    |
| PLL Frequency Lock Detector Block 15-22        | Power & Ground Signals 2-8                         |
| PLL Lock Time Specification 15-21              | PRAM A-10                                          |
| PLL Recommended Range of Operation 15-20       | Prescaler 10-8                                     |
| PLL Status Register (PLLSR) 15-12              | Prescaler Clock Select (PRECS) bit 15-10           |
| PLLCID A-9                                     | Primary Count Source bits 14-12                    |
| PLLCID (PLL Clock In Divide) bits 15-12        | PRIO (Transmit Buffer Priority) bits 8-47          |
| PLLCOD A-10                                    | PROG A-10                                          |
| PLLCOD (PLL Clock Out Divide) bits 15-11       | PROG (Program Cycle Definition) bit 5-17           |
| PLLCR A-10                                     | Program Address Bus (PAB) 1-22                     |
| PLLCR (PLL Control Register) 15-9              | Program Controller 1-21                            |
| PLLDB A-9                                      | Program Data Bus (PDB) 1-22                        |
| PLLDB (PLL Divide-by Register) 15-11           | Program Flash 1-27                                 |
| PLLDB (PLL Divide-by) bits 15-12               | Program Flash Block Diagram 5-9                    |
| PLLIE0 (PLL Interrupt Enable 0) bit 15-9       | Program Flash Interface Registers Address Map 3-15 |
| PLLIE1 (PLL Interrupt Enable) bit 15-9         | Program Flash Main Block Organization 5-8          |
| PLLPD (PLL Power Down) bit 15-10               | Program Memory 3-28                                |
| PLLPDN A-10                                    | Program Memory Map 3-4, 3-12, 3-14                 |
| PLLPDN (PLL Power Down) bit 15-13              | Program RAM 1-27                                   |
| PLLSR (PLL Status Register) 15-12              | Protocol Violation Protection 8-19                 |
| PLR A-10                                       | PRSC (Prescaler) bits 11-35                        |
| PMCCR A-10                                     | PSR A-10                                           |
| PMCCR (PWM Channel Control Register) 11-43     | PT A-10                                            |
| PMCFG A-10                                     | PT(Parity Type) bit 12-24                          |
| PMCNT A-10                                     | PTM A-10                                           |
| PMCNT (PWM Counter Register) 11-39             | Pulse Accumulator Functionality 10-8               |
| PMCTL A-10                                     | Pulse Width Modulator (PWM) 1-34                   |
| PMCTL (PWM Control Register) 11-33             | Pulse-output Mode 14-9                             |
| THE TE (I WIN COMMONICE STORY) II-JJ           | i disc output mode i i /                           |

| PUR A-10                                             | Quad Timer D Registers Address Map 3-19          |
|------------------------------------------------------|--------------------------------------------------|
| PUR (GPIO Pull-Up Enable Register 7-11               | Quad Timer Signals 2-20                          |
| PWD A-10                                             | Quadrature Decoder 1-32                          |
| PWD (Power Down Mode) bit 17-21                      | Quadrature Decoder 0 Registers Address Map 3-22  |
| PWM A-10                                             | Quadrature Decoder 1 Registers Address Map 3-22  |
| Alignment 11-7                                       | Quadrature Decoder Block Diagram 10-6            |
| Deadtime Generators 11-12                            | Quadrature Decoder Signals 2-18                  |
| Duty Cycle 11-8                                      | Quadrature Encoder                               |
| Generator 11-6                                       | Block Diagram 10-6                               |
| Manual Correction 11-17                              | Holding Registers 10-9                           |
| Output Polarity 11-21                                | Initializing Registers 10-9                      |
| Period 11-7                                          | Quadrature-count Mode 14-7                       |
| Top/Bottom Correction 11-14                          |                                                  |
| PWM (Pulse Width Modulator) 1-34                     | R                                                |
| PWM B Registers Address Map 3-21                     |                                                  |
| PWM Channel Control Register (PMCCR) 11-43           | R (Rounding) bit 3-10, 16-16                     |
| PWM Control Register (PMCTL) 11-33                   | RAF A-10                                         |
| PWM Counter Modulo Register (PWMCM) 11-40            | RAF (Receiver Active Flag) bit 12-28             |
| PWM Counter Register (PMCNT) 11-39                   | RAM A-11                                         |
| PWM Deadtime Register (PMDEADTM) 11-41               | RDRF A-11                                        |
| PWM Disable Mapping Registers                        | RDY (Ready Channel) bits 9-20                    |
| (PMDISMAP1-2) 11-41                                  | RE A-11                                          |
| PWM Fault Control Register (PMFCTL) 11-36            | RE (Receiver Enable) bit 12-25                   |
| PWM Fault Status & Acknowledge Register              | Receive Data bits 12-28                          |
| (PMFSA) 11-37                                        | Recovery from Wait Mode 12-30                    |
| PWM Output Control Register (PMOUT) 11-38            | Register Summary                                 |
| PWM Port Register (PMPORT) 11-45                     | Analog-to-Digital Converter 9-10                 |
| PWM Reload Frequency 11-34                           | Flash 5-4                                        |
| PWM Signals 2-16                                     | GPIO 7-8                                         |
| PWM SOftware Output Control 11-39                    | MSCAN 8-6                                        |
| PWM Value Registers (PWMVAL0-5) 11-40                | Quadrature Decoder 10-5                          |
| PWMA Registers Address Map 3-21                      | SCI 12-5                                         |
| PWMCM (PWM Counter Modulo Register) 11-40            | REIE A-11                                        |
| PWMEN A-10                                           | REIE (Receiver Error Interrupt Enable) bit 12-25 |
| PWMEN (PWM Enable) bit 11-36                         | RERRIE (Receiver Error Passive Interrupt Enable) |
| PWMF A-10                                            | bit 8-33                                         |
| PWMF (PWM Reload Flag) bit 11-35                     | RERRIF (Receiver Error Passive Interrupt Flag)   |
| PWMRIE A-10                                          | bit 8-31                                         |
|                                                      | reserved bits                                    |
| PWMRIE (PWM Reload Interrupt Enable) bit 11-35       | ADC Control Register 1 (ADCR1) 9-11              |
| PWMVAL A-10<br>PWMVAL0-5 (PWM Value Registers) 11-40 | ADC Control Register 2 (ADCR2) 9-15              |
| r wivi v ALO-3 (r wivi value Registers) 11-40        | ADC Result Registers (ADCRSLT0-7) 9-23           |
| Q                                                    | ADC Sample Disable Register (ADSDIS) 9-18        |
| ~                                                    | ADC Status Register (ADSTAT) 9-19                |
| QDN A-10                                             | ADC Zero Crossing Status Register                |
| QDN (Quadrature Decoder Negative Signal) bit 10-19   | (ADCZSTAT) 9-21                                  |
| QE A-10                                              | Bus Control Register (BCR) 3-7                   |
| Quad Timer 1-33                                      | COP Control Register (COPCTL) 16-8               |
| Quad Timer A Registers Address Map 3-16              | COP Time-out Register (COPT0) 16-9               |
| Quad Timer B Registers Address Map 3-17              | Flash Control Register (FIU_CNTL) 5-16           |
| Quad Timer Block Diagram 14-4                        | Flash Erase Enable Register (FIU_EE) 5-19        |
| Quad Timer C Registers Address Map 3-18              | Flash Interrupt Enable Register (FIU_IE) 5-21    |
| Zuna Timer e registers riddress map 3 10             | The interrupt Emole Register (Tio_IL) 5 21       |



|     | Flash Interrupt Pending Register (FIU_IP) 5-23  | REVH (Revolution Hold Register) 10-16             |
|-----|-------------------------------------------------|---------------------------------------------------|
|     | Flash Interrupt Source Register (FIU_IS) 5-21   | Revolution Counter 10-8                           |
|     | Flash Program Enable Register (FIU_PE) 5-18     | Revolution Counter Register (REV) 10-15           |
|     | Flash Terase Limit Register (FIU_TERASEL) 5-24  | Revolution Hold Register (REVH) 10-16             |
|     | Flash TME1 Limit Register (FIU_TMEL) 5-24       | RIDLE A-11                                        |
|     | Flash TNVH Limit Register (FIU_TNVHL) 5-26      | RIDLE (Receiver Idle Line Flag) bit 12-27         |
|     | Flash TNVH1 Limit Register (FIU_TNVH1L) 5-27    | RIE A-11                                          |
|     | Flash Tnvs Limit Register (FIU_TNVSL) 5-25      | RIE (Receiver Full Interrup Enable) bit 12-25     |
|     | Flash Tpgs Limit Register (FIU_TPGSL) 5-26      | ROM A-11                                          |
|     | Flash Tprog Limit Register (FIU_TPROGL) 5-26    | ROW (Row Number) bit 5-18                         |
|     | Flash TRCV Limit Register (FIU_TRCVL) 5-28      | RPD A-11                                          |
|     | MSCAN Bus Timing Register 0 (CANBTR0) 8-27      | RPD (Re-programmable STOP/WAIT Disble) bit 16-12  |
|     | MSCAN Bus Timing Register 1 (CANBTR1) 8-28      | RSLT (Digital Result of the Conversion) bits 9-22 |
|     | MSCAN Control Register 0 (CANTCL0) 8-23         | RSRC A-11                                         |
|     | MSCAN Control Register 1 (CANCTL1) 8-25         | RSRC (Receiver Source) bit 12-23                  |
|     | MSCAN Identifier Acceptance Control Register    | RTR (Remote Transmission Request) bit 8-43        |
|     | (CANIDAC) 8-36                                  | RTR bit in TRTDL 8-44                             |
|     | MSCAN Receiver Flag Register (CANRFLG) 8-30     | Run Mode 12-29                                    |
|     | MSCAN Receiver Interrupt Enable Register        | RWRBUE (Receiver Warning Interrupt Enable)        |
|     | (CANRIER) 8-33                                  | bit 8-33                                          |
|     | MSCAN Transmitter Control Register              | RWRNIF(Receiver Warning Interrupt Flag) bit 8-31  |
|     | (CANTCR) 8-35                                   | RWU A-11                                          |
|     | MSCAN Transmitter Flag Register                 | RWU (Receiver Wakeup) bit 12-25                   |
|     | (CANTFLG) 8-34                                  | RXACT (Receiver Active Status) bit 8-23           |
|     | OnCE Breakpoint 2 Control Register 17-24        | RXF( Receive Buffer Ful)l bit 8-32                |
|     | OnCE Control Register 17-18                     | RXFIE (Receiver Full Interrupt Enable) bit 8-34   |
|     | OnCE Control Register (OCR) 17-17               | RXFRM (Received Frame Flag) bit 8-23              |
|     | OnCE Status Register (OSR) 17-24                | KAT KWI (Received Flame Flag) bit 6-25            |
|     | Operating Mode Register (OMR) 3-9, 16-16        | S                                                 |
|     | PLL Control Register (PLLCR) 15-10              |                                                   |
|     | PLL Divide-by Register (PLLDB) 15-11            | SA A-11                                           |
|     | PLL Status Register (PLLSR) 15-13               | SA (Saturation) bit 3-10, 16-16                   |
|     | PWM Channel Control Register (PMCCR) 11-44      | SAMP (Sampling) bit 8-28                          |
|     | PWM Config Register (PMCFG) 11-42               | SAMPLE/PRELOAD instruction 18-8                   |
|     | PWM Fault Control Register (PMFCTL) 11-36       | SBK A-11                                          |
|     | PWM Fault Status & Acknowledge Register         | SBK (Send Break) bit 12-26                        |
|     | (PMFSA) 11-38                                   | SBO A-11                                          |
|     | PWM Output Control Register (PMOUT) 11-39       | SBO bit 17-25                                     |
|     | SCI Baud Rate Register (SCIBR) 12-22            | SBR A-11                                          |
|     | SCI Data Register (SCIDR) 12-28                 | SBR (SCO Baud Rate) bits 12-22                    |
|     | System Control Register (SYS_CNTL) 16-11        | SCI 1-35, A-11                                    |
|     | System Status Register (SYS_STS) 16-12          | Baud Rate Tolerance 12-17                         |
|     | Test Register (TESTR) 15-14                     | Block Diagram 12-8                                |
|     | Transmit Buffer Priority Register (TBPR) 8-47   | Break Characters 12-10                            |
| Dog | erved bitsInput Monitor Register (IMR) 10-18    | Character Length 12-8                             |
|     |                                                 | Character Reception 12-11                         |
|     | et Vector Map 3-32                              | CharacterTransmission 12-8                        |
|     | ets 1-25                                        | Data Frame Formats 12-5                           |
|     | etting the SPI 13-21<br>V A-11                  | Data Sampling 12-12                               |
|     |                                                 | Fast Data Tolerance 12-19                         |
|     | V (Enable Reverse Direction Counting) bit 10-11 | Framing Errors 12-17                              |
|     | V (Revolution Counter Register) 10-15 VH A-11   | Loop Operation 12-21                              |
| VC. | V 11 /\11                                       | · · r · · r · · · · · · · · · · · · · ·           |

| Preambles 12-10                            | SPI (Serial Peripheral Interface) 1-31              |
|--------------------------------------------|-----------------------------------------------------|
| Receiver Block Diagram 12-11               | SPI BLock Diagram 13-4                              |
| Receiver Wakeup 12-20                      | SPI Block Diagram 13-4                              |
| RXD Pin 12-4                               | SPI Data Receive Register (SPDRR) 13-27             |
| Single-Wire Operation 12-21                | SPI Data Size Register (SPDSR) 13-26                |
| Slow Data Tolerance 12-18                  | SPI Data Transmit Register (SPDTR) 13-28            |
| SCI (Serial Communications Interface) 1-35 | SPI Interrupts 13-20                                |
| SCI Baud Rate Register (SCIBR) 12-22       | SPI Signals 2-17                                    |
| SCI Control Register (SCICR) 12-22         | SPI Status and Control Register (SPSCR) 13-22       |
| SCI Data Register (SCIDR) 12-28            | SPIDTR (SPI Data Transmit Register) 13-28           |
| SCI Signals 2-19                           | SPMSTR A-12                                         |
| SCI Transmitter Block Diagram 12-8         | SPMSTR (SPI Master) bit 13-25                       |
| SCIBR A-11                                 | SPR0 (SPI Baud Rate Select) bits 13-25              |
| SCIBR SCI Baud Rate Register 12-22         | SPR1 (SPI Baud Rate Select) bits 13-25              |
| SCICR A-11                                 | SPRF A-12                                           |
|                                            |                                                     |
| SCICR (SCI Control Register) 12-22         | SPRF (SPI Receiver Full) bit 13-23<br>SPRIE A-12    |
| SCIDR A-11                                 |                                                     |
| SCIDR (SCI Data Register) 12-28            | SPRIE (SPI Receiver Interrupt Enable) bit 13-25     |
| SCISR A-11                                 | SPSCR A-12                                          |
| SCLK A-11                                  | SPSCR (SPI Status and Control Register) 13-22       |
| SCLK (Serial Clock) 13-5                   | SPTE A-12                                           |
| SCR A-11                                   | SPTE (SPI Transmitter Empty) bit 13-24              |
| SCR (Status and Control Registers) 14-14   | SPTIE A-12                                          |
| SD A-11                                    | SPTIE (SPI Transmit Interrupt Enable) bit 13-26     |
| SD (Stop Delay) bit 3-10, 16-16            | SR A-12                                             |
| SDK A-11                                   | SRM A-12                                            |
| Secondar Count Source bits 14-13           | SS 13-5, A-12                                       |
| Serial Clock (SCLK) 13-5                   | SSI A-12                                            |
| Serial Communications Interface (SCI) 1-35 | START 9-12                                          |
| Serial Peripheral Interface (SPI) 1-31     | start bit                                           |
| SEXT A-11                                  | in SCI data 12-9                                    |
| SEXT (Sign Extend) bit 9-22                | Start Bit Verification 12-13                        |
| SFTRES (Soft Reset) bit 8-24               | Status and Control Registers (SCR) 14-14            |
| Signed-count Mode 14-8                     | Stop and Wait Mode Disable Function 16-10           |
| SIM A-11                                   | STOP bit 9-11                                       |
| SJW (Synchronization Jump Width) bits 8-27 | stop bit                                            |
| Slave Mode 13-9                            | in SCI data 12-9                                    |
| Slave Select 13-5                          | recovery 12-14                                      |
| SLPAK (Sleep Acknowledge) bit 8-24         | Stop Mode 12-29, 14-6                               |
| SLPRQ(Sleep Request) bit 8-24              | SWAI A-12                                           |
| SMODE A-11                                 | SWAI (Stop in Wait Mode) bit 12-23                  |
| SMODE (Scan Mode) bits 9-13                | Swap bits 11-44                                     |
| Sources of Reset 16-3                      | SWIP (Software Triggered Initialization of Position |
| SP A-11                                    | Counters UPOS and LPOS) bit 10-11                   |
| SPDRR A-11                                 | SYNC bit 9-12                                       |
| SPDRR (SPI Data Receive Register) 13-27    | SYNCH (Synchronized Status) bit 8-24                |
| SPDSR A-11                                 | SYS_CNTL A-12                                       |
| SPDSR (SPI Data Size Register) 13-26       | SYS_CNTL (System Control Register) 16-11            |
| SPDTR A-11                                 | SYS_STS A-12                                        |
| SPE (SPI Enable) bit 13-26                 | SYS_STS (System Status Register) 16-12              |
|                                            | System Control Register (SYS_CNTL) 16-11            |
| SPE bit (SPI enable bit) 13-26             | · · · · · · · · · · · · · · · · · · ·               |
| SPI A-12                                   | System Status Register (SYS_STS) 16-12              |

| T                                                                                        | Timer Group C 14-22                                                                  |
|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
|                                                                                          | Timer Group D 14-23                                                                  |
| TAP A-12                                                                                 | Timing 15-8                                                                          |
| TAP controller 18-33                                                                     | TIRQ A-12                                                                            |
| TBPR (Transmit Buffer Priority Register) 8-46                                            | TIRQ (Test Interrupt Request Registers) 4-11                                         |
| TCE A-12                                                                                 | TISR (Test Interrupt Source Registers) 4-13                                          |
| TCE (Test Counter Enable) bit 10-19                                                      | TM A-12                                                                              |
| TCF A-12                                                                                 | TM (Test Mode) bit 15-15                                                             |
| TCF (Timer Compare Flag) bit 14-15                                                       | TMEL A-13                                                                            |
| TCFIE A-12                                                                               | TMEL (Timer Mass Erase Limit) bits 5-25                                              |
| TCFIE (Timer Compare Flag Interrupt Enable)                                              | TMODE A-13                                                                           |
| bit 14-15                                                                                | TMODE (Test Mode) bit 4-14                                                           |
| TCK pin 17-6, 18-5                                                                       | TMR PD A-13                                                                          |
| TCSR A-12                                                                                | TMS pin 17-6, 18-5                                                                   |
| TDI pin 17-6, 18-5                                                                       | TNVH1L (Timer Non-volatile Hold 1 Limit) bits 5-27                                   |
| TDO pin 17-6, 18-5                                                                       | TNVHL A-13                                                                           |
| TDRE A-12                                                                                | TNVHL (Timer Non-volatile Hold Limit) bits 5-27                                      |
| TE A-12                                                                                  | TNVSL A-13                                                                           |
| TE (Transmitter Enable) bit 12-25                                                        | TNVSL (Timer Non-volatile Storage Limit) bits 5-25                                   |
| TEIE A-12                                                                                | TO A-13                                                                              |
| TEIE (Transmitter Interrupt Enable) bit 12-24                                            | TO (Trace Occurrence) bits 17-25                                                     |
| TEN (Test Mode Enable) bit 10-19                                                         | TOF (Timer Overflow Flag) bit 14-15                                                  |
| TERASEL A-12                                                                             | TOFIE A-13                                                                           |
| TERASEL (Timer Erase Limit) bits 5-24                                                    | TOFIE (Timer Overflow Flag Interrupt Enable)                                         |
| TERRIE (Transmitter Error Passive Interrupt Enable)                                      | bit 14-15                                                                            |
| bit 8-34                                                                                 | TOPNEG A-13                                                                          |
| TERRIF (Transmitter Error Passive Interrupt Flag)                                        | TOPNEG (Top-side PWM Polarity) bits 11-42                                            |
| bit 8-32                                                                                 | TPGS (Timer Program Setup Limit) bits 5-26                                           |
| Test                                                                                     | TPGSL A-13                                                                           |
| bits (TEST) 9-18                                                                         | TPROGL A-13                                                                          |
|                                                                                          | TPROGL (Timer Program Limit) bits 5-26                                               |
| Test Clock Input pin (TCK) 17-6, 18-5<br>Test Control and Status Register (TSCR) 4-13    | Transmission Data 13-14                                                              |
| Test Data Input pin (TDI) 17-6, 18-5                                                     | Transmission Format 13-11                                                            |
| Test Data Output pin (TDO) 17-6, 18-5                                                    | Transmission Formats 13-10                                                           |
|                                                                                          | Transmission Initiation Latency 13-13                                                |
| Test Interrupt Request Registers (TIRQ) 4-11 Test Interrupt Source Registers (TISR) 4-13 | Transmit Buffer Priority Register (TBPR) 8-46                                        |
| Test Mode Select Input pin (TMS) 17-6, 18-5                                              | Transmit Data bits 12-28                                                             |
| Test Register (TESTR) 15-14                                                              | TRCVL A-13                                                                           |
| Test Register (TSTREG) 10-19                                                             | TRCVL (Timer Recovery Limit) bits 5-28                                               |
| Test Register (151REG) 10-19 Test Register 0 (TST_REG0) 16-14, 16-15                     | Triggered-count Mode 14-8                                                            |
| Test Reset/Debug Event pin (TRST/DE) 17-6, 18-5                                          | TRST/DE pin 17-6, 18-5                                                               |
| TESTR A-12                                                                               | TRTDL – transmission request/DLC register                                            |
|                                                                                          | RTR – remote transmission request 8-44                                               |
| TESTR (Test Register) 15-14                                                              | Truth Table 5-6                                                                      |
| TFDBK A-12 TFDBV (Test Feedback Clock) bit 15-14-15-15                                   | TSCR (Test Control and Status Register) 4-13                                         |
| TFDBK (Test Feedback Clock) bit 15-14, 15-15                                             | TSEG1 (Time Segment 1) bits 8-29                                                     |
| TFREF A-12                                                                               |                                                                                      |
| TFREF (Test Reference Frequency Clock) bit 15-15                                         | TSEG2 (Time Segment 2) bits 8-29                                                     |
| TIDLE A-12                                                                               | tst_iack (Field that specifies the interrupt acknowledge level during PTM) bits 4-14 |
| THE (Transmitter Idle Interrupt) bit 12.25                                               | TST_REG0 (Test Register 0) 16-14, 16-15                                              |
| TIIE (Transmitter Idle Interrupt) bit 12-25                                              | TSTREG A-13                                                                          |
| Timer Group A 14-21<br>Timer Group B 14-22                                               | TSTREG (Test Register) 10-19                                                         |
| 1 IIIICI OTUUD D 14-22                                                                   | IDINEO (ICSI NOGISICI) IU-17                                                         |

| TWRNIE (Transmit Warning Interrupt Enable) bt 8-33 TWRNIF (Transmitter Warning Interrupt Flag) bit 8-31 TXD pin 12-4 TXE (Transmitter Buffer Empty) bits 8-35 TXEIE (Transmitter Empty Interrupt Enable) bits 8-36 | WUPIE (Wake-up Interrupt Enable) bit 8-33 WUPIF (Wakeup Interrupt Flag) bit 8-31 WUPM (Wake-up Mode) bit 8-26 WWW A-14 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| U                                                                                                                                                                                                                  | ^                                                                                                                      |
| LUD A 12                                                                                                                                                                                                           | X Address Bus One (XAB1) 1-22                                                                                          |
| UIR A-13                                                                                                                                                                                                           | X Address Bus Two (XAB2) 1-22                                                                                          |
| UIR (Upper Initialization Register) 10-17                                                                                                                                                                          | X Data Bus Two (XDB2) 1-22                                                                                             |
| UPOS A-13                                                                                                                                                                                                          | XDB2 A-14<br>VDB2 (V Data Bus True) 1 22                                                                               |
| UPOS (Upper Position Counter Register) 10-16<br>UPOSH A-13                                                                                                                                                         | XDB2 (X Data Bus Two) 1-22<br>XE A-14                                                                                  |
| UPOSH (Upper Position Hold Register) 10-17                                                                                                                                                                         | XE (X Address Enable) bit 5-16                                                                                         |
| Upper Initialization Register (UIR) 10-17                                                                                                                                                                          | XIE A-14                                                                                                               |
| Upper Position Counter Register (UPOS) 10-16                                                                                                                                                                       | XIE (Index Pulse Interrupt Enable) bit 10-12                                                                           |
| Upper Position Hold Register (UPOSH) 10-17                                                                                                                                                                         | XIP (Index Triggered Initialization of Position Counters) bit 10-12                                                    |
| V                                                                                                                                                                                                                  | XIRQ A-14                                                                                                              |
|                                                                                                                                                                                                                    | XIRQ (Index Pulse Interrupt Request) bit 10-12                                                                         |
| VAL (Forced OFLAG Value) bit 14-16                                                                                                                                                                                 | XNE A-14                                                                                                               |
| Variable-frequency PWM Mode 14-9                                                                                                                                                                                   | XNE (Use Negative Edge of Index Pulse) bit 10-12                                                                       |
| VDD A-13                                                                                                                                                                                                           | XRAM A-14                                                                                                              |
| VDDA 9-10, A-13                                                                                                                                                                                                    | XTAL 15-3                                                                                                              |
| Vector (Current Vector Output) bits 4-14                                                                                                                                                                           | Υ                                                                                                                      |
| VEL A-13<br>VELH A-13                                                                                                                                                                                              | ĭ                                                                                                                      |
| VLMODE A-13                                                                                                                                                                                                        | YE A-14                                                                                                                |
| VLMODE (Value Register Load Mode) bits 11-44                                                                                                                                                                       | YE (Y Address Enable) bit 5-17                                                                                         |
| VREF 9-10, A-13                                                                                                                                                                                                    | TE (Tricaless Emable) of 3 Tr                                                                                          |
| VRM A-13                                                                                                                                                                                                           | Z                                                                                                                      |
| VSS A-13                                                                                                                                                                                                           |                                                                                                                        |
| VSSA 9-10, A-13                                                                                                                                                                                                    | ZCI A-14                                                                                                               |
| <b>14</b>                                                                                                                                                                                                          | ZCI (Zero Crossing Interrupt) bit 9-19                                                                                 |
| W                                                                                                                                                                                                                  | ZCIE A-14                                                                                                              |
| Weit Mede 12 20                                                                                                                                                                                                    | ZCIE (Zero Crossing Interrupt Enable) bit 9-12                                                                         |
| Wait Mode 12-29<br>WAKE A-13                                                                                                                                                                                       | ZCS A-14 ZCS (Zero Crossing Status) bits 9-21                                                                          |
| WAKE (Wakeup Condition) bit 12-24                                                                                                                                                                                  | ZSCR (ZCLOCK Source) bits 15-11                                                                                        |
| Watchdog Timeout Register (WTR) 10-14                                                                                                                                                                              | ZSRC A-14                                                                                                              |
| Watchdog Timer 10-8                                                                                                                                                                                                | ZSRC (ZCLOCK Source) bits 15-14                                                                                        |
| WDE A-13                                                                                                                                                                                                           |                                                                                                                        |
| WDE (Watchdog Enable) bit 10-13                                                                                                                                                                                    |                                                                                                                        |
| WP A-13                                                                                                                                                                                                            |                                                                                                                        |
| WP (Write Protect) bit 11-43                                                                                                                                                                                       |                                                                                                                        |
| WSP (Wait State P Memory) bits 3-8                                                                                                                                                                                 |                                                                                                                        |
| WSP (Wait State Program Memory) bits 6-5                                                                                                                                                                           |                                                                                                                        |
| WSPM A-13                                                                                                                                                                                                          |                                                                                                                        |
| WSX A-13                                                                                                                                                                                                           |                                                                                                                        |
| WSX (Wait State Data Memory) bits 3-8                                                                                                                                                                              |                                                                                                                        |
| WSX (Wait State X Data Memory) bits 6-5                                                                                                                                                                            |                                                                                                                        |
| WTR A-13                                                                                                                                                                                                           |                                                                                                                        |
| WTR (Watchdog Timeout Register) 10-14                                                                                                                                                                              |                                                                                                                        |