# **EMI9406**

# L-C LCD and Camera EMI Array with ESD Protection

#### **Functional Description**

The EMI9406 is an inductor-based (L-C) EMI filter array with ESD protection, which integrates six filters in a uDFN package with 0.40 mm pitch. Each EMI filter channel of the EMI9406 is implemented with the component value of 1.8 pF 35 nH-4.7 pF-35 nH-6 pF. The cut-off frequency at -3 dB attenuation is 300 MHz and can be used in applications where the data rates are as high as 160 Mbps, while providing greater than -35 dB attenuation over the 800 MHz to 2.7GHz frequency range. The parts include ESD diodes on every I/O pin and provide a high level of protection against electrostatic discharge (ESD). The ESD protection diodes connected to the external filter ports are designed and characterized to safely dissipate ESD strikes of ±14 kV, which is beyond the maximum requirement of the IEC61000-4-2 international standard.

This device is particularly well suited for wireless handsets, mobile LCD modules and PDAs because of its small package format and easy-to-use pin assignments. In particular, the EMI9406 is ideal for EMI filtering and protecting data and control lines for the LCD display and camera interface in mobile handsets.

The EMI9404 is housed in space saving, low profile, 0.40 mm pitch UDFN packages in a RoHS compliant, Pb-Free format.

#### **Features**

- Six Channels of EMI Filtering with Integrated ESD Protection
- Pi-Style EMI Filters in a Capacitor-Inductor-Capacitor (C-L-C) Network
- ±14 kV ESD Protection (IEC 61000-4-2 Level 4, contact discharge) at External Pin
- Greater than -35 dB Attenuation (typical) at 1 GHz
- UDFN Pb-Free Package with 0.40 mm Lead Pitch: 6-ch. = 12-Lead UDFN
- UDFN Pb-Free Package with 0.40 mm Lead Pitch: 12-lead: 2.50 mm x 1.35 mm
- Increased Robustness Against Vertical Impacts During Manufacturing Process
- These Devices are Pb-Free and are RoHS Compliant

#### **Applications**

- LCD and Camera Data Lines in Mobile Handsets
- I/O Port Protection for Mobile Handsets, Notebook Computers, PDAs, etc.
- EMI Filtering for Data Ports in Cell Phones, PDAs or Notebook Computer



#### ON Semiconductor®

www.onsemi.com

#### MARKING DIAGRAMS



UDFN12 CASE 517BD



L6 = Specific Device Code

M = Month Code

= Pb-Free Package

(Note: Microdot may be in either location)

#### **PINOUTS**

Internal Pins (Lower ESD Event)

2 3 4 5 6

GND

GND

12 11 10 9 8 7

External Pins (Higher ESD Event)

igher ESD Event) (Bottom View)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 3 of this data sheet.

- Wireless Handsets
- Handheld PCs/PDAs
- LCD and Camera Modules



1 of 6 EMI Filtering + ESD Channels

Figure 1. Electrical Schematic

**Table 1. PIN DESCRIPTIONS** 

| Pin #   | Name    | Description                       |
|---------|---------|-----------------------------------|
| 1       | FILTER1 | Filter + ESD Channel 1 (Internal) |
| 2       | FILTER2 | Filter + ESD Channel 2 (Internal) |
| 3       | FILTER3 | Filter + ESD Channel 3 (Internal) |
| 4       | FILTER4 | Filter + ESD Channel 4 (Internal) |
| 5       | FILTER5 | Filter + ESD Channel 5 (Internal) |
| 6       | FILTER6 | Filter + ESD Channel 6 (Internal) |
| 7       | FILTER6 | Filter + ESD Channel 6 (External) |
| 8       | FILTER5 | Filter + ESD Channel 5 (External) |
| 9       | FILTER4 | Filter + ESD Channel 4 (External) |
| 10      | FILTER3 | Filter + ESD Channel 3 (External) |
| 11      | FILTER2 | Filter + ESD Channel 2 (External) |
| 12      | FILTER1 | Filter + ESD Channel 1 (External) |
| GND PAD | GND     | Device Ground                     |

#### **SPECIFICATIONS**

#### **MAXIMUM RATINGS**

| Parameter                 | Value       | Unit |
|---------------------------|-------------|------|
| Storage Temperature Range | −65 to +150 | °C   |
| Current per Inductor      | 15          | mA   |
| DC Package Power Rating   | 500         | mW   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### STANDARD OPERATING CONDITIONS

| Parameter                   | Rating     | Unit |
|-----------------------------|------------|------|
| Operating Temperature Range | −40 to +85 | °C   |

#### **ELECTRICAL OPERATING CHARACTERISTICS (Note 1)**

| Symbol                | Parameter                                                                                                                                                                                                                                             | Conditions                                              | Min              | Тур                        | Max         | Unit |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------------------|----------------------------|-------------|------|
| L <sub>TOT</sub>      | Total Channel Inductance                                                                                                                                                                                                                              |                                                         |                  | 70                         |             | nH   |
| R <sub>TOT</sub>      | Total Channel DC Resistance                                                                                                                                                                                                                           |                                                         |                  | 45                         |             | Ω    |
| $C_{TOT\_0V}$         | Total Channel Capacitance, 0 V bias                                                                                                                                                                                                                   | 0 V dc; 1 MHz, 30 mV <sub>rms</sub>                     |                  | 17.5                       | 24          | pF   |
| C <sub>TOT_2.5V</sub> | Total Channel Capacitance, 2.5 V bias                                                                                                                                                                                                                 | 2.5 V dc; 1 MHz, 30 mV <sub>rms</sub>                   |                  | 11.5                       |             | pF   |
| Vst                   | Stand-off Voltage                                                                                                                                                                                                                                     | Ι = 10 μΑ                                               | 5.5              |                            |             | V    |
| ILEAK                 | Diode Leakage Current                                                                                                                                                                                                                                 | V <sub>IN</sub> = +3.3 V                                |                  | 0.1                        | 0.5         | μΑ   |
| VsiG                  | Signal Clamp Voltage Positive Clamp<br>Negative Clamp                                                                                                                                                                                                 | I <sub>LOAD</sub> = 10 mA<br>I <sub>LOAD</sub> = -10 mA | 5.6<br>-1.5      | 6.8<br>-0.8                | 9.0<br>-0.4 | V    |
| Vesd                  | In-system ESD Withstand Voltage a) Contact discharge per IEC 61000-4-2 standard, Level 4 (External Pins) b) Contact discharge per IEC 61000-4-2 standard, Level 4 (Internal Pins) c) Air discharge per IEC61000-4-2 standard, Level 4 (External Pins) | Notes 2 and 3                                           | ±14<br>±2<br>±16 |                            |             | kV   |
| V <sub>C</sub>        | Clamping Voltage<br>TLP (Note 4)<br>See Figures 4 through 7                                                                                                                                                                                           | Ipp = 8 A<br>Ipp = 16 A<br>Ipp = -8 A<br>Ipp = -16 A    |                  | 13.7<br>20<br>-4.4<br>-7.6 |             | V    |
| fc                    | Cut-off frequency Z <sub>SOURCE</sub> = 50 $\Omega$ , Z <sub>LOAD</sub> = 50 $\Omega$                                                                                                                                                                 |                                                         |                  | 345                        |             | MHz  |

- T<sub>A</sub> = 25°C unless otherwise specified.
   ESD applied to input and output pins with respect to GND, one at a time.
- 3. Unused pins are left open.
- 4. ANSI/ESD STM5.5.1 Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions:  $Z_0 = 50 \Omega$ ,  $t_p = 100 \text{ ns}$ ,  $t_r = 4 \text{ ns}$ , averaging window;  $t_1 = 30 \text{ ns}$  to  $t_2 = 60 \text{ ns}$ .

#### PERFORMANCE INFORMATION

#### **TYPICAL FILTER PERFORMANCE**

 $(T_A = 25^{\circ}C, DC \text{ Bias} = 0 \text{ V}, 50 \Omega \text{ Environment})$ 



## Figure 2. Typical Filter Insertion Loss

## TYPICAL DIODE CAPACITANCE VS. INPUT **VOLTAGE**



Figure 3. Filter Capacitance vs. Input Voltage (Normalized to Capacitance at 0 VDC and 25°C)

#### **ORDERING INFORMATION**

| Device       | Pins | Marking | Package             | Shipping <sup>†</sup> |
|--------------|------|---------|---------------------|-----------------------|
| EMI9406MUTAG | 12   | 96      | UDFN12<br>(Pb-Free) | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





Figure 5. Negative TLP I-V Curve

#### Transmission Line Pulse (TLP) Measurement

Transmission Line Pulse (TLP) provides current versus voltage (I-V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 6. TLP I-V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 7 where an 8 kV IEC 61000-4-2 current waveform into a short is compared with TLP current pulses at 8 A and 16 A, also into a short. A TLP I-V curve shows the voltage at which the device turns on, as well as how well the device clamps voltage over a range of current levels. Typical TLP I-V curves for the EMI9404 are shown in Figures 4 and 5 for positive and negative stress respectively. Application note AND9007/D gives more

detail on TLP datasheet parameters, while application note AND9006/D provides a more complete explanation of the use of TLP for understanding protection product characteristics.



Figure 6. Simplified Schematic of a Typical TLP System



Figure 7. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms





12X L

#### UDFN12, 2.5x1.35, 0.4P CASE 517BD-01 ISSUE O

**DATE 18 NOV 2009** 



DETAIL A

-E2

Ф 0.05 C NOTE 3

0.10 | C | A | B



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
- ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS. DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND
- 0.25 mm FROM THE TERMINAL TIP.
   COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |  |
|-----|-------------|------|--|--|
| DIM | MIN         | MAX  |  |  |
| Α   | 0.45        | 0.55 |  |  |
| A1  | 0.00        | 0.05 |  |  |
| А3  | 0.13        | REF  |  |  |
| b   | 0.15 0.25   |      |  |  |
| D   | 2.50 BSC    |      |  |  |
| D2  | 1.90 2.10   |      |  |  |
| Е   | 1.35 BSC    |      |  |  |
| E2  | 0.30        | 0.50 |  |  |
| е   | 0.40 BSC    |      |  |  |
| K   | 0.15        |      |  |  |
| L   | 0.20        | 0.30 |  |  |
| 11  | 0.05        |      |  |  |

#### **GENERIC MARKING DIAGRAM\***



XX = Specific Device Code

Μ = Month Code = Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

## **RECOMMENDED SOLDERING FOOTPRINT\***

**BOTTOM VIEW** 



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON47061E               | Electronic versions are uncontrolled except when                                                      |
|------------------|---------------------------|-------------------------------------------------------------------------------------------------------|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped |
| NEW STANDARD:    |                           | "CONTROLLED COPY" in red.                                                                             |
| DESCRIPTION:     | UDFN12, 2.5X1.35, 0.4P    | PAGE 1 OF 2                                                                                           |



| <b>DOCUMENT</b> | NUMBER |
|-----------------|--------|
| 98AON47061      | E      |

PAGE 2 OF 2

| ISSUE | REVISION                                 | DATE        |
|-------|------------------------------------------|-------------|
| 0     | RELEASED FOR PRODUCTION. REQ. BY A. TAM. | 18 NOV 2009 |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |
|       |                                          |             |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative