

# PART NUMBER

# CLC431ABCA-ROCV

# Rochester Electronics Manufactured Components

Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All re-creations are done with the approval of the Original Component Manufacturer. (OCM)

Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet.

# **Quality Overview**

- ISO-9001
- AS9120 certification
- Qualified Manufacturers List (QML) MIL-PRF-38535
  - Class Q Military
  - Class V Space Level

Qualified Suppliers List of Distributors (QSLD)

• Rochester is a critical supplier to DLA and meets all industry and DLA standards.

Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers.

The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OCM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing.



## CLC431/432 **Dual Wideband Monolithic Op Amp with Disable General Description** Features

The CLC431 and CLC432 current-feedback amplifiers provide wide bandwidths and high slew rates for applications where board density and power are key considerations. These amplifiers provide DC-coupled small signal bandwidths exceeding 92MHz while consuming only 7mA per channel. Operating from ±15V supplies, the CLC431/432's enhanced slew rate circuitry delivers large-signal bandwidths without out voltage swings up to 28V<sub>pp</sub>. A wide range of bandwidth insensitive gains are made possible by virtue of the CLC431 and CLC432's current-feedback topology.

The large common-mode input range and fast settling time (70ns to 0.05%) make these amplifiers well suited for CCD & data telecommunication applications. The disable of the CLC431 can accommodate ECL or TTL logic levels or a wide range of user definable inputs. With its fast enable/disable time (0.2µs/1µs) and high channel isolation of 70dB at 10MHz, the CLC431 can easily be configured as a 2:1 MUX. Many high performance video applications requiring signal gain and/or switching will be satisfied with the CLC431/432 due to their very low differential gain and phase errors (less than 0.1% and 0.1°;  $A_V = +2V/V$  at 4.43MHz into 150 $\Omega$  load).

Quick 8ns rise and fall times on 10V pulses allow the CLC431/432 to drive either twisted pair or coaxial transmission lines over long distances.

The CLC431/432's combination of low input voltage noise, wide common-mode input voltage range and large output voltage swings make them especially well suited for wide dynamic range signal processing applications

Enhanced Solutions (Military/Aerospace)

SMD Number: 5962-94725

\*Space level versions also available.

\*For more information, visit http://www.national.com/mil

## **Connection Diagrams**



- Wide bandwidth:  $92MHz(A_V = +1)$ ,  $62MHz(A_V = +2)$
- Fast slew rate: 2000V/µs
- Fast disable: 1µs to high-Z output
- High channel isolation: 70dB at 10MHz
- Single or dual supplies: ±5V to ± 16.5V

## Applications

- Video signal multiplexing
- Twisted-pair differential driver
- CCD buffer & level shifting
- Discrete gain-select amplifier
- Transimpedance amplifier

## CLC431/CLC432 Channel Matching



DS012712 © 2001 National Semiconductor Corporation

#### CLC431/432 Connection Diagrams (Continued) 14 V<sub>OUT</sub> 1 V<sub>INV</sub> 1 13 $V_{R_{TTL}}$ 1 V<sub>NON-INV</sub> 1 2 DIS 1 12 DIS1 3 -V<sub>CC</sub> 11 $+V_{CC}$ 4 DIS 2 10 DIS2 5 V<sub>NON-INV</sub> 2 6 9 $V_{R_{TTL}}$ 2 V<sub>OUT</sub>2 $V_{\rm INV}$ 2 8 7 DS012712-4 Pinout CLC431 DIP & SOIC **Typical Application** SELECT V<sub>OUT</sub> (1V/div) \*\*\*\*\*\* Channel 1 Channel 2 Time (1 μs/div) DS012712-3 **CLC431 Gain-Select Amplifier** 500Ω Rg Channel 1 (Gain = 2) R<sub>f</sub> w 500Ω Ri $\frac{1}{2}$ CLC431 50Ω $\mathbf{M}$ 50Ω Rs V<sub>OUT</sub> SELECT O W 0 50Ω Ri 50Ω Ş $\mathsf{R}_{\mathsf{L}}$ ₹ ∇ 50Ω $\frac{1}{2}$ CLC431 1 V<sub>PP</sub> @ 5 MHz ( $\sim$ 50Ω 500Ω $\sim$ $\mathsf{R}_{\mathsf{f}}$ Rg } √ 125Ω Channel 2 (Gain = 5) DS012712-2 **Discrete Gain-Select Amplifier**

CLC431/432

# **Ordering Information**

| Package             | Temperature Range | Part Number | Package   | NSC     |  |
|---------------------|-------------------|-------------|-----------|---------|--|
|                     | Industrial        |             | Marking   | Drawing |  |
| 14-Pin Plastic DIP  | –40°C to +85°C    | CLC431AJP   | CLC431AJP | N14A    |  |
| 14-Pin Plastic SOIC | -40°C to +85°C    | CLC431AJE   | CLC431AJE | M14A,B  |  |
| 8-Pin Plastic DIP   | -40°C to +85°C    | CLC432AJP   | CLC432AJP | N08E    |  |
| 8-Pin Plastic SOIC  | -40°C to +85°C    | CLC432AJE   | CLC432AJE | M08A    |  |

# Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage               | ±16.5V           |
|------------------------------|------------------|
| Short Circuit Current        | 100mA            |
| Common-Mode Input Voltage    | ±V <sub>CC</sub> |
| Differential Input voltage   | ±10V             |
| Maximum Junction Temperature | 150°C            |
| Storage Temperature Range    | –65°C to +150°C  |

Lead Temperature (Soldering 10 sec)

# **Operating Ratings**

| Thermal Resistance |                     |                 |
|--------------------|---------------------|-----------------|
| Package            | $(\theta_{\rm JC})$ | $(\theta_{JA})$ |
| 14-Pin MDIP        | 55°C/W              | 100°C/W         |
| 14-Pin SOIC        | 35°C/W              | 105°C/W         |
| 8-Pin MDIP         | 55°C/W              | 110°C/W         |
| 8-Pin SOIC         | 40°C/W              | 115°C/W         |
|                    |                     |                 |

# **Electrical Characteristics**

 $V_{CC}$  = ±15V;  $A_V$  = +2;  $R_f$  =  $R_g$  = 750 $\Omega$ ;  $R_L$  = 100 $\Omega$ ; unless noted

| (Note 3)   | Parameters                           | Conditions                             | Тур  | Max/N | lin Ratings ( | Note 2)       | Units  |
|------------|--------------------------------------|----------------------------------------|------|-------|---------------|---------------|--------|
|            | Ambient Temperature                  | CLC431 & CLC432                        | +25  | +25   | 0 to +70      | -40 to<br>+85 | °C     |
| Frequenc   | y Domain Response                    |                                        |      |       |               |               | •      |
|            | -3dB Bandwidth                       | $V_{OUT} < 4.0V_{PP}$                  | 62   | 42    | 37            | 36            | MHz    |
|            |                                      | $V_{OUT} < 4.0V_{PP}, V_{CC}$<br>= ±5V | 62   |       |               |               | MHz    |
| (Note 4)   |                                      | V <sub>OUT</sub> < 10V <sub>PP</sub>   | 28   | 21    | 20            | 20            | MHz    |
|            | Gain Flatness                        | $V_{OUT} < 4.0V_{PP}$                  |      |       |               |               |        |
|            | Peaking                              | DC to 100MHz                           | 0.05 | 0.5   | 0.7           | 0.7           | dB     |
|            | Rolloff                              | DC to 20MHz                            | 0.0  | 0.8   | 0.8           | 0.8           | dB     |
|            | Linear Phase Deviation               | DC to 30MHz                            | 0.3  | 1.8   | 2.0           | 2.1           | deg    |
|            | Differential Gain                    | $R_{L} = 150\Omega, 4.43MHz$           | 0.12 | 0.18  | 0.2           | 0.2           | %      |
|            | Differential Phase                   | $R_{L} = 150\Omega, 4.43MHz$           | 0.12 | 0.18  | 0.23          | 0.25          | deg    |
| Time Don   | nain Response                        |                                        | 1    |       |               |               |        |
| (Note 4)   | Rise and Fall Time                   | 10V Step                               | 8    | 12    | 13            | 13            | ns     |
|            | Overshoot                            | 2V Step                                | 5    | 10    | 12            | 12            | %      |
|            | Settling Time                        | 2V Step to 0.05%                       | 70   | 100   | 110           | 110           | ns     |
| (Note 4)   | Slew Rate                            | $V_{OUT} = \pm 10V$                    | 2000 | 1500  | 1450          | 1400          | V/ms   |
| Distortior | And Noise Response                   |                                        |      |       | 11            |               | 1      |
| (Note 8)   | 2nd Harmonic Distortion              | 2V <sub>PP</sub> , 1MHz                | -65  |       |               |               | dBc    |
| (Note 8)   | 3rd Harmonic Distortion              | 2V <sub>PP</sub> , 1MHz                | -75  |       |               |               | dBc    |
|            | Equivalent Input Noise               |                                        |      |       |               |               |        |
|            | Voltage                              | >1MHz                                  | 3.3  | 4.2   | 4.4           | 4.5           | nV/√Hz |
|            | Current, Inverting                   | >1MHz                                  | 13   | 16    | 17            | 18            | pA/√Hz |
|            | Current, Non-Inverting               | >1MHz                                  | 2.0  | 2.5   | 2.6           | 2.8           | pA⁄√Hz |
| Static, DO | C Performance                        |                                        |      |       |               |               |        |
| (Note 9)   | Input Offset Voltage                 |                                        | 3    | 6     | 7             | 7             | mV     |
|            | Average Drift                        |                                        | 20   | -     | 50            | 50            | µV/°C  |
| (Note 9)   | Input Bias Current,<br>Non-Inverting |                                        | 2    | 8     | 10            | 16            | μA     |
|            | Average Drift                        |                                        | 25   | -     | 100           | 150           | nA/°C  |
| (Note 9)   | Input Bias Current, Inverting        |                                        | 2    | 6     | 6             | 8             | μA     |
|            | Average Drift                        |                                        | 8    | -     | 25            | 40            | nA/°C  |
|            | Power Supply Rejection Ratio         | DC                                     | 64   | 59    | 59            | 59            | dB     |
|            | Common-Mode Rejection Ratio          | DC                                     | 63   | 58    | 57            | 56            | dB     |
| (Note 9)   | Supply Current                       | $R_{L} = \infty$ , Per Channel         | 7.1  | 7.9   | 8.5           | 9.6           | mA     |

+300°C

## Electrical Characteristics (Continued)

 $V_{CC}$  = ±15V;  $A_V$  = +2;  $R_f$  =  $R_g$  = 750 $\Omega;$   $R_L$  = 100 $\Omega;$  unless noted

| (Note 3)   | ote 3) Parameters Conditions          |                                | Тур    | Max/Min Ratings (Note 2) |          |               | Units |
|------------|---------------------------------------|--------------------------------|--------|--------------------------|----------|---------------|-------|
|            | Ambient Temperature                   | CLC431 & CLC432                | +25    | +25                      | 0 to +70 | -40 to<br>+85 | °C    |
| Static, DC | Performance                           |                                |        |                          |          |               |       |
| (Note 9)   | CLC431 Disabled                       | $R_{L} = \infty$ , Per Channel | 0.8    | 1.2                      | 1.3      | 1.45          | mA    |
| Miscellan  | eous Performance                      |                                |        |                          |          |               |       |
|            | Input Voltage Range                   | Common Mode                    | ± 12.2 | ± 12.0                   | ± 11.8   | ± 11.6        | V     |
|            | Input Resistance                      | Non-Inverting                  | 24     | 16                       | 10       | 6             | MΩ    |
|            | Input Capacitance                     | Non-Inverting                  | 0.5    | 1                        | 1        | 1             | pF    |
|            | Output Current                        |                                | ±60    | ±38                      | ±35      | ±30           | mA    |
|            | Output Voltage Range                  | $R_L \ge 5k\Omega$             | ± 14.0 | ± 13.6                   | ± 13.4   | ± 13.2        | V     |
|            |                                       | $R_{L} = 100\Omega$            | ± 6.0  | ± 3.7                    | ± 3.7    | ± 2.9         | V     |
| Switching  | Performance (CLC431)                  |                                |        |                          |          |               |       |
|            | Switching Time                        | Turn On                        | 0.1    | 0.15                     | 0.155    | 0.165         | μs    |
|            |                                       | Turn Off                       | 0.7    | 1.0                      | 1.2      | 1.2           | μs    |
| (Note 5)   | DIS Logic Levels                      | Single-Ended Mode              |        |                          |          |               |       |
|            | High Input Voltage (V <sub>IH</sub> ) |                                | >2.0   | >2.0                     | >2.0     | >2.0          | V     |
|            | Low Input Voltage (V <sub>IL</sub> )  |                                | <0.8   | <0.8                     | <0.8     | <0.8          | V     |
|            | Maximum Current Input                 | $V_{IH} > DIS > V_{IL}$        | 150    | 180                      | 190      | 205           | μΑ    |
| (Note 6)   | DIS-DIS                               | Differential Mode              |        |                          |          |               |       |
|            | Minimum Differential Voltage          |                                | 0.3    | 0.4                      | 0.4      | 0.4           | V     |
| Isolation  |                                       |                                |        |                          |          |               |       |
|            | Crosstalk, Input Referred             | 10MHz                          | 70     | 64                       | 64       | 64            | dB    |
| (Note 7)   | Off Isolation                         | 10MHz                          | 64     | 60                       | 60       | 60            | dB    |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" specifies conditions of device operation.

Note 2: Min/max ratings are based on product characterization and simulation. Individual parameters are tested as noted. Outgoing quality levels are determined from tested parameters.

Note 3: Tested and guaranteed with R\_f = 866 \Omega. CLC432 tested and guaranteed with R\_f = 750 \Omega

Note 4: Spec is guaranteed for  ${\sf R}_L \geq 500 \Omega$ 

**Note 5:**  $V_{RTTL} = 0$ , See text for single-ended mode of operation.

Note 6:  $V_{RTTL} = NC$ , See text for differential mode operation.

Note 7: Spec is guaranteed for AJE & AJP yield 7dB lower

**Note 8:** Spec is tested with  $2V_{PP}$ , 10MHz and  $R_L = 100\Omega$ 

Note 9: J-level: spec is 100% tested at +25°C

# **Typical Performance Characteristics** ( $T_A = +25^{\circ}C$ , $A_V = +2$ , $V_{CC} = \pm 15V$ , unless specified)

## **Non-Inverting Frequency Response**



## **Inverting Frequency Response**



www.national.com

CLC431/432

# **Typical Performance Characteristics** ( $T_A = +25^{\circ}C$ , $A_V = +2$ , $V_{CC} = \pm 15V$ , unless specified) (Continued)

## Frequency Response vs. Load Resistance



Gain Flatness & Linear Phase Deviation



**Pulse Response** 



**Output Current** 



Differential Gain and Phase at 3.58MHz







# **Typical Performance Characteristics** ( $T_A = +25^{\circ}C$ , $A_V = +2$ , $V_{CC} = \pm 15V$ , unless specified) (Continued)

### Long-Term Settling Time



#### Settling Time vs. Capacitive Load









CMRR, PSRR and Closed-Loop Ro



Off-Isolation during Disable (CLC431)



CLC431/432

# **Typical Performance Characteristics** ( $T_A = +25^{\circ}C$ , $A_V = +2$ , $V_{CC} = \pm 15V$ , unless specified) (Continued)

Typical DC Errors vs. Temperature 1.8 60 IBN 1.6 55 1.4 50 1.2 😇 (NW) 45 800 40 1.0 <sup>IBN</sup> (μA) VOS 35 0.6 IBI 30 0.4 0.2 25 -35 -15 +5 +25 +45 +65 +85 +105 +125 -55 Temperature (°C) DS012712-20

Equivalent Input Noise



2nd and 3rd Harmonic distortion



Recommended R<sub>f</sub>vs. Gain (CLC432)



2-Tone, 3rd-Order Intermod. Intercept







# **Typical Performance Characteristics** ( $T_A = +25^{\circ}C$ , $A_V = +2$ , $V_{CC} = \pm 15V$ , unless

specified) (Continued)

### Recommended $R_fvs. V_{CC} (A_V = +2)$



## **Application Division**

## Introduction

The CLC431 and the CLC432 are dual wideband current-feedback op amps that operate from single (+10V to +33V) or dual ( $\pm$ 5V to  $\pm$ 16.5) power supplies. The CLC431 is equipped with a disable feature and is offered in 14-dip DIP and SOIC packages. The CLC432 is packaged in a standard 8-pin dual pinout and is offered in an 8-pin DIP and SOIC. Evaluation boards are available for each version of both devices. The evaluation boards can assist in the device and/or application evaluation and were used to generate the typical device performance plots on the preceding pages.

Each of the CLC431/CLC432's dual channels provide closely matched DC & AC electrical performance characteristics making them ideal choices for wideband signal processing. The CLC431, with its disable features, can easily be configured as a 2:1 mux or several can be used to form a 10:1 mux without performance degradation. The two closely-matched channels of the CLC432 can be combined to form composite circuits for such applications as filter blocks, integrators, transimpedance amplifiers and differential line drives and receivers.

## Feedback Resistor Selection

The loop gain and frequency response for a current-feedback operational amplifier is determined largely by the feedback resistor (Rf). Package parasitic also influence ac response. Since the package parasitics of the CLC431 and the CLC4332 are different, the optimum frequency and phase response are obtained with different values of feedback resistor (for  $A_V = +2$ ; CLC431:  $R_f = 866\Omega$ , CLC432:  $R_f = 750\Omega$ ). The Electrical Characteristics and Typical Performance plot are valid for both devices under the specified conditions. Generally, lowering R<sub>f</sub> from its recommended value will peak the frequency response and extended the bandwidth while increasing its value will roll off the response. Reducing the value of R<sub>f</sub> too far below its recommended value will cause overshoot, ringing and eventually oscillation. For more information see Application Note OA-20 and OA-13.

In order to minimize the devices' frequency and phase response for gains other than +2V/V it is recommended to adjust the value of the feedback resistor. The two plots found in the Typical Performance section entitled "Recommended R<sub>f</sub> vs. Gain" provide the means of selecting the feedback-resistor value that optimizes frequency and phase response over the CLC431/CLC432's gain range. Both pots show the value of R<sub>f</sub> approaching a nonzero minimum at high non-inverting gains, which is characteristic of current-feedback op amps and yields best results. The linear portion of the two R<sub>f</sub> vs. Inverting-gain curves results from the limitation placed on  $\rm R_g$  (i.e.  $\rm R_g \ge 50 \Omega)$  in order to maintain an adequate input impedance for the inverting configuration. It should be noted that for stable operation a non-inverting gain of +1 requires an  $R_f$  equal to  $1k\Omega$  for both the CLC431 and the CLC4332.

## CLC431 Disable Feature

The CLC431 disable feature can be operated either single-endedly or differentially thereby accommodating a wide range of logic families. There are three pins associated with the disable feature of each of the CLC431's two amplifiers: DIS,  $\overline{\text{DIS}}$  and  $V_{\text{RTTL}}$  (please see pinout on front page). Also note that both amplifiers are guaranteed to be enabled if all three of these pins are unconnected.

*Figure 1* illustrates the single-ended mode of the CLC431's disable feature for logic families such as TTL and CMOS. In order to operate properly,  $V_{RTTL}$  must be grounded, thereby biasing DIS to approximately +1.4V through the two internal series diodes. For single-ended operation, DIS should be left floating. Applying a TTL or CMOS logic "high" (i.e.>2.0Volts) to DIS will switch the tail current of the differential pair to Q1 and "shut down" Q2 which results in the disabling of that channel of the CLC431. Alternatively, applying a logic "low" (i.e. <0.8Volts) to DIS will switch the tail current from Q1 to Q2 effectively enabling that channel. If DIS is left floating under single-ended operation, then the associated amplifier is guaranteed to be disabled.

CLC431/432

# CLC431/432

## Application Division (Continued)



The disable feature of the CLC431 is such that DIS and  $\overline{\text{DIS}}$  have common-mode input voltage ranges of (+V<sub>CC</sub>) to (-V<sub>CC</sub>+3V) and are so guaranteed over the commercial temperature range. Internal clamps (not shown) protect the DIS input from excessive input voltages that could otherwise

cause damage to the device. This condition occurs when enough source current flows into the node so as to allow DIS to rise to  $V_{CC}$ . This clamp is activated once DIS exceeds DIS by 1.5Volts and guarantees that  $V_{DIS}$ (ground referenced) does not exceed 4.7Volts.





*Figure 2* illustrates the differential mode of the CLC431's disable feature for ECL-type logic. In order for this mode to operate properly,  $V_{RTTL}$  must be left floating while DIS and DIS are to be connected directly to the ECL gate as illustrated. Applying a differential logic "high" (DIS - DIS  $\geq$  0.4Volts) switches the tail current of the differential pair from Q2 to Q1 and results in the disabling of that CLC431 channel. Alternatively, applying a differential logic "low" (DIS - DIS  $\leq$  -0.4Volts) switches the tail current of the differential pair from Q1 to Q2 and results in the enabling of that same channel. The internal clamp, mentioned above, also protects against excessive differential voltages up to 30 Volts while limiting input currents to <3mA.

#### **DC Performance**

A current-feedback amplifier's input stage does not have equal nor correlated bias currents, therefore they cannot be cancelled and each contributes to the total DC offset voltage at the output by the following equation:

$$V_{offset} = \pm \left( I_{bn} * R_s \left( 1 + \frac{R_f}{R_g} \right) + V_{io} \left( 1 + \frac{R_f}{R_g} \right) + I_{bi} * R_f \right)$$
(1)

The input resistor  $\rm R_s$  is that resistance seen when looking from the non-inverting input back towards the source. For inverting DC-offset calculations, the source resistance seen

## Application Division (Continued)

by the input resistor  $R_g$  must be included in the output offset calculation as a part of the non-inverting gain equation. Application note OA-7 gives several circuits for DC offset correction.

### Layout Considerations

It is recommended that the decoupling capacitors  $(0.1\mu F)$  ceramic and  $6.8\mu F$  electrolytic) should be placed as close as possible to the power supply pins to insure a proper high-frequency low impedance bypass. Careful attention to circuit board layout is also necessary for best performance. Of particular importance is the control of parasitic capacitances (to ground) at the output and inverting input pins. See CLC431/CLC432 Evaluation Board literature for more information.

### **Applications Circuit**

2:1 Video Mux (CLC431)

Figure 3 illustrates the connections necessary to configure the CLC431 as a 2:1 multiplexer in a 75Ω. Each of the two CLC431's amplifiers is configured with a non-inverting gain of +2V/V using  $634\Omega$  feedback (R<sub>f</sub>) and gain-setting (R<sub>a</sub>) resistors . The feedback resistor value is lower than that recommended in order to compensate for the reduction of loop-gain that results from the inclusion of the  $50\Omega$  resistor  $(R_i)$  in the feedback loop. The 50 $\Omega$  resistor serves to insolate the output of the active channel from the impedance of inactive channel vet does not affect the low output impedance channel. Notice that for proper operation V<sub>RTT</sub> 1(pin 13) is grounded and V<sub>RTTL</sub>2 (pin 9) is unconnected. The pins associated with the disable feature are to be connected as follows: DIS1 and DIS2 (pins 3 & 10) are connected together as well as DIS2 and  $\overline{\text{DIS1}}$  (pins 5 & 12). Channel 1 is selected with the application of a logic "low" to SELECT while a logic "high" selects Channel 2.





The optional 1k $\Omega$  pull-down resistor connected from the output of the 2:1 mux to the negative power supply (-V<sub>CC</sub>) results in improved differential gain and phase performance (0.02% and 0.01°) at PAL video levels.

#### Switched Gain Amplifier (CLC431)

As seen from the front page, the CLC431 can also be configured as a switched-gain amplifier that is similar to the 2:1 mux. Configuring each of the two CLC431's amplifiers with different non-inverting gains and tying the two inputs together (eliminating one of the input-terminating resistors) allows the CLC431 to switch an input signal between two different gains.

## Inactive Channel Impedances (CLC431)

The impedance that is seen when looking into the output of a disabled CLC431 is typically represented as  $1M\Omega||16pF$ . The inverting input impedance becomes very high, essentially open. Therefore, the impedance presented by a disabled channel is  $(R_f + R_g)||$   $(R_j + (1M\Omega||16pF))$  as illustrated in *Figure 4*. Its should also be noted that any trace capacitance that is associated with the common output connection will add in parallel to that presented by the CLC431's inactive channel.

# CLC431/432

# Application Division (Continued)



DS012712-32

R

FIGURE 5.

R

# Application Division (Continued)

## **CCD** Amplifier

The CLC432 can easily be configured as 10MSPS CCD amplifier with DC level shifting as illustrated in *Figure 6*.

Notice that one of the CLC432's channels buffers the CCD output while the other channel is configured with both an inverting DC gain and an AC gain in order to achieve the overall transfer function shown in *Figure 6* 



FIGURE 6.







## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

National Semiconductor Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Europe Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: ap.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.