## LM25101 3-A, 2-A, and 1-A 80-V Half-Bridge Gate Drivers

## 1 Features

- Independent High and Low Driver Logic Inputs
- Bootstrap Supply Voltage up to 100-V DC
- Drives Both a High-Side and Low-Side N-Channel MOSFETs
- Fast Propagation Times (25 ns Typical)
- Drives $1000-\mathrm{pF}$ Load With 8 -ns Rise and Fall Times
- Excellent Propagation Delay Matching (3 ns Typical)
- Supply Rail Undervoltage Lockout
- Low Power Consumption
- Pin Compatible With HIP2100 and HIP2101


## 2 Applications

- Motor-Controlled Drivers
- Half and Full Bridge Power Converters
- Synchronous Buck Converters
- Two Switch Forward Power Converters
- Forward With Active Clamp Converters
- 48-V Server Power
- Solar DC-DC and DC-AC Converters


## 3 Description

The LM25101 high-voltage gate driver is designed to drive both the high-side and the low-side N -Channel MOSFETs in a synchronous buck or a half-bridge configuration. The A version provides a full 3-A of gate drive while the $B$ and $C$ versions provide 2-A and 1-A, respectively. The outputs are independently controlled with TTL input thresholds. An integrated high voltage diode is provided to charge the high-side gate drive bootstrap capacitor. A robust level shifter operates at high speed while consuming low power and providing clean level transitions from the control logic to the high-side gate driver. Undervoltage lockout is provided on both the low-side and the highside power rails.
These devices are available in the standard 8-pin SOIC, 8-pin SO-PowerPAD, 8-pin WSON, 10-pin WSON, and 8-pin MSOP PowerPAD packages.

| Device Information $^{\mathbf{( 1 )}}$ |  |  |
| :--- | :--- | :--- |
| PART NUMBER | PACKAGE | BODY SIZE (NOM) |
| LM25101 | MSOP PowerPAD (8) | $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ |
|  | WSON (8) | $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ |
|  | WSON (10) | $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ |
|  | SO PowerPAD (8) | $3.9 \mathrm{~mm} \times 4.89 \mathrm{~mm}$ |
|  | SOIC (8) | $3.91 \mathrm{~mm} \times 4.9 \mathrm{~mm}$ |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Simplified Application Diagram



## Table of Contents

1 Features ..... 1
2 Applications ..... 1
3 Description ..... 1
4 Revision History ..... 2
5 Device Options ..... 3
6 Pin Configuration and Functions ..... 3
7 Specifications ..... 4
7.1 Absolute Maximum Ratings ..... 4
7.2 ESD Ratings ..... 5
7.3 Recommended Operating Conditions ..... 5
7.4 Thermal Information ..... 5
7.5 Electrical Characteristics. ..... 6
7.6 Switching Characteristics ..... 7
7.7 Typical Characteristics ..... 8
8 Detailed Description ..... 12
8.1 Overview ..... 12
8.2 Functional Block Diagram ..... 12
8.3 Feature Description ..... 12
8.4 Device Functional Modes ..... 13
9 Application and Implementation ..... 14
9.1 Application Information. ..... 14
9.2 Typical Application ..... 14
10 Power Supply Recommendations ..... 16
11 Layout. ..... 17
11.1 Layout Guidelines ..... 17
11.2 Layout Example ..... 18
12 Device and Documentation Support ..... 19
12.1 Receiving Notification of Documentation Updates 1 ..... 19
12.2 Community Resources. ..... 19
12.3 Trademarks ..... 19
12.4 Electrostatic Discharge Caution. ..... 19
12.5 Glossary ..... 19
13 Mechanical, Packaging, and Orderable Information ..... 19
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision B (March 2013) to Revision C Page

- Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ..... 1
- Added Thermal Information table ..... 5
Changes from Original (March 2013) to Revision A Page
- Changed layout of National Semiconductor Data Sheet to TI format ..... 1


## 5 Device Options

Table 1. Input/Output Options

| Part Number | Input Thresholds | Peak Output Current |
| :---: | :---: | :---: |
| LM25101A | TTL | 3 A |
| LM25101B | TTL | 2 A |
| LM25101C | TTL | 1 A |

## 6 Pin Configuration and Functions




Pin Functions

| PIN |  |  |  |  |  | TYPE | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NAME | MSOP <br> PowerPAD | WSON <br> (8) | WSON <br> (10) | So <br> PowerPAD | SOIC |  |  |
| HB | 2 | 2 | 2 | 2 | 2 | PWR | High-side gate driver bootstrap rail. Connect the positive terminal of the bootstrap capacitor to HB and the negative terminal to HS. The bootstrap capacitor should be placed as close to the IC as possible. |
| HI | 5 | 5 | 7 | 5 | 5 | 1 | High-side driver control input. The LM25101 inputs have TTL type thresholds. Unused inputs should be tied to ground and not left open. |
| HO | 3 | 3 | 3 | 3 | 3 | 0 | High-side gate driver output. Connect to the gate of high-side MOSFET with a short, low inductance path. |
| HS | 4 | 4 | 4 | 4 | 4 | GND | High-side MOSFET source connection. Connect to the bootstrap capacitor negative terminal and the source of the high-side MOSFET. |
| LI | 6 | 6 | 8 | 6 | 6 | 1 | Low-side driver control input. The LM25101 inputs have TTL type thresholds. Unused inputs should be tied to ground and not left open. |
| LO | 8 | 8 | 10 | 8 | 8 | 0 | Low-side gate driver output. Connect to the gate of the low-side MOSFET with a short, low inductance path. |
| NC | - | - | 5, 6 | - | - | - | No connection |
| VDD | 1 | 1 | 1 | 1 | 1 | PWR | Positive gate drive supply. Locally decouple to VSS using a low ESR and ESL capacitor located as close to the IC as possible. |
| VSS | 7 | 7 | 9 | 7 | 7 | GND | Ground return. All signals are referenced to this ground. |
| Thermal Pad | PowerPAD | Thermal Pad | Thermal Pad | PowerPAD | - | - | Solder to the ground plane under the IC to aid in heat dissipation. ${ }^{(1)}$ |

(1) TI recommends that the exposed thermal pad on the bottom of the applicable packages is soldered to ground plane of the PCB , and the ground plane should extend out from beneath the IC to help dissipate heat.

## 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) ${ }^{(1)}$

|  | MIN | MAX |
| :--- | :---: | :---: |
| VDD to VSS | -0.3 | 18 |
| HB to HS | -0.3 | 18 |
| LI or HI Input | -0.3 | $\mathrm{~V}_{\mathrm{DD}}+0.3$ |
| LO Output | -0.3 | $\mathrm{~V}_{\mathrm{DD}}+0.3$ |
| HO Output | $\mathrm{V}_{\mathrm{HS}}-0.3$ |  |
| HS to VSS ${ }^{(2)}$ | $\mathrm{V}_{\mathrm{HB}}+0.3$ | V |
| HB to VSS | -5 | 100 |
| Junction temperature, $\mathrm{T}_{\mathrm{J}}$ | -55 | V |
| Storage temperature, $\mathrm{T}_{\text {stg }}$ |  | V |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. For performance limits and associated test conditions, see the Electrical Characteristics tables.
(2) In the application the HS node is clamped by the body diode of the external lower N-MOSFET, therefore the HS node will generally not exceed -1 V . However, in some applications, board resistance and inductance may result in the HS node exceeding this stated voltage transiently. If negative transients occur, the HS voltage must never be more negative than $\mathrm{V}_{\mathrm{DD}}-15 \mathrm{~V}$. For example, if $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}$, the negative transients at HS must not exceed -5 V.

LM25101
www.ti.com

### 7.2 ESD Ratings

|  |  |  |  | VALUE | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Human-body model (HBM), per | All pins except 2, 3, and 4 | $\pm 2000$ |  |
|  |  | ANSI/ESDA/JEDEC JS-001 ${ }^{(1)}$ | Pins 2, 3, and 4 | $\pm 1000$ |  |
| $V_{\text {(ESD) }}$ | Electrostatic discharge | Charged-device model (CDM), p | specification JESD22-C101 ${ }^{(2)}$ | $\pm 250$ | V |
|  |  | Machine model (MM) |  | $\pm 100$ |  |

(1) The Human Body Model (HBM) is a $100-\mathrm{pF}$ capacitor discharged through a $1.5-\mathrm{k} \Omega$ resistor into each pin.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|  |  |  | MIN | MAX |
| :--- | :--- | ---: | ---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | Supply voltage | UNIT |  |  |
| $\mathrm{V}_{\mathrm{HS}}$ | Voltage | HS | 9 | 14 |
| $\mathrm{~V}_{\mathrm{HB}}$ | Voltage | HB | V |  |
|  | HS slew rate | -1 | $100-\mathrm{V}_{\mathrm{DD}}$ | V |
| $\mathrm{T}_{J}$ | Junction temperature | $\mathrm{V}_{\mathrm{HS}}+8$ | $\mathrm{~V}_{\mathrm{HS}}+14$ | V |

### 7.4 Thermal Information

|  | THERMAL METRIC ${ }^{(1)}$ | LM25101A, LM25101B |  |  |  | LM25101C |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | D (SOIC) | $\begin{aligned} & \text { DDA (SO } \\ & \text { PowerPAD) } \end{aligned}$ | NGT (WSON) | $\begin{gathered} \text { DPR } \\ \text { (WSON) } \end{gathered}$ | D (SOIC) | $\begin{gathered} \text { DPR } \\ \text { (WSON) } \end{gathered}$ | DGN (MSOP <br> PowerPAD) |  |
|  |  | 8 PINS | 8 PINS | 8 PINS | 10 PINS | 8 PINS | 10 PINS | 8 PINS |  |
| $\mathrm{R}_{\text {өJA }}$ | Junction-to-ambient thermal resistance | 108.2 | 46.1 | 38.2 | 37.8 | 111.5 | 39.8 | 54.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(top) }}$ | Junction-to-case (top) thermal resistance | 50.6 | 53.5 | 36.3 | 35.8 | 54.2 | 39.1 | 55.9 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJB }}$ | Junction-to-board thermal resistance | 49.1 | 13.8 | 15.2 | 15.0 | 52.3 | 17.1 | 15.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\psi_{J T}$ | Junction-to-top characterization parameter | 7.6 | 4.2 | 0.3 | 0.3 | 9.0 | 0.4 | 2.4 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\psi_{J B}$ | Junction-to-board characterization parameter | 48.5 | 13.9 | 15.4 | 15.3 | 51.7 | 17.3 | 15.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(bot) }}$ | Junction-to-case (bottom) thermal resistance | - | 3.9 | 4.5 | 4.4 | - | 6.1 | 4.6 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 7.5 Electrical Characteristics

Typical values apply for $T_{J}=25^{\circ} \mathrm{C}$ only. Minimum and maximum limits apply for $T_{J}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. ${ }^{(1)}$ Unless otherwise specified, $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{HB}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{V}_{\mathrm{HS}}=0 \mathrm{~V}$, No Load on LO or HO.

|  | PARAMETER | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY CURRENTS |  |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{DD}}$ | VDD quiescent current | $\mathrm{V}_{\mathrm{LI}}=\mathrm{V}_{\mathrm{HI}}=0 \mathrm{~V}$ |  |  | 0.25 | 0.4 | mA |
| IDDO | VDD operating current | $\mathrm{f}=500 \mathrm{kHz}$ |  |  | 2.0 | 3 | mA |
| $\mathrm{I}_{\mathrm{HB}}$ | Total HB quiescent current | $\mathrm{V}_{\mathrm{LI}}=\mathrm{V}_{\mathrm{HI}}=0 \mathrm{~V}$ |  |  | 0.06 | 0.2 | mA |
| $\mathrm{I}_{\mathrm{HBO}}$ | Total HB operating current | $\mathrm{f}=500 \mathrm{kHz}$ |  |  | 1.6 | 3 | mA |
| $\mathrm{I}_{\text {HBS }}$ | HB to VSS current (quiescent) | $\mathrm{V}_{\mathrm{HS}}=\mathrm{V}_{\mathrm{HB}}=100 \mathrm{~V}$ |  |  | 0.1 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {HBSO }}$ | HB to VSS current (operating) | $\mathrm{f}=500 \mathrm{kHz}$ |  |  | 0.4 |  | mA |
| INPUT PINS |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | Input voltage threshold | Rising Edge |  | 1.3 | 1.8 | 2.3 | V |
| $\mathrm{V}_{\text {IHYS }}$ | Input voltage hysteresis |  |  |  | 50 |  | mV |
| $\mathrm{R}_{1}$ | Input pulldown resistance |  |  | 100 | 200 | 400 | $\mathrm{k} \Omega$ |
| UNDER VOLTAGE PROTECTION |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {DDR }}$ | VDD rising threshold |  |  | 6.0 | 6.9 | 7.4 | V |
| $\mathrm{V}_{\text {DDH }}$ | VDD threshold hysteresis |  |  |  | 0.5 |  | V |
| $\mathrm{V}_{\text {HBR }}$ | HB rising threshold |  |  | 5.7 | 6.6 | 7.1 | V |
| $\mathrm{V}_{\text {HBH }}$ | HB threshold hysteresis |  |  |  | 0.4 |  | V |
| BOOT STRAP DIODE |  |  |  |  |  |  |  |
| $V_{\text {DL }}$ | Low-current forward voltage | $\mathrm{I}_{\mathrm{VDD}-\mathrm{HB}}=100 \mu \mathrm{~A}$ |  |  | 0.52 | 0.85 | V |
| $\mathrm{V}_{\text {DH }}$ | High-current forward voltage | $\mathrm{IVDD}-\mathrm{HB}=100 \mathrm{~mA}$ |  |  | 0.8 | 1 | V |
| RD | Dynamic resistance | $\mathrm{I}_{\mathrm{VDD}-\mathrm{HB}}=100 \mathrm{~mA}$ |  |  | 1.0 | 1.65 | $\Omega$ |
| LO AND HO GATE DRIVER |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\mathrm{I}_{\mathrm{HO}}=\mathrm{I}_{\mathrm{LO}}=100 \mathrm{~mA}$ | A version |  | 0.12 | 0.25 | V |
|  |  |  | $B$ version |  | 0.16 | 0.4 |  |
|  |  |  | C version |  | 0.28 | 0.65 |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\begin{aligned} & I_{\mathrm{HO}}=\mathrm{I}_{\mathrm{LO}}=100 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{LO}} \text { or } \\ & \mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{HB}}-\mathrm{V}_{\mathrm{HO}} \end{aligned}$ | A version |  | 0.24 | 0.45 | V |
|  |  |  | $B$ version |  | 0.28 | 0.60 |  |
|  |  |  | $C$ version |  | 0.60 | 1.10 |  |
| IOHL | Peak pullup current | $\mathrm{HO}, \mathrm{V}_{\text {LO }}=0 \mathrm{~V}$ | A version |  | 3 |  | A |
|  |  |  | $B$ version |  | 2 |  |  |
|  |  |  | $C$ version |  | 1 |  |  |
| l OLL | Peak pulldown current | $\mathrm{HO}, \mathrm{V}_{\mathrm{LO}}=12 \mathrm{~V}$ | A version |  | 3 |  | A |
|  |  |  | $B$ version |  | 2 |  |  |
|  |  |  | C version |  | 1 |  |  |

(1) Minimum and maximum limits are $100 \%$ production tested at $25^{\circ} \mathrm{C}$. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL).

### 7.6 Switching Characteristics

Typical values apply for $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ only. Minimum and maximum limits apply for $\mathrm{T}_{J}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. ${ }^{(1)}$ Unless otherwise specified, $\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{HB}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{V}_{\mathrm{HS}}=0 \mathrm{~V}$, No Load on LO or HO.

| PARAMETER |  | TEST CONDITIONS |  | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {LPHL }}$ | LO turnoff propagation delay | LI falling to LO falling |  | 22 | 56 | ns |
| t LPLH | LO turnon propagation delay | LI rising to LO rising |  | 26 | 56 | ns |
| $\mathrm{t}_{\mathrm{HPHL}}$ | HO turnoff propagation delay | HI falling to HO falling |  | 22 | 56 | ns |
| $\mathrm{t}_{\text {HPLH }}$ | LO turnon propagation delay | HI rising to HO rising |  | 26 | 56 | ns |
| $\mathrm{t}_{\text {MON }}$ | Delay matching | LO ON and HO OFF |  | 4 | 10 | ns |
| $\mathrm{t}_{\text {MOFF }}$ | Delay matching | LO OFF and HO ON |  | 4 | 10 | ns |
| $\mathrm{t}_{\mathrm{RC}}, \mathrm{t}_{\mathrm{FC}}$ | Either output rise and fall time | $\mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}$ |  | 8 |  | ns |
| $\mathrm{t}_{\mathrm{R}}$ | Output rise time ( 3 V to 9 V ) | $\mathrm{C}_{\mathrm{L}}=0.1 \mu \mathrm{~F}$ | A version | 430 |  | ns |
|  |  |  | $B$ version | 570 |  |  |
|  |  |  | $C$ version | 990 |  |  |
| $\mathrm{t}_{\mathrm{F}}$ | Output fall time ( 3 V to 9 V ) | $C_{L}=0.1 \mu \mathrm{~F}$ | A version | 260 |  | ns |
|  |  |  | $B$ version | 430 |  |  |
|  |  |  | C version | 715 |  |  |
| tpw | Minimum input pulse duration that changes the output |  |  | 50 |  | ns |
| $\mathrm{t}_{\mathrm{BS}}$ | Bootstrap diode reverse recovery time | $\mathrm{I}_{\mathrm{F}}=100 \mathrm{~mA}, \mathrm{I}_{\mathrm{R}}=100 \mathrm{~mA}$ |  | 37 |  | ns |

(1) Minimum and maximum limits are $100 \%$ production tested at $25^{\circ} \mathrm{C}$. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL).


Figure 1. Timing Diagram

### 7.7 Typical Characteristics



Figure 2. Peak Sourcing Current vs Supply Voltage


Figure 4. Sink Current vs Output Voltage


Figure 6. IDD vs Frequency


Figure 3. Peak Sinking Current vs Supply Voltage


OUTPUT VOLTAGE (V)
Figure 5. Source Current vs Output Voltage


Figure 7. Operating Current vs Temperature

## Typical Characteristics (continued)




Figure 10. Quiescent Current vs Temperature

Figure 12. Undervoltage Threshold Hysteresis vs Temperature


Figure 9. Quiescent Current vs Supply Voltage


Figure 11. Undervoltage Rising Thresholds vs Temperature


Figure 13. Bootstrap Diode Forward Voltage

## Typical Characteristics (continued)



Figure 14. Input Threshold vs Temperature


Figure 16. Propagation Delay vs Temperature


Figure 18. LO and HO Gate Drive: Low Level Output Voltage vs Temperature


Figure 15. Input Threshold vs Supply Voltage


Figure 17. LO and HO Gate Drive: High Level Output Voltage vs Temperature


Figure 19. LO and HO Gate Drive: Output High Voltage vs Supply Voltage

INSTRUMENTS

## Typical Characteristics (continued)



Figure 20. LO and HO Gate Drive: Output Low Voltage vs Supply Voltage

## 8 Detailed Description

### 8.1 Overview

To operate fast switching of power MOSFETs at high switching frequencies and to reduce associated switching losses, a powerful gate driver is employed between the PWM output of controller and the gates of the power semiconductor devices. Also, gate drivers are indispensable when it is impossible for the PWM controller to directly drive the gates of the switching devices. With the advent of digital power, this situation is often encountered because the PWM signal from the digital controller is often a 3.3 V logic signal which cannot effectively turn on a power switch. Level shift circuitry is needed to boost the 3.3-V signal to the gate-drive voltage (such as 12 V ) in order to fully turn on the power device and minimize conduction losses. Traditional buffer drive circuits based on NPN or PNP bipolar transistors in totem-pole arrangement prove inadequate with digital power because they lack level-shifting capability. Gate drivers effectively combine both the level-shifting and buffer-drive functions. Gate drivers also find other needs such as minimizing the effect of high-frequency switching noise (by placing the high-current driver IC physically close to the power switch), driving gate-drive transformers and controlling floating power-device gates, reducing power dissipation and thermal stress in controllers by moving gate charge power losses from the controller into the driver.

### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

### 8.3 Feature Description

### 8.3.1 Start-Up and UVLO

Both top and bottom drivers include UVLO protection circuitry which monitors the supply voltage ( $\mathrm{V}_{\mathrm{DD}}$ ) and bootstrap capacitor voltage ( $\mathrm{V}_{\mathrm{HB}-\mathrm{Hs}}$ ) independently. The UVLO circuit inhibits each output until sufficient supply voltage is available to turn on the external MOSFETs, and the built-in UVLO hysteresis prevents chattering during supply voltage variations. When the supply voltage is applied to the VDD pin of the LM25101, the top and bottom gates are held low until $\mathrm{V}_{\mathrm{DD}}$ exceeds the UVLO threshold, typically about 6.9 V. Any UVLO condition on the bootstrap capacitor ( $\mathrm{V}_{\text {HB-Hs }}$ ) will only disable the high-side output (HO).

Table 2. VDD UVLO Feature Logic Operation

| CONDITION ${ }^{(1)}$ | HI | LI | HO | LO |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}<\mathrm{V}_{\mathrm{DDR}}$ during device start-up | H | L | L | L |
| $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}<\mathrm{V}_{\mathrm{DDR}}$ during device start-up | L | H | L | L |
| $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}<\mathrm{V}_{\mathrm{DDR}}$ during device start-up | H | H | L | L |
| $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}<\mathrm{V}_{\mathrm{DDR}}$ during device start-up | L | L | L | L |
| $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}<\mathrm{V}_{\mathrm{DDR}}-\mathrm{V}_{\mathrm{DDH}}$ after device start-up | H | L | L | L |
| $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}<\mathrm{V}_{\mathrm{DDR}}-\mathrm{V}_{\mathrm{DDH}}$ after device start-up | L | H | L | L |
| $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}<\mathrm{V}_{\mathrm{DDR}}-\mathrm{V}_{\mathrm{DDH}}$ after device start-up | H | H | L | L |
| $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{S S}<\mathrm{V}_{\mathrm{DDR}}-\mathrm{V}_{\mathrm{DDH}}$ after device start-up | L | L | L | L |

(1) $V_{H B-H S}>V_{H B R}$

Table 3. VHB-HS UVLO Feature Logic Operation

| CONDITION ${ }^{(1)}$ | HI | LI | HO | LO |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{HB} \rightarrow \mathrm{HS}}<\mathrm{V}_{\text {HBR }}$ during device start-up | H | L | L | L |
| $\mathrm{V}_{\text {HB-HS }}<\mathrm{V}_{\text {HBR }}$ during device start-up | L | H | L | H |
| $\mathrm{V}_{\text {HB-HS }}<\mathrm{V}_{\text {HBR }}$ during device start-up | H | H | L | H |
| $\mathrm{V}_{\text {HB-HS }}<\mathrm{V}_{\text {HBR }}$ during device start-up | L | L | L | L |
| $\mathrm{V}_{\text {HB-HS }}<\mathrm{V}_{\text {HBR }}-\mathrm{V}_{\text {HBH }}$ after device start-up | H | L | L | L |
| $\mathrm{V}_{\text {HB-HS }}<\mathrm{V}_{\text {HBR }}-\mathrm{V}_{\text {HBH }}$ after device start-up | L | H | L | H |
| $\mathrm{V}_{\text {HB-HS }}<\mathrm{V}_{\text {HBR }}-\mathrm{V}_{\text {HBH }}$ after device start-up | H | H | L | H |
| $\mathrm{V}_{\text {HB-HS }}<\mathrm{V}_{\text {HBR }}-\mathrm{V}_{\text {HBH }}$ after device start-up | L | L | L | L |

(1) $V_{D D}>V_{D D R}$

### 8.3.2 Level Shift

The level shift circuit is the interface from the high-side input to the high-side driver stage which is referenced to the switch node (HS). The level shift allows control of the HO output which is referenced to the HS pin and provides excellent delay matching with the low-side driver.

### 8.3.3 Output Stages

The output stages are the interface to the power MOSFETs in the power train. High slew rate, low resistance, and high peak current capability of both outputs allow for efficient switching of the power MOSFETs. The lowside output stage is referenced to VSS and the high-side is referenced to HS.

### 8.4 Device Functional Modes

The device operates in normal mode and UVLO mode. See Start-Up and UVLO for more information on UVLO operation mode. In normal mode when the $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{HB} \text {-Hs }}$ are above UVLO threshold, the output stage is dependent on the states of the HI and LI pins. Unused inputs should be tied to ground and not left open.

Table 4. INPUT and OUTPUT Logic Table

| $\mathbf{H I}$ | $\mathbf{L I}$ | $\mathbf{H O}^{(1)}$ | LO $^{(2)}$ |
| :---: | :---: | :---: | :---: |
| $L$ | L | L | L |
| L | $H$ | L | $H$ |
| $H$ | $L$ | $H$ | $L$ |
| $H$ | $H$ | $H$ | $H$ |

(1) HO is measured with respect to the HS pin.
(2) LO is measured with respect to the VSS pin.

## 9 Application and Implementation

## NOTE

Information in the following applications sections is not part of the Tl component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The LM25101 is a high voltage gate driver designed to drive both the high-side and low-side N-Channel MOSFETs in a half or full bridge configuration or in a synchronous buck circuit. The floating high side driver is capable of operating with supply voltages up to 100 V . This allows for N-Channel MOSFETs control in halfbridge, full-bridge, push-pull, two switch forward, and active clamp topologies. The outputs are independently controlled. Each channel is controlled by its respective input pins ( HI and LI ), allowing full and independent flexibility to control the state (ON and OFF) of the output.

### 9.2 Typical Application



Figure 21. Application Diagram

### 9.2.1 Design Requirements

For this design example, use the parameters listed in Table 5 as the input parameters.
Table 5. Design Parameters

| PARAMETER | EXAMPLE VALUE |
| :--- | :--- |
| Gate driver | LM25101 (C version) |
| MOSFET | CSD19534KCS |
| $\mathrm{V}_{\mathrm{DD}}$ | 10 V |
| $\mathrm{Q}_{\mathrm{G}}$ | 17 nC |
| $\mathrm{f}_{\mathrm{SW}}$ | 500 kHz |

### 9.2.2 Detailed Design Procedure

### 9.2.2.1 Selecting External Gate Driver Resistor

External gate driver resistor ( $\mathrm{R}_{\mathrm{GATE}}$ ) is sized to reduce ringing caused by parasitic inductances and capacitances and also to limit the current coming out of the gate driver.
Peak HO pullup current is calculated using Equation 1.

$$
\mathrm{I}_{\mathrm{OHH}}=\frac{\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{DH}}}{\mathrm{R}_{\mathrm{HOH}}+\mathrm{R}_{\text {Gate }}+\mathrm{R}_{\mathrm{GFET} \_\mathrm{Int}}}=\frac{10 \mathrm{~V}-1.0 \mathrm{~V}}{1.1 \mathrm{~V} / 100 \mathrm{~mA}+4.7 \Omega+2.2 \Omega} \approx 0.5 \mathrm{~A}
$$

where

- $\mathrm{I}_{\text {оннis }}$ the peak pullup current
- $\mathrm{V}_{\text {DHis }}$ the bootstrap diode forward voltage drop
- $\mathrm{R}_{\text {Hoнis }}$ the gate driver internal HO pullup resistance ${ }^{(1)}$
- $\mathrm{R}_{\text {Gate }}$ is the external gate drive resistance
- $\mathrm{R}_{(\mathrm{GFET} \text { _nt) }}$ is the MOSFET internal gate resistance, provided by the transistor data sheet

Similarly, Peak HO pulldown current is calculated using Equation 2.
$\mathrm{I}_{\mathrm{OLH}}=\frac{\mathrm{V}_{\text {DD }}-V_{\text {DH }}}{\mathrm{R}_{\text {HOL }}+\mathrm{R}_{\text {Gate }}+\mathrm{R}_{\text {GFET_Int }}}$
where

- $\mathrm{R}_{\text {HoL }}$ is the HO pulldown resistance

Peak LO pullup current is calculated using Equation 3.

$$
\mathrm{I}_{\mathrm{OHL}}=\frac{\mathrm{V}_{\mathrm{DD}}}{\mathrm{R}_{\mathrm{LOH}}+\mathrm{R}_{\text {Gate }}+\mathrm{R}_{\text {GFET_Int }}}
$$

where

- $\mathrm{R}_{\text {Lон }}$ is the LO pullup resistance

Peak LO pulldown current is calculated using Equation 4.
$\mathrm{I}_{\mathrm{OLL}}=\frac{V_{\text {DD }}}{R_{\text {LOL }}+R_{\text {Gate }}+R_{\text {FET_lnt }}}$
where

- $\mathrm{R}_{\mathrm{LOL}}$ is the LO pulldown resistance

If the application requires fast turnoff, an anti-paralleled diode on $\mathrm{R}_{\text {Gate }}$ may be used to bypass the external gate drive resistor and speed up the turnoff transition.
(1) This value is either provided directly by the data sheet or is estimated from the testing conditions using $\mathrm{R}_{\mathrm{HOH}}=\mathrm{V}_{\mathrm{OHH}} / \mathrm{I}_{\mathrm{HO}}$.

### 9.2.3 Application Curves

Figure 22 and Figure 23 show the rising and falling time and turnon and turnoff propagation delay testing waveform at room temperature. Each channel ( $\mathrm{HI}, \mathrm{LI}, \mathrm{HO}, \mathrm{LO}$ ) is labeled and displayed on the left hand of the waveform.
The HI and LI pins are shorted together for these test waveforms. Therefore, the propagation delay matching between the channels can be measured and inspected.


Figure 22. Rising Time and Turnon Propagation Delay


Figure 23. Falling Time and Turnoff Propagation Delay

## 10 Power Supply Recommendations

The total IC power dissipation is the sum of the gate driver losses and the bootstrap diode losses. The gate driver losses are related to the switching frequency (f), output load capacitance on LO and $\mathrm{HO}\left(\mathrm{C}_{\mathrm{L}}\right)$, and supply voltage ( $\mathrm{V}_{\mathrm{DD}}$ ), which can be roughly calculated using Equation 5 .

$$
\begin{equation*}
P_{\text {DGATES }}=2 \times f \times C_{L} \times V_{D D}{ }^{2} \tag{5}
\end{equation*}
$$

There are some additional losses in the gate drivers due to the internal CMOS stages used to buffer the LO and HO outputs. Figure 24 shows the measured gate driver power dissipation versus frequency and load capacitance. At higher frequencies and load capacitance values, the power dissipation is dominated by the power losses driving the output loads and agrees well with Equation 5. Figure 24 can be used to approximate the power losses due to the gate drivers.
The bootstrap diode power loss is the sum of the forward bias power loss that occurs while charging the bootstrap capacitor and the reverse bias power loss that occurs during reverse recovery. Since each of these events happens once per cycle, the diode power loss is proportional to frequency. Larger capacitive loads require more energy to recharge the bootstrap capacitor resulting in more losses. Higher input voltages $\left(\mathrm{V}_{\text {IN }}\right)$ to the half bridge result in higher reverse recovery losses. Figure 25 was generated based on calculations and lab measurements of the diode recovery time and current under several operating conditions and can be used to approximate the diode power dissipation.
The total IC power dissipation can be estimated from these plots by summing the gate drive losses with the bootstrap diode losses for the intended application.

LM25101
www.ti.com


Figure 24. Gate Driver Power Dissipation (LO + HO)


Figure 25. Diode Power Dissipation

## 11 Layout

### 11.1 Layout Guidelines

The optimum performance of high and low-side gate drivers cannot be achieved without following certain guidelines during circuit-board layout.

- Low ESR and ESL capacitors must be connected close to the IC, between the VDD and VSS pins and between the HB and HS pins to support the high peak currents being drawn from VDD during start-up of the external MOSFET.
- To prevent large voltage transients at the drain of the top MOSFET, a low ESR electrolytic capacitor must be connected between the MOSFET drain and ground (VSS).
- To avoid large negative transients on the switch node (HS pin), the parasitic inductances must be minimized in the source of the top MOSFET and in the drain of the bottom MOSFET (synchronous rectifier).
- Grounding Considerations:
- The first priority in designing grounding connections is to confine to a minimal physical area the high peak currents that charge and discharge the MOSFET gate. This decreases the loop inductance and minimizes noise issues on the gate terminal of the MOSFET. The MOSFETs should be placed as close as possible to the gate driver.
- The second high current path includes the bootstrap capacitor, the bootstrap diode, the local ground referenced bypass capacitor, and low-side MOSFET body diode. The bootstrap capacitor is recharged on a cycle-by-cycle basis through the bootstrap diode from the ground referenced VDD bypass capacitor. The recharging occurs in a short time interval and involves high peak current. Minimizing this loop length and area on the circuit board is important to ensure reliable operation.
Figure 26 shows a recommended layout pattern for the driver. If possible a single layer placement is preferred.


## LM25101

### 11.2 Layout Example



Figure 26. Recommended Layout Pattern

## 12 Device and Documentation Support

### 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2ETM Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.
Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.3 Trademarks

E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

### 12.4 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.5 Glossary

SLYZ022 - TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Instruments INSTRUMENTS

6-Feb-2020
www.ti.com

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking $(4 / 5)$ | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LM25101AM/NOPB | ACTIVE | SOIC | D | 8 | 95 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & \text { L25101 } \\ & \text { AM } \end{aligned}$ | Samples |
| LM25101AMR/NOPB | ACTIVE | SO PowerPAD | DDA | 8 | 95 | Green (RoHS \& no Sb/Br) | SN | Level-3-260C-168 HR | -40 to 125 | $\begin{aligned} & \text { L25101 } \\ & \text { AMR } \end{aligned}$ | Samples |
| LM25101AMRX/NOPB | ACTIVE | SO PowerPAD | DDA | 8 | 2500 | Green (RoHS \& no Sb/Br) | SN | Level-3-260C-168 HR | -40 to 125 | $\begin{aligned} & \text { L25101 } \\ & \text { AMR } \end{aligned}$ | Samples |
| LM25101AMX/NOPB | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & \text { L25101 } \\ & \text { AM } \end{aligned}$ | Samples |
| LM25101ASD-1/NOPB | ACTIVE | WSON | NGT | 8 | 1000 | Green (RoHS \& no Sb/Br) | SN | Level-1-260C-UNLIM | -40 to 125 | 25101A1 | Samples |
| LM25101ASD/NOPB | ACTIVE | WSON | DPR | 10 | 1000 | Green (RoHS \& no Sb/Br) | SN | Level-1-260C-UNLIM | -40 to 125 | 25101A | Samples |
| LM25101ASDX-1/NOPB | ACTIVE | WSON | NGT | 8 | 4500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | SN | Level-1-260C-UNLIM | -40 to 125 | 25101A1 | Samples |
| LM25101ASDX/NOPB | ACTIVE | WSON | DPR | 10 | 4500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | SN | Level-1-260C-UNLIM | -40 to 125 | 25101A | Samples |
| LM25101BMA/NOPB | ACTIVE | SOIC | D | 8 | 95 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & \text { L25101 } \\ & \text { BMA } \\ & \hline \end{aligned}$ | Samples |
| LM25101BMAX/NOPB | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS \& no Sb/Br) | SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & \text { L25101 } \\ & \text { BMA } \end{aligned}$ | Samples |
| LM25101BSD/NOPB | ACTIVE | WSON | DPR | 10 | 1000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | SN | Level-1-260C-UNLIM | -40 to 125 | 25101B | Samples |
| LM25101BSDX/NOPB | ACTIVE | WSON | DPR | 10 | 4500 | Green (RoHS \& no Sb/Br) | SN | Level-1-260C-UNLIM | -40 to 125 | 25101B | Samples |
| LM25101CMA/NOPB | ACTIVE | SOIC | D | 8 | 95 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & \text { L25101 } \\ & \text { CMA } \end{aligned}$ | Samples |
| LM25101CMAX/NOPB | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | SN | Level-1-260C-UNLIM | -40 to 125 | $\begin{aligned} & \text { L25101 } \\ & \text { CMA } \end{aligned}$ | Samples |
| LM25101CMY/NOPB | ACTIVE | HVSSOP | DGN | 8 | 1000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | SN | Level-1-260C-UNLIM | -40 to 125 | CMYN | Samples |
| LM25101CMYE/NOPB | ACTIVE | HVSSOP | DGN | 8 | 250 | Green (RoHS \& no Sb/Br) | SN | Level-1-260C-UNLIM | -40 to 125 | CMYN | Samples |
| LM25101CMYX/NOPB | ACTIVE | HVSSOP | DGN | 8 | 3500 | Green (RoHS \& no Sb/Br) | SN | Level-1-260C-UNLIM | -40 to 125 | CMYN | Samples |


| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LM25101CSD/NOPB | ACTIVE | WSON | DPR | 10 | 1000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | SN | Level-1-260C-UNLIM | -40 to 125 | 25101C | Samples |
| LM25101CSDX/NOPB | ACTIVE | WSON | DPR | 10 | 4500 | Green (RoHS \& no Sb/Br) | SN | Level-1-260C-UNLIM | -40 to 125 | 25101C | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but Tl does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000 \mathrm{ppm}$ threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION



TAPE DIMENSIONS


QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> $\mathbf{W 1}(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | $\mathbf{W}$ <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LM25101AMRX/NOPB | SO <br> Power <br> PAD | DDA | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 |
| LM25101AMX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 |
| LM25101ASD-1/NOPB | WSON | NGT | 8 | 1000 | 178.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 |
| LM25101ASD/NOPB | WSON | DPR | 10 | 1000 | 178.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 |
| LM25101ASDX-1/NOPB | WSON | NGT | 8 | 4500 | 330.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 |
| LM25101ASDX/NOPB | WSON | DPR | 10 | 4500 | 330.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 |
| LM25101BMAX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 |
| LM25101BSD/NOPB | WSON | DPR | 10 | 1000 | 178.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 |
| LM25101BSDX/NOPB | WSON | DPR | 10 | 4500 | 330.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 |
| LM25101CMAX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 |
| LM25101CMY/NOPB | HVSSOP | DGN | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| LM25101CMYE/NOPB | HVSSOP | DGN | 8 | 250 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| LM25101CMYX/NOPB | HVSSOP | DGN | 8 | 3500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| LM25101CSD/NOPB | WSON | DPR | 10 | 1000 | 178.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 |
| LM25101CSDX/NOPB | WSON | DPR | 10 | 4500 | 330.0 | 12.4 | 4.3 | 4.3 | 1.3 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LM25101AMRX/NOPB | SO PowerPAD | DDA | 8 | 2500 | 367.0 | 367.0 | 35.0 |
| LM25101AMX/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 |
| LM25101ASD-1/NOPB | WSON | NGT | 8 | 1000 | 210.0 | 185.0 | 35.0 |
| LM25101ASD/NOPB | WSON | DPR | 10 | 1000 | 210.0 | 185.0 | 35.0 |
| LM25101ASDX-1/NOPB | WSON | NGT | 8 | 4500 | 367.0 | 367.0 | 35.0 |
| LM25101ASDX/NOPB | WSON | DPR | 10 | 4500 | 367.0 | 367.0 | 35.0 |
| LM25101BMAX/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 |
| LM25101BSD/NOPB | WSON | DPR | 10 | 1000 | 210.0 | 185.0 | 35.0 |
| LM25101BSDX/NOPB | WSON | DPR | 10 | 4500 | 367.0 | 367.0 | 35.0 |
| LM25101CMAX/NOPB | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 |
| LM25101CMY/NOPB | HVSSOP | DGN | 8 | 1000 | 210.0 | 185.0 | 35.0 |
| LM25101CMYE/NOPB | HVSSOP | DGN | 8 | 250 | 210.0 | 185.0 | 35.0 |
| LM25101CMYX/NOPB | HVSSOP | DGN | 8 | 3500 | 367.0 | 367.0 | 35.0 |
| LM25101CSD/NOPB | WSON | DPR | 10 | 1000 | 210.0 | 185.0 | 35.0 |
| LM25101CSDX/NOPB | WSON | DPR | 10 | 4500 | 367.0 | 367.0 | 35.0 |



NOTES:
PowerPAD is a trademark of Texas Instruments.

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MS-012.


NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/sIma002) and SLMA004 (www.ti.com/lit/slma004).
9. Size of metal pad may vary due to creepage requirement.
10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.


SOLDER PASTE EXAMPLE
EXPOSED PAD
100\% PRINTED SOLDER COVERAGE BY AREA
SCALE:10X

| STENCIL <br> THICKNESS | SOLDER STENCIL <br> OPENING |
| :---: | :---: |
| 0.1 | $3.03 \times 3.80$ |
| 0.125 | $2.71 \times 3.40($ SHOWN $)$ |
| 0.150 | $2.47 \times 3.10$ |
| 0.175 | $2.29 \times 2.87$ |

NOTES: (continued)
11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
12. Board assembly site may have different recommendations for stencil design.




NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed . 006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.


SOLDER MASK DETAILS

NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.


NOTES:
PowerPAD is a trademark of Texas Instruments.

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-187.


LAND PATTERN EXAMPLE
EXPOSED METAL SHOWN
SCALE: 15X


NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
9 . Size of metal pad may vary due to creepage requirement.


SOLDER PASTE EXAMPLE
EXPOSED PAD 9:
100\% PRINTED SOLDER COVERAGE BY AREA
SCALE: 15X

| STENCIL <br> THICKNESS | SOLDER STENCIL <br> OPENING |
| :---: | :---: |
| 0.1 | $2.10 \times 2.24$ |
| 0.125 | $1.88 \times 2.00($ SHOWN $)$ |
| 0.15 | $1.72 \times 1.83$ |
| 0.175 | $1.59 \times 1.69$ |

NOTES: (continued)
10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
11. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Tl grants you permission to use these resources only for development of an application that uses the Tl products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify Tl and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.

