## 3MHz, BiMOS Microprocessor Operational Amplifiers with MOSFET Input/CMOS Output

The CA5260A and CA507.260 are integrated-circuit operational amplifiers that combine the advantage of both CMOS and bipolar transistors on a monolithic chip. The CA5260 series circuits are dual versions of the popular CA5160 series. They are designed and guaranteed to operate in microprocessor or logic systems that use +5 V supplies.
Gate-protected P-Channel MOSFET (PMOS) transistors are used in the input circuit to provide very-high-input impedance, very-low-input current, and exceptional speed performance. The use of PMOS field-effect transistors in the input stage results in common-mode input-voltage capability down to 0.5 V below the negative-supply terminal, an important attribute in single-supply applications.
A complementary-symmetry MOS (CMOS) transistor-pair, capable of swinging the output voltage to within 10 mV of either supply-voltage terminal (at very high values of load impedance), is employed as the output circuit.
The CA5260 Series circuits operate at supply voltages ranging from 4.5 V to 16 V , or $\pm 2.25 \mathrm{~V}$ to $\pm 8 \mathrm{~V}$ when using split supplies.
The CA5260, CA5260A have guaranteed specifications for 5 V operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

## Ordering Information

| PART NUMBER <br> (BRAND) | TEMP. <br> RANGE $\left({ }^{\circ} \mathbf{C}\right)$ | PACKAGE | PKG. <br> DWG. \# |
| :--- | :---: | :--- | :--- |
| CA5260AM96 <br> (5260A) | -55 to 125 | 8 Ld SOIC Tape <br> and Reel | M8.15 |
| CA5260E | -55 to 125 | 8 Ld PDIP | E8.3 |
| CA5260M <br> (5260) | -55 to 125 | 8 Ld SOIC | M8.15 |
| CA5260M96 <br> $(5260)$ | -55 to 125 | 8 Ld SOIC Tape <br> and Reel | M8.15 |

## Features

- MOSFET Input Stage provides
- Very High $Z_{I}=1.5 \mathrm{~T} \Omega\left(1.5 \times 10^{12} \Omega\right)$ (Typ)
- Very Low $I_{I}=5 p A$ (Typ) at 15 V Operation
$=2 p A$ (Typ) at 5V Operation
- Ideal for Single Supply Applications
- Common Mode Input Voltage Range Includes Negative Supply Rail; Input Terminals Can be Swung 0.5V Below Negative Supply Rail
- CMOS Output Stage Permits Signal Swing to Either (or Both) Supply Rails
- CA5260A, CA5260 Have Full Military Temperature Range Guaranteed Specifications for $\mathrm{V}+=5 \mathrm{~V}$
- CA5260A, CA5260 are Guaranteed to Operate Down to 4.5 V for $\mathrm{A}_{\mathrm{OL}}$
- Fully Guaranteed to Operate from $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ at V+ = 5V, V- = GND


## Applications

- Ground Referenced Single Supply Amplifiers
- Fast Sample-Hold Amplifiers
- Long Duration Timers/Monostables
- Ideal Interface with Digital CMOS
- High Input Impedance Wideband Amplifiers
- Voltage Followers (e.g., Follower for Single Supply D/A Converter)
- Voltage Regulators (Permits Control of Output Voltage Down to 0V)
- Wien Bridge Oscillators
- Voltage Controlled Oscillators
- Photo Diode Sensor Amplifiers
- 5V Logic Systems
- Microprocessor Interface

Pinout


## Absolute Maximum Ratings

Supply Voltage (Between V+ and V- Terminals) . . . . . . . . . . . . 16V
Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8V
Input Voltage . . . . . . . . . . . . . . . . . . . . . . . (V+ +8 V ) to (V- -0.5 V )
Input Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1mA
Output Short Circuit Duration (Note 1). . . . . . . . . . . . . . . . . Indefinite

## Operating Conditions

Temperature Range. device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTES:

1. Short circuit may be applied to ground or to either supply.
2. $\theta_{\mathrm{JA}}$ is measured with the component mounted on an evaluation PC board in free air.

Electrical Specifications Typical Values Intended Only for Design Guidance, $\mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified

| PARAMETER | SYMBOL | TEST CONDITIONS | TYPICAL VALUES |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | CA5260 | CA5260A |  |
| Input Resistance | $\mathrm{R}_{\mathrm{l}}$ |  | 1.5 | 1.5 | $T \Omega$ |
| Input Capacitance | $\mathrm{Cl}_{1}$ | $\mathrm{f}=1 \mathrm{MHz}$ | 4.3 | 4.3 | pF |
| Unity Gain Crossover Frequency | ${ }_{\mathrm{T}}$ |  | 3 | 3 | MHz |
| Slew Rate | SR | $\mathrm{V}_{\text {OUT }}=2.5 \mathrm{~V}_{\text {P-P }}$ | 5 | 5 | V/us |
| Transient Response Rise Time | $\mathrm{tr}_{r}$ | $\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ <br> (Voltage Follower) | 0.09 | 0.09 | $\mu \mathrm{s}$ |
| Overshoot | OS |  | 10 | 10 | \% |
| Settling Time (To <0.1\%, $\mathrm{V}_{\text {IN }}=4 \mathrm{~V}_{\text {P-P }}$ ) | ts | $\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ <br> (Voltage Follower) | 1.8 | 1.8 | $\mu \mathrm{S}$ |

Electrical Specifications $\quad T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}$

| PARAMETER | SYMBOL | TEST CONDITIONS | CA5260 |  |  | CA5260A |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Input Offset Voltage | $\mathrm{V}_{10}$ | $\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$ | - | 2 | 15 | - | 1.5 | 4 | mV |
| Input Offset Current | 10 | $\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$ | - | 1 | 10 | - | 1 | 10 | pA |
| Input Current | 1 | $\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$ | - | 2 | 15 | - | 2 | 15 | pA |
| Common Mode Rejection Ratio | CMRR | $\mathrm{V}_{\mathrm{CM}}=0$ to 1 V | 70 | 85 | - | 80 | 85 | - | dB |
|  |  | $\mathrm{V}_{\mathrm{CM}}=0$ to 2.5 V | 50 | 55 | - | 50 | 55 | - | dB |
| Common Mode Input Voltage Range | $\mathrm{V}_{\text {ICR }}{ }^{+}$ |  | 2.5 | 3 | - | 2.5 | 3 | - | V |
|  | $\mathrm{V}_{\text {ICR }}{ }^{-}$ |  | - | -0.5 | 0 | - | -0.5 | 0 | V |
| Power Supply Rejection Ratio | PSRR | $\Delta \mathrm{V}+=1 \mathrm{~V} ; \Delta \mathrm{V}-=1 \mathrm{~V}$ | 70 | 84 | - | 75 | 84 | - | dB |
| Large Signal Voltage Gain (Note 3) | $\mathrm{A}_{\mathrm{OL}}$ | $\mathrm{R}_{\mathrm{L}}=\infty, \mathrm{V}_{\mathrm{O}}=0.5$ to 4 V | 105 | 111 | - | 107 | 113 | - | dB |
|  |  | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \\ & \mathrm{~V}_{\mathrm{O}}=0.5 \text { to } 3.6 \mathrm{~V} \end{aligned}$ | 80 | 86 | - | 83 | 86 | - | dB |
| Source Current | Isource | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | 1.75 | 2.2 | - | 1.75 | 2.2 | - | mA |
| Sink Current | ISINK | $\mathrm{V}_{\mathrm{O}}=5 \mathrm{~V}$ | 1.70 | 2 | - | 1.70 | 2 | - | mA |
| Output Voltage | $\mathrm{V}_{\mathrm{OM}^{+}}$ | $\mathrm{R}_{\mathrm{L}}=\infty$ | 4.99 | 5 | - | 4.99 | 5 | - | V |
|  | $\mathrm{V}_{\mathrm{OM}}{ }^{-}$ |  | - | 0 | 0.01 | - | 0 | 0.01 | V |

## Electrical Specifications $\quad \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V} \quad$ (Continued)

| PARAMETER | SYMBOL | TEST CONDITIONS | CA5260 |  |  | CA5260A |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
|  | $\mathrm{V}_{\mathrm{OM}}{ }^{+}$ | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | 4.4 | 4.7 | - | 4.4 | 4.7 | - | V |
|  | $\mathrm{V}_{\text {OM }}{ }^{-}$ |  | - | 0 | 0.01 | - | 0 | 0.01 | V |
|  | $\mathrm{V}_{\mathrm{OM}}{ }^{+}$ | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k}$, | 3 | 3.4 | - | 3 | 3.4 | - | V |
|  | $\mathrm{V}_{\text {OM }}{ }^{-}$ |  | - | 0 | 0.01 | - | 0 | 0.01 | V |
| Supply Current | ISUPPLY | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | - | 1.60 | 2.0 | - | 1.60 | 2.0 | mA |
|  |  | $\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$ | - | 1.80 | 2.25 | - | 1.80 | 2.25 | mA |

NOTE:
3. For $\mathrm{V}_{+}=4.5 \mathrm{~V}$ and $\mathrm{V}-=\mathrm{GND} ; \mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}$ to 3.2 V at $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$.

Electrical Specifications $\quad \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}$

| PARAMETER | SYMBOL | TEST CONDITIONS | CA5260 |  |  | CA5260A |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Input Offset Voltage | $\mathrm{V}_{10}$ | $\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$ | - | 3 | 20 | - | 2 | 15 | mV |
| Input Offset Current | 10 | $\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$ | - | 1 | 10 | - | 1 | 10 | nA |
| Input Current | I | $\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$ | - | 2 | 15 | - | 2 | 15 | nA |
| Common Mode Rejection Ratio | CMRR | $\mathrm{V}_{\mathrm{CM}}=0$ to 1 V | 60 | 78 | - | 65 | 78 | - | dB |
|  |  | $\mathrm{V}_{\mathrm{CM}}=0$ to 2.5 V | 50 | 60 | - | 50 | 60 | - | dB |
| Common Mode Input Voltage Range | $\mathrm{V}_{\text {ICR }}+$ |  | 2.5 | 3 | - | 2.5 | 3 | - | V |
|  | $\mathrm{V}_{\text {ICR }}{ }^{-}$ |  | - | -0.5 | 0 | - | -0.5 | 0 | V |
| Power Supply Rejection Ratio | PSRR | $\begin{aligned} & \Delta \mathrm{V}+=1 \mathrm{~V} \\ & \Delta \mathrm{~V}-=1 \mathrm{~V} \end{aligned}$ | 60 | 65 | - | 62 | 65 | - | dB |
| Large Signal Voltage Gain (Note 4) | $\mathrm{AOL}^{\text {L }}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=\infty, \\ & \mathrm{V}_{\mathrm{O}}=0.5 \text { to } 4 \mathrm{~V} \end{aligned}$ | 70 | 78 | - | 70 | 78 | - | dB |
|  |  | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \\ & \mathrm{~V}_{\mathrm{O}}=0.5 \text { to } 3.6 \mathrm{~V} \end{aligned}$ | 60 | 65 | - | 60 | 65 | - | dB |
| Source Current | Isource | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | 1.3 | 1.6 | - | 1.3 | 1.6 | - | mA |
| Sink Current | ISINK | $\mathrm{V}_{\mathrm{O}}=5 \mathrm{~V}$ | 1.2 | 1.4 | - | 1.2 | 1.4 | - | mA |
| Output Voltage | $\mathrm{V}_{\mathrm{OM}}{ }^{+}$ | $\mathrm{R}_{\mathrm{L}}=\infty$ | 4.99 | 5 | - | 4.99 | 5 | - | V |
|  | $\mathrm{V}_{\mathrm{OM}}{ }^{-}$ |  | - | 0 | 0.01 | - | 0 | 0.01 | V |
|  | $\mathrm{V}_{\mathrm{OM}^{+}}$ | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | 4.2 | 4.4 | - | 4.2 | 4.4 | - | V |
|  | $\mathrm{V}_{\mathrm{OM}}{ }^{-}$ |  | - | 0 | 0.01 | - | 0 | 0.01 | V |
|  | $\mathrm{V}_{\mathrm{OM}}+$ | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | 2.5 | 2.7 | - | 2.5 | 2.7 | - | V |
|  | $\mathrm{V}_{\mathrm{OM}}{ }^{-}$ |  | - | 0 | 0.01 | - | 0 | 0.01 | V |
| Supply Current | ISUPPLY | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | - | 1.65 | 2.2 | - | 1.65 | 2.2 | mA |
|  |  | $\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$ | - | 1.95 | 2.35 | - | 1.95 | 2.35 | mA |

NOTE:
4. For $\mathrm{V}_{+}=4.5 \mathrm{~V}$ and $\mathrm{V}-=\mathrm{GND} ; \mathrm{V}_{\mathrm{OUT}}=0.5 \mathrm{~V}$ to 3.2 V at $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$.

Electrical Specifications Each Amplifier at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}$, Unless Otherwise Specified

| PARAMETER | SYMBOL | TEST CONDITIONS | CA5260 |  |  | CA5260A |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Input Offset Voltage | $\mathrm{V}_{10}$ | $\mathrm{V}_{S}= \pm 7.5$ | - | 6 | 15 | - | 2 | 5 | mV |
| Input Offset Current | $\mathrm{I}_{10}$ | $\mathrm{V}_{S}= \pm 7.5$ | - | 0.5 | 30 | - | 0.5 | 20 | pA |
| Input Current | 1 | $\mathrm{V}_{\mathrm{S}}= \pm 7.5$ | - | 5 | 50 | - | 5 | 30 | pA |
| Large Signal Voltage Gain | $\mathrm{A}_{\mathrm{OL}}$ | $\begin{aligned} & V_{O}=10 V_{P-P}, \\ & R_{L}=10 \mathrm{k} \Omega \end{aligned}$ | 50 | 320 | - | 50 | 320 | - | kV/V |
|  |  |  | 94 | 110 | - | 94 | 110 | - | dB |
| Common Mode Rejection Ratio | CMRR |  | 70 | 90 | - | 80 | 95 | - | dB |
| Common Mode Input Voltage Range | $V_{\text {ICR }}$ |  | 10 | $\begin{gathered} -0.5 \text { to } \\ 12 \end{gathered}$ | 0 | 10 | $\begin{gathered} -0.5 \text { to } \\ 12 \end{gathered}$ | 0 | V |
| Power Supply Rejection Ratio, $\Delta \mathrm{V}_{\mathrm{IO}} / \Delta \mathrm{V}_{ \pm}$ | PSRR | $\mathrm{V}_{S}= \pm 7.5$ | - | 32 | 320 | - | 32 | 150 | $\mu \mathrm{V} / \mathrm{V}$ |
| Maximum Output Voltage | $\mathrm{V}_{\mathrm{OM}}{ }^{+}$ | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | 11 | 13.3 | - | 11 | 13.3 | - | V |
|  | $\mathrm{V}_{\text {OM }}{ }^{-}$ |  | - | 0.002 | 0.01 | - | 0.002 | 0.01 | V |
|  | $\mathrm{V}_{\mathrm{OM}}{ }^{+}$ | $\mathrm{R}_{\mathrm{L}}=\infty$ | 14.99 | 15 | - | 14.99 | 15 | - | V |
|  | $\mathrm{V}_{\text {OM }}{ }^{-}$ |  | - | 0 | 0.01 | - | 0 | 0.01 | V |
| Maximum Output Current | ${ }^{\mathrm{IOM}}{ }^{+}$ (Source) | $\mathrm{V}_{\mathrm{O}}=7.5 \mathrm{~V}$ | 12 | 22 | 45 | 12 | 22 | 45 | mA |
|  | lom- (Sink) |  | 12 | 20 | 45 | 12 | 20 | 45 | mA |
| Total Supply Current, $\mathrm{R}_{\mathrm{L}}=\infty$ | $1+$ | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}(\mathrm{Amp} \mathrm{~A})=7.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{O}}(\mathrm{Amp} B)=7.5 \mathrm{~V} \end{aligned}$ | - | 9 | 16.5 | - | 9 | 16.5 | mA |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}(\mathrm{Amp} \mathrm{~A})=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{O}}(\mathrm{Amp} B)=0 \mathrm{~V} \end{aligned}$ | - | 1.2 | 4 | - | 1.2 | 4 | mA |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}(\mathrm{Amp} \mathrm{~A})=0 \mathrm{~V} \mathrm{~V}_{\mathrm{O}} \\ & (\mathrm{Amp} \mathrm{~B})=7.5 \mathrm{~V} \end{aligned}$ | - | 5 | 9.5 | - | 5 | 9.5 | mA |
| Input Offset Voltage Temperature Drift | $\Delta \mathrm{V}_{1 \mathrm{O}} / \Delta \mathrm{T}$ |  | - | 8 | - | - | 6 | - | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Crosstalk |  | $\mathrm{f}=1 \mathrm{kHz}$ | - | 120 | - | - | 120 | - | dB |

Schematic Diagram


## Small Outline Plastic Packages (SOIC)



NOTES:

1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed $0.15 \mathrm{~mm}(0.006$ inch) per side.
4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm (0.010 inch) per side.
5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
6. " L " is the length of terminal for soldering to a substrate.
7. " N " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. The lead width "B", as measured 0.36 mm ( 0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61 mm ( 0.024 inch).
10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

M8.15 (JEDEC Ms-012-AA ISSUE C) 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | 0.0532 | 0.0688 | 1.35 | 1.75 | - |
| A1 | 0.0040 | 0.0098 | 0.10 | 0.25 | - |
| B | 0.013 | 0.020 | 0.33 | 0.51 | 9 |
| C | 0.0075 | 0.0098 | 0.19 | 0.25 | - |
| D | 0.1890 | 0.1968 | 4.80 | 5.00 | 3 |
| E | 0.1497 | 0.1574 | 3.80 | 4.00 | 4 |
| e | 0.050 BSC |  | 1.27 BSC |  | - |
| H | 0.2284 | 0.2440 | 5.80 | 6.20 | - |
| h | 0.0099 | 0.0196 | 0.25 | 0.50 | 5 |
| L | 0.016 | 0.050 | 0.40 | 1.27 | 6 |
| N | 8 |  | 8 |  | 7 |
| $\alpha$ | $0^{\circ}$ | $8^{0}$ | $0^{0}$ | $8^{0}$ | - |

Rev. 0 12/93

## Dual-In-Line Plastic Packages (PDIP)


$-\mathrm{B}-\mathrm{C}$


NOTES:

1. Controlling Dimensions: $\operatorname{INCH}$. In case of conflict between English and Metric dimensions, the inch dimensions control.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95.
4. Dimensions $\mathrm{A}, \mathrm{A} 1$ and L are measured with the package seated in JEDEC seating plane gauge GS-3.
5. D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch ( 0.25 mm ).
6. $E$ and $e_{A}$ are measured with the leads constrained to be perpendicular to datum $-\mathrm{C}-$.
7. $e_{B}$ and $e_{C}$ are measured at the lead tips with the leads unconstrained. $e_{C}$ must be zero or greater.
8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch ( 0.25 mm ).
9. $N$ is the maximum number of terminal positions.
10. Corner leads ( $1, \mathrm{~N}, \mathrm{~N} / 2$ and $\mathrm{N} / 2+1$ ) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of $0.030-0.045$ inch (0.76-1.14mm).

E8.3 (JEDEC MS-001-BA ISSUE D) 8 LEAD DUAL-IN-LINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | - | 0.210 | - | 5.33 | 4 |
| A1 | 0.015 | - | 0.39 | - | 4 |
| A2 | 0.115 | 0.195 | 2.93 | 4.95 | - |
| B | 0.014 | 0.022 | 0.356 | 0.558 | - |
| B1 | 0.045 | 0.070 | 1.15 | 1.77 | 8, 10 |
| C | 0.008 | 0.014 | 0.204 | 0.355 | - |
| D | 0.355 | 0.400 | 9.01 | 10.16 | 5 |
| D1 | 0.005 | - | 0.13 | - | 5 |
| E | 0.300 | 0.325 | 7.62 | 8.25 | 6 |
| E1 | 0.240 | 0.280 | 6.10 | 7.11 | 5 |
| e | 0.10 | BC | 2.5 | BSC | - |
| $\mathrm{e}_{\mathrm{A}}$ | 0.30 | SC | 7.6 | BSC | 6 |
| $\mathrm{e}_{\mathrm{B}}$ | - | 0.430 | - | 10.92 | 7 |
| L | 0.115 | 0.150 | 2.93 | 3.81 | 4 |
| N | 8 |  | 8 |  | 9 |

Rev. 0 12/93

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

