# MACHLV210-12/15/20

High Density EE CMOS Programmable Logic

## **DISTINCTIVE CHARACTERISTICS**

- Low-voltage operation, 3.3-V JEDEC compatible
  - V<sub>CC</sub> = +3.0 V to +3.6 V
- < 5 mA standby current</p>
- Patented design allows minimal standby current without speed degradation
- Exclusively designed for 3.3-V applications
- 44 Pins
- 64 Macrocells
- 12 ns t<sub>PD</sub>Commercial
  18 ns t<sub>PD</sub>Industrial

## **GENERAL DESCRIPTION**

The MACHLV210 is a member of the highperformance EE CMOS MACH 2 device family. This device has approximately six times the logic macrocell capability of the popular PAL22V10 at an equal speed with a lower cost per macrocell. It is architecturally identical to the MACH210, with the addition of I/O pull-up/pull-down resistors and low-voltage, low-power operation.

The MACHLV210 provides 3.3-V operation with lowpower CMOS technology. The patented design allows for minimal standby current without speed degradation by limiting the leakage current when signals are not switching. At less than 5 mA maximum standby current, the MACHLV210 is ideal for low-power applications.

The MACHLV210 consists of four PAL blocks interconnected by a programmable switch matrix. The four PAL blocks are essentially "PAL22V16" structures complete with product-term arrays and programmable macrocells, including additional buried macrocells. The switch

- 83.3 MHz f<sub>CNT</sub>
- 38 Bus-Friendly Inputs
- 32 Outputs
- 64 Flip-flops; 2 clock choices
- 4 "PAL22V16" blocks with buried macrocells
- Pin-, function-, and JEDEC-compatible with MACH210
- Pin-compatible with MACH110, MACH111, MACH210, MACH211, and MACH215

matrix connects the PAL blocks to each other and to all input pins, providing a high degree of connectivity between the fully-connected PAL blocks. This allows designs to be placed and routed efficiently.

The MACHLV210 has two kinds of macrocell: output and buried. The MACHLV210 output macrocell provides registered, latched, or combinatorial outputs with programmable polarity. If a registered configuration is chosen, the register can be configured as D-type or T-type to help reduce the number of product terms. The register type decision can be made by the designer or by the software. All output macrocells can be connected to an I/O cell. If a buried macrocell is desired, the internal feedback path from the macrocell can be used, which frees up the I/O pin for use as an input.

The MACHLV210 has dedicated buried macrocells which, in addition to the capabilities of the output macrocell, also provide input registers or latches for use in synchronizing signals and reducing setup time requirements.

## Lattice/Vantis

## **BLOCK DIAGRAM**



17908D-1

CONNECTION DIAGRAM Top View

PLCC



Note: Pin-compatible with MACH110, MACH111, MACH210, MACH211, and MACH215.

### **PIN DESIGNATIONS**

- CLK/I = Clock or Input
- GND = Ground
- I = Input
- I/O = Input/Output
- Vcc = Supply Voltage

## ORDERING INFORMATION Commercial Products

Programmable logic products for commercial applications are available with several ordering options. The order number (Valid Combination) is formed by a combination of:



#### SPEED

- -12 = 12 ns t<sub>PD</sub>
- -15 = 15 ns tPD
- -20 = 20 ns tPD

| Valid Combinations |    |  |
|--------------------|----|--|
| MACHLV210-12       |    |  |
| MACHLV210-15       | JC |  |
| MACHLV210-20       |    |  |

#### Valid Combinations

Valid Combinations list configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations.

## ORDERING INFORMATION Industrial Products

Programmable logic products for industrial applications are available with several ordering options. The order number (Valid Combination) is formed by a combination of:



#### SPEED

- -18 = 18 ns t<sub>PD</sub>
- -24 = 24 ns tPD

| Valid Combinations |    |  |
|--------------------|----|--|
| MACHLV210-18       |    |  |
| MACHLV210-24       | JI |  |

#### **Valid Combinations**

Valid Combinations list configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations.

## FUNCTIONAL DESCRIPTION

The MACHLV210 consists of four PAL blocks connected by a switch matrix. There are 32 I/O pins and 4 dedicated input pins feeding the switch matrix. These signals are distributed to the four PAL blocks for efficient design implementation. There are two clock pins that can also be used as dedicated inputs.

The MACHLV210 inputs and I/O pins have advanced pull-up/pull-down resistors that enable the inputs to be pulled to the last driven state. While it is always a good design practice to tie unused pins high or low, the MACHLV210 pull-up/pull-down resistors provide design security and stability in the event that unused pins are left disconnected.

## The PAL Blocks

Each PAL block in the MACHLV210 (Figure 1) contains a 64-product-term logic array, a logic allocator, 8 output macrocells, 8 buried macrocells, and 8 I/O cells. The switch matrix feeds each PAL block with 22 inputs. This makes the PAL block look effectively like an independent "PAL22V16" with 8 buried macrocells.

In addition to the logic product terms, two output enable product terms, an asynchronous reset product term, and an asynchronous preset product term are provided. One of the two output enable product terms can be chosen within each I/O cell in the PAL block. All flip-flops within the PAL block are initialized together.

## The Switch Matrix

The MACHLV210 switch matrix is fed by the inputs and feedback signals from the PAL blocks. Each PAL block provides 16 internal feedback signals and 8 I/O feedback signals. The switch matrix distributes these signals back to the PAL blocks in an efficient manner that also provides for high performance. The design software automatically configures the switch matrix when fitting a design into the device.

## The Product-term Array

The MACHLV210 product-term array consists of 64 product terms for logic use, and 4 special-purpose product terms. Two of the special-purpose product terms provide programmable output enable; one provides asynchronous reset, and one provides asynchronous preset.

## The Logic Allocator

The logic allocator in the MACHLV210 takes the 64 logic product terms and allocates them to the 16 macrocells as needed. Each macrocell can be driven by up to 16 product terms. The design software automatically configures the logic allocator when fitting the design into the device.

Table 1 illustrates which product term clusters are available to each macrocell within a PAL block. Refer to Figure 1 for cluster and macrocell numbers.

Table 1. Logic Allocation

|                 | -              |                                                                                                                                                |
|-----------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| Мас             | rocell         | Available                                                                                                                                      |
| Output          | Buried         | Clusters                                                                                                                                       |
| Mo              | M <sub>1</sub> | C0, C1, C2<br>C0, C1, C2, C3                                                                                                                   |
| M <sub>2</sub>  | M <sub>3</sub> | C <sub>1</sub> , C <sub>2</sub> , C <sub>3</sub> , C <sub>4</sub><br>C <sub>2</sub> , C <sub>3</sub> , C <sub>4</sub> , C <sub>5</sub>         |
| M4              | $M_5$          | C3, C4, C5, C6<br>C4, C5, C6, C7                                                                                                               |
| M <sub>6</sub>  | M7             | C <sub>5</sub> , C <sub>6</sub> , C <sub>7</sub> , C <sub>8</sub><br>C <sub>6</sub> , C <sub>7</sub> , C <sub>8</sub> , C <sub>9</sub>         |
| M <sub>8</sub>  | Мэ             | C7, C8, C9, C10<br>C8, C9, C10, C11                                                                                                            |
| M <sub>10</sub> | <b>M</b> 11    | C9, C10, C11, C12<br>C10, C11, C12, C13                                                                                                        |
| M <sub>12</sub> | <b>M</b> 13    | C <sub>11</sub> , C <sub>12</sub> , C <sub>13</sub> , C <sub>14</sub><br>C <sub>12</sub> , C <sub>13</sub> , C <sub>14</sub> , C <sub>15</sub> |
| M14             | M15            | C13, C14, C15<br>C14, C15                                                                                                                      |

## The Macrocell

The MACHLV210 has two types of macrocell: output and buried. The output macrocells can be configured as either registered, latched, or combinatorial, with programmable polarity. The macrocell provides internal feedback whether configured with or without the flip-flop. The registers can be configured as D-type or T-type, allowing for product-term optimization.

The flip-flops can individually select one of two clock/ gate pins, which are also available as data inputs. The registers are clocked on the LOW-to-HIGH transition of the clock signal. The latch holds its data when the gate input is HIGH, and is transparent when the gate input is LOW. The flip-flops can also be asynchronously initialized with the common asynchronous reset and preset product terms.

The buried macrocells are the same as the output macrocells if they are used for generating logic. In that case, the only thing that distinguishes them from the output macrocells is the fact that there is no I/O cell connection, and the signal is only used internally. The buried macrocell can also be configured as an input register or latch.

## The I/O Cell

The I/O cell in the MACHLV210 consists of a three-state output buffer. The three-state buffer can be configured in one of three ways: always enabled, always disabled, or controlled by a product term. If product term control is chosen, one of two product terms may be used to provide the control. The two product terms that are available are common to all I/O cells in a PAL block.

These choices make it possible to use the macrocell as an output, an input, a bidirectional pin, or a three-state output for use in driving a bus.

## **Benefits of Lower Operating Voltage**

The MACHLV210 has an operating voltage range of 3.0 V to 3.6 V. Low voltage allows for lower operating power consumption, longer battery life, and/or smaller batteries for portable applications.

Because power is proportional to the square of the voltage, reduction of the supply voltge from 5.0 V to 3.3 V significantly reduces power consumption. This directly translates to longer battery life for portable applications. Lower power consumption can also be used to reduce the size and weight of the battery. Thus, 3.3-V designs facilitate a reduction in the form factor.

The MACHLV210 is not designed to interface between 3.3-V and 5.0-V logic. Latch-up may occur if V<sub>OH</sub> for the MACHLV210 is greater than V<sub>IH</sub> for the 5.0-V device. Although this scenario is unlikely, interfacing the MACHLV210 with 5.0-V devices is not encouraged without necessary latch-up design precautions.



17908D-3

Figure 1. MACHLV210 PAL Block

## **ABSOLUTE MAXIMUM RATINGS**

| Storage Temperature65°C to +150°C                                           |
|-----------------------------------------------------------------------------|
| Ambient Temperature<br>with Power Applied                                   |
| Supply Voltage with                                                         |
| Respect to Ground $\dots -0.5$ V to +5.0 V                                  |
| DC Input Voltage –0.5 V to Vcc + 0.5 V                                      |
| DC Output or                                                                |
| I/O Pin Voltage $\ldots \ldots \ldots \ldots -0.5$ V to V_{CC} + 0.5 V      |
| Static Discharge Voltage 2001 V                                             |
| Latchup Current (T <sub>A</sub> = $0^{\circ}$ C to + $70^{\circ}$ C) 200 mA |

Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ.

# OPERATING RANGES

**Commercial (C) Devices** 

| Temperature (T <sub>A</sub> ) Operatingin Free Air0°C to +70°C |
|----------------------------------------------------------------|
| Supply Voltage (Vcc) with<br>Respect to Ground                 |

Operating ranges define those limits between which the functionality of the device is guaranteed.

## DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified

| Parameter<br>Symbol | Parameter Description                    | Test Conditions                                                                                                                                                                       |                                                         | Min | Тур | Max  | Unit |
|---------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----|-----|------|------|
| Vон                 | Output HIGH Voltage                      | $I_{OH} = -2 \text{ mA}, V_{CC} = Min$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$                                                                                                        |                                                         | 2.4 |     |      | V    |
| Vol                 | Output LOW Voltage                       | $I_{OL} = 2 \text{ mA}, V_{CC} = Min$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$                                                                                                         |                                                         |     |     | 0.4  | V    |
| Vih                 | Input HIGH Voltage                       | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 1)                                                                                                                      |                                                         | 2.0 |     |      | V    |
| VIL                 | Input LOW Voltage                        | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 1)                                                                                                                       |                                                         |     |     | 0.8  | V    |
| Ін                  | Input HIGH Leakage Current               | $V_{IN} = 3.6 V, V_{CC} = Max$ (                                                                                                                                                      | V <sub>IN</sub> = 3.6 V, V <sub>CC</sub> = Max (Note 2) |     |     | 10   | μA   |
| lıL                 | Input LOW Leakage Current                | V <sub>IN</sub> = 0 V, V <sub>CC</sub> = Max (Note 2)                                                                                                                                 |                                                         |     |     | -10  | μA   |
| I <sub>OZH</sub>    | Off-State Output Leakage<br>Current HIGH | $\label{eq:Vout} \begin{split} V_{\text{OUT}} &= 3.6 \text{ V},  V_{\text{CC}} = \text{Max} \\ V_{\text{IN}} &= V_{\text{IH}} \text{ or } V_{\text{IL}} \mbox{ (Note 2)} \end{split}$ |                                                         |     |     | 10   | μA   |
| lozl                | Off-State Output Leakage<br>Current LOW  | $V_{OUT} = 0 V$ , $V_{CC} = Max$<br>$V_{IN} = V_{IH} \text{ or } V_{IL} (Note 2)$                                                                                                     |                                                         |     |     | -10  | μA   |
| I <sub>SC</sub>     | Output Short-Circuit Current             | $V_{OUT} = 0.5 \text{ V}, V_{CC} = \text{Max} (\text{Note 3})$                                                                                                                        |                                                         | -30 |     | -160 | mA   |
| Icc                 | Supply Current (Typical)                 | $V_{CC} = 3.3 \text{ V},  \text{T}_{\text{A}} = 25^{\circ}\text{C},$                                                                                                                  | f = 0 MHz                                               |     | 2   |      | mA   |
|                     |                                          | (Note 4)                                                                                                                                                                              | f = 25 MHz                                              |     | 60  |      | mA   |

### Notes:

1. These are absolute values with respect to device ground and all overshoots due to system or tester noise are included.

2. I/O pin leakage is the worst case of IIL and IOZL (or IIH and IOZH).

3. Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. VOUT = 0.5 V has been chosen to avoid test problems caused by tester ground degradation.

4. Measured with a 16-bit up/down counter pattern. This pattern is programmed in each PAL block and is capable of being loaded, enabled, and reset.

| CAPACIT                                                                                | CAPACITANCE (Note 1) |                                                                                         |   |    |  |  |  |  |
|----------------------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------|---|----|--|--|--|--|
| Parameter      Symbol      Parameter Description      Test Conditions      Typ      Un |                      |                                                                                         |   |    |  |  |  |  |
| CIN                                                                                    | Input Capacitance    | $V_{CC} = 3.3 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C}, \text{ f} = 1 \text{ MHz}$ | 6 | pF |  |  |  |  |
| Соит                                                                                   | Output Capacitance   |                                                                                         | 8 | pF |  |  |  |  |

# SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 2)

| Parameter        |                                                                |                                                                          |        | -12  | 2   |      |
|------------------|----------------------------------------------------------------|--------------------------------------------------------------------------|--------|------|-----|------|
| Symbol           | Parameter I                                                    | Description                                                              |        | Min  | Max | Unit |
| t <sub>PD</sub>  | Input, I/O, o                                                  | r Feedback to Combinatorial Output                                       |        |      | 12  | ns   |
|                  | Setup Time                                                     | from Input, I/O,                                                         | D-type | 9    |     | ns   |
| ts               | or Feedback                                                    |                                                                          | T-type | 10   |     | ns   |
| tн               | Register Da                                                    | ta Hold Time                                                             | •      | 0    |     | ns   |
| t <sub>co</sub>  | Clock to Out                                                   | Clock to Output                                                          |        |      | 8   | ns   |
| twL              | Clock                                                          |                                                                          | LOW    | 5    |     | ns   |
| twн              | Width                                                          | 1                                                                        | HIGH   | 6    |     | ns   |
|                  |                                                                |                                                                          | D-type | 58.8 |     | MHz  |
|                  | Maximum                                                        | External Feedback                                                        | T-type | 55.6 |     | MHz  |
| f <sub>MAX</sub> | Frequency                                                      |                                                                          | D-type | 83.3 |     | MHz  |
|                  | (Note 1)                                                       | Internal Feedback (fcnt)                                                 | T-type | 76.9 |     | MHz  |
|                  |                                                                | No Feedback (f <sub>CNT</sub> )                                          |        | 90.9 |     | MHz  |
| ts∟              | Setup Time                                                     | from Input, I/O, or Feedback to Gate                                     |        | 9    |     | ns   |
| t <sub>HL</sub>  | Latch Data I                                                   | Hold Time                                                                |        | 0    |     | ns   |
| tgo              | Gate to Out                                                    | put                                                                      |        |      | 9   | ns   |
| t <sub>GWL</sub> | Gate Width LOW                                                 |                                                                          |        | 5    |     | ns   |
| tPDL             | Input, I/O, or                                                 | r Feedback to Output Through                                             |        |      |     |      |
|                  | Transparent Input or Output Latch                              |                                                                          |        | 15   | ns  |      |
| tsir             | Input Register Setup Time                                      |                                                                          | 2      |      | ns  |      |
| t <sub>HIR</sub> | Input Regist                                                   | Input Register Hold Time                                                 |        | 1.5  |     | ns   |
| tico             | Input Regist                                                   | er Clock to Combinatorial Output                                         |        |      | 15  | ns   |
| tics             | Input Regist                                                   | er Clock to Output Register Setup                                        | D-type | 12   |     | ns   |
|                  |                                                                |                                                                          | T-type | 13   |     | ns   |
| twicL            | Input Regist                                                   | er                                                                       | LOW    | 5    |     | ns   |
| twicн            | Clock Width                                                    |                                                                          | HIGH   | 6    |     | ns   |
| <b>f</b> MAXIR   | Maximum In                                                     | put Register Frequency 1/(twicL + twic                                   | сн)    | 90.9 |     | MHz  |
| t <sub>SIL</sub> | Input Latch                                                    | Setup Time                                                               |        | 2    |     | ns   |
| t⊢i∟             | Input Latch                                                    | Hold Time                                                                |        | 1.5  |     | ns   |
| t <sub>IGO</sub> | Input Latch                                                    | Gate to Combinatorial Output                                             |        |      | 17  | ns   |
| tigol            | Input Latch Gate to Output Through Transparent<br>Output Latch |                                                                          |        |      | 19  | ns   |
| tsll             |                                                                | from Input, I/O, or Feedback Through<br>Input Latch to Output Latch Gate |        | 10   |     | ns   |
| tigs             | Input Latch                                                    | Gate to Output Latch Setup                                               |        | 13   |     | ns   |

# SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 2) (continued)

| Parameter         |                                                                                   | -1  | 2   |      |
|-------------------|-----------------------------------------------------------------------------------|-----|-----|------|
| Symbol            | Parameter Description                                                             | Min | Мах | Unit |
| t <sub>WIGL</sub> | Input Latch Gate Width LOW                                                        | 5   |     | ns   |
| t <sub>PDLL</sub> | Input, I/O, or Feedback to Output Through Transparent<br>Input and Output Latches |     | 17  | ns   |
| t <sub>AR</sub>   | Asynchronous Reset to Registered or Latched Output                                |     | 16  | ns   |
| t <sub>ARW</sub>  | Asynchronous Reset Width (Note 1)                                                 | 12  |     | ns   |
| t <sub>ARR</sub>  | Asynchronous Reset Recovery Time (Note 1)                                         | 12  |     | ns   |
| t <sub>AP</sub>   | Asynchronous Preset to Registered or Latched Output                               |     | 16  | ns   |
| t <sub>APW</sub>  | Asynchronous Preset Width (Note 1)                                                | 12  |     | ns   |
| t <sub>APR</sub>  | Asynchronous Preset Recovery Time (Note 1)                                        | 12  |     | ns   |
| t <sub>EA</sub>   | Input, I/O, or Feedback to Output Enable                                          |     | 12  | ns   |
| t <sub>ER</sub>   | Input, I/O, or Feedback to Output Disable                                         |     | 12  | ns   |

### Notes:

1. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected.

2. See Switching Test Circuit, for test conditions.

## **ABSOLUTE MAXIMUM RATINGS**

| Storage Temperature                                                    |
|------------------------------------------------------------------------|
| Ambient Temperature<br>with Power Applied                              |
| Supply Voltage with                                                    |
| Respect to Ground $\dots -0.5$ V to +5.0 V                             |
| DC Input Voltage –0.5 V to Vcc + 0.5 V                                 |
| DC Output or                                                           |
| I/O Pin Voltage $\ldots \ldots \ldots \ldots -0.5$ V to V_{CC} + 0.5 V |
| Static Discharge Voltage 2001 V                                        |
| Latchup Current (T <sub>A</sub> = 0°C to +70°C) 200 mA                 |

Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ.

# **OPERATING RANGES**

**Commercial (C) Devices** 

| Temperature (T <sub>A</sub> ) Operating<br>in Free Air | 0°C to +70°C   |
|--------------------------------------------------------|----------------|
| Supply Voltage (Vcc) with<br>Respect to Ground         | .0 V to +3.6 V |

Operating ranges define those limits between which the functionality of the device is guaranteed.

## DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified

| Parameter<br>Symbol | Parameter Description                    | Test Conditions                                                                               |            | Min | Тур | Max  | Unit |
|---------------------|------------------------------------------|-----------------------------------------------------------------------------------------------|------------|-----|-----|------|------|
| Vон                 | Output HIGH Voltage                      | $I_{OH} = -2 \text{ mA}, \text{ V}_{CC} = \text{Min}$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$ |            | 2.4 |     |      | V    |
| Vol                 | Output LOW Voltage                       | $I_{OL} = 2 \text{ mA}, V_{CC} = Min$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$                 |            |     |     | 0.4  | V    |
| Vін                 | Input HIGH Voltage                       | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 1)                              |            | 2.0 |     |      | V    |
| VIL                 | Input LOW Voltage                        | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 1)                               |            |     |     | 0.8  | V    |
| Іін                 | Input HIGH Leakage Current               | V <sub>IN</sub> = 3.6 V, V <sub>CC</sub> = Max (Note 2)                                       |            |     |     | 10   | μA   |
| lı∟                 | Input LOW Leakage Current                | $V_{IN} = 0 V, V_{CC} = Max (Note 2)$                                                         |            |     |     | -10  | μΑ   |
| lozн                | Off-State Output Leakage<br>Current HIGH | $V_{OUT} = 3.6 V, V_{CC} = Max$<br>$V_{IN} = V_{IH} \text{ or } V_{IL} (Note 2)$              |            |     |     | 10   | μA   |
| I <sub>OZL</sub>    | Off-State Output Leakage<br>Current LOW  | $V_{OUT} = 0 V, V_{CC} = Max$<br>$V_{IN} = V_{IH} \text{ or } V_{IL} (Note 2)$                |            |     |     | -10  | μΑ   |
| I <sub>SC</sub>     | Output Short-Circuit Current             | $V_{OUT} = 0.5 V$ , $V_{CC} = Max$ (Note 3)                                                   |            | -30 |     | -160 | mA   |
| lcc                 | Supply Current                           | Vcc = 3.3 V, T <sub>A</sub> = 25°C                                                            | f = 0 MHz  |     | 2   |      | mA   |
|                     | (Typical)                                | (Note 4)                                                                                      | f = 25 MHz |     | 60  |      | mA   |

Notes:

1. These are absolute values with respect to device ground and all overshoots due to system or tester noise are included.

2. I/O pin leakage is the worst case of IIL and IOZL (or IIH and IOZH).

3. Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. VOUT = 0.5 V has been chosen to avoid test problems caused by tester ground degradation.

4. Measured with a 16-bit up/down counter pattern. This pattern is programmed in each PAL block and capable of being loaded, enabled, and reset.

## CAPACITANCE (Note 1)

| Parameter<br>Symbol | Parameter Description | Test Conditions                                           | Тур | Unit |
|---------------------|-----------------------|-----------------------------------------------------------|-----|------|
| CIN                 | Input Capacitance     | V <sub>CC</sub> = 3.3 V, T <sub>A</sub> = 25°C, f = 1 MHz | 6   | pF   |
| Соит                | Output Capacitance    |                                                           | 8   | pF   |

# SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 2)

| Parameter        |                                                          |                                                                                                 |        |                         |        | -1   | 5   | -2   | 0   |      |
|------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------|-------------------------|--------|------|-----|------|-----|------|
| Symbol           | Parameter I                                              | Description                                                                                     |        |                         |        | Min  | Max | Min  | Max | Unit |
| t <sub>PD</sub>  | Input, I/O, or Feedback to Combinatorial Output (Note 3) |                                                                                                 |        |                         |        | 15   |     | 20   | ns  |      |
| 4                |                                                          | Setup Time from Input, I/O, D-type                                                              |        |                         |        | 10   |     | 14   |     | ns   |
| ts               | or Feedback                                              | to Clock                                                                                        |        |                         | T-type | 11   |     | 15   |     | ns   |
| tн               | Register Dat                                             | ta Hold Time                                                                                    |        |                         |        | 0    |     | 0    |     | ns   |
| tco              | Clock to Out                                             | put (Note 3)                                                                                    |        |                         |        |      | 10  |      | 12  | ns   |
| tw∟              | Clock                                                    |                                                                                                 |        |                         | LOW    | 5    |     | 7    |     | ns   |
| t <sub>WH</sub>  | Width                                                    |                                                                                                 |        |                         | HIGH   | 6    |     | 8    |     | ns   |
|                  |                                                          | External Feedback                                                                               | 1//+   |                         | D-type | 50   |     | 38.5 |     | MHz  |
|                  | Maximum                                                  | External Feedback                                                                               | 1/(1   | ts + tco)               | T-type | 47.6 |     | 37   |     | MHz  |
| fmax             | Frequency                                                |                                                                                                 |        |                         | D-type | 66.6 |     | 50   |     | MHz  |
|                  | (Note 1)                                                 | Internal Feedback (                                                                             | fcnt)  |                         | T-type | 62.5 |     | 47.6 |     | MHz  |
|                  |                                                          | No Feedback                                                                                     | 1/(t   | v∟ + twн)               |        | 90.9 |     | 66.7 |     | MHz  |
| ts∟              | Setup Time                                               | from Input, I/O, or Fe                                                                          | edba   | ack to Gate             |        | 10   |     | 14   |     | ns   |
| thl              | Latch Data H                                             | Latch Data Hold Time                                                                            |        |                         | 0      |      | 0   |      | ns  |      |
| t <sub>GO</sub>  | Gate to Output (Note 3)                                  |                                                                                                 |        |                         | 11     |      | 15  | ns   |     |      |
| t <sub>GWL</sub> | Gate Width                                               | LOW                                                                                             |        |                         |        | 5    |     | 7    |     | ns   |
| t <sub>PDL</sub> | Input, I/O, or                                           | Feedback to Output                                                                              | Thro   | bugh                    |        |      | 17  |      | 23  | ns   |
| tsir             | Input Regist                                             | er Setup Time                                                                                   |        |                         |        | 2.5  |     | 3    |     | ns   |
| t <sub>HIR</sub> | Input Regist                                             | er Hold Time                                                                                    |        |                         |        | 1.5  |     | 3    |     | ns   |
| tico             | Input Regist                                             | er Clock to Combinat                                                                            | torial | Output                  |        |      | 18  |      | 24  | ns   |
| tics             | Input Regist                                             | er Clock to Output Re                                                                           | egiste | er Setup                | D-type | 13   |     | 27   |     | ns   |
|                  |                                                          |                                                                                                 |        |                         | T-type | 14   |     | 20   |     | ns   |
| twicl            | Input Regist                                             | er                                                                                              |        |                         | LOW    | 5    |     | 7    |     | ns   |
| twich            | Clock Width                                              |                                                                                                 |        |                         | HIGH   | 6    |     | 8    |     | ns   |
| <b>f</b> MAXIR   | Maximum In                                               | put Register Frequer                                                                            | псу    | 1/(twic∟ + twicн)       |        | 90.9 |     | 66.7 |     | MHz  |
| t <sub>SIL</sub> | Input Latch Setup Time                                   |                                                                                                 |        | 2.5                     |        | 3    |     | ns   |     |      |
| t <sub>HIL</sub> | Input Latch Hold Time                                    |                                                                                                 |        | 1.5                     |        | 2    |     | ns   |     |      |
| tigo             | Input Latch Gate to Combinatorial Output                 |                                                                                                 |        |                         | 19     |      | 25  | ns   |     |      |
| tigol            | Input Latch                                              | Gate to Output Throu                                                                            | igh T  | ransparent Output Latch |        |      | 22  |      | 29  | ns   |
| tsll             | Setup Time<br>Transparent                                | Setup Time from Input, I/O, or Feedback Through<br>Transparent Input Latch to Output Latch Gate |        |                         | 12     |      | 16  |      | ns  |      |
| t <sub>IGS</sub> |                                                          | Gate to Output Latch                                                                            |        |                         |        | 14   |     | 18   |     | ns   |

# SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 2) (continued)

| Parameter        |                                                                                   | -1  | 5   | -2  | 0   |      |  |
|------------------|-----------------------------------------------------------------------------------|-----|-----|-----|-----|------|--|
| Symbol           | Parameter Description                                                             | Min | Max | Min | Max | Unit |  |
| twigL            | Input Latch Gate Width LOW                                                        | 5   |     | 7   |     | ns   |  |
| <b>t</b> PDLL    | Input, I/O, or Feedback to Output Through Transparent<br>Input and Output Latches |     | 21  |     | 28  | ns   |  |
| t <sub>AR</sub>  | Asynchronous Reset to Registered or Latched Output                                |     | 20  |     | 26  | ns   |  |
| t <sub>ARW</sub> | Asynchronous Reset Width (Note 1)                                                 | 15  |     | 20  |     | ns   |  |
| tarr             | Asynchronous Reset Recovery Time (Note 1)                                         | 15  |     | 20  |     | ns   |  |
| t <sub>AP</sub>  | Asynchronous Preset to Registered or Latched Output                               |     | 20  |     | 26  | ns   |  |
| tapw             | Asynchronous Preset Width (Note 1)                                                | 15  |     | 20  |     | ns   |  |
| t <sub>APR</sub> | Asynchronous Preset Recovery Time (Note 1)                                        | 15  |     | 20  |     | ns   |  |
| t <sub>EA</sub>  | Input, I/O, or Feedback to Output Enable (Note 3)                                 |     | 15  |     | 20  | ns   |  |
| t <sub>ER</sub>  | Input, I/O, or Feedback to Output Disable (Note 3)                                |     | 15  |     | 20  | ns   |  |

### Notes:

- 1. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected.
- 2. See Switching Test Circuit for test conditions.
- 3. Parameters measured with 16 outputs switching.

## **ABSOLUTE MAXIMUM RATINGS**

| Storage Temperature –65°C to +150°C                                          |
|------------------------------------------------------------------------------|
| Ambient Temperature<br>with Power Applied                                    |
| Supply Voltage with                                                          |
| Respect to Ground                                                            |
| DC Input Voltage –0.5 V to V <sub>CC</sub> + 0.5 V                           |
| DC Output or                                                                 |
| I/O Pin Voltage                                                              |
| Static Discharge Voltage 2001 V                                              |
| Latchup Current (T <sub>A</sub> = $-40^{\circ}$ C to $+85^{\circ}$ C) 200 mA |

Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ.

## INDUSTRIAL OPERATING RANGES

Temperature (T<sub>A</sub>) Operating in Free Air ..... –40°C to +85°C

Supply Voltage (V<sub>CC</sub>) with Respect to Ground ..... +3.0 V to +3.6 V

Operating ranges define those limits between which the functionality of the device is guaranteed.

## DC CHARACTERISTICS over INDUSTRIAL operating ranges unless otherwise specified

| Parameter<br>Symbol | Parameter Description                    | Test Conditions                                                                               |                                                         | Min | Тур     | Max  | Unit     |
|---------------------|------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------|-----|---------|------|----------|
| Vон                 | Output HIGH Voltage                      | $I_{OH} = -2 \text{ mA}, V_{CC} = Min$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$                |                                                         |     |         |      | V        |
| Vol                 | Output LOW Voltage                       | $I_{OL} = 2 \text{ mA}, V_{CC} = Min$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$                 |                                                         |     |         | 0.4  | V        |
| Vih                 | Input HIGH Voltage                       | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 1)                              |                                                         | 2.0 |         |      | V        |
| VIL                 | Input LOW Voltage                        | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 1)                               |                                                         |     |         | 0.8  | V        |
| Iн                  | Input HIGH Leakage Current               | $V_{IN} = 3.6 V, V_{CC} = Max (Notes 1)$                                                      | V <sub>IN</sub> = 3.6 V, V <sub>CC</sub> = Max (Note 2) |     |         | 10   | μA       |
| lı∟                 | Input LOW Leakage Current                | V <sub>IN</sub> = 0 V, V <sub>CC</sub> = Max (Note                                            | e 2)                                                    |     |         | -10  | μΑ       |
| Іогн                | Off-State Output Leakage<br>Current HIGH | $V_{OUT} = 3.6 \text{ V}, V_{CC} = Max$ $V_{IN} = V_{IH} \text{ or } V_{IL} \text{ (Note 2)}$ |                                                         |     |         | 10   | μΑ       |
| I <sub>OZL</sub>    | Off-State Output Leakage<br>Current LOW  | $V_{OUT} = 0 V, V_{CC} = Max$<br>$V_{IN} = V_{IH} \text{ or } V_{IL} (Note 2)$                |                                                         |     |         | -10  | μΑ       |
| Isc                 | Output Short-Circuit Current             | $V_{OUT} = 0.5 V$ , $V_{CC} = Max$ (Note 3)                                                   |                                                         | -30 |         | -160 | mA       |
| lcc                 | Supply Current<br>(Typical)              | V <sub>CC</sub> = 3.3 V, T <sub>A</sub> = 25°C<br>(Note 4)                                    | f = 0 MHz<br>f = 25 MHz                                 |     | 2<br>60 |      | mA<br>mA |

Notes:

1. These are absolute values with respect to device ground and all overshoots due to system or tester noise are included.

2. I/O pin leakage is the worst case of IIL and IOZL (or IIH and IOZH).

3. Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. VOUT = 0.5 V has been chosen to avoid test problems caused by tester ground degradation.

4. Measured with a 16-bit up/down counter pattern. This pattern is programmed in each PAL block and capable of being loaded, enabled, and reset.

## CAPACITANCE (Note 1)

| Parameter<br>Symbol | Parameter Description | Test Conditions                                                                                | Тур | Unit |
|---------------------|-----------------------|------------------------------------------------------------------------------------------------|-----|------|
| CIN                 | Input Capacitance     | $V_{CC} = 3.3 \text{ V},  \text{T}_{\text{A}} = 25^{\circ}\text{C},  \text{f} = 1 \text{ MHz}$ | 6   | pF   |
| Соит                | Output Capacitance    |                                                                                                | 8   | pF   |

# SWITCHING CHARACTERISTICS over INDUSTRIAL operating ranges (Note 2)

| Parameter        |                                                          |                                                                                                 |                   |                        |        | -1   | 8    | -2   | 4    |      |
|------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------|------------------------|--------|------|------|------|------|------|
| Symbol           | Parameter I                                              | Description                                                                                     |                   |                        |        | Min  | Max  | Min  | Max  | Unit |
| t <sub>PD</sub>  | Input, I/O, or Feedback to Combinatorial Output (Note 3) |                                                                                                 |                   |                        |        |      | 18   |      | 24   | ns   |
|                  |                                                          | from Input, I/O,                                                                                |                   |                        | D-type | 12   |      | 17   |      | ns   |
| ts               | or Feedback                                              | to Clock                                                                                        |                   |                        | T-type | 13.5 |      | 18   |      | ns   |
| tн               | Register Dat                                             | ta Hold Time                                                                                    |                   |                        |        | 0    |      | 0    |      | ns   |
| tco              | Clock to Out                                             | put (Note 3)                                                                                    |                   |                        |        |      | 12   |      | 14.5 | ns   |
| tw∟              | Clock                                                    |                                                                                                 |                   |                        | LOW    | 6    |      | 8.5  |      | ns   |
| twн              | Width                                                    |                                                                                                 |                   |                        | HIGH   | 7.5  |      | 10   |      | ns   |
|                  |                                                          | External Foodbook                                                                               | 1//+              | )                      | D-type | 40   |      | 30.5 |      | MHz  |
|                  | Maximum                                                  | External Feedback                                                                               | 1/(19             | s + t <sub>CO</sub> )  | T-type | 38   |      | 29.5 |      | MHz  |
| fmax             | Frequency                                                |                                                                                                 |                   |                        | D-type | 53   |      | 40   |      | MHz  |
|                  | (Note 1)                                                 | Internal Feedback (                                                                             | fcnt)             |                        | T-type | 50   |      | 38   |      | MHz  |
|                  |                                                          | No Feedback                                                                                     | 1/(t <sub>W</sub> | и∟ <b>+</b> twн)       | ·      | 72.5 |      | 53   |      | MHz  |
| t <sub>SL</sub>  | Setup Time                                               | from Input, I/O, or Fe                                                                          | edba              | ck to Gate             |        | 12   |      | 17   |      | ns   |
| t⊢∟              | Latch Data Hold Time                                     |                                                                                                 |                   | 0                      |        | 0    |      | ns   |      |      |
| tgo              | Gate to Output (Note 3)                                  |                                                                                                 |                   |                        | 13.5   |      | 18   | ns   |      |      |
| tgw∟             | Gate Width                                               | Gate Width LOW                                                                                  |                   |                        | 6      |      | 8.5  |      | ns   |      |
| <b>t</b> PDL     | Input, I/O, or                                           | Feedback to Output                                                                              | Thro              | ugh Latch              |        |      | 20.5 |      | 28   | ns   |
| t <sub>SIR</sub> | Input Regist                                             | er Setup Time                                                                                   |                   |                        |        | 3    |      | 4    |      | ns   |
| t <sub>HIR</sub> | Input Regist                                             | er Hold Time                                                                                    |                   |                        |        | 2.5  |      | 4    |      | ns   |
| t <sub>ICO</sub> | Input Regist                                             | er Clock to Combinat                                                                            | orial             | Output                 |        |      | 22   |      | 29   | ns   |
| t <sub>ICS</sub> | Input Regist                                             | er Clock to Output Re                                                                           | egiste            | er Setup               | D-type | 16   |      | 32.5 |      | ns   |
|                  |                                                          |                                                                                                 |                   |                        | T-type | 17   |      | 24   |      | ns   |
| twic∟            | Input Regist                                             | er                                                                                              |                   |                        | LOW    | 6    |      | 8.5  |      | ns   |
| twich            | Clock Width                                              |                                                                                                 |                   |                        | HIGH   | 7.5  |      | 10   |      | ns   |
| <b>f</b> MAXIR   | Maximum In                                               | put Register Frequer                                                                            | псу               | 1/(twic∟ + twicн)      |        | 72.5 |      | 53   |      | MHz  |
| tsı∟             | Input Latch                                              | Setup Time                                                                                      |                   |                        |        | 3    |      | 4    |      | ns   |
| t <sub>HIL</sub> | Input Latch Hold Time                                    |                                                                                                 |                   | 2.5                    |        | 3    |      | ns   |      |      |
| tigo             | Input Latch (                                            | Input Latch Gate to Combinatorial Output                                                        |                   |                        |        | 23   |      | 30   | ns   |      |
| tigol            | Input Latch                                              | Gate to Output Throu                                                                            | gh Tr             | ansparent Output Latch |        |      | 26.5 |      | 34.5 | ns   |
| t <sub>SLL</sub> |                                                          | Setup Time from Input, I/O, or Feedback Through<br>Transparent Input Latch to Output Latch Gate |                   |                        | 14.5   |      | 19.5 |      | ns   |      |
| tigs             | Input Latch                                              | Gate to Output Latch                                                                            | Setu              | p                      |        | 17   |      | 22   |      | ns   |

# SWITCHING CHARACTERISTICS over INDUSTRIAL operating ranges (Note 2) (continued)

| Parameter         |                                                                                | -1  | 8    | -2  | 4    |      |
|-------------------|--------------------------------------------------------------------------------|-----|------|-----|------|------|
| Symbol            | Parameter Description                                                          | Min | Max  | Min | Max  | Unit |
| t <sub>WIGL</sub> | Input Latch Gate Width LOW                                                     | 6   |      | 8.5 |      | ns   |
| t <sub>PDLL</sub> | Input, I/O, or Feedback to Output Through Transparent Input and Output Latches |     | 25.5 |     | 34   | ns   |
| t <sub>AR</sub>   | Asynchronous Reset to Registered or Latched Output                             |     | 24   |     | 31.5 | ns   |
| tarw              | Asynchronous Reset Width (Note 1)                                              | 18  |      | 24  |      | ns   |
| t <sub>ARR</sub>  | Asynchronous Reset Recovery Time (Note 1)                                      | 18  |      | 24  |      | ns   |
| t <sub>AP</sub>   | Asynchronous Preset to Registered or Latched Output                            |     | 24   |     | 31.5 | ns   |
| t <sub>APW</sub>  | Asynchronous Preset Width (Note 1)                                             | 18  |      | 24  |      | ns   |
| tapr              | Asynchronous Preset Recovery Time (Note 1)                                     | 18  |      | 24  |      | ns   |
| t <sub>EA</sub>   | Input, I/O, or Feedback to Output Enable (Note 3)                              |     | 18   |     | 24   | ns   |
| t <sub>ER</sub>   | Input, I/O, or Feedback to Output Disable (Note 3)                             |     | 18   |     | 24   | ns   |

### Notes:

1. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected.

2. See Switching Test Circuit at the back of this Data Sheet for test conditions.

3. Parameters measured with 16 outputs switching.

## **KEYS TO SWITCHING WAVEFORMS**



KS000010-PAL

## SWITCHING TEST CIRCUIT\*



|                       |                                                        |       | Comn       | nercial    | Measured                                                                                                                     |
|-----------------------|--------------------------------------------------------|-------|------------|------------|------------------------------------------------------------------------------------------------------------------------------|
| Specification         | S <sub>1</sub>                                         | C∟    | <b>R</b> 1 | <b>R</b> 2 | Output Value                                                                                                                 |
| t <sub>PD</sub> , tco | Closed                                                 |       |            |            | 1.5 V                                                                                                                        |
| t <sub>EA</sub>       | $Z \rightarrow H$ : Open<br>$Z \rightarrow L$ : Closed | 30 pF | 1.6 K      | 1.6 K      | 1.5 V                                                                                                                        |
| ter                   | $H \rightarrow Z$ : Open<br>L $\rightarrow Z$ : Closed | 5 pF  |            |            | $\label{eq:homosol} \begin{array}{l} H \rightarrow Z:  V_{OH} - 0.5 \; V \\ L \rightarrow Z:  V_{OL} + 0.5 \; V \end{array}$ |

\*Switching several outputs simultaneously should be avoided for accurate measurement.

# TYPICAL CURRENT VS. VOLTAGE (I-V) CHARACTERISTICS $V_{CC}$ = 3.3 V, $T_{A}~$ = 25°C



**Output, LOW** 

17908D-5

17908D-6





17908D-7

Input

# **TYPICAL Icc CHARACTERISTICS** $V_{CC} = 3.3 \text{ V}, \text{ } T_A = 25^{\circ}\text{C}$



The selected "typical" pattern is a 16-bit up/down counter. This pattern is programmed in each PAL block and is capable of being loaded, enabled, and reset.

Maximum frequency shown uses internal feedback and a D-type register.

## ENDURANCE CHARACTERISTICS

The MACHLV210 is manufactured using our advanced Electrically Erasable process. This technology uses an EE cell to replace the fuse link used in bipolar parts. As a result, the device can be erased and reprogrammed, a feature which allows 100% testing at the factory.

| Parameter<br>Symbol | Parameter Description           | Test Conditions                  | Min | Unit   |
|---------------------|---------------------------------|----------------------------------|-----|--------|
|                     |                                 | Max Storage<br>Temperature       | 10  | Years  |
| tDR                 | Min Pattern Data Retention Time | Max Operating<br>Temperature     | 20  | Years  |
| N                   | Max Reprogramming Cycles        | Normal Programming<br>Conditions | 100 | Cycles |

## **INPUT/OUTPUT EQUIVALENT SCHEMATICS**



Input



17908D-9

## **TYPICAL THERMAL CHARACTERISTICS**

Measured at 25°C ambient. These parameters are not tested.

| Parameter |                                                      |                                    | Тур   |      |  |
|-----------|------------------------------------------------------|------------------------------------|-------|------|--|
| Symbol    | Parameter Description                                | PLCC                               | Units |      |  |
| θjc       | Thermal impedance, junction to case                  | 15                                 | °C/W  |      |  |
| θja       | Thermal impedance, junction to ambient               | mal impedance, junction to ambient |       |      |  |
| θjma      | Thermal impedance, junction to ambient with air flow | 200 lfpm air                       | 36    | °C/W |  |
|           |                                                      | 400 lfpm air                       | 33    | °C/W |  |
|           |                                                      | 600 lfpm air                       | 31    | °C/W |  |
|           |                                                      | 800 lfpm air                       | 29    | °C/W |  |

### Plastic θjc Considerations

The data listed for plastic  $\theta_j$ c are for reference only and are not recommended for use in calculating junction temperatures. The heat-flow paths in plastic-encapsulated devices are complex, making the  $\theta_j$ c measurement relative to a specific location on the package surface. Tests indicate this measurement reference point is directly below the die-attach area on the bottom center of the package. Furthermore,  $\theta_j$ c tests on packages are performed in a constant-temperature bath, keeping the package surface at a constant temperature. Therefore, the measurements can only be used in a similar environment.

## SWITCHING WAVEFORMS



MACHLV210-12/15/20

## SWITCHING WAVEFORMS







#### Notes:

- 1.  $V_T = 1.5 V$ .
- Input pulse amplitude 0 V to 3.0 V.
  Input rise and fall times 2 ns-4 ns typical.

## SWITCHING WAVEFORMS





**Output Disable/Enable** 

#### Notes:

- 1.  $V_T = 1.5 V$ .
- 2. Input pulse amplitude 0 V to 3.0 V.
- 3. Input rise and fall times 2 ns-4 ns typical.

## **f**MAX **PARAMETERS**

The parameter  $f_{MAX}$  is the maximum clock rate at which the device is guaranteed to operate. Because the flexibility inherent in programmable logic devices offers a choice of clocked flip-flop designs,  $f_{MAX}$  is specified for three types of synchronous designs.

The first type of design is a state machine with feedback signals sent off-chip. This external feedback could go back to the device inputs, or to a second device in a multi-chip state machine. The slowest path defining the period is the sum of the clock-to-output time and the input setup time for the external signals ( $t_s + t_{CO}$ ). The reciprocal,  $f_{MAX}$ , is the maximum frequency with external feedback or in conjunction with an equivalent speed device. This  $f_{MAX}$  is designated " $f_{MAX}$  external."

The second type of design is a single-chip state machine with internal feedback only. In this case, flip-flop inputs are defined by the device inputs and flip-flop outputs. Under these conditions, the period is limited by the internal delay from the flip-flop outputs through the internal feedback and logic to the flip-flop inputs. This  $f_{MAX}$  is designated " $f_{MAX}$  internal". A simple internal counter is a good example of this type of design; therefore, this parameter is sometimes called " $f_{CNT}$ ."

The third type of design is a simple data path application. In this case, input data is presented to the flip-flop and clocked through; no feedback is employed. Under these conditions, the period is limited by the sum of the data setup time and the data hold time ( $t_S + t_H$ ). However, a lower limit for the period of each f<sub>MAX</sub> type is the minimum clock period ( $t_{WH} + t_{WL}$ ). Usually, this minimum clock period determines the period for the third f<sub>MAX</sub>, designated "f<sub>MAX</sub> no feedback."

For devices with input registers, one additional f<sub>MAX</sub> parameter is specified: f<sub>MAXIR</sub>. Because this involves no feedback, it is calculated the same way as f<sub>MAX</sub> no feedback. The minimum period will be limited either by the sum of the setup and hold times (t<sub>SIR</sub> + t<sub>HIR</sub>) or the sum of the clock widths (t<sub>WICL</sub> + t<sub>WICH</sub>). The clock widths are normally the limiting parameters, so that f<sub>MAXIR</sub> is specified as 1/(t<sub>WICL</sub> + t<sub>WICH</sub>). Note that if both input and output registers are use in the same path, the overall frequency will be limited by t<sub>ICS</sub>.

All frequencies except  $f_{\text{MAX}}$  internal are calculated from other measured AC parameters.  $f_{\text{MAX}}$  internal is measured directly.



## **POWER-UP RESET**

The MACH devices have been designed with the capability to reset during system power-up. Following powerup, all flip-flops will be reset to LOW. The output state will depend on the logic polarity. This feature provides extra flexibility to the designer and is especially valuable in simplifying state machine initialization. A timing diagram and parameter table are shown below. Due to the synchronous operation of the power-up reset and the wide range of ways  $V_{CC}$  can rise to its steady state, two conditions are required to insure a valid power-up reset. These conditions are:

- 1. The Vcc rise must be monotonic.
- 2. Following reset, the clock input must not be driven from LOW to HIGH until all applicable input and feedback setup times are met.

| Parameter<br>Symbol | Parameter Descriptions       | Мах              | Unit  |
|---------------------|------------------------------|------------------|-------|
| t <sub>PR</sub>     | Power-Up Reset Time          | 10               | μs    |
| ts                  | Input or Feedback Setup Time | See<br>Switching | •     |
| tw∟                 | Clock Width LOW              | Characteris      | stics |



**Power-Up Reset Waveform** 

## USING PRELOAD AND OBSERVABILITY

In order to be testable, a circuit must be both controllable and observable. To achieve this, the MACH devices incorporate register preload and observability.

In preload mode, each flip-flop in the MACH device can be loaded from the I/O pins, in order to perform functional testing of complex state machines. Register preload makes it possible to run a series of tests from a known starting state, or to load illegal states and test for proper recovery. This ability to control the MACH device's internal state can shorten test sequences, since it is easier to reach the state of interest.

The observability function makes it possible to see the internal state of the buried registers during test by overriding each register's output enable and activating the output buffer. The values stored in output and buried registers can then be observed on the I/O pins. Without this feature, a thorough functional test would be impossible for any designs with buried registers.

While the implementation of the testability features is fairly straightforward, care must be taken in certain instances to insure valid testing.

One case involves asynchronous reset and preset. If the MACH registers drive asynchronous reset or preset lines and are preloaded in such a way that reset or preset are asserted, the reset or preset may remove the preloaded data. This is illustrated in Figure 2. Care should be taken when planning functional tests, so that states that will cause unexpected resets and presets are not preloaded.

Another case to be aware of arises in testing combinatorial logic. When an output is configured as combinatorial, the observability feature forces the output into registered mode. When this happens, all product terms are forced to zero, which eliminates all combinatorial data. For a straight combinatorial output, the correct value will be restored after the preload or observe function, and there will be no problem. If the function implements a combinatorial latch, however, it relies on feedback to hold the correct value, as shown in Figure 3. As this value may change during the preload or observe operation, you cannot count on the data being correct after the operation. To insure valid testing in these cases, outputs that are combinatorial latches should not be tested immediately following a preload or observe sequence, but should first be restored to a known state.

All MACH 2 devices support both preload and observability.

Contact individual programming vendors in order to verify programmer support.



Figure 2. Preload/Reset Conflict

17908D-26





17908D-27

## PHYSICAL DIMENSIONS\* PL 044 44-Pin Plastic Leaded Chip Carrier (measured in inches)



\*For reference only. BSC is an ANSI standard for Basic Space Centering.