



# Automotive TrueTouch™ Multi-Touch Gesture Touchscreen Controller

### **Features**

- TrueTouch<sup>™</sup> Capacitive Touchscreen Controller
  - □ Supports Single-Touch and Multi-Touch Touchscreen Control
  - □ Supports up to 44 X/Y Sensor Inputs
  - □ Supports Screen Sizes 8.4" and Below
  - □ Fast Scan Rates: Typical 0.5 ms per Sensor
  - □ High Resolution: Typical 480 x 360 for 3.5" Screen
  - ☐ Available in 56-Pin QFN Package
  - □ Seamless Transition up to Higher Function Multi-Touch All-Point Device
  - □ AEC Qualified
- Lowest Noise TrueTouch Device
- Highly Configurable Sensing Circuitry
  - □ Enables Maximum Design Flexibility
  - □ Enables Trade-Off Between Scan Time and Noise Performance
- Includes Gesture Detection Library
- Develop Customized User Defined Gestures
- Provides Maximum EMI Immunity
  - □ Selectable Spread-Spectrum Clock Source
- Powerful Harvard Architecture Processor
  - □ M8C Processor Speeds to 24 MHz
  - □ Two 8x8 Multiply, 32-Bit Accumulate
  - □ Low Power at High Speed
  - □ 3V to 5.25V Operating Voltage
  - ☐ Automotive Temperature Range: –40°C to +85°C
- Flexible On-Chip Memory
  - □ 16K Flash Program Storage, 1000 Erase/Write Cycles
  - □ 1K SRAM Data Storage
  - □ In-System Serial Programming (ISSP)
  - □ Partial Flash Updates
  - ☐ Flexible Protection Modes
  - □ EEPROM Emulation in Flash
- Precision, Programmable Clocking
  - □ Internal ±4% 24 and 48 MHz Oscillator
  - ☐ Internal Oscillator for Watchdog and Sleep

- Additional System Resources
  - □ I<sup>2</sup>C<sup>™</sup> Slave, Master, and Multi-Master to 400 kHz
  - □ Watchdog and Sleep Timers
  - □ User-Configurable Low Voltage Detection
  - □ Integrated Supervisory Circuit
  - □ On-Chip Precision Voltage Reference
- Complete Development Tools
  - □ Free Development Software (PSoC Designer™)
  - ☐ TrueTouch Touchscreen Tuner
  - □ Full-Featured, In-Circuit Emulator and Programmer
  - □ Full Speed Emulation
  - □ Complex Breakpoint Structure
  - □ 128K Bytes Trace Memory
- Programmable Pin Configurations
  - 25 mA Sink, 10 mA Drive on All GPIO
  - □ Pull Up, Pull Down, High Z, Strong, or Open Drain Drive Modes on All GPIO
  - Configurable Interrupt on All GPIO





#### TrueTouch Functional Overview

The TrueTouch family provides the fastest and most efficient way to develop and tune a capacitive touchscreen application. A TrueTouch device includes the configurable TrueTouch block, configurable analog and digital logic, programmable interconnect, and an 8-bit CPU to run custom firmware. This architecture enables the user to create flexible, customized touchscreen configurations to match the requirements of each individual touchscreen application. Various configurations of Flash program memory, SRAM data memory, and configurable IO are included in a range of convenient pinouts.

The TrueTouch architecture is comprised of four main areas: the Core, Digital System, the TrueTouch Analog System, and System Resources. Configurable global busing enables all the device resources to be combined into a complete custom touch-screen system. The CY8CTMG120 device can have up to seven IO ports that connect to the global digital and analog interconnects, providing access to four digital blocks and six analog blocks. Implementation of touchscreen application enables additional digital and analog resources to be used, depending on the touchscreen design. The CY8CTMG120 is offered in a 56-pin QFN package, with up to 48 general purpose IO (GPIO), and support of up to 44 X/Y sensors.

When designing touchscreen applications, refer to the UM data sheet for performance requirements to meet and detailed design process explanation.

### The TrueTouch Core

The core includes a CPU, memory, clocks, and configurable GPIO (General Purpose IO).

The M8C CPU core is a powerful processor with speeds up to 24 MHz, providing a four MIPS 8-bit Harvard architecture microprocessor. The CPU uses an interrupt controller with up to 20 vectors, to simplify programming of real time embedded events. Program execution is timed and protected using the included Sleep and Watch Dog Timers (WDT).

Memory encompasses 16K of Flash for program storage, 1K of SRAM for data storage, and up to 2K of EEPROM emulated using the Flash. Program Flash uses four protection levels on blocks of 64 bytes, enabling customized software IP protection.

The TrueTouch device incorporates flexible internal clock generators, including a 24 MHz IMO (internal main oscillator) accurate to 8% over temperature and voltage. The 24 MHz IMO can also be doubled to 48 MHz for use by the digital system. A low power 32 kHz ILO (internal low speed oscillator) is provided for the Sleep timer and WDT. The clocks, together with programmable clock dividers (as a System Resource), provide the flexibility to integrate almost any timing requirement into the PSoC device.

The GPIOs provide connection to the CPU, digital and analog resources of the device. Each pin's drive mode may be selected from eight options, enabling great flexibility in external interfacing. Every pin also has the capability to generate a system interrupt on high level, low level, and change from last read.

### The Digital System

The Digital System is composed of 4 digital PSoC blocks. Each block is an 8-bit resource that can be used alone or combined with other blocks to form 8, 16, 24, and 32-bit peripherals, which are called user module references.

Figure 1. Digital System Block Diagram



Digital peripheral configurations are as follows.

- PWMs (8 to 32 bit)
- PWMs with dead band (8 to 24 bit)
- Counters (8 to 32 bit)
- Timers (8 to 32 bit)
- UART 8 bit with selectable parity
- SPI master and slave
- I2C slave and multi-master
- Pseudo random sequence generators (8 to 32 bit)

The digital blocks are connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also enable signal multiplexing and performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller.

Digital blocks are provided in rows of four, where the number of blocks varies by TrueTouch device family. This enables optimum choice of system resources for your application. Family characteristics are shown in Table 1 on page 4.



#### The Analog System

The Analog System is composed of 6 configurable blocks, each comprised of an opamp circuit enabling the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. The following are some of the more common PSoC analog functions (most available as user modules):

- Analog-to-digital converters (up to 2, with 6- to 14-bit resolution, selectable as Incremental, Delta Sigma, and SAR)
- Filters (2 and 4 pole band-pass, low pass, and notch)
- Amplifiers (up to 2, with selectable gain to 48x)
- Instrumentation amplifiers (1 with selectable gain to 93x)
- Comparators (up to 2, with 16 selectable thresholds)
- DACs (up to 2, with 6- to 9-bit resolution)
- Multiplying DACs (up to 2, with 6- to 9-bit resolution)
- High current output drivers (two with 30 mA drive as a PSoC Core Resource)
- 1.3V reference (as a System Resource)
- Modulators
- Correlators
- Peak detectors
- Many other topologies possible

Analog blocks are arranged in a column of three, which includes one CT (Continuous Time) and two SC (Switched Capacitor) blocks, as shown Figure 2.

#### The Analog Multiplexer System

The Analog Mux Bus connects to every GPIO pin in ports 0-5. Pins are connected to the bus individually or in any combination. The bus also connects to the analog system for capacitive sensing with the TrueTouch block comparator. It can be split into two sections for simultaneous dual-channel processing. An additional 8:1 analog input multiplexer provides a second path to bring Port 0 pins to the analog array.

Switch control logic enables selected pins to switch dynamically under hardware control. This enables capacitive measurement for the touchscreen applications. Other multiplexer applications include:

- Chip-wide mux that enables analog input from up to 48 IO pins.
- Electrical connection between any IO pin combinations.

Figure 2. Analog System Block Diagram



### **Additional System Resources**

System Resources, provide additional capability useful to complete systems. Additional resources include a multiplier, decimator, low voltage detection, and power on reset. Brief statements describing the merits of each resource follow.

- Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks can be generated using digital PSoC blocks as clock dividers.
- Two multiply accumulates (MACs) provide fast 8-bit multipliers with 32-bit accumulate, to assist in both general math and digital filters.
- Decimator provides a custom hardware filter for digital signal processing applications including creation of Delta Sigma ADCs.
- The I2C module provides 100 and 400 kHz communication over two wires. Slave, master, multi-master are supported.



- Low Voltage Detection (LVD) interrupts signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor.
- An internal 1.3V reference provides an absolute reference for the analog system, including ADCs and DACs.
- Versatile analog multiplexer system.

### **Getting Started**

To understand the PSoC silicon, read this data sheet and use the PSoC Designer Integrated Development Environment (IDE). This data sheet is an overview of the PSoC integrated circuit and presents general silicon and electrical specifications. For in depth touchscreen application information, including touch-screen specific specifications, read the touchscreen user module data sheet that is supported by this specific device.

#### **TrueTouch Device Characteristics**

Depending on the TrueTouch device selected for a touchscreen application, characteristics and capabilities of each device change. Table 1 lists the touchscreen sensing capabilities available for specific TrueTouch devices. The TrueTouch device covered by this data sheet is highlighted in this table.

Table 1. TrueTouch Device Characteristics

| TrueTouch Part<br>Number | Sensor<br>Inputs | Max Screen<br>Size (Inches) | Single-Touch | Multi-Touch<br>Gesture | Multi-Touch<br>All-Point | Scan<br>Speed (ms) <sup>[1]</sup> | $\begin{array}{c} \textbf{Current} \\ \textbf{Consumption}^{[2]} \end{array}$ | Flash Size | SRAM<br>Size |
|--------------------------|------------------|-----------------------------|--------------|------------------------|--------------------------|-----------------------------------|-------------------------------------------------------------------------------|------------|--------------|
| CY8CTMG120               | up to<br>44      | 8.4                         | Υ            | Υ                      | N                        | 0.5                               | 16                                                                            | 16K        | 1K           |
| CY8CTMA120               | up to<br>37      | 7.3"                        | Υ            | Y                      | Υ                        | 0.12                              | 16                                                                            | 16K        | 1K           |

#### **Application Notes**

Application notes are an excellent introduction to the wide variety of possible PSoC designs. They are located here: www.cypress.com/psoc. Select Application Notes under the Documentation tab.

#### **Development Kits**

PSoC Development Kits are available online from Cypress at www.cypress.com/shop and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark.

#### **Training**

Free PSoC technical training (on demand, webinars, and workshops) is available online at <a href="https://www.cypress.com/training">www.cypress.com/training</a>. The training covers a wide variety of topics and skill levels to assist you in your designs.

### **Cypros Consultants**

Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant go to www.cypress.com/cypros.

### **Solutions Library**

Visit our growing library of solution focused designs at www.cypress.com/solutions. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly.

### **Technical Support**

For assistance with technical issues, search KnowledgeBase articles and forums at <a href="https://www.cypress.com/support">www.cypress.com/support</a>. If you cannot find an answer to your question, call technical support at 1-800-541-4736.

#### Notes

- Per sensor typical. Depends on touchscreen panel. For MA120 per X/Y crossing Vcc = 3.3V.
- 2. Average mA supply current. Based on 8 ms report rate, except for MA120.



### **Development Tools**

PSoC Designer is a Microsoft® Windows-based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE runs on Windows XP or Windows Vista.

This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and built-in support for third-party assemblers and C compilers.

PSoC Designer also supports C language compilers developed specifically for the devices in the PSoC family.

#### **PSoC Designer Software Subsystems**

#### System-Level View

A drag-and-drop visual embedded system design environment based on PSoC Express. In the system level view you create a model of your system inputs, outputs, and communication interfaces. You define when and how an output device changes state based upon any or all other system devices. Based upon the design, PSoC Designer automatically selects one or more PSoC Mixed-Signal Controllers that match your system requirements.

PSoC Designer generates all embedded code, then compiles and links it into a programming file for a specific PSoC device.

#### Chip-Level View

The chip-level view is a more traditional integrated development environment (IDE) based on PSoC Designer 4.4. Choose a base device to work with and then select different onboard analog and digital components called user modules that use the PSoC blocks. Examples of user modules are ADCs, DACs, Amplifiers, and Filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application.

The device editor also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic configuration enables changing configurations at run time.

#### Hybrid Designs

You can begin in the system-level view, enable it to choose and configure your user modules, routing, and generate code, then switch to the chip-level view to gain complete control over on-chip resources. All views of the project share a common code editor, builder, and common debug, emulation, and programming tools.

#### Code Generation Tools

PSoC Designer supports multiple third party C compilers and assemblers. The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. The choice is yours.

**Assemblers.** The assemblers enable assembly code to merge seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing.

**C Language Compilers.** C language compilers are available that support the PSoC family of devices. The products enable you to create complete C programs for the PSoC family devices.

The optimizing C compilers provide all the features of C tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

#### Debugger

The PSoC Designer Debugger subsystem provides hardware in-circuit emulation, enabling you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands enable the designer to read and program and read and write data memory, read and write IO registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also enables the designer to create a trace buffer of registers and memory locations of interest.

#### Online Help System

The online help system displays online, context-sensitive help for the user. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer in getting started.

#### **Hardware Tools**

#### In-Circuit Emulator

A low cost, high functionality ICE (In-Circuit Emulator) is available for development support. This hardware has the capability to program single devices.

The emulator consists of a base unit that connects to the PC by way of a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full speed (24 MHz) operation.

#### TrueTouch Touchscreen Tuner

The TrueTouch tuner is a Microsoft® Windows based graphical user interface enabling developers to set critical parameters and observe changes to the touchscreen application in real time. Optimal configuration from the tuner are immediately applied to the TrueTouch user module settings.



### **Designing with PSoC Designer**

The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, have the ability to implement a wide variety of user-selectable functions.

The PSoC development process can be summarized in the following four steps:

- 1. Select components
- 2. Configure components
- 3. Organize and Connect
- 4. Generate, Verify, and Debug

### Select Components

Both the system-level and chip-level views provide a library of prebuilt, pretested hardware peripheral components. In the system-level view, these components are called "drivers" and correspond to inputs (a thermistor, for example), outputs (a brushless DC fan, for example), communication interfaces (I<sup>2</sup>C-bus, for example), and the logic to control how they interact with one another (called valuators).

In the chip-level view, the components are called "user modules". User modules make selecting and implementing peripheral devices simple, and come in analog, digital, and mixed signal varieties.

### Configure Components

Each of the components you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that enable you to tailor their precise configuration to your particular application. For example, a Pulse Width Modulator (PWM) User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus.

Both the system-level drivers and chip-level user modules are documented in data sheets that are viewed directly in the PSoC Designer. These data sheets explain the internal operation of the component and provide performance specifications. Each data sheet describes the use of each user module parameter or driver property, and other information you may need to successfully implement your design.

### **Organize and Connect**

You can build signal chains at the chip level by interconnecting user modules to each other and the IO pins, or connect system level inputs, outputs, and communication interfaces to each other with valuator functions.

In the system-level view, selecting a potentiometer driver to control a variable speed fan driver and setting up the valuators to control the fan speed based on input from the pot selects, places, routes, and configures a programmable gain amplifier (PGA) to buffer the input from the potentiometer, an analog to digital converter (ADC) to convert the potentiometer's output to a digital signal, and a PWM to control the fan.

In the chip-level view, perform the selection, configuration, and routing so that you have complete control over the use of all on-chip resources.

### Generate, Verify, and Debug

When you are ready to test the hardware configuration or move on to developing code for the project, perform the "Generate Application" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system.

Both system-level and chip-level designs generate software based on your design. The chip-level design provides application programming interfaces (APIs) with high level functions to control and respond to hardware events at run-time and interrupt service routines that you can adapt as needed. The system-level design also generates a C main() program that completely controls the chosen application and contains placeholders for custom code at strategic positions enabling you to further refine the software without disrupting the generated code.

A complete code development environment enables you to develop and customize your applications in C, assembly language, or both.

The last step in the development process takes place inside the PSoC Designer's Debugger subsystem. The Debugger downloads the HEX image to the ICE where it runs at full speed. Debugger capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the Debugger provides a large trace buffer and enables you define complex breakpoint events that include monitoring address and data bus values, memory locations and external signals.



### **Document Conventions**

### **Acronyms Used**

The following table lists the acronyms that are used in this document.

| Acronym | Description                                         |
|---------|-----------------------------------------------------|
| AC      | alternating current                                 |
| ADC     | analog-to-digital converter                         |
| API     | application programming interface                   |
| CPU     | central processing unit                             |
| СТ      | continuous time                                     |
| DAC     | digital-to-analog converter                         |
| DC      | direct current                                      |
| ECO     | external crystal oscillator                         |
| EEPROM  | electrically erasable programmable read-only memory |
| FSR     | full scale range                                    |
| GPIO    | general purpose IO                                  |
| GUI     | graphical user interface                            |
| HBM     | human body model                                    |
| ICE     | in-circuit emulator                                 |
| ILO     | internal low speed oscillator                       |
| IMO     | internal main oscillator                            |
| Ю       | input/output                                        |
| IPOR    | imprecise power on reset                            |
| LSb     | least-significant bit                               |
| LVD     | low voltage detect                                  |
| MSb     | most-significant bit                                |
| PC      | program counter                                     |
| PLL     | phase-locked loop                                   |
| POR     | power on reset                                      |
| PPOR    | precision power on reset                            |
| PSoC®   | Programmable System-on-Chip™                        |
| PWM     | pulse width modulator                               |
| SC      | switched capacitor                                  |
| SRAM    | static random access memory                         |

### **Units of Measure**

A units of measure table is located in the Electrical Specifications section. Table 3 on page 9 lists all the abbreviations used to measure the PSoC devices.

#### **Numeric Naming**

Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h', '0x', or 'b' are decimal.



### **Pinouts**

This section describes, lists, and illustrates the CY8CTMG120 TrueTouch family pins and pinout configuration. The CY8CTMG120 TrueTouch device is available in the following packages, all of which are shown on the following pages. Every port pin (labeled with a "P") is capable of Digital IO. However, Vss, Vdd, and XRES are not capable of Digital IO.

#### **56-Pin Part Pinout**

Table 2. 56-Pin Part Pinout (QFN)

| Pin | Ту      | ре     | Mana  | December 1                                              |
|-----|---------|--------|-------|---------------------------------------------------------|
| No. | Digital | Analog | Name  | Description                                             |
| 1   | Ю       | I, M   | P2[3] | Direct switched capacitor block input.                  |
| 2   | Ю       | I, M   | P2[1] | Direct switched capacitor block input.                  |
| 3   | Ю       | M      | P4[7] |                                                         |
| 4   | Ю       | М      | P4[5] |                                                         |
| 5   | Ю       | М      | P4[3] |                                                         |
| 6   | Ю       | M      | P4[1] |                                                         |
| 7   | Ю       | М      | P3[7] |                                                         |
| 8   | Ю       | М      | P3[5] |                                                         |
| 9   | Ю       | M      | P3[3] |                                                         |
| 10  | Ю       | М      | P3[1] |                                                         |
| 11  | Ю       | М      | P5[7] |                                                         |
| 12  | Ю       | М      | P5[5] |                                                         |
| 13  | Ю       | М      | P5[3] |                                                         |
| 14  | Ю       | М      | P5[1] |                                                         |
| 15  | Ю       | М      | P1[7] | I2C Serial Clock (SCL).                                 |
| 16  | Ю       | М      | P1[5] | I2C Serial Data (SDA).                                  |
| 17  | Ю       | М      | P1[3] | 701                                                     |
| 18  | Ю       | M      | P1[1] | I2C Serial Clock (SCL), ISSP SCLK <sup>[3]</sup> .      |
| 19  | Power   |        | Vss   | Ground. Connect to circuit ground.                      |
| 20  | NC      |        |       |                                                         |
| 21  | NC      |        |       |                                                         |
| 22  | Power   |        | Vdd   | Supply voltage. Bypass to ground with 0.1 uF capacitor. |
| 23  | Ю       |        | P7[7] |                                                         |
| 24  | Ю       |        | P7[0] |                                                         |
| 25  | Ю       | М      | P1[0] | I2C Serial Data (SDA), ISSP SDATA <sup>[3]</sup> .      |
| 26  | Ю       | М      | P1[2] |                                                         |
| 27  | Ю       | М      | P1[4] |                                                         |
| 28  | Ю       | М      | P1[6] |                                                         |
|     |         | 1      | 1     |                                                         |

Figure 3. CY8CTMG120 56-Pin PSoC Device



| 29 | Ю     | М    | P5[0] |                                                     | Pin | Ту            | /ре    |       | 2                                                                        |  |
|----|-------|------|-------|-----------------------------------------------------|-----|---------------|--------|-------|--------------------------------------------------------------------------|--|
| 30 | Ю     | M    | P5[2] |                                                     | No. | Digital       | Analog | Name  | Description                                                              |  |
| 31 | Ю     | М    | P5[4] |                                                     | 44  | IO            | М      | P2[6] | External Voltage Reference (VREF) input.                                 |  |
| 32 | Ю     | M    | P5[6] |                                                     | 45  | Ю             | I, M   | P0[0] | Analog column mux input.                                                 |  |
| 33 | Ю     | M    | P3[0] |                                                     | 46  | Ю             | I, M   | P0[2] | Analog column mux input.                                                 |  |
| 34 | Ю     | M    | P3[2] |                                                     | 47  | Ю             | I, M   | P0[4] | Analog column mux input VREF.                                            |  |
| 35 | Ю     | М    | P3[4] |                                                     | 48  | IO I, M P0[6] |        | P0[6] | Analog column mux input.                                                 |  |
| 36 | Input | •    | XRES  | Active high external reset with internal pull down. | 49  | Power         |        | Vdd   | Supply voltage. Bypass to ground with 0.1 uF capacitor.                  |  |
| 37 | Ю     | М    | P4[0] |                                                     | 50  | Power         |        | Vss   | Ground. Connect to circuit ground.                                       |  |
| 38 | Ю     | M    | P4[2] |                                                     | 51  | Ю             | I, M   | P0[7] | Analog column mux input,.                                                |  |
| 39 | Ю     | М    | P4[4] |                                                     | 52  | IO            | IO, M  | P0[5] | Analog column mux input and column output.                               |  |
| 40 | Ю     | M    | P4[6] |                                                     | 53  | Ю             | IO, M  | P0[3] | Analog column mux input and column output.                               |  |
| 41 | Ю     | I, M | P2[0] | Direct switched capacitor block input.              | 54  | IO            | I, M   | P0[1] | Analog column mux input.                                                 |  |
| 42 | Ю     | I, M | P2[2] | Direct switched capacitor block input.              | 55  | Ю             | М      | P2[7] |                                                                          |  |
| 43 | Ю     | M    | P2[4] | External Analog Ground (AGND) input.                | 56  | IO            | M      | P2[5] |                                                                          |  |
|    |       |      |       |                                                     | EP  | Power         |        | Vss   | Exposed Pad is internally connected to ground Connect to circuit ground. |  |

LEGEND A = Analog, I = Input, O = Output, and M = Analog Mux Input.

Note

<sup>3.</sup> These are the ISSP pins, which are not High Z at POR.



## **Electrical Specifications**

This section presents the DC and AC electrical specifications of the CY8CTMG120 TrueTouch device family. For the most up to date electrical specifications, confirm that you have the most recent data sheet by going to the web at http://www.cypress.com/psoc. Specifications are valid for -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C and T<sub>J</sub>  $\leq$  100°C, except where noted.



Figure 4. Voltage versus CPU Frequency

Table 3 lists the units of measure that are used in this section

Table 3. Units of Measure

| Symbol | Unit of Measure             | Symbol | Unit of Measure               |
|--------|-----------------------------|--------|-------------------------------|
| °C     | degree Celsius              | μW     | microwatts                    |
| dB     | decibels                    | mA     | milli-ampere                  |
| fF     | femto farad                 | ms     | milli-second                  |
| Hz     | hertz                       | mV     | milli-volts                   |
| KB     | 1024 bytes                  | nA     | nanoampere                    |
| Kbit   | 1024 bits                   | ns     | nanosecond                    |
| kHz    | kilohertz                   | nV     | nanovolts                     |
| kΩ     | kilohm                      | W      | ohm                           |
| MHz    | megahertz                   | pА     | picoampere                    |
| MΩ     | megaohm                     | pF     | picofarad                     |
| μΑ     | microampere                 | pp     | peak-to-peak                  |
| μF     | microfarad                  | ppm    | parts per million             |
| μН     | microhenry                  | ps     | picosecond                    |
| μS     | microsecond                 | sps    | samples per second            |
| μV     | microvolts                  | S      | sigma: one standard deviation |
| μVrms  | microvolts root-mean-square | V      | volts                         |



## **Absolute Maximum Ratings**

Table 4. Absolute Maximum Ratings

| Symbol            | Description                                                   | Min       | Тур | Max       | Units | Notes                                                                                                                                                                             |
|-------------------|---------------------------------------------------------------|-----------|-----|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>STG</sub>  | Storage Temperature                                           | -55       | 25  | +100      | °C    | Higher storage temperatures reduces data retention time. Recommended storage temperature is +25°C ± 25°C. Extended duration storage temperatures above 65°C degrades reliability. |
| T <sub>A</sub>    | Ambient Temperature with Power Applied                        | -40       | _   | +85       | °С    |                                                                                                                                                                                   |
| Vdd               | Supply Voltage on Vdd Relative to Vss                         | -0.5      | -   | +6.0      | V     |                                                                                                                                                                                   |
| $V_{IO}$          | DC Input Voltage                                              | Vss - 0.5 | _   | Vdd + 0.5 | V     |                                                                                                                                                                                   |
| $V_{IO2}$         | DC Voltage Applied to Tri-state                               | Vss - 0.5 | _   | Vdd + 0.5 | V     |                                                                                                                                                                                   |
| I <sub>MIO</sub>  | Maximum Current into any Port Pin                             | -25       | -   | +50       | mA    |                                                                                                                                                                                   |
| I <sub>MAIO</sub> | Maximum Current into any Port Pin Configured as Analog Driver | -50       | _   | +50       | mA    |                                                                                                                                                                                   |
| ESD               | Electrostatic Discharge Voltage <sup>[4]</sup> .              | 2000      | -   | _         | V     | Human Body Model ESD.                                                                                                                                                             |
| LU                | Latch Up Current                                              | _         |     | 200       | mA    |                                                                                                                                                                                   |

## **Operating Temperature**

**Table 5. Operating Temperature** 

| Symbol         | Description                          | Min | Тур | Max  | Units | Notes                                                                                                                                                                                           |
|----------------|--------------------------------------|-----|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>A</sub> | Ambient Temperature <sup>[5]</sup> . | -40 | _   | +85  | °C    |                                                                                                                                                                                                 |
| TJ             | Junction Temperature                 | -40 | _   | +100 |       | The temperature rise from ambient to junction is package specific. See Thermal Impedance for the Package on page 26. The user must limit the power consumption to comply with this requirement. |

#### Notes

See the user module data sheet for touchscreen application related ESD testing
 See the user module data sheet for touchscreen application related temperature testing.



#### **DC Electrical Characteristics**

The following electrical characteristics are for proper CPU core and I/O operation. For capacitive touchscreen electrical characteristics, refer to the touchscreen user module data sheet.

#### DC Chip Level Specifications

Table 6 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$ . These are for design guidance only.

Table 6. DC Chip Level Specifications

| Symbol           | Description                                                                                            | Min | Тур | Max  | Units | Notes                                                                                                                                                                       |
|------------------|--------------------------------------------------------------------------------------------------------|-----|-----|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vdd              | Supply Voltage                                                                                         | 3.0 | -   | 5.25 | V     | See DC POR and LVD specifications, Table 17 on page 17.                                                                                                                     |
| I <sub>DD5</sub> | Supply Current, IMO = 24 MHz (5V)                                                                      | -   | 14  | 27   | mA    | Conditions are Vdd = $5.0V$ , $T_A = 25$ °C,<br>CPU = $3$ MHz, SYSCLK doubler<br>disabled, VC1 = $1.5$ MHz, VC2 = $93.75$<br>kHz, VC3 = $93.75$ kHz, analog power<br>= off. |
| I <sub>DD3</sub> | Supply Current, IMO = 24 MHz (3.3V)                                                                    | -   | 8   | 14   | mA    | Conditions are Vdd = $3.3V$ , $T_A = 25$ °C, CPU = $3$ MHz, SYSCLK doubler disabled, VC1 = $1.5$ MHz, VC2 = $93.75$ kHz, VC3 = $0.367$ kHz, analog power = off.             |
| I <sub>SB</sub>  | Sleep (Mode) Current with POR, LVD, Sleep Timer, and WDT. <sup>[6]</sup>                               | _   | 3   | 6.5  | μА    | Conditions are with internal slow speed oscillator, Vdd = $3.3$ V, - $40$ °C $\leq$ $T_A \leq 55$ °C, analog power = off.                                                   |
| I <sub>SBH</sub> | Sleep (Mode) Current with POR, LVD,<br>Sleep Timer, and WDT at High Temper-<br>ature. <sup>[6]</sup> . | _   | 4   | 25   | μА    | Conditions are with internal slow speed oscillator, Vdd = $3.3$ V, $55$ °C < $T_A \le 85$ °C, analog power = off.                                                           |

### DC General Purpose IO Specifications

Table 7 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$ . These are for design guidance only.

Table 7. DC GPIO Specifications

| Symbol           | Description                       | Min       | Тур | Max  | Units | Notes                                                                                                                                                                                  |
|------------------|-----------------------------------|-----------|-----|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>  | Pull Up Resistor                  | 4         | 5.6 | 8    | kΩ    |                                                                                                                                                                                        |
| R <sub>PD</sub>  | Pull Down Resistor                | 4         | 5.6 | 8    | kΩ    |                                                                                                                                                                                        |
| V <sub>OH</sub>  | High Output Level                 | Vdd - 1.0 | -   | -    | V     | IOH = 10 mA, Vdd = 4.75 to 5.25V (8 total loads, 4 on even port pins (for example, P0[2], P1[4]), 4 on odd port pins (for example, P0[3], P1[5])). 80 mA maximum combined IOH budget.  |
| V <sub>OL</sub>  | Low Output Level                  | -         | -   | 0.75 | V     | IOL = 25 mA, Vdd = 4.75 to 5.25V (8 total loads, 4 on even port pins (for example, P0[2], P1[4]), 4 on odd port pins (for example, P0[3], P1[5])). 200 mA maximum combined IOL budget. |
| $V_{IL}$         | Input Low Level                   | _         | _   | 0.8  | V     | Vdd = 3.0 to 5.25.                                                                                                                                                                     |
| $V_{IH}$         | Input High Level                  | 2.1       | _   |      | V     | Vdd = 3.0 to 5.25.                                                                                                                                                                     |
| $V_{H}$          | Input Hysterisis                  | _         | 60  | -    | mV    |                                                                                                                                                                                        |
| I <sub>IL</sub>  | Input Leakage (Absolute Value)    | _         | 1   | _    | nA    | Gross tested to 1 μA.                                                                                                                                                                  |
| C <sub>IN</sub>  | Capacitive Load on Pins as Input  | _         | 3.5 | 10   | pF    | Package and pin dependent. Temp = 25°C.                                                                                                                                                |
| C <sub>OUT</sub> | Capacitive Load on Pins as Output | _         | 3.5 | 10   | pF    | Package and pin dependent. Temp = 25°C.                                                                                                                                                |

#### Note

Document Number: 001-53868 Rev. \*\*

Page 11 of 29

Standby current includes all functions (POR, LVD, WDT, Sleep Time) needed for reliable system operation. This should be compared with devices that have similar functions enabled.



### DC Operational Amplifier Specifications

Table 8 and Table 9 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$ . These are for design guidance only.

The Operational Amplifier is a component of both the Analog Continuous Time PSoC blocks and the Analog Switched Capacitor PSoC blocks. The guaranteed specifications are measured in the Analog Continuous Time PSoC block.

Table 8. 5V DC Operational Amplifier Specifications

| Symbol               | Description                                                                                                                                                                                                                                      | Min                                 | Тур                                       | Max                                        | Units                      | Notes                                                                                                                                                                                   |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------|--------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OSOA</sub>    | Input Offset Voltage (absolute value) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High                                                                                                           | -                                   | 1.6<br>1.3<br>1.2                         | 10<br>8<br>7.5                             | mV<br>mV<br>mV             |                                                                                                                                                                                         |
| TCV <sub>OSOA</sub>  | Average Input Offset Voltage Drift                                                                                                                                                                                                               | _                                   | 7.0                                       | 35.0                                       | μV/°C                      |                                                                                                                                                                                         |
| I <sub>EBOA</sub>    | Input Leakage Current (Port 0 Analog Pins)                                                                                                                                                                                                       | ı                                   | 20                                        | _                                          | pА                         | Gross tested to 1 μA.                                                                                                                                                                   |
| C <sub>INOA</sub>    | Input Capacitance (Port 0 Analog Pins)                                                                                                                                                                                                           | -                                   | 4.5                                       | 9.5                                        | pF                         | Package and pin dependent.<br>Temp = 25°C.                                                                                                                                              |
| V <sub>CMOA</sub>    | Common Mode Voltage Range<br>Common Mode Voltage Range (high power<br>or high opamp bias)                                                                                                                                                        | 0.0<br>0.5                          | -                                         | Vdd<br>Vdd - 0.5                           | V                          | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. |
| G <sub>OLOA</sub>    | Open Loop Gain Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High                                                                                                                                  | 60<br>60<br>80                      | _                                         | _                                          | dB                         |                                                                                                                                                                                         |
| V <sub>OHIGHOA</sub> | High Output Voltage Swing (internal signals) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High                                                                                                    | Vdd - 0.2<br>Vdd - 0.2<br>Vdd - 0.5 | -<br>-<br>-                               | _<br>_<br>_                                | V<br>V<br>V                |                                                                                                                                                                                         |
| V <sub>OLOWOA</sub>  | Low Output Voltage Swing (internal signals) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High                                                                                                     | -<br>-<br>-                         | -<br>-<br>-                               | 0.2<br>0.2<br>0.5                          | V<br>V<br>V                |                                                                                                                                                                                         |
| I <sub>SOA</sub>     | Supply Current (including associated AGND buffer) Power = Low, Opamp Bias = Low Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = Low Power = Medium, Opamp Bias = High Power = High, Opamp Bias = Low Power = High, Opamp Bias = High | -<br>-<br>-<br>-                    | 400<br>500<br>800<br>1200<br>2400<br>4600 | 800<br>900<br>1000<br>1600<br>3200<br>6400 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ |                                                                                                                                                                                         |
| PSRR <sub>OA</sub>   | Supply Voltage Rejection Ratio                                                                                                                                                                                                                   | 65                                  | 80                                        | _                                          | dB                         | $ \begin{tabular}{ll} Vss \le VIN \le (Vdd - 2.25) \ or \ (Vdd - 1.25V) \le VIN \le Vdd. \end{tabular} $                                                                                |



Table 9. 3.3V DC Operational Amplifier Specifications

| Symbol               | Description                                                                                                                                                                                                                                      | Min                                 | Тур                                       | Max                                        | Units                      | Notes                                                                                                                                                                                   |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------|--------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OSOA</sub>    | Input Offset Voltage (Absolute Value) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High High Power is 5V Only                                                                                                                     | -                                   | 1.65<br>1.32                              | 10<br>8                                    | mV<br>mV                   |                                                                                                                                                                                         |
| TCV <sub>OSOA</sub>  | Average Input Offset Voltage Drift                                                                                                                                                                                                               | _                                   | 7.0                                       | 35.0                                       | $\mu V/^{o}C$              |                                                                                                                                                                                         |
| I <sub>EBOA</sub>    | Input Leakage Current (Port 0 Analog Pins)                                                                                                                                                                                                       | _                                   | 20                                        | _                                          | pА                         | Gross tested to 1 μA.                                                                                                                                                                   |
| C <sub>INOA</sub>    | Input Capacitance (Port 0 Analog Pins)                                                                                                                                                                                                           | -                                   | 4.5                                       | 9.5                                        | pF                         | Package and pin dependent.<br>Temp = 25°C.                                                                                                                                              |
| V <sub>CMOA</sub>    | Common Mode Voltage Range                                                                                                                                                                                                                        | 0.2                                 | -                                         | Vdd - 0.2                                  | V                          | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. |
| G <sub>OLOA</sub>    | Open Loop Gain Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = Low Power = High, Opamp Bias = Low                                                                                                                                     | 60<br>60<br>80                      | -                                         | _                                          | dB                         |                                                                                                                                                                                         |
| V <sub>OHIGHOA</sub> | High Output Voltage Swing (internal signals) Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = Low Power = High is 5V only                                                                                                              | Vdd - 0.2<br>Vdd - 0.2<br>Vdd - 0.2 | -<br>-<br>-                               | _<br>_<br>_                                | V<br>V<br>V                |                                                                                                                                                                                         |
| V <sub>OLOWOA</sub>  | Low Output Voltage Swing (internal signals) Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = Low Power = High, Opamp Bias = Low                                                                                                        | -<br>-<br>-                         | -<br>-<br>-                               | 0.2<br>0.2<br>0.2                          | V<br>V<br>V                |                                                                                                                                                                                         |
| Isoa                 | Supply Current (including associated AGND buffer) Power = Low, Opamp Bias = Low Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = Low Power = Medium, Opamp Bias = High Power = High, Opamp Bias = Low Power = High, Opamp Bias = High |                                     | 400<br>500<br>800<br>1200<br>2400<br>4600 | 800<br>900<br>1000<br>1600<br>3200<br>6400 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ |                                                                                                                                                                                         |
| PSRR <sub>OA</sub>   | Supply Voltage Rejection Ratio                                                                                                                                                                                                                   | 65                                  | 80                                        | _                                          | dB                         | $ \begin{tabular}{ll} Vss \le VIN \le (Vdd - 2.25) \ or \ (Vdd - 1.25V) \le VIN \le Vdd. \end{tabular} $                                                                                |



#### DC Low Power Comparator Specifications

Table 10 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V at 25°C. These are for design guidance only.

**Table 10. DC Low Power Comparator Specifications** 

| Symbol              | Description                                           | Min | Тур | Max     | Units | Notes |
|---------------------|-------------------------------------------------------|-----|-----|---------|-------|-------|
| V <sub>REFLPC</sub> | Low Power Comparator (LPC) Reference<br>Voltage Range | 0.2 | -   | Vdd - 1 | V     |       |
| I <sub>SLPC</sub>   | LPC Supply Current                                    | _   | 10  | 40      | μΑ    |       |
| V <sub>OSLPC</sub>  | LPC Voltage Offset                                    | _   | 2.5 | 30      | mV    |       |

#### DC IDAC Resolution

Table 11 lists IDAC typical resolution. Typical parameters apply to 5V at 25°C. These are for design guidance only.

#### **Table 11. DC Low Power Comparator Specifications**

| Symbol           | Description                          | Min | Тур | Max | Units | Notes |
|------------------|--------------------------------------|-----|-----|-----|-------|-------|
| I <sub>DAC</sub> | Current Output of 1 LSB (1x Setting) | -   | 75  | -   | nA    |       |

#### DC Analog Output Buffer Specifications

Table 12 and Table 13 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$ . These are for design guidance only.

Table 12. 5V DC Analog Output Buffer Specifications

| Symbol              | Description                                                                  | Min                                | Тур        | Max                                | Units             | Notes                                                      |
|---------------------|------------------------------------------------------------------------------|------------------------------------|------------|------------------------------------|-------------------|------------------------------------------------------------|
| V <sub>OSOB</sub>   | Input Offset Voltage (Absolute Value)                                        | _                                  | 3          | 12                                 | mV                |                                                            |
| TCV <sub>OSO</sub>  | Average Input Offset Voltage Drift                                           | _                                  | +6         | _                                  | μV/°C             |                                                            |
| В                   |                                                                              |                                    |            |                                    |                   |                                                            |
| $V_{CMOB}$          | Common-Mode Input Voltage Range                                              | 0.5                                | 1          | Vdd - 1.0                          | V                 |                                                            |
| R <sub>OUTOB</sub>  | Output Resistance Power = Low Power = High                                   |                                    | 0.6<br>0.6 | 1 1                                | $\Omega \ \Omega$ |                                                            |
| V <sub>OHIGHO</sub> | High Output Voltage Swing (Load = 32 ohms to Vdd/2) Power = Low Power = High | 0.5 x Vdd + 1.1<br>0.5 x Vdd + 1.1 |            | _<br>_                             | V                 |                                                            |
| V <sub>OLOWOB</sub> | Low Output Voltage Swing (Load = 32 ohms to Vdd/2) Power = Low Power = High  | _<br>_                             | 1 1        | 0.5 x Vdd - 1.3<br>0.5 x Vdd - 1.3 | V<br>V            |                                                            |
| I <sub>SOB</sub>    | Supply Current Including Bias Cell (No Load) Power = Low Power = High        |                                    | 1.1<br>2.6 | 5.1<br>8.8                         | mA<br>mA          |                                                            |
| PSRR <sub>OB</sub>  | Supply Voltage Rejection Ratio                                               | 53                                 | 64         | _                                  | dB                | $(0.5 \times Vdd - 1.3) \le V_{OUT}$<br>$\le (Vdd - 2.3).$ |



Table 13. 3.3V DC Analog Output Buffer Specifications

| Symbol               | Description                                                                  | Min                                | Тур        | Max                                | Units    | Notes                                                                  |
|----------------------|------------------------------------------------------------------------------|------------------------------------|------------|------------------------------------|----------|------------------------------------------------------------------------|
| V <sub>OSOB</sub>    | Input Offset Voltage (Absolute Value)                                        | _                                  | 3          | 12                                 | mV       |                                                                        |
| TCV <sub>OSOB</sub>  | Average Input Offset Voltage Drift                                           | _                                  | +6         | _                                  | μV/°C    |                                                                        |
| $V_{CMOB}$           | Common-Mode Input Voltage Range                                              | 0.5                                | -          | Vdd - 1.0                          | V        |                                                                        |
| R <sub>OUTOB</sub>   | Output Resistance Power = Low Power = High                                   | - 1                                | 1<br>1     | _<br>_                             | Ω        |                                                                        |
| V <sub>OHIGHOB</sub> | High Output Voltage Swing (Load = 1K ohms to Vdd/2) Power = Low Power = High | 0.5 x Vdd + 1.0<br>0.5 x Vdd + 1.0 |            | _<br>_                             | V<br>V   |                                                                        |
| V <sub>OLOWOB</sub>  | Low Output Voltage Swing (Load = 1K ohms to Vdd/2) Power = Low Power = High  | _<br>_                             | _<br>_     | 0.5 x Vdd - 1.0<br>0.5 x Vdd - 1.0 | V<br>V   |                                                                        |
| I <sub>SOB</sub>     | Supply Current Including Bias Cell (No Load) Power = Low Power = High        | -                                  | 0.8<br>2.0 | 2.0<br>4.3                         | mA<br>mA |                                                                        |
| PSRR <sub>OB</sub>   | Supply Voltage Rejection Ratio                                               | 34                                 | 64         | -                                  | dB       | $(0.5 \text{ x Vdd} - 1.0) \le V_{OUT} \le (0.5 \text{ x Vdd} + 0.9).$ |

#### DC Analog Reference Specifications

Table 14 and Table 15 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$ . These are for design guidance only.

The guaranteed specifications are measured through the Analog Continuous Time PSoC blocks. The power levels for AGND refer to the power of the Analog Continuous Time PSoC block. The power levels for RefHi and RefLo refer to the Analog Reference Control register. The limits stated for AGND include the offset error of the AGND buffer local to the Analog Continuous Time PSoC block. Reference control power is high.

Table 14. 5V DC Analog Reference Specifications

| Symbol | Description                                         | Min                       | Тур                       | Max                       | Units |
|--------|-----------------------------------------------------|---------------------------|---------------------------|---------------------------|-------|
| BG     | Bandgap Voltage Reference                           | 1.28                      | 1.30                      | 1.32                      | V     |
| _      | $AGND = Vdd/2^{[7]}$                                | Vdd/2 - 0.04              | Vdd/2 - 0.01              | Vdd/2 + 0.007             | V     |
| _      | AGND = 2 x BandGap <sup>[7]</sup>                   | 2 x BG - 0.048            | 2 x BG - 0.030            | 2 x BG + 0.024            | V     |
| _      | AGND = P2[4] (P2[4] = Vdd/2) <sup>[7]</sup>         | P2[4] - 0.011             | P2[4]                     | P2[4] + 0.011             | V     |
| _      | AGND = BandGap <sup>[7]</sup>                       | BG - 0.009                | BG + 0.008                | BG + 0.016                | V     |
| _      | AGND = 1.6 x BandGap <sup>[7]</sup>                 | 1.6 x BG - 0.022          | 1.6 x BG - 0.010          | 1.6 x BG + 0.018          | V     |
| _      | AGND Block to Block Variation (AGND = Vdd/2)[7]     | -0.034                    | 0.000                     | 0.034                     | V     |
| _      | RefHi = Vdd/2 + BandGap                             | Vdd/2 + BG - 0.10         | Vdd/2 + BG                | Vdd/2 + BG + 0.10         | V     |
| _      | RefHi = 3 x BandGap                                 | 3 x BG - 0.06             | 3 x BG                    | 3 x BG + 0.06             | V     |
| _      | RefHi = 2 x BandGap + P2[6] (P2[6] = 1.3V)          | 2 x BG + P2[6] -<br>0.113 | 2 x BG + P2[6] -<br>0.018 | 2 x BG + P2[6] +<br>0.077 | V     |
| _      | RefHi = P2[4] + BandGap (P2[4] = Vdd/2)             | P2[4] + BG - 0.130        | P2[4] + BG - 0.016        | P2[4] + BG +<br>0.098     | V     |
| _      | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2, P2[6] = 1.3V) | P2[4] + P2[6] -<br>0.133  | P2[4] + P2[6] -<br>0.016  | P2[4] + P2[6]+<br>0.100   | V     |

#### Note

Document Number: 001-53868 Rev. \*\* Page 15 of 29

<sup>7.</sup> AGND tolerance includes the offsets of the local buffer in the PSoC block. Bandgap voltage is 1.3V ± 0.02V.



Table 14. 5V DC Analog Reference Specifications (continued)

| Symbol | Description                                       | Min                       | Тур                       | Max                       | Units |
|--------|---------------------------------------------------|---------------------------|---------------------------|---------------------------|-------|
| _      | RefHi = 3.2 x BandGap                             | 3.2 x BG - 0.112          | 3.2 x BG                  | 3.2 x BG + 0.076          | V     |
| _      | RefLo = Vdd/2 – BandGap                           | Vdd/2 - BG - 0.04         | Vdd/2 - BG + 0.024        | Vdd/2 - BG + 0.04         | V     |
| _      | RefLo = BandGap                                   | BG - 0.06                 | BG                        | BG + 0.06                 | V     |
| _      | RefLo = 2 x BandGap - P2[6] (P2[6] = 1.3V)        | 2 x BG - P2[6] -<br>0.084 | 2 x BG - P2[6] +<br>0.025 | 2 x BG - P2[6] +<br>0.134 | V     |
| _      | RefLo = P2[4] – BandGap (P2[4] = Vdd/2)           | P2[4] - BG - 0.056        | P2[4] - BG + 0.026        | P2[4] - BG + 0.107        | V     |
| _      | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2, P2[6] = 1.3V) | P2[4] - P2[6] -<br>0.057  | P2[4] - P2[6] +<br>0.026  | P2[4] - P2[6] +<br>0.110  | V     |

Table 15. 3.3V DC Analog Reference Specifications

| Symbol | Description                                                   | Min Typ                  |                          | Max                      | Units |  |  |
|--------|---------------------------------------------------------------|--------------------------|--------------------------|--------------------------|-------|--|--|
| BG     | Bandgap Voltage Reference                                     | 1.28                     | 1.30                     | 1.32                     | V     |  |  |
| _      | $AGND = Vdd/2^{[7]}$                                          | Vdd/2 - 0.03             | Vdd/2 + 0.005            | V                        |       |  |  |
| _      | AGND = 2 x BandGap <sup>[7]</sup>                             |                          | Not Allowed              |                          |       |  |  |
| _      | AGND = P2[4] (P2[4] = Vdd/2)                                  | P2[4] - 0.008            | P2[4] + 0.001            | P2[4] + 0.009            | V     |  |  |
| _      | AGND = BandGap <sup>[7]</sup>                                 | BG - 0.009               | BG + 0.005               | BG + 0.015               | V     |  |  |
| _      | AGND = 1.6 x BandGap <sup>[7]</sup>                           | 1.6 x BG - 0.027         | 1.6 x BG - 0.010         | 1.6 x BG + 0.018         | V     |  |  |
| _      | AGND Column to Column Variation (AGND = Vdd/2) <sup>[7]</sup> | -0.034                   | 0.000                    | 0.034                    | V     |  |  |
| _      | RefHi = Vdd/2 + BandGap                                       |                          | Not Allowed              |                          |       |  |  |
| _      | RefHi = 3 x BandGap                                           |                          | Not Allowed              |                          |       |  |  |
| _      | RefHi = 2 x BandGap + P2[6] (P2[6] = 0.5V)                    |                          | Not Allowed              |                          |       |  |  |
| _      | RefHi = P2[4] + BandGap (P2[4] = Vdd/2)                       |                          | Not Allowed              |                          |       |  |  |
| _      | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2, P2[6] = 0.5V)           | P2[4] + P2[6] -<br>0.075 | P2[4] + P2[6] -<br>0.009 | P2[4] + P2[6] +<br>0.057 | V     |  |  |
| _      | RefHi = 3.2 x BandGap                                         |                          | Not Allowed              |                          |       |  |  |
| _      | RefLo = Vdd/2 - BandGap                                       |                          | Not Allowed              |                          |       |  |  |
| _      | RefLo = BandGap                                               |                          | Not Allowed              |                          |       |  |  |
| _      | RefLo = 2 x BandGap - P2[6] (P2[6] = 0.5V)                    | Not Allowed              |                          |                          |       |  |  |
| _      | RefLo = P2[4] - BandGap (P2[4] = Vdd/2)                       | Not Allowed              |                          |                          |       |  |  |
| _      | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2, P2[6] = 0.5V)             | P2[4] - P2[6] -<br>0.048 | P2[4]- P2[6] +<br>0.022  | P2[4] - P2[6] +<br>0.092 | V     |  |  |



### DC Analog PSoC Block Specifications

Table 16 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C. These are for design guidance only.

Table 16. DC Analog PSoC Block Specifications

| Symbol          | Description                               | Min | Тур  | Max | Units |
|-----------------|-------------------------------------------|-----|------|-----|-------|
| R <sub>CT</sub> | Resistor Unit Value (Continuous Time)     | _   | 12.2 | -   | kΩ    |
| C <sub>SC</sub> | Capacitor Unit Value (Switched Capacitor) | -   | 80   | -   | fF    |

#### DC POR and LVD Specifications

Table 17 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V or 3.3V at 25°C. These are for design guidance only.

Note The bits PORLEV and VM in the following table refer to bits in the VLT\_CR register.

Table 17. DC POR and LVD Specifications

| Symbol                                                               | Description                                                                                                                                                   | Min                                                          | Тур                                                          | Max                                                                   | Units                                 |
|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------|
| V <sub>PPOR0R</sub><br>V <sub>PPOR1R</sub><br>V <sub>PPOR2R</sub>    | Vdd Value for PPOR Trip (positive ramp) PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b                                                                 | _                                                            | 2.91<br>4.39<br>4.55                                         | _                                                                     | V<br>V                                |
| V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub>       | Vdd Value for PPOR Trip (negative ramp) PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b                                                                 | _                                                            | 2.82<br>4.39<br>4.55                                         | _                                                                     | V<br>V<br>V                           |
| V <sub>PH0</sub><br>V <sub>PH1</sub><br>V <sub>PH2</sub>             | PPOR Hysteresis PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b                                                                                         | _<br>_<br>_                                                  | 92<br>0<br>0                                                 | _<br>_<br>_                                                           | mV<br>mV<br>mV                        |
| VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7 | Vdd Value for LVD Trip VM[2:0] = 000b VM[2:0] = 001b VM[2:0] = 010b VM[2:0] = 011b VM[2:0] = 100b VM[2:0] = 101b VM[2:0] = 101b VM[2:0] = 110b VM[2:0] = 111b | 2.86<br>2.96<br>3.07<br>3.92<br>4.39<br>4.55<br>4.63<br>4.72 | 2.92<br>3.02<br>3.13<br>4.00<br>4.48<br>4.64<br>4.73<br>4.81 | 2.98 <sup>[8]</sup> 3.08 3.20 4.08 4.57 4.74 <sup>[9]</sup> 4.82 4.91 | V V V V V V V V V V V V V V V V V V V |

### **Notes**

Always greater than 50 mV above PPOR (PORLEV = 00) for falling supply.
 Always greater than 50 mV above PPOR (PORLEV = 10) for falling supply.



### DC Programming Specifications

Table 18 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C. These are for design guidance only.

**Table 18. DC Programming Specifications** 

| Symbol               | Description                                                                     | Min       | Тур | Max        | Units | Notes                                |
|----------------------|---------------------------------------------------------------------------------|-----------|-----|------------|-------|--------------------------------------|
| I <sub>DDP</sub>     | Supply Current During Programming or Verify                                     | -         | 15  | 30         | mA    |                                      |
| V <sub>ILP</sub>     | Input Low Voltage During Programming or Verify                                  | _         | -   | 0.8        | V     |                                      |
| V <sub>IHP</sub>     | Input High Voltage During Programming or Verify                                 | 2.1       | _   | -          | V     |                                      |
| I <sub>ILP</sub>     | Input Current when Applying Vilp to P1[0] or P1[1] During Programming or Verify | -         | _   | 0.2        | mA    | Driving internal pull-down resistor. |
| I <sub>IHP</sub>     | Input Current when Applying Vihp to P1[0] or P1[1] During Programming or Verify | _         | _   | 1.5        | mA    | Driving internal pull-down resistor. |
| V <sub>OLV</sub>     | Output Low Voltage During Programming or Verify                                 | _         | _   | Vss + 0.75 | V     |                                      |
| V <sub>OHV</sub>     | Output High Voltage During Programming or Verify                                | Vdd - 1.0 | -   | Vdd        | V     |                                      |
| Flash <sub>ENP</sub> | Flash Endurance (per block)                                                     | 1000      | _   | _          | _     | Erase/write cycles per block.        |
| В                    |                                                                                 |           |     |            |       |                                      |
| Flash <sub>ENT</sub> | Flash Endurance (total) <sup>[10]</sup>                                         | 36,000    | _   | _          | _     | Erase/write cycles.                  |
| Flash <sub>DR</sub>  | Flash Data Retention                                                            | 10        | _   | _          | Years |                                      |

#### Note

<sup>10.</sup> A maximum of 36 x 1000 block endurance cycles is allowed. This may be balanced between operations on 36x1 blocks of 1000 maximum cycles each, 36x2 blocks of 500 maximum cycles each, or 36x4 blocks of 250 maximum cycles each (to limit the total number of cycles to 36x1000 and that no single block ever sees more than 1000 cycles).

For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 at http://www.cypress.com under Application Notes for more information.



### **AC Electrical Characteristics**

#### AC Chip Level Specifications

Table 19 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C. These are for design guidance only.

Table 19. AC Chip Level Specifications

| Symbol               | Description                                             | Min   | Тур  | Max                           | Units | Notes                                                           |
|----------------------|---------------------------------------------------------|-------|------|-------------------------------|-------|-----------------------------------------------------------------|
| F <sub>IMO245V</sub> | Internal Main Oscillator Frequency for 24 MHz (5V)      | 23.04 | 24   | 24.96 <sup>[11,12]</sup>      | MHz   | Trimmed for 5V operation using factory trim values.             |
| F <sub>IMO243V</sub> | Internal Main Oscillator Frequency for 24 MHz (3.3V)    | 22.08 | 24   | 25.92 <sup>[12, 13]</sup>     | MHz   | Trimmed for 3.3V operation using factory trim values.           |
| F <sub>CPU1</sub>    | CPU Frequency (5V Nominal)                              | 0.93  | 24   | 24.96 <sup>[11, 12]</sup>     | MHz   |                                                                 |
| F <sub>CPU2</sub>    | CPU Frequency (3.3V Nominal)                            | 0.93  | 12   | 12.96 <sup>[12, 13]</sup>     | MHz   |                                                                 |
| F <sub>BLK5</sub>    | Digital PSoC Block Frequency (5V Nominal)               | 0     | 48   | 49.92 <sup>[11, 12,</sup> 14] | MHz   | Refer to the AC digital block specifications.                   |
| F <sub>BLK3</sub>    | Digital PSoC Block Frequency (3.3V Nominal)             | 0     | 24   | 25.92 <sup>[12, 14]</sup>     | MHz   |                                                                 |
| F <sub>32K1</sub>    | Internal Low Speed Oscillator Frequency                 | 15    | 32   | 64                            | kHz   | Trimmed. During power up, ILO is untrimmed and minimum is 5 kHz |
| Jitter32k            | 32 kHz Period Jitter                                    | _     | 100  |                               | ns    |                                                                 |
| Step24M              | 24 MHz Trim Step Size                                   | _     | 50   | _                             | kHz   |                                                                 |
| Fout48M              | 48 MHz Output Frequency                                 | 46.08 | 48.0 | 49.92 <sup>[11, 13]</sup>     | MHz   | Trimmed. Utilizing factory trim values.                         |
| Jitter24M1           | 24 MHz Period Jitter (IMO) Peak-to-Peak                 | _     | 300  |                               | ps    |                                                                 |
| F <sub>MAX</sub>     | Maximum Frequency of Signal on Row Input or Row Output. | _     | _    | 12.96                         | MHz   |                                                                 |
| T <sub>RAMP</sub>    | Supply Ramp Time                                        | 20    | _    | -                             | μS    |                                                                 |

Figure 5. 24 MHz Period Jitter (IMO) Timing Diagram



#### Notes

<sup>11. 4.75</sup>V < Vdd < 5.25V.

<sup>12.</sup> Accuracy derived from Internal Main Oscillator with appropriate trim for Vdd range.

<sup>13. 3.0</sup>V < Vdd < 3.6V. See Application Note AN2012 "Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation" for information on trimming for operation at 3.3V.

<sup>14.</sup> See the individual user module data sheets for information on maximum frequencies for user modules.



### AC General Purpose IO Specifications

Table 20 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$ . These are for design guidance only.

Table 20. AC GPIO Specifications

| Symbol            | Description                                  | Min | Тур | Max | Units | Notes                         |
|-------------------|----------------------------------------------|-----|-----|-----|-------|-------------------------------|
| F <sub>GPIO</sub> | GPIO Operating Frequency                     | 0   | -   | 12  | MHz   | Normal Strong Mode            |
| TRiseF            | Rise Time, Normal Strong Mode, Cload = 50 pF | 3   | _   | 18  | ns    | Vdd = 4.5 to 5.25V, 10% - 90% |
| TFallF            | Fall Time, Normal Strong Mode, Cload = 50 pF | 2   | -   | 18  | ns    | Vdd = 4.5 to 5.25V, 10% - 90% |
| TRiseS            | Rise Time, Slow Strong Mode, Cload = 50 pF   | 10  | 27  | -   | ns    | Vdd = 3 to 5.25V, 10% - 90%   |
| TFallS            | Fall Time, Slow Strong Mode, Cload = 50 pF   | 10  | 22  | _   | ns    | Vdd = 3 to 5.25V, 10% - 90%   |

Figure 6. GPIO Timing Diagram



#### AC Operational Amplifier Specifications

Table 21 and Table 22 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C. These are for design guidance only.

Settling times, slew rates, and gain bandwidth are based on the Analog Continuous Time PSoC block.

Power = High and Opamp Bias = High is not supported at 3.3V.

Table 21. 5V AC Operational Amplifier Specifications

| Symbol            | Description                                                                                 | Min  | Тур | Max  | Units |
|-------------------|---------------------------------------------------------------------------------------------|------|-----|------|-------|
| T <sub>ROA</sub>  | Rising Settling Time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain)  |      |     |      |       |
|                   | Power = Low, Opamp Bias = Low                                                               | _    | _   | 3.9  | μS    |
|                   | Power = Medium, Opamp Bias = High                                                           | _    | _   | 0.72 | μS    |
|                   | Power = High, Opamp Bias = High                                                             | _    | _   | 0.62 | μS    |
| T <sub>SOA</sub>  | Falling Settling Time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) |      |     |      |       |
|                   | Power = Low, Opamp Bias = Low                                                               | _    | _   | 5.9  | μS    |
|                   | Power = Medium, Opamp Bias = High                                                           | _    | _   | 0.92 | μS    |
|                   | Power = High, Opamp Bias = High                                                             | _    | -   | 0.72 | μS    |
| SR <sub>ROA</sub> | Rising Slew Rate (20% to 80%)(10 pF load, Unity Gain)                                       | 0.15 | _   | _    | V/μs  |
|                   | Power = Low, Opamp Bias = Low                                                               | 1.7  | _   | _    | V/μs  |
|                   | Power = Medium, Opamp Bias = High<br>Power = High, Opamp Bias = High                        | 6.5  | -   | _    | V/μs  |
| SR <sub>FOA</sub> | Falling Slew Rate (20% to 80%)(10 pF load, Unity Gain)                                      | 0.01 | _   | _    | V/μs  |
|                   | Power = Low, Opamp Bias = Low                                                               | 0.5  | _   | _    | V/μs  |
|                   | Power = Medium, Opamp Bias = High<br>Power = High, Opamp Bias = High                        | 4.0  | 1   | _    | V/μs  |



Table 21. 5V AC Operational Amplifier Specifications (continued)

| Symbol           | Description                                                                                                                             |   | Тур | Max   | Units             |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------|---|-----|-------|-------------------|
| BW <sub>OA</sub> | BW <sub>OA</sub> Gain Bandwidth Product Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High |   |     | 1 1 1 | MHz<br>MHz<br>MHz |
| E <sub>NOA</sub> | Noise at 1 kHz (Power = Medium, Opamp Bias = High)                                                                                      | ı | 100 | 1     | nV/rt-Hz          |

Table 22. 3.3V AC Operational Amplifier Specifications

| Symbol            | Description                                                                                                                                                      | Min | Тур    | Max          | Units                    |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|--------------|--------------------------|
| T <sub>ROA</sub>  | Rising Settling Time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain)<br>Power = Low, Opamp Bias = Low<br>Power = Medium, Opamp Bias = High |     |        | 3.92<br>0.72 | μs<br>μs                 |
| T <sub>SOA</sub>  |                                                                                                                                                                  |     | _<br>_ | 5.41<br>0.72 | μ <b>s</b><br>μ <b>s</b> |
| SR <sub>ROA</sub> |                                                                                                                                                                  |     | _<br>_ | _<br>_       | V/μs<br>V/μs             |
| SR <sub>FOA</sub> |                                                                                                                                                                  |     | _<br>_ | _<br>_       | V/μs<br>V/μs             |
| BW <sub>OA</sub>  | Gain Bandwidth Product Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = High                                                                           |     | _<br>_ | _<br>_       | MHz<br>MHz               |
| E <sub>NOA</sub>  | Noise at 1 kHz (Power = Medium,<br>Opamp Bias = High)                                                                                                            | _   | 100    | _            | nV/rt-Hz                 |

#### AC Low Power Comparator Specifications

Table 23 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$   $T_A$   $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$   $T_A$   $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$   $T_A$   $\leq$  85°C, respectively. Typical parameters apply to 5V at 25°C. These are for design guidance only.

Table 23. AC Low Power Comparator Specifications

| Symbol            | Description       | Min | Тур | Max | Units | Notes                                      |
|-------------------|-------------------|-----|-----|-----|-------|--------------------------------------------|
| T <sub>RLPC</sub> | LPC Response Time | _   | _   | 50  | μS    | ≥ 50 mV overdrive comparator               |
|                   | ·                 |     |     |     |       | reference set within V <sub>REFLPC</sub> . |



### AC Digital Block Specifications

Table 24 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C. These are for design guidance only.

Table 24. AC Digital Block Specifications

| Function                | Description                                | Min                | Тур | Max   | Units | Notes                                                   |
|-------------------------|--------------------------------------------|--------------------|-----|-------|-------|---------------------------------------------------------|
| Timer                   | Capture Pulse Width                        | 50 <sup>[15]</sup> | 1   | _     | ns    |                                                         |
|                         | Maximum Frequency, No Capture              | _                  | -   | 49.92 | MHz   | 4.75V < Vdd < 5.25V.                                    |
|                         | Maximum Frequency, With Capture            | _                  | -   | 25.92 | MHz   |                                                         |
| Counter                 | Enable Pulse Width                         | 50 <sup>[15]</sup> | 1   | _     | ns    |                                                         |
|                         | Maximum Frequency, No Enable Input         | _                  | 1   | 49.92 | MHz   | 4.75V < Vdd < 5.25V.                                    |
|                         | Maximum Frequency, Enable Input            | _                  | -   | 25.92 | MHz   |                                                         |
| Dead                    | Kill Pulse Width:                          |                    |     |       |       |                                                         |
| Band                    | Asynchronous Restart Mode                  | 20                 | _   | _     | ns    |                                                         |
|                         | Synchronous Restart Mode                   | 50 <sup>[15]</sup> | -   | _     | ns    |                                                         |
|                         | Disable Mode                               | 50 <sup>[15]</sup> | -   | _     | ns    |                                                         |
|                         | Maximum Frequency                          | _                  | 1   | 49.92 | MHz   | 4.75V < Vdd < 5.25V.                                    |
| CRCPRS<br>(PRS<br>Mode) | Maximum Input Clock Frequency              | _                  | -   | 49.92 | MHz   | 4.75V < Vdd < 5.25V.                                    |
| CRCPRS<br>(CRC<br>Mode) | Maximum Input Clock Frequency              | _                  | _   | 24.6  | MHz   |                                                         |
| SPIM                    | Maximum Input Clock Frequency              | _                  | -   | 8.2   | MHz   | Maximum data rate at 4.1 MHz due to 2 x over clocking.  |
| SPIS                    | Maximum Input Clock Frequency              | _                  | -   | 4.1   | MHz   |                                                         |
|                         | Width of SS_ Negated Between Transmissions | 50 <sup>[15]</sup> | -   | _     | ns    |                                                         |
| Trans-<br>mitter        | Maximum Input Clock Frequency              | _                  | -   | 24.6  | MHz   | Maximum data rate at 3.08 MHz due to 8 x over clocking. |
| Receiver                | Maximum Input Clock Frequency              | _                  | -   | 24.6  | MHz   | Maximum data rate at 3.08 MHz due to 8 x over clocking. |

#### Note

<sup>15. 50</sup> ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period).



### AC External Clock Specifications

Table 25 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$ . These are for design guidance only.

Table 25. AC External Clock Specifications

| Symbol              | Description | Min  | Тур | Max   | Units | Notes |
|---------------------|-------------|------|-----|-------|-------|-------|
| F <sub>OSCEXT</sub> | Frequency   | 0    | -   | 24.24 | MHz   |       |
| -                   | High Period | 20.6 | _   | _     | ns    |       |
| -                   | Low Period  | 20.6 | _   | _     | ns    |       |
| F <sub>OSCEXT</sub> | Frequency   | 0    | ı   | 24.24 | MHz   |       |

#### AC Analog Output Buffer Specifications

Table 26 and Table 27 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}\text{C} \leq \text{T}_{A} \leq 85^{\circ}\text{C}$ , or 3.0V to 3.6V and  $-40^{\circ}\text{C} \leq \text{T}_{A} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C. These are for design guidance only.

Table 26. 5V AC Analog Output Buffer Specifications

| Symbol             | Description                                                                                    | Min          | Тур    | Max        | Units        |
|--------------------|------------------------------------------------------------------------------------------------|--------------|--------|------------|--------------|
| T <sub>ROB</sub>   | Rising Settling Time to 0.1%, 1V Step, 100pF Load Power = Low Power = High                     |              | _<br>_ | 2.5<br>2.5 | μs<br>μs     |
| T <sub>SOB</sub>   | Falling Settling Time to 0.1%, 1V Step, 100pF Load Power = Low Power = High                    |              | _<br>_ | 2.2<br>2.2 | μs<br>μs     |
| SR <sub>ROB</sub>  | Rising Slew Rate (20% to 80%), 1V Step, 100pF Load<br>Power = Low<br>Power = High              | 0.65<br>0.65 | _<br>_ | _<br>_     | V/μs<br>V/μs |
| SR <sub>FOB</sub>  | Falling Slew Rate (80% to 20%), 1V Step, 100pF Load Power = Low Power = High                   | 0.65<br>0.65 |        | _<br>_     | V/μs<br>V/μs |
| BW <sub>OBSS</sub> | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW, 100pF Load<br>Power = Low<br>Power = High | 0.8<br>0.8   | _<br>_ | _<br>_     | MHz<br>MHz   |
| BW <sub>OBLS</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100pF Load<br>Power = Low<br>Power = High   | 300<br>300   | _<br>_ | _<br>_     | kHz<br>kHz   |



Table 27. 3.3V AC Analog Output Buffer Specifications

| Symbol             | Description                                                     | Min | Тур | Max | Units |
|--------------------|-----------------------------------------------------------------|-----|-----|-----|-------|
| T <sub>ROB</sub>   | Rising Settling Time to 0.1%, 1V Step, 100pF Load               |     |     |     |       |
|                    | Power = Low                                                     | _   | _   | 3.8 | μS    |
|                    | Power = High                                                    | _   | _   | 3.8 | μS    |
| T <sub>SOB</sub>   | Falling Settling Time to 0.1%, 1V Step, 100pF Load              |     |     |     |       |
|                    | Power = Low                                                     | _   | _   | 2.6 | μS    |
|                    | Power = High                                                    | _   | _   | 2.6 | μS    |
| SR <sub>ROB</sub>  | Rising Slew Rate (20% to 80%), 1V Step, 100pF Load              |     |     |     |       |
|                    | Power = Low                                                     | 0.5 | _   | _   | V/μs  |
|                    | Power = High                                                    | 0.5 | _   | _   | V/μs  |
| SR <sub>FOB</sub>  | Falling Slew Rate (80% to 20%), 1V Step, 100pF Load             |     |     |     |       |
|                    | Power = Low                                                     | 0.5 | _   | _   | V/μs  |
|                    | Power = High                                                    | 0.5 | _   | _   | V/μs  |
| BW <sub>OBSS</sub> | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW, 100pF Load |     |     |     |       |
|                    | Power = Low                                                     | 0.7 | _   | _   | MHz   |
|                    | Power = High                                                    | 0.7 | _   | _   | MHz   |
| BW <sub>OBLS</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100pF Load   |     |     |     |       |
| ]                  | Power = Low                                                     | 200 | _   | _   | kHz   |
|                    | Power = High                                                    | 200 | -   | _   | kHz   |

#### AC Programming Specifications

Table 28 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C. These are for design guidance only.

**Table 28. AC Programming Specifications** 

| Symbol              | Description                              | Min | Тур | Max | Units | Notes                   |
|---------------------|------------------------------------------|-----|-----|-----|-------|-------------------------|
| T <sub>RSCLK</sub>  | Rise Time of SCLK                        | 1   | _   | 20  | ns    |                         |
| T <sub>FSCLK</sub>  | Fall Time of SCLK                        | 1   | _   | 20  | ns    |                         |
| T <sub>SSCLK</sub>  | Data Setup Time to Falling Edge of SCLK  | 40  | _   | _   | ns    |                         |
| T <sub>HSCLK</sub>  | Data Hold Time from Falling Edge of SCLK | 40  | _   | _   | ns    |                         |
| F <sub>SCLK</sub>   | Frequency of SCLK                        | 0   | _   | 8   | MHz   |                         |
| T <sub>ERASE</sub>  | Flash Erase Time (Block)                 | _   | 10  | -   | ms    |                         |
| В                   |                                          |     |     |     |       |                         |
| T <sub>WRITE</sub>  | Flash Block Write Time                   | _   | 30  | _   | ms    |                         |
| T <sub>DSCLK</sub>  | Data Out Delay from Falling Edge of SCLK | _   | _   | 45  | ns    | Vdd > 3.6               |
| T <sub>DSCLK3</sub> | Data Out Delay from Falling Edge of SCLK | _   | _   | 50  | ns    | $3.0 \leq Vdd \leq 3.6$ |



### AC I<sup>2</sup>C Specifications

Table 29 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$ . These are for design guidance only.

Table 29. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins for Vdd

| Symbol                    | Description                                                                                  | Standa | rd Mode | Fast I              | Fast Mode |       | Notes |
|---------------------------|----------------------------------------------------------------------------------------------|--------|---------|---------------------|-----------|-------|-------|
| Syllibol                  | Description                                                                                  | Min    | Max     | Min                 | Max       | Units | Notes |
| F <sub>SCLI2C</sub>       | SCL Clock Frequency                                                                          | 0      | 100     | 0                   | 400       | kHz   |       |
| T <sub>HDSTAI2</sub>      | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | 4.0    | _       | 0.6                 | -         | μS    |       |
| T <sub>LOWI2C</sub>       | LOW Period of the SCL Clock                                                                  | 4.7    | _       | 1.3                 | _         | μS    |       |
| T <sub>HIGHI2C</sub>      | HIGH Period of the SCL Clock                                                                 | 4.0    | _       | 0.6                 | _         | μS    |       |
| T <sub>SUSTAI2</sub><br>C | Setup Time for a Repeated START Condition                                                    | 4.7    | -       | 0.6                 | -         | μS    |       |
| T <sub>HDDATI2</sub>      | Data Hold Time                                                                               | 0      | 1       | 0                   | -         | μS    |       |
| T <sub>SUDATI2</sub><br>C | Data Setup Time                                                                              | 250    | -       | 100 <sup>[16]</sup> | -         | ns    |       |
| T <sub>SUSTOI2</sub><br>C | Setup Time for STOP Condition                                                                | 4.0    | _       | 0.6                 | -         | μS    |       |
| T <sub>BUFI2C</sub>       | Bus Free Time Between a STOP and START Condition                                             | 4.7    | _       | 1.3                 | _         | μS    |       |
| T <sub>SPI2C</sub>        | Pulse Width of Spikes are Suppressed by the Input Filter.                                    | -      | _       | 0                   | 50        | ns    |       |



Figure 7. Definition for Timing for Fast/Standard Mode on the I<sup>2</sup>C Bus

#### Note

<sup>16.</sup> A Fast-Mode I2C-bus device can be used in a Standard-Mode I2C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I2C-bus specification) before the SCL line is released.



### **Packaging Information**

This section illustrates the package specification for the CY8CTMG120 TrueTouch devices, along with the thermal impedance for the package and solder reflow peak temperatures.

It is important to note that emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the document titled *PSoC Emulator Pod Dimensions* at <a href="http://www.cypress.com/design/MR10161">http://www.cypress.com/design/MR10161</a>. For information on the preferred dimensions for mounting QFN packages, see the following Application Note at <a href="http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf">http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf</a>.

Pinned vias for thermal conduction are not required for the low power PSoC device.

Figure 8. 56-Pin (8x8 mm) QFN



#### NOTES:

- 1. M HATCH AREA IS SOLDERABLE EXPOSED METAL.
- 2. REFERENCE JEDEC#: MO-220
- 3. PACKAGE WEIGHT: 0.162g
- 4. ALL DIMENSIONS ARE IN MM [MIN/MAX]
- 5. PACKAGE CODE

| PART# | DESCRIPTION |
|-------|-------------|
| LF56A | STANDARD    |
| LY56A | PB-FREE     |

001-12921 \*\*

### Thermal Impedance for the Package

| Package                | Typical θ <sub>JA</sub> <sup>[17]</sup> |
|------------------------|-----------------------------------------|
| 56 QFN <sup>[18]</sup> | 12.93 °C/W                              |

## Solder Reflow Peak Temperature

Following is the minimum solder reflow peak temperature to achieve good solderability.

| Package | Minimum Peak Temperature <sup>[19]</sup> | Maximum Peak<br>Temperature |
|---------|------------------------------------------|-----------------------------|
| 56 QFN  | 240°C                                    | 260°C                       |

#### Notes

17.  $T_J = T_A + Power \times \theta_{JA}$ 

18. To achieve the thermal impedance specified for the \*\* package, the center thermal pad is soldered to the PCB ground plane.

<sup>19.</sup> Higher temperatures is required based on the solder melting point. Typical temperatures for solder are 220 ± 50°C with Sn-Pb or 245 ± 50°C with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications.



### **Development Tool Selection**

#### Software

#### PSoC Designer

At the core of the PSoC development software suite is PSoC Designer. Used by thousands of PSoC developers, this software has been facilitating PSoC designs for the last five years. PSoC Designer is available free of charge at <a href="http://www.cypress.com">http://www.cypress.com</a> under Design Resources >> Software and Drivers.

#### PSoC Programmer

Flexible enough to be used on the bench in development, yet suitable for factory programming, PSoC Programmer works either as a standalone programming application or it can operate directly from PSoC Designer or PSoC Express. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC programmer is available free of charge at <a href="http://www.cypress.com/psocprogrammer">http://www.cypress.com/psocprogrammer</a>.

#### **Evaluation Tools**

All evaluation tools can be purchased from the Cypress Online Store.

#### CY3210-MiniProg1

The CY3210-MiniProg1 kit enables a user to program PSoC devices through the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC through a provided USB 2.0 cable. The kit includes:

- MiniProg Programming Unit
- MiniEval Socket Programming and Evaluation Board
- 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample
- 28-Pin CY8C27443-24PXI PDIP PSoC Device Sample
- PSoC Designer Software CD
- Getting Started Guide
- USB 2.0 Cable

### **Device Programmers**

All device programmers can be purchased from the Cypress Online Store.

#### CY3216 Modular Programmer

The CY3216 Modular Programmer kit features a modular programmer and the MiniProg1 programming unit. The modular programmer includes three programming module cards and supports multiple Cypress products. The kit includes:

- Modular Programmer Base
- 3 Programming Module Cards
- MiniProg Programming Unit
- PSoC Designer Software CD
- Getting Started Guide
- USB 2.0 Cable

CY3207ISSP In-System Serial Programmer (ISSP)

The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production-programming environment.

**Note**: CY3207ISSP needs special software and is not compatible with PSoC Programmer. The kit includes:

- CY3207 Programmer Unit
- PSoC ISSP Software CD
- 110 ~ 240V Power Supply, Euro-Plug Adapter
- USB 2.0 Cable



### **Accessories (Emulation and Programming)**

### Third Party Tools

Several tools have been specially designed by the following 3rd-party vendors to accompany PSoC devices during development and production. Specific details for each of these tools can be found at <a href="http://www.cypress.com">http://www.cypress.com</a> under Design Resources > Evaluation Boards.

#### Build a PSoC Emulator into Your Board

For details on how to emulate your circuit before going to volume production using an on-chip debug (OCD) non-production PSoC device, see application note AN2323 "Debugging - Build a PSoC Emulator into Your Board".

### Ordering Information.

| Package                                | Ordering<br>Code   | Flash<br>(Bytes)<br>SRAM<br>(Bytes) |    | Temperature<br>Range | Single-Touch<br>Enabled | Multi-Touch<br>Gesture<br>Enabled | Multi-Touch<br>All-Point<br>Enabled | X/Y<br>Sensor<br>Inputs |
|----------------------------------------|--------------------|-------------------------------------|----|----------------------|-------------------------|-----------------------------------|-------------------------------------|-------------------------|
| 56-Pin (8x8 mm) QFN                    | CY8CTMG120-56LFXA  | 16K                                 | 1K | -40C to +85C         | Υ                       | Υ                                 | Ν                                   | Up to 44                |
| 56-Pin (8x8 mm) QFN<br>(Tape and Reel) | CY8CTMG120-56LFXAT | 16K                                 | 1K | -40C to +85C         | Y                       | Y                                 | N                                   | Up to 44                |

### **Ordering Code Definitions**





### **Document History Page**

| Document Title: CY8CTMG120 Automotive TrueTouch™ Multi-Touch Gesture Touchscreen Controller Document Number: 001-53868 |         |                    |                    |                       |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-----------------------|--|--|--|--|
| Revision                                                                                                               | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change |  |  |  |  |
| **                                                                                                                     | 2732561 | MASJ/AESA          | 06/09/2009         | New data sheet        |  |  |  |  |

### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

#### **Products**

PSoC psoc.cypress.com
Clocks & Buffers clocks.cypress.com
Wireless wireless.cypress.com
Memories memory.cypress.com
Image Sensors image.cypress.com

© Cypress Semiconductor Corporation, 2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 001-53868 Rev. \*\*

Revised June 05, 2009

Page 29 of 29