# National Semiconductor is now part of Texas Instruments.

Search <a href="http://www.ti.com/">http://www.ti.com/</a> for the latest technical information and details on our current products and services.



# LMH6550

# Differential, High Speed Op Amp

# **General Description**

The LMH®6550 is a high performance voltage feedback differential amplifier. The LMH6550 has the high speed and low distortion necessary for driving high performance ADCs as well as the current handling capability to drive signals over balanced transmission lines like CAT 5 data cables. The LMH6550 can handle a wide range of video and data formats.

With external gain set resistors, the LMH6550 can be used at any desired gain. Gain flexibility coupled with high speed makes the LMH6550 suitable for use as an IF amplifier in high performance communications equipment.

The LMH6550 is available in the space saving SOIC and MSOP packages.

#### **Features**

- 400 MHz -3 dB bandwidth ( $V_{OUT} = 0.5 V_{PP}$ )
- 90 MHz 0.1 dB bandwidth
- 3000 V/µs slew Rate
- 8 ns settling time to 0.1%
- -92/-103 dB HD2/HD3 @ 5 MHz
- 10 ns shutdown/enable

# **Applications**

- Differential AD driver
- Video over twisted pair
- Differential line driver
- Single end to differential converter
- High speed differential signaling
- IF/RF amplifier
- SAW filter buffer/driver

# **Typical Application**

#### Single Ended to Differential ADC Driver



For  $R_M \ll R_G$ :

$$A_{v} = \frac{V_{O}}{V_{I}} \cong \frac{R_{F}}{R_{G}}$$

$$R_{IN} \cong \frac{2R_{G}(1+A_{v})}{2+A_{v}}$$
1) Set  $R_{T} = \frac{1}{\frac{1}{R_{S}} - \frac{1}{R_{IN}}}$ 
2) Set  $R_{M} = R_{T} \parallel R_{S}$ 

1) Set 
$$R_T = \frac{1}{\frac{1}{R_S} - \frac{1}{R_{IN}}}$$

2) Set 
$$R_M = R_T \parallel R_S$$

# **Connection Diagram**



# **Ordering Information**

| Package      | Part Number | Package Marking | Transport Media          | NSC Drawing |  |
|--------------|-------------|-----------------|--------------------------|-------------|--|
| 8-Pin SOIC   | LMH6550MA   | LMH6550MA       | 95/Rails                 | M08A        |  |
| 6-FIII 30IC  | LMH6550MAX  | LIVINOSSOIVIA   | 2.5k Units Tape and Reel | IVIOOA      |  |
| 8-Pin MSOP   | LMH6550MM   | AL1A            | 1k Units Tape and Reel   | MUA08A      |  |
| 6-PIII WISOP | LMH6550MMX  | ALIA            | 3.5k Units Tape and Reel | WIUAU6A     |  |

# **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

ESD Tolerance (*Note 5*)

Human Body Model 2000V

Machine Model 200V

Supply Voltage 13.2V

Common Mode Input Voltage ±V<sub>S</sub>

Maximum Input Current (pins 1, 2, 7, 8) 30 mA

Maximum Output Current (pins 4, 5) (*Note 3*)

Maximum Junction Temperature 150°C

Soldering Information:

See Product Folder at www.national.com and http://www.national.com/ms/MS/MS-SOLDERING.pdf

# **Operating Ratings** (Note 1)

Operating Temperature Range  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$  Storage Temperature Range  $-65^{\circ}\text{C}$  to  $+150^{\circ}\text{C}$  Total Supply Voltage 4.5V to 12V

Package Thermal Resistance ( $\theta_{JA}$ ) (Note 4)

8-Pin SOIC 150°C/W 8-Pin MSOP 235°C/W

### ±5V Electrical Characteristics (Note 2)

Single ended in differential out,  $T_A = 25^{\circ}C$ ,  $V_S = \pm 5V$ ,  $V_{CM} = 0V$ ,  $R_F = R_G = 365\Omega$ ,  $R_L = 500\Omega$ ; Unless specified. **Boldface** limits apply at the temperature extremes.

| Symbol                | Parameter                                       | Conditions                                                  | Min<br>( <i>Note 8</i> ) | Typ<br>(Note 7) | Max<br>( <i>Note 8</i> ) | Units  |
|-----------------------|-------------------------------------------------|-------------------------------------------------------------|--------------------------|-----------------|--------------------------|--------|
| AC Perfo              | rmance (Differential)                           |                                                             |                          |                 |                          |        |
| SSBW                  | Small Signal -3 dB Bandwidth                    | $V_{OUT} = 0.5 V_{PP}$                                      |                          | 400             |                          | MHz    |
| LSBW                  | Large Signal -3 dB Bandwidth                    | V <sub>OUT</sub> = 2 V <sub>PP</sub>                        |                          | 380             |                          | MHz    |
|                       | Large Signal -3 dB Bandwidth                    | V <sub>OUT</sub> = 4 V <sub>PP</sub>                        |                          | 320             |                          | MHz    |
|                       | 0.1 dB Bandwidth                                | V <sub>OUT</sub> = 0.5 V <sub>PP</sub>                      |                          | 90              |                          | MHz    |
|                       | Slew Rate                                       | 4V Step (Note 6)                                            | 2000                     | 3000            |                          | V/µs   |
|                       | Rise/Fall Time                                  | 2V Step                                                     |                          | 1               |                          | ns     |
|                       | Settling Time                                   | 2V Step, 0.1%                                               |                          | 8               |                          | ns     |
| V <sub>CM</sub> Pin A | C Performance (Common Mode F                    | eedback Amplifier)                                          |                          | •               |                          |        |
|                       | Common Mode Small Signal<br>Bandwidth           | V <sub>CM</sub> Bypass Capacitor Removed                    |                          | 210             |                          | MHz    |
|                       | Slew Rate                                       | V <sub>CM</sub> Bypass Capacitor Removed                    |                          | 200             |                          | V/µs   |
| Distortior            | and Noise Response                              |                                                             |                          |                 |                          |        |
| HD2                   | 2 <sup>nd</sup> Harmonic Distortion             | $V_0 = 2 V_{PP}, f = 5 MHz, R_L = 800\Omega$                |                          | -92             |                          |        |
|                       |                                                 | $V_0 = 2 V_{PP}, f = 20 MHz, R_L = 800\Omega$               |                          | -78             |                          | dBc    |
|                       |                                                 | $V_{O} = 2 V_{PP}, f = 70 \text{ MHz}, R_{L} = 800\Omega$   |                          | -59             |                          |        |
| HD3                   | 3rd Harmonic Distortion                         | $V_{O} = 2 V_{PP}, f = 5 MHz, R_{L} = 800\Omega$            |                          | -103            |                          |        |
|                       |                                                 | $V_{O} = 2 V_{PP}, f = 20 \text{ MHz}, R_{L} = 800\Omega$   |                          | -88             |                          | dBc    |
|                       |                                                 | $V_0 = 2 V_{PP}, f = 70 \text{ MHz}, R_L = 800\Omega$       |                          | -50             |                          |        |
| e <sub>n</sub>        | Input Referred Voltage Noise                    | f ≥ 1 MHz                                                   |                          | 6.0             |                          | nV/√Hz |
| i <sub>n</sub>        | Input Referred Noise Current                    | f ≥ 1 MHz                                                   |                          | 1.5             |                          | pA/√Hz |
| Input Cha             | racteristics (Differential)                     |                                                             |                          |                 |                          |        |
| V <sub>OSD</sub>      | Input Offset Voltage                            | Differential Mode, V <sub>ID</sub> = 0, V <sub>CM</sub> = 0 |                          | 1               | ±4<br>±6                 | mV     |
|                       | Input Offset Voltage Average Temperature Drift  | (Note 10)                                                   |                          | 1.6             |                          | μV/°C  |
| I <sub>BI</sub>       | Input Bias Current                              | (Note 9)                                                    | 0                        | -8              | -16                      | μA     |
|                       | Input Bias Current Average<br>Temperature Drift | (Note 10)                                                   |                          | 9.6             |                          | nA/°C  |
|                       | Input Bias Difference                           | Difference in Bias Currents Between the Two Inputs          |                          | 0.3             |                          | μA     |
| CMRR                  | Common Mode Rejection Ratio                     | DC, $V_{CM} = 0V$ , $V_{ID} = 0V$                           | 72                       | 82              |                          | dBc    |
| R <sub>IN</sub>       | Input Resistance                                | Differential                                                |                          | 5               |                          | МΩ     |

| Symbol                 | Parameter                                         | Conditions                                                                                                     | Min<br>( <i>Note 8</i> ) | Typ<br>(Note 7) | Max<br>(Note 8) | Units |
|------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------|-----------------|-----------------|-------|
| C <sub>IN</sub>        | Input Capacitance                                 | Differential                                                                                                   | ,                        | 1               | ,               | pF    |
| CMVR                   | Input Common Mode Voltage<br>Range                | CMRR > 53 dB                                                                                                   | +3.1<br>-4.6             | +3.2<br>-4.7    |                 | ٧     |
| V <sub>CM</sub> Pin In | put Characteristics (Common Mo                    | ode Feedback Amplifier)                                                                                        |                          | Į.              |                 |       |
| V <sub>OSC</sub>       | Input Offset Voltage                              | Common Mode, V <sub>ID</sub> = 0                                                                               |                          | 1               | ±5<br><b>±8</b> | mV    |
|                        | Input Offset Voltage Average<br>Temperature Drift | (Note 10)                                                                                                      |                          | 25              |                 | μV/°C |
|                        | Input Bias Current                                | (Note 9)                                                                                                       |                          | -2              |                 | μA    |
|                        | V <sub>CM</sub> CMRR                              | $V_{ID}$ = 0V, 1V Step on $V_{CM}$ Pin, Measure $V_{OD}$                                                       | 70                       | 75              |                 | dB    |
|                        | Input Resistance                                  |                                                                                                                |                          | 25              |                 | kΩ    |
|                        | Common Mode Gain                                  | $\Delta V_{O,CM}/\Delta V_{CM}$                                                                                | 0.995                    | 0.997           | 1.005           | V/V   |
| Output Pe              | rformance                                         | 0,0                                                                                                            |                          | l               |                 |       |
|                        | Output Voltage Swing                              | Peak to Peak, Differential                                                                                     | 7.38<br><b>7.18</b>      | 7.8             |                 | V     |
|                        | Output Common Mode Voltage<br>Range               | V <sub>ID</sub> = 0 V,                                                                                         | ±3.69                    | ±3.8            |                 | V     |
| I <sub>OUT</sub>       | Linear Output Current                             | V <sub>OUT</sub> = 0V                                                                                          | ±63                      | ±75             |                 | mA    |
| I <sub>SC</sub>        | Short Circuit Current                             | Output Shorted to Ground V <sub>IN</sub> = 3V Single Ended ( <i>Note 3</i> )                                   |                          | ±200            |                 | mA    |
|                        | Output Balance Error                              | $\Delta V_{OUT}$ Common Mode $/\Delta V_{OUT}$<br>Differential , $V_{OUT} = 1 V_{PP}$ Differential, f = 10 MHz |                          | -68             |                 | dB    |
| Miscellane             | eous Performance                                  |                                                                                                                |                          |                 |                 |       |
|                        | Enable Voltage Threshold                          | Pin 7                                                                                                          | 2.0                      |                 |                 | V     |
|                        | Disable Voltage Threshold                         | Pin 7                                                                                                          |                          |                 | 1.5             | V     |
|                        | Enable Pin Current                                | V <sub>EN</sub> =0V ( <i>Note 9</i> )                                                                          |                          | -250            |                 | μA    |
|                        |                                                   | V <sub>EN</sub> =4V ( <i>Note 9</i> )                                                                          |                          | 55              |                 |       |
|                        | Enable/Disable Time                               |                                                                                                                |                          | 10              |                 | ns    |
| A <sub>VOL</sub>       | Open Loop Gain                                    | Differential                                                                                                   |                          | 70              |                 | dB    |
| PSRR                   | Power Supply Rejection Ratio                      | DC, $\Delta V_S = \pm 1V$                                                                                      | 74                       | 90              |                 | dB    |
|                        | Supply Current                                    | R <sub>L</sub> = ∞                                                                                             | 18                       | 20              | 24<br><b>27</b> | mA    |
|                        | Disabled Supply Current                           |                                                                                                                |                          | 1               | 1.2             | mA    |

# **5V Electrical Characteristics** (Note 2)

Single ended in differential out,  $T_A$  = 25°C,  $A_V$  = +1,  $V_S$  = 5V,  $V_{CM}$  = 2.5V,  $R_F$  =  $R_G$  = 365 $\Omega$ ,  $R_L$  = 500 $\Omega$ ; Unless specified. **Boldface** limits apply at the temperature extremes.

| Symbol | Parameter                    | Conditions                               | Min<br>( <i>Note 8</i> ) | Typ<br>( <i>Note 7</i> ) | Max<br>( <i>Note 8</i> ) | Units |
|--------|------------------------------|------------------------------------------|--------------------------|--------------------------|--------------------------|-------|
| SSBW   | Small Signal -3 dB Bandwidth | $R_L = 500\Omega, V_{OUT} = 0.5 V_{PP}$  |                          | 350                      |                          | MHz   |
| LSBW   | Large Signal –3 dB Bandwidth | $R_L = 500\Omega$ , $V_{OUT} = 2 V_{PP}$ |                          | 330                      |                          | MHz   |
|        | 0.1 dB Bandwidth             |                                          |                          | 60                       |                          | MHz   |
|        | Slew Rate                    | 2V Step (Note 6)                         |                          | 1500                     |                          | V/µs  |
|        | Rise/Fall Time, 10% to 90%   | 1V Step                                  |                          | 1                        |                          | ns    |
|        | Settling Time                | 1V Step, 0.05%                           |                          | 12                       |                          | ns    |

| Symbol                 | Parameter                                         | Conditions                                                                                              | Min<br>( <i>Note 8</i> ) | Typ<br>(Note 7) | Max<br>(Note 8) | Units |
|------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------|-----------------|-----------------|-------|
| V <sub>CM</sub> Pin A  | C Performance (Common Mode F                      | eedback Amplifier)                                                                                      |                          | •               |                 |       |
|                        | Common Mode Small Signal Bandwidth                |                                                                                                         |                          | 185             |                 | MHz   |
|                        | Slew Rate                                         |                                                                                                         |                          | 180             |                 | V/µs  |
| Distortion             | and Noise Response                                |                                                                                                         |                          |                 |                 |       |
| HD2                    | 2 <sup>nd</sup> Harmonic Distortion               | $V_0 = 2 V_{PP}, f = 5 MHz, R_L = 800\Omega$                                                            |                          | -89             |                 | dDa   |
|                        |                                                   | $V_0 = 2 V_{pp}, f = 20 MHz, R_L = 800\Omega$                                                           |                          | -88             |                 | dBc   |
| HD3                    | 3rd Harmonic Distortion                           | $V_{O} = 2 V_{PP}, f = 5 MHz, R_{L} = 800\Omega$                                                        |                          | -85             |                 | i     |
|                        |                                                   | $V_0 = 2 V_{PP}, f = 20 MHz, R_L = 800\Omega$                                                           |                          | -70             |                 | dBc   |
| e <sub>n</sub>         | Input Referred Noise Voltage                      | f ≥ 1 MHz                                                                                               |                          | 6.0             |                 | nV/√H |
| i <sub>n</sub>         | Input Referred Noise Current                      | f ≥ 1 MHz                                                                                               |                          | 1.5             |                 | pA/√H |
|                        | racteristics (Differential)                       |                                                                                                         |                          | l               |                 | p     |
| V <sub>OSD</sub>       | Input Offset Voltage                              | Differential Mode, V <sub>ID</sub> = 0, V <sub>CM</sub> = 0                                             |                          | 1               | ±4<br><b>±6</b> | mV    |
|                        | Input Offset Voltage Average<br>Temperature Drift | (Note 10)                                                                                               |                          | 1.6             |                 | μV/°C |
| I <sub>BIAS</sub>      | Input Bias Current                                | (Note 9)                                                                                                | 0                        | -8              | -16             | μA    |
| Dir C                  | Input Bias Current Average<br>Temperature Drift   | (Note 10)                                                                                               |                          | 9.5             |                 | nA/°C |
|                        | Input Bias Current Difference                     | Difference in Bias Currents Between the Two Inputs                                                      |                          | 0.3             |                 | μΑ    |
| CMRR                   | Common-Mode Rejection Ratio                       | DC, V <sub>ID</sub> = 0V                                                                                | 70                       | 80              |                 | dBc   |
|                        | Input Resistance                                  | Differential                                                                                            |                          | 5               |                 | МΩ    |
|                        | Input Capacitance                                 | Differential                                                                                            |                          | 1               |                 | pF    |
| V <sub>ICM</sub>       | Input Common Mode Range                           | CMRR > 53 dB                                                                                            | +3.1<br>+0.4             | +3.2<br>+0.3    |                 |       |
| V <sub>CM</sub> Pin In | put Characteristics (Common Mo                    | de Feedback Amplifier)                                                                                  |                          |                 |                 |       |
|                        | Input Offset Voltage                              | Common Mode, V <sub>ID</sub> = 0                                                                        |                          | 1               | ±5<br><b>±8</b> | mV    |
|                        | Input Offset Voltage Average<br>Temperature Drift |                                                                                                         |                          | 18.6            |                 | μV/°C |
|                        | Input Bias Current                                |                                                                                                         |                          | 3               |                 | μΑ    |
|                        | V <sub>CM</sub> CMRR                              | $V_{ID} = 0$ ,<br>1V Step on $V_{CM}$ Pin, Measure $V_{OD}$                                             | 70                       | 75              |                 | dB    |
|                        | Input Resistance                                  | V <sub>CM</sub> Pin to Ground                                                                           |                          | 25              |                 | kΩ    |
|                        | Common Mode Gain                                  | $\Delta V_{O,CM}/\Delta V_{CM}$                                                                         |                          | 0.991           |                 | V/V   |
| Output Pe              | rformance                                         | o,om om                                                                                                 |                          | !               |                 |       |
| V <sub>OUT</sub>       | Output Voltage Swing                              | Peak to Peak, Differential,<br>$V_S = \pm 2.5V$ , $V_{CM} = 0V$                                         | 2.4                      | 2.8             |                 | V     |
| I <sub>OUT</sub>       | Linear Output Current                             | V <sub>OUT</sub> = 0V Differential                                                                      | ±54                      | ±70             |                 | mA    |
| I <sub>SC</sub>        | Output Short Circuit Current                      | Output Shorted to Ground V <sub>IN</sub> = 3V Single Ended ( <i>Note 3</i> )                            |                          | 250             |                 | mA    |
| CMVR                   | Common Mode Voltage Range                         | $V_{ID} = 0$ , $V_{CM}$ Pin = 1.2V and 3.8V                                                             | 3.72<br>1.23             | 3.8<br>1.2      |                 | V     |
|                        | Output Balance Error                              | $\Delta V_{OUT}$ Common Mode $/\Delta V_{OUT}$<br>DIfferential , $V_{OUT}$ = 1 $V_{PP}$ Differential, f |                          | -65             |                 | dB    |

| Symbol              | Parameter                    | Conditions                            | Min ( <i>Note 8</i> ) | Typ<br>( <i>Note 7</i> ) | Max<br>( <i>Note 8</i> ) | Units |
|---------------------|------------------------------|---------------------------------------|-----------------------|--------------------------|--------------------------|-------|
| Miscellane          | eous Performance             |                                       | •                     |                          |                          |       |
|                     | Enable Voltage Threshold     | Pin 7                                 | 2.0                   |                          |                          | V     |
|                     | Disable Voltage Threshold    | Pin 7                                 |                       |                          | 1.5                      | V     |
|                     | Enable Pin Current           | V <sub>EN</sub> =0V ( <i>Note 9</i> ) |                       | -250                     |                          | μA    |
|                     | 7                            | V <sub>EN</sub> =4V ( <i>Note 9</i> ) |                       | 55                       |                          |       |
|                     | Enable/Disable Time          |                                       |                       | 10                       |                          | ns    |
|                     | Open Loop Gain               | DC, Differential                      |                       | 70                       |                          | dB    |
| PSRR                | Power Supply Rejection Ratio | DC, $\Delta V_S = \pm 0.5V$           | 72                    | 77                       |                          | dB    |
| I <sub>S</sub>      | Supply Current               | R <sub>L</sub> = ∞                    | 16.5                  | 19                       | 23.5<br><b>26.5</b>      | mA    |
| $\overline{I_{SD}}$ | Disabled Supply Current      |                                       |                       | 1                        | 1.2                      | mA    |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications, see the Electrical Characteristics tables.

Note 2: Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_J > 0$ 

Note 3: The maximum output current ( $I_{OUT}$ ) is determined by device power dissipation limitations.

Note 4: The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for package soldered directly into a 2 layer PC board with zero air flow.

Note 5: Human body model: 1.5 k $\Omega$  in series with 100 pF. Machine model:  $0\Omega$  in series with 200pF.

Note 6: Slew Rate is the average of the rising and falling edges.

Note 7: Typical numbers are the most likely parametric norm.

Note 8: Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods.

Note 9: Negative input current implies current flowing out of the device.

Note 10: Drift determined by dividing the change in parameter at temperature extremes by the total temperature change.

Note 11: Parameter is guaranteed by design.

# **Typical Performance Characteristics** $(T_A = 25^{\circ}C, V_S = \pm 5V, R_L = 500\Omega, R_F = R_G = 365\Omega; Unless = 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 + 1000 +$ Specified).





### Frequency Response



20130115

# Frequency Response vs. V<sub>OUT</sub>



### Frequency Response vs. Capacitive Load



# Suggested $R_{OUT}$ vs. Cap Load



20130123

#### Frequency Response vs. Gain



### Suggested R<sub>OUT</sub> vs. Cap Load





### 2 $V_{PP}$ Pulse Response Single Ended Input



#### 20130127

### **Output Common Mode Pulse Response**



20130124

#### **Distortion vs. Frequency Single Ended Input**



20130129

#### Large Signal Pulse Response



20130125

#### Distortion vs. Frequency Single Ended Input



20130128

# ${\bf Maximum~V_{OUT}~vs.~I_{OUT}}$



20130130

### $\mathbf{Minimum}\;\mathbf{V_{OUT}}\;\mathbf{vs.}\;\mathbf{I_{OUT}}$ -3 -3.1 -3.2 = 730Ω V<sub>IN</sub> = 3.88V SINGLE ENDED -3.3 MINIMUM V<sub>OUT</sub> (V) -3.4 -3.5 -3.6 -3.7 -3.8 -3.9 -4 0 10 20 30 40 50 60 70 80 90 100 OUTPUT CURRENT (mA) 20130131





100

10

FREQUENCY (MHz)

1000

0.01

0.01

0.1









# IMD 3 (dBc) -65 -70 f = 5 MHz-75 -80

2 3

3rd Order Intermodulation Products vs. V<sub>OUT</sub>

f = 40 MHz

= 20 MHz

DIFFERENTIAL V<sub>OUT</sub> (V<sub>PP</sub>)

-40

-45

-50

-55

-60

-85

0

 $V_S = \pm 5V$ 

 $A_V = 2 V/V$ 

 $R_L = 200\Omega$ 

20130135

5 6 7

# **Application Section**

The LMH6550 is a fully differential amplifier designed to provide low distortion amplification to wide bandwidth differential signals. The LMH6550, though fully integrated for ultimate balance and distortion performance, functionally provides three channels. Two of these channels are the V+ and V- signal path channels, which function similarly to inverting mode operational amplifiers and are the primary signal paths. The third channel is the common mode feedback circuit. This is the circuit that sets the output common mode as well as driving the V+ and V- outputs to be equal magnitude and opposite phase, even when only one of the two input channels is driven. The common mode feedback circuit allows single ended to differential operation.

The LMH6550 is a voltage feedback amplifier with gain set by external resistors. Output common mode voltage is set by the V<sub>CM</sub> pin. This pin should be driven by a low impedance reference and should be bypassed to ground with a 0.1 µF ceramic capacitor. Any signal coupling into the  $V_{\text{CM}}$  will be passed along to the output and will reduce the dynamic range of the amplifier.

The LMH6550 is equipped with a ENABLE pin to reduce power consumption when not in use. The ENABLE pin floats to logic high. If this pin is not used it can be left floating. The amplifier output stage goes into a high impedance state when the amplifier is disabled. The feedback and gain set resistors will then set the impedance of the circuit. For this reason input to output isolation will be poor in the disabled state.

#### **FULLY DIFFERENTIAL OPERATION**

The LMH6550 will perform best when used with split supplies and in a fully differential configuration. See Figure 1 and Figure 2 for recommend circuits.



**FIGURE 1. Typical Application** 

The circuit shown in Figure 1 is a typical fully differential application as might be used to drive an ADC. In this circuit closed loop gain,  $(A_V) = V_{OUT}/V_{IN} = R_F/R_G$ . For all the applications in this data sheet  $V_{IN}$  is presumed to be the voltage presented to the circuit by the signal source. For differential signals this will be the difference of the signals on each input (which will be double the magnitude of each individual signal). while in single ended inputs it will just be the driven input signal.

The resistors Ro help keep the amplifier stable when presented with a load CL as is typical in an analog to digital converter (ADC). When fed with a differential signal, the LMH6550 provides excellent distortion, balance and common mode rejection provided the resistors  $\rm R_{\rm F},\, \rm R_{\rm G}$  and  $\rm R_{\rm O}$  are well matched and strict symmetry is observed in board layout. With a DC CMRR of over 80 dB, the DC and low frequency CMRR of most circuits will be dominated by the external resistors and board trace resistance. At higher frequencies board layout symmetry becomes a factor as well. Precision resistors of at least 0.1% accuracy are recommended and careful board layout will also be required.



**FIGURE 2. Fully Differential Cable Driver** 

With up to 15  $V_{PP}$  differential output voltage swing and 80 mA of linear drive current the LMH6550 makes an excellent cable driver as shown in *Figure 2*. The LMH6550 is also suitable for driving differential cables from a single ended source.

The LMH6550 requires supply bypassing capacitors as shown in Figure 3 and Figure 4. The 0.01 µF and 0.1 µF capacitors should be leadless SMT ceramic capacitors and should be no more than 3 mm from the supply pins. The SMT capacitors should be connected directly to a ground plane. Thin traces or small vias will reduce the effectiveness of bypass capacitors. Also shown in both figures is a capacitor from the  $V_{CM}$  pin to ground. The  $V_{CM}$  pin is a high impedance input to a buffer which sets the output common mode voltage. Any noise on this input is transferred directly to the output. Output common mode noise will result in loss of dynamic range, degraded CMRR, degraded Balance and higher distortion. The V<sub>CM</sub> pin should be bypassed even if the pin in not used. There is an internal resistive divider on chip to set the output common mode voltage to the mid point of the supply pins. The impedance looking into this pin is approximately 25 k $\Omega$ . If a different output common mode voltage is desired drive this pin with a clean, accurate voltage reference.



**FIGURE 3. Split Supply Bypassing Capacitors** 



FIGURE 4. Single Supply Bypassing Capacitors

#### SINGLE ENDED INPUT TO DIFFERENTIAL OUTPUT

The LMH6550 provides excellent performance as an active balun transformer. *Figure 5* shows a typical application where an LMH6550 is used to produce a differential signal from a single ended source.

In single ended input operation the output common mode voltage is set by the  $V_{\rm CM}$  pin as in fully differential mode. Also, in this mode the common mode feedback circuit must recreate the signal that is not present on the unused differential input pin. The performance chart titled "Balance Error" is the measurement of the effectiveness of this process. The common mode feedback circuit is responsible for ensuring balanced output with a single ended input. Balance error is defined as the amount of input signal that couples into the output common mode. It is measured as a the undesired output common mode swing divided by the signal on the input. Balance error can be caused by either a channel to channel gain error, or phase error. Either condition will produce a common mode shift. The chart titled "Balance Error" measures the balance error with a single ended input as that is the most demanding mode of operation for the amplifier.

Supply and V<sub>CM</sub> pin bypassing are also critical in this mode of operation. See the above section on for bypassing recommendations and also see *Figure 3* and *Figure 4* for recommended supply bypassing configurations.



# **Conditions:**

$$R_{S} = R_{T} || R_{IN}$$

$$R_{M} = R_{T} || R_{S}$$

# **Definitions:**

$$\beta_1 = \frac{R_G}{R_G + R_F}$$
 
$$\beta_2 = \frac{R_G + R_M}{R_G + R_M + R_F}$$

$$A_{v} = \frac{V_{O}}{V_{L}} = \frac{2(1 - \beta_{1})}{\beta_{1} + \beta_{2}} \cong \frac{R_{F}}{R_{G}} \text{ for } R_{M} << R_{G}$$

$$R_{IN} = \frac{2R_G + R_M (1 - \beta_2)}{1 + \beta_2} = \frac{R_G (1 + \frac{\beta_2}{\beta_1})}{1 + \beta_2} \cong \frac{2R_G (1 + A_v)}{2 + A_v} \text{ for } R_M << R_G$$

$$V_{\text{OCM}} = V_{\text{CM}} = \frac{V_{\text{O1}} + V_{\text{O2}}}{2}$$
 (by design)

$$V_{\text{ICM}} = \frac{V_{\text{I1}} + V_{\text{I2}}}{2} = V_{\text{CCM}}.\beta_2 \cong \frac{V_{\text{CCM}}}{1 + A_v} \ \text{for } R_{\text{M}} << R_{\text{G}}$$

20130138

FIGURE 5. Single Ended In to Differential Out

#### SINGLE SUPPLY OPERATION

The input stage of the LMH6550 has a built in offset of 0.7V towards the lower supply to accommodate single supply operation with single ended inputs. As shown in *Figure 5*, the input common mode voltage is less than the output common voltage. It is set by current flowing through the feedback network from the device output. The input common mode range of 0.4V to 3.2V places constraints on gain settings. Possible solutions to this limitation include AC coupling the input signal, using split power supplies and limiting stage gain. AC coupling with single supply is shown in *Figure 6*.

In Figure 5 closed loop gain =  $V_O / V_I \cong R_F / R_G$ , where  $V_I = V_S / 2$ , as long as  $R_M << R_G$ . Note that in single ended to differential operation  $V_I$  is measured single ended while  $V_O$  is measured differentially. This means that gain is really 1/2 or 6 dB less when measured on either of the output pins separately. Additionally, note that the input signal at  $R_T$  (labeled as  $V_I$ ) is 1/2 of  $V_S$  when  $R_T$  is chosen to match  $R_S$  to  $R_{IN}$ .

 $V_{ICM}$  = Input common mode voltage =  $(V_{11}+V_{12})/2$ .



FIGURE 6. AC Coupled for Single Supply Operation

#### **DRIVING ANALOG TO DIGITAL CONVERTERS**

Analog to digital converters (ADC) present challenging load conditions. They typically have high impedance inputs with large and often variable capacitive components. As well, there are usually current spikes associated with switched capacitor or sample and hold circuits. Figure 7 shows a typical circuit for driving an ADC. The two  $56\Omega$  resistors serve to isolate the capacitive loading of the ADC from the amplifier and ensure stability. In addition, the resistors form part of a low pass filter which helps to provide anti alias and noise reduction functions. The two 39 pF capacitors help to smooth the current spikes associated with the internal switching circuits of the ADC and also are a key component in the low pass filtering of the ADC input. In the circuit of Figure 7 the cutoff frequency of the filter is  $1/(2^*\pi^*56\Omega *(39 pF + 14 pF)) = 53$ MHz (which is slightly less than the sampling frequency). Note that the ADC input capacitance must be factored into the frequency response of the input filter, and that being a differential input the effective input capacitance is double. Also as shown in Figure 7 the input capacitance to many ADCs is variable based on the clock cycle. See the data sheet for your particular ADC for details.



FIGURE 7. Driving an ADC

The amplifier and ADC should be located as closely together as possible. Both devices require that the filter components be in close proximity to them. The amplifier needs to have minimal parasitic loading on the output traces and the ADC is sensitive to high frequency noise that may couple in on its input lines. Some high performance ADCs have an input stage that has a bandwidth of several times its sample rate. The sampling process results in all input signals presented to the input stage mixing down into the Nyquist range (DC to Fs/2). See AN-236 for more details on the subsampling process and the requirements this imposes on the filtering necessary in your system.

#### **USING TRANSFORMERS**

Transformers are useful for impedance transformation as well as for single to differential, and differential to single ended conversion. A transformer can be used to step up the output voltage of the amplifier to drive very high impedance loads as shown in *Figure 8. Figure 10* shows the opposite case where

the output voltage is stepped down to drive a low impedance load.

Transformers have limitations that must be considered before choosing to use one. Compared to a differential amplifier, the most serious limitations of a transformer are the inability to pass DC and balance error (which causes distortion and gain errors). For most applications the LMH6550 will have adequate output swing and drive current and a transformer will not be desirable. Transformers are used primarily to interface differential circuits to  $50\Omega$  single ended test equipment to simplify diagnostic testing.



FIGURE 8. Transformer Out High Impedance Load

$$V_{L} = \frac{V_{IN} * A_{V} * N}{\left(\frac{2 R_{OUT} * N^{2}}{R_{L}} + 1\right)}$$

WHERE V<sub>IN</sub> = DIFFERENTIAL INPUT VOLTAGE

N = TRANSFORMER TURNS RATIO = 
$$\left(\frac{\text{SECONDARY}}{\text{PRIMARY}}\right)$$

A<sub>v</sub> = CLOSED LOOP AMPLIFIER GAIN

 $R_{OUT}^{-}$  = SERIES OUTPUT MATCHING RESISTOR

R, = LOAD RESISTOR

V<sub>I</sub> = VOLTAGE ACROSS LOAD RESISTOR

20130132

FIGURE 9. Calculating Transformer Circuit Net Gain



FIGURE 10. Transformer Out Low Impedance Load



C<sub>1</sub> IS NOT REQUIRED IF V<sub>CM</sub> = GROUND

20130103

FIGURE 11. Driving  $50\Omega$  Test Equipment

#### **CAPACITIVE DRIVE**

As noted in the Driving ADC section, capacitive loads should be isolated from the amplifier output with small valued resistors. This is particularly the case when the load has a resistive component that is  $500\Omega$  or higher. A typical ADC has capacitive components of around 10 pF and the resistive component could be  $1000\Omega$  or higher. If driving a transmission line, such as  $50\Omega$  coaxial or  $100\Omega$  twisted pair, using matching resistors will be sufficient to isolate any subsequent capacitance. For other applications see the "Suggested  $R_{OUT}$  vs. Cap Load" charts in the Typical Performance Characteristics section.

#### **POWER DISSIPATION**

The LMH6550 is optimized for maximum speed and performance in the small form factor of the standard SOIC package, and is essentially a dual channel amplifier. To ensure maximum output drive and highest performance, thermal shutdown is not provided. Therefore, it is of utmost importance to make sure that the  $T_{\rm JMAX}$  of 150°C is never exceeded due to the overall power dissipation.

Follow these steps to determine the Maximum power dissipation for the LMH6550:

- Calculate the quiescent (no-load) power: P<sub>AMP</sub> = I<sub>CC</sub>\* (V<sub>S</sub>), where V<sub>S</sub> = V<sup>+</sup> V<sup>-</sup>. (Be sure to include any current through the feedback network if V<sub>OCM</sub> is not mid rail.)
- 2. Calculate the RMS power dissipated in each of the output stages:  $P_D$  (rms) = rms ( $(V_S V_{OUT})^* I_{OUT})$  + rms ( $(V_S V_{OUT})^* I_{OUT})$ ), where  $V_{OUT}$  and  $I_{OUT}$  are the voltage and the current measured at the output pins of the differential amplifier as if they were single ended amplifiers and  $V_S$  is the total supply voltage.
- 3. Calculate the total RMS power:  $P_T = P_{AMP} + P_D$ . The maximum power that the LMH6550 package can dissipate at a given temperature can be derived with the following equation:

 $P_{MAX}$  = (150° –  $T_{AMB}$ )/ $\theta_{JA}$ , where  $T_{AMB}$  = Ambient temperature (°C) and  $\theta_{JA}$  = Thermal resistance, from junction to ambient, for a given package (°C/W). For the SOIC package  $\theta_{JA}$  is 150° C/W, and for the MSOP package it is 235°C/W.

NOTE: If  $V_{\text{CM}}$  is not 0V then there will be quiescent current flowing in the feedback network. This current should be included in the thermal calculations and added into the quiescent power dissipation of the amplifier.

#### **ESD PROTECTION**

The LMH6550 is protected against electrostatic discharge (ESD) on all pins. The LMH6550 will survive 2000V Human Body model and 200V Machine model events. Under normal operation the ESD diodes have no effect on circuit performance. There are occasions, however, when the ESD diodes will be evident. If the LMH6550 is driven by a large signal while the device is powered down the ESD diodes will conduct. The current that flows through the ESD diodes will either exit the chip through the supply pins or will flow through the device, hence it is possible to power up a chip with a large signal applied to the input pins. Using the shutdown mode is one way to conserve power and still prevent unexpected operation.

#### **BOARD LAYOUT**

The LMH6550 is a very high performance amplifier. In order to get maximum benefit from the differential circuit architecture board layout and component selection is very critical. The circuit board should have low a inductance ground plane and well bypassed broad supply lines. External components should be leadless surface mount types. The feedback network and output matching resistors should be composed of short traces and precision resistors (0.1%). The output matching resistors should be placed within 3-4 mm of the amplifier as should the supply bypass capacitors. The LMH730154 evaluation board is an example of good layout techniques.

The LMH6550 is sensitive to parasitic capacitances on the amplifier inputs and to a lesser extent on the outputs as well. Ground and power plane metal should be removed from beneath the amplifier and from beneath  $R_{\text{F}}$  and  $R_{\text{G}}$ .

With any differential signal path symmetry is very important. Even small amounts of asymmetry will contribute to distortion and balance errors.

#### **EVALUATION BOARD**

National Semiconductor offers evaluation board(s) to aid in device testing and characterization and as a guide for proper layout. Generally, a good high frequency layout will keep power supply and ground traces away from the inverting input and output pins. Parasitic capacitances on these nodes to ground will cause frequency response peaking and possible circuit oscillations (see Application Note OA-15 for more information).

# Physical Dimensions inches (millimeters) unless otherwise noted







8-Pin SOIC NS Package Number M08A



CONTROLLING DIMENSION IS INCH VALUES IN [ ] ARE MILLIMETERS

MUA08A (Rev F)

8-Pin MSOP NS Package Number MUA08A

# **Notes**

For more National Semiconductor product information and proven design tools, visit the following Web sites at: www.national.com

| Pr                             | oducts                       | Design Support                  |                                |  |
|--------------------------------|------------------------------|---------------------------------|--------------------------------|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools                  | www.national.com/webench       |  |
| Audio                          | www.national.com/audio       | App Notes                       | www.national.com/appnotes      |  |
| Clock and Timing               | www.national.com/timing      | Reference Designs               | www.national.com/refdesigns    |  |
| Data Converters                | www.national.com/adc         | Samples                         | www.national.com/samples       |  |
| Interface                      | www.national.com/interface   | Eval Boards                     | www.national.com/evalboards    |  |
| LVDS                           | www.national.com/lvds        | Packaging                       | www.national.com/packaging     |  |
| Power Management               | www.national.com/power       | Green Compliance                | www.national.com/quality/green |  |
| Switching Regulators           | www.national.com/switchers   | Distributors                    | www.national.com/contacts      |  |
| LDOs                           | www.national.com/ldo         | Quality and Reliability         | www.national.com/quality       |  |
| LED Lighting                   | www.national.com/led         | Feedback/Support                | www.national.com/feedback      |  |
| Voltage References             | www.national.com/vref        | Design Made Easy                | www.national.com/easy          |  |
| PowerWise® Solutions           | www.national.com/powerwise   | Applications & Markets          | www.national.com/solutions     |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                        | www.national.com/milaero       |  |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™                     | www.national.com/solarmagic    |  |
| PLL/VCO                        | www.national.com/wireless    | PowerWise® Design<br>University | www.national.com/training      |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2011 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com

National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com