### INTEGRATED CIRCUITS

# DATA SHEET

## 74ABT16373B

16-bit transparent latch (3-State)

Product data Replaces 74ABT16373B/74ABTH16373B of 1998 Feb 27





### 16-bit transparent latch (3-State)

### 74ABT16373B

#### **FEATURES**

- 16-bit transparent latch
- Multiple V<sub>CC</sub> and GND pins minimize switching noise
- Power-up 3-State
- Live insertion/extraction permitted
- Power-up reset
- 3-State output buffers
- Output capability: +64 mA/-32 mA
- I<sub>CCL</sub> −19 mA maximum
- Latch-up protection exceeds 500 mA per JEDEC Std 17
- ESD protection exceeds 2000 V per MIL STD 883 Method 3015 and 200 V per Machine Model

#### DESCRIPTION

The 74ABT16373B high-performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive.

The 74ABT16373B device is a dual octal transparent latch coupled to two sets of eight 3-State output buffers. The two sections of the device are controlled independently by Enable (nE) and Output Enable (n $\overline{\text{OE}}$ ) control gates.

The data on each set of D inputs are transferred to the latch outputs when the Latch Enable (nE) input is HIGH. The latch remains transparent to the data inputs while nE is HIGH, and stores the data that is present one set-up time before the HIGH-to-LOW enable transition.

The 3-State output buffers are designed to drive heavily loaded 3-State buses, MOS memories, or MOS microprocessors. Each active-LOW Output Enable (nOE) controls eight 3-State buffers independent of the latch operation.

When nOE is LOW, the latched or transparent data appears at the outputs. When nOE is HIGH, the outputs are in the high-impedance "OFF" state, which means they will neither drive nor load the bus.

#### **PIN CONFIGURATION**



#### QUICK REFERENCE DATA

| SYMBOL                               | PARAMETER                     | PARAMETER CONDITIONS $T_{amb} = 25 ^{\circ}\text{C}; \text{ GND} = 0 \text{V}$ |            |    |  |  |
|--------------------------------------|-------------------------------|--------------------------------------------------------------------------------|------------|----|--|--|
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Dn to Qn | $C_L = 50 \text{ pF}; V_{CC} = 5 \text{ V}$                                    | 2.5<br>2.0 | ns |  |  |
| C <sub>IN</sub>                      | Input capacitance             | $V_I = 0 \text{ V or } V_{CC}$                                                 | 4          | pF |  |  |
| C <sub>OUT</sub>                     | Output capacitance            | $V_O = 0 \text{ V or } V_{CC}$ ; 3-State                                       | 7          | pF |  |  |
| I <sub>CCZ</sub>                     | Quiescent supply current      | Outputs disabled; V <sub>CC</sub> = 5.5 V                                      | 500        | μΑ |  |  |
| leci                                 | Quiescent supply current      | Outputs low: Vcc = 5.5 V                                                       | 8          | mA |  |  |

#### ORDERING INFORMATION

 $T_{amb} = -40 \,^{\circ}C$  to  $+85 \,^{\circ}C$ 

| Annu is to to to to |             |                                                                        |          |  |  |  |  |  |  |
|---------------------|-------------|------------------------------------------------------------------------|----------|--|--|--|--|--|--|
| Type number         | Package     |                                                                        |          |  |  |  |  |  |  |
|                     | Description | Version                                                                |          |  |  |  |  |  |  |
| 74ABT16373BDL       | SSOP48      | plastic shrink small outline package; 48 leads; body width 7.5 mm      | SOT370-1 |  |  |  |  |  |  |
| 74ABT16373BDGG      | TSSOP48     | plastic thin shrink small outline package; 48 leads; body width 6.1 mm | SOT362-1 |  |  |  |  |  |  |

### 16-bit transparent latch (3-State)

### 74ABT16373B

#### **PIN DESCRIPTION**

| PIN NUMBER                                                     | SYMBOL                             | FUNCTION                          |
|----------------------------------------------------------------|------------------------------------|-----------------------------------|
| 47, 46, 44, 43, 41, 40, 38, 37, 36, 35, 33, 32, 30, 29, 27, 26 | 1D0 – 1D7<br>2D0 – 2D7             | Data inputs                       |
| 2, 3, 5, 6, 8, 9, 11, 12,<br>13, 14, 16, 17, 19, 20,<br>22, 23 | 1Q0 – 1Q7<br>2Q0 – 2Q7             | Data outputs                      |
| 1, 24                                                          | 1 <del>0</del> E, 2 <del>0</del> E | Output enable inputs (active-LOW) |
| 48, 25                                                         | 1E, 2E                             | Enable inputs<br>(active-HIGH)    |
| 4, 10, 15, 21, 28, 34,<br>39, 45                               | GND                                | Ground (0 V)                      |
| 7, 18, 31, 42                                                  | V <sub>CC</sub>                    | Positive supply voltage           |

### **LOGIC SYMBOL**



### LOGIC SYMBOL (IEEE/IEC)



#### **LOGIC DIAGRAM**



### 16-bit transparent latch (3-State)

### 74ABT16373B

#### **FUNCTION TABLE**

|        | INPUTS        |         | INTERNAL | OUTPUTS   | OPERATING MODE           |
|--------|---------------|---------|----------|-----------|--------------------------|
| nOE    | nE            | nDx     | REGISTER | nQ0 – nQ7 | OPERATING MODE           |
| L<br>L | H<br>H        | L<br>H  | L<br>H   | L<br>H    | Enable and read register |
| L<br>L | $\rightarrow$ | i<br>h  | L<br>H   | L<br>H    | Latch and read register  |
| L      | L             | Х       | NC       | NC        | Hold                     |
| H<br>H | L<br>H        | X<br>Dn | NC<br>Dn | Z<br>Z    | Disable outputs          |

H = HIGH voltage level

h = HIGH voltage level one set-up time prior to the HIGH-to-LOW E transition

L = LOW voltage level

= LOW voltage level one set-up time prior to the HIGH-to-LOW E transition

NC= No change

X = Don't care

Z = High-impedance "off" state

= HIGH-to-LOW E transition

### ABSOLUTE MAXIMUM RATINGS1, 2

| SYMBOL           | PARAMETER                      | CONDITIONS                  | RATING       | UNIT |
|------------------|--------------------------------|-----------------------------|--------------|------|
| V <sub>CC</sub>  | DC supply voltage              |                             | -0.5 to +7.0 | V    |
| I <sub>IK</sub>  | DC input diode current         | V <sub>I</sub> < 0 V        | -18          | mA   |
| VI               | DC input voltage <sup>3</sup>  |                             | −1.2 to +7.0 | V    |
| I <sub>OK</sub>  | DC output diode current        | V <sub>O</sub> < 0 V        | -50          | mA   |
| V <sub>OUT</sub> | DC output voltage <sup>3</sup> | output in Off or HIGH state | -0.5 to +5.5 | V    |
|                  | DC output ourrent              | output in LOW state         | 128          | A    |
| lout             | DC output current              | output in HIGH state        | -64          | mA   |
| T <sub>stg</sub> | Storage temperature range      |                             | -65 to 150   | °C   |

#### NOTES:

- 1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- 2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.
- 3. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

#### RECOMMENDED OPERATING CONDITIONS

| SYMBOL           | PARAMETER                            | LIM | UNIT            |      |
|------------------|--------------------------------------|-----|-----------------|------|
| STIMBUL          | PARAMETER                            | MIN | MAX             | UNII |
| V <sub>CC</sub>  | DC supply voltage                    | 4.5 | 5.5             | V    |
| V <sub>I</sub>   | Input voltage                        | 0   | V <sub>CC</sub> | V    |
| V <sub>IH</sub>  | HIGH-level input voltage             | 2.0 | _               | V    |
| V <sub>IL</sub>  | LOW-level Input voltage              | -   | 0.8             | V    |
| I <sub>OH</sub>  | HIGH-level output current            | -   | -32             | mA   |
| I <sub>OL</sub>  | LOW-level output current             | _   | 64              | mA   |
| Δt/Δν            | Input transition rise or fall rate   | 0   | 10              | ns/V |
| T <sub>amb</sub> | Operating free-air temperature range | -40 | +85             | °C   |

### 16-bit transparent latch (3-State)

### 74ABT16373B

#### DC ELECTRICAL CHARACTERISTICS

|                                  |                                                      |                                                                                    |     |                     | LIMITS |                    |                 |      |
|----------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------|-----|---------------------|--------|--------------------|-----------------|------|
| SYMBOL                           | PARAMETER                                            | TEST CONDITIONS                                                                    | Tar | <sub>nb</sub> = +25 | °C     | T <sub>amb</sub> = | –40 °C<br>35 °C | UNIT |
|                                  |                                                      |                                                                                    | MIN | TYP                 | MAX    | MIN                | MAX             |      |
| V <sub>IK</sub>                  | Input clamp voltage                                  | $V_{CC} = 4.5 \text{ V}; I_{IK} = -18 \text{ mA}$                                  | _   | -0.9                | -1.2   |                    | -1.2            | V    |
|                                  |                                                      | $V_{CC} = 4.5 \text{ V}; I_{OH} = -3 \text{ mA}; V_I = V_{IL} \text{ or } V_{IH}$  | 2.5 | 2.9                 | -      | 2.5                | -               | V    |
| V <sub>OH</sub>                  | High-level output voltage                            | $V_{CC} = 5.0 \text{ V}; I_{OH} = -3 \text{ mA}; V_I = V_{IL} \text{ or } V_{IH}$  | 3.0 | 3.4                 | -      | 3.0                | -               | V    |
|                                  |                                                      | $V_{CC} = 4.5 \text{ V}; I_{OH} = -32 \text{ mA}; V_I = V_{IL} \text{ or } V_{IH}$ | 2.0 | 2.4                 | -      | 2.0                | -               | V    |
| V <sub>OL</sub>                  | Low-level output voltage                             | $V_{CC}$ = 4.5 V; $I_{OL}$ = 64 mA; $V_I$ = $V_{IL}$ or $V_{IH}$                   | -   | 0.42                | 0.55   | _                  | 0.55            | V    |
| V <sub>RST</sub>                 | Power-up output voltage <sup>3</sup>                 | $V_{CC} = 5.5 \text{ V}; I_O = 1 \text{ mA}; V_I = \text{GND or } V_{CC}$          | -   | 0.13                | 0.55   | _                  | 0.55            | V    |
| I <sub>I</sub>                   | Input leakage current                                | $V_{CC} = 5.5 \text{ V}; V_I = V_{CC} \text{ or GND}$                              | -   | ±0.01               | ±1     | _                  | ±1              | μΑ   |
| I <sub>OFF</sub>                 | Power-off leakage current                            | $V_{CC} = 0.0 \text{ V}$ ; $V_O \text{ or } V_I \le 4.5 \text{ V}$                 | -   | ±5.0                | ±100   | -                  | ±100            | μΑ   |
| I <sub>PU</sub> /I <sub>PD</sub> | Power-up/down 3-State output current <sup>4</sup>    | $V_{CC}$ = 2.1 V; $V_{O}$ = 0.5 V; $V_{I}$ = GND or $V_{CC}$ ; $V_{OE}$ = GND      | _   | ±5.0                | ±50    | -                  | ±50             | μА   |
| I <sub>OZH</sub>                 | 3-State output HIGH current                          | $V_{CC} = 5.5 \text{ V}; V_O = 5.5 \text{ V}; V_I = V_{IL} \text{ or } V_{IH}$     | _   | 0.5                 | 10     | _                  | 10              | μА   |
| I <sub>OZL</sub>                 | 3-State output LOW current                           | $V_{CC} = 5.5 \text{ V}; V_{O} = 0.0 \text{ V}; V_{I} = V_{IL} \text{ or } V_{IH}$ | -   | -0.5                | -10    |                    | -10             | μΑ   |
| Io                               | Output current <sup>1</sup>                          | V <sub>CC</sub> = 5.5 V; V <sub>O</sub> = 2.5 V                                    | -50 | -70                 | -180   | -50                | -180            | mA   |
| I <sub>CEX</sub>                 | Output HIGH leakage current                          | $V_{CC} = 5.5 \text{ V}; V_{O} = 5.5 \text{ V}; V_{I} = \text{GND or } V_{CC}$     | -   | 0.1                 | 50     | _                  | 50              | μА   |
| Іссн                             |                                                      | $V_{CC}$ = 5.5 V; Outputs HIGH;<br>$V_I$ = GND or $V_{CC}$                         | -   | 0.5                 | 2      | -                  | 2               | mA   |
| I <sub>CCL</sub>                 | Quiescent supply current                             | $V_{CC} = 5.5 \text{ V}$ ; Outputs Low;<br>$V_{I} = \text{GND or } V_{CC}$         | -   | 8                   | 19     | ı                  | 19              | mA   |
| I <sub>CCZ</sub>                 |                                                      | $V_{CC}$ = 5.5 V; Outputs 3-State;<br>V <sub>I</sub> = GND or V <sub>CC</sub>      | -   | 0.5                 | 2      | _                  | 2               | mA   |
| Δl <sub>CC</sub>                 | Additional supply current per input pin <sup>2</sup> | $V_{CC}$ = 5.5 V; one input at 3.4 V, other inputs at $V_{CC}$ or GND              | _   | 5                   | 100    | _                  | 100             | μА   |

- Not more than one output should be tested at a time, and the duration of the test should not exceed one second.
   This is the increase in supply current for each input at 3.4 V.

- For valid test results, data must not be loaded into the flip-flops (or latches) after applying the power.
   This parameter is valid for any V<sub>CC</sub> between 0 V and 2.1 V, with a transition time of up to 10 msec. From V<sub>CC</sub> = 2.1 to V<sub>CC</sub> = 5 V ± 10% a transition time of up to 100 μsec is permitted.
   Unused pins at V<sub>CC</sub> or GND.

### 16-bit transparent latch (3-State)

### 74ABT16373B

#### **AC CHARACTERISTICS**

GND = 0 V,  $t_R$  =  $t_F$  = 2.5 ns,  $C_L$  = 50 pF,  $R_L$  = 500  $\Omega$ 

| SYMBOL                               | PARAMETER                                   | WAVEFORM | T,         | a <sub>mb</sub> = +25 °(<br>/ <sub>CC</sub> = +5.0 \ | C<br>/     | $T_{amb} = -40^{\circ}$<br>$V_{CC} = +5.$ | UNIT       |    |
|--------------------------------------|---------------------------------------------|----------|------------|------------------------------------------------------|------------|-------------------------------------------|------------|----|
|                                      |                                             |          | MIN        | TYP                                                  | MAX        | MIN                                       | MAX        |    |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>nDx to nQx             | 2        | 1.5<br>1.1 | 2.5<br>2.0                                           | 3.8<br>3.1 | 1.5<br>1.1                                | 4.4<br>3.8 | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>nE to nQx              | 1        | 1.6<br>1.3 | 2.5<br>2.1                                           | 3.8<br>3.1 | 1.6<br>1.3                                | 4.4<br>3.6 | ns |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time<br>to HIGH and LOW level | 4<br>5   | 1.2<br>1.3 | 2.3<br>2.3                                           | 3.5<br>3.5 | 1.2<br>1.3                                | 4.6<br>4.5 | ns |
| t <sub>PHZ</sub>                     | Output disable time from HIGH and LOW level | 4<br>5   | 1.9<br>1.7 | 3.1<br>2.6                                           | 4.5<br>3.8 | 1.9<br>1.7                                | 5.3<br>4.2 | ns |

#### **AC SET-UP REQUIREMENTS**

GND = 0 V,  $t_R$  =  $t_F$  = 2.5 ns,  $C_L$  = 50 pF,  $R_L$  = 500  $\Omega$ 

|                                          |                                       | WAVEFORM |                                         | s                    |                                                            |      |
|------------------------------------------|---------------------------------------|----------|-----------------------------------------|----------------------|------------------------------------------------------------|------|
| SYMBOL                                   | PARAMETER                             |          | T <sub>amb</sub> =<br>V <sub>CC</sub> = | : +25 °C<br>: +5.0 V | $T_{amb}$ = -40 °C to +85 °C $V_{CC}$ = +5.0 V $\pm$ 0.5 V | UNIT |
|                                          |                                       |          | MIN                                     | TYP                  | MIN                                                        |      |
| t <sub>S</sub> (H)<br>t <sub>S</sub> (L) | Set-up time, HIGH or LOW<br>nDx to nE | 3        | 1.0<br>1.0                              | 0.0<br>0.3           | 1.0<br>1.0                                                 | ns   |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, HIGH or LOW nDx to nE      | 3        | 0.5<br>0.5                              | -0.2<br>0.0          | 0.5<br>0.5                                                 | ns   |
| t <sub>w</sub> (H)                       | Enable pulse width<br>HIGH            | 1        | 2.5                                     | 1.0                  | 2.5                                                        | ns   |

### **AC WAVEFORMS**

For all waveforms,  $V_M = 1.5 \text{ V}$ .



Waveform 1. Propagation Delay, Enable to Output, and Enable Pulse Width



Waveform 2. Propagation Delay for Data to Outputs

### 16-bit transparent latch (3-State)

### 74ABT16373B



Waveform 3. Data Set-up and Hold Times



Waveform 5. 3-State Output Enable Time to LOW Level and Output Disable Time from LOW Level



Waveform 4. 3-State Output Enable Time to HIGH Level and Output Disable Time from HIGH Level

#### **TEST CIRCUIT AND WAVEFORM**

closed

open



### **DEFINITIONS**

t<sub>PZL</sub> All other

- R<sub>L</sub> = Load resistor; see AC CHARACTERISTICS for value.
- $C_L = Load$  capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.
- $R_T = Termination resistance should be equal to <math>Z_{OUT}$  of pulse generators.

| FAMILY | INPUT PULSE REQUIREMENTS |           |                |                |                |  |  |  |  |
|--------|--------------------------|-----------|----------------|----------------|----------------|--|--|--|--|
| PAWIL  | Amplitude                | Rep. Rate | t <sub>W</sub> | t <sub>R</sub> | t <sub>F</sub> |  |  |  |  |
| 74ABT  | 3.0 V                    | 1 MHz     | 500 ns         | 2.5 ns         | 2.5 ns         |  |  |  |  |

SA00654

### 16-bit transparent latch (3-State)

### 74ABT16373B

SSOP48: plastic shrink small outline package; 48 leads; body width 7.5 mm

SOT370-1



#### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp         | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE           | L   | Lp         | Q          | v    | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|------------|--------------|------------------|------------------|-------|--------------|-----|------------|------------|------|------|-----|------------------|----------|
| mm   | 2.8       | 0.4<br>0.2     | 2.35<br>2.20   | 0.25           | 0.3<br>0.2 | 0.22<br>0.13 | 16.00<br>15.75   | 7.6<br>7.4       | 0.635 | 10.4<br>10.1 | 1.4 | 1.0<br>0.6 | 1.2<br>1.0 | 0.25 | 0.18 | 0.1 | 0.85<br>0.40     | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE<br>VERSION |     | REFER  | EUROPEAN | ISSUE DATE |            |                                 |
|--------------------|-----|--------|----------|------------|------------|---------------------------------|
|                    | IEC | JEDEC  | JEITA    |            | PROJECTION | 1990E DATE                      |
| SOT370-1           |     | MO-118 |          |            |            | <del>99-12-27</del><br>03-02-19 |

### 16-bit transparent latch (3-State)

### 74ABT16373B

### TSSOP48: plastic thin shrink small outline package; 48 leads; body width 6.1 mm

SOT362-1



#### DIMENSIONS (mm are the original dimensions).

| UNIT | A<br>max. | Α1           | A <sub>2</sub> | А3   | bp           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | е   | HE         | L | Lp         | Q            | v    | w    | у   | z          | θ        |
|------|-----------|--------------|----------------|------|--------------|------------|------------------|------------------|-----|------------|---|------------|--------------|------|------|-----|------------|----------|
| mm   | 1.2       | 0.15<br>0.05 | 1.05<br>0.85   | 0.25 | 0.28<br>0.17 | 0.2<br>0.1 | 12.6<br>12.4     | 6.2<br>6.0       | 0.5 | 8.3<br>7.9 | 1 | 0.8<br>0.4 | 0.50<br>0.35 | 0.25 | 0.08 | 0.1 | 0.8<br>0.4 | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|-----|--------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |  |
| SOT362-1 |     | MO-153 |          |            |            | <del>99-12-27</del><br>03-02-19 |  |

### 16-bit transparent latch (3-State)

74ABT16373B

### **REVISION HISTORY**

| Rev | Date     | Description                                                                                                                                                                                                                   |  |  |  |  |  |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| _3  | 20040227 | Product data (9397 750 12821); 853-1751 ECN 01-A15429 of 27 January 2004. Replaces data sheet 74ABT_H16373B_2 of 1998 Feb 27 (9397 750 03491).  Modifications:  Delete all references to 74ABTH16373B (product discontinued). |  |  |  |  |  |
| _2  | 19980227 | Product specification (9397 750 03491); ECN 853-1751 19027 of 27 February 1998. Supersedes data of 1995 Aug 03.                                                                                                               |  |  |  |  |  |
| _1  | 19950803 |                                                                                                                                                                                                                               |  |  |  |  |  |

### 16-bit transparent latch (3-State)

74ABT16373B

#### Data sheet status

| Level | Data sheet status [1] | Product<br>status <sup>[2] [3]</sup> | Definitions                                                                                                                                                                                                                                                                                    |
|-------|-----------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data        | Development                          | This data sheet contains data from the objective specification for product development.  Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                   |
| II    | Preliminary data      | Qualification                        | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data          | Production                           | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

<sup>[1]</sup> Please consult the most recently issued data sheet before initiating or completing a design.

#### **Definitions**

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### **Contact information**

For additional information please visit

http://www.semiconductors.philips.com. Fax: +31 40 27 24825

For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2004 All rights reserved. Printed in U.S.A.

Date of release: 01-04

Document order number: 9397 750 12985

Let's make things better.

Philips Semiconductors





<sup>[2]</sup> The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

<sup>[3]</sup> For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.