# **FAN6550** # **2A DDR Bus Termination Regulator** #### **Features** - Can source and sink up to 2A continous, 3A peak - · No heatsink required - Integrated Power MOSFETs - Generates termination voltages for DDR SDRAM - V<sub>REF</sub> input available for external voltage divider - Separate voltages for $V_{CCO}$ and $PV_{DD}$ - Buffered V<sub>REF</sub> output - V<sub>OUT</sub> of ±3% or less at 2A - · Minimum external components - 0°C to 70°C operating range - · Shutdown for standby or suspend mode operation - Thermal Shutdown ≈ 130°C ### **Description** The FAN6550 switching regulator is designed to convert voltage supplies ranging from 2.3V to 4V into a desired output voltage or termination voltage for DDR SDRAM memory. The FAN6550 can be implemented to produce regulated output voltages in two different modes. In the default mode, when the $V_{REF}$ pin is open, the FAN6550 output voltage is 50% of the voltage applied to $V_{CCQ}$ . The FAN6550 can also be used to produce various user-defined voltages by forcing a voltage on the $VREF_{IN}$ pin. In this case, the output voltage follows the input $VREF_{IN}$ voltage. The switching regulator is capable of sourcing or sinking up to 2A of current while regulating an output $V_{TT}$ voltage to within 3% or less. Transient output currents of $\pm 3A$ can also be accommodated. The FAN6550 can also be used in conjunction with series termination resisitors to provide an excellent voltage source for active termination schemes of high speed transmission lines as those seen in high speed memory buses and distributed backplane designs. ## **Block Diagram** # **Pin Configuration** # **Pin Description** | Pin | Name | Function | | | | | |-----|---------------------|------------------------------------------------|--|--|--|--| | 1 | $V_{DD}$ | Digital supply voltage | | | | | | 2 | PV <sub>DD1</sub> | Voltage supply for internal power transistors | | | | | | 3 | V <sub>L1</sub> | Output voltage/ inductor connection | | | | | | 4 | P <sub>GND1</sub> | ound for output power transistors | | | | | | 5 | P <sub>GND2</sub> | Ground for output power transistors | | | | | | 6 | V <sub>L2</sub> | Output voltage/inductor connection | | | | | | 7 | PV <sub>DD2</sub> | Voltage supply for internal power transistors | | | | | | 8 | D <sub>GND</sub> | Digital ground | | | | | | 9 | $V_{DD}$ | Digital supply voltage | | | | | | 10 | $V_{FB}$ | Input for external compensation feedback | | | | | | 11 | VREFIN | Input for external reference voltage | | | | | | 12 | SHDN | Shutdown active low. CMOS input level | | | | | | 13 | AGND | Ground for internal reference voltage divider | | | | | | 14 | VREF <sub>OUT</sub> | Reference voltage output | | | | | | 15 | V <sub>CCQ</sub> | Voltage reference for internal voltage divider | | | | | | 16 | AV <sub>CC</sub> | Analog voltage supply | | | | | ## **Absolute Maximum Ratings** Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied. | Parameter | Min. | Max. | Units | |--------------------------------------------|-----------|-----------------------|-------| | PV <sub>DD</sub> | | 4.5 | V | | Voltage on Any Other Pin | GND - 0.3 | V <sub>IN</sub> + 0.3 | V | | Average Switch Current (I <sub>AVG</sub> ) | | 2.0 | Α | | Junction Temperature | | 150 | °C | | Storage Temperature Range | -65 | 150 | °C | | Lead Temperature (Soldering, 10 sec) | | 300 | °C | | Thermal Resistance (θ <sub>JA</sub> ) | | 30 | °C/W | | Output Current, Source or Sink (peak) | | 3.0 | Α | ## **Operating Conditions** | Parameter | Min. | Max. | Units | |----------------------------------|------|------|-------| | Temperature Range | 0 | 70 | °C | | PV <sub>DD</sub> Operating Range | 2.0 | 4.0 | V | | V <sub>CCQ</sub> Operating Range | 1.4 | 4.0 | V | ### **Electrical Characteristics** Unless otherwise specified, $AV_{CC} = V_{DD} = PV_{DD} = 3.3V \pm 10\%$ , TA = Operating Temperature Range (Note 1) | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | | |---------------------|------------------------------------------------------|-----------------------------------|-------------------------|-------|------|-------|-----| | Switching | Switching Regulator | | | | | | | | V <sub>TT</sub> | Output Voltage, V <sub>TT</sub> | I <sub>OUT</sub> = 0, | $V_{CCQ} = 2.3V$ | 1.12 | 1.15 | 1.18 | V | | | (See Figure 1) | V <sub>REF</sub> = open<br>Note 2 | V <sub>CCQ</sub> = 2.5V | 1.22 | 1.25 | 1.28 | V | | | | Note 2 | V <sub>CCQ</sub> = 2.7V | 1.32 | 1.35 | 1.38 | V | | | | I <sub>OUT</sub> = ±2A, | $V_{CCQ} = 2.3V$ | 1.09 | 1.15 | 1.21 | V | | | | V <sub>REF</sub> = open<br>Note 2 | V <sub>CCQ</sub> = 2.5V | 1.19 | 1.25 | 1.31 | V | | | | Note 2 | $V_{CCQ} = 2.7V$ | 1.28 | 1.35 | 1.42 | V | | VREF <sub>OUT</sub> | Internal Resistor Divider | I <sub>OUT</sub> = 0 | $V_{CCQ} = 2.3V$ | 1.139 | 1.15 | 1.162 | V | | | | Note 2 | $V_{CCQ} = 2.5V$ | 1.238 | 1.25 | 1.263 | V | | | | | $V_{CCQ} = 2.7V$ | 1.337 | 1.35 | 1.364 | V | | Z <sub>IN</sub> | V <sub>REF</sub> Reference Pin Input<br>Impedance | Note 2 | $V_{CCQ} = 0$ | | 100 | | kΩ | | | Switching Frequency | | | | 650 | | kHz | | $\Delta V_{OFFSET}$ | Offset Voltage V <sub>TT</sub> – VREF <sub>OUT</sub> | V <sub>CCA</sub> = 2.5V No Load | V <sub>CCQ</sub> = 2.5 | -20 | | 20 | mV | | Supply | | | | | | | | | IQ | Quiescent Current | I <sub>OUT</sub> = 0, no load | Ivccq | | 6 | 10 | μA | | | | $V_{CCQ} = 2.5V$ | I <sub>AVCC</sub> | | 0.5 | 1.0 | mA | | | | | I <sub>AVCC</sub> SD | | 0.2 | 0.5 | mA | | | | | I <sub>VDD</sub> | | 0.25 | 1.0 | mA | | | | | I <sub>VDD</sub> SD | | 0.2 | 1.0 | mA | | | | | I <sub>PVDD</sub> | | 100 | 250 | μΑ | | Buffer | | | | | | | | | I <sub>REF</sub> | Output Load Current | | | 3 | | | mA | #### Notes $1. \ \ \, \text{Limits are guaranteed by 100\% testing, sampling, or correlation with worst-case test conditions.}$ 2. $AV_{CC}$ , $PV_{DD} = 3.3V \pm 10\%$ ### **Functional Description** The FAN6550 integrates two power MOSFETs that can be used to source and sink 2A of current while maintaining a tight voltage regulation. Using the external feedback, the output can be regulated well within 3% or less, depending on the external components chosen. Separate voltage supply inputs have been added to accommodate applications with various power supplies for the databus and power buses. #### **Outputs** The output voltage pins $(V_{L1},V_{L2})$ are tied to the databus, address, or clock lines via an external inductor. See the Applications section for recommendations. Output voltage is determined by the $V_{CCO}$ or $VREF_{IN}$ inputs. ### Inputs The input voltage pins ( $V_{CCQ}$ or $VREF_{IN}$ ) determine the output voltages ( $V_{L1}$ or $V_{L2}$ ). In the default mode, where the $VREF_{IN}$ pin is floating, the output voltage is 50% of the $V_{CCQ}$ input. $V_{CCQ}$ can be the reference voltage for the databus. Output voltage can also be selected by forcing a voltage at the VREF $_{\rm IN}$ pin. In this case, the output voltage follows the voltage at the VREF $_{\rm IN}$ input. Simple voltage dividers can be used this case to produce a wide variety of output voltages between 2.3V to 4V. #### **VREF Input and Output** The $VREF_{IN}$ input can be used to force a voltage at the outputs (Inputs section, above). The $VREF_{OUT}$ pin is an output pin that is driven by a small output buffer to provide the $V_{REF}$ signal to other devices in the system. The output buffer is capable of driving several output loads. The output buffer can handle 3mA. #### **Other Supply Voltages** Several inputs are provide for the supply voltages: PV<sub>DD1</sub>, PV<sub>DD2</sub>, AV<sub>CC</sub>, and V<sub>DD</sub>. The $PV_{DD1}$ and $PV_{DD2}$ provide the power supply to the power MOSFETs. $V_{DD}$ provides the voltage supply to the digital sections, while $AV_{CC}$ supplies the voltage for the analog sections. Again, see the Applications section for recommendations. #### Feedback Input The $V_{FB}$ pin is an input that can be used for closed loop compensation. This input is derived from the voltage output. See application section for recommendation. ## **Applications** #### Using the FAN6550 for DDR Bus Termination The circuit schematic in Figure 1 shows a recommended approach for constructing a bus terminating solution for a DDR bus. This circuit can be used in PC memory and Graphics memory applications as shown in Figures 2 and 3. Note that the FAN6550 can provide the voltage reference ( $V_{REF}$ ) and terminating voltages ( $V_{TT}$ ). Using the layout as shown in Figures 4, 5, and 6, and measuring the $V_{TT}$ performance using the test setup as described in Figure 7, the FAN6550 delivered a $V_{TT} \pm 20 \text{mV}$ for 1A to 2A loads (see Figure 8). Table 1 provides a recommended parts list. #### **Bus Termination Solutions for Others Buses** Table 2 provides a summary of various bus termination $V_{REF}$ & $V_{TT}$ requirements. The FAN6550 can be used for those applications. Figure 2. Complete Termination Solution PC Main Memory (PC Motherboard) Figure 3. Complete Termination Solution Graphics Memory Bus – AGP Graphics Cards Figure 4. Top Silk Figure 5. Top Layer Figure 6. Bottom Layer Figure 7. Test Circuit Setup Figure 8. VTT Performance for DDR Bus Table 1. Recommend Parts List for Figure 1. | Item | Qty | Description | Manufacturer / Part Number | Designator | |----------------------------|-----|-----------------------------|---------------------------------------------------------------------------------------------------|----------------| | Resistors | | | | - | | 1 | 2 | 100Ω1210 SMD | Panasonic/ERJ-8ENF1000V | R1, R2 | | 2 | 1 | 1kΩ 1210 SMD | Panasonic/ERJ-8ENF1001V | R5 | | 3 | 2 | 100kΩ1210 SMD | Panasonic/ERJ-8ENF1003V | R3, R4 | | Capacitors | ! | | | | | 4 | 3 | 0.1μF 1210 Film SMD | Panasonic/ECV3VB1E104K<br>Panasonic/ECU-V1H104KBW | C2, C8, C9 | | 5 | 1 | 820µF 2V Solid Elect. SMD | Sanyo/2SV820M Os Con | C1 | | 6 | 1 | 470μF 6.3V Solid Elect. SMD | Sanyo/6SVP470M Os Con | C5 | | 7 | 1 | 1nF 1210 Film SMD | Panasonic/ECU-V1H102KBM | C7 | | 8 | 2 | 0.1µF 0805 Film | Panasonic/ECJ-2VF1C104Z | C3, C4 | | ICs | ' | | | - | | 9 | 1 | FAN6550 Bus Terminator | FAN6550M | U1 | | Magnetics | | | | | | 10 1 3.3μH 5A inductor SMD | | 3.3µH 5A inductor SMD | Coilcraft/D03316P-332HC<br>Pulse Eng./ P0751.332T<br>Gowanda/SMP3316-331M<br>XFMRS inc./XF0046-S4 | L1 | | Other | | | | | | 11 | 1 | Scope probe socket | Tektronics/131-4353-00 | TP1 | | 12 | 1 | 12 Pin breakaway strip | Sullins/PTC36SAAN (36 PINS) | I/O, standoffs | ### **Vendor List** | 1. | AVX | (207) 282-5111 | |----|------------|----------------| | 2. | Sanyo | (619) 661-6835 | | 3. | Tektronix | (408) 496-0800 | | 4. | Coilcraft | (847) 639-6400 | | 5. | Pulse | (800) 797-8573 | | 6. | Gowanda | (716) 532-2234 | | 7. | Xfmrs Inc. | (317) 834-1066 | | 8. | Panasonic | (714) 373-7366 | | 9. | Digikey | (800) 344-4539 | Table 2. Termination Solutions Summary By Bus Type | Bus | Description | Driving<br>Method | VDDQ | VTT | V <sub>REF</sub> | Fairchild<br>Solutions | Industry<br>System<br>Components | |-----------------|----------------------------------------------------|---------------------------------------------|-------------------|------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------| | GTL+ | Gunning<br>Transceiver<br>Bus Plus | Open Drain | 3.3V<br>Note 10 | 1.5V±10%<br>Note12 | 1.0V±2%<br>Note 11 | FAN6550;<br>Mode: V <sub>REF</sub><br>Input = 1.5V,<br>V <sub>CC</sub> = 3.3V | 300 to 500MHz<br>Processor;<br>PC Chipsets;<br>GTLP 16xxx<br>Buffers;<br>Fairchild,<br>Texas Instr. | | DDR<br>(SSTL-2) | Series Stub<br>Terminated<br>Logic for 2V | Symmetric<br>Drive,<br>Series<br>Resistance | 2.5V±10% | 0.5x<br>(V <sub>DDQ</sub> )<br>±3% | 2.5V | FAN6550,<br>ML6554CU,<br>or ML6553CS;<br>Mode: V <sub>REF</sub><br>Input = Floating<br>or Forced,<br>V <sub>CC</sub> = 3.3V | DDR SDRAM;<br>Hitachi,<br>Fujitsu,<br>NEC, Micro,<br>Mitsubishi | | RAMBUS | RAMBUS<br>Signaling<br>Logic | Open Drain | None<br>Specified | 2.5V | 2.0V | $\begin{array}{l} \text{ML6553CS;} \\ \text{Mode: } \text{V}_{\text{REF}} \\ \text{Input = Open,} \\ \text{V}_{\text{CC}} = \text{V}_{\text{DDQ}} \end{array}$ | nDRAM,<br>RAMBUS,<br>Intel, Toshiba | | LV-TTL | Low Voltage<br>TTL Logic or<br>PECL or<br>3.3V VME | Symmetric<br>Drive | 3.3±10% | V <sub>DDQ</sub> /2 | 3.3V | ML6553CS;<br>Mode: V <sub>REF</sub><br>Input = Open,<br>VCC = VDDQ | Processors or<br>backplanes;<br>LV-TTL<br>SDRAM,<br>EDO RAM | ## Mechanical Dimensions Inches (Millimeters) ## Package: M16 16-Pin SOIC | | Inc | hes | Millimeters | | | |--------|-------|------|-------------|-------|-------| | Symbol | Min. | Max. | Min. | Max. | Notes | | Α | .053 | .069 | 1.35 | 1.75 | | | A1 | .004 | .010 | 0.10 | 0.25 | | | В | .013 | .020 | 0.33 | 0.51 | | | С | .0075 | .010 | 0.19 | 0.25 | 5 | | D | .386 | .394 | 9.80 | 10.00 | 2 | | Е | .150 | .158 | 3.81 | 4.00 | 2 | | е | .050 | BSC | 1.27 | BSC | | | Н | .228 | .244 | 5.80 | 6.20 | | | h | .010 | .020 | 0.25 | 0.50 | | | L | .016 | .050 | 0.40 | 1.27 | 3 | | N | 1 | 6 | 16 | | 6 | | α | 0° | 8° | 0° | 8° | | | ccc | _ | .004 | _ | 0.10 | | #### Notes: - 1. Dimensioning and tolerancing per ANSI Y14.5M-1982. - "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch (0.25mm). - 3. "L" is the length of terminal for soldering to a substrate. - 4. Terminal numbers are shown for reference only. - 5. "C" dimension does not include solder finish thickness. - 6. Symbol "N" is the maximum number of terminals. ## **Ordering Information** | Part Number | Temperature Range | Package | Packing | |-------------|-------------------|-------------------|---------------| | FAN6550M | 0°C to 70°C | 16-Pin SOIC (M16) | Rails | | FAN6550MX | 0°C to 70°C | 16-Pin SOIC (M16) | Tape and Reel | #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury of the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.