## 32-bit Embedded Controller Division

This document provides electrical specifications, pin assignments, and package diagrams for MAC7100 family of microcontroller devices. For functional characteristics of the family, refer to the MAC7100 Microcontroller Family Reference Manual (MAC7100RM/D).
This document contains the following topics:
TopicSection 1, "Overview"1
Section 2, "Ordering Information" ..... 2
Section 3, "Electrical Characteristics" ..... 3
Section 4, "Device Pin Assignments" ..... 36
Section 5, "Mechanical Information" ..... 41

## 1 Overview

The MAC7100 Family of microcontrollers (MCUs) are members of a pin-compatible family of 32 -bit Flash-memory-based devices developed specifically for embedded automotive applications. The pin-compatible family concept enables users to select between different memory and peripheral options for scalable designs. All MAC7100 Family members are composed of a 32-bit central processing unit (ARM7TDMI-S), up to 512Kbytes of embedded Flash EEPROM for program storage, up to 32 Kbytes of embedded Flash for data and/or program storage, and up to 32 K bytes of RAM. The family is implemented with an enhanced DMA (eDMA) controller to improve performance for transfers between memory and many of the on-chip peripherals. The peripheral set includes asynchronous serial communications interfaces (eSCI), serial peripheral interfaces (DSPI), inter-integrated circuit $\left(I^{2} C\right)$ bus controllers, FlexCAN interfaces, an enhanced modular I/O subsystem (eMIOS), 10-bit analog-to-digital converter (ATD) channels, general-purpose timers (PIT) and two special-purpose timers (RTI and SWT). The peripherals share a large number of general purpose input-output (GPIO) pins, all of which are bidirectional and available with interrupt capability to trigger wake-up from low-power chip modes.
The inclusion of a PLL circuit allows power consumption and performance to be adjusted to suit operational requirements. The operating frequency of devices in the family is up to a maximum of 50 MHz . The internal data paths between the CPU core, eDMA, memory and peripherals are all 32 bits wide, further improving performance for 32-bit applications. The

## Ordering Information

MAC7111 and MAC7131 also offer a 16-bit wide external data bus with 22 address lines. The family of devices is capable of operating over a junction temperature range of $-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$.

Table 1 provides a comparison of members of the MAC7100 Family and the availability of peripheral modules on the various devices.

Table 1. MAC7100 Family Device Derivatives

| Module Options | MAC7101 | MAC7111 | MAC7121 | MAC7131 | MAC7141 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Program Flash | 512Kbytes | 512Kbytes | 512Kbytes | 512Kbytes | 512Kbytes |
| Data Flash | 32Kbytes | 32Kbytes | 32Kbytes | 32Kbytes | 32Kbytes |
| SRAM | 32Kbytes | 32Kbytes | 32Kbytes | 32Kbytes | 32Kbytes |
| External Bus | No | Yes | No | Yes | No |
| ATD Modules | 2 | 1 | 1 | 2 | 1 |
| CAN Modules | 4 | 4 | 4 | 4 | 2 |
| eSCI Modules | 4 | 4 | 4 | 4 | 2 |
| DSPI Modules | 2 | 2 | 2 | 2 | 2 |
| $1^{2} \mathrm{C}$ Modules | 1 | 1 | 1 | 1 | 1 |
| eMIOS Module | 16 channels, 16-bit | 16 channels, 16-bit | 16 channels, 16-bit | $\begin{gathered} 16 \text { channels, } \\ 16 \text {-bit } \end{gathered}$ | 16 channels, 16-bit |
| Timer Module | $\begin{gathered} 10 \text { channels, } \\ 24 \text {-bit } \end{gathered}$ | $\begin{gathered} 10 \text { channels, } \\ 24 \text {-bit } \end{gathered}$ | $\begin{gathered} 10 \text { channels, } \\ \text { 24-bit } \end{gathered}$ | $\begin{gathered} 10 \text { channels, } \\ 24 \text {-bit } \end{gathered}$ | $\begin{gathered} 10 \text { channels, } \\ 24 \text {-bit } \end{gathered}$ |
| GPIO Pins (max.) | 111 | 111 | 84 | 127 | 71 |
| Package | 144 LQFP | 144 LQFP | 112 LQFP | 208 MAP BGA | 100 LQFP |

## 2 Ordering Information



## 3 Electrical Characteristics

This section contains electrical information for MAC7100 Family microcontrollers. The information is preliminary and subject to change without notice.
MAC7100 Family devices are specified and tested over the 5 V and 3.3 V ranges. For operation at any voltage within that range, the 3.3 V specifications generally apply. However, no production testing is done to verify operation at intermediate supply voltage levels.

### 3.1 Parameter Classification

The electrical parameters shown in this appendix are derived by various methods. To provide a better understanding to the designer, the following classification is used. Parameters are tagged accordingly in in the column labeled " C " of the parametric tables, as appropriate.

Table 2. Parametric Value Classification

| P | Parameters guaranteed during production testing on each individual device. |
| :---: | :--- |
| C | Parameters derived by the design characterization and by measuring a statistically relevant <br> sample size across process variations. |
| T | Parameters derived by design characterization on a small sample size from typical devices <br> under typical conditions (unless othervise noted). All values shown in the typical column <br> are within this classification, even if not so tagged. |
| D | Parameters derived mainly from simulations. |

### 3.2 Absolute Maximum Ratings

Absolute maximum ratings are stress ratings only. Functional operation outside these maximums is not guaranteed. Stress beyond these limits may affect reliability or cause permanent damage to the device.

MAC7100 Family devices contain circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either $\mathrm{V}_{\mathrm{SS}} 5$ or $\mathrm{V}_{\mathrm{DD}} 5$ ).

Table 3. Absolute Maximum Ratings

| Num | Rating | Symbol | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| A1 | I/O, Regulator and Analog Supply Voltage | $\mathrm{V}_{\mathrm{DD}} 5$ | -0.3 | +6.0 | V |
| A2 | Digital Logic Supply Voltage ${ }^{1}$ | $\mathrm{~V}_{\mathrm{DD}} 2.5$ | -0.3 | +3.0 | V |
| A3 | PLL Supply Voltage ${ }^{1}$ | $\mathrm{~V}_{\mathrm{DD}} \mathrm{PLL}$ | -0.3 | +3.0 | V |
| A4 | ATD Supply Voltage | $\mathrm{V}_{\mathrm{DD}} \mathrm{A}$ | -0.3 | +6.5 | V |
| A5 | Analog Reference | $\mathrm{V}_{\mathrm{RH}}, \mathrm{V}_{\mathrm{RL}}$ | -0.3 | +6.0 | V |
| A6 | Voltage difference $\mathrm{V}_{\mathrm{DD}} \mathrm{X}$ to $\mathrm{V}_{\mathrm{DD}} \mathrm{A}$ | $\Delta_{\mathrm{VDDX}}$ | -0.3 | +0.3 | V |
| A7 | Voltage difference $\mathrm{V}_{\mathrm{SS}} \mathrm{X}$ to $\mathrm{V}_{\mathrm{SS}} \mathrm{A}$ | $\Delta_{\mathrm{VSSX}}$ | -0.3 | +0.3 | V |
| A8 | Voltage difference $\mathrm{V}_{\mathrm{RH}}-\mathrm{V}_{\mathrm{RL}}$ | $\mathrm{V}_{\mathrm{RH}}-\mathrm{V}_{\mathrm{RL}}$ | -0.3 | +6.5 | V |
| A9 | Voltage difference $\mathrm{V}_{\mathrm{DD}} \mathrm{A}-\mathrm{V}_{\mathrm{RH}}$ | $\mathrm{V}_{\mathrm{DD}} \mathrm{A}-\mathrm{V}_{\mathrm{RH}}$ | -6.5 | +6.5 | V |
| A10 | Digital I/O Input Voltage | $\mathrm{V}_{\mathrm{IN}}$ | -0.3 | +6.0 | V |

Table 3. Absolute Maximum Ratings (continued)

| Num | Rating | Symbol | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| A11 | XFC, EXTAL, XTAL inputs | $\mathrm{V}_{\text {ILV }}$ | -0.3 | +3.0 | V |
| A12 | TEST input | $V_{\text {TEST }}$ | -0.3 | +10.0 | V |
|  | Instantaneous Maximum Current ${ }^{2}$ <br> Single pin limit for XFC, EXTAL, XTAL ${ }^{3}$ <br> Single pin limit for all digital I/O pins ${ }^{4}$ <br> Single pin limit for all analog input pins ${ }^{4}$ <br> Single pin limit for TEST ${ }^{5}$ |  |  |  |  |
| A13 |  | $\mathrm{I}_{\mathrm{DL}}$ | -25 | +25 | mA |
| A14 |  | $I_{D}$ | -25 | +25 | mA |
| A15 |  | $\mathrm{I}_{\text {DA }}$ | -25 | +25 | mA |
| A16 |  | ${ }_{\text {IT }}$ | -0.25 | 0 | mA |
| A17 | Storage Temperature Range | $\mathrm{T}_{\text {stg }}$ | -65 | +155 | ${ }^{\circ} \mathrm{C}$ |

1 The device contains an internal voltage regulator to generate the logic and PLL supply from the I/O supply. The absolute maximum ratings apply when the device is powered from an external source.
2 Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values using $\mathrm{V}_{\text {POSCLAMP }}=\mathrm{V}_{\mathrm{DD}} \mathrm{A}+0.3 \mathrm{~V}$ and $\mathrm{V}_{\text {NEGCLAMP }}=-0.3 \mathrm{~V}$, then use the larger of the calculated values.
3 These pins are internally clamped to $\mathrm{V}_{S S} P L L$ and $V_{D D} P L L$.
4 All I/O pins are internally clamped to $V_{S S} X$ and $V_{D D} X, V_{S S} R$ and $V_{D D} R$ or $V_{S S} A$ and $V_{D D} A$.
5 This pin is clamped low to $\mathrm{V}_{\mathrm{SS}} \mathrm{X}$, but not clamped high, and must be tied low in applications.

### 3.3 ESD Protection and Latch-up Immunity

All ESD testing is in conformity with CDF-AEC-Q100 Stress test qualification for Automotive Grade Integrated Circuits. During the device qualification ESD stresses were performed for the Human Body Model (HBM), the Machine Model (MM) and the Charge Device Model.

A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless specified otherwise.

Table 4. ESD and Latch-up Test Conditions

| Model | Description | Symbol | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Human Body | Series Resistance | R1 | 1500 | Ohm |
|  | Storage Capacitance | C | 100 | pF |
|  | Number of Pulses per pin positive negative | - | 3 3 |  |
| Machine | Series Resistance | R1 | 0 | Ohm |
|  | Storage Capacitance | C | 200 | pF |
|  | Number of Pulse per pin positive negative | - | 3 3 |  |
| Latch-up | Minimum input voltage limit |  | -2.5 | V |
|  | Maximum input voltage limit |  | 7.5 | V |

Table 5. ESD and Latch-Up Protection Characteristics

| Num | C | Rating | Symbol | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B1 | C | Human Body Model (HBM) | $\mathrm{V}_{\text {HBM }}$ | 2000 | - | V |
| B2 | C | Machine Model (MM) | $\mathrm{V}_{\text {MM }}$ | 200 | - | V |
| B3 | C | Charge Device Model (CDM) | $\mathrm{V}_{\text {CDM }}$ | 500 | - | V |
| B4 | C | Latch-up Current at $\mathrm{T}_{\mathrm{A}}=125^{\circ} \mathrm{C}$ positive negative | l LAT | $\begin{aligned} & +100 \\ & -100 \end{aligned}$ | - | mA |
| B5 | C | Latch-up Current at $\mathrm{T}_{\mathrm{A}}=27^{\circ} \mathrm{C}$ positive negative | $\mathrm{I}_{\text {LAT }}$ | $\begin{aligned} & +200 \\ & -200 \end{aligned}$ | - | mA |

### 3.4 Operating Conditions

Unless otherwise noted, the following conditions apply to all parametric data. Refer to the temperature rating of the device $(\mathrm{C}, \mathrm{V}, \mathrm{M})$ with respect to ambient temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ and junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$. For power dissipation calculations refer to Section 3.5, "Power Dissipation and Thermal Characteristics."

Table 6. MAC7100 Family Device Operating Conditions

| Num |  | Rating | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| C1 | I/O, Regulator and Analog Supply Voltage |  | $\mathrm{V}_{\mathrm{DD}} 5$ | 4.5 | 5 | 5.5 | V |
| C2 | Digital Logic Supply Voltage ${ }^{1}$ |  | $\mathrm{V}_{\mathrm{DD}} 2.5$ | 2.35 | 2.5 | 2.75 | V |
| C3 | PLL Supply Voltage ${ }^{1}$ |  | $\mathrm{V}_{\mathrm{DD}} \mathrm{PLL}$ | 2.35 | 2.5 | 2.75 | V |
| C4 | Voltage Difference $V_{D D} X$ to $V_{D D} A$ |  | $\Delta_{\text {VDD }} \mathrm{X}$ | -0.1 | 0 | 0.1 | V |
| C5 | Voltage Difference $\mathrm{V}_{S S} \mathrm{X}$ to $\mathrm{V}_{S S} A$ |  | $\Delta_{\text {Vss }} \mathrm{X}$ | -0.1 | 0 | 0.1 | V |
| C6 | Oscillator Frequency |  | $\mathrm{f}_{\text {osc }}$ | 0.5 | - | 16 | MHz |
| C7 | Bus Frequency |  | $\mathrm{f}_{\text {bus }}$ | 0.5 | - | 50 | MHz |
| C8a | MAC7100C | Operating Junction Temperature Range | $\mathrm{T}_{\mathrm{J}}$ | -40 | - | 110 | ${ }^{\circ} \mathrm{C}$ |
| C8b |  | Operating Ambient Temperature Range ${ }^{2}$ | $\mathrm{T}_{\text {A }}$ | -40 | 25 | 85 | ${ }^{\circ} \mathrm{C}$ |
| C9a | MAC7100V | Operating Junction Temperature Range | $\mathrm{T}_{\mathrm{J}}$ | -40 | - | 130 | ${ }^{\circ} \mathrm{C}$ |
| C9b |  | Operating Ambient Temperature Range ${ }^{2}$ | $\mathrm{T}_{\mathrm{A}}$ | -40 | 25 | 105 | ${ }^{\circ} \mathrm{C}$ |
| C10a | MAC7100M |  | $\mathrm{T}_{J}$ | -40 | - | 150 | ${ }^{\circ} \mathrm{C}$ |
| C10b |  | Operating Ambient Temperature Range ${ }^{2}$ | $\mathrm{T}_{\mathrm{A}}$ | -40 | 25 | 125 | ${ }^{\circ} \mathrm{C}$ |

1 The device contains an internal voltage regulator to generate the logic and PLL supply from the I/O supply. The absolute maximum ratings apply when this regulator is disabled and the device is powered from an external source.
2 Please refer to Section 3.5, "Power Dissipation and Thermal Characteristics," for more details about the relation between ambient temperature $T_{A}$ and device junction temperature $T_{J}$.

### 3.4.1 5 V I/O Pins

The I/O pins operate at a nominal level of 5 V . This class of pins is comprised of the clocks, control and general purpose/peripheral pins. The internal structure of these pins is identical; however, some functionality may be disabled (for example, for analog inputs the output drivers, pull-up/down resistors are permanently disabled).

### 3.4.2 Oscillator Pins

The pins XFC, EXTAL, XTAL are dedicated to the oscillator and operate at a nominal level of 2.5 V .

### 3.5 Power Dissipation and Thermal Characteristics

Power dissipation and thermal characteristics are closely related. The user must assure that the maximum operating junction temperature is not exceeded.
Note that the JEDEC specification reserves the symbol $\mathrm{R}_{\theta \mathrm{JA}}$ or $\theta_{\mathrm{JA}}$ (Theta-JA) strictly for junction-toambient thermal resistance on a 1 s test board in natural convection environment. $\mathrm{R}_{\text {日JMA }}$ or $\theta_{\text {JMA }}$ (Theta-JMA) will be used for both junction-to-ambient on a 2 s 2 p test board in natural convection and for junction-to-ambient with forced convection on both 1 s and 2 s 2 p test boards. It is anticipated that the generic name, $\theta_{\mathrm{JA}}$, will continue to be commonly used.
The average chip-junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ in ${ }^{\circ} \mathrm{C}$ is obtained from:

$$
\begin{aligned}
& T_{J}=T_{A}+\left(\Theta_{J A}\right) \\
& T_{J}=\text { Junction Temperature }\left({ }^{\circ} \mathrm{C}\right) \\
& T_{A}=\text { Ambient Temperature }\left({ }^{\circ} \mathrm{C}\right) \\
& P_{D}=\text { Total Chip Power Dissipation }(\mathrm{W}) \\
& \Theta_{J A}=\text { Package Thermal Resistance }\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)
\end{aligned}
$$

The total power dissipation is calculated from:

$$
\begin{aligned}
P_{D}= & P_{I N T}+P_{I O} \\
& P_{I N T}=\text { Chip Internal Power Dissipation }(\mathrm{W}) \\
& P_{I N T}=\left(I_{D D} \times V_{D D}\right)+\left(I_{D D} P L L \times V_{D D} P L L\right)+\left(I_{D D} A \times V_{D D} A\right)
\end{aligned}
$$

Two cases for $\mathrm{P}_{\mathrm{IO}}$, with the internal voltage regulator enabled and disabled, must be considered:

1. Internal Voltage Regulator disabled:

$$
\mathrm{P}_{\mathrm{IO}}=\sum_{\mathrm{i}} \mathrm{R}_{\mathrm{DSON}} \cdot\left(\mathrm{I}_{\mathrm{IO}_{\mathrm{i}}}\right)^{2}
$$

$P_{I O}$ is the sum of all output currents on I/O ports associated with $V_{D D} X$ and $V_{D D} R$.

$$
\mathrm{R}_{\mathrm{DSON}}=\frac{\mathrm{V}_{\mathrm{OL}}}{\mathrm{I}_{\mathrm{OL}}} \text { (for outputs driven low) }
$$

or

$$
\mathrm{R}_{\mathrm{DSON}}=\frac{\mathrm{V}_{\mathrm{DD}} 5-\mathrm{V}_{\mathrm{OH}}}{\mathrm{I}_{\mathrm{OL}}} \text { (for outputs driven high) }
$$

2. Internal voltage regulator enabled:

$$
P_{\text {INT }}=\left(I_{D D} R \times V_{D D} R\right)+\left(I_{D D} A \times V_{D D} A\right)
$$

$\mathrm{I}_{\mathrm{DD}} \mathrm{R}$ is the current shown in Table 12 and not the overall current flowing into $\mathrm{V}_{\mathrm{DD}} \mathrm{R}$, which additionally contains the current flowing into the external loads with output high.

### 3.5.1 Power Dissipation Simulation Details

Table 7. Thermal Resistance for 100 lead $14 \times 14 \mathrm{~mm}$ LQFP, 0.5 mm Pitch ${ }^{1}$

| Rating |  |  | Value | Unit | Comments |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Junction to Ambient (Natural Convection) | Single layer board (1s) | $\mathrm{R}_{\theta \mathrm{JA}}$ | 44 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 1,2 |
| Junction to Ambient (Natural Convection) | Four layer board (2s2p) | $\mathrm{R}_{\theta \mathrm{JMA}}$ | 34 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 1,3 |
| Junction to Ambient (@ 200 ft./min.) | Single layer board (1s) | $\mathrm{R}_{\theta \mathrm{JMA}}$ | 37 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 1,3 |
| Junction to Ambient (@ 200 ft./min.) | Four layer board (2s2p) | $\mathrm{R}_{\theta \mathrm{JMA}}$ | 29 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 1,3 |
| Junction to Board |  | $\mathrm{R}_{\theta \mathrm{JB}}$ | 18 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 4 |
| Junction to Case |  | $\mathrm{R}_{\theta \mathrm{JC}}$ | 7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 5 |
| Junction to Package Top | Natural Convection | $\Psi \mathrm{JTT}$ | 2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 6 |

1100 LQFP, Case Outline: 983-02
Table 8. Thermal Resistance for 112 lead $20 \times 20 \mathrm{~mm}$ LQFP, 0.65 mm Pitch ${ }^{1}$

| Rating |  |  | Value | Unit | Comments |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Junction to Ambient (Natural Convection) | Single layer board (1s) | $\mathrm{R}_{\theta \mathrm{JA}}$ | 42 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 1,2 |
| Junction to Ambient (Natural Convection) | Four layer board (2s2p) | $\mathrm{R}_{\theta \mathrm{JMA}}$ | 34 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 1,3 |
| Junction to Ambient (@ 200 ft./min.) | Single layer board (1s) | $\mathrm{R}_{\theta \mathrm{JMA}}$ | 35 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 1,3 |
| Junction to Ambient (@ 200 ft./min.) | Four layer board (2s2p) | $\mathrm{R}_{\theta \mathrm{JMA}}$ | 30 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 1,3 |
| Junction to Board |  | $\mathrm{R}_{\theta \mathrm{JB}}$ | 22 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 4 |
| Junction to Case |  | $\mathrm{R}_{\theta \mathrm{JC}}$ | 7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 5 |
| Junction to Package Top | Natural Convection | $\Psi \mathrm{JT}$ | 2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 6 |

1112 LQFP, Case Outline: 987-01
Table 9. Thermal Resistance for 144 lead $20 \times 20 \mathrm{~mm}$ LQFP, 0.5 mm Pitch ${ }^{1}$

| Rating |  |  | Value | Unit | Comments |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Junction to Ambient (Natural Convection) | Single layer board (1s) | $\mathrm{R}_{\theta \mathrm{JA}}$ | 42 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 1,2 |
| Junction to Ambient (Natural Convection) | Four layer board (2s2p) | $\mathrm{R}_{\theta \mathrm{JMA}}$ | 34 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 1,3 |
| Junction to Ambient (@ 200 ft./min.) | Single layer board (1s) | $\mathrm{R}_{\theta \mathrm{JMA}}$ | 35 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 1,3 |
| Junction to Ambient (@ 200 ft./min.) | Four layer board (2s2p) | $\mathrm{R}_{\theta \mathrm{JMA}}$ | 30 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 1,3 |
| Junction to Board |  |  | $\mathrm{R}_{\theta \mathrm{JB}}$ | 22 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Junction to Case |  | $\mathrm{R}_{\theta \mathrm{JC}}$ | 7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 5 |
| Junction to Package Top | Natural Convection | $\Psi \mathrm{JT}$ | 2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 6 |

1144 LQFP, Case Outline: 918-03
Table 10. Thermal Resistance for 208 lead $17 \times 17 \mathrm{~mm}$ MAP, 1.0 mm Pitch ${ }^{1}$

| Rating |  |  | Value | Unit | Comments |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Junction to Ambient (Natural Convection) | Single layer board (1s) | $\mathrm{R}_{\theta \mathrm{JA}}$ | 46 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 1,2 |
| Junction to Ambient (Natural Convection) | Four layer board (2s2p) | $\mathrm{R}_{\theta \mathrm{JMA}}$ | 29 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 1,3 |
| Junction to Ambient (@ 200 ft./min.) | Single layer board (1s) | $\mathrm{R}_{\theta \mathrm{JMA}}$ | 38 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 1,3 |
| Junction to Ambient (@ 200 ft./min.) | Four layer board (2s2p) | $\mathrm{R}_{\theta \mathrm{JMA}}$ | 26 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 1,3 |
| Junction to Board |  | $\mathrm{R}_{\theta \mathrm{JB}}$ | 19 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 4 |
| Junction to Case |  | $\mathrm{R}_{\theta \mathrm{JC}}$ | 7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 5 |
| Junction to Package Top | Natural Convection | $\Psi J T$ | 2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 6 |

1208 MAP BGA, Case Outline: 1159A-01

## Comments:

1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board (JESD51-3) horizontal.
3. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal.
4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board at the center lead. For fused lead packages, the adjacent lead is used.
5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
6. Thermal characterization parameter indicating the temperature difference between package top and junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

Table 11. Power Dissipation 1/8 Simulation Model Packaging Parameters

| Component | Conductivity |
| :---: | :---: |
| Mold Compound | $0.9 \mathrm{~W} / \mathrm{m} \mathrm{K}$ |
| Leadframe (Copper) | $263 \mathrm{~W} / \mathrm{m} \mathrm{K}$ |
| Die Attach | $1.7 \mathrm{~W} / \mathrm{m} \mathrm{K}$ |

### 3.6 Power Supply

The MAC7100 Family utilizes several pins to supply power to the oscillator, PLL, digital core, I/O ports and ATD. In the context of this section, $V_{D D} 5$ is used for $V_{D D} A, V_{D D} R$ or $V_{D D} X ; V_{S S} 5$ is used for $V_{S S} A$, $\mathrm{V}_{S S} R$ or $\mathrm{V}_{S S} \mathrm{X}$ unless otherwise noted. $\mathrm{I}_{\mathrm{DD}} 5$ denotes the sum of the currents flowing into the $\mathrm{V}_{\mathrm{DD}} \mathrm{A}, \mathrm{V}_{\mathrm{DD}} \mathrm{X}$, and $V_{D D} R$. $V_{D D}$ is used for $V_{D D} 2.5$, and $V_{D D} P L L, V_{S S}$ is used for $V_{S S} 2.5$ and $V_{S S} P L L . I_{D D}$ is used for the sum of the currents flowing into $V_{D D} 2.5$ and $V_{D D}$ PLL.

### 3.6.1 Current Injection

The power supply must maintain regulation within the $\mathrm{V}_{\mathrm{DD}} 5$ or $\mathrm{V}_{\mathrm{DD}} 2.5$ operating range during instantaneous and operating maximum current conditions. If positive injection current $\left(V_{\text {in }}>V_{D D} 5\right)$ is greater than $\mathrm{I}_{\mathrm{DD}} 5$, the injection current may flow out of $\mathrm{V}_{\mathrm{DD}} 5$ and could result in the external power supply going out of regulation. It is important to ensure that the external $\mathrm{V}_{\mathrm{DD}} 5$ load will shunt current greater than the maximum injection current. The greatest risk will be when the MCU is consuming very little power (for example, if no system clock is present, or if the clock rate is very low).

### 3.6.2 Power Supply Pins

The $V_{D D} R-V_{S S} R$ pair supplies the internal voltage regulator. The $V_{D D} A-V_{S S} A$ pair supplies the $A / D$ converter and the reference circuit of the internal voltage regulator. The $V_{D D} X-V_{S S} X$ pair supplies the I/O pins. $V_{D D} P L L-V_{S S} P L L$ pair supplies the oscillator and PLL.
All $\mathrm{V}_{\mathrm{DD}} \mathrm{X}$ pins are internally connected by metal. All $\mathrm{V}_{\mathrm{SS}} \mathrm{X}$ pins are internally connected by metal. All $\mathrm{V}_{\text {SS }} 2.5$ pins are internally connected by metal. $\mathrm{V}_{\mathrm{DD}} \mathrm{A}, \mathrm{V}_{\mathrm{DD}} \mathrm{X}$ and $\mathrm{V}_{\mathrm{DD}} \mathrm{R}$ as well as $\mathrm{V}_{\mathrm{SS}} \mathrm{A}, \mathrm{V}_{\mathrm{SS}} \mathrm{X}$ and $\mathrm{V}_{\mathrm{SS}} \mathrm{R}$ are connected by anti-parallel diodes for ESD protection.

### 3.6.3 Supply Currents

All current measurements are without output loads. Unless otherwise noted the currents are measured in single chip mode, internal voltage regulator enabled and at 40 MHz bus frequency using a 4 MHz oscillator in low power mode. Production testing is performed using a square wave signal at the EXTAL input.
In expanded modes, the currents flowing in the system are highly dependent on the load at the address, data and control signals as well as on the duty cycle of those signals. No generally applicable numbers can be given. A good estimate is to take the single chip currents and add the currents due to the external loads.

Table 12. Supply Current Characteristics

| Num | C | Rating |  | Symbol | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D1a | C | Run Supply Current Single Chip |  $-40^{\circ} \mathrm{C}$ <br> 0 $25^{\circ} \mathrm{C}$ <br> 0. $85^{\circ} \mathrm{C}^{2}$ <br> 0 $105^{\circ} \mathrm{C}^{2}$ <br>  $125^{\circ} \mathrm{C}^{2}$ | $\mathrm{I}_{\mathrm{DD}} \mathrm{R}_{\text {core }}$ | -1 | - ${ }^{1}$ | mA |
|  |  |  |  |  | -1 | $-1$ | mA |
|  |  |  |  |  | - ${ }^{1}$ | $-1$ | mA |
|  |  |  |  |  | - ${ }^{1}$ | -1 | mA |
|  |  |  |  |  | -1 | - 1 | mA |
| D1b | C |  |  | $\mathrm{I}_{\mathrm{DD}} \mathrm{R}_{\text {reg }}$ | - ${ }^{1}$ | $-1$ | mA |
|  |  |  |  |  | - ${ }^{1}$ | - ${ }^{1}$ | mA |
|  |  |  |  |  | -1 | $-1$ | mA |
|  |  |  |  |  | $-1$ | $-1$ | mA |
|  |  |  |  |  | - ${ }^{1}$ | - ${ }^{1}$ | mA |
| D1c | C |  |  $-40^{\circ} \mathrm{C}$ <br>  $25^{\circ} \mathrm{C}$ <br> $\underset{\boldsymbol{n}}{ }$ $85^{\circ} \mathrm{C}^{2}$ <br>  $105^{\circ} \mathrm{C}^{2}$ <br>  $125^{\circ} \mathrm{C}^{2}$ | $\mathrm{I}_{\mathrm{DD}} \mathrm{R}_{\text {pins }}$ | - ${ }^{1}$ | $-1$ | mA |
|  |  |  |  |  | - ${ }^{1}$ | $-1$ | mA |
|  |  |  |  |  | - ${ }^{1}$ | $-1$ | mA |
|  |  |  |  |  | - ${ }^{1}$ | - ${ }^{1}$ | mA |
|  |  |  |  |  | - ${ }^{1}$ | $-1$ | mA |
| D2 | C | Doze Supply Current | Run $\geq$ Doze $\geq$ Pseudo Stop |  |  |  |  |
| D3a | C | Psuedo Stop Current PLL on | $\left\lvert\, \begin{array}{cc} & -40^{\circ} \mathrm{C} \\ & 25^{\circ} \mathrm{C} \\ 0 & 85^{\circ} \mathrm{C}^{2} \\ 0 & 105^{\circ} \mathrm{C}^{2} \\ 0 & \\ & 125^{\circ} \mathrm{C}^{2}\end{array}\right.$ | $\mathrm{I}_{\mathrm{DD}} \mathrm{PS}_{\text {core }}$ | - ${ }^{1}$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  |  |  | $-1$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  |  |  | - ${ }^{1}$ | -1 | $\mu \mathrm{A}$ |
|  |  |  |  |  | $-1$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  |  |  | -1 | $-1$ | $\mu \mathrm{A}$ |
| D3b | C |  | $-40^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{DD}} \mathrm{PS}_{\text {reg }}$ | - ${ }^{1}$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  | 인 $\quad 25^{\circ} \mathrm{C}$ |  | $278 / 327{ }^{3}$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  | $\frac{\pi}{5} \quad 85^{\circ} \mathrm{C}^{2}$ |  | - ${ }^{1}$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  |  |  | - ${ }^{1}$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  | - $125^{\circ} \mathrm{C}^{2}$ |  | - ${ }^{1}$ | $-1$ | $\mu \mathrm{A}$ |
| D3c | C |  | $-40^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{DD}} \mathrm{PS}_{\text {pins }}$ | - ${ }^{1}$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  | - $25^{\circ} \mathrm{C}$ |  | $4 / 5^{3}$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  | $\xrightarrow{=} \quad 85^{\circ} \mathrm{C}^{2}$ |  | - ${ }^{1}$ | - ${ }^{1}$ | $\mu \mathrm{A}$ |
|  |  |  | - $105^{\circ} \mathrm{C}^{2}$ |  | - ${ }^{1}$ | - ${ }^{1}$ | $\mu \mathrm{A}$ |
|  |  |  | $125^{\circ} \mathrm{C}^{2}$ |  | - ${ }^{1}$ | -1 | $\mu \mathrm{A}$ |
| D4a | C | Stop Current $\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}$ assumed |  | $\mathrm{I}_{\mathrm{DD}} \mathrm{S}_{\text {core }}$ | $-1$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  |  |  | $-1$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  |  |  | $-1$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  |  |  | - ${ }^{1}$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  |  |  | - ${ }^{1}$ | -1 | $\mu \mathrm{A}$ |
| D4b | C |  | - $-40^{\circ} \mathrm{C}$ | $\mathrm{I}_{\mathrm{DD}} \mathrm{S}_{\text {reg }}$ | $-1$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  | 운 $\quad 25^{\circ} \mathrm{C}$ |  | 68 | -1 | $\mu \mathrm{A}$ |
|  |  |  | $\frac{0}{5} \quad 85^{\circ} \mathrm{C}^{2}$ |  | - ${ }^{1}$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  | \% ${ }_{\text {\% }} 105^{\circ} \mathrm{C}^{2}$ |  | - ${ }^{1}$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  | - $125^{\circ} \mathrm{C}^{2}$ |  | $-1$ | $-1$ | $\mu \mathrm{A}$ |
| D4c | C |  |  | $\mathrm{I}_{\mathrm{DD}} \mathrm{S}_{\text {pins }}$ | $-1$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  |  |  | 4 | - ${ }^{1}$ | $\mu \mathrm{A}$ |
|  |  |  |  |  | - ${ }^{1}$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  |  |  | - ${ }^{1}$ | $-1$ | $\mu \mathrm{A}$ |
|  |  |  |  |  | - ${ }^{1}$ | -1 | $\mu \mathrm{A}$ |

[^0]
### 3.6.4 Voltage Regulator Characteristics

Table 13. VREG Operating Conditions

| Num | c | Characteristic | Symbol | Min | Typical | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| E1 | P | Input Voltages | $V_{\text {VIDRA }}$ | 2.97 | - | 5.5 | V |
| E2 | P | Regulator Current Reduced Power Mode Shutdown Mode | $\mathrm{I}_{\text {ReG }}$ | - | $\begin{aligned} & \text { TBD } \\ & \text { TBD } \end{aligned}$ | $\begin{aligned} & 50 \\ & 40 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| E3 | P | Output Voltage Core Full Performance Mode Reduced Power Mode Shutdown Mode | $\mathrm{V}_{\mathrm{DD}}$ | $\begin{gathered} 2.45 \\ 1.60 \\ - \end{gathered}$ | $\begin{array}{r} 2.5 \\ 2.5 \\ -1 \end{array}$ | $\begin{aligned} & 2.75 \\ & 2.75 \\ & \hline- \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| E4 | P | Output Voltage PLL Full Performance Mode Reduced Power Mode ${ }^{2}$ Reduced Power Mode ${ }^{3}$ Shutdown Mode | $\mathrm{V}_{\mathrm{DD}} \mathrm{PLL}$ | $\begin{aligned} & 2.35 \\ & 2.00 \\ & 1.60 \\ & - \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 2.5 \\ & -1 \end{aligned}$ | $\begin{gathered} 2.75 \\ 2.75 \\ 2.75 \\ - \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \\ & v \end{aligned}$ |
| E5 | P | Low Voltage Interrupt ${ }^{4}$ Assert Level Deassert Level | $\begin{aligned} & \mathrm{V}_{\mathrm{LVIA}} \\ & \mathrm{~V}_{\mathrm{LVID}} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.10 \\ & 4.25 \end{aligned}$ | $\begin{aligned} & 4.37 \\ & 4.52 \end{aligned}$ | $\begin{aligned} & 4.66 \\ & 4.77 \end{aligned}$ | v |
| E6 | P | Low Voltage Reset ${ }^{5}$ Assert Level | V LVRA | 2.25 | 2.35 | - | V |
| E7 | P | Power On Reset ${ }^{6}$ Assert Level Deassert Level | $V_{\text {PORA }}$ <br> $V_{\text {PORD }}$ | $0.97$ | - | $2.05$ | v |

[^1]
### 3.6.5 Chip Power Up and Voltage Drops

The VREG sub-modules LVI (low voltage interrupt), POR (power on reset) and LVR (low voltage reset) handle chip power-up or drops of the supply voltage. Refer to Figure 2.


Note: Not to scale.
Figure 2. VREG Chip Power-up and Voltage Drops

### 3.6.6 Output Loads

The on-chip voltage regulator is intended to supply the internal logic and oscillator circuits. No external DC load is allowed. Capacitive loads are specified in Table 14. Capacitors with X7R dielectricum are required.

Table 14. VREG Recommended Load Capacitances

| Rating | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Load Capacitance on each $\mathrm{V}_{\mathrm{DD}} 2.5$ pin | $\mathrm{C}_{\mathrm{LVDD}}$ | 200 | 440 | 12000 | nF |
| Load Capacitance on $\mathrm{V}_{\mathrm{DD}}$ PLL pin | $\mathrm{C}_{\text {LVDDfcPLL }}$ | 90 | 220 | 5000 | nF |

## Electrical Characteristics

### 3.7 I/O Characteristics

This section describes the characteristics of all I/O pins in both 3.3 V and 5 V operating conditions. All parameters are not always applicable; for example, not all pins feature pull up/down resistances.

Table 15. 5 V I/O Characteristics

| Conditions shown in Table 6 unless otherwise noted |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Num | C | Rating | Symbol | Min | Typ | Max | Unit |
| F1a | P | Input High Voltage | $\mathrm{V}_{\mathrm{IH}}$ | $\begin{aligned} & 0.65 \times \\ & V_{D D} 5 \end{aligned}$ | - | - | V |
| F1b | T | Input High Voltage | $\mathrm{V}_{\mathrm{IH}}$ | - | - | $\begin{gathered} \mathrm{V}_{\mathrm{DD}} 5+ \\ 0.3 \end{gathered}$ | V |
| F2a | P | Input Low Voltage | $\mathrm{V}_{\mathrm{IL}}$ | - | - | $\begin{aligned} & 0.35 \times \\ & V_{D D} 5 \end{aligned}$ | V |
| F2b | T | Input Low Voltage | $\mathrm{V}_{\mathrm{IL}}$ | $\begin{gathered} \mathrm{V}_{\mathrm{SS}} 5- \\ 0.3 \end{gathered}$ | - | - | V |
| F3 | C | Input Hysteresis | $\mathrm{V}_{\mathrm{HYS}}$ | - | 250 | - | mV |
| F4 | P | Input Leakage Current (pins in high impedance input mode) ${ }^{1}$ $V_{i n}=V_{D D} 5 \text { or } V_{S S} 5$ | $\mathrm{I}_{\text {in }}$ | TBD | - | TBD | $\mu \mathrm{A}$ |
| F5 | P | Output High Voltage (pins in output mode) Partial Drive $\mathrm{I}_{\mathrm{OH}}=-2 m A$ Full Drive $\mathrm{IOH}_{\mathrm{OH}}=-10 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}} 5- \\ 0.8 \end{gathered}$ | - | - | V |
| F6 | P | Output Low Voltage (pins in output mode) Partial Drive $\mathrm{I}_{\mathrm{OL}}=+2 \mathrm{~mA}$ Full Drive $\mathrm{IOL}_{\mathrm{OL}}=+10 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0.8 | V |
| F7 | P | Internal Pull Up Device Current, tested at $\mathrm{V}_{\mathrm{IL}}$ Max. | $\mathrm{I}_{\text {PUL }}$ | - | - | -130 | $\mu \mathrm{A}$ |
| F8 | P | Internal Pull Up Device Current, tested at $\mathrm{V}_{\mathrm{IH}} \mathrm{Min}$. | $\mathrm{I}_{\text {PUH }}$ | -10 | - | - | $\mu \mathrm{A}$ |
| F9 | P | Internal Pull Down Device Current, tested at $\mathrm{V}_{\mathrm{IH}} \mathrm{Min}$. | $\mathrm{I}_{\text {PDH }}$ | - | - | 130 | $\mu \mathrm{A}$ |
| F10 | P | Internal Pull Down Device Current, tested at $\mathrm{V}_{\mathrm{IL}}$ Max. | $\mathrm{I}_{\text {PDL }}$ | 10 | - | - | $\mu \mathrm{A}$ |
| F11 | D | Input Capacitance | $\mathrm{C}_{\text {in }}$ | - | 6 | - | pF |
| F12 | T | Injection current ${ }^{2}$ Single Pin limit Total Device Limit. Sum of all injected currents | IICs <br> IICP | $\begin{aligned} & -2.5 \\ & -25 \end{aligned}$ | - | $\begin{aligned} & 2.5 \\ & 25 \end{aligned}$ | $\mu \mathrm{A}$ |
| F13 | P | Port Interrupt Input Pulse filtered ${ }^{3}$ | tpulse | - | - | 3 | $\mu \mathrm{S}$ |
| F14 | P | Port Interrupt Input Pulse passed ${ }^{3}$ | $\mathrm{t}_{\text {PULSE }}$ | 10 | - | - | $\mu \mathrm{S}$ |

1 Maximum leakage current occurs at maximum operating temperature. Current decreases by approximately one-half for each $8^{\circ} \mathrm{C}$ to $12^{\circ} \mathrm{C}$ in the temperature range from $50^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
2 Refer to Section 3.6.1, "Current Injection," for more details
3 Parameter only applies in STOP or Pseudo STOP mode.

Table 16. 3.3 V I/O Characteristics
Conditions shown in Table 6, with $\mathrm{V}_{\mathrm{DD}} \mathrm{X}=3.3 \mathrm{~V} \pm 10 \%$ and a temperature maximum of $+140^{\circ} \mathrm{C}$ unless otherwise noted.

| Num | C | Rating | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| G1a | P | Input High Voltage | $\mathrm{V}_{\mathrm{IH}}$ | $\begin{aligned} & 0.65 \times \\ & \mathrm{V}_{\mathrm{DD}} 5 \end{aligned}$ | - | - | V |
| G1b | T | Input High Voltage | $\mathrm{V}_{\mathrm{IH}}$ | - | - | $\begin{gathered} \hline \mathrm{V}_{\mathrm{DD}} 5+ \\ 0.3 \end{gathered}$ | V |
| G2a | P | Input Low Voltage | $\mathrm{V}_{\mathrm{IL}}$ | - | - | $\begin{aligned} & 0.35 \times \\ & V_{D D} 5 \end{aligned}$ | V |
| G2b | T | Input Low Voltage | $\mathrm{V}_{\text {IL }}$ | $\begin{gathered} \mathrm{V}_{\mathrm{SS}} 5- \\ 0.3 \end{gathered}$ | - | - | V |
| G3 | C | Input Hysteresis | $\mathrm{V}_{\mathrm{HYS}}$ | - | 250 | - | mV |
| G4 | P | Input Leakage Current (pins in high impedance input mode) ${ }^{1}$ $V_{\text {in }}=V_{D D} 5$ or $V_{S S} 5$ | $I_{\text {in }}$ | TBD | - | TBD | $\mu \mathrm{A}$ |
| G5 | P | Output High Voltage (pins in output mode) Partial Drive $\mathrm{I}_{\mathrm{OH}}=-0.75 \mathrm{~mA}$ Full Drive $\mathrm{I}_{\mathrm{OH}}=-4.5 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}} 5- \\ 0.4 \end{gathered}$ | - | - | V |
| G6 | P | Output Low Voltage (pins in output mode) <br> Partial Drive $\mathrm{I}_{\mathrm{OL}}=+0.9 \mathrm{~mA}$ <br> Full Drive $\mathrm{I}_{\mathrm{OL}}=+5.5 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0.4 | V |
| G7 | P | Internal Pull Up Device Current, tested at $\mathrm{V}_{\text {IL }}$ Max. | IpUL | - | - | -60 | $\mu \mathrm{A}$ |
| G8 | P | Internal Pull Up Device Current, tested at $\mathrm{V}_{\mathrm{IH}}$ Min. | $\mathrm{I}_{\text {PUH }}$ | -6 | - | - | $\mu \mathrm{A}$ |
| G9 | P | Internal Pull Down Device Current, tested at $\mathrm{V}_{\mathrm{IH}}$ Min. | $\mathrm{I}_{\text {PDH }}$ | - | - | 60 | $\mu \mathrm{A}$ |
| G10 | P | Internal Pull Down Device Current, tested at $\mathrm{V}_{\mathrm{IL}}$ Max. | $\mathrm{I}_{\text {PDL }}$ | 6 | - | - | $\mu \mathrm{A}$ |
| G11 | D | Input Capacitance | $\mathrm{C}_{\text {in }}$ | - | 6 | - | pF |
| G12 | T | Injection current ${ }^{2}$ Single Pin limit Total Device Limit. Sum of all injected currents | $\begin{aligned} & I_{\text {ICS }} \\ & I_{\text {ICP }} \end{aligned}$ | $\begin{aligned} & -2.5 \\ & -25 \end{aligned}$ | - | $\begin{aligned} & 2.5 \\ & 25 \end{aligned}$ | $\mu \mathrm{A}$ |
| G13 | P | Port Interrupt Input Pulse filtered ${ }^{3}$ | tpulse | - | - | 3 | $\mu \mathrm{S}$ |
| G14 | P | Port Interrupt Input Pulse passed ${ }^{3}$ | $t_{\text {PULSE }}$ | 10 | - | - | $\mu \mathrm{S}$ |

1 Maximum leakage current occurs at maximum operating temperature. Current decreases by approximately one-half for each $8^{\circ} \mathrm{C}$ to $12^{\circ} \mathrm{C}$ in the temperature range from $50^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
2 Refer to Section 3.6.1, "Current Injection," for more details
3 Parameter only applies in STOP or Pseudo STOP mode.

### 3.8 Clock and Reset Generator Electrical Characteristics

This section describes the electrical characteristics for the oscillator, phase-locked loop, clock monitor and reset generator.

### 3.8.1 Oscillator Characteristics

The MAC7100 Family features an internal low power loop controlled Pierce oscillator and a full swing Pierce oscillator/external clock mode. The selection of loop controlled Pierce oscillator or full swing Pierce oscillator/external clock depends on the level of the $\overline{\text { XCLKS }}$ signal at the rising edge of the $\overline{\mathrm{RESET}}$ signal. Before asserting the oscillator to the internal system clock distribution subsystem, the quality of the oscillation is checked for each start from either power on, STOP or oscillator fail. $t_{\text {CQOUT }}$ specifies the maximum time before switching to the internal self clock mode after POR or STOP if a proper oscillation is not detected. The quality check also determines the minimum oscillator start-up time $\mathrm{t}_{\text {UPOSC }}$. The device also features a clock monitor. A Clock Monitor Failure is asserted if the frequency of the incoming clock signal is below the Clock Monitor Assert Frequency $\mathrm{f}_{\text {CMFA }}$.

Table 17. Oscillator Characteristics

| Num | C | Rating | Symbol | Min | Typ | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| H1a | C | Crystal oscillator range (loop controlled Pierce) | $\mathrm{f}_{\text {OSC }}$ | 4.0 | - | 16 | MHz |
| H1b | C | Crystal oscillator range (full swing Pierce) ${ }^{1,2}$ | $\mathrm{f}_{\text {OSC }}$ | 0.5 | - | 40 | MHz |
| H2 | P | Startup Current | $\mathrm{I}_{\mathrm{OSC}}$ | 100 | - | - | $\mu \mathrm{A}$ |
| H3 | C | Oscillator start-up time (loop controlled Pierce) | $\mathrm{t}_{\text {UPOSC }}$ | - | TBD $^{3}$ | $50^{4}$ | ms |
| H4 | D | Clock Quality check time-out | $\mathrm{t}_{\text {CQOUT }}$ | 0.45 | - | 2.5 | s |
| H5 | P | Clock Monitor Failure Assert Frequency | $\mathrm{f}_{\text {CMFA }}$ | 50 | 100 | 200 | KHz |
| H6 | P | External square wave input frequency ${ }^{2}$ | $\mathrm{f}_{\text {EXT }}$ | 0.5 | - | 40 | MHz |
| H7 | D | External square wave pulse width low | $\mathrm{t}_{\text {EXTL }}$ | 9.5 | - | - | ns |
| H8 | D | External square wave pulse width high | $\mathrm{t}_{\text {EXTH }}$ | 9.5 | - | - | ns |
| H9 | D | External square wave rise time | $\mathrm{t}_{\text {EXTR }}$ | - | - | 1 | ns |
| H10 | D | External square wave fall time | $\mathrm{t}_{\text {EXTF }}$ | - | - | 1 | ns |
| H11 | D | Input Capacitance (EXTAL, XTAL pins) | $\mathrm{C}_{\text {IN }}$ | - | 7 | - | pF |
| H12 | C | EXTAL pin DC Operating Bias in loop controlled |  |  |  |  |  |
| mode | $\mathrm{V}_{\text {DCBIAS }}$ | - | TBD | - | V |  |  |

[^2]
## Electrical Characteristics

### 3.8.2 PLL Filter Characteristics

The oscillator provides the reference clock for the PLL. The voltage controlled oscillator (VCO) of the PLL is also the system clock source in self clock mode. In order to operate reliably, care must be taken to select proper values for external loop filter components.


Figure 3. Basic PLL Functional Diagram
The procedure described below can be used to calculate the resistance and capacitance values using typical values for $\mathrm{K}_{1}, \mathrm{f}_{1}$ and $\mathrm{i}_{\mathrm{ch}}$ from Table 18. First, the VCO Gain at the desired VCO output frequency is approximated by:

$$
K_{V}=K_{1} \cdot e^{\frac{\left(f_{1}-f_{V C o}\right)}{K_{1} \cdot 1 V}}
$$

The phase detector relationship is given by:

$$
\mathrm{K}_{\Phi}=-\left|\mathrm{i}_{\mathrm{ch}}\right| \cdot \mathrm{K}_{\mathrm{V}}
$$

$\mathrm{i}_{\text {ch }}$ is the current in tracking mode. The loop bandwidth $\mathrm{f}_{\mathrm{C}}$ should be chosen to fulfill the Gardner's stability criteria by at least a factor of 10 , typical values are $50 . \zeta=0.9$ ensures a good transient response.

$$
\mathrm{f}_{\mathrm{C}}<\frac{2 \cdot \zeta \cdot \mathrm{f}_{\mathrm{ref}}}{\pi \cdot\left(\zeta+\sqrt{1+\zeta^{2}}\right)}\left(\frac{1}{50} \rightarrow \mathrm{f}_{\mathrm{C}}<\frac{\mathrm{f}_{\text {ref }}}{4 \cdot 50} ;(\zeta=0.9)\right)
$$

And finally the frequency relationship is defined as

$$
\mathrm{n}=\frac{\mathrm{f}_{\mathrm{vCO}}}{\mathrm{f}_{\mathrm{ref}}}=2 \cdot(\mathrm{synr}+1)
$$

With the above inputs the resistance can be calculated as:

$$
\mathrm{R}=\frac{2 \cdot \pi \cdot \mathrm{n} \cdot \mathrm{f}_{\mathrm{C}}}{\mathrm{~K}_{\Phi}}
$$

The capacitance $\mathrm{C}_{\mathrm{S}}$ can now be calculated as:

$$
\mathrm{C}_{\mathrm{S}}=\frac{2 \cdot \zeta^{2}}{\pi \cdot \mathrm{f}_{\mathrm{C}} \cdot \mathrm{R}} \approx \frac{0.516}{\mathrm{f}_{\mathrm{C}} \cdot \mathrm{R}} ;(\zeta=0.9)
$$

The capacitance $\mathrm{C}_{\mathrm{P}}$ should be chosen in the range of:

$$
C_{S} \div 20 \leq C_{P} \leq C_{S} \div 10
$$

The stabilization delays shown in Table 18 are dependant on PLL operational settings and external component selection (for example, crystal, XFC filter).

## Electrical Characteristics

### 3.8.2.1 Jitter Information

The basic functionality of the PLL is shown in Figure 3. With each transition of the clock $\mathrm{f}_{\text {cmp }}$, the deviation from the reference clock $\mathrm{f}_{\text {ref }}$ is measured and input voltage to the VCO is adjusted accordingly. The adjustment is done continuously with no abrupt changes in the clock output frequency. Noise, voltage, temperature and other factors cause slight variations in the control loop resulting in a clock jitter. This jitter affects the real minimum and maximum clock periods as illustrated in Figure 4. It is important to note that the pre-scaler used by timers and serial modules will eliminate the effect of PLL jitter to a large extent.


Figure 4. Jitter Definitions
The relative deviation of $\mathrm{t}_{\mathrm{NOM}}$ is at its maximum for one clock period, and decreases towards zero for larger number of clock periods $(\mathrm{N})$. Thus, jitter is defined as:

$$
J(N)=\max \left(\left|1-\frac{t_{\text {MAX }}(N)}{N \cdot t_{\text {NOM }}}\right|, \left\lvert\, 1-\frac{t_{\text {MIN }}(N)}{N \cdot t_{\text {NOM }}}\right.\right)
$$

For $\mathrm{N}<100$, the following equation is a good fit for the maximum jitter:

$$
J(N)=\frac{j_{1}}{\sqrt{N}}+j_{2}
$$



Figure 5. Maximum Bus Clock Jitter Approximation

### 3.8.3 PLL Characteristics

Table 18. PLL Characteristics

| Num | C | Rating | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| J1 |  | PLL reference frequency, crystal oscillator range ${ }^{1}$ | $\mathrm{f}_{\text {REF }}$ | 0.5 | - | 16 | MHz |
| J2 | P | Self Clock Mode frequency | $\mathrm{f}_{\text {SCM }}$ | 1 | - | 5.5 | MHz |
| J3 | D | VCO locking range | $\mathrm{f}_{\mathrm{VCO}}$ | 8 | - | 40 | MHz |
| J4 | D | Lock Detector transition from Acquisition to Tracking mode | $\left\|\Delta_{\text {trk }}\right\|$ | 3 | - | 4 | \% ${ }^{2}$ |
| J5 | D | Lock Detection | $\left\|\Delta_{\text {Lock }}\right\|$ | 0 | - | 1.5 | \% ${ }^{2}$ |
| J6 | D | Un-Lock Detection | $\left\|\Delta_{\text {unl }}\right\|$ | 0.5 | - | 2.5 | \% ${ }^{2}$ |
| J7 | D | Lock Detector transition from Tracking to Acquisition mode | $\left\|\Delta_{\text {unt }}\right\|$ | 6 | - | 8 | \% ${ }^{2}$ |
| J8 | C | PLLON Total Stabilization delay (Auto Mode) ${ }^{3}$ | $\mathrm{t}_{\text {stab }}$ | - | $0.5^{4}$ | $3^{5}$ | ms |
| J9 | D | PLLON Acquisition mode stabilization delay ${ }^{3}$ | tacq | - | $0.3{ }^{5}$ | $1{ }^{4}$ | ms |
| J10 | D | PLLON Tracking mode stabilization delay ${ }^{3}$ | $\mathrm{tal}_{\text {a }}$ | - | $0.2^{5}$ | $2^{4}$ | ms |
| J11 | D | Charge pump current acquisition mode | $\left\|i_{c h}\right\|$ | - | 38.5 | - | $\mu \mathrm{A}$ |
| J12 | D | Charge pump current tracking mode | $\left\|i_{c h}\right\|$ | - | 3.5 | - | $\mu \mathrm{A}$ |
| J13 | D | Jitter fit VCO loop gain parameter | $\mathrm{K}_{1}$ | - | -100 | - | MHz/V |
| J14 | D | Jitter fit VCO loop frequency parameter | $\mathrm{f}_{1}$ | - | 60 | - | MHz |
| J15 | C | Jitter fit parameter 1 | $\mathrm{j}_{1}$ | - | - | TBD | \% ${ }^{4}$ |
| J16 | C | Jitter fit parameter 2 | $\mathrm{j}_{2}$ | - | - | TBD | \% ${ }^{4}$ |

$1 \mathrm{~V}_{\mathrm{DD}} \mathrm{PLL}$ at 2.5 V .
2 Percentage deviation from target frequency
${ }^{3}$ PLL stabilization delay is highly dependent on operational requirement and external component values (for example, crystal and XFC filter component values). Notes 4 and 5 show component values for a typical configurations. Appropriate XFC filter values should be chosen based on operational requirement of system.
$4 \mathrm{f}_{\text {REF }}=4 \mathrm{MHz}, \mathrm{f}_{\text {SYS }}=25 \mathrm{MHz}($ REFDV $=0 \times 03$, SYNR $=0 \times 01), \mathrm{C}_{\mathrm{S}}=4.7 \mathrm{nF}, \mathrm{C}_{\mathrm{P}}=470 \mathrm{pF}, \mathrm{R}_{\mathrm{S}}=10 \mathrm{~K} \Omega$.
${ }^{5} f_{\text {REF }}=4 \mathrm{MHz}, \mathrm{f}_{\mathrm{SYS}}=8 \mathrm{MHz}($ REFDV $=0 \times 00, \mathrm{SYNR}=0 \times 01), \mathrm{C}_{\mathrm{S}}=33 \mathrm{nF}, \mathrm{C}_{\mathrm{P}}=3.3 \mathrm{nF}, \mathrm{R}_{\mathrm{S}}=2.7 \mathrm{~K} \Omega$.

### 3.8.4 Crystal Monitor Time-out

The time-out Table 19 shows the delay for the crystal monitor to trigger when the clock stops, either at the high or at the low level. The corresponding clock period with an ideal $50 \%$ duty cycle is twice this time-out value.

Table 19. Crystal Monitor Time-Outs

| Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: |
| 6 | 10 | 18.5 | $\mu \mathrm{~s}$ |

### 3.8.5 Clock Quality Checker

The timing for the clock quality check is derived from the oscillator and the VCO frequency range in Table 18. These numbers define the upper time limit for the individual check windows to complete.

Table 20. CRG Maximum Clock Quality Check Timings

| Clock Check Windows | Value | Unit |
| :---: | :---: | :---: |
| Check Window | 9.1 to 20.0 | ms |
| Timeout Window | 0.46 to 1.0 | s |

### 3.8.6 Startup

Table 21 summarizes several startup characteristics explained in this section. Refer to the MAC7100 Microcontroller Family Reference Manual (MAC7100RM/D) for a detailed description of the startup behavior.

Table 21. CRG Startup Characteristics

| Num | C Rating | Symbol | Min | Typ | Max | Unit |  |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| K1 | T | POR release level | $\mathrm{V}_{\text {PORR }}$ | - | - | 2.07 | V |
| K2 | T | POR assert level | $\mathrm{V}_{\text {PORA }}$ | 0.97 | - | - | V |
| K3 | D | Reset input pulse width, minimum input time | $\mathrm{PW}_{\text {RSTL }}$ | 2 | - | - | $\mathrm{t}_{\text {osc }}$ |
| K4 | D | Startup from Reset | $\mathrm{n}_{\mathrm{RST}}$ | 192 | - | 196 | $\mathrm{n}_{\text {osc }}$ |
| K5 | D | Interrupt pulse width, $\overline{\mathrm{IRQ}}$ edge-sensitive mode | $\mathrm{PW}_{\text {IRQ }}$ | 20 | - | - | ns |
| K6 | D | Wait recovery startup time | $\mathrm{t}_{\text {WRS }}$ | - | - | 14 | $\mathrm{t}_{\text {cyc }}$ |

### 3.8.6.1 Power On and Low Voltage Reset (POR and LVR)

The release level $V_{\text {PORR }}$ and the assert level $V_{\text {PORA }}$ are derived from the $V_{D D} 2.5$ supply. The assert level $\mathrm{V}_{\text {LVRA }}$ is derived from the $\mathrm{V}_{\mathrm{DD}} 2.5$ supply. They are also valid if the device is powered externally. After releasing the POR or LVR reset, the oscillator and the clock quality check are started. If after a time $\mathrm{t}_{\text {CQOUT }}$ no valid oscillation is detected, the MCU will start using the internal self-generated clock. The fastest startup time possible is given by $\mathrm{t}_{\text {uposc }}$ (refer to Table 17).

### 3.8.6.2 SRAM Data Retention

The SRAM contents integrity is guaranteed if the PORF bit in the CRGFLG register is not set following a reset operation.

### 3.8.6.3 External Reset

When external reset is asserted for a time greater than $\mathrm{PW}_{\text {RSTL }}$, the CRG module generates an internal reset and the CPU starts fetching the reset vector without doing a clock quality check, if there was stable oscillation before reset.

### 3.8.6.4 Stop Recovery

The MCU can be returned to run mode from the stop mode by an external interrupt. A clock quality check is performed in the same manner as for POR before releasing the clocks to the system.

### 3.8.6.5 Pseudo Stop and Doze Recovery

Recovery from pseudo stop and doze modes are essentially the same, since the oscillator is not stopped in either mode. The controller is returned to run mode by internal or external interrupts or other wakeup events in the system. After $\mathrm{t}_{\text {wrs }}$, the CPU fetches an interrupt vector if the wakeup event was an interrupt, or continues to execute code if the wakeup event was not an interrupt.

### 3.9 External Bus Timing Specifications

Table 22 lists processor bus input timings, which are shown in Figure 6, Figure 7 and Figure 8.

## NOTE

All processor bus timings are synchronous; that is, input setup/hold and output delay with respect to the rising edge of a reference clock. The reference clock is the CLKOUT output.

All other timing relationships can be derived from these values.
Table 22. External Bus Input Timing Specifications

| Num | C | Rating ${ }^{1}$ | Symbol | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L1 |  | CLKOUT | $\mathrm{t}_{\mathrm{CYC}}$ | 23 | - | ns |
| Control Inputs |  |  |  |  |  |  |
| L2a |  | Control input valid to CLKOUT high ${ }^{2}$ | $\mathrm{t}_{\mathrm{CVCH}}$ | 13 | - | ns |
| L3a |  | CLKOUT high to control inputs invalid ${ }^{2}$ | $\mathrm{t}_{\mathrm{CHClI}}$ | 0 | - | ns |
| Data Inputs |  |  |  |  |  |  |
| L4 |  | Data input (DATA[15:0]) valid to CLKOUT high | $\mathrm{t}_{\text {DIVCH }}$ | 9 | - | ns |
| L5 |  | CLKOUT high to data input (DATA[15:0]) invalid | $\mathrm{t}_{\text {CHDII }}$ | 0 | - | ns |

1 Timing specifications have been indicated taking into account the full drive strength for the pads.
$2 \overline{\mathrm{TA}}$ pins are being referred to as control inputs.


Figure 6. General Input Timing Requirements

## Electrical Characteristics

### 3.9.1 Read and Write Bus Cycles

Table 23 lists processor bus output timings. Read/write bus timings listed in Table 23 are shown in Figure 7 and Figure 8.

Table 23. External Bus Output Timing Specifications

| Num | C | Rating | Symbol | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Outputs |  |  |  |  |  |  |
| L6a |  | CLKOUT high to chip selects valid ${ }^{1}$ | $\mathrm{t}_{\mathrm{CHCV}}$ | - | $0.5 \mathrm{t}_{\mathrm{CYC}}+10$ | ns |
| L6b |  | CLKOUT high to byte select ( $\overline{\mathrm{BS}}[1: 0]$ ) valid ${ }^{2}$ | $\mathrm{t}_{\text {CHBV }}$ | - | $0.5 \mathrm{t}_{\mathrm{CYC}}+10$ | ns |
| L6c |  | CLKOUT high to output select ( $\overline{\mathrm{OE}})$ valid $^{3}$ | $\mathrm{t}_{\mathrm{CHOV}}$ | - | $0.5 \mathrm{t}_{\mathrm{CYC}}+10$ | ns |
| L7a |  | CLKOUT high to control output ( $\overline{\mathrm{BS}}[1: 0], \overline{\mathrm{OE}})$ invalid | $\mathrm{t}_{\mathrm{CHCOI}}$ | $0.5 \mathrm{t}_{\mathrm{CYC}}+2$ | - | ns |
| L7b |  | CLKOUT high to chip selects invalid | $\mathrm{t}_{\mathrm{CHCl}}$ | $0.5 \mathrm{t}_{\mathrm{CYC}}+2$ | - | ns |
| Address and Attribute Outputs |  |  |  |  |  |  |
| L8 |  | CLKOUT high to address (ADDR[21:0]) and control (R/W) valid | $\mathrm{t}_{\text {CHAV }}$ | - | 10 | ns |
| L9 |  | CLKOUT high to address (ADDR[21:0]) and control (R/W) invalid | $\mathrm{t}_{\mathrm{CHAI}}$ | 2 | - | ns |
| Data Outputs |  |  |  |  |  |  |
| L10 |  | CLKOUT high to data output (DATA[15:0]) valid | $\mathrm{t}_{\text {chiov }}$ | - | 13 | ns |
| L11 |  | CLKOUT high to data output (DATA[15:0]) invalid | $\mathrm{t}_{\text {CHDOI }}$ | 2 | - | ns |
| L12 |  | CLKOUT high to data output (DATA[15:0]) high impedance | $\mathrm{t}_{\mathrm{CHDOZ}}$ | - | 9 | ns |

$1 \overline{\overline{\mathrm{CSn}}}$ transitions after the falling edge of CLKOUT.
$2 \overline{\mathrm{BSn}}$ transitions after the falling edge of CLKOUT.
$3 \overline{\mathrm{OE}}$ transitions after the falling edge of CLKOUT.

## Electrical Characteristics



Figure 7. Read/Write (Internally Terminated) Bus Timing

## Electrical Characteristics



Figure 8. Read Bus Cycle Terminated by $\overline{\text { TA }}$

### 3.10 Analog-to-Digital Converter Characteristics

Table 24 and Table 25 show conditions under which the ATD operates. The following constraints exist to obtain full-scale, full range results: $\mathrm{V}_{\mathrm{SS}} \mathrm{A} \leq \mathrm{V}_{\mathrm{RL}} \leq \mathrm{V}_{\mathrm{ID}} \leq \mathrm{V}_{\mathrm{RH}} \leq \mathrm{V}_{\mathrm{DD}} \mathrm{A}$. This constraint exists because the sample buffer amplifier cannot drive beyond the ATD power supply levels. If the input level goes outside of this range it will effectively be clipped.

Table 24. ATD Operating Characteristics in 5 V Range

| Conditions shown in Table 6 unless otherwise noted |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Num | C | Rating | Symbol | Min | Typ | Max | Unit |
| M1 | D | $\begin{array}{lr}\text { Reference Potential } & \text { Low } \\ & \text { High }\end{array}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{RL}} \\ & \mathrm{~V}_{\mathrm{RH}} \end{aligned}$ | $\begin{gathered} V_{S S} A \\ V_{D D} A \div 2 \end{gathered}$ | — | $\begin{gathered} \hline \mathrm{V}_{\mathrm{DD}} \mathrm{~A} \div 2 \\ \mathrm{~V}_{\mathrm{DD}} \mathrm{~A} \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| M2 | C | Differential Reference Voltage ${ }^{1}$ | $\mathrm{V}_{\mathrm{RH}}-\mathrm{V}_{\mathrm{RL}}$ | 4.50 | 5.00 | 5.25 | V |
| M3 | D | ATD Clock Frequency | $\mathrm{f}_{\text {ATDCLK }}$ | 0.5 | - | 2.0 | MHz |
| M4 | D | ATD 10-bit Conversion PeriodClock Cycles ${ }^{2}$ <br> @ 2.0MHz $\mathrm{f}_{\text {ATDCLK }}$ | $\mathrm{N}_{\text {CONV10 }}$ <br> TCONV10 | $14$ | - | $\begin{aligned} & 28 \\ & 14 \end{aligned}$ | Cycles $\mu \mathrm{S}$ |
| M5 | D | ATD 8-bit Conversion PeriodClock Cycles ${ }^{2}$ <br> @ 2.0MHz f ATDCLK | $\mathrm{N}_{\text {CoNV8 }}$ <br> TCONV8 | $\begin{gathered} 12 \\ 6 \end{gathered}$ | - | $\begin{aligned} & 26 \\ & 13 \end{aligned}$ | $\begin{gathered} \text { Cycles } \\ \mu \mathrm{s} \end{gathered}$ |
| M6 | D | Recovery Time ( $\mathrm{V}_{\mathrm{DD}} \mathrm{A}=5.0 \mathrm{~V}$ ) | $\mathrm{t}_{\text {REC }}$ | - | - | 20 | $\mu \mathrm{s}$ |
| M7 | P | Reference Supply current 1 ATD module enabled | $\mathrm{I}_{\text {REF }}$ | - | - | 0.375 | mA |
| M8 | P | Reference Supply current 2 ATD modules enabled | $\mathrm{I}_{\text {REF }}$ | - | - | 0.750 | mA |

1 Full accuracy is not guaranteed when differential voltage is less than 4.50 V
2 Minimum time assumes final sample period of 2 ATD clocks; maximum time assumes final sample period of 16 ATD clocks.
Table 25. ATD Operating Characteristics in 3.3 V Range
Conditions shown in Table 6, with $\mathrm{V}_{\mathrm{DD}} \mathrm{X}=3.3 \mathrm{~V} \pm 10 \%$ and a temperature maximum of $+140^{\circ} \mathrm{C}$ unless otherwise noted.

| Num | C | Rating | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| N1 | D | Reference Potential Low <br>  High | $\begin{aligned} & \mathrm{V}_{\mathrm{RL}} \\ & \mathrm{~V}_{\mathrm{RH}} \end{aligned}$ | $\begin{gathered} \mathrm{V}_{S S} \mathrm{~A} \\ \mathrm{~V}_{\mathrm{DD}} \mathrm{~A} \div 2 \end{gathered}$ | - | $\begin{gathered} \mathrm{V}_{\mathrm{DD}} \mathrm{~A} \div 2 \\ \mathrm{~V}_{\mathrm{DD}} \mathrm{~A} \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| N2 | C | Differential Reference Voltage ${ }^{1}$ | $\mathrm{V}_{\mathrm{RH}}-\mathrm{V}_{\mathrm{RL}}$ | 3.0 | 3.3 | 3.6 | V |
| N3 | D | ATD Clock Frequency | $\mathrm{f}_{\text {ATDCLK }}$ | 0.5 | - | 2.0 | MHz |
| N4 | D | ATD 10-bit Conversion PeriodClock Cycles ${ }^{2}$ Conv, Time at 2.0 MHz ATD Clock $\mathrm{f}_{\text {ATDCLK }}$ | $\mathrm{N}_{\text {CONV10 }}$ <br> TCONV10 | $\begin{gathered} 14 \\ 7 \end{gathered}$ | - | $\begin{aligned} & 28 \\ & 14 \end{aligned}$ | Cycles $\mu \mathrm{S}$ |
| N5 | D | ATD 8-bit Conversion PeriodClock Cycles ${ }^{2}$ Conv, Time at 2.0 MHz ATD Clock $\mathrm{f}_{\text {ATDCLK }}$ | $\mathrm{N}_{\text {CONV8 }}$ <br> TCONV8 | $\begin{gathered} \hline 12 \\ 6 \end{gathered}$ | - | $\begin{aligned} & \hline 26 \\ & 13 \end{aligned}$ | Cycles $\mu \mathrm{S}$ |
| N6 | D | Recovery Time ( $\mathrm{V}_{\mathrm{DD}} \mathrm{A}=5.0 \mathrm{~V}$ ) | $t_{\text {REC }}$ | - | - | 20 | $\mu \mathrm{S}$ |
| N7 | P | Reference Supply current 1 ATD module enabled | $\mathrm{I}_{\text {REF }}$ | - | - | 0.375 | mA |
| N8 | P | Reference Supply current 2 ATD modules enabled | $\mathrm{I}_{\text {REF }}$ | - | - | 0.250 | mA |

1 Full accuracy is not guaranteed when differential voltage is less than 3.0 V
2 Minimum time assumes final sample period of 2 ATD clocks; maximum time assumes final sample period of 16 ATD clocks.

### 3.10.1 Factors Influencing Accuracy

Three factors - source resistance, source capacitance and current injection - have an influence on the accuracy of the ATD.

### 3.10.1.1 Source Resistance

Due to the input pin leakage current as specified in Table 15 in conjunction with the source resistance there will be a voltage drop from the signal source to the ATD input. The maximum specified source resistance $\mathrm{R}_{\mathrm{S}}$, results in an error of less than $1 / 2 \mathrm{LSB}(2.5 \mathrm{mV})$ at the maximum leakage current. If the device or operating conditions are less than the worst case, or leakage-induced errors are acceptable, larger values of source resistance are allowed.

### 3.10.1.2 Source Capacitance

When sampling, an additional internal capacitor is switched to the input. This can cause a voltage drop due to charge sharing with the external capacitance and the pin capacitance. For a maximum sampling error of the input voltage $\leq 1 \mathrm{LSB}$, then the external filter capacitor must be calculated as, $\mathrm{C}_{\mathrm{f}} \geq 1024 \times\left(\mathrm{C}_{\text {INS }}-\mathrm{C}_{\text {INN }}\right)$.

### 3.10.1.3 Current Injection

There are two cases to consider:

1. A current is injected into the channel being converted. The channel being stressed has conversion values of $0 \times 3 \mathrm{FF}$ ( 0 xFF in 8-bit mode) for analog inputs greater than $\mathrm{V}_{\mathrm{RH}}$ and $0 \times 000$ for values less than $\mathrm{V}_{\mathrm{RL}}$ unless the current is higher than specified as disruptive condition.
2. Current is injected into pins in the neighborhood of the channel being converted. A portion of this current is picked up by the channel (coupling ratio K), This additional current impacts the accuracy of the conversion depending on the source resistance. The additional input voltage error on the converted channel can be calculated as $V_{E R R}=K \times R_{S} \times I_{I N J}$, with $\mathrm{I}_{\text {INJ }}$ being the sum of the currents injected into the two pins adjacent to the converted channel.

Table 26. ATD Electrical Characteristics

| Conditions are shown in Table 6 unless otherwise noted |  |  |  |  |  |  |  |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| Num | C | Rating | Symbol | Min | Typ | Max | Unit |
| P1 | C | Max input Source Resistance | $\mathrm{R}_{\mathrm{S}}$ | - | - | 1 | $\mathrm{~K} \Omega$ |
| P2 | T | Total Input Capacitance |  |  |  |  |  |
|  | Non Sampling <br>  <br> Sampling | $\mathrm{C}_{\mathrm{IN}}$ | - | - | 10 | pF |  |
| P3 | C | Disruptive Analog Input Current | $\mathrm{C}_{\mathrm{INS}}$ | - | - | 22 | pF |
| P4 | C | Coupling Ratio positive current injection | $\mathrm{I}_{\mathrm{NA}}$ | -2.5 | - | 2.5 | mA |
| P5 | C | Coupling Ratio negative current injection | $\mathrm{K}_{\mathrm{p}}$ | - | - | TBD | A/A |

## Electrical Characteristics

### 3.10.2 ATD Accuracy

Table 27 and Table 28 specify the ATD conversion performance excluding any errors due to current injection, input capacitance and source resistance.

Table 27. ATD Conversion Performance in 5 V Range
Conditions shown in Table 6 unless otherwise noted.
$\mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{RH}}-\mathrm{V}_{\mathrm{RL}}=5.12 \mathrm{~V}$, resulting in one 8 bit count $=20 \mathrm{mV}$ and one 10 bit count $=5 \mathrm{mV}$ $\mathrm{f}_{\text {ATDCLK }}=2.0 \mathrm{MHz}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \mathrm{A} \leq 5.5 \mathrm{~V}$

| Num | C | Rating | Symbol | Min | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Q1 | P | 10-bit Resolution | LSB | - | 5 | - | mV |
| Q2 | P | 10-bit Differential Nonlinearity | DNL | -1 | - | 1 | Counts |
| Q3 | P | 10-bit Integral Nonlinearity | INL | -2.5 | $\pm 1.5$ | 2.5 | Counts |
| Q4 | P | 10-bit Absolute Error ${ }^{1}$ | AE | -3 | $\pm 2.0$ | 3 | Counts |
| Q5 | P | 8-bit Resolution | LSB | - | 20 | - | mV |
| Q6 | P | 8-bit Differential Nonlinearity | DNL | -0.5 | - | 0.5 | Counts |
| Q7 | P | 8-bit Integral Nonlinearity | INL | -1.0 | $\pm 0.5$ | 1.0 | Counts |
| Q8 | P | 8-bit Absolute Error ${ }^{1}$ | AE | -1.5 | $\pm 1.0$ | 1.5 | Counts |

1 These values include the quantization error which is inherently $1 / 2$ count for any $A / D$ converter.

Table 28. ATD Conversion Performance in 3.3 V Range
Conditions shown in Table 6 unless otherwise noted.
$\mathrm{V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{RH}}-\mathrm{V}_{\mathrm{RL}}=5.12 \mathrm{~V}$, resulting in one 8 bit count $=20 \mathrm{mV}$ and one 10 bit count $=5 \mathrm{mV}$ $\mathrm{f}_{\text {ATDCLK }}=2.0 \mathrm{MHz}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \mathrm{A} \leq 5.5 \mathrm{~V}$

| Num | C | Rating | Symbol | Min | Typ | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| R1 | P | 10-bit Resolution | LSB | - | 3.25 | - | mV |
| R2 | P | 10-bit Differential Nonlinearity | DNL | -1.5 | - | 1.5 | Counts |
| R3 | P | 10-bit Integral Nonlinearity | INL | -3.5 | $\pm 1.5$ | 3.5 | Counts |
| R4 | P | 10-bit Absolute Error ${ }^{1}$ | AE | -5 | $\pm 2.0$ | 5 | Counts |
| R5 | P | 8-bit Resolution | LSB | - | 13 | - | mV |
| R6 | P | 8-bit Differential Nonlinearity | DNL | -0.5 | - | 0.5 | Counts |
| R7 | P | 8-bit Integral Nonlinearity | INL | -1.5 | $\pm 1.0$ | 1.5 | Counts |
| R8 | P | 8-bit Absolute Error ${ }^{\text {1 }}$ | AE | -1.5 | $\pm 1.0$ | 1.5 | Counts |

1 These values include the quantization error which is inherently $1 / 2$ count for any $A / D$ converter.
For the following definitions see also Figure 8.
Differential Non-Linearity (DNL) is defined as the difference between two adjacent switching steps.

$$
D N L(i)=\frac{V_{i}-V_{i-1}}{1 L S B}-1
$$

The Integral Non-Linearity (INL) is defined as the sum of all DNLs:

$$
\operatorname{INL}(n)=\sum_{i=1}^{n} \operatorname{DNL}(i)=\frac{V_{n}-V_{0}}{1 L S B}-n
$$



Figure 9. ATD Accuracy Definitions
NOTE
Figure 8 shows only definitions, for specification values refer to Table 27.

## Electrical Characteristics

### 3.10.3 ATD Electrical Specifications

Table 29 lists the DC electrical characteristics for the ATD module. Table 27 lists the analog-to-digital conversion performance specifications.

Table 29. ATD Electrical Characteristics (Operating) ${ }^{1}$


1 All voltages referred to $\mathrm{V}_{\mathrm{SS}} \mathrm{A},-40$ to $125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}} \mathrm{A}=5.0 \mathrm{~V} \pm 10 \%$ and 2.0 MHz conversion rate unless otherwise noted. Refer to Table 6 for additional operating conditions.
2 To obtain full-scale, full-range results, $\mathrm{V}_{\mathrm{SS}} \mathrm{A}<\mathrm{V}_{\mathrm{RL}}<\mathrm{V}_{\mathrm{INDC}}<\mathrm{V}_{\mathrm{RH}}<\mathrm{V}_{\mathrm{DD}} \mathrm{A}$. Sample buffer amp cannot drive beyond the power supply levels. If the input level goes outside of this range, it will effectively be clipped.
${ }^{3}$ Full accuracy is not guaranteed when the differential reference voltage is less than 4.5 V .
${ }^{4} 85^{\circ} \mathrm{C}, 105^{\circ} \mathrm{C}$, and $125^{\circ} \mathrm{C}$ refer to the "C", "V", and "M" Temperature Options, respectively.
5 The input injection current is specified to 1 count of error.

## Electrical Characteristics

6 Maximum leakage occurs at maximum operating temperature. Current decreases by approximately one-half for each 8 to $12^{\circ} \mathrm{C}$, in the ambient temperature range of 50 to $125^{\circ} \mathrm{C}$.
7 Below disruptive current conditions, the channel being stressed has conversion values of $0 \times 3 F F$ for analog inputs greater than $V_{R H}$ and $0 x 000$ for values less than $V_{R L}$. This assumes that $V_{D D} A \geq A V_{R H}$ and $V_{R L} \geq V_{S S} A$ due to the presence of the sample amplifier. Other channels are not affected by non-disruptive conditions.
8 Coupling Ratio, K , is defined as the ratio of the output current, $\mathrm{I}_{\mathrm{OUT}}$, measured on the pin under test to the injection current, $\mathrm{I}_{\mathrm{INJ}}$, when both adjacent pins are overstressed with the specified injection current. $\mathrm{K}=\mathrm{I}_{\mathrm{OUT}} \div \mathrm{I}_{\mathrm{INJ}}$. The input voltage error on the channel under test is calculated as Verr $=I_{I_{N J}} \times K \times R_{S}$.
9 Total injection current is determined by the number of channels injecting (for example, 15), external injection voltage ( $\mathrm{V}_{\mathrm{INJ}}-\mathrm{V}_{\mathrm{POSCLAMP}}$, or $\left.\mathrm{V}_{\mathrm{INJ}}-\mathrm{V}_{\mathrm{NEGCLAMP}}\right)$, and the external source impedance, Rs, wherein all input channels have the same values. To determine the error voltage on the converted channel, only the two adjacent channels are expected to contribute to the error voltage: $\mathrm{V}_{\text {errj }}=\left(\mathrm{V}_{\mathrm{INJ}}-\mathrm{V}_{\mathrm{CLAMP}}\right) \times \mathrm{K} \times 2$.
10 For a maximum sampling error of the input voltage $\leq 1$ LSB, then the external filter capacitor, $C_{f} \geq 1024 \times C_{\text {SAMP }}$. The value of $\mathrm{C}_{\text {SAMP }}$ in the new design may be reduced, or increased slightly.

Table 30. ATD Performance Specifications ${ }^{1}$

| Num | C | Rating | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| T1 | D | 10-bit Resolution | LSB | - | 5 | - | mV |
| T2 | D | 10-bit Differential Nonlinearity ${ }^{2}$ | DNL | -1 | - | 1 | Counts |
| T3 | D | 10-bit Integral Nonlinearity ${ }^{2}$ | INL | -2 | - | 2 | Counts |
| T4 | D | 10-bit Absolute Error $^{2,3}$ | AE | -2.5 | - | 2.5 | Counts |
| T5 | D | Max input Source Impedance ${ }^{4}$ | $\mathrm{R}_{\mathrm{S}}$ | - | - | 100 | $\mathrm{k} \Omega$ |

1 All voltages referred to $\mathrm{V}_{\mathrm{SS}} \mathrm{A}, \mathrm{V}_{\mathrm{DD}} \mathrm{A}=5.0 \mathrm{~V} \pm 10 \%$, ATD clock $=2.1 \mathrm{Mhz}$., -40 to $125^{\circ} \mathrm{C}$.
2 Note: $1 \mathrm{LSB}=1$ Count (At $\mathrm{V}_{\text {REF }}=5.12 \mathrm{~V}$, one 8 bit count $=20 \mathrm{mV}$, one 10 -bit count $=5 \mathrm{mV}$ )
3 These values include quantization error which is inherently $1 / 2$ count for any $A / D$ converter.
4 This value is based on error attributed to the specified leakage value of TBD nA resulting in an error of less than $1 / 2$ LSB ( 2.5 mV ). If operating conditions are less than worst case or leakage-induced error is acceptable, larger values of source resistance is allowable.

### 3.10.4 ATD Timing Specifications

Table 31. ATD Timing Specifications

| Num | C | Rating | Symbol | Min | Typ | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| U1 | D | ATD Module Clock Frequency | $\mathrm{F}_{\mathrm{clk}}$ | - | - | 25.0 | MHz |
| U2 | D | ATD Conversion Clock Frequency | $\mathrm{F}_{\text {atdclk }}$ | 0.5 | - | 2.0 | MHz |
| U3 | D | ATD 10-bit Conversion Period | Clock Cycles <br> Conv. Time | $\mathrm{N}_{\text {CONV10 }}$ <br> $\mathrm{T}_{\text {CONV10 }}$ | 14 <br> 7 | - | 28 |
| 14 | Cycles <br> $\mu \mathrm{sec}$ |  |  |  |  |  |  |
| U4 | D | Stop Recovery Time $\left(\mathrm{V}_{\mathrm{DD}} \mathrm{A}=5.0 \mathrm{~V}\right)$ | $\mathrm{T}_{\mathrm{SR}}$ | - | - | 100 | $\mu \mathrm{sec}$ |

Table 32. ATD External Trigger Timing Specifications

| Num | C | Parameter | Symbol | Min | Max | Unit |
| :---: | :---: | :--- | :---: | :---: | :---: | :---: |
| V1 | D | ETRIG Minimum Period | $\mathrm{T}_{\text {PERIOD }}$ | - | 1 sample + <br> 1 conv. + <br> 1 ATD clock | CYCLE |
| V2 | D | ETRIG Minimum Pulse Width | $\mathrm{t}_{\text {PW }}$ | 2 | - | SYS CLK |
| V3 | D | ETRIG Level Recovery |  |  |  |  |
|  |  | $\mathrm{t}_{\text {LR }}$ | 1 | - | SYS CLK |  |
| V4 | D | Conversion Start Delay | $\mathrm{t}_{\text {DLY }}$ | - | 2 | SYS CLK |

1 Time prior to end of conversion that the ETRIG pin must be deactivated so that another conversion sequence does not start.

## Electrical Characteristics



Figure 10. ATD External Trigger Timing Diagram

### 3.11 Serial Peripheral Interface Electrical Specifications

### 3.11.1 Master Mode

Figure 11 and Figure 12 illustrate master mode timing. Timing values are shown in Table 33.
Table 33. SPI Master Mode Timing Characteristics ${ }^{1}$

| Conditions are shown in Table 6 unless otherwise noted, $\mathrm{C}_{\text {LOAD }}=200 \mathrm{pF}$ on all outputs |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Num | C | Rating | Symbol | Min | Typ | Max | Unit |
| W1a | P | Operating Frequency | $\mathrm{f}_{\mathrm{op}}$ | DC | - | 1/4 | $\mathrm{f}_{\text {bus }}$ |
| W1b | P | SCK Period $\mathrm{t}_{\text {sck }}=1 / \mathrm{f}_{\text {op }}$ | $\mathrm{t}_{\text {sck }}$ | 4 | - | 2048 | $\mathrm{t}_{\text {bus }}$ |
| W2 | D | Enable Lead Time | $\mathrm{t}_{\text {lead }}$ | 1/2 | - | - | $\mathrm{t}_{\text {sck }}$ |
| W3 | D | Enable Lag Time | $\mathrm{t}_{\text {lag }}$ | 1/2 | - | - | $\mathrm{t}_{\text {sck }}$ |
| W4 | D | Clock (SCK) High or Low Time | $t_{\text {wsck }}$ | $\mathrm{t}_{\text {bus }}-30$ | - | $1024 \mathrm{t}_{\text {bus }}$ | ns |
| W5 | D | Data Setup Time (Inputs) | $\mathrm{t}_{\mathrm{su}}$ | 25 | - | - | ns |
| W6 | D | Data Hold Time (Inputs) | $t_{\text {hi }}$ | 0 | - | - | ns |
| W9 | D | Data Valid (after Enable Edge) | $\mathrm{t}_{\mathrm{v}}$ | - | - | 25 | ns |
| W10 | D | Data Hold Time (Outputs) | $\mathrm{t}_{\mathrm{ho}}$ | 0 | - | - | ns |
| W11 | D | Rise Time Inputs and Outputs | $\mathrm{t}_{\mathrm{r}}$ | - | - | 25 | ns |
| W12 | D | Fall Time Inputs and Outputs | $\mathrm{t}_{\mathrm{f}}$ | - | - | 25 | ns |

1 The numbers 7, 8 in the column labeled "Num" are missing. This has been done on purpose to be consistent between the Master and the Slave timing shown in Table 34.

### 3.11.2 Slave Mode

Figure 13 and Figure 14 illustrate the slave mode timing. Timing values are shown in Table 34.
Table 34. SPI Slave Mode Timing Characteristics
Conditions are shown in Table 6 unless otherwise noted, CLOAD $=200 \mathrm{pF}$ on all outputs

| Num | C | Rating | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X1a | P | Operating Frequency | $\mathrm{f}_{\mathrm{op}}$ | DC | - | 1/4 | $\mathrm{f}_{\text {bus }}$ |
| X1b | P | SCK Period $\mathrm{t}_{\text {sck }}=1 / \mathrm{f}_{\mathrm{op}}$ | $\mathrm{t}_{\text {sck }}$ | 4 | - | 2048 | $t_{\text {bus }}$ |
| X2 | D | Enable Lead Time | $\mathrm{t}_{\text {lead }}$ | 1 | - | - | $\mathrm{t}_{\text {cyc }}$ |
| X3 | D | Enable Lag Time | $\mathrm{t}_{\text {lag }}$ | 1 | - | - | $\mathrm{t}_{\mathrm{cyc}}$ |
| X4 | D | Clock (SCK) High or Low Time | $\mathrm{t}_{\text {wsck }}$ | $\mathrm{t}_{\mathrm{cyc}}-30$ | - | - | ns |
| X5 | D | Data Setup Time (Inputs) | $\mathrm{t}_{\text {su }}$ | 25 | - | - | ns |
| X6 | D | Data Hold Time (Inputs) | $t_{\text {hi }}$ | 25 | - | - | ns |
| X7 | D | Slave Access Time | $\mathrm{ta}_{\mathrm{a}}$ | - | - | 1 | $\mathrm{t}_{\text {cyc }}$ |
| X8 | D | Slave SIN Disable Time | $\mathrm{t}_{\text {dis }}$ | - | - | 1 | $\mathrm{t}_{\text {cyc }}$ |
| X9 | D | Data Valid (after SCK Edge) | $t_{v}$ | - | - | 25 | ns |
| X10 | D | Data Hold Time (Outputs) | $\mathrm{t}_{\text {ho }}$ | 0 | - | - | ns |
| X11 | D | Rise Time Inputs and Outputs | $\mathrm{t}_{\mathrm{r}}$ | - | - | 25 | ns |
| X12 | D | Fall Time Inputs and Outputs | $\mathrm{t}_{\mathrm{f}}$ | - | - | 25 | ns |



Figure 11. SPI Master Timing (CPHA = 0)

${ }_{2}^{1}$ If configured as output.
${ }^{2} \operatorname{LSBF}=0$. For $\operatorname{LSBF}=1$, bit order is LSB, bit $1, \ldots$, bit $6, M S B$.
Figure 12. SPI Master Timing (CPHA =1)


Figure 13. SPI Slave Timing $(C P H A=0)$


Figure 14. SPI Slave Timing (CPHA =1)

### 3.12 FlexCAN Electrical Specifications

Table 35. FlexCAN Wake-up Pulse Characteristics
Conditions are shown in Table 6 unless otherwise noted

| Num | C | Rating | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Y1 | P | FlexCAN Wake-up dominant pulse filtered | $\mathrm{t}_{\text {WUP }}$ | - | - | 2 | $\mu \mathrm{~s}$ |
| Y2 | P | FlexCAN Wake-up dominant pulse passed | $\mathrm{t}_{\text {WUP }}$ | 5 | - | - | $\mu \mathrm{s}$ |

### 3.13 Program Flash and Data Flash Timing Characteristics

## NOTE

Unless otherwise noted the abbreviation NVM (Non-Volatile Memory) is used for both program Flash and data Flash.

### 3.13.1 NVM timing

The time base for all NVM program or erase operations is derived from the system clock divided by two (Fsys/2). A minimum system frequency $\mathrm{f}_{\mathrm{NVMfsys}}$ is required for performing program or erase operations. The NVM modules do not have any means to monitor the frequency and will not prevent program or erase operation at frequencies above or below the specified minimum. Attempting to program or erase the NVM modules at a lower frequency a full program or erase transition is not assured.
The Flash and Data Flash program and erase operations are timed using a clock derived from the system frequency using the CFMCLKD register. The frequency of this clock must be set within the limits specified as $\mathrm{f}_{\text {NVMOP. }}$. The minimum program and erase times shown in Table 36 are calculated for maximum $\mathrm{f}_{\text {NVMOP }}$ and maximum $f_{\text {bus }}$. The maximum times are calculated for minimum $f_{\text {NVMOP }}$ and a $f_{\text {bus }}$ of 2 MHz .

### 3.13.1.1 Single Word Programming

The programming time for single word programming is dependant on the bus frequency as a well as on the frequency $f_{\text {NVMOP }}$ and can be calculated according to the following formula.

$$
t_{\text {swpgm }}=9 \cdot \frac{1}{f_{\text {NVMOP }}}+25 \cdot \frac{1}{f_{\text {bus }}}
$$

### 3.13.1.2 Burst Programming

This applies only to the Flash where up to 32 words in a row can be programmed consecutively using burst programming by keeping the command pipeline filled. The time to program a consecutive word can be calculated as:

$$
t_{\text {bwpgm }}=4 \cdot \frac{1}{f_{\text {NVMOP }}}+9 \cdot \frac{1}{f_{\text {bus }}}
$$

The time to program a whole row is:

$$
t_{\text {brpgm }}=t_{\text {swpgm }}+31 \cdot t_{\text {bwpgm }}
$$

Burst programming is more than 2 times faster than single word programming.

## Electrical Characteristics

### 3.13.1.3 Sector Erase

Erasing a 4 k byte Flash sector takes:

$$
\mathrm{t}_{\mathrm{era}} \approx 4000 \cdot \frac{1}{\mathrm{f}_{\mathrm{NVMOP}}}
$$

The setup time can be ignored for this operation.

### 3.13.1.4 Mass Erase

Erasing a NVM block takes:

$$
t_{\text {mass }} \approx 20000 \cdot \frac{1}{f_{\text {NVMOP }}}
$$

The setup time can be ignored for this operation.

### 3.13.1.5 Blank Check

The time it takes to perform a blank check on the Flash or Data Flash is dependant on the location of the first non-blank word starting at relative address zero. It takes one bus cycle per word to verify plus a setup of the command.

$$
\mathrm{t}_{\mathrm{check}} \approx \text { location } \cdot \mathrm{t}_{\mathrm{cyc}}+10 \cdot \mathrm{t}_{\mathrm{cyc}}
$$

Table 36. NVM Timing Characteristics ${ }^{1}$

| Num | C | Rating | Symbol | Min | Typ | Max | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| Z1 | D | System Clock/2 | $f_{\text {NVMfsys }}$ | 0.5 | - | $50^{2}$ | MHz |
| Z2 | D | Bus frequency for Programming or Erase Operations | $\mathrm{f}_{\text {NVMBUs }}$ | 1 | - | - | MHz |
| Z3 | D | Operating Frequency | $\mathrm{f}_{\text {NVMOP }}$ | 150 | - | 200 | kHz |
| Z4 | P | Single Word Programming Time | $\mathrm{t}_{\text {swpgm }}$ | $46^{3}$ | - | $74.5^{4}$ | $\mu \mathrm{~s}$ |
| Z5 | D | Flash Burst Programming consecutive word | $\mathrm{t}_{\text {bwpgm }}$ | $20.4^{3}$ | - | $31^{4}$ | $\mu \mathrm{~s}$ |
| Z6 | D | Flash Burst Programming Time for 32 Words | $\mathrm{t}_{\text {brpgm }}$ | $678.4^{3}$ | - | $1035.5^{4}$ | $\mu \mathrm{~s}$ |
| Z7 | P | Sector Erase Time | $\mathrm{t}_{\text {era }}$ | $20^{5}$ | - | $26.7^{4}$ | ms |
| Z8 | P | Mass Erase Time | $\mathrm{t}_{\text {mass }}$ | $100^{5}$ | - | $133^{4}$ | ms |
| Z9 | D | Blank Check Time Flash per block | $\mathrm{t}_{\text {check }}$ | $11^{6}$ | - | $32778^{7}$ | $\mathrm{t}_{\text {cyc }}$ |
| Z10 | D | Blank Check Time Data Flash per block | $\mathrm{t}_{\text {check }}$ | $11^{6}$ | - | $2058^{7}$ | $\mathrm{t}_{\text {cyc }}$ |

[^3]
## Electrical Characteristics

### 3.13.2 NVM Reliability

The reliability of the NVM blocks is guaranteed by stress test during qualification, constant process monitors and burn-in to screen early life failures. The failure rates for data retention and program/erase cycling are specified at the operating conditions noted. The program/erase cycle count on the sector is incremented every time a sector or mass erase event is executed.

Table 37. NVM Reliability Characteristics

| Conditions shown in Table 6 unless otherwise noted. |  |  |  |  |  |  |
| :---: | :---: | :--- | :---: | :---: | :---: | :---: |
| Num | C | Rating | Min | Unit |  |  |
| Z10 | C | Program/Data Flash Program/Erase endurance (-40C to +125C) | 10,000 | Cycles |  |  |
| Z11 | C | Program/Data Flash Data Retention Lifetime | 15 | Years |  |  |

## NOTE

All values shown in Table 37 are target values and subject to characterization.

For Flash cycling performance, each Program operation must be preceded by an erase.

## 4 Device Pin Assignments

The MAC7100 Family is available in 208-pin ball grid array (MAP BGA), 144-pin low profile quad flat (LQFP), 112-pin LQFP, and 100-pin LQFP package options. The family of devices offer pin-compatible packaged devices to assist with system development and accommodate a direct application enhancement path. Refer to Table 1 for a comparison of the peripheral sets and package options for each device.
Most pins perform two or more functions, which is described in more detail in the MAC7100 Microcontroller Family Reference Manual (MAC7100RM/D). Figure 15, Figure 16, Figure 17, Figure 18, and Figure 19 show the pin assignments for the various packages.

### 4.1 MAC7141PV Pin Assignments



Figure 15. Pin Assignments for MAC7141 in 100-pin LQFP

### 4.2 MAC7121PV Pin Assignments



Figure 16. Pin Assignments for MAC7121 in 112-pin LQFP

### 4.3 MAC7101PV Pin Assignments



Figure 17. Pin Assignments for MAC7101 in 144-pin LQFP

### 4.4 MAC7111PV Pin Assignments



Figure 18. Pin Assignments for MAC7111 in 144-pin LQFP

### 4.5 MAC7131VF Pin Assignments



Figure 19. Pin Assignments for MAC7131 in 208-pin MAP BGA

## 5 Mechanical Information

### 5.1 100-Pin LQFP Package




DETAIL C

NOTES:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER
3. DATUM PLANE -H- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE
4. DATUMS -A-,-B- AND -D- TO BE
5. DATUMS -A-,-B- AND -D- TO BE
DETERMINED AT DATUM PLANE -H-.
6. DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE -C-.
7. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE -H-
8. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT.


Figure 20. 100-Pin LQFP Mechanical Dimensions (Case No. 983)

## Mechanical Information

### 5.2 112-Pin LQFP Package


VIEW Y

NOTES:

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
2. DIMENSIONS IN MILLIMETERS
3. DATUMS L, M AND N TO BE DETERMINED AT SEATING PLANE, DATUM T
4. DIMENSIONS S AND V TO BE DETERMINED
AT
SEATING PLANE, DATUM T
5. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 PER SIDE. DIMENSIONS A AND B INCLUDE MOLD MISMATCH
6. DIMENSION D DOES NOT INCLUDE

| DIM | MILLIMETER |  |
| :---: | :---: | :---: |
|  | MIN | MAX |
| A | 20.000 BSC |  |
| A1 | 10.000 BSC |  |
| B | 20.000 BSC |  |
| B1 | 10.000 BSC |  |
| C | --- | 1.600 |
| C1 | 0.050 | 0.150 |
| C2 | 1.350 | 1.450 |
| D | 0.270 | 0.370 |
| E | 0.450 | 0.750 |
| F | 0.270 | 0.330 |
| G | 0.650 BSC |  |
| J | 0.090 | 0.170 |
| K | 0.500 REF |  |
| P | 0.325 BSC |  |
| R1 | 0.100 | 0.200 |
| R2 | 0.100 | 0.200 |
| S | 22.000 BSC |  |
| S1 | 11.000 BSC |  |
| V | 22.000 BSC |  |
| V1 | 11.000 BSC |  |
| Y | 0.250 REF |  |
| Z | 1.000 REF |  |
| AA | 0.090 | 0.160 |
| $\theta$ | $0^{\circ}$ | 8 |
| $\theta 1$ | $3^{\circ}$ | 7 |
| $\theta 2$ | $11^{\circ}$ | 13 |
| $\theta 3$ | $11^{\circ}$ | $13^{\circ}$ |

VIEW AB

Figure 21. 112-Pin LQFP Mechanical Dimensions (Case No. 987)

## Mechanical Information

### 5.3 144-Pin LQFP Package



NOTES:

1. DIMENSIONS AND TOLERANCING PER ASME Y14.5M, 1994.
2. DIMENSIONS IN MILLIMETERS.
3. DATUMS L, M, N TO BE DETERMINED AT THE SEATING PLANE, DATUM T.
4. DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE, DATUM T.
5. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE H.
6. Dimension d does not include dambar PROTRUSION. ALLWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE D
DIMENSION TO EXCEED 0.35 .


| DIM | MILLIMETER |  |
| :---: | :---: | :---: |
|  | MIN | MAX |
| A | 20.00 BSC |  |
| A1 | 10.00 BSC |  |
| B | 20.00 BSC |  |
| B1 | 10.00 BSC |  |
| C | 1.40 | 1.60 |
| C1 | 0.05 | 0.15 |
| C2 | 1.35 | 1.45 |
| D | 0.17 | 0.27 |
| E | 0.45 | 0.75 |
| F | 0.17 | 0.23 |
| G | 0.50 BSC |  |
| J | 0.09 | 0.20 |
| K | 0.50 REF |  |
| P | 0.25 BSC |  |
| R1 | 0.13 | 0.20 |
| R2 | 0.13 | 0.20 |
| S | 22.00 BSC |  |
| S1 | 11.00 BSC |  |
| V | 22.00 BSC |  |
| V1 | 11.00 BSC |  |
| Y | 0.25 REF |  |
| Z | 1.00 REF |  |
| AA | 0.09 | 0.16 |
| $\theta$ | $0^{\circ}$ |  |
| $\theta 1$ | $0^{\circ}$ | $7^{\circ}$ |
| $\theta 2$ | $11^{\circ}$ | $13^{\circ}$ |

Figure 22. 144-Pin LQFP Mechanical Dimensions (Case No. 918)

### 5.4 208-Pin MAP BGA Package



NOTES:

1. ALL DIMENSIONS ARE IN MILLIMETERS.
2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994.
3. DIMENSION b IS MEASURED AT THE MAXIMUM

SOLDER BALL DIAMETER, PARALLEL TO DATUM PLANE Z.
4. DATUM Z (SEATING PLANE) IS DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. 5. PARALLELISM MEASEMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE.

| DIM | MILLIMETERS |  |
| :---: | :---: | :---: |
|  | MIN | MAX |
| A | -- | 2.00 |
| A1 | 0.40 | 0.60 |
| A2 | 1.00 | 1.30 |
| b | 0.50 | 0.70 |
| D | 17.00 BSC |  |
| E | 17.00 BSC |  |
| e | 1.00 BSC |  |
| S | 0.50 BSC |  |



Figure 23. 208-Pin MAP BGA Mechanical Dimensions (Case No. 1159A-01)

## THIS PAGE INTENTIONALLY LEFT BLANK

## HOW TO REACH US:

## USA / EUROPE / Locations Not Listed:

## Motorola Literature Distribution

P.O. Box 5405

Denver, Colorado 80217
1-800-521-6274 or 480-768-2130

## JAPAN:

Motorola Japan Ltd.
SPS, Technical Information Center
3-20-1, Minami-Azabu Minato-ku
Tokyo, 106-8573 Japan
81-3-3440-3569
ASIA/PACIFIC:
Motorola Semiconductors H.K. Ltd.
Silicon Harbour Centre
2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
852-26668334
HOME PAGE:
http://motorola.com/semiconductors

## M MOTOROLA

Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document
Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgica implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.
MOTOROLA and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer
© Motorola, Inc. 2003

## HOW TO REACH US:

## USA / EUROPE / Locations Not Listed:

## Motorola Literature Distribution

P.O. Box 5405

Denver, Colorado 80217
1-800-521-6274 or 480-768-2130

## JAPAN:

Motorola Japan Ltd.
SPS, Technical Information Center
3-20-1, Minami-Azabu Minato-ku
Tokyo, 106-8573 Japan
81-3-3440-3569
ASIA/PACIFIC:
Motorola Semiconductors H.K. Ltd.
Silicon Harbour Centre
2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
852-26668334
HOME PAGE:
http://motorola.com/semiconductors

## M MOTOROLA

Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document
Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgica implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.
MOTOROLA and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer
© Motorola, Inc. 2003

Mechanical Information


[^0]:    1 At the time of publication, this value is yet to be determined, and will be supplied when device characterization is complete.
    $285^{\circ} \mathrm{C}, 105^{\circ} \mathrm{C}$, and $125^{\circ} \mathrm{C}$ refer to the "C", "V", and "M" Temperature Options, respectively.
    3 RTI disabled / enabled.

[^1]:    High Impedance Output.
    Current $\mathrm{I}_{\mathrm{DD}} \mathrm{PLL}=1 \mathrm{~mA}$ (Low Power Oscillator).
    Current $I_{D D} P L L=3 \mathrm{~mA}$ (Standard Oscillator).
    4 Monitors $V_{D D} A$, active only in full performance mode. Indicated I/O and ATD performance degradation due to low supply voltage.
    5 Monitors $\mathrm{V}_{\mathrm{DD}} 2.5$, active only in full performance mode. Only POR is active in reduced performance mode.
    6 Monitors $\mathrm{V}_{\mathrm{DD}} 2.5$, active in all modes.

[^2]:    1 Depending on the crystal; a damping series resistor might be necessary
    2 XCLKS negated during reset
    $3 \mathrm{f}_{\mathrm{osc}}=4 \mathrm{MHz}, \mathrm{C}=22 \mathrm{pF}$.
    4 Maximum value is for extreme cases using high $Q$, low frequency crystals

[^3]:    1 Conditions are shown in Table 6 unless otherwise noted
    2 Restrictions for oscillator in crystal mode apply!
    3 Minimum programming times are achieved under maximum NVM operating frequency $f_{\text {NVMOP }}$ and maximum bus frequency $f_{\text {bus }}$.
    4 Maximum erase and programming times are achieved under particular combinations of $f_{\text {NVMOP }}$ and bus frequency $\mathrm{f}_{\text {bus }}$. Refer to formulae in Section 3.13.1.1, "Single Word Programming," through Section 3.13.1.4, "Mass Erase," for more information.
    5 Minimum erase times are achieved under maximum NVM operating frequency $f_{\text {NVMOP. }}$
    6 Minimum time, if first word in the array is not blank
    7 Maximum time to complete check on an erased block

