

# **ADVANCE**

## CYWB012X Family

# West Bridge<sup>®</sup>: Antioch<sup>™</sup>

#### Features

- SLIM<sup>®</sup> architecture, allowing simultaneous and independent data paths between processor and USB, and between USB and mass storage
- High speed USB at 480 Mbps
  - USB 2.0 compliant
- Integrated USB 2.0 transceiver, smart Serial Interface Engine
  16 programmable endpoints
- Mass storage device support
  - □ MMC/MMC+/SD
  - NAND Flash: x8 or x16, SLC
  - Full NAND management (ECC, wear-leveling)
- Memory-mapped interface to main processor
- DMA slave support
- Ultra low power, 1.8V core operation
- Small footprint, 6x6 mm VFBGA and WLCSP

- Selectable clock input frequencies
  19.2 MHz, 24 MHz, 48 MHz
- Expanded mass storage device support MMC/MMC+/SD
  - □ CE-ATA for micro-HDD □ NAND Flash: x8 or x16, SLC
  - □ Full NAND management (ECC, wear-leveling)
- Expanded selectable clock input frequencies
  19.2 MHz, 24 MHz, 26 MHz, 48 MHz

#### Applications

- Cellular Phones
- Portable Media Players
- Personal Digital Assistants
- Digital Cameras
- Portable Video Recorder



198 Champion Court

٠

San Jose, CA 95134-1709 • 408-943-2600 Revised September 15, 2009





#### Description

West Bridge<sup>®</sup> Antioch<sup>™</sup> is a peripheral mass storage controller that enhances a processor system with flexible mass storage support and high speed USB connectivity.

Antioch has three different ports that enable connections among a main processor (P-Port), one or more mass storage devices (S-Port), and a USB host (U-Port). Antioch's unique SLIM architecture allows these three ports to interact simultaneously and independently of each other. This offers connectivity from USB to Storage (typically used for PC high speed data download), from USB to Processor (used for synchronization operations), and from Processor to Storage.

Connected as a slave to a main processor, Antioch adds support for high speed USB and mass storage access including MMC, MMC+, SDIO, CE-ATA, SLC and MLC NAND. Antioch further enables new usage models by allowing USB to directly connect to a storage device independent of the main processor.

Antioch is primarily targeted at handsets, to enable high speed connectivity to a PC through USB, and support for the latest mass storage devices.

Antioch can, for instance, enable a multimedia phone to support HDD or NAND MLC storage, with the ability to download multimedia data at high speed from a PC directly to the storage device.

#### The SLIM Architecture

The Simultaneous Link to Independent Multimedia (SLIM) architecture allows three interfaces (P-port, S-port, and U-port) to connect to one another independent of each other.

With this architecture, connecting the device using Antioch to a PC through USB does not disturb any of the functions of the device, which can still access mass storage, at the same time the PC is synchronizing with the main processor.

The SLIM architecture enables new usage models, in which a PC can access a mass storage device independent of the main processor, or enumerate access to both the mass storage and the main processor at the same time.

In a handset, this enables to use the phone as a thumb drive or download media files to the phone while still having full functionality available on the phone. It also allows using the same phone as a modem to connect the PC to the web.

## Mass Storage Support (S-Port)

The S-Port can be configured in two different modes, either simultaneously supporting an SDIO/MMC+/CE-ATA port and a x8 NAND port, or supporting a unique x16 NAND access port.

Antioch, as part of its mass storage management functions, can fully manage a NAND device. An embedded 8051 manages the

actual reading and writing of the NAND, along with its required protocols, including Single Level Cell (SLC) and Multi-Level Cell (MLC) NAND. It performs standard NAND management functions such as ECC and wear leveling.

### **Processor Interface (P-Port)**

Communication with the external processor is realized through a dedicated processor interface. This interface supports both synchronous and asynchronous SRAM-mapped memory accesses. This ensures straightforward electrical communications with the processor, which may also have other devices connected on a shared memory bus.

The memory address is decoded to access any of the multiple endpoint buffers inside Antioch. These endpoints serve as buffers for data between each pair of ports, for example, between the processor port and the USB port. The processor writes and reads into these buffers via the memory interface.

Access to these buffers is controlled by either using a DMA protocol or an interrupt to the main processor. These two modes are configurable by the external processor.

As a DMA slave, Antioch generates a DMA request signal to signify to the main processor that a specific buffer is ready to be read from or written to. The external processor monitors this signal and polls Antioch for the specific buffers ready for read or write. It then performs the appropriate read or write operations on the buffer through the processor interface. This way, the external processor only deals with the buffers to access a multitude of storage devices connected to Antioch.

In the Interrupt mode, Antioch communicates important buffer status changes to the external processor using an interrupt signal. The external processor then polls Antioch for the specific buffers ready for read or write, and it performs the appropriate read or write operations via the processor interface.

#### Configuration

The West Bridge Antioch device includes configuration and status registers that are accessible as memory-mapped registers through the processor interface. The configuration registers allow the system to specify certain behavior of Antioch. For example, it can mask certain status registers from raising an interrupt. The status registers convey various status of Antioch, such as the addresses of buffers for read operations.

#### Packaging

The West Bridge Antioch is available in two packaging options: As a bare die or in a 6x6 mm, 100-pin, very fine BGA (VFBGA). As a 100-pin VFBGA, it consumes a small amount of space and allows for easy debug and connections to the other devices in the system.





## Pin List

|                 | Pin Name                                                       |               | I/O            | Pin Description                           | Standby | Reset | Power Domain   |  |
|-----------------|----------------------------------------------------------------|---------------|----------------|-------------------------------------------|---------|-------|----------------|--|
|                 | CLK                                                            |               | I              | Clock                                     | -       | -     | PVDDQ          |  |
| P-Port          | CE#                                                            |               | I              | Chip Select                               | -       | -     | VGND           |  |
|                 | A[7:0]                                                         |               | I              | Address Bus                               | -       | -     |                |  |
|                 | DQ[15:0]                                                       |               | I/O            | Data Bus                                  | Z       | Z     |                |  |
|                 | ADV#                                                           | ADV#          |                | Address Valid                             | -       | -     |                |  |
| F-FOIL          | OE#                                                            |               | I              | Output Enable                             | -       | -     |                |  |
|                 | WE#                                                            |               | I              | Write Enable                              | -       | -     |                |  |
|                 | INT#                                                           |               | 0              | Interrupt Request                         | Z       | Z     |                |  |
|                 | DRQ#                                                           |               | 0              | DMA Request                               | Z       | Z     |                |  |
|                 | DACK#                                                          |               | I              | DMA Acknowledgement                       | -       | -     |                |  |
|                 | SDIO and 8-bit NAND 16-bit NAND<br>Configuration Configuration |               |                |                                           |         |       |                |  |
|                 | SD_D[7:0]                                                      | NAND_IO[15:8] | I/O            | SD Data bus/NAND Upper<br>I/O bus         | Z       | Z     | SSVDDQ<br>VGND |  |
|                 | SD_CLK                                                         | N/A           | 0              | SD Clock                                  | Z       | Z     |                |  |
|                 | SD_CMD                                                         | N/A           | I/O            | SD Command                                | Z       | Z     |                |  |
|                 | SD_POW                                                         | N/A           | 0              | SD Power Control                          | Z       | Z     |                |  |
|                 | SD_WP                                                          | N/A           | I              | GPIO (SD Write Protection<br>Microswitch) | -       | -     |                |  |
| S-Port          | NAND_IO[7:0]                                                   | NAND_IO[7:0]  | I/O            | NAND Lower I/O bus                        | Z       | Z     | SNVDDQ         |  |
|                 | NAND_CLE                                                       | NAND_CLE      | 0              | CMD Latch Enable                          | Z       | Z     | VGND           |  |
|                 | NAND_ALE                                                       | NAND_ALE      | 0              | Address Latch Enable                      | Z       | Z     |                |  |
|                 | NAND_CE#                                                       | NAND_CE#      | 0              | Chip Enable                               | Z       | Z     |                |  |
|                 | NAND_RE#                                                       | NAND_RE#      | 0              | Read Enable                               | Z       | Z     |                |  |
|                 | NAND_WE#                                                       | NAND_WE#      | 0              | Write Enable                              | Z       | Z     |                |  |
|                 | NAND_WP#                                                       | NAND_WP#      | 0              | Write Protect                             | Z       | Z     |                |  |
|                 | NAND_R/B#                                                      | NAND_R/B#     | I              | Ready/Busy                                | -       | -     |                |  |
|                 | NAND_CE2#                                                      | NAND_CE2#     | 0              | Chip Enable 2                             | Z       | Z     |                |  |
|                 | D+                                                             |               | I/O/Z          | USB D+                                    | Z       | Z     | UVDDQ          |  |
| U-Port          | D-                                                             |               | I/O/Z          | USB D-                                    | Z       | Z     | UVSSQ          |  |
|                 | UVALID                                                         |               | 0              | External USB Switch<br>Control            | Low     | Low   |                |  |
|                 | XTALIN                                                         |               | I              | Crystal/Clock IN                          | -       | -     | XVDDQ          |  |
|                 | XTALOUT                                                        |               | 0              | Crystal Out                               | Z       | Z     | VGND           |  |
| Others          | RESET#                                                         |               | l              | RESET                                     | -       | -     | GVDDQ          |  |
| <b>U</b> licity | RESETOUT                                                       |               | 0              | RESET OUT                                 | Z       | Low   | VGND           |  |
|                 | GPIO[1:0]                                                      |               | I/O            | General Input/Output                      | Z       | Z     |                |  |
|                 | WAKEUP                                                         |               |                | Wake Up Signal                            | -       | -     |                |  |
|                 | XTALSLC[1:0]                                                   |               |                | Clock Select 0 and 1                      | -       | -     |                |  |
| Config          | NANDCFG                                                        |               |                | S Port Configuration                      | -       | -     |                |  |
|                 | TEST[2:0]                                                      |               |                | Test Configuration                        | -       | -     |                |  |
|                 | PVDDQ                                                          |               | Power          | Processor interface VDD                   | -       | -     |                |  |
| Power           | SNVDDQ                                                         |               | Power          |                                           | -       | -     |                |  |
|                 | UVDDQ                                                          |               | Power          |                                           | -       | -     |                |  |
|                 | SSVDDQ<br>GVDDQ                                                |               | Power<br>Power | SDIO VDD<br>Miscellaneous I/O VDD         | -       | -     |                |  |
|                 | AVDDQ                                                          |               | Power          | Analog VDD                                | -       | -     |                |  |
|                 | XVDDQ                                                          |               | Power          | Crystal VDD                               | -       | -     |                |  |
|                 | VDDQ                                                           |               | Power          | Crystal VDD<br>Core VDD                   | -       | -     |                |  |
|                 | VDD33                                                          |               | Power          | Power Seq Control 3.3V                    | -       | -     |                |  |
|                 | UVSSQ                                                          |               | Power          | USB GND                                   | -       | -     |                |  |
|                 | AVSSQ                                                          |               | Power          | Analog GND                                | -       | -     |                |  |
|                 | VGND                                                           |               | Power          | Core GND                                  | -       | -     |                |  |
|                 | VGIND                                                          |               | Fower          |                                           | -       | -     |                |  |



VDD33: In CYWB0124AB, the pin is no-connect internally. However, to migrate to CYWB0224AB, it must be connected to the highest supply to the device. This supply must always be connected. If USB is used, then VDD33 must be connected to nominal 3.3V (because 3.3V is required for USB). VDD33 must be constantly supplied in CYWB0224AB.

|   | Top View |        |        |            |            |          |            |            |            |            |   |
|---|----------|--------|--------|------------|------------|----------|------------|------------|------------|------------|---|
|   | 1        | 2      | 3      | 4          | 5          | 6        | 7          | 8          | 9          | 10         | _ |
| A | ADV#     | WE#    | INT#   | DRQ#       | D+         | D-       | UVALID     | XTALIN     | AVSSQ      | VDD33      | A |
| В | DQ[1]    | DQ[0]  | OE#    | DACK#      | UVDDQ      | UVSSQ    | XVDDQ      | XTALOUT    | AVDDQ      | RESETOUT   | в |
| С | DQ[4]    | DQ[3]  | DQ[2]  | XTALSLC[0] | XTALSLC[1] | NANDCFG  | WAKEUP     | TEST[1]    | GPIO[1]    | RESET#     | с |
| D | DQ[7]    | DQ[6]  | DQ[5]  | PVDDQ      | VDD        | GVDDQ    | TEST[0]    | GPIO[0]    | SD_D[1]    | SD_D[0]    | D |
| E | DQ[10]   | DQ[9]  | DQ[8]  | VGND       | VGND       | VGND     | VGND       | TEST[2]    | SD_D[3]    | SD_D[2]    | E |
| F | DQ[13]   | DQ[12] | DQ[11] | VGND       | VGND       | VGND     | VDD        | SD_CLK     | SD_D[5]    | SD_D[4]    | F |
| G | CE#      | DQ[15] | DQ[14] | VDD        | VDD        | VDD      | VDD        | SD_CMD     | SD_D[7]    | SD_D[6]    | G |
| н | A[5]     | A[6]   | A[7]   | PVDDQ      | SNVDDQ     | NAND_WE# | SSVDDQ     | SD_POW     | NAND_IO[2] | SD_WP      | н |
| J | A[3]     | CLK    | A[4]   | NAND_R/B#  | NAND_CE#   | NAND_ALE | NAND_WP#   | NAND_IO[5] | NAND_IO[3] | NAND_IO[0] | J |
| к | A[0]     | A[1]   | A[2]   | NAND_RE#   | NAND_CE2#  | NAND_CLE | NAND_IO[7] | NAND_IO[6] | NAND_IO[4] | NAND_IO[1] | к |
|   | 1        | 2      | 3      | 4          | 5          | 6        | 7          | 8          | 9          | 10         | I |

#### Figure 1. 100 VFBGA Package Top View



#### Package Diagram

Figure 2. 100 VFBGA (6 x 6 x 1.0 mm) BZ100A





REFERENCE JEDEC MO-195C PKG. WEIGHT: TBD (NEW PKG.)

51-85209 \*B

#### **Ordering Information**

| Ordering Code    | Turbo-MTP Enabled | Package Type        | Available Clock Input Frequencies (MHz) |
|------------------|-------------------|---------------------|-----------------------------------------|
| CYWB0124AB-BVXI  | No                | 100 VFBGA (Pb-free) | 19.2, 24, 26, 48                        |
| CYWB0125AB-BVXI  | Yes               | 100 VFBGA (Pb-free) | 19.2, 24, 26, 48                        |
| CYWB0124ABX-FDXI | No                | WLCSP (Pb-free)     | 19.2, 24, 26, 48                        |
| CYWB0125ABX-FDXI | Yes               | WLCSP (Pb-free)     | 19.2, 24, 26, 48                        |

This table contains advance information. Contact your local Cypress sales representative for availability of these parts.



#### **Document History Page**

| Document Title: CYWB012X Family West Bridge <sup>®</sup> Antioch™<br>Document Number: 001-05898 |         |                    |                    |                                  |  |
|-------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|----------------------------------|--|
| Rev.                                                                                            | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change            |  |
| **                                                                                              | 410919  | QJL                | See ECN            | New release                      |  |
| *A                                                                                              | 460471  | QJL, RUY           | See ECN            | Updated pin table, pin diagram   |  |
| *В                                                                                              | 2763925 | OGC/AESA           | 09/15/09           | Added Ordering Information table |  |

#### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturers representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

#### Products

| PSoC             | psoc.cypress.com     |
|------------------|----------------------|
| Clocks & Buffers | clocks.cypress.com   |
| Wireless         | wireless.cypress.com |
| Memories         | memory.cypress.com   |
| Image Sensors    | image.cypress.com    |

© Cypress Semiconductor Corporation, 2006-2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 001-05898 Rev.\*B

#### Revised September 15, 2009

Page 6 of 6

West Bridge and SLIM are registered trademarks and Antioch is a trademark of Cypress Semiconductor. All other product and company names mentioned in this document are the trademarks of their respective holders.