

SLLS062E-MAY 1990-REVISED AUGUST 2007

#### **FEATURES**

- Meets or Exceeds the Requirements of IBM<sup>®</sup> 360/370 Input/Output Interface Specification for 4.5-Mb/s Operation
- Single 5-V Supply
- Uncommitted Emitter-Follower Output Structure for Party-Line Operation
- Driver Output Short-Circuit Protection
- Driver Input/Receiver Output Compatible With TTI
- Receiver Input Resistance . . . 7.4 k $\Omega$  to 20 k $\Omega$
- Ratio Specification for Propagation Delay Time, Low to High/High to Low

# DESCRIPTION/ ORDERING INFORMATION

The SN751730 triple line driver/receiver is specifically designed to meet the input/output interface specifications for IBM System 360/370. It also is compatible with standard TTL logic and supply voltage levels.

The low-impedance emitter-follower driver outputs of the SN751730 drive terminated lines, such as coaxial cable or twisted pair. Having the outputs uncommitted allows wired-OR logic to be performed in party-line applications. Output short-circuit protection is provided by an internal clamping network that turns on when the output voltage drops below approximately 2.5 V.

An open line affects the receiver input as does a low-level input voltage.

All the driver inputs and receiver outputs are in conventional TTL configuration and the gating can be used during power-up and power-down sequences to ensure that no noise is introduced to the line by pulling either DE1 or DE2 to a low level.

#### D OR N PACKAGE (TOP VIEW)



# DW PACKAGE (TOP VIEW)



### NS PACKAGE (TOP VIEW)



N.C. - No internal connection

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

IBM is a registered trademark of International Business Machines Corporation.



#### ORDERING INFORMATION

| T <sub>A</sub> | P         | ACKAGE <sup>(1)(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-----------|--------------------------|-----------------------|------------------|
|                | PDIP – N  | Tube                     | SN751730N             | SN751730N        |
|                | SOIC - D  | Tube                     | SN751730D             | SN751730         |
| 0°C to 70°C    | 301C - D  | Tape and reel            | SN751730DR            | 311731730        |
| 0.0 10 70.0    | SOIC - DW | Tube                     | SN751730DW            | CN754720         |
|                | SOIC - DW | Tape and reel            | SN751730DWR           | SN751730         |
|                | SOP - NS  | Tape and reel            | SN751730NSR           | SN751730         |

- (1) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.
- (2) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

### **FUNCTION TABLES**

#### **EACH DRIVER**

|    | INPUTS |     | OUTPUT |
|----|--------|-----|--------|
| DI | DE1    | DE2 | DO     |
| L  | Χ      | X   | L      |
| X  | L      | X   | L      |
| X  | X      | L   | L      |
| Н  | Н      | Н   | Н      |

### EACH DRIVER(1)

| INPUT<br>RI | OUTPUT<br>RO |
|-------------|--------------|
| L           | Н            |
| Н           | L            |
| Open        | Н            |

(1) H = high level, L = low level, X = irrelevant

### **LOGIC DIAGRAM (POSITIVE LOGIC)**



Pin numbers shown are for the D and N package only.



### **EQUIVALENT SCHEMATICS OF DRIVER AND RECEIVER**(1)



(1) All resistor values are nominal.

SLLS062E-MAY 1990-REVISED AUGUST 2007



# **Absolute Maximum Ratings**(1)

over operating free-air temperature range (unless otherwise noted)

|                                                     |                                        |                            | MIN  | MAX | UNIT |  |  |
|-----------------------------------------------------|----------------------------------------|----------------------------|------|-----|------|--|--|
| $V_{CC}$                                            | Supply voltage <sup>(2)</sup>          |                            |      | 7   | V    |  |  |
| V                                                   | Input voltage range                    | Driver                     | -0.5 | 7   | V    |  |  |
| VI                                                  | Input voltage range                    | Receiver                   | -0.5 | 7   | V    |  |  |
| Vo                                                  | Output voltage range                   | Driver                     | -0.5 | 7   | V    |  |  |
|                                                     | Enable input voltage range             | Enable input voltage range |      |     |      |  |  |
|                                                     | Post and the section (3)               | D package                  |      | 73  |      |  |  |
| 0                                                   |                                        | DW package                 |      | 58  | °C/W |  |  |
| OJA                                                 | Package thermal impedance (3)          | N package                  |      | 67  |      |  |  |
| V <sub>O</sub><br>θ <sub>JA</sub><br>T <sub>J</sub> |                                        | NS package                 |      | 60  |      |  |  |
| TJ                                                  | Operating virtual junction temperature |                            |      | 150 | °C   |  |  |
|                                                     | Lead temperature 1,6 mm (1/16 inch) fr | om case for 10 s           |      | 260 | °C   |  |  |
| T <sub>stg</sub>                                    | Storage temperature range              |                            | -65  | 150 | °C/W |  |  |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

## **Recommended Operating Conditions**

|                 |                                |                | MIN  | NOM | MAX  | UNIT |  |  |
|-----------------|--------------------------------|----------------|------|-----|------|------|--|--|
| $V_{CC}$        | CC Supply voltage              |                |      |     | 5.25 | V    |  |  |
| V               | Lligh lovel input veltage      | Driver, Enable | 2    |     |      | V    |  |  |
| V <sub>IH</sub> | High-level input voltage       | Receiver       | 1.55 |     |      | V    |  |  |
| .,              | Lave lavel inner treate as     | Driver, Enable |      |     | 0.8  | W    |  |  |
| V <sub>IL</sub> | Low-level input voltage        | Receiver       |      |     | 1.15 | V    |  |  |
| T <sub>A</sub>  | Operating free-air temperature |                | 0    |     | 70   | °C   |  |  |

Submit Documentation Feedback

<sup>(3)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.



### **DRIVER SECTION**

### **Electrical Characteristics**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                                   |                                                           | TEST C                                                 | ONDITIONS                                       | MIN  | MAX   | UNIT |  |
|------------------|---------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------|------|-------|------|--|
| V <sub>IK</sub>  | Input clamp voltage                         |                                                           | $V_{CC} = 4.75 \text{ V},$                             | $I_{IL} = -18 \text{ mA}$                       |      | -1.5  | V    |  |
|                  |                                             |                                                           | $V_{CC} = 4.75 \text{ V},$ $I_{OH} = -59.3 \text{ mA}$ | V <sub>IH</sub> = 2 V,<br>T <sub>A</sub> = 25°C | 3.11 |       |      |  |
| V                | High-level output voltage                   | $V_{CC} = 5.25 \text{ V},$<br>$I_{OH} = -78.1 \text{ mA}$ | V <sub>IH</sub> = 2 V,                                 |                                                 | V    |       |      |  |
| V <sub>OH</sub>  | nign-level output voltage                   | $V_{CC} = 4.75 \text{ V},$ $R_L = 51.4 \Omega$            | V <sub>IH</sub> = 2 V,                                 | 3.05                                            |      | V     |      |  |
|                  |                                             |                                                           | $V_{CC} = 5.25 \text{ V},$ $R_L = 56.9 \Omega$         | V <sub>IH</sub> = 2 V,                          |      | 4.2   |      |  |
| V <sub>ODH</sub> | Differential high-level output voltage      |                                                           | $R_L$ = 46.3 Ω or 56.9 Ω                               |                                                 |      | 0.5   | V    |  |
|                  |                                             | $V_{CC} = 5.25 \text{ V},$                                | $I_{OL} = -0.24 \text{ mA}$                            |                                                 | 0.15 |       |      |  |
| V <sub>OL</sub>  | OL Low-level output voltage                 |                                                           | $V_{IL} = 0.8 \text{ V},$<br>$V_{IH} = 4.5 \text{ V}$  | $R_L = 56.9 \Omega$                             |      | 0.15  | V    |  |
|                  | High lovel input augrent                    | DI                                                        | V 5.05.V                                               | V 27V                                           |      | 20    |      |  |
| I <sub>IH</sub>  | High-level input current                    | DE                                                        | $V_{CC} = 5.25 \text{ V},$                             | V <sub>IH</sub> = 2.7 V                         |      | 60    | μΑ   |  |
|                  | Low level input current                     | DI                                                        | V 5.05.V                                               | V 0.4.V                                         |      | -400  |      |  |
| I <sub>IL</sub>  | Low-level input current                     | DE                                                        | $V_{CC} = 5.25 \text{ V},$                             | $V_{IH} = 0.4 V$                                |      | -1200 | μA   |  |
|                  | Liab loval autout aurrent                   |                                                           | V <sub>CC</sub> = 4.75 V,                              | V <sub>IL</sub> = 0                             |      | 100   |      |  |
| I <sub>OH</sub>  | High-level output current                   |                                                           | V <sub>OH</sub> = 5 V                                  | V <sub>IH</sub> = 4.5 V                         |      | 100   | μA   |  |
| Ios              | Short-circuit output current <sup>(1)</sup> | current <sup>(1)</sup>                                    |                                                        | V <sub>IH</sub> = 4.5 V                         |      | -30   | mA   |  |
| I <sub>CCH</sub> | Complex compant (total manufacture)         |                                                           | V <sub>CC</sub> = 5.25 V,                              | $V_{I(D)} = 4.5 \text{ V},$<br>$V_{I(R)} = 0$   | 47   |       | Δ    |  |
| I <sub>CCL</sub> | Supply current (total package)              |                                                           | No load                                                | $V_{I(D)} = 0,$<br>$V_{I(R)} = 4.5 \text{ V}$   | 80   |       | mA   |  |

<sup>(1)</sup> Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second.

# **Switching Characteristics**

 $V_{CC} = 5 \text{ V} + 5\%, T_A = 25^{\circ}\text{C}$ 

|                  | PARAMETER                                         | TEST (                                                                          | CONDITIONS                      | MIN | TYP | MAX  | UNIT |
|------------------|---------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------|-----|-----|------|------|
| t <sub>PLH</sub> | Propagation delay time, low- to high-level output |                                                                                 |                                 | 6.5 | 12  | 18.5 | ns   |
| t <sub>PHL</sub> | Propagation delay time, high- to low-level output | $R_L = 47.5 \Omega$ ,                                                           | See Figure 1                    | 6.5 | 12  | 18.5 | ns   |
| $\Delta t_{pd}$  | Differential propagation delay time (1)           |                                                                                 |                                 |     |     | 10   | ns   |
| t <sub>r</sub>   | Output rise time                                  | $V_{CC} = 5 V$ ,                                                                | $V_O = 0.15 \text{ V to } 3.05$ | 5   | 10  |      | ns   |
| t <sub>f</sub>   | Output fall time                                  | $R_L = 47.5 \Omega$ ,<br>See Figure 1                                           | V,<br>C <sub>L</sub> = 10.2 pF, | 5   | 13  |      | ns   |
| SR               | Slew rate                                         | $V_O = 1 \text{ V to 3 V}$<br>average,<br>$R_L = 47.5 \Omega$ ,<br>See Figure 1 | C <sub>L</sub> = 10.2 pF,       |     |     | 0.65 | V/ns |

(1)  $\Delta t_{pd} = |t_{PLH} - t_{PHL}|$ 



### **RECEIVER SECTION**

### **Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                                | PARAMETER                    | 1                                                     | TEST CONDITIONS                               | MIN   | MAX  | UNIT |  |
|--------------------------------|------------------------------|-------------------------------------------------------|-----------------------------------------------|-------|------|------|--|
| V <sub>OH</sub>                | High-level output voltage    | V <sub>CC</sub> = 4.75 V,<br><sub>IOH</sub> = -400 μA | V <sub>I</sub> = 1.15 V,                      | 2.7   |      | V    |  |
| V                              | Low-level output voltage     | $V_{CC} = 4.75 \text{ V},$                            | $I_{OL} = 8 \text{ mA}$                       |       | 0.5  |      |  |
| V <sub>OL</sub>                | Low-level output voltage     | $V_{IH} = 1.55 \text{ V}$                             | $I_{OL} = 4 \text{ mA}$                       |       | 0.4  | V    |  |
| r <sub>l</sub>                 | Input resistance             | $V_{CC} = 0$ ,                                        | $V_I = 0.15 \text{ V to } 3.9 \text{ V}$      | 7.4   | 20   | kΩ   |  |
| I <sub>IH</sub>                | High-level input current     | V <sub>CC</sub> = 4.75 V,                             | V <sub>IH</sub> = 3.11 V                      |       | 0.42 | mA   |  |
| I <sub>IL</sub>                | Low-level input current      | V <sub>CC</sub> = 5.25 V,                             | V <sub>IL</sub> = 0.15 V                      | -0.24 | 0.04 | mA   |  |
| I <sub>OS</sub> <sup>(1)</sup> | Short-circuit output current | V <sub>CC</sub> = 5.25 V,                             | V <sub>IL</sub> = 0                           | -20   | -100 | mA   |  |
| I <sub>CCH</sub>               | Supply current (total        | V <sub>CC</sub> = 5.25 V,                             | $V_{I(D)} = 4.5 \text{ V},$<br>$V_{I(R)} = 0$ |       | 47   | m ^  |  |
| I <sub>CCL</sub>               | package)                     | No load                                               | $V_{I(D)} = 0,$<br>$V_{I(R)} = 4.5 \text{ V}$ |       | 80   | mA   |  |

<sup>(1)</sup> Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second.

# **Switching Characteristics**

 $V_{CC} = 5 \text{ V} + 5\%, T_A = 25^{\circ}\text{C}$ 

|                       | PARAMETER                                         | TEST CONDITIONS                                  | MIN | TYP | MAX  | UNIT |
|-----------------------|---------------------------------------------------|--------------------------------------------------|-----|-----|------|------|
| t <sub>PLH</sub>      | Propagation delay time, low- to high-level output |                                                  | 7.5 | 12  | 19.5 | ns   |
| t <sub>PHL</sub>      | Propagation delay time, high- to low-level output | $R_L = 2 k\Omega$ , $C_L = 15 pF$ , See Figure 2 | 7.5 | 12  | 19.5 | ns   |
| $\Delta t_{pd}^{(1)}$ | Differential propagation delay time               |                                                  |     |     | 10   | ns   |

(1)  $\Delta t_{pd} = |t_{PLH} - t_{PHL}|$ 



### PARAMETER MEASUREMENT INFORMATION



NOTES: A. The pulse generator has the following characteristics:  $Z_O \approx 50~\Omega$ ,  $t_W \le 500~\text{ns}$ , PRR  $\le 1~\text{MHz}$ ,  $t_f \le 6~\text{ns}$ ,  $t_r \le 15~\text{ns}$ .

B. C<sub>L</sub> includes probe and jig capacitance.

Figure 1. Driver Test Circuit and Voltage Waveforms



NOTES: A. The pulse generator has the following characteristics:  $Z_0 \approx 50~\Omega$ ,  $t_w \le 500~ns$ , PRR  $\le 1~MHz$ ,  $t_f \le 10~ns$ ,  $t_r \le 10~ns$ .

B. C<sub>L</sub> includes probe and jig capacitance.

Figure 2. Receiver Test Circuit and Voltage Waveforms



## PACKAGE OPTION ADDENDUM



21-Aug-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------|---------|
| SN751730D        | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | SN751730                | Samples |
| SN751730DE4      | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | SN751730                | Samples |
| SN751730DWR      | ACTIVE | SOIC         | DW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM |              | SN751730                | Samples |
| SN751730N        | ACTIVE | PDIP         | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU            | N / A for Pkg Type | 0 to 70      | SN751730N               | Samples |
| SN751730PWR      | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM |              | A1730                   | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL. Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## PACKAGE OPTION ADDENDUM

21-Aug-2014

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 21-Aug-2014

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| I | Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | SN751730DWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
|   | SN751730PWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 21-Aug-2014



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN751730DWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN751730PWR | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



DW (R-PDSO-G20)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AC.



# DW (R-PDSO-G20)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>