## 14-Bit, 62MSPS Sampling ANALOG-TO-DIGITAL CONVERTER

## FEATURES

- high dynamic range: High SFDR: 85 dB at $10 \mathrm{MHz} \mathrm{f}_{\mathrm{IN}}$ High SNR: 72dB at $10 \mathrm{MHz} \mathrm{f}_{\mathrm{IN}}$
- ON-BOARD TRACK-AND-HOLD:

Differential Inputs
Selectable Full-Scale Input Range

- FLEXIBLE CLOCKING:

Differential or Single-Ended
Accepts Sine or Square Wave Clocking Down to $0.5 \mathrm{~V}_{\mathrm{PP}}$
Variable Threshold Level

## APPLICATIONS

- COMMUNICATIONS RECEIVERS
- TEST INSTRUMENTATION
- CCD IMAGING


## DESCRIPTION

The ADS5422 is a high-dynamic range, 14-bit, 62MSPS, pipelined Analog-to-Digital Converter (ADC). It includes a high-bandwidth linear track-and-hold amplifier that gives good spurious performance up to the Nyquist rate. The clock input can accept a low-level differential sine wave or square wave signal down to $0.5 \mathrm{~V}_{\mathrm{PP}}$, further improving the Signal-to-Noise Ratio (SNR) performance.

The ADS5422 has a $4 \mathrm{~V}_{\text {PP }}$ differential input range (2V VPP • 2 inputs) for optimum Spurious-Free Dynamic Range (SFDR). The differential operation gives the lowest even-order harmonic components. A lower input voltage can also be selected using the internal references, further optimizing SFDR.

The ADS5422 is available in an LQFP-64 package.


Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

[^0]PACKAGE/ORDERING INFORMATION ${ }^{(1)}$

| PRODUCT | PACKAGE-LEAD | PACKAGE DESIGNATOR | SPECIFIED TEMPERATURE RANGE | PACKAGE MARKING | ORDERING NUMBER | TRANSPORT MEDIA, QUANTITY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS5422 <br> " | $\begin{gathered} \text { LQFP-64 } \\ \hline \text { " } \end{gathered}$ | PM | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | ADS5422Y | $\begin{aligned} & \text { ADS5422Y/250 } \\ & \text { ADS5422Y/1K5 } \end{aligned}$ | Tape and Reel, 250 <br> Tape and Reel, 1500 |

NOTE: (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| $+\mathrm{V}_{\text {SA }},+\mathrm{V}^{\text {S }}$ | +6V |
| :---: | :---: |
| Analog Input | $(-0.3 \mathrm{~V})$ to $\left(+\mathrm{V}_{\mathrm{S}}+0.3 \mathrm{~V}\right)$ |
| Logic Input | $(-0.3 \mathrm{~V})$ to $\left(+\mathrm{V}_{\mathrm{S}}+0.3 \mathrm{~V}\right)$ |
| Case Temperature | $\ldots+100^{\circ} \mathrm{C}$ |
| Junction Temperatur | $\ldots . .+150^{\circ} \mathrm{C}$ |
| Storage Tempera | $\ldots .+150^{\circ} \mathrm{C}$ |

NOTE: (1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

## EVALUATION BOARD

| PRODUCT | DESCRIPTION | USER'S GUIDE |
| :--- | :---: | :---: |
| ADS5422EVM | Populated Evaluation Board | SBAU084 |

## ELECTROSTATIC (1/. D DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## TIMING DIAGRAM



## REFERENCE AND FULL-SCALE RANGE SELECT

| DESIRED FULL-SCALE RANGE | SEL1 | SEL2 | INTERNAL $V_{\text {REF }}$ |
| :---: | :---: | :---: | :---: |
| $4 V_{P P}$ | GND | GND | 2 V |
| $3 V_{P P}$ | GND | $+V_{S A}$ | 1.5 V |

[^1]ELECTRICAL CHARACTERISTICS
$T_{A}=$ specified temperature range, typical at $+25^{\circ} \mathrm{C},+\mathrm{V}_{\mathrm{SA}}=+\mathrm{V}_{\mathrm{SD}}=+5 \mathrm{~V}$, differential input range $=1.5 \mathrm{~V}$ to 3.5 V , sampling rate $=62 \mathrm{MHz}$, internal reference, $\mathrm{VDRV}=+3 \mathrm{~V}$, and -1dBFS, unless otherwise noted.

| PARAMETER | CONDITIONS | ADS5422Y |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| RESOLUTION |  |  | 14 Tested |  | Bits |
| SPECIFIED TEMPERATURE RANGE | Ambient Air | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |
| ANALOG INPUT <br> Standard Differential Input Range Common-Mode Voltage Optional Input Range Analog Input Bias Current Analog Input Bandwidth Input Capacitance | Full-Scale $=4 \mathrm{~V}_{\mathrm{PP}}$ <br> Selectable | 1.5 | $\begin{gathered} 2.5 \\ 3 \mathrm{~V}_{\mathrm{PP}} \\ 1 \\ 500 \\ 9 \end{gathered}$ | 3.5 | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~V} \\ \mu \mathrm{~A} \\ \mathrm{MHz} \\ \mathrm{pF} \end{gathered}$ |
| CONVERSION CHARACTERISTICS <br> Sample Rate <br> Data Latency |  | 1M | 10 | 62M | Samples/sec Clk Cyc |
| DYNAMIC CHARACTERISTICS <br> Differential Linearity Error (largest code error) $\begin{aligned} & f=1 \mathrm{MHz} \\ & f=10 \mathrm{MHz} \end{aligned}$ <br> No Missing Codes <br> Integral Nonlinearity Error, $\mathrm{f}=10 \mathrm{MHz}$ <br> Spurious-Free Dynamic Range ${ }^{(1)}$ $\begin{aligned} & f=1 \mathrm{MHz} \\ & f=10 \mathrm{MHz} \\ & f=30 \mathrm{MHz} \end{aligned}$ <br> 2-Tone Intermodulation Distortion ${ }^{(3)}$ <br> $\mathrm{f}=14.5 \mathrm{MHz}$ and 15.5 MHz ( -7 dB each tone) <br> Signal-to-Noise Ratio (SNR) $\begin{aligned} & f=1 \mathrm{MHz} \\ & f=10 \mathrm{MHz} \\ & f=30 \mathrm{MHz} \end{aligned}$ <br> Signal-to-(Noise + Distortion) (SINAD) $\begin{aligned} & f=1 \mathrm{MHz} \\ & f=10 \mathrm{MHz} \end{aligned}$ $f=30 \mathrm{MHz}$ <br> Effective Number of Bits ${ }^{(4)}$ <br> Output Noise <br> Aperture Delay Time <br> Aperture Jitter <br> Over-Voltage Recovery Time <br> Full-Scale Step Acquisition Time | $f=1 \mathrm{MHz}$ <br> IN and $\overline{\mathrm{I}}$ tied to CM | 78 70 67 | $\pm 0.65$ $\pm 0.65$ Tested $\pm 4.0$ 85 85 81 -90 73 72 72 72 71 71 11.7 0.6 3 1.0 5.0 5 | $\pm 1.0$ | ```LSB LSB dBFS(2) dBFS dBFS dBc dBFS dBFS dBFS dBFS dBFS dBFS Bits LSB rms ns ps rms ns ns``` |
| DIGITAL INPUTS <br> Logic Family (other than clock inputs) Clock Input <br> Logic Family (Other Clock Inputs) HIGH Level Input Current ${ }^{(5)}\left(\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}\right)$ LOW Level Input Current ( $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ ) HIGH Level Input Voltage LOW Level Input Voltage Input Capacitance | Rising Edge of Convert Clock | $\begin{array}{r} +3 \\ +0.5 \\ +2.0 \end{array}$ | ogic Compa <br> 5 | OS $+\mathrm{V}_{\mathrm{SD}}$ $100$ $10$ $+1.0$ | $\begin{gathered} \mathrm{V}_{\mathrm{PP}} \\ \mu \mathrm{~A} \\ \mu \mathrm{~A} \\ \mathrm{~V} \\ \mathrm{~V} \\ \mathrm{pF} \end{gathered}$ |
| DIGITAL OUTPUTS ${ }^{(6)}$ <br> Logic Family <br> Logic Coding <br> Low Output Voltage ( $\mathrm{I}_{\mathrm{OL}}=50 \mu \mathrm{~A}$ to 0.5 mA ) <br> High Output Voltage ( $\mathrm{I}_{\mathrm{OH}}=50 \mu \mathrm{~A}$ to 0.5 mA$)$ <br> Low Output Voltage ( $\mathrm{I}_{\mathrm{OL}}=50 \mu \mathrm{~A}$ to 1.6 mA ) <br> High Output Voltage ( $\mathrm{I}_{\mathrm{OH}}=50 \mu \mathrm{~A}$ to 1.6 mA ) <br> 3-State Enable Time <br> 3-State Disable Time <br> Output Capacitance | $\begin{aligned} & \mathrm{VDRV}=3 \mathrm{~V} \\ & \mathrm{VDRV}=5 \mathrm{~V} \\ & \overline{\mathrm{OE}}=\mathrm{H} \text { to } \mathrm{L} \\ & \overline{\mathrm{OE}}=\mathrm{L} \text { to } \mathrm{H} \end{aligned}$ | $\begin{array}{r} +3 \mathrm{~V} \\ +2.5 \\ +2.5 \end{array}$ | gic Compat ht Offset B $\begin{gathered} 20 \\ 2 \\ 5 \\ \hline \end{gathered}$ | $+0.2$ <br> $+0.2$ <br> 40 <br> 10 | V V V V ns ns pF |
| ACCURACY <br> Zero Error (Referred to -FS) <br> Zero Error Drift (Referred to -FS) <br> Gain Error ${ }^{(7)}$ <br> Gain Error Drift ${ }^{(7)}$ <br> Power-Supply Rejection of Gain Internal Reference Tolerance ( $\mathrm{V}_{\text {REFT }}, \mathrm{V}_{\text {REFB }}$ ) <br> External Reference Voltage Range <br> Reference Input Resistance | $\begin{gathered} \text { at }+25^{\circ} \mathrm{C} \\ \text { at }+25^{\circ} \mathrm{C} \\ \Delta \mathrm{~V}_{\mathrm{S}}= \pm 5 \% \end{gathered}$ <br> REFT, REFB Deviation from Ideal $\left(V_{\text {REFT }}-V_{\text {REFB }}\right)$ | 1.4 | $\begin{gathered} \pm 0.5 \\ 15 \\ \pm 0.2 \\ 35 \\ 68 \\ \pm 10 \\ 2 \\ 1.0 \\ \hline \end{gathered}$ | $\begin{gathered} \pm 1.0 \\ \pm 1.0 \\ \pm 50 \\ 2.025 \end{gathered}$ | \%FS <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> \%FS <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> dB <br> mV <br> V <br> $\mathrm{k} \Omega$ |
| POWER-SUPPLY REQUIREMENTS <br> Supply Voltage: $+\mathrm{V}_{\mathrm{SA}},+\mathrm{V}_{\mathrm{SD}}$ <br> Supply Current: + ${ }_{S}$ <br> Output Driver Supply Current (VDRV = 3V) <br> Power Dissipation: VDRV $=3 \mathrm{~V}$ <br> Power Down <br> Thermal Resistance, $\theta_{\mathrm{JA}}$ <br> LQFP-64 | Operating, $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{MHz}$ <br> Operating, $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{MHz}$ <br> Operating | +4.75 | $\begin{gathered} +5.0 \\ 240 \\ 12 \\ 1.2 \\ 40 \\ 48 \end{gathered}$ | +5.25 1.4 | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \\ \mathrm{~mA} \\ \mathrm{~W} \\ \mathrm{~mW} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \end{gathered}$ |

NOTES: (1) Spurious-Free Dynamic Range refers to the magnitude of the largest harmonic. (2) dBFS means dB relative to full scale. (3) 2-tone intermodulation distortion is referred to the largest fundamental tone. This number will be 6 dB higher if it is referred to the magnitude of the 2 -tone fundamental envelope. (4) Effective Number of Bits (ENOB) is defined by (SINAD - 1.76)/6.02. (5) A $50 \mathrm{k} \Omega$ pull-down resistor is inserted internally. (6) Recommended maximum capacitance loading, 15 pF . (7) Includes internal reference.

PIN CONFIGURATION


## PIN DESCRIPTIONS

| PIN | I/O | DESIGNATOR | DESCRIPTION | PIN | I/O | DESIGNATOR | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 |  | $+\mathrm{V}_{\text {SA }}$ | Analog Supply Voltage | 33 |  | VDRV | Output Driver Supply Voltage |
| 2 |  | $+\mathrm{V}_{\text {SA }}$ | Analog Supply Voltage | 34 |  | VDRV | Output Driver Supply Voltage |
| 3 |  | $+\mathrm{V}_{\text {SD }}$ | Digital Supply Voltage | 35 |  | VDRV | Output Driver Supply Voltage |
| 4 |  | $+\mathrm{V}_{\text {SD }}$ | Digital Supply Voltage | 36 |  | GNDRV | Ground |
| 5 |  | $+\mathrm{V}_{\text {SD }}$ | Digital Supply Voltage | 37 |  | GNDRV | Ground |
| 6 |  | $+\mathrm{V}_{\text {SD }}$ | Digital Supply Voltage | 38 |  | GNDRV | Ground |
| 7 |  | GND | Ground | 39 |  | $\overline{O E}$ | Output Enable: HI = High Impedance |
| 8 |  | GND | Ground | 40 |  | PD | Power Down: HI = Power Down; LO = Normal |
| 9 | 1 | CLK | Clock Input | 41 |  | BTC | $\mathrm{HI}=$ Binary Two's Complement |
| 10 | 1 | CLK | Complementary Clock Input | 42 |  | GND | Ground |
| 11 |  | GND | Ground | 43 |  | GND | Ground |
| 12 |  | GND | Ground | 44 |  | SEL2 | Reference Select 2: See Table I |
| 13 |  | GNDRV | Ground | 45 |  | SEL1 | Reference Select 1: See Table I |
| 14 |  | GNDRV | Ground | 46 |  | $V_{\text {REF }}$ | Internal Reference Voltage |
| 15 |  | DNC | Do Not Connect | 47 |  | GND | Ground |
| 16 |  | DV | Data Valid Pulse: HI = Data Valid | 48 |  | GND | Ground |
| 17 | 0 | B1 | Data Bit 1 (D13) (MSB) | 49 |  | GND | Ground |
| 18 | 0 | B2 | Data Bit 2 (D12) | 50 |  | REFB | Bottom Reference Voltage Bypass |
| 19 | O | B3 | Data Bit 3 (D11) | 51 |  | CM | Common-Mode Voltage (Midscale) |
| 20 | 0 | B4 | Data Bit 4 (D10) | 52 |  | REFT | Top Reference Voltage Bypass |
| 21 | O | B5 | Data Bit 5 (D9) | 53 |  | GND | Ground |
| 22 | 0 | B6 | Data Bit 6 (D8) | 54 |  | GND | Ground |
| 23 | 0 | B7 | Data Bit 7 (D7) | 55 |  | GND | Ground |
| 24 | 0 | B8 | Data Bit 8 (D6) | 56 |  | GND | Ground |
| 25 | 0 | B9 | Data Bit 9 (D5) | 57 | 1 | IN | Complementary Analog Input |
| 26 | O | B10 | Data Bit 10 (D4) | 58 |  | GND | Ground |
| 27 | 0 | B11 | Data Bit 11 (D3) | 59 | 1 | IN | Analog Input |
| 28 | O | B12 | Data Bit 12 (D2) | 60 |  | GND | Ground |
| 29 | 0 | B13 | Data Bit 13 (D1) | 61 |  | REFBY | Reference Bypass |
| 30 | 0 | B14 | Data Bit 14 (D0) (LSB) | 62 |  | GND | Ground |
| 31 |  | NC | No Internal Connection | 63 |  | $+\mathrm{V}_{\text {SA }}$ | Analog Supply Voltage |
| 32 |  | NC | No Internal Connection | 64 |  | $+\mathrm{V}_{\text {SA }}$ | Analog Supply Voltage |

## TYPICAL CHARACTERISTICS

$T_{A}=25^{\circ} \mathrm{C},+\mathrm{V}_{\mathrm{SA}}=+\mathrm{V}_{\mathrm{SD}}=+5 \mathrm{~V}$, differential input range $=1.5 \mathrm{~V}$ to 3.5 V each input $\left(4 \mathrm{~V}_{P P}\right)$, sampling rate $=62 \mathrm{MSPS}$, internal reference, and $\mathrm{VDRV}=3 \mathrm{~V}$, unless otherwise noted.







## TYPICAL CHARACTERISTICS (Cont.)

$T_{A}=25^{\circ} \mathrm{C},+\mathrm{V}_{S A}=+\mathrm{V}_{\mathrm{SD}}=+5 \mathrm{~V}$, differential input range $=1.5 \mathrm{~V}$ to 3.5 V each input $\left(4 \mathrm{~V}_{P P}\right)$, sampling rate $=62 \mathrm{MSPS}$, internal reference, and $\mathrm{VDRV}=3 \mathrm{~V}$, unless otherwise noted.







## TYPICAL CHARACTERISTICS (Cont.)

$T_{A}=25^{\circ} \mathrm{C},+\mathrm{V}_{\mathrm{SA}}=+\mathrm{V}_{\mathrm{SD}}=+5 \mathrm{~V}$, differential input range $=1.5 \mathrm{~V}$ to 3.5 V each input $\left(4 \mathrm{~V}_{P P}\right)$, sampling rate $=62 \mathrm{MSPS}$, internal reference, and $\mathrm{VDRV}=3 \mathrm{~V}$, unless otherwise noted.


## APPLICATION INFORMATION

## THEORY OF OPERATION

The ADS5422 is a high-speed, high-performance, CMOS ADC built with a fully differential pipeline architecture. Each stage contains a low-resolution quantizer and digital error correction logic ensuring good differential linearity. The conversion process is initiated by a rising edge of the external convert clock. Once the signal is captured by the input track-and-hold amplifier, the bits are sequentially encoded starting with the Most Significant Bit (MSB). This process results in a data latency of 10 clock cycles after which the output data is available as a 14-bit parallel word either coded in a Straight Offset Binary or Binary Two's Complement format.
The analog input of the ADS5422 consists of a differential track-and-hold circuit, as shown in Figure 1. The differential topology produces a high level of AC performance at high sampling rates. It also results in a very high usable input bandwidth—especially important for Intermediate Frequency (IF) or undersampling applications. Both inputs (IN, $\overline{\mathrm{IN}}$ ) require external biasing up to a common-mode voltage that is typically at the mid-supply level $\left(+\mathrm{V}_{\mathrm{S}} / 2\right)$. This is because the on-resistance of the CMOS switches is lowest at this voltage, minimizing the effects of the signal-dependent,
nonlinearity of $R_{\mathrm{ON}}$. For ease of use, the ADS5422 incorporates a selectable voltage reference, a versatile clock input, and a logic output driver designed to interface to 3 V or 5 V logic.


FIGURE 1. Simplified Circuit of Input Track-and-Hold Amplifier.

## ANALOG INPUTS

## TYPES OF APPLICATIONS

The analog input of the ADS5422 can be configured in various ways and driven with different circuits, depending on the application and the desired level of performance. Offering an extremely high dynamic range at high input frequencies, the ADS5422 is particularly well-suited for communication systems that digitize wideband signals. Features on the ADS5422, like the input range selector, or the option of an external reference, provide the needed flexibility to accommodate a wide range of applications. In any case, the analog interface/driver requirements should be carefully examined before selecting the appropriate circuit configuration. The circuit definition should include considerations on the input frequency spectrum and amplitude, as well as the available power supplies.

## DIFFERENTIAL INPUTS

The ADS5422 input structure is designed to accept the applied signal in differential format. Differential operation of the ADS5422 requires an input signal that consists of an inphase and a $180^{\circ}$ out-of-phase component simultaneously applied to the inputs (IN, $\overline{\mathrm{N}}$ ). Differential signals offer a number of advantages, which in many applications will be instrumental in achieving the best harmonic performance of the ADS5422:

- The signal amplitude is half of that required for the singleended operation and is, therefore, less demanding to achieve while maintaining good linearity performance from the signal source.
- The reduced signal swing allows for more headroom of the interface circuitry and, therefore, a wider selection of the best suitable driver amplifier.
- Even-order harmonics are minimized.
- Improves the noise immunity based on the commonmode input rejection of the converter.
Both inputs are identical in terms of their impedance and performance with the exception that by applying the signal to the complementary input ( $\overline{\mathrm{IN}}$ ) instead of the IN input will invert the orientation of the input signal relative to the output code.


## INPUT FULL-SCALE RANGE VERSUS PERFORMANCE

Employing dual-supply amplifiers and AC-coupling will usually yield the best results. DC-coupling and/or single-supply amplifiers impose additional design constraints due to their headroom requirements, especially when selecting the $4 \mathrm{~V}_{\mathrm{PP}}$ input range. The full-scale input range of the ADS5422 is defined either by the settings of the reference select pins (SEL1, SEL2) or by an external reference voltage (see Table I). By choosing between the different signal input ranges, trade-offs can be made between noise and distortion performance. For maximizing the SNR-important for timedomain applications-the $4 \mathrm{~V}_{\mathrm{PP}}$ range may be selected. This range may also be used with low-level ( -6 dBFS to -40 dBFS )
but high-frequency inputs (multi-tone). The $3 \mathrm{~V}_{\mathrm{PP}}$ range may be considered for achieving a combination of both low-noise and distortion performance. Here, the SNR number is typically 3dB down compared to the $4 \mathrm{~V}_{\mathrm{PP}}$ range, whereas an improvement in the distortion performance of the driver amplifier may be realized due to the reduced output power level required.

## INPUT BIASING ( $\mathrm{V}_{\mathrm{CM}}$ )

The ADS5422 operates from a single +5 V supply, and requires each of the analog inputs to be externally biased to a common-mode voltage of typically +2.5 V . This allows a symmetrical signal swing while maintaining sufficient headroom to either supply rail. Communication systems are usually AC-coupled in between signal processing stages, making it convenient to set individual common-mode voltages and allow optimizing the DC operating point for each stage. Other applications, such as imaging, process mainly unipolar or DC-restored signals. In this case, the common-mode voltage can be shifted such that the full input range of the converter is utilized.
It should be noted that the CM pin is not internally buffered, but ties directly to the reference ladder; therefore, it is recommended to keep loading of this pin to a minimum $(<100 \mu \mathrm{~A})$ to avoid an increase in the nonlinearity of the converter. Additionally, the DC voltage at the CM pin is not precisely +2.5 V , but is subject to the tolerance of the top and bottom references, as well as the resistor ladder. Furthermore, the common-mode voltage typically declines with an increase in sampling frequency. This, however, does not affect the performance.

## INPUT IMPEDANCE

The input of the ADS5422 is capacitive, and the driving source needs to provide the slew current to charge or discharge the input sampling capacitor while the track-and-hold amplifier is in track mode (see Figure 1). This effectively results in a dynamic input impedance that is a function of the sampling frequency. Figure 2 depicts the differential input impedance of the ADS5422 as a function of the input frequency.


FIGURE 2. Differential Input Impedance vs Input Frequency.

For applications that use op amps to drive the ADC, it is recommended that a series resistor be added between the amplifier output and the converter inputs. This will isolate the capacitive input of the converter from the driving source and avoid gain peaking, or instability; furthermore, it will create a 1 storder, low-pass filter in conjunction with the specified input capacitance of the ADS5422. Its cutoff frequency can be adjusted further by adding an external shunt capacitor from each signal input to ground. The optimum values of this RC network, however, depend on a variety of factors including the ADS5422 sampling rate, the selected op amp, the interface configuration, and the particular application (time domain versus frequency domain). Generally, increasing the size of the series resistor and/or capacitor will improve the SNR; however, depending on the signal source, large resistor values can be detrimental to the harmonic distortion performance. In any case, the use of the RC network is optional but optimizing the values to adapt to the specific application is encouraged.

## ANALOG INPUT DRIVER CONFIGURATIONS

The following section provides some principal circuit suggestions on how to interface the analog input signal to the ADS5422. Applications that have a requirement for DCcoupling a new differential amplifier, such as the THS4502, can be used to drive the ADS5422, as shown in Figure 3. The THS4502 amplifier allows a single-ended to differential conversion to be performed easily, which reduces component cost. In addition, the $\mathrm{V}_{\mathrm{CM}}$ pin on the THS4502 can be directly tied to the common-mode pin (CM) of the ADS5422 in order to set up the necessary bias voltage for the converter inputs. As shown in Figure 3, the THS4502 is configured for unity gain. If required, higher gain can easily be configured, and a low-pass filter can be created by adding small capacitors (e.g., 10pF) in parallel to the feedback resistors. Due to the THS4502 driving a capacitive load, small series resistors in the output ensure stable operation. Further details of this and other functions of the THS4502 may be found in its product
datasheet located at the Texas Instruments web site (www.ti.com). In general, differential amplifiers provide for a high-performance driver solution for baseband applications, and different differential amplifier models can be selected depending on the system requirements.

## TRANSFORMER-COUPLED INTERFACE CIRCUITS

If the application allows for AC-coupling but requires a signal conversion from a single-ended source to drive the ADS5422 differentially, using a transformer offers a number of advantages. As a passive component, it does not add to the total noise, and by using a step-up transformer, further signal amplification can be realized. As a result, the signal swing of the amplifier driving the transformer can be reduced, leading to an increased headroom for the amplifier and improved distortion performance.
A transformer interface solution is given in Figure 4. The input signal is assumed to be an IF and bandpass filtered prior to the IF amplifier. Dedicated IF amplifiers are commonly fixed-gain blocks and feature a very high bandwidth, a low-noise figure, and a high intercept point, but at the expense of high quiescent currents, which are often around 100 mA . The IF amplifier may be AC-coupled, or directly connected to the primary side of the transformer. A variety of miniature RF transformers are readily available from different manufacturers, (e.g., Mini-Circuits, Coilcraft, or Trak). For selection, it is important to carefully examine the application requirements and determine the correct model, the desired impedance ratio, and frequency characteristics. Furthermore, the appropriate model must support the targeted distortion level and should not exhibit any core saturation at full-scale voltage levels. The transformer center tap can be directly tied to the CM pin of the converter because it does not appreciably load the ADC reference (see Figure 4). The value of termination resistor $\mathrm{R}_{\mathrm{T}}$ must be chosen to satisfy the termination requirements of the source impedance ( $\mathrm{R}_{\mathrm{S}}$ ). It can be calculated using the equation $R_{T}=n^{2} \cdot R_{S}$ to ensure proper impedance matching.


FIGURE 3. Using the THS4502 Differential Amplifier (Gain =1) to Drive the ADS5422 in a DC-Coupled Configuration.


FIGURE 4. Driving the ADS5422 with a Low-Distortion IF Amplifier and a Transformer Suited for IF Sampling Applications.

## TRANSFORMER-COUPLED, SINGLE-ENDED-TODIFFERENTIAL CONFIGURATION

For applications in which the input frequency is limited to approximately 10 MHz (e.g., baseband), a high-speed operational amplifier may be used. The OPA847 is configured for the noninverting mode; this amplifies the single-ended input signal and drives the primary of a RF transformer, as shown in Figure 5. To maintain the very low distortion performance of the OPA847, it may be advantageous to set the full-scale input range of the ADS5422 to $3 \mathrm{~V}_{\mathrm{PP}}$.

The circuit also shows the use of an additional RC low-pass filter placed in series with each converter input. This optional filter can be used to set a defined corner frequency and attenuate some of the wideband noise. The actual component values would need to be tuned for individual application requirements. As a guideline, resistor values are typically in the range of $10 \Omega$ to $50 \Omega$, and capacitors in the range of 10 pF to 100 pF . In any case, the $\mathrm{R}_{\mathbb{I N}}$ and $\mathrm{C}_{\mathbb{I N}}$ values should have a low tolerance. This will ensure that the ADS5422 sees closely matched source impedances.


FIGURE 5. Converting a Single-Ended Input Signal into a Differential Signal Using an RF Transformer.

## AC-COUPLED, DIFFERENTIAL INTERFACE WITH GAIN

The interface circuit example presented in Figure 6 employs two OPA847s (decompensated voltage-feedback op amps), optimized for gains of $12 \mathrm{~V} / \mathrm{V}$ or higher. Implementing a new compensation technique allows the OPA847s to operate with a reduced signal gain of $8.5 \mathrm{~V} / \mathrm{V}$, while maintaining the high loop gain and the associated excellent distortion performance offered by the decompensated architecture. For a detailed discussion on this circuit and the compensation scheme, refer to the OPA847 data sheet (SBOS251) available at www.ti.com. Input transformer, T1, converts the single-ended input signal to a differential signal required at the inverting inputs of the amplifier, which are tuned to provide a $50 \Omega$ impedance match to an assumed $50 \Omega$ source. To achieve the $50 \Omega$ input match at the primary of the $1: 2$ transformer, the secondary must see a $200 \Omega$ load impedance. Both amplifiers are configured for the inverting mode resulting in close gain and phase matching of the differential signal. This technique, along with a highly symmetrical layout, is instrumental in achieving a substantial reduction of the 2nd-harmonic, while retaining excellent 3rd-order performance. A common-mode voltage, $\mathrm{V}_{\mathrm{CM}}$, is applied to the noninverting inputs of the OPA847. Additional series $20 \Omega$ resistors isolate the output of the op amps from the capacitive load presented by the 40 pF capacitors and the input capacitance of the ADS5422. This $20 \Omega / 47 \mathrm{pF}$ combination
sets a pole at approximately 85 MHz and rolls off some of the wideband noise resulting in a reduction of the noise floor.
The measured 2-tone, 3rd-order distortion for the amplifier portion of the circuit of Figure 6 is shown in Figure 7. The curve is for a total 2-tone envelope of $4 \mathrm{~V}_{\mathrm{PP}}$, requiring two tones, each $2 \mathrm{~V}_{\text {PP }}$ across the OPA847 outputs. The basic measurement dynamic range for the two close-in spurious tones is approximately 85 dBc . The $4 \mathrm{~V}_{\text {PP }}$ test does not show measurable 3rd-order spurious until 25 MHz .


FIGURE 7. Measured 2-Tone, 3rd-Order Distortion for a Differential ADC Driver.


FIGURE 6. High Dynamic Range Interface Circuit with the OPA847 Set for a Gain of $+8.5 \mathrm{~V} / \mathrm{V}$.

## REFERENCE

## REFERENCE OPERATION

Integrated into the ADS5422 is a bandgap reference circuit including logic that provides $\mathrm{a}+1.5 \mathrm{~V}$ or +2 V reference output by selecting the corresponding pin-strap configuration. Table I gives an overview of the possible reference options and pin configurations.
Figure 8 shows the basic model of the internal reference circuit. The functional blocks are a 1 V bandgap voltage reference, a selectable gain amplifier, the drivers for the top and bottom reference (REFT, REFB), and the resistive reference ladder. The ladder resistance measures approximately $1 \mathrm{k} \Omega$ between the REFT and REFB pins. The ladder is split into two equal segments establishing a common-mode voltage at the ladder midpoint, labeled CM. The ADS5422 requires solid bypassing for all reference pins to keep the effects of clock feedthrough to a minimum and to achieve the specified level of performance. Figure 8 shows the recommended decoupling scheme. All $0.1 \mu \mathrm{~F}$ capacitors should be located as close to the pins as possible. In addition, pins REFT, CM, and REFB should be decoupled with tantalum surface-mount capacitors ( $2.2 \mu \mathrm{~F}$ or $4.7 \mu \mathrm{~F}$ ).
When operating the ADS5422 with the internal reference, the effective full-scale input span for each of the inputs, IN and $\overline{\mathbb{N}}$, is determined by the voltage at the $\mathrm{V}_{\text {REF }}$ pin, given to:

Input Span (differential, each input) $=\mathrm{V}_{\text {REF }}=\left(\right.$ REFT - REFB) in $\mathrm{V}_{\mathrm{PP}}$

The top and bottom reference outputs may be used to provide up to 1 mA of current (sink or source) to external circuits. Degradation of the differential linearity (DNL) and, consequently, the dynamic performance, of the ADS5422 can occur if this limit is exceeded.

## USING EXTERNAL REFERENCES

For even more design flexibility, the ADS5422 can be operated with external references. The utilization of an external reference voltage can be considered for applications requiring higher accuracy, improved temperature stability, or a continuous adjustment of the converter full-scale range. Especially in multichannel applications, the use of a common external reference offers the benefit of improving the gain matching between converters. Selection between internal or external reference operation is controlled through the $\mathrm{V}_{\text {REF }}$ pin. The internal reference will become disabled if the voltage applied to the $\mathrm{V}_{\mathrm{REF}}$ pin exceeds $+3.5 \mathrm{~V}_{\mathrm{DC}}$. Once selected, the ADS5422 requires two reference voltages-a top reference voltage applied to the REFT pin and a bottom reference voltage applied to the REFB pin (see Table I). The full-scale range is determined by FSR $=2 \times\left(\mathrm{V}_{\text {REFT }}-\right.$ $\mathrm{V}_{\text {REFB }}$ ). It is recommended to maintain the common-mode voltage of +2.5 V . As illustrated in Figure 9, a micropower reference (REF1004) and a dual, single-supply amplifier (OPA2234) can be used to generate a precision external reference. Note that the function of the range select pins, SEL1 and SEL2, are disabled while the converter is operating in external reference mode.

| DESIRED FULL-SCALE <br> RANGE (FSR) <br> (DIFFERENTIAL) | CONNECT <br> SEL1 (PIN 45) TO: | CONNECT <br> SEL2 (PIN 44) TO: | VOLTAGE AT V <br> REF <br> (PIN 46) | VOLTAGE AT REFT <br> (PIN 52) | VOLTAGE AT REFB <br> (PIN 50) |
| :--- | :---: | :---: | :---: | :---: | :---: |
| $4 \mathrm{~V}_{\text {PP }}(+16 \mathrm{dBm})$ | GND | GND | +2.0 V | +3.5 V | +1.5 V |
| $3 \mathrm{~V}_{\mathrm{PP}}(+13 \mathrm{dBm})$ | GND | $+\mathrm{V}_{\mathrm{SA}}$ | +1.5 V | +3.25 V | +1.75 V |
| External Reference | - | - | $>+3.5 \mathrm{~V}$ | +3.2 V to +3.5 V | +1.5 V to +1.8 V |

TABLE I. Reference Pin Configurations and Corresponding Voltages on the Reference Pins.


FIGURE 8. Internal Reference Circuit of the ADS5422 and Recommended Bypass Scheme.


FIGURE 9. Example for an External Reference Circuit Using a Dual, Single-Supply Op Amp.

## DIGITAL INPUTS AND OUTPUTS

## CLOCK INPUT

Unlike most ADCs, the ADS5422 contains internal clock conditioning circuitry. This enables the converter to adapt to a variety of application requirements and different clock sources. With no input signal connected to either clock pin, the threshold level is set to approximately +1.6 V by the onchip resistive voltage divider, as shown in Figure 10. The parallel combination of $R_{1} \| R_{2}$ and $R_{3} \| R_{4}$ sets the input impedance of the clock inputs (CLK, $\overline{\mathrm{CLK}}$ ) to approximately $2.7 \mathrm{k} \Omega$ single-ended, or $5.5 \mathrm{k} \Omega$ differentially. The associated ground referenced input capacitance is approximately 5 pF for each input. If a logic voltage other than the nominal +1.6 V is desired, the clock inputs can be externally driven to establish an alternate threshold voltage.


FIGURE 10. The Differential Clock Inputs are Internally Biased.

The ADS5422 can be interfaced to standard TTL or CMOS logic and accepts 3 V or 5 V compliant logic levels. In this case, the clock signal should be applied to the CLK input, while the complementary clock input ( $\overline{\mathrm{CLK}}$ ) should be bypassed to ground by a low-inductance ceramic chip capacitor, as shown in Figure 11. Depending on the quality of the signal, inserting a series, damping resistor may be beneficial to reduce ringing. When digitizing at high sampling rates the clock should have a $50 \%$ duty cycle ( $t_{\mathrm{H}}=\mathrm{t}_{\mathrm{L}}$ ) to maintain good distortion performance.


FIGURE 11. Single-Ended TTL/CMOS Clock Source.
Applying a single-ended clock signal will provide satisfactory results in many applications. However, unbalanced high-speed logic signals can introduce a high amount of disturbances, such as ringing or ground bouncing. In addition, a high amplitude may cause the clock signal to have unsymmetrical rise-and-fall times, potentially affecting the converter distortion performance. Proper termination practice and a clean PC board layout will help to keep those effects to a minimum.
To take full advantage of the excellent distortion performance of the ADS5422, it is recommended to drive the clock inputs differentially. A differential clock improves the digital feedthrough immunity and minimizes the effect of modulation between the signal and the clock. Figure 12 illustrates a simple method of converting a square wave clock from single-ended to differential using an RF transformer. Small surface-mount transformers are readily available from several manufacturers (e.g., model ADT11 by Mini-Circuits). A capacitor in series with the primary side can be inserted to block any DC voltage present in the signal. The secondary side connects directly to the two clock inputs of the converter because the clock inputs are self-biased.


FIGURE 12. Connecting a Ground-Referenced Clock Source to the ADS5422 Using an RF Transformer.

The clock inputs of the ADS5422 can be connected in a number of ways. However, the best performance is obtained when the clock input pins are driven differentially. Operating in this mode, the clock inputs accommodate signal swings ranging from $2.5 \mathrm{~V}_{\text {PP }}$ down to $0.5 \mathrm{~V}_{\text {PP }}$ differentially. This allows direct interfacing of clock sources such as voltage-controlled crystal oscillators (VCXO) to the ADS5422. The advantage here is the elimination of external logic, usually necessary to convert the clock signal into a suitable logic (TTL or CMOS) signal that otherwise would create an additional source of jitter. In any case, a very low-jitter clock is fundamental to preserving the excellent AC performance of the ADS5422. The converter itself is specified for a low jitter, characterizing the outstanding capability of the internal clock and track-and-hold circuitry. Generally, as the input frequency increases, the clock jitter becomes more dominant for maintaining a good signal-tonoise ratio. This is particularly critical in IF sampling applications where the sampling frequency is lower than input frequency (undersampling). The following equation can be used to calculate the achievable SNR for a given input frequency and clock jitter ( $\mathrm{t}_{\mathrm{JA}}$ in ps rms ):

$$
\begin{equation*}
\mathrm{SNR}=20 \log _{10} \frac{1}{\left(2 \pi \mathrm{f}_{\mathrm{IN}} \mathrm{t}_{\mathrm{JA}}\right)} \tag{2}
\end{equation*}
$$

Depending on the nature of the clock source's output impedance, impedance matching might become necessary. For this, a termination resistor, $\mathrm{R}_{\mathrm{T}}$, may be installed, as shown in Figure 13. To calculate the correct value for this resistor, consider the impedance ratio of the selected transformer and the differential clock input impedance of the ADS5422, which is approximately $5.5 \mathrm{k} \Omega$.
Shown in Figure 13 is one preferred method for clocking the ADS5422. Here, the single-ended clock source can be either a square wave or a sine wave. Using the high-speed differential translator SN65LVDS100 from Texas Instruments, a low-jitter clock can be generated to drive the clock inputs of the ADS5422 differentially.

## MINIMUM SAMPLING RATE

The pipeline architecture of the ADS5422 uses a switchedcapacitor technique in its internal track-and-hold stages. With each clock cycle, charges representing the captured signal level are moved within the ADC pipeline core. The high sampling speed necessitates the use of very small capacitor values. In order to hold the droop errors low, the capacitors require a minimum 'refresh rate.' To maintain accuracy of the acquired sample charge, the sampling clock on the ADS5422 should not drop below the specified minimum of 1 MHz .

## DATA OUTPUT FORMAT (BTC)

The ADS5422 makes two data output formats available, either the Straight Offset Binary (SOB) code or the Binary Two's Complement (BTC) code. The selection of the output coding is controlled through the BTC pin. Applying a logic HIGH will enable the BTC coding, while a logic LOW will enable the Straight Offset Binary code. The BTC output format is widely used to interface to microprocessors, for example. The two code structures are identical, with the exception that the MSB is inverted for the BTC format; see Table II.
If the input signal exceeds the full-scale range, the data outputs will exhibit the respective full-scale code depending on the selected coding format.

| DIFFERENTIAL <br> INPUT | STRAIGHT OFFSET <br> BINARY (SOB) | BINARY TWO'S <br> COMPLEMENT <br> (BTC) |
| :--- | :---: | :---: |
| + FS -1 LSB <br> $(\mathrm{IN}=+3.5 \mathrm{~V}, \overline{\mathrm{IN}}=+1.5 \mathrm{~V})$ | 11111111111111 | 01111111111111 |
| $+1 / 2 \mathrm{FS}$ | 11000000000000 | 01000000000000 |
| Bipolar Zero <br> $\left(\mathrm{IN}=\overline{\mathrm{IN}}=\mathrm{V}_{\mathrm{CM}}\right)$ | 10000000000000 | 00000000000000 |
| $-1 / 2 \mathrm{FS}$ | 01000000000000 | 11000000000000 |
| -FS <br> $(\mathrm{IN}=+1.5 \mathrm{~V}, \overline{\mathrm{IN}}=+3.5 \mathrm{~V})$ | 00000000000000 | 10000000000000 |

TABLE II. Coding Table for Differential Input Configuration and $4 \mathrm{~V}_{\mathrm{PP}}$ Full-Scale Input Range.


FIGURE 13. Differential Clock Driver Using an LVDS Translator.

## OUTPUT ENABLE (OE)

The digital outputs of the ADS5422 can be set to high impedance (tri-state), exercising the output enable pin ( $\overline{\mathrm{OE}})$. For normal operation, this pin must be at a logic LOW potential while a logic HIGH voltage disables the outputs. Even though this function affects the output driver stage, the threshold voltages for the $\overline{\mathrm{OE}}$ pin do not depend on the output driver supply (VDRV), but are fixed (see the Electrical Characteristics Table and the Digital Inputs Sections). Operating the $\overline{\mathrm{OE}}$ function dynamically (e.g., through high-speed multiplexing) should be avoided as it will corrupt the conversion process.

## POWER-DOWN (PD)

A power-down pin is provided which, when taken HIGH, shuts down portions within the ADS5422 and reduces the power dissipation to less than 40 mW . The remaining active blocks include the internal reference ensuring a fast reactivation time. During power-down, data in the converter pipeline is lost and new valid data will be subject to the specified pipeline delay. If the PD pin is not used, it should be tied to ground or a logic LOW level.

## OUTPUT LOADING

It is recommended to keep the capacitive loading on the data output lines as low as possible, preferably below 15 pF . Higher capacitive loading causes larger dynamic currents as the digital outputs are changing. For example, with a typical output slew rate of $0.8 \mathrm{~V} / \mathrm{ns}$ and a total capacitive loading of 10 pF (including 4 pF output capacitance, 5 pF input capacitance of external logic buffer, and 1 pF PC board parasitics), a bit transition can cause a dynamic current of ( $10 \mathrm{pF} \cdot 0.8 \mathrm{~V} /$ $1 \mathrm{~ns}=8 \mathrm{~mA}$ ). These high current surges can feed back to the analog portion of the ADS5422 and adversely affect the performance. If necessary, external buffers or latches close to the converter output pins may be used to minimize the capacitive loading. They also provide the added benefit of isolating the ADS5422 from any digital activities on the bus coupling back high-frequency noise.

## POWER SUPPLIES

When defining the power supplies for the ADS5422, it is highly recommended to consider linear supplies instead of switching types. Even with good filtering, switching supplies may radiate noise that could interfere with any high-frequency input signal and cause unwanted modulation products. At its full conversion rate of 62MSPS, the ADS5422 typically requires 240 mA of supply current on the +5 V supplies $\left(+\mathrm{V}_{\mathrm{S}}\right)$. Note that this supply voltage should stay within a $5 \%$ tolerance.

## POWER DISSIPATION

A majority of the ADS5422 total power consumption is used for biasing, therefore, independent of the applied clock frequency. Figure 14 shows the typical variation in power consumption versus the clock speed. The current on the VDRV supply is directly related to the capacitive loading of the data output pins and care should be taken to minimize such loading.


FIGURE 14. Power Dissipation vs Clock Frequency.

## DIGITAL OUTPUT DRIVER SUPPLY (VDRV)

A dedicated supply pin, VDRV, provides power to the logic output drivers of the ADS5422 and may be operated with a supply voltage in the range of +3.0 V to +5.0 V . This can simplify interfacing to various logic families, in particular lowvoltage CMOS. It is recommended to operate the ADS5422 with a +3.3 V supply voltage on VDRV. This will lower the power dissipation in the output stages due to the lower output swing and reduce current glitches on the supply line that may affect the AC performance of the converter. The analog supply ( $+\mathrm{V}_{\mathrm{SA}}$ ) and digital supply ( $+\mathrm{V}_{\mathrm{SD}}$ ) may be tied together, with a ferrite bead or inductor between the supply pins. Each of the these supply pins must be bypassed separately with at least one $0.1 \mu \mathrm{~F}$ ceramic chip capacitor, forming a pi-filter, as shown in Figure 15. The recommended operation for the ADS5422 is +5 V for the $+\mathrm{V}_{\mathrm{S}}$ pins and +3.3 V on the output driver pin (VDRV).
The configuration of the supplies requires that a specific power-up sequence be followed for the ADS5422. Analog voltage must be applied to the analog supply pin ( $+\mathrm{V}_{\mathrm{SA}}$ ) before applying a voltage to the driver supply (VDRV) or before bringing both the digital supply ( $+\mathrm{V}_{\mathrm{SD}}$ ) and VDRV simultaneously. Powering up $+\mathrm{V}_{\mathrm{SD}}$ and VDRV prior to $+\mathrm{V}_{\mathrm{SA}}$ will cause a large current on $+\mathrm{V}_{\mathrm{SA}}$ and result in the ADS5422 not functioning properly.


FIGURE 15. Basic Application Circuit of the ADS5422 Includes Recommended Supply and Reference Bypassing.

## LAYOUT AND DECOUPLING CONSIDERATIONS

Proper grounding and bypassing, short lead length, and the use of ground planes are particularly important for highfrequency designs. Achieving optimum performance with a fast sampling converter like the ADS5422 requires careful attention to the PC board layout to minimize the effect of board parasitics and optimize component placement. A multilayer board usually ensures best results and allows convenient component placement.
The ADS5422 should be treated as an analog component and the $+\mathrm{V}_{\mathrm{SA}}$ pins connected to a clean analog supply. This will ensure the most consistent results, since digital supplies often carry a high level of switching noise which could couple into the converter and degrade the performance. As mentioned previously, the driver supply pins (VDRV) should also be connected to a low-noise supply. Supplies of adjacent digital circuits may carry substantial current transients. The supply voltage must be thoroughly filtered before connecting to the VDRV supply of the converter. All ground connections on the ADS5422 are internally bonded to the metal flag (bottom of package) that forms a large ground plane. All ground pins should directly connect to an analog ground plane that covers the PC board area under the converter.
Due to its high sampling frequency, the ADS5422 generates high-frequency current transients and noise (clock feedthrough) that are fed back into the supply and reference lines. If not sufficiently bypassed, this will add noise to the conversion process. See Figure 15 for the recommended supply decoupling scheme for the ADS5422. All $+\mathrm{V}_{\mathrm{S}}$ pins should be bypassed with a combination of $10 \mathrm{nF}, 0.1 \mu \mathrm{~F}$ ceramic chip capacitors ( 0805 , low ESR) and a $10 \mu \mathrm{~F}$ tantalum tank capacitor. A similar approach may be used on the driver supply pins, VDRV. In order to minimize the lead and trace inductance, the capacitors should be located as close
to the supply pins as possible. They are best placed directly under the package where double-sided component mounting is allowed. In addition, larger bipolar decoupling capacitors $(2.2 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F})$, effective at lower frequencies, should also be used on the main supply pins. They can be placed on the PC board in proximity ( $<0.5^{\prime \prime}$ ) of the ADC.
If the analog inputs to the ADS5422 are driven differentially, it is especially important to optimize towards a highly symmetrical layout. Small trace length differences may create phase shifts compromising a good distortion performance. For this reason, the use of two single op amps rather than one dual amplifier enables a more symmetrical layout and a better match of parasitic capacitances. The pin orientation of the ADS5422 package follows a flow-through design with the analog inputs located on one side of the package, whereas the digital outputs are located on the opposite side of the quad-flat package. This provides a good physical isolation between the analog and digital connections. While designing the layout, it is important to keep the analog signal traces separated from any digital lines to prevent noise coupling onto the analog portion.
Try to match trace length for the differential clock signal (if used) to avoid mismatches in propagation delays. Singleended clock lines must be short and should not cross any other signal traces.
Short-circuit traces on the digital outputs will minimize capacitive loading. Trace length should be kept short to the receiving gate (<2") with only one CMOS gate connected to one digital output. If possible, the digital data outputs should be buffered (with the TI SN74AVC16244, for example). Dynamic performance can also be improved with the insertion of series resistors at each data output line. This sets a defined time constant and reduces the slew rate that would otherwise flow due to the fast edge rate. The resistor value can be chosen to result in a time constant of $15 \%$ to $25 \%$ of the used data rate.

Revision History

| DATE | REVISION | PAGE | SECTION | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| 6/21/05 | D | - | - | Changed all Vp-p to subscript (VP). |
|  |  | 1 | Features | Changed PREMIUM to ON-BOARD. |
|  |  | 2 | Reference and Full-Scale Range Select Table | Deleted 2Vp-p row. |
|  |  | 3 | Electrical Characteristics | Changed Optional Input Ranges to Optional Input Range and deleted 2Vp-p, same line under TYP. <br> Changed External REF Voltage Range from 9.9V to 1.4 V (minimum). Added $\left(\mathrm{V}_{\text {REFT }}-\mathrm{V}_{\text {REFB }}\right.$ ) to ACCURACY section under CONDITIONS column. |
|  |  | 5 | Typical Characteristics | Deleted Spectral Performance (2Vp-p) curve. |
|  |  | 8 | Input Full-Scale Range Versus Performance | Deleted last sentence. |
|  |  | 10 | Transformer-Coupled, Single-Ended-toDifferential Configuration | Deleted part of the last sentence in the first paragraph. |
|  |  | 11 | AC-Coupled, Differential Interface with Gain Figure 7 | Text change in last paragraph. Deleted 2Vp-p curve. |
|  |  | 12 | Reference Operation Using External References Table I | Deleted +1 V and the word complete in first paragraph. Inserted text. <br> Deleted 2Vp-p row. Changed voltages at REFT and REFB columns in External Reference row. |
|  |  | 14 | Data Output Format (BTC) | Changed and deleted text in second paragraph. |

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS5422Y/250 | ACTIVE | LQFP | PM | 64 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-3-260C-168 HR | -40 to 85 | ADS5422Y | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000 \mathrm{ppm}$ threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS5422Y/250 | LQFP | PM | 64 | 250 | 180.0 | 24.4 | 13.0 | 13.0 | 2.1 | 16.0 | 24.0 | Q2 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS5422Y/250 | LQFP | PM | 64 | 250 | 213.0 | 191.0 | 55.0 |



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. Reference JEDEC registration MS-026.


NOTES: (continued)
5. Publication IPC-7351 may have alternate designs.
6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
7. For more information, see Texas Instruments literature number SLMA004 (www.ti.com/lit/slma004).


SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:8X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Tl grants you permission to use these resources only for development of an application that uses the Tl products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify Tl and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.


[^0]:    All trademarks are the property of their respective owners.

[^1]:    NOTE: For external reference operation, tie $\mathrm{V}_{\mathrm{REF}}$ to $+\mathrm{V}_{\mathrm{SA}}$. The full-scale range will be 2 x the reference value. For example, selecting a 2 V external reference will set the full-scale values of 1.5 V to 3.5 V for both IN and $\overline{\mathrm{N}}$ inputs.

