

# LMH0202 Dual SMPTE 292M / 259M Serial Digital Cable Driver

Check for Samples: LMH0202

### **FEATURES**

- SMPTE 292M, SMPTE 344M and SMPTE 259M Compliant
- Data Rates to 1.485 Gbps
- Dual Differential Inputs
- Dual 75Ω Differential Outputs
- Two Selectable Slew Rates
- Adjustable Output Amplitude
- Single 3.3V Supply Operation
- Commercial Temperature Range: 0°C to +70°C
- Typical Power Consumption: 250 mW in SD Mode and 300 mW in HD Mode

## **APPLICATIONS**

- SMPTE 292M, SMPTE 344M, and SMPTE 259M Serial Digital Interfaces
- DVB-ASI Applications
- Sonet/SDH and ATM Interfaces
- Digital Routers and Switches
- Distribution Amplifiers
- Buffer Applications
- Video Cameras

# **Connection Diagram**

#### DESCRIPTION

The LMH0202 Dual SMPTE 292M / 259M serial digital cable driver is a monolithic, high-speed cable driver designed for use in SMPTE 292M / 259M serial digital video and ITU-T G.703 serial digital data transmission applications. The LMH0202 drives  $75\Omega$  transmission lines (Belden 8281, Belden 1694A or equivalent) at data rates up to 1.485 Gbps.

The LMH0202 provides two selectable slew rates for SMPTE 259M and SMPTE 292M compliance. The output voltage swing is adjustable via a single external resistor.

The LMH0202 offers the flexibility to implement either dual differential inputs or a single differential input (externally routed via PCB) to dual differential outputs. The latter option provides an ideal solution for DVB-ASI applications where only the non-inverted outputs are typically used.

The LMH0202 is powered from a single 3.3V supply. Power consumption is typically 250 mW in SD mode and 300 mW in HD mode.



Figure 1. 16-Pin TSSOP See PW Package

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



# **Typical Application**







These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Absolute Maximum Ratings(1)

| The colored maximum realings                                                     |                                |
|----------------------------------------------------------------------------------|--------------------------------|
| Supply Voltage:                                                                  | -0.5V to 3.6V                  |
| Input Voltage (all inputs)                                                       | -0.3V to V <sub>CC</sub> +0.3V |
| Output Current                                                                   | 28 mA                          |
| Storage Temperature Range                                                        | −65°C to +150°C                |
| Junction Temperature                                                             | +150°C                         |
| Lead Temperature (Soldering 4 Sec)                                               | +260°C                         |
| Package Thermal Resistance $\theta_{JA}$ 16-pin TSSOP $\theta_{JC}$ 16-pin TSSOP | +125°C/W<br>+105°C/W           |
| ESD Rating (HBM)                                                                 | 5 kV                           |
| ESD Rating (MM)                                                                  | 250V                           |
|                                                                                  |                                |

Absolute Maximum Ratings are those parameter values beyond which the life and operation of the device cannot be ensured. The stating herein of these maximums shall not be construed to imply that the device can or should be operated at or beyond these values. The table of Electrical Characteristics specifies acceptable device operating conditions.

# **Recommended Operating Conditions**

| Supply Voltage (V <sub>CC</sub> – V <sub>EE</sub> ): | 3.3V ±5%     |
|------------------------------------------------------|--------------|
| Operating Free Air Temperature (T <sub>A</sub> )     | 0°C to +70°C |

## **DC Electrical Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified (1)(2).

| Symbol            | Parameter                  | Conditions                                                                                | Reference                 | Min                          | Тур                                   | Max                                      | Units      |
|-------------------|----------------------------|-------------------------------------------------------------------------------------------|---------------------------|------------------------------|---------------------------------------|------------------------------------------|------------|
| $V_{\text{CMIN}}$ | Input Common Mode Voltage  |                                                                                           | SDI1, SDI1,<br>SDI2, SDI2 | 1.6 +<br>V <sub>SDI</sub> /2 |                                       | V <sub>CC</sub> –<br>V <sub>SDI</sub> /2 | V          |
| $V_{SDI}$         | Input Voltage Swing        | Differential                                                                              |                           | 100                          |                                       | 2000                                     | $mV_{P-P}$ |
| $V_{CMOUT}$       | Output Common Mode Voltage |                                                                                           | SDO1,<br>SDO1,            |                              | V <sub>CC</sub> –<br>V <sub>SDO</sub> |                                          | V          |
| V <sub>SDO</sub>  | Output Voltage Swing       | Single-ended, $75\Omega$ load,<br>$R_{REF}1 = 750\Omega$ 1%,<br>$R_{REF}2 = 750\Omega$ 1% | SDO2, SDO2                | 750                          | 800                                   | 850                                      | $mV_{P-P}$ |
|                   |                            | Single-ended, $75\Omega$ load, $R_{REF}1 = 590\Omega$ 1%, $R_{REF}2 = 590\Omega$ 1%       |                           | 900                          | 1000                                  | 1100                                     | $mV_{P-P}$ |
| $V_{\text{SDHD}}$ | SD/HD Input Voltage        | Min for SD                                                                                | SD/HD1,                   | 2.4                          |                                       |                                          | V          |
|                   |                            | Max for HD                                                                                | SD/HD2                    |                              |                                       | 0.8                                      | V          |
| I <sub>SDHD</sub> | SD/HD Input Current        |                                                                                           |                           |                              | 3.7                                   |                                          | μA         |
| $I_{CC}$          | Supply Current             | $SD/\overline{HD}1 = 0, SD/\overline{HD}2 = 0^{(3)}$                                      |                           |                              | 90                                    | 98                                       | mA         |
|                   |                            | $SD/\overline{HD}1 = 1$ , $SD/\overline{HD}2 = 1^{(3)}$                                   |                           |                              | 76                                    | 86                                       | mA         |

Current flow into device pins is defined as positive. Current flow out of device pins is defined as negative. All voltages are stated referenced to  $V_{EE} = 0$  Volts.

Product Folder Links: LMH0202

Typical values are stated for  $V_{CC}$  = +3.3V and  $T_A$  = +25°C. Maximum  $I_{CC}$  is measured at  $V_{CC}$  = +3.465V and  $T_A$  = +70°C.



#### **AC Electrical Characteristics**

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified (1).

| Symbol                            | ymbol Parameter Conditions  |                                                                         | Reference                                   | Min | Тур | Max  | Units             |
|-----------------------------------|-----------------------------|-------------------------------------------------------------------------|---------------------------------------------|-----|-----|------|-------------------|
| DR <sub>SDI</sub> Input Data Rate |                             |                                                                         | (2)SDI1, <u>SDI1</u> ,<br>SDI2, <u>SDI2</u> |     |     | 1485 | Mbps              |
| t <sub>jit</sub>                  | Additive Jitter             | 1.485 Gbps                                                              | SDO1, <u>SDO1</u> ,                         |     | 26  |      | ps <sub>P-P</sub> |
|                                   |                             | 270 Mbps                                                                | SDO2, SDO2                                  |     | 18  |      | ps <sub>P-P</sub> |
| t <sub>r</sub> ,t <sub>f</sub>    | Output Rise Time, Fall Time | $SD/\overline{HD}1 = 0$ , $SD/\overline{HD}2 = 0$ , $20\% - 80\%^{(3)}$ |                                             |     | 120 | 220  | ps                |
|                                   |                             | $SD/\overline{HD}1 = 1$ , $SD/\overline{HD}2 = 1$ , $20\% - 80\%^{(3)}$ |                                             | 400 | 560 | 800  | ps                |
|                                   | Mismatch in Rise/Fall Time  | (2)                                                                     |                                             |     |     | 30   | ps                |
| tos                               | Output Overshoot            | (2)                                                                     |                                             |     |     | 8    | %                 |
| RL <sub>SDO</sub>                 | Output Return Loss          | (4)                                                                     |                                             | 15  | 20  |      | dB                |

Product Folder Links: LMH0202

Typical values are stated for  $V_{CC}$  = +3.3V and  $T_A$  = +25°C. Specification is ensured by characterization. Specification is ensured by characterization and verified by test. Output return loss is dependent on board design. The LMH0202 meets this specification on the SD202 evaluation board from 5 MHz to 1.5 GHz.



#### Table 1. PIN DESCRIPTIONS

| Pin # | Name                                                                                                               | Description                                                                                                 |  |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|--|--|
| 1     | SDI1                                                                                                               | Serial data true input.                                                                                     |  |  |  |
| 2     | SDI1                                                                                                               | Serial data complement input.                                                                               |  |  |  |
| 3     | V <sub>EE</sub> 1                                                                                                  | Negative power supply (ground).                                                                             |  |  |  |
| 4     | R <sub>REF</sub> 1                                                                                                 | Output driver level control. Connect a resistor to $V_{\text{CC}}$ to set output voltage swing.             |  |  |  |
| 5     | SDI2                                                                                                               | Serial data true input.                                                                                     |  |  |  |
| 6     | SDI2                                                                                                               | Serial data complement input.                                                                               |  |  |  |
| 7     | V <sub>EE</sub> 2                                                                                                  | Negative power supply (ground).                                                                             |  |  |  |
| 8     | R <sub>REF</sub> 2 Output driver level control. Connect a resistor to V <sub>CC</sub> to set output voltage swing. |                                                                                                             |  |  |  |
| 9     | V <sub>CC</sub> 2                                                                                                  | Positive power supply (+3.3V).                                                                              |  |  |  |
| 10    | SD/HD2                                                                                                             | Output slew rate control. Output rise/fall time complies with SMPTE 292M when low and SMPTE 259M when high. |  |  |  |
| 11    | SDO2                                                                                                               | Serial data complement output.                                                                              |  |  |  |
| 12    | SDO2                                                                                                               | Serial data true output.                                                                                    |  |  |  |
| 13    | V <sub>CC</sub> 1                                                                                                  | Positive power supply (+3.3V).                                                                              |  |  |  |
| 14    | SD/HD1                                                                                                             | Output slew rate control. Output rise/fall time complies with SMPTE 292M when low and SMPTE 259M when high. |  |  |  |
| 15    | SDO1                                                                                                               | Serial data complement output.                                                                              |  |  |  |
| 16    | SDO1                                                                                                               | Serial data true output.                                                                                    |  |  |  |

### **DEVICE OPERATION**

### INPUT INTERFACING

The LMH0202 accepts either differential or single-ended input. The inputs are self-biased, allowing for simple AC or DC coupling. DC-coupled inputs must be kept within the specified common-mode range. SDI and  $\overline{\text{SDI}}$  are self-biased at approximately 2.1V with  $V_{\text{CC}} = 3.3$ V. Figure 2 shows the differential input stage for SDI and  $\overline{\text{SDI}}$ .



Figure 2. Differential Input Stage for SDI and SDI.

Copyright © 2006–2013, Texas Instruments Incorporated

Submit Documentation Feedback



#### DVB-ASI APPLICATIONS

The dual differential inputs of the LMH0202 may be externally routed to a single differential input as shown in Figure 3. This provides a solution for DVB-ASI applications where two non-inverted outputs are needed.



Figure 3. Single Differential Input for DVB-ASI

#### **OUTPUT INTERFACING**

The LMH0202 uses current mode outputs. Single-ended output levels are 800 mV<sub>P-P</sub> into 75 $\Omega$  AC-coupled coaxial cable (with R<sub>REF</sub> = 750 $\Omega$ ). Output level is controlled by the value of the resistor connected between the R<sub>REF</sub> pin and V<sub>CC</sub>.

The  $R_{REF}$  resistor should be placed as close as possible to the  $R_{REF}$  pin. In addition, the copper in the plane layers below the  $R_{REF}$  network should be removed to minimize parasitic capacitance.

#### **OUTPUT SLEW RATE CONTROL**

The LMH0202 output rise and fall times are selectable for either SMPTE 259M or SMPTE 292M compliance via the SD/HD pin. For slower rise and fall times, or SMPTE 259M compliance, SD/HD is set high. For faster rise and fall times, or SMPTE 292M compliance, SD/HD is set low.

Submit Documentation Feedback

Product Folder Links: LMH0202



# **REVISION HISTORY**

| Changes from Revision B (April 2013) to Revision C |                                                    |   |  |  |  |  |
|----------------------------------------------------|----------------------------------------------------|---|--|--|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format | 6 |  |  |  |  |

Product Folder Links: LMH0202



# PACKAGE OPTION ADDENDUM

6-Feb-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _   | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|-----|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LMH0202MT/NOPB   | ACTIVE | TSSOP        | PW      | 16   | 92  | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | 0 to 70      | L202           | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated