# **CLC5623 Triple, High Output, Video Amplifier** #### **General Description** The CLC5623 has a new output stage that delivers high output drive current (130mA), but consumes minimal quiescent supply current (3.0mA/ch) from a single 5V supply. Its current feedback architecture, fabricated in an advanced complementary bipolar process, maintains consistent performance over a wide range of gains and signal levels, and has a linear-phase response up to one half of the -3dB frequency. The CLC5623 offers 0.1dB gain flatness to 15MHz and differential gain and phase errors of 0.06% and 0.06°. These features are ideal for professional and consumer video applications. The CLC5623 offers superior dynamic performance with a 148MHz small-signal bandwidth, $370V/\mu s$ slew rate and 4.4ns rise/fall times ( $2V_{step}$ ). The combination of low quiescent power, high output current drive, and high-speed performance make the CLC5623 well suited for many battery-powered personal communication/computing systems. The ability to drive low-impedance, highly capacitive loads, with minimum distortion, makes the CLC5623 ideal for cable applications. The CLC5623 will drive a 100 $\Omega$ load with only -78/-94dBc second/third harmonic distortion (A<sub>V</sub> = +2, V<sub>out</sub> = 2V<sub>pp</sub>, f = 1MHz). With a 25 $\Omega$ load, and the same conditions, it produces only -82/-96dBc second/third harmonic distortion. The CLC5623 can also be used for driving differential-input stepup transformers for applications such as Asynchronous Digital Subscriber Lines (ADSL) or High-Bit-Rate Digital Subscriber Lines (HDSL). When driving the input of high-resolution A/D converters, the CLC5623 provides excellent -86/-96dBc second/third harmonic distortion (A<sub>V</sub> = +2, V<sub>out</sub> = 2V<sub>pp</sub>, f = 1MHz, R<sub>L</sub> = 1k $\Omega$ ) and fast settling time. #### **Features** - 130mA output current - 0.06%, 0.06° differential gain, phase - 3.0mA/ch supply current - 148MHz bandwidth $(A_v = +2)$ - -86/-96dBc HD2/HD3 (1MHz) - 18ns settling to 0.05% - 370V/us slew rate - Stable for capacitive loads up to 1000pf - Single 5V or ±5V supplies #### **Applications** - Video line driver - ADSL/HDSL driver - Coaxial cable driver - UTP differential line driver - Transformer/coil driver - High capacitive load driver - Portable/battery-powered applications - Differential A/D driver | +5V Characteristics ( $A_v = +2$ , $R_t = 750\Omega$ , $R_t = 1k\Omega$ (PDIP), $R_t = 750\Omega$ (SOIC), $V_s = +5V^1$ , $V_{cm} = V_{EE} + (V_s/2)$ , $R_L$ tied to $V_{cm}$ , unless specified) | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------|-------------| | PARAMETERS | CONDITIONS | TYP MIN/MAX RATINGS | | UNITS | NOTES | | | | Ambient Temperature | CLC5623IN | +25°C | +25°C | 0 to 70°C | -40 to 85°C | | | | FREQUENCY DOMAIN RESPONS -3dB bandwidth -0.1dB bandwidth gain peaking gain rolloff linear phase deviation differential gain differential phase | $\label{eq:section} \begin{split} \textbf{SE} & & \textbf{V}_{o} = 1.5 \textbf{V}_{pp} \\ & \textbf{V}_{o} = 0.5 \textbf{V}_{pp} \\ & < 200 \text{MHz}, \textbf{V}_{o} = 0.5 \textbf{V}_{pp} \\ & < 30 \text{MHz}, \textbf{V}_{o} = 0.5 \textbf{V}_{pp} \\ & < 30 \text{MHz}, \textbf{V}_{o} = 0.5 \textbf{V}_{pp} \\ & \textbf{NTSC}, \textbf{R}_{L} = 150 \Omega \text{ to -1V} \\ & \textbf{NTSC}, \textbf{R}_{L} = 150 \Omega \text{ to -1V} \end{split}$ | 107<br>14<br>0<br>0.3<br>1.0<br>0.03<br>0.08 | 85<br>13<br>0.5<br>0.7<br>2.0<br>– | 75<br>10<br>0.9<br>0.8<br>2.4<br>— | 75<br>10<br>0.9<br>0.8<br>2.4<br>– | MHz<br>MHz<br>dB<br>dB<br>deg<br>deg | | | TIME DOMAIN RESPONSE rise and fall time settling time to 0.05% overshoot slew rate | 2V step<br>1V step<br>2V step<br>2V step | 4.5<br>17<br>11<br>280 | 6.0<br>25<br>15<br>195 | 6.4<br>40<br>18<br>165 | 6.8<br>60<br>18<br>150 | ns<br>ns<br>%<br>V/μs | | | 2 <sup>nd</sup> harmonic distortion 3 <sup>rd</sup> harmonic distortion | PNSE<br>$2V_{pp}$ , $1MHz$<br>$2V_{pp}$ , $1MHz$ ; $R_L = 1kΩ$<br>$2V_{pp}$ , $5MHz$<br>$2V_{pp}$ , $1MHz$<br>$2V_{pp}$ , $1MHz$ ; $R_L = 1kΩ$<br>$2V_{pp}$ , $5MHz$ | -76<br>-85<br>-63<br>-88<br>-96<br>-65 | -<br>-<br>-58<br>-<br>-<br>-<br>-62 | -<br>-56<br>-<br>-<br>-<br>-60 | -<br>-56<br>-<br>-<br>-60 | dBc<br>dBc<br>dBc<br>dBc<br>dBc<br>dBc | | | equivalent input noise voltage (e <sub>ni</sub> ) non-inverting current (i <sub>bn</sub> ) inverting current (i <sub>bi</sub> ) crosstalk (input referred) crosstalk, all hostile (input referred | >1MHz<br>>1MHz<br>>1MHz<br>10MHz, 1V <sub>20</sub> | 4.9<br>6.6<br>11.1<br>-51<br>-49 | 5.9<br>8.5<br>14.7<br>– | 6.4<br>9.3<br>15.8<br>– | 6.4<br>9.3<br>15.8<br>– | nV/√Hz<br>pA/√Hz<br>pA/√Hz<br>dB<br>dB | | | input offset voltage average drift input bias current (non-inverting) average drift input bias current (inverting) average drift input bias current (inverting) average drift power supply rejection ratio common-mode rejection ratio supply current per channel | DC<br>DC<br>R <sub>L</sub> = 8 | 1 8 6 40 6 5 48 5 3.0 | 4<br>-<br>18<br>-<br>14<br>-<br>45<br>43<br>3.4 | 6<br><br>22<br><br>16<br><br>43<br>41<br>3.6 | 6<br>- 24<br>- 17<br>- 43<br>41<br>3.6 | > <sup>O</sup> A O O B B A A A B B E | A<br>A<br>A | | MISCELLANEOUS PERFORMANG input resistance (non-inverting) input capacitance (non-inverting) input voltage range, High input voltage range, Low output voltage range, Low output voltage range, Low output voltage range, High output voltage range, High output voltage range, Low output voltage range, Low output current output resistance, closed loop | $R_L = 100Ω$ $R_L = 100Ω$ $R_L = \infty$ $R_L = \infty$ $R_L = \infty$ $DC$ | 0.86<br>1.8<br>4.2<br>0.8<br>4.0<br>1.0<br>4.1<br>0.9<br>100<br>70 | 0.50<br>2.75<br>4.1<br>0.9<br>3.9<br>1.1<br>4.0<br>1.0<br>80<br>105 | 0.45<br>2.75<br>4.1<br>0.9<br>3.9<br>1.1<br>4.0<br>1.0<br>65 | 0.45<br>2.75<br>4.0<br>1.0<br>3.8<br>1.2<br>3.9<br>1.1<br>40 | MΩ<br>pF<br>> > > ><br>mΩ | В | Min/max ratings are based on product characterization and simulation. Individual parameters are tested as noted. Outgoing quality levels are determined from tested parameters. 2 #### **Notes** - A) J-level: spec is 100% tested at +25°C. - B) The short circuit current can exceed the maximum safe output current. - 1) $V_s = V_{CC} V_{EE}$ # Reliability Information Transistor Count 147 # **Absolute Maximum Ratings** supply voltage ( $V_{CC}$ - $V_{EE}$ ) +14V output current (see note C) 140mA common-mode input voltage $V_{EE}$ to $V_{CC}$ maximum junction temperature +175°C storage temperature range -65°C to +150°C lead temperature (soldering 10 sec) +300°C http://www.national.com | PARAMETERS | CONDITIONS | TYP | TYP GUARANTEED MIN/MAX | | UNITS | NOTES | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------|--------------------------------------------------|-------------------------------------------------|----------------------------------------------------------|---| | Ambient Temperature | CLC5623IN | +25°C | +25°C | 0 to 70°C | -40 to 85°C | | | | FREQUENCY DOMAIN RESPONS<br>-3dB bandwidth | $V_{o} = 1.5V_{pp}$<br>$V_{o} = 4.0V_{pp}$ | 148<br>72 | 110<br>55 | 105<br>52 | 85<br>52 | MHz<br>MHz | | | -0.1dB bandwidth<br>gain peaking<br>gain rolloff<br>linear phase deviation<br>differential gain<br>differential phase | $\begin{array}{l} V_{o} = 1.0V_{pp} \\ V_{o} = 1.0V_{pp} \\ < 200 \text{MHz}, \ V_{o} = 1.0V_{pp} \\ < 30 \text{MHz}, \ V_{o} = 1.0V_{pp} \\ < 30 \text{MHz}, \ V_{o} = 1.0V_{pp} \\ \text{NTSC}, \ R_{L} = 150 \Omega \\ \text{NTSC}, \ R_{L} = 150 \Omega \end{array}$ | 15<br>0<br>0.1<br>0.08<br>0.06<br>0.06 | 12<br>0.5<br>0.3<br>1.6<br>0.12<br>0.1 | 9<br>0.9<br>0.5<br>2.0<br>– | 9<br>1.3<br>0.5<br>2.0<br>– | MHz<br>dB<br>dB<br>deg<br>deg | | | TIME DOMAIN RESPONSE rise and fall time settling time to 0.05% overshoot slew rate | 2V step<br>2V step<br>2V step<br>2V step | 4.4<br>18<br>19<br>370 | 5.8<br>25<br>21<br>280 | 6.2<br>40<br>23<br>260 | 6.8<br>60<br>24<br>240 | ns<br>ns<br>%<br>V/μs | | | <b>DISTORTION AND NOISE RESPOI</b> 2 <sup>nd</sup> harmonic distortion | $2V_{pp}$ , 1MHz<br>$2V_{pp}$ , 1MHz; $R_L = 1k\Omega$<br>$2V_{pp}$ , 5MHz | -78<br>-86<br>-65 | -<br>-<br>-60 | -<br>-<br>-58 | -<br>-<br>-58 | dBc<br>dBc<br>dBc | | | 3 <sup>rd</sup> harmonic distortion | $2V_{pp}^{rr}$ , 1MHz<br>$2V_{pp}$ , 1MHz; $R_L = 1k\Omega$<br>$2V_{pp}$ , 5MHz | -94<br>-96<br>-73 | -<br>-<br>-60 | –<br>–<br>-58 | –<br>–<br>-58 | dBc<br>dBc<br>dBc | | | equivalent input noise voltage (e <sub>ni</sub> ) non-inverting current (i <sub>bn</sub> ) inverting current (i <sub>bi</sub> ) crosstalk (input referred) crosstalk, all hostile (input referred) | >1MHz<br>>1MHz<br>>1MHz<br>>1MHz | 4.9<br>6.6<br>11.1<br>-51<br>-49 | 5.9<br>8.5<br>14.7<br>– | 6.4<br>9.3<br>15.8<br>– | 6.4<br>9.3<br>15.8<br>– | nV/√Hz<br>pA/√Hz<br>pA/√Hz<br>dB<br>dB | | | input offset voltage average drift input bias current (non-inverting) average drift input bias current (inverting) average drift input bias current (inverting) average drift power supply rejection ratio common-mode rejection ratio supply current (per channel) | DC<br>DC<br>R <sub>L</sub> = ∞ | 1<br>10<br>8<br>40<br>9<br>30<br>48<br>47<br>3.2 | 6<br>-<br>18<br>-<br>24<br>-<br>45<br>43<br>3.8 | 7<br>-<br>23<br>-<br>28<br>-<br>43<br>41<br>4.0 | 8<br>-<br>25<br>-<br>28<br>-<br>43<br>41<br>4.0 | mV<br>μV°C<br>μA<br>nA°C<br>μA<br>nA°C<br>dB<br>dB<br>mA | | | MISCELLANEOUS PERFORMANC input resistance (non-inverting) input capacitance (non-inverting) common-mode input range output voltage range output voltage range output current output resistance, closed loop | $R_L = 100\Omega$ $R_L = \infty$ | 0.88<br>1.45<br>±4.2<br>±3.8<br>±4.0<br>130<br>60 | 0.52<br>2.15<br>±4.1<br>±3.6<br>±3.8<br>100 | 0.47<br>2.15<br>±4.1<br>±3.6<br>±3.8<br>80<br>90 | 0.47<br>2.15<br>±4.0<br>±3.5<br>±3.7<br>50 | MΩ<br>pF<br>V<br>V<br>mA<br>mΩ | В | | N | $\circ$ | ·Δc | |----|---------|-----| | IN | 101 | _ | B) The short circuit current can exceed the maximum safe output current. # Package Thermal Resistance | Package | θ <sub>JC</sub> | $\theta_{JA}$ | |------------------------------------|------------------|--------------------| | Plastic (IN)<br>Surface Mount (IM) | 60°C/W<br>55°C/W | 110°C/W<br>125°C/W | | Ordering Information | | | | |----------------------|-------------------|--------------------------|--| | Model | Temperature Range | Description | | | CLC5623IN | -40°C to +85°C | 8-pin PDIP | | | CLC5623IM | -40°C to +85°C | 8-pin SOIC | | | CLC5623IMX | -40°C to +85°C | 8-pin SOIC tape and reel | | ### $\pm 5V$ Typical Performance (A<sub>v</sub> = +2, R<sub>f</sub> = 1k $\Omega$ (PDIP), R<sub>L</sub> = 100 $\Omega$ , V<sub>CC</sub> = $\pm 5V$ , unless specified) # $\pm 5V$ Typical Channel Matching Performance (A<sub>V</sub> = +2, R<sub>f</sub> = 1k $\Omega$ (PDIP), R<sub>L</sub> = 100 $\Omega$ , V<sub>CC</sub> = ±5V, unless specified) ### **CLC5623 OPERATION** The CLC5623 is a current feedback amplifier built in an advanced complementary bipolar process. The CLC5623 operates from a single 5V supply or dual ±5V supplies. Operating from a single supply, the CLC5623 has the following features: - Provides 100mA of output current while consuming 15mW of power - Offers low -85/-96dB 2nd and 3rd harmonic distortion - Provides BW > 100MHz and 1MHz distortion < -70dBc at V<sub>o</sub> = 2V<sub>DD</sub> The CLC5623 performance is further enhanced in $\pm 5V$ supply applications as indicated in the $\pm 5V$ Electrical Characteristics table and $\pm 5V$ Typical Performance plots. #### **Current Feedback Amplifiers** Some of the key features of current feedback technology are: - Independence of AC bandwidth and voltage gain - Inherently stable at unity gain - Adjustable frequency response with feedback resistor - High slew rate - Fast settling Current feedback operation can be described using a simple equation. The voltage gain for a non-inverting or inverting current feedback amplifier is approximated by Equation 1. $$\frac{V_o}{V_{in}} = \frac{A_v}{1 + \frac{R_f}{Z(i\omega)}}$$ Equation 1 where: - A<sub>v</sub> is the closed loop DC voltage gain - R<sub>f</sub> is the feedback resistor - Z(jω) is the CLC5623's open loop transimpedance gain - $\blacksquare \frac{Z(j\omega)}{R_f}$ is the loop gain The denominator of Equation 1 is approximately equal to 1 at low frequencies. Near the -3dB corner frequency, the interaction between $R_{\rm f}$ and $Z(j\omega)$ dominates the circuit performance. The value of the feedback resistor has a large affect on the circuits performance. Increasing $R_{\rm f}$ has the following affects: - Decreases loop gain - Decreases bandwidth - Reduces gain peaking - Lowers pulse response overshoot - Affects frequency response phase linearity Refer to the *Feedback Resistor Selection* section for more details on selecting a feedback resistor value. ### **CLC5623 DESIGN INFORMATION** Single Supply Operation ( $V_{CC} = +5V$ , $V_{EE} = GND$ ) The specifications given in the +5V Electrical Characteristics table for single supply operation are measured with a common mode voltage ( $V_{cm}$ ) of 2.5V. $V_{cm}$ is the voltage around which the inputs are applied and the output voltages are specified. Operating from a single +5V supply, the Common Mode Input Range (CMIR) of the CLC5623 is typically +0.8V to +4.2V. The typical output range with $R_L \!\!=\!\! 100\Omega$ is +1.0V to +4.0V. For single supply DC coupled operation, keep input signal levels above 0.8V DC. For input signals that drop below 0.8V DC, AC coupling and level shifting the signal are recommended. The non-inverting and inverting configurations for both input conditions are illustrated in the following 2 sections. #### **DC Coupled Single Supply Operation** Figures 1 and 2 show the recommended non-inverting and inverting configurations for input signals that remain above 0.8V DC. Figure 1: Non-Inverting Configuration Figure 2: Inverting Configuration #### **AC Coupled Single Supply Operation** Figures 3 and 4 show possible non-inverting and inverting configurations for input signals that go below 0.8V DC. The input is AC coupled to prevent the need for level shifting the input signal at the source. The resistive voltage divider biases the non-inverting input to $V_{CC} \div 2 = 2.5V$ (For $V_{CC} = +5V$ ). Figure 3: AC Coupled Non-Inverting Configuration Figure 4: AC Coupled Inverting Configuration #### **Dual Supply Operation** The CLC5623 operates on dual supplies as well as single supplies. The non-inverting and inverting configurations are shown in Figures 5 and 6. Figure 5: Dual Supply Non-Inverting Configuration Figure 6: Dual Supply Inverting Configuration #### **Feedback Resistor Selection** The feedback resistor, $R_f$ , affects the loop gain and frequency response of a current feedback amplifier. Optimum performance of the CLC5623, at a gain of +2V/V, is achieved with $R_f$ equal to $750\Omega$ for the SOIC package and $1k\Omega$ for the PDIP package. The frequency response plots in the *Typical Performance* sections illustrate the recommended $R_f$ for several gains. These recommended values of $R_f$ provide the maximum bandwidth with minimal peaking. Within limits, $R_f$ can be adjusted to optimize the frequency response. - Decrease R<sub>f</sub> to peak frequency response and extend bandwidth - Increase R<sub>f</sub> to roll off frequency response and compress bandwidth As a rule of thumb, if the recommended $R_f$ is doubled, then the bandwidth will be cut in half. #### **Unity Gain Operation** The recommended $R_f$ for unity gain (+1V/V) operation is $750\Omega$ (for the PDIP package). $R_g$ is left open. Parasitic capacitance at the inverting node may require a slight increase in $R_f$ to maintain a flat frequency response. #### **Load Termination** The CLC5623 can source and sink near equal amounts of current. For optimum performance, the load should be tied to $V_{\rm cm}$ . Additional parasitics and limitations on decoupling in the CLC5623IN combine to provide a lower level of performance than the CLC5623IM. The specifications in the Electrical Characteristics tables are based on the performance of the DIP package (CLC5623IN). For optimum performance, use the CLC5623IM (SOIC package). Proper supply decoupling and board layout are critical factors for obtaining optimum performance of the CLC5623IN. Board layout is less critical for the SOIC package. Use the evaluation boards as a guide to proper layout. Figure 7 illustrates the frequency response versus output amplitude for the CLC5623IM. Compare the *Frequency Response vs. V<sub>o</sub>* plot, in the $\pm 5V$ *Typical Performance* section, with Figure 7. Notice that gain flatness and bandwidth improve when the SOIC package is used. Figure 7: Frequency Response vs. V<sub>o</sub> Figure 8 illustrates the channel matching performance of the surface mount version of the CLC5623. Once again, the surface mount package performs better. If optimum performance is desired, use the surface mount version of the CLC5623. Figure 8: Channel Matching Perfomance #### **Driving Cables and Capacitive Loads** When driving cables, double termination is used to prevent reflections. For capacitive load applications, a small series resistor at the output of the CLC5623 will improve stability and settling performance. The *Frequency Response vs. C<sub>L</sub>* plot, shown below in Figure 9, gives the recommended series resistance value for optimum flatness at various capacitive loads. Figure 9: Frequency Response vs. C<sub>L</sub> #### Transmission Line Matching One method for matching the characteristic impedance $(Z_0)$ of a transmission line or cable is to place the appropriate resistor at the input or output of the amplifier. Figure 10 shows typical inverting and non-inverting circuit configurations for matching transmission lines. Non-inverting gain applications: - Connect R<sub>a</sub> directly to ground. - Make R<sub>1</sub>, Ř<sub>2</sub>, R<sub>6</sub>, and R<sub>7</sub> equal to Z<sub>0</sub>. - Use R<sub>3</sub> to isolate the amplifier from reactive loading caused by the transmission line, or by parasitics. Figure 10: Transmission Line Matching Inverting gain applications: - Connect R<sub>3</sub> directly to ground. - Make the resistors R<sub>4</sub>, R<sub>6</sub>, and R<sub>7</sub> equal to Z<sub>0</sub>. - Make $R_5 \parallel R_a = Z_0$ . The input and output matching resistors attenuate the signal by a factor of 2, therefore additional gain is needed. Use C<sub>6</sub> to match the output transmission line over a greater frequency range. C<sub>6</sub> compensates for the increase of the amplifier's output impedance with frequency. #### **Power Dissipation** Follow these steps to determine the power consumption of the CLC5623: - 1. Calculate the quiescent (no-load) power: - $P_{amp} = I_{CC} (V_{CC} V_{EE})$ 2. Calculate the RMS power at the output stage: $P_o = (V_{CC} - V_{load}) (I_{load})$ , where $V_{load}$ and $I_{load}$ are the RMS voltage and current across the external load. - 3. Calculate the total RMS power: $$P_t = P_{amp} + P_o$$ The maximum power that the DIP and SOIC packages can dissipate at a given temperature is illustrated in Figure 11. The power derating curve for any CLC5623 package can be derived by utilizing the following equation: $$\frac{(175^{\circ} - T_{amb})}{\theta_{JA}}$$ where $T_{amb}$ = Ambient temperature (°C) $\theta_{\text{JA}}$ = Thermal resistance, from junction to ambient, for a given package (°C/W Figure 11: Power Derating Curves #### **Layout Considerations** A proper printed circuit layout is essential for achieving high frequency performance. National provides evaluation boards for the CLC5623 (CLC730075-DIP, CLC730074-SOIC) and suggests their use as a guide for high frequency layout and as an aid for device testing and characterization. General layout and supply bypassing play major roles in high frequency performance. Follow the steps below as a basis for high frequency layout: - Include 6.8µF tantalum and 0.1µF ceramic capacitors on both supplies. - Place the 6.8µF capacitors within 0.75 inches of the power pins. - Place the 0.1µF capacitors less than 0.1 inches from the power pins. - Remove the ground plane under and around the part, especially near the input and output pins to reduce parasitic capacitance. - Minimize all trace lengths to reduce series inductances. - Use flush-mount printed circuit board pins for prototyping, never use high profile DIP sockets. #### **Evaluation Board Information** A data sheet is available for the CLC730075/ CLC730074 evaluation boards. The evaluation board data sheet provides: - Evaluation board schematics - Evaluation board layouts - General information about the boards The evaluation boards are designed to accommodate dual supplies. The boards can be modified to provide single supply operation. For best performance; 1) do not connect the unused supply, 2) ground the unused supply pin. #### **SPICE Models** SPICE models provide a means to evaluate amplifier designs. Free SPICE models are available for National's monolithic amplifiers that: - Support Berkeley SPICE 2G and its many derivatives - Reproduce typical DC, AC, Transient, and Noise performance - Support room temperature simulations The **readme** file that accompanies the diskette lists released models, and provides a list of modeled parame-The application note OA-18, Simulation SPICE Models for National's Op Amps, contains schematics and a reproduction of the readme file. # **Application Circuits** #### Single Supply Cable Driver The typical application shown below shows one of the CLC5623 amplifiers driving 10m of $75\Omega$ coaxial cable. The CLC5623 is set for a gain of +2V/V to compensate for the divide-by-two voltage drop at $V_0$ . Figure 12: Single Supply Cable Driver Figure 13: Response After 10m of Cable #### Single Supply Lowpass Filter Figures 14 and 15 illustrate a lowpass filter and design equations. The circuit operates from a single supply of +5V. The voltage divider biases the non-inverting input to 2.5V. And the input is AC coupled to prevent the need for level shifting the input signal at the source. Use the design equations to determine $R_1$ , $R_2$ , $C_1$ , and $C_2$ based on the desired Q and corner frequency. Figure 14: Lowpass Filter Topology $$\begin{split} &\text{Gain} = \text{K} = 1 + \frac{R_f}{R_g} \\ &\text{Corner frequency} = \omega_c = \sqrt{\frac{1}{R_1 R_2 C_1 C_2}} \\ &Q = \frac{1}{\sqrt{\frac{R_2 C_2}{R_1 C_1}} + \sqrt{\frac{R_1 C_2}{R_2 C_1}} + (1 - \text{K}) \sqrt{\frac{R_1 C_1}{R_2 C_2}}} \\ &\text{For } R_1 = R_2 = R \ \text{ and } \ C_1 = C_2 = C \\ &\omega_c = \frac{1}{RC} \\ &Q = \frac{1}{(3 - \text{K})} \end{split}$$ Figure 15: Design Equations This example illustrates a lowpass filter with Q=0.707 and corner frequency $f_{\rm c}=10 {\rm MHz}$ . A Q of 0.707 was chosen to achieve a maximally flat, Butterworth response. Figure 16 indicates the filter response. Figure 16: Lowpass Response # Differential Line Driver With Load Impedance Conversion The circuit shown in the *Typical Application* schematic on the front page and in Figure 17, operates as a differential line driver. The transformer converts the load impedance to a value that best matches the CLC5623's output capabilities. The single-ended input signal is converted to a differential signal by the CLC5623. The line's characteristic impedance is matched at both the input and the output. The schematic shows Unshielded Twisted Pair for the transmission line; other types of lines can also be driven. Figure 17: Differential Line Driver wtih Load Impedance Conversion Set up the CLC5623 as a difference amplifier: $$\frac{V_d}{V_{in}} = 2 \cdot \left(1 + \frac{R_{f1}}{R_{g1}}\right) = 2 \cdot \frac{R_{f2}}{R_{g2}}$$ Make the best use of the CLC5623's output drive capability as follows: $$R_m + R_{eq} = \frac{2 \cdot V_{max}}{I_{max}}$$ where $R_{eq}$ is the transformed value of the load impedance, $V_{max}$ is the Output Voltage Range, and $I_{max}$ is the maximum Output Current. Match the line's characteristic impedance: $$\begin{aligned} R_L &= Z_o \\ R_m &= R_{eq} \\ n &= \sqrt{\frac{R_L}{R_{eq}}} \end{aligned}$$ Select the transformer so that it loads the line with a value very near $Z_{\text{o}}$ over frequency range. The output impedance of the CLC5623 also affects the match. With an ideal transformer we obtain: $$Return \, Loss = -20 \cdot log_{10} \left| \, \frac{n^2 \cdot \, Z_{o(5623)}(j\omega)}{Z_o} \, \right|, dB$$ where $Z_{o(5623)}(j\omega)$ is the output impedance of the CLC5623 and $|Z_{o(5623)}(j\omega)| << R_m.$ The load voltage and current will fall in the ranges: $$|V_{o}| \le n \cdot V_{max}$$ $|I_{o}| \le \frac{I_{max}}{n}$ The CLC5623's high output drive current and low distortion make it a good choice for this application. #### **Bandpass Filter** Figure 18 illustrates a low-sensitivity bandpass filter and design equations. This topology utilizes the CLC5623's closely matched amplifiers to obtain low op-amp sensitivity at high frequencies. The third CLC5623 is used as a buffer to obtain low output impedance. The overall circuit gain is unity. For additional gain, the third CLC5623 can be configured as a non-inverting amplifier. To design the filter, choose C and then determine values for R and $R_1$ based on the desired resonant frequency $(f_r)$ and Q factor. Figure 18: Bandpass Filter Topology #### Instrumentation Amplifier An instrumentation circuit is shown on the front page and reproduced in Figure 19. The DC CMRR can be fine tuned by adjusting $R_1$ . Figure 19: Instrumentation Amplifier #### **Customer Design Applications Support** National Semiconductor is committed to design excellence. For sales, literature and technical support, call the National Semiconductor Customer Response Group at **1-800-272-9959** or fax **1-800-737-7018**. #### **Life Support Policy** National's products are not authorized for use as critical components in life support devices or systems without the express written approval of the president of National Semiconductor Corporation. As used herein: - 1. Life support devices or systems are devices or systems which, a) are intended for surgical implant into the body, or b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. # National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 #### National Semiconductor Europe Fax: (+49) 0-180-530 85 86 E-mail: europe.support.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Francais Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 #### National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block Ocean Centre, 5 Canton Road Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 #### National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408 National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications. 12