## 

## **AVAILABLE** 4MHz, 500mA Synchronous Step-Down DC-DC Converters in Thin SOT and TDFN

### **General Description**

The MAX8560/MAX8561/MAX8562 step-down DC-DC converters are optimized for applications that prioritize small size and high efficiency. They utilize a proprietary hysteretic-PWM control scheme that switches with fixed frequency and is adjustable up to 4MHz, allowing customers to trade efficiency for smaller external components. Output current is guaranteed up to 500mA, while quiescent current is only 40µA (typ).

19-2954; Rev 1; 1/04

EVALUATION KIT

Internal synchronous rectification greatly improves efficiency and eliminates the external Schottky diode required in conventional step-down converters. Built-in soft-start eliminates inrush current to reduce input capacitor requirements. The MAX8561 features logiccontrolled output voltage, while the MAX8562 drives an external bypass FET.

The MAX8560 is available in a 5-pin Thin SOT23 package. The MAX8561/MAX8562 are available in spacesaving 8-pin 3mm x 3mm Thin DFN packages.

### **Applications**

Microprocessor/DSP Core Supplies Cellular and Smart Phones CDMA/RF Power-Amplifier Supplies PDAs, DSC, and MP3 Players

#### **Features**

- ♦ Up to 4MHz PWM Switching Frequency
- **♦** 500mA Guaranteed Output Current
- ♦ 40µA (typ) Quiescent Current
- ♦ Adjustable Output Voltage from 0.6V to 2.5V
- **♦ Logic-Controlled Output Voltage (MAX8561)**
- ♦ Drives External Bypass FET (MAX8562)
- ♦ ±1.5% Initial Accuracy
- **♦ Soft-Start Eliminates Inrush Current**
- **♦** Fast Voltage-Positioning Transient Response
- ♦ Internal Synchronous Rectifier
- ♦ 2.7V to 5.5V Input
- ♦ 0.1µA Logic-Controlled Shutdown
- ♦ Thermal Shutdown
- ♦ Thin SOT23 or Space-Saving 3mm x 3mm x 0.8mm TDFN Packages

### **Ordering Information**

| PART         | TEMP RANGE     | PIN-PACKAGE    | TOP<br>MARK |
|--------------|----------------|----------------|-------------|
| MAX8560EZK-T | -40°C to +85°C | 5 Thin SOT23-5 | ADRX        |
| MAX8561ETA   | -40°C to +85°C | 8 TDFN         | AHD         |
| MAX8562ETA   | -40°C to +85°C | 8 TDFN         | AHE         |
|              |                |                |             |

## **Typical Operating Circuit**



## Pin Configurations



NIXIN

Maxim Integrated Products 1

#### ABSOLUTE MAXIMUM RATINGS

| IN, FB, SHDN, ODI, ODO to GND0.3V to              | +6V  |
|---------------------------------------------------|------|
| LX to GND (Note 1)0.3V to (V <sub>IN</sub> + 0    | .3V) |
| PGND to GND0.3V to +0                             | ).3V |
| LX Current1.                                      | 27A  |
| Output Short Circuit to GND                       |      |
| (typical operating circuit)                       | .10s |
| Continuous Power Dissipation ( $T_A = +70$ °C)    |      |
| 5-Pin Thin SOT23 (derate 9.1mW/°C above +70°C)727 |      |
| 8-Pin TDFN (derate 24.4mW/°C above +70°C)1951     | mW   |

| Operating Temperature Range  | 40°C to +85°C  |
|------------------------------|----------------|
| Junction Temperature         | +150°C         |
| Storage Temperature Range    | 65°C to +150°C |
| Lead Temperature (soldering, | 10s)+300°C     |

Note 1: LX has internal clamp diodes to PGND (GND for MAX8560) and IN. Applications that forward bias these diodes should take care not to exceed the IC's package power-dissipation limits.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{IN} = 3.6V, \overline{SHDN} = IN, T_A = -40^{\circ}C$  to +85°C, typical values are at  $T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 1)

| PARAMETER                                               | SYMBOL                            | CON                                                      | DITIONS                                       | MIN  | TYP    | MAX  | UNITS |
|---------------------------------------------------------|-----------------------------------|----------------------------------------------------------|-----------------------------------------------|------|--------|------|-------|
| Supply Voltage Range                                    | V <sub>IN</sub>                   |                                                          |                                               | 2.7  |        | 5.5  | V     |
| UVLO Threshold                                          | UVLO                              | V <sub>IN</sub> rising, 60mV hys                         | teresis                                       | 2.4  | 2.5    | 2.6  | V     |
|                                                         |                                   | I <sub>LOAD</sub> = 0mA, no sw                           | itching                                       |      | 40     | 80   |       |
| Supply Current                                          | I <sub>IN</sub>                   | SHDN = GND                                               | $T_A = +25^{\circ}C$                          |      | 0.01   | 0.1  | μA    |
|                                                         |                                   | SHDN = GND                                               | $T_A = +85^{\circ}C$                          |      | 0.1    |      |       |
| Output Voltage Range                                    | Vout                              |                                                          |                                               | 0.6  |        | 2.5  | V     |
| FB Threshold Voltage                                    | $V_{FB}$                          | V <sub>FB</sub> falling                                  |                                               |      | 0.6    |      | V     |
| FB Threshold Line Regulation                            |                                   | $V_{IN} = 2.7V \text{ to } 5.5V$                         |                                               |      | 0.3    |      | %/V   |
| FB Threshold Load Regulation                            |                                   | $I_{OUT} = 0$ to 500mA                                   |                                               |      | -0.001 |      | %/mA  |
| FB Threshold Voltage Accuracy                           |                                   | I <sub>LOAD</sub> = 0mA                                  | $T_A = +25^{\circ}C$                          | -1.5 |        | +1.5 | %     |
| (Falling) (% of V <sub>FB</sub> )                       |                                   | ILOAD = OMA                                              | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | -2.5 |        | +2.5 | /0    |
| FB Threshold Voltage Hysteresis (% of V <sub>FB</sub> ) | VHYS                              |                                                          |                                               |      | 1.0    |      | %     |
|                                                         |                                   | SHDN = GND, T <sub>A</sub> =                             | +25°C, V <sub>IN</sub> = 5.5V                 |      | 0.01   | 0.1  |       |
| FB Bias Current                                         | les                               | $\overline{SHDN} = GND, T_A =$                           | $+85^{\circ}$ C, $V_{IN} = 5.5$ V             |      | 0.1    |      |       |
| PB Blas Current                                         | I <sub>FB</sub>                   | $V_{FB} = 0.5V, T_A = +2$                                | 5°C, V <sub>IN</sub> = 5.5V                   |      | 0.01   | 0.1  | μΑ    |
|                                                         |                                   | $V_{FB} = 0.5V, T_A = +8$                                | 5°C, V <sub>IN</sub> = 5.5V                   |      | 0.1    |      |       |
| Logic Input High Voltage (SHDN, ODI)                    | VIH                               | $V_{IN} = 2.7V \text{ to } 5.5V$                         |                                               | 1.41 |        |      | V     |
| Logic Input Low Voltage (SHDN, ODI)                     | VIL                               | $V_{IN} = 2.7V \text{ to } 5.5V$                         |                                               |      |        | 0.4  | V     |
|                                                         |                                   | V <sub>IN</sub> = 5.5V, SHDN =<br>T <sub>A</sub> = +25°C | ODI = GND or IN,                              |      | 0.001  | 0.1  |       |
| Logic Input Bias Current                                | I <sub>IH</sub> , I <sub>IL</sub> | V <sub>IN</sub> = 5.5V, SHDN =<br>T <sub>A</sub> = +85°C | ODI = GND or IN,                              |      | 0.01   |      | μΑ    |
| ODO Output Low Voltage<br>(MAX8562 Only)                | V <sub>OL</sub>                   | 1mA sink current, V <sub>I</sub>                         | N = 2.7V                                      |      | 0.02   | 0.1  | V     |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{IN} = 3.6V, \overline{SHDN} = IN, T_A = -40^{\circ}C$  to  $+85^{\circ}C$ , typical values are at  $T_A = +25^{\circ}C$ , unless otherwise noted.) (Note 1)

| PARAMETER                          | SYMBOL             | CONDITIONS                                                                         | MIN | TYP  | MAX  | UNITS |
|------------------------------------|--------------------|------------------------------------------------------------------------------------|-----|------|------|-------|
| ODO Pullup to IN (MAX8562 Only)    |                    |                                                                                    | 5   | 10   | 20   | kΩ    |
| Open Drain Output Leakage          | lou ent            | $V_{IN} = 5.5V$ , ODO = IN, $T_A = +25$ °C                                         |     | 0.01 | 0.1  | ^     |
| Open-Drain Output Leakage          | IOHLEAK            | V <sub>IN</sub> = 5.5V, ODO = IN, T <sub>A</sub> = +85°C                           |     | 0.1  |      | μΑ    |
| Current Limit                      | I <sub>LIMP</sub>  | PFET switch                                                                        | 600 | 990  | 1500 | mA    |
| Current Limit                      | I <sub>LIMN</sub>  | NFET rectifier                                                                     | 490 | 680  | 900  | IIIA  |
| On-Resistance                      | RONP               | PFET switch, I <sub>LX</sub> = -40mA                                               |     | 0.8  | 1.5  | Ω     |
| On-Resistance                      | Ronn               | NFET rectifier, I <sub>L</sub> X = +40mA                                           |     | 0.4  | 0.82 | \$2   |
| Rectifier-Off Current Threshold    | I <sub>LXOFF</sub> |                                                                                    | 0   | 30   | 60   | mA    |
| LVI salasas Osmart                 | 1                  | $V_{IN} = 5.5V$ , LX = GND to IN, ODO = IN,<br>TA = +25°C, $\overline{SHDN}$ = GND |     | 0.1  | 1    |       |
| LX Leakage Current                 | ILXLKG             | $V_{IN} = 5.5V$ , LX = GND to IN, ODO = IN,<br>TA = +85°C, $\overline{SHDN}$ = GND |     | 1    |      | μΑ    |
| Minimum On- and Off-Times          | ton(MIN)           |                                                                                    |     | 107  |      | ns    |
| Will lithdiff Off- and Off-fillles | toff(MIN)          |                                                                                    |     | 95   |      | 115   |
| Thermal Shutdown                   |                    |                                                                                    |     | +160 |      | °C    |
| Thermal-Shutdown Hysteresis        |                    |                                                                                    |     | 20   |      | °C    |

## **Typical Operating Characteristics**

 $(V_{IN} = 3.6V, V_{OUT} = 1.2V, L = 1\mu H (LQH32CN1R0M53), C_{OUT} = 2.2\mu F, T_A = +25^{\circ}C$ , unless otherwise noted.)







### Typical Operating Characteristics (continued)

 $(V_{IN} = 3.6V, V_{OUT} = 1.2V, L = 1\mu H (LQH32CN1R0M53), C_{OUT} = 2.2\mu F, T_A = +25^{\circ}C$ , unless otherwise noted.)



200ns/div

### Typical Operating Characteristics (continued)

 $(V_{IN} = 3.6V, V_{OUT} = 1.2V, L = 1\mu H (LQH32CN1R0M53), C_{OUT} = 2.2\mu F, T_A = +25$ °C, unless otherwise noted.)













### **Pin Description**

| P       | IN                 |      |                                                                                                                                                                                                                                                                |
|---------|--------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAX8560 | MAX8561<br>MAX8562 | NAME | FUNCTION                                                                                                                                                                                                                                                       |
| 1       | 1                  | IN   | Supply Voltage Input. 2.7V to 5.5V. Bypass with a 2.2µF ceramic capacitor as close as possible to the IN and GND pins.                                                                                                                                         |
| 2       | 7                  | GND  | Ground                                                                                                                                                                                                                                                         |
| 3       | 8                  | SHDN | Active-Low Shutdown Input. Connect to IN or logic high for normal operation. Connect to GND or logic low for shutdown mode.                                                                                                                                    |
| 4       | 6                  | FB   | Voltage Feedback Input. FB regulates to 0.6V nominal. Connect FB to the center of an external resistive divider (see the Setting the Output Voltage section).                                                                                                  |
| _       | 2                  | PGND | Power Ground. Must connect to GND.                                                                                                                                                                                                                             |
| 5       | 3                  | LX   | Inductor connection to the drains of the internal P-channel and N-channel MOSFETs.                                                                                                                                                                             |
| _       | 5                  | ODO  | Auxiliary Open-Drain Output                                                                                                                                                                                                                                    |
| _       | 4                  | ODI  | Digital Input for Open-Drain MOSFET. Connect to IN or logic high to internally pull ODO low (and force the MAX8562 into 100% duty cycle). Connect to GND or logic low to force ODO to high impedance (MAX8561) or $10k\Omega$ pullup from ODO to IN (MAX8562). |
| _       | EP                 | EP   | Exposed Pad. Connect to GND.                                                                                                                                                                                                                                   |

## Detailed Description

The MAX8560/MAX8561/MAX8562 step-down converters deliver a guaranteed 500mA at output levels from 0.6V to 2.5V. They use a proprietary hysteretic-PWM control scheme that switches up to 4MHz, allowing a trade-off between efficiency and tiny external components. At light loads below 100mA, the MAX8560/MAX8561/MAX8562 automatically switch to pulse-skipping mode to keep quiescent supply current as low as 40µA (typ).

#### **Control Scheme**

A proprietary hysteretic-PWM control scheme ensures high efficiency, fast switching, fast transient response, low output ripple, and physically tiny external components. This control scheme is simple: when the output voltage falls below the regulation threshold, the error comparator begins a switching cycle by turning on the high-side switch. This switch remains on until the minimum on-time expires and the output voltage is in regulation or the current-limit threshold is exceeded. Once off, the high-side switch remains off until the minimum off-time expires and the output voltage falls again,

below the regulation threshold. During this period, the low-side synchronous rectifier turns on and remains on until either the high-side switch turns on again or the inductor current approaches zero. The internal synchronous rectifier eliminates the need for an external Schottky diode.

#### **Voltage-Positioning Load Regulation**

As seen in the *Typical Operating Circuit*, the MAX8560/MAX8561/MAX8562 use a unique feedback network. By taking feedback from the LX node through R1, the usual phase lag due to the output capacitor is removed, making the loop exceedingly stable and allowing the use of a very small ceramic output capacitor. This configuration causes the output voltage to shift by the inductor series resistance multiplied by the load current. This voltage-positioning load regulation greatly reduces overshoot during load transients, which effectively halves the peak-to-peak output-voltage excursions compared to traditional step-down converters. See the Load Transient Response graph in the *Typical Operating Characteristics* section.

#### Shutdown Mode

Connecting SHDN to GND or logic low places the MAX8560/MAX8561/MAX8562 in shutdown mode and reduces supply current to 0.1µA. In shutdown, the control circuitry, internal-switching P-channel MOSFET, and synchronous rectifier (N-channel MOSFET) turn off and LX becomes high impedance. Connect SHDN to IN or logic high for normal operation.

#### Soft-Start

The MAX8560/MAX8561/MAX8562 have internal softstart circuitry that eliminates inrush current at startup, reducing transients on the input source. Soft-start is particularly useful for higher impedance input sources, such as Li+ and alkaline cells. See the Soft-Start and Shutdown Response graphs in the *Typical Operating Characteristics* section.

#### **Open-Drain Output**

The 8-pin TDFN versions, the MAX8561 and MAX8562, include an extra, internal, open-drain N-channel MOSFET switch that can save an additional package in space-constrained applications. The open drain is connected to ODO, while the gate is controlled by a digital input at ODI. For the MAX8561, this circuit can be used to toggle between two regulated output voltages, as in Figure 2. For the MAX8562, a  $10k\Omega$  resistor pulls ODO up to IN when ODI is low, and the buck converter is forced into 100% duty cycle when ODI is high. This makes the MAX8562 ideal for driving an external bypass PFET for high-power mode in CDMA cell phones, as in Figure 3.

## Applications Information

The MAX8560/MAX8561/MAX8562 are optimized for use with tiny inductors and small ceramic capacitors. The correct selection of external components, especially CFF, ensures high efficiency, low output ripple, and fast transient response.

#### **Setting the Output Voltage**

Select an output voltage between 0.6V and 2.5V by connecting FB to a resistive voltage-divider between LX and GND (see the *Typical Operating Circuit*). Choose R2 for a reasonable bias current in the resistive divider. A wide range of resistor values is acceptable, but a good starting point is to choose R2 as  $100k\Omega$ . Then, R1 is given by:

$$R1 = R2 \left( \frac{V_{OUT}}{V_{FB}} - 1 \right)$$

where  $V_{FB} = 0.6V$ .



Figure 1. Simplified Functional Diagram

#### **Inductor Selection**

The MAX8560/MAX8561/MAX8562 operate with inductors of  $1\mu H$  to  $4.7\mu H$ . Low inductance values are smaller but require faster switching, which results in some efficiency loss. See the *Typical Operating Characteristics* section for efficiency and switching frequency vs. inductor value. The inductor's DC current rating only needs to match the maximum load current of the application + 50mA because the MAX8560/MAX8561/ MAX8562 feature zero current overshoot during startup and load transients.

For output voltages above 2.0V, when light-load efficiency is important, the minimum recommended inductor is 2.2µH. For optimum voltage-positioning load transients, choose an inductor with DC series resistance in the  $50m\Omega$  to  $150m\Omega$  range. For higher efficiency at heavy loads (above 200mA) or minimal load regulation (but some transient overshoot), the resistance should be kept below  $100m\Omega$ . For light-load applications up to 200mA, much higher resistance is acceptable with very little impact on performance.



Figure 2. Using ODI/ODO to Obtain Two Output Voltages from the MAX8561

#### Li+ BATTERY PFET OUTPUT 1.5µH 1.2V OR V<sub>BATT</sub> ODO MIXIM 2.2µF MAX8562 $100 \text{k}\Omega$ GND FB 150pF ON/OFF $100k\Omega$ HP = HIGH-POWER MODE HP/LP -ODI $\overline{\mathsf{LP}} = \mathsf{LOW}\text{-}\mathsf{POWER}\;\mathsf{MODE}$ **PGND**

Figure 3. Using the MAX8562 to Control an External Bypass PFET for a Two-Step  $V_{CC}$  in CDMA-PA Applications

#### **Capacitor Selection**

#### **Output Capacitor**

The output capacitor,  $C_{OUT}$ , is required to keep the output voltage ripple small and to ensure regulation loop stability.  $C_{OUT}$  must have low impedance at the switching frequency. Ceramic capacitors with X5R or X7R dielectrics are highly recommended due to their small size, low ESR, and small temperature coefficients. Due to the unique feedback network, the output capacitance can be very low. For most applications, a  $2.2\mu F$  capacitor is sufficient. For optimum load-transient performance and very low output ripple, the output capacitor value in  $\mu Fs$  should be equal to or larger than the inductor value in  $\mu Hs$ .

#### Input Capacitor

The input capacitor, C<sub>IN</sub>, reduces the current peaks drawn from the battery or input power source and reduces switching noise in the IC. The impedance of C<sub>IN</sub> at the switching frequency should be kept very low. Ceramic capacitors with X5R or X7R dielectrics are highly recommended due to their small size, low ESR, and small temperature coefficients. Due to the MAX8560/MAX8561/MAX8562s' soft-start, the input capacitance can be very low. For most applications, a 2.2µF capacitor is sufficient.

### Feed-Forward Capacitor

The feed-forward capacitor, CFF, sets the feedback loop response, controls the switching frequency, and is critical in obtaining the best efficiency possible. Choose a small ceramic X7R capacitor with a value given by:

$$C_{FF} = \frac{L}{R1} \times 10 \text{ Siemens}$$

Select the closest standard value to CFF as possible.

#### **PC Board Layout and Routing**

High switching frequencies and relatively large peak currents make the PC board layout a very important part of design. Good design minimizes excessive EMI on the feedback paths and voltage gradients in the ground plane, both of which can result in instability or regulation errors. Connect CIN close to IN and GND. Connect the inductor and output capacitor as close to the IC as possible and keep their traces short, direct, and wide. Connect GND and PGND separately to the ground plane. The external feedback network should be very close to the FB pin, within 0.2in (5mm). Keep noisy traces, such as the LX node, as short as possible. For the 8-pin TDFN package, connect GND to the exposed paddle directly under the IC. Figure 4 illustrates an example PC board layout and routing scheme.

**Table 1. Suggested Inductors** 

| MANUFACTURER | SERIES    | INDUCTANCE<br>(µH)              | ESR<br>(Ω)                           | CURRENT RATING (mA)             | DIMENSIONS                                      |
|--------------|-----------|---------------------------------|--------------------------------------|---------------------------------|-------------------------------------------------|
|              | LB2012    | 1.0<br>2.2                      | 0.15<br>0.23                         | 300<br>240                      | $2.0 \times 1.25 \times 1.45 = 3.6 \text{mm}^3$ |
|              | LB2016    | 1.0<br>1.5<br>2.2<br>3.3        | 0.09<br>0.11<br>0.13<br>0.20         | 455<br>350<br>315<br>280        | 2.0 x 1.6 x 1.8 = 5.8mm <sup>3</sup>            |
| Taiyo Yuden  | LB2518    | 1.0<br>1.5<br>2.2<br>3.3        | 0.06<br>0.07<br>0.09<br>0.11         | 500<br>400<br>340<br>270        | 2.5 x 1.8 x 2.0 = 9mm <sup>3</sup>              |
|              | LBC2518   | 1.0<br>1.5<br>2.2<br>3.3<br>4.7 | 0.08<br>0.11<br>0.13<br>0.16<br>0.20 | 775<br>660<br>600<br>500<br>430 | 2.5 x 1.8 x 2.0 = 9mm <sup>3</sup>              |
|              | LQH31C_03 | 1.0                             | 0.28                                 | 510                             | $3.2 \times 1.6 \times 2.0 = 10 \text{mm}^3$    |
| Murata       | LQH32C_53 | 1.0<br>2.2<br>4.7               | 0.06<br>0.10<br>0.15                 | 1000<br>790<br>650              | 3.2 x 2.5 x 1.7 = 14mm <sup>3</sup>             |
|              | LQM43FN   | 2.2<br>4.7                      | 0.10<br>0.17                         | 400<br>300                      | $4.5 \times 3.2 \times 0.9 = 13 \text{mm}^3$    |
|              | D310F     | 1.5<br>2.2<br>3.3               | 0.13<br>0.17<br>0.19                 | 1230<br>1080<br>1010            | $3.6 \times 3.6 \times 1.0 = 13 \text{mm}^3$    |
| TOKO         | D312C     | 1.5<br>2.2<br>2.7<br>3.3        | 0.10<br>0.12<br>0.15<br>0.17         | 1290<br>1140<br>980<br>900      | $3.6 \times 3.6 \times 1.2 = 16 \text{mm}^3$    |
| Sumida       | CDRH2D11  | 1.5<br>2.2<br>3.3<br>4.7        | 0.05<br>0.08<br>0.10<br>0.14         | 900<br>780<br>600<br>500        | $3.2 \times 3.2 \times 1.2 = 12 \text{mm}^3$    |



Figure 4. Recommended PC Board Layout

### **Chip Information**

TRANSISTOR COUNT: 1271 PROCESS: BICMOS

### Package Information

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



#### NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 22 "D" AND "E1" ARE REFERENCE DATUM AND DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS, AND ARE MEASURED AT THE BOTTOM PARTING LINE. MOLD FLASH OR PROTRUSION SHALL NOT EXCEED 0.15mm ON "D" AND 0.25mm ON "E" PER SIDE.
- THE LEAD WIDTH DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.07mm TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION.
- ⚠ DATUM PLANE "H" LOCATED AT MOLD PARTING LINE AND COINCIDENT WITH LEAD, WHERE LEAD EXITS PLASTIC BODY AT THE BOTTOM OF PARTING LINE.
- ★ THE LEAD TIPS MUST LINE WITHIN A SPECIFIED TOLERANCE ZONE. THIS TOLERANCE ZONE IS DEFINED BY TWO PARALLEL LINES. ON PLANE IS THE SEATING PLANE, DATUM [-C-]; AND THE OTHER PLANE IS AT THE SPECIFIED DISTANCE FROM [-C-] IN THE DIRECTION INDICATED. FORMED LEADS SHALL BE PLANAR WITH RESPECT TO ONE ANOTHER WITH 0.10mm AT SEATING PLANE.
- 6. THIS PART IS COMPLIANT WITH JEDEC SPECIFICATION MO-193 EXCEPT FOR THE "e" DIMENSION WHICH IS 0.95Mmm INSTEAD OF 1.00mm. THIS PART IS IN FULL COMPLIANCE TO EIAJ SPECIFICATION SC-74.

|            | SYMB | OLS      |      |
|------------|------|----------|------|
|            | MIN  | NDM      | MAX  |
| Α          | -    | -        | 1.10 |
| A1         | 0.05 | 0.075    | 0.10 |
| A2         | 0.85 | 0.88     | 0.90 |
| A3         |      | 0.50 BSC |      |
| b          | 0.30 | -        | 0.45 |
| b1         | 0.25 | 0.35     | 0.40 |
| С          | 0.15 | -        | 0.20 |
| <b>c</b> 1 | 0.12 | 0.127    | 0.15 |
| D          | 2.80 | 2.90     | 3.00 |
| Ε          |      | 2.75 BSC |      |
| E1         | 1.55 | 1.60     | 1.65 |
| L          | 0.30 | 0.40     | 0.50 |
| e1         |      | 1.90 BSC |      |
| e          |      | 0.95 BSC |      |
| $\infty$   | 0-   | 4-       | 8-   |
| aaa        |      | 0.20     |      |

| /VI           |                         |     | /  |
|---------------|-------------------------|-----|----|
| PACKAGE DUTL: | INE, 5 LEAD THIN SOT23, |     |    |
| APPROVAL      | DOCUMENT CONTROL NO.    | REV | 2/ |
|               | 21-0113                 | В   | 72 |

### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



| SYMBOL                                             | MIN.     | MAX.            | 1               |               |                            |                |               |   |
|----------------------------------------------------|----------|-----------------|-----------------|---------------|----------------------------|----------------|---------------|---|
| A                                                  | 0.70     | 0.80            | 1               |               |                            |                |               |   |
| D                                                  | 2.90     | 3.10            | 1               |               |                            |                |               |   |
| E                                                  | 2.90     | 3.10            | -               |               |                            |                |               |   |
| A1                                                 | 0.00     | 0.05            | -               |               |                            |                |               |   |
| L<br>k                                             | 0.20     | 0.40<br>25 MIN  | -               |               |                            |                |               |   |
| A2                                                 |          | 20 REF.         | -               |               |                            |                |               |   |
|                                                    |          |                 |                 |               |                            |                |               |   |
|                                                    |          |                 |                 |               |                            |                |               |   |
| ACKAGE VAF                                         | RIATIONS | 3               |                 |               |                            |                |               | I |
|                                                    | RIATIONS | D2              | E2              | e             | JEDEC SPEC                 | b              | [(N/2)-1] x e |   |
| (G. CODE                                           |          |                 | E2<br>2.30±0.10 | e<br>0.95 BSC | JEDEC SPEC<br>MO229 / WEEA | b<br>0.40±0.05 | [(N/2)-1] x e |   |
| (G. CODE<br>333-1                                  | N        | D2              |                 | _             |                            | _              |               |   |
| ACKAGE VAF<br>KG. CODE<br>533-1<br>333-1<br>1033-1 | N<br>6   | D2<br>1.50±0.10 | 2.30±0.10       | 0.95 BSC      | MO229 / WEEA               | 0.40±0.05      | 1.90 REF      |   |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

12 \_\_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

21-0137

D 2/2

PACKAGE OUTLINE, 6, 8 & 10L, TDFN, EXPOSED PAD, 3x3x0.80