**Resistors in the Outputs** 

r4LVT322373 • 74LVTH322373 Low Voltage 32-Bit Transparent Latch with 3-STATE Outputs and 25 $\Omega$  Series

# 74LVT322373 • 74LVTH322373 Low Voltage 32-Bit Transparent Latch with 3-STATE Outputs and 25Ω Series Resistors in the Outputs

### **General Description**

FAIRCHILD

SEMICONDUCTOR

The LVT322373 and LVTH322373 contain thirty-two noninverting latches with 3-STATE outputs and are intended for bus oriented applications. The device is byte controlled. The flip-flops appear transparent to the data when the Latch Enable (LE) is HIGH. When LE is LOW, the data that meets the setup time is latched. Data appears on the bus when the Output Enable ( $\overline{OE}$ ) is LOW. When  $\overline{OE}$  is HIGH, the outputs are in a high impedance state.

The LVTH322373 data inputs include bushold, eliminating the need for external pull-up resistors to hold unused inputs.

These latches are designed for low voltage (3.3V)  $V_{CC}$  applications, but with the capability to provide a TTL interface to a 5V environment. The LVT322373 and LVTH322373 are fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining a low power dissipation.

### Features

- Input and output interface capability to systems at 5V  $\rm V_{CC}$
- Bushold data inputs eliminate the need for external pull-up resistors to hold unused inputs (74LVTH322373), also available without bushold feature (74LVT322373)
- Live insertion/extraction permitted
- Power Up/Down high impedance provides glitch-free bus loading
- Outputs include equivalent series resistance of 25Ω to make external termination resistors unnecessary and reduce overshoot and undershoot
- ESD performance: Human-body model > 2000V Machine model > 200V
- Charged-device model > 1000V
- Packaged in plastic Fine-Pitch Ball Grid Array (FBGA)

### **Ordering Code:**

| Order Number                                                | Package Number            | Package Description                                                 |  |  |  |  |
|-------------------------------------------------------------|---------------------------|---------------------------------------------------------------------|--|--|--|--|
| 74LVT322373G<br>(Note 1) (Note 2)                           | BGA96A<br>(Preliminary)   | 96-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide |  |  |  |  |
| 74LVTH322373G<br>(Note 1) (Note 2)                          | BGA96A                    | 96-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide |  |  |  |  |
| Note 1: Ordering Code " Note 2: Devices also ava Logic Symb | ailable in Tape and Reel. | Specify by appending the suffix letter "X" to the ordering code.    |  |  |  |  |
|                                                             |                           |                                                                     |  |  |  |  |





#### (Top Thru View)

### **Pin Descriptions**

| Pin Names                       | Description                      |  |  |  |  |
|---------------------------------|----------------------------------|--|--|--|--|
| <del>OE</del> n                 | Output Enable Input (Active LOW) |  |  |  |  |
| LE <sub>n</sub>                 | Latch Enable Input               |  |  |  |  |
| I <sub>0</sub> —I <sub>31</sub> | Inputs                           |  |  |  |  |
| O <sub>0</sub> -O <sub>31</sub> | 3-STATE Outputs                  |  |  |  |  |

#### **FBGA Pin Assignments**

|   | 1               | 2               | 3                 | 4                | 5               | 6               |
|---|-----------------|-----------------|-------------------|------------------|-----------------|-----------------|
| Α | 0 <sub>1</sub>  | O <sub>0</sub>  | OE <sub>1</sub>   | LE <sub>1</sub>  | I <sub>0</sub>  | I <sub>1</sub>  |
| В | O <sub>3</sub>  | 0 <sub>2</sub>  | GND               | GND              | l <sub>2</sub>  | l <sub>3</sub>  |
| С | 0 <sub>5</sub>  | O <sub>4</sub>  | V <sub>CC1</sub>  | V <sub>CC1</sub> | I <sub>4</sub>  | I <sub>5</sub>  |
| D | 0 <sub>7</sub>  | 0 <sub>6</sub>  | GND               | GND              | I <sub>6</sub>  | ۱ <sub>7</sub>  |
| E | O <sub>9</sub>  | 0 <sub>8</sub>  | GND               | GND              | I <sub>8</sub>  | l <sub>9</sub>  |
| F | 0 <sub>11</sub> | O <sub>10</sub> | V <sub>CC1</sub>  | V <sub>CC1</sub> | I <sub>10</sub> | I <sub>11</sub> |
| G | 0 <sub>13</sub> | 0 <sub>12</sub> | GND               | GND              | I <sub>12</sub> | I <sub>13</sub> |
| Н | O <sub>14</sub> | 0 <sub>15</sub> | OE <sub>2</sub>   | $LE_2$           | I <sub>15</sub> | I <sub>14</sub> |
| J | O <sub>17</sub> | O <sub>16</sub> | $\overline{OE}_3$ | LE <sub>3</sub>  | I <sub>16</sub> | I <sub>17</sub> |
| к | O <sub>19</sub> | O <sub>18</sub> | GND               | GND              | I <sub>18</sub> | I <sub>19</sub> |
| L | O <sub>21</sub> | O <sub>20</sub> | V <sub>CC2</sub>  | V <sub>CC2</sub> | I <sub>20</sub> | I <sub>21</sub> |
| м | O <sub>23</sub> | O <sub>22</sub> | GND               | GND              | I <sub>22</sub> | I <sub>23</sub> |
| Ν | O <sub>25</sub> | O <sub>24</sub> | GND               | GND              | I <sub>24</sub> | I <sub>25</sub> |
| Р | O <sub>27</sub> | O <sub>26</sub> | V <sub>CC2</sub>  | V <sub>CC2</sub> | I <sub>26</sub> | I <sub>27</sub> |
| R | O <sub>29</sub> | O <sub>28</sub> | GND               | GND              | I <sub>28</sub> | I <sub>29</sub> |
| Т | O <sub>30</sub> | O <sub>31</sub> | $\overline{OE}_4$ | $LE_4$           | I <sub>31</sub> | I <sub>30</sub> |

### **Truth Table**

|                    | Inputs          |                                  | Outputs                          |         |                 | Inputs                      |                                  | Outputs                         |
|--------------------|-----------------|----------------------------------|----------------------------------|---------|-----------------|-----------------------------|----------------------------------|---------------------------------|
| LE <sub>1</sub>    | OE <sub>1</sub> | I <sub>0</sub> –I <sub>7</sub>   | 0 <sub>0</sub> –0 <sub>7</sub>   |         | LE <sub>2</sub> | OE <sub>2</sub>             | I <sub>8</sub> —I <sub>15</sub>  | O <sub>8</sub> -O <sub>15</sub> |
| Х                  | Н               | Х                                | Z                                |         | Х               | Н                           | Х                                | Z                               |
| н                  | L               | L                                | L                                |         | Н               | L                           | L                                | L                               |
| н                  | L               | н                                | н                                |         | Н               | L                           | Н                                | н                               |
| L                  | L               | Х                                | O <sub>0</sub>                   |         | L               | L                           | Х                                | O <sub>0</sub>                  |
|                    | Inputs          |                                  | Outputs                          |         |                 | Inputs                      |                                  | Outputs                         |
| LE <sub>3</sub>    | OE <sub>3</sub> | I <sub>16</sub> -I <sub>23</sub> | O <sub>16</sub> -O <sub>23</sub> |         | LE <sub>4</sub> | OE <sub>4</sub>             | I <sub>24</sub> –I <sub>31</sub> | O <sub>24</sub> O <sub>31</sub> |
| Х                  | Н               | Х                                | Z                                |         | Х               | Н                           | Х                                | Z                               |
| н                  | L               | L                                | L                                |         | н               | L                           | L                                | L                               |
| н                  | L               | н                                | н                                |         | н               | L                           | н                                | н                               |
| L                  | L               | Х                                | O <sub>0</sub>                   |         | L               | L                           | Х                                | O <sub>0</sub>                  |
| H = HIGH Voltage L | Level L = LOW   | V Voltage Level                  | X = Immaterial                   | Z = HIG | H Impedance     | O <sub>o</sub> = Previous ( | D <sub>o</sub> prior to HIGH-t   | o-LOW transition of LE          |

### **Functional Description**

The LVT322373 and LVTH322373 contain thirty-two D-type latches with 3-STATE standard outputs. The device is byte controlled with each byte functioning identically, but independent of the other. Control pins can be shorted together to obtain full 32-bit operation. The following description applies to each byte. When the Latch Enable (LE<sub>n</sub>) input is HIGH, data on the D<sub>n</sub> enters the latches. In this condition the latches are transparent, i.e., a latch output will change states each time its D input changes. When LE<sub>n</sub> is LOW, the latches store information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE<sub>n</sub>. The 3-STATE standard outputs are controlled by the Output Enable ( $\overline{OE}_n$ ) input. When  $\overline{OE}_n$  is LOW, the standard outputs are in the 2-state mode. When  $\overline{OE}_n$  is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the latches.



74LVT322373 • 74LVTH322373

www.fairchildsemi.com

| Symbol           | Parameter                        | Value        | Conditions                                            | Units |
|------------------|----------------------------------|--------------|-------------------------------------------------------|-------|
| V <sub>CC</sub>  | Supply Voltage                   | -0.5 to +4.6 |                                                       | V     |
| VI               | DC Input Voltage                 | -0.5 to +7.0 |                                                       | V     |
| Vo               | DC Output Voltage                | -0.5 to +7.0 | Output in 3-STATE                                     | V     |
|                  |                                  | -0.5 to +7.0 | Output in HIGH or LOW State (Note 4)                  | v     |
| I <sub>IK</sub>  | DC Input Diode Current           | -50          | V <sub>I</sub> < GND                                  | mA    |
| I <sub>ОК</sub>  | DC Output Diode Current          | -50          | V <sub>O</sub> < GND                                  | mA    |
| I <sub>O</sub>   | DC Output Current                | 64           | V <sub>O</sub> > V <sub>CC</sub> Output at HIGH State | mA    |
|                  |                                  | 128          | V <sub>O</sub> > V <sub>CC</sub> Output at LOW State  | ΠA    |
| I <sub>CC</sub>  | DC Supply Current per Supply Pin | ±64          |                                                       | mA    |
| I <sub>GND</sub> | DC Ground Current per Ground Pin | ±128         |                                                       | mA    |
| T <sub>STG</sub> | Storage Temperature              | -65 to +150  |                                                       | °C    |

## **Recommended Operating Conditions**

| Symbol          | Parameter                                                 | Min | Max | Units |
|-----------------|-----------------------------------------------------------|-----|-----|-------|
| V <sub>CC</sub> | Supply Voltage                                            | 2.7 | 3.6 | V     |
| VI              | Input Voltage                                             | 0   | 5.5 | V     |
| он              | HIGH Level Output Current                                 |     | -12 | mA    |
| OL              | LOW Level Output Current                                  |     | 12  | mA    |
| T <sub>A</sub>  | Free-Air Operating Temperature                            | -40 | 85  | °C    |
| Δt/ΔV           | Input Edge Rate, $V_{IN} = 0.8V$ to 2.0V, $V_{CC} = 3.0V$ | 0   | 10  | ns/V  |

Note 3: Absolute Maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum rated conditions is not implied. Note 4: I<sub>Q</sub> Absolute Maximum Rating must be observed.

## **DC Electrical Characteristics**

| Symbol               | Parameter                      |                                         | Vcc       | $T_A = -40^{\circ}C$ | $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$ Min Max |    | Conditions                            |
|----------------------|--------------------------------|-----------------------------------------|-----------|----------------------|---------------------------------------------------------|----|---------------------------------------|
| Symbol               | Falameter                      |                                         | (V)       | Min                  |                                                         |    | Conditions                            |
| V <sub>IK</sub>      | Input Clamp Diode Voltage      |                                         | 2.7       |                      | -1.2                                                    | V  | I <sub>I</sub> = -18 mA               |
| V <sub>IH</sub>      | Input HIGH Voltage             |                                         | 2.7 - 3.6 | 2.0                  |                                                         | V  | $V_0 \le 0.1V$ or                     |
| V <sub>IL</sub>      | Input LOW Voltage              |                                         | 2.7 - 3.6 |                      | 0.8                                                     | V  | $V_O \ge V_{CC} - 0.1V$               |
| V <sub>OH</sub>      | Output HIGH Voltage            |                                         | 2.7 - 3.6 | $V_{CC} - 0.2$       |                                                         | V  | I <sub>OH</sub> = -100 μA             |
|                      |                                |                                         | 3.0       | 2.0                  |                                                         | v  | $I_{OH} = -12 \text{ mA}$             |
| V <sub>OL</sub>      | Output LOW Voltage             |                                         | 2.7       |                      | 0.2                                                     | V  | I <sub>OL</sub> = 100 μA              |
|                      |                                |                                         | 3.0       |                      | 0.8                                                     | v  | $I_{OL} = 12 \text{ mA}$              |
| I <sub>I(HOLD)</sub> | Bushold Input Minimum Drive    |                                         | 3.0       | 75                   |                                                         | μA | V <sub>I</sub> = 0.8V                 |
|                      |                                |                                         | 3.0       | -75                  |                                                         | μΑ | V <sub>1</sub> = 2.0V                 |
| I <sub>I(OD)</sub>   | Bushold Input Over-Drive       |                                         | 3.0       | 500                  |                                                         | μA | (Note 5)                              |
|                      | Current to Change State        |                                         | 3.0       | -500                 |                                                         | μΑ | (Note 6)                              |
| l <sub>l</sub>       | Input Current                  |                                         | 3.6       |                      | 10                                                      |    | V <sub>I</sub> = 5.5V                 |
|                      |                                | Control Pins                            | 3.6       |                      | ±1                                                      | μA | $V_I = 0V \text{ or } V_{CC}$         |
|                      |                                | Data Pins                               | 3.6       |                      | -5                                                      | μΛ | $V_I = 0V$                            |
|                      |                                | Data Filis                              | 15 3.0    |                      | 1                                                       | 1  | $V_I = V_{CC}$                        |
| I <sub>OFF</sub>     | Power Off Leakage Current      |                                         | 0         |                      | ±100                                                    | μΑ | $0V \le V_I \text{ or } V_O \le 5.5V$ |
| I <sub>PU/PD</sub>   | Power up/down 3-STATE          | ower up/down 3-STATE 0 - 1.5V           | ±100      | μA                   | V <sub>O</sub> = 0.5V to 3.0V                           |    |                                       |
|                      | Output Current                 |                                         | 0-1.50    |                      | 100                                                     | μΛ | $V_I = GND \text{ or } V_{CC}$        |
| l <sub>ozl</sub>     | 3-STATE Output Leakage Current |                                         | 3.6       |                      | -5                                                      | μΑ | V <sub>O</sub> = 0.5V                 |
| I <sub>OZH</sub>     | 3-STATE Output Leakage Current |                                         | 3.6       |                      | 5                                                       | μΑ | V <sub>O</sub> = 3.0V                 |
| I <sub>OZH</sub> +   | 3-STATE Output Leakage Current |                                         | 3.6       |                      | 10                                                      | μΑ | $V_{CC} < V_O \le 5.5 V$              |
| I <sub>ССН</sub>     | Power Supply Current           | (V <sub>CC1</sub> or V <sub>CC2</sub> ) | 3.6       |                      | 0.19                                                    | mA | Outputs HIGH                          |
| I <sub>CCL</sub>     | Power Supply Current           | (V <sub>CC1</sub> or V <sub>CC2</sub> ) | 3.6       |                      | 5                                                       | mA | Outputs LOW                           |
| I <sub>CCZ</sub>     | Power Supply Current           | (V <sub>CC1</sub> or V <sub>CC2</sub> ) | 3.6       |                      | 0.19                                                    | mA | Outputs Disabled                      |

www.fairchildsemi.com

I

### DC Electrical Characteristics (Continued)

| Symbol             | ol Parameter V <sub>CC</sub>     |                                         | T <sub>A</sub> = $-40^{\circ}$ C to $+85^{\circ}$ C |     | Units | Conditions |                                        |
|--------------------|----------------------------------|-----------------------------------------|-----------------------------------------------------|-----|-------|------------|----------------------------------------|
| Symbol             | Falameter                        |                                         | (V)                                                 | Min | Max   |            | Conditions                             |
| I <sub>CCZ</sub> + | Power Supply Current             | (V <sub>CC1</sub> or V <sub>CC2</sub> ) | 3.6                                                 |     | 0.19  | mA         | $V_{CC} \le V_O \le 5.5V$ ,            |
|                    |                                  |                                         |                                                     |     |       |            | Outputs Disabled                       |
| $\Delta I_{CC}$    | Increase in Power Supply Current | (V <sub>CC1</sub> or V <sub>CC2</sub> ) | 3.6                                                 |     | 0.2   | mA         | One Input at V <sub>CC</sub> – 0.6V    |
|                    | (Note 7)                         |                                         |                                                     |     |       |            | Other Inputs at V <sub>CC</sub> or GND |

Note 5: An external driver must source at least the specified current to switch from LOW-to-HIGH.

Note 6: An external driver must sink at least the specified current to switch from HIGH-to-LOW.

Note 7: This is the increase in supply current for each input that is at the specified voltage level rather than V<sub>CC</sub> or GND.

### Dynamic Switching Characteristics (Note 8)

| Symbol           | Parameter                                    | V <sub>cc</sub> |         | $T_A = 25^\circ C$ |     | Units | Conditions                                                                                    |
|------------------|----------------------------------------------|-----------------|---------|--------------------|-----|-------|-----------------------------------------------------------------------------------------------|
| Cymbol           | i arameter                                   | (V)             | Min Typ |                    | Max | onits | $\textbf{C}_{\textbf{L}}=\textbf{50}~\textbf{pF},~\textbf{R}_{\textbf{L}}=\textbf{500}\Omega$ |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 3.3             |         | 0.8                |     | V     | (Note 9)                                                                                      |
| VOLV             | Quiet Output Minimum Dynamic VOL             | 3.3             |         | -0.8               |     | V     | (Note 9)                                                                                      |

Note 8: Characterized in SSOP package. Guaranteed parameter, but not tested.

Note 9: Max number of outputs defined as (n). n–1 data inputs are driven 0V to 3V. Output under test held LOW.

### **AC Electrical Characteristics**

|                   |                                  | T <sub>A</sub> =     |               |                 |       |     |
|-------------------|----------------------------------|----------------------|---------------|-----------------|-------|-----|
| Symbol            | Parameter                        | V <sub>CC</sub> = 3. | $3V \pm 0.3V$ | V <sub>CC</sub> | Units |     |
|                   |                                  | Min                  | Max           | Min             | Max   |     |
| t <sub>PHL</sub>  | Propagation Delay                | 1.3                  | 4.8           | 1.3             | 5.3   |     |
| t <sub>PLH</sub>  | D <sub>n</sub> to O <sub>n</sub> | 1.4                  | 4.8           | 1.4             | 5.1   | ns  |
| t <sub>PHL</sub>  | Propagation Delay                | 1.7                  | 5.0           | 1.7             | 5.1   | 20  |
| t <sub>PLH</sub>  | LE to O <sub>n</sub>             | 1.4                  | 5.1           | 1.4             | 5.8   | ns  |
| t <sub>PZL</sub>  | Output Enable Time               | 1.6                  | 5.0           | 1.6             | 6.0   | ns  |
| t <sub>PZH</sub>  |                                  | 1.0                  | 5.4           | 1.0             | 6.6   | ns  |
| t <sub>PLZ</sub>  | Output Disable Time              | 1.6                  | 5.1           | 1.6             | 5.0   | ns  |
| t <sub>PHZ</sub>  |                                  | 1.8                  | 5.4           | 1.8             | 5.7   | 115 |
| t <sub>S</sub>    | Setup Time, D <sub>n</sub> to LE | 1.0                  |               | 0.8             |       | ns  |
| t <sub>H</sub>    | Hold Time, D <sub>n</sub> to LE  | 1.0                  |               | 1.1             |       | ns  |
| t <sub>W</sub>    | LE Pulse Width                   | 3.0                  |               | 3.0             |       | ns  |
| tOSHL             | Output to Output Skew (Note 10)  |                      | 1.0           |                 | 1.0   | ns  |
| t <sub>OSLH</sub> |                                  |                      | 1.0           |                 | 1.0   | ns  |

Note 10: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>).

### Capacitance (Note 11)

| Symbol           | Parameter          | Conditions                                   | Typical | Units |
|------------------|--------------------|----------------------------------------------|---------|-------|
| C <sub>IN</sub>  | Input Capacitance  | $V_{CC} = Open, V_I = 0V \text{ or } V_{CC}$ | 4       | pF    |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 3.0$ V, $V_{O} = 0$ V or $V_{CC}$  | 8       | pF    |

Note 11: Capacitance is measured at frequency f = 1 MHz, per MIL-STD-883, Method 3012.

www.fairchildsemi.com



Product Folder - Fairchild P/N 74LVTH322373 - Low Voltage 32-Bit Transp...t Latch with 3-STATE Outputs and 25 Ohm Series Resistors in the Outputs

| Fairchild Semiconductor                                                                 |                                                                                                                                                                                                                                          | s <mark>s</mark> earch                                       | Parametric   Cross Reference                                                            |
|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------|
|                                                                                         |                                                                                                                                                                                                                                          | snace                                                        | Product Folders and Applica                                                             |
| find products Products groups                                                           | Home >> Find products >><br>74LVTH322373                                                                                                                                                                                                 |                                                              | Related Links                                                                           |
| Analog and Mixed<br>Signal<br>Discrete                                                  | Low Voltage 32-Bit Transparent Latch with 3-<br>STATE Outputs and 25 Ohm Series Resistors<br>in the Outputs                                                                                                                              |                                                              | Request samples<br>Dotted line<br>How to order products                                 |
| Interface<br>Logic<br>Microcontrollers<br>Non-Volatile<br>Memory                        | Contents<br>General description   Features   Product<br>status/pricing/packaging                                                                                                                                                         | Datasheet<br><u>Download this</u><br><u>datasheet</u><br>PDF | Dotted line<br><u>Product Change Notices</u><br>(PCNs)<br>Dotted line<br><u>Support</u> |
| Optoelectronics<br>Markets and<br>applications                                          | General description                                                                                                                                                                                                                      | e-mail this datasl                                           | Distributor and field sales                                                             |
| New products<br>Product selection and<br>parametric search<br>Cross-reference<br>search | The LVT322373 and LVTH322373 contain<br>thirty-two non-inverting latches with 3-STATE<br>outputs and are intended for bus oriented<br>applications. The device is byte controlled. The<br>flip-flops appear transparent to the data when | This page<br>Print version                                   | Dotted line<br>Design tools                                                             |
| technical information                                                                   | the Latch Enable (LE) is HIGH. When LE is<br>LOW, the data that meets the setup time is<br>latched. Data appears on the bus when the                                                                                                     |                                                              |                                                                                         |
| buy products                                                                            | Output Enable (OE#) is LOW. When OE# is                                                                                                                                                                                                  |                                                              |                                                                                         |
| technical support                                                                       | HIGH, the outputs are in a high impedance state.                                                                                                                                                                                         |                                                              |                                                                                         |
| my Fairchild                                                                            | The LVTH322373 data inputs include bushold,                                                                                                                                                                                              |                                                              |                                                                                         |
| company                                                                                 | eliminating the need for external pull-up<br>resistors to hold unused inputs.                                                                                                                                                            |                                                              |                                                                                         |

These latches are designed for low voltage  $(3.3V) V_{CC}$  applications, but with the capability to provide a TTL interface to a 5V environment. The LVT322373 and LVTH322373 are fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining a low power dissipation.

### back to top

Features

Product Folder - Fairchild P/N 74LVTH322373 - Low Voltage 32-Bit Transp...t Latch with 3-STATE Outputs and 25 Ohm Series Resistors in the Outputs

- Input and output interface capability to systems at 5V  $\mathrm{V}_{\mathrm{CC}}$
- Bushold data inputs eliminate the need for external pull-up resistors to hold unused inputs (74LVTH322373), also available without bushold feature (74LVT322373)
- Live insertion/extraction permitted
- Power Up/Down high impedance provides glitch-free bus loading
- Outputs include equivalent series resistance of 250hm to make external termination resistors unnecessary and reduce overshoot and undershoot
- ESD performance:

Human-body model > 2000V

Machine model > 200V

Charged-device model > 1000V

• Packaged in plastic Fine-Pitch Ball Grid Array (FBGA)

### back to top

Product status/pricing/packaging

| Product        | Product status  | Pricing* | Package type | Leads | Package marking         | Packing<br>method |
|----------------|-----------------|----------|--------------|-------|-------------------------|-------------------|
| 74LVTH322373GX | Full Production | \$3.47   | BGA          | 96    | \$Y&Z&2&T<br>LVTH322373 | TAPE REEL         |

\* 1,000 piece Budgetary Pricing

### back to top

<u>Home</u> | <u>Find products</u> | <u>Technical information</u> | <u>Buy products</u> | <u>Support</u> | <u>Company</u> | <u>Contact us</u> | <u>Site index</u> | <u>Privacy policy</u>

© Copyright 2002 Fairchild Semiconductor