D2900, JANUARY 1986-REVISED MARCH 1988 - Provides Control for 16K, 64K, 256K, and 1M Dynamic RAMs - Highest-Order Two-Address Bits Select One of Four Banks of RAMs - Supports Scrubbing Operations and Nibble-Mode Access - Separate Output Enable for Multi-Channel Access to Memory - 52-Pin Dual-In-Line Package #### description The 'ALS6301 and 'ALS6302 dynamic memory controllers (DMCs) are designed for use in today's high-performance memory systems. The DMC acts as the address controller between any processor and dynamic memory array. Two versions are provided that help simplify interfacing to the system dynamic timing controller. The 'ALS6301 offers active-low Row Address Strobe Input (RASI) and Column Address Strobe Input (CASI), while the 'ALS6302 offers active-high Row Address Strobe Input (RASI) and Column Address Strobe Input (CASI) inputs. Using two 10-bit address latches, the DMC will hold the row and column addresses for any DRAM up to 1M. These latches and the two row/column refresh address counters feed into a 10-bit, 4-input MUX for output to the dynamic RAM address lines. A 2-bit bank select latch is provided to select one of the four RAS and CAS outputs. The two bits are normally obtained from the two highest-order address bits. The 'ALS6301 and 'ALS6302 have two basic modes of operation, read/write and refresh. During normal read/write operations, the row and column addresses are multiplexed to the dynamic RAM, with the corresponding RAS and CAS signals activated to strobe the addresses into the RAM. In the refresh mode, the two counters cycle through the refresh addresses. If memory scrubbing is not being implemented, only the row counter is used. When memory scrubbing is being performed, both the row and column counters are used to perform readmodify-write cycles. In this mode all RAS outputs will be active (low) while only one CAS output is active at a time. # SN74ALS6301, SN74ALS6302 . . . JD OR N PACKAGE (TOP VIEW) # SN74ALS6301, SN74ALS6302 . . . FN PACKAGE (TOP VIEW) $<sup>^\</sup>dagger$ 'ALS6301 has active-low inputs $\overline{\text{CASI}}$ and $\overline{\text{RASI}};$ 'ALS6302 has active-high inputs CASI and RASI. The SN74ALS6301 and SN74ALS6302 are characterized for operation from 0°C to 70°C. Copyright © 1988, Texas Instruments Incorporated # logic symbols† <sup>†</sup>These symbols are in accordance with ANSI/IEEE Std-91-1984 and IEC Publication 617-12. Pin numbers shown are for JD and N packages. ## logic diagram (positive logic) Pin numbers shown are for JD and N packages. ## **TERMINAL FUNCTIONS** | PIN NAME | DESCRIPTION | |------------|---------------------------------------------------------------------------------------------------------------------------| | | Address Inputs. A0-A9 are latched in as the nine-bit row address for the DRAM. These inputs drive Q0-Q9 when the | | A0-A19 | DMC is in the read/write mode and MSEL is low. A10-A19 are latched in as the column address, and will drive Q0-Q9 | | AU-ATS | when MSEL is high and the DMC is in the read/write mode. The addresses are latched when the Latch Enable (LE) input | | | signal is low. | | CASI or | Column Address Strobe Input. This input going active causes the selected CAS output to be forced low. The CASI | | CASI | input on the 'ALS6301 is active low input while on the 'ALS6302, CASI is active high input. (For more details see | | CASI | timing diagrams.) | | | Column Address Strobe. During normal Read/Write cycles the two selected bits (SELO, SEL1) determine which CAS | | CASO-CAS3 | output will go active following CASI ('ALS6301) or CASI ('ALS6302) going active. When memory scrubbing is being | | | performed, only the CASn signal selected will be active. For non-scrubbing cycles, all four CAS outputs will remain high. | | | Chip Select. This active-low input is used to enable the DMC. When CS is active, the DMC operates normally in all | | CS | four modes. When CS goes high, the device will not enter the read/write mode. This allows other devices to access | | | the same memory that the DMC is controlling. | | LE | Latch Enable. This active-high input causes the row, column, and bank select latches to become transparent, allowing | | | the latches to accept new input data. A low input on LE latches the input data. | | MCO, MC1 | Mode Controls. These inputs determine in which of the four modes the DMC operates. The description of each of the | | Wico, Wici | four operating modes is given in Table 2. | | | Multiplexer Select. This input determines whether the row or column address will be sent to the memory address inputs. | | MSEL | When MSEL is high, the column address is selected, while the row address is selected when MSEL is low. The address | | WISEL | may come from either the address latch or refresh address counter depending on MCO and MC1 (see Mode Control | | | Function Table). | | ŌĒ | Output Enable. This active-low input enables/disables the output signals. When OE is high, the outputs of the DMC | | | enter the high-impedance state. | | 00-09 | Address Outputs. These address outputs feed the DRAM address inputs and provide drive for memory systems having | | | capacitance of up to 500 picofarads. | | | Row Address Strobe Input. During the normal memory cycles, the decoded RASn output (RASO, RAS1, RAS2, or RAS3) | | RASI or | is forced low after receipt of an active Row Address Strobe Input signal. In either Refresh mode, all four RAS outputs | | RASI | will be low while the Row Address Strobe Input signal is active. The RASI on the 'ALS6301 is an active-low input while | | | on the 'ALS6302, RASI is an active-high input. (For more details see timing diagrams). | | | Row Address Strobe. Each of the Row Address Strobe outputs provides a RAS signal to one of the four banks of dynamic | | RASO-RAS3 | memory. Each RASn output will go low when selected by SELO and SEL1 after RASi ('ALS6301) or RASI ('ALS6302) | | | goes active. All four go low in response to RASI ('ALS6301) or RASI ('ALS6302) while in the refresh mode. | | | Bank Select. These two inputs are normally the two highest-order address bits and are used in the read/write mode | | SELO, SEL1 | to select which bank of memory will be receiving the RAS and CAS signals after RASI ('ALS6301) or RASI ('ALS6302) | | | and CASI ('ALS6301) or CASI ('ALS6302) go active. | | ₹₽ | This active-low test input asynchronously sets the row and column input latches high, while forcing the two bank | | | select latches low. In normal operation, TP is tied high. | # **FUNCTION TABLES** #### MODE-CONTROL | MC1 | МСО | OPERATING MODE | | | | | | | |-----|-----|------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | L | L | Refresh Mode without Scrubbing. Refresh cycles are performed with only the row counter being used to generate | | | | | | | | | | the addresses. In this mode, all four RAS outputs are active while the four CAS outputs remain high. | | | | | | | | L | Н | Refresh with Scrubbing/Initialize. During this mode, refresh cycles are done with both the row and column counters | | | | | | | | | | generating the addresses. MSEL is used to select either the row or the column counter. All four RAS outputs go low | | | | | | | | | | in response to RASI ('ALS6301) or RASI ('ALS6302), while only one CASn output goes low in response to CASI | | | | | | | | | | ('ALS6301) or CASI ('ALS6302). The bank counter keeps track of which CAS output goes active. This mode can | | | | | | | | | | also be used during system power-up so that the memory can be written with a known data pattern. | | | | | | | | Н | L | Read/Write. This mode is used to perform read/write cycles. Both the Row and Column addresses are multiplexed | | | | | | | | | | to the address output lines using MSEL. SELO and SEL1 are decoded to determine which $\overline{RAS}n$ and $\overline{CAS}n$ | | | | | | | | | | outputs will be active. The refresh counter is disabled while in this mode. | | | | | | | | Н | H | Clear Refresh Counters. This mode clears the three refresh counters (row, column, and bank) on the inactive transition | | | | | | | | | | of RASI ('ALS6301) or RASI ('ALS6302), putting them at start of the refresh sequence (see timing diagrams for more | | | | | | | | | | detail). In this mode, all four RAS outputs are driven low after the active edge of RASI ('ALS6301) or RASI ('ALS6302) | | | | | | | | | | so that DRAM wake-up cycles may also be performed. | | | | | | | # FUNCTION TABLES (continued) ADDRESS OUTPUT FUNCTIONS | MODE | INPUTS | | | | OUTPUTS Q0-Q9 | | | |------------------------------------|--------|-----|------|----|-----------------------------|--|--| | MODE | MC1 | MCO | MSEL | cs | 0017013 00-03 | | | | Refresh without scrubbing | L | L | Х | Х | Row counter address | | | | Refresh with scrubbing | | н | L | Х | Row counter address | | | | netresh with scrubbing | L | | Н | Х | Column counter address | | | | | | | L | L | Row address <sup>†</sup> | | | | Read/write | н | L | Н | L | Column address <sup>†</sup> | | | | | | | Х | Н | All L | | | | Clear refresh counter <sup>‡</sup> | Н | Н | X | Х | All L | | | #### **RAS OUTPUT FUNCTIONS** | | | INP | UTS | | | | I | OUT | PUTS | | | |------------------|------------------|-----|-----|-------|-------|-----------|------|------|------|------|---| | 'ALS6301<br>RASI | 'ALS6302<br>RASI | MC1 | MCO | SEL1† | SELO† | <u>cs</u> | RAS0 | RAS1 | RAS2 | RAS3 | | | L | н | L | L | Х | Х | Х | L | Ł | L | L | | | L | Н | L | I | Х | X | X | L | L | L | L | | | | | | | | L | L | L | L | Н | , н | Н | | | | 1 | | L | н | L | Н | L | Н | Н | | | Ł | н | н | L | Н | L | L | Н | Н | L | Н | | | | | | | Ι | Н | L | Н | Н | Н | L | | | | | | | Х | х | Н | Н | н | Н | Н | | | L | Н | н | Н | Х | Х | Х | L | L | L | L | | | Н | L | Х | Х | Х | х | Х | Н | Н | Н | Н | | #### CAS OUTPUT FUNCTIONS | ſ | | · | | IN | PUTS | | | | | | OUT | PUTS | | |---|------------------|------------------|-----|------|-------|-------|-------------|-------------|----|------|------|-------------------------|------| | | 'ALS6301<br>CASI | 'ALS6302<br>CASI | MC1 | мсо | SEL1† | SELO† | INTE<br>BC1 | RNAL<br>BC0 | ĊŚ | CAS0 | CAS1 | CAS2 | CAS3 | | Γ | L | н | L | ٦ | Х | Х | Х | × | × | Н | Н | н | H | | Γ | | | 1 | | | | L | L | × | L | н | н | н | | | | н | | н | l x | х | L | Н | х | Н | L | н | H | | ı | L | п | - | rı . | _ ^ | ^ | Н | L | × | Н | Н | L | H | | L | | | | | | | Н | Н | × | Н | Н | 1 L H<br>1 H L<br>1 H H | L | | Γ | | | | | L | L | Х | X | L | L | Н | н | Н | | 1 | | | 1 | | L | Н | Х | X | L | Н | Ļ | н | Н | | ٧ | L | н | Н | L | н | L | Х | Х | L | Н | Н | L | Н | | 1 | | | | | Н | Н | × | × | L | Н | Н | Н | L | | L | | | | | Х | Х | Х | Х | Н | Н | Н | Н | Н | | | L | н | Н | Н | Х | Х | Х | Х | × | Н | Н | Н | Н | | | Н | L | X | Х | Х | Х | X | Х | Х | Н | н | Н | н | <sup>1</sup> If TP is low, the row and column address latch will be high. If TP is high, the row and column address latch will be at the levels entered when LE was last high. For 'ALS6301, clearing occurs on the low-to-high transition of RASI; for 'ALS6302, clearing occurs on the high-to-low transition of RASI. ## read/write operation details During normal read/write operations, the row and column addresses are multiplexed to the dynamic RAM controlled by the MSEL input. The corresponding RASn and CASn output signals strobe the addresses into memory. The block diagram in Figure 1 shows a typical system interface for a four-megaword dynamic memory. The DMC is used to control the four banks of 1M memory. For systems where addresses and data are multiplexed onto a single bus, the DMC uses latches. (row, column, and bank) to hold the address information. Figure 5 shows a typical timing diagram using the input latches. The twenty-two input latches are transparent when latch enable (LE) is high, and latch the input data whenever LE is taken low. For systems in which the processor has separate address and data buses, LE may be permanently high (see timing diagram in Figure 4). FIGURE 1. 4-MEGAWORD X 16-BIT DYNAMIC MEMORY ## read/write operations (continued) The DMC is designed with heavy-duty outputs that are capable of driving four banks of 16-bit words, including six checkbits used for error detection and correction. In addition to heavy-duty output drivers, the outputs are designed with balanced output impedances (25 $\Omega$ both high and low). This feature optimizes the drive low characteristics, based on safe undershoot, while providing symmetrical drive high characteristics. It also eliminates the external resistors required to pull the outputs up to the MOS VOH level (VCC - 1.5 V). FIGURE 2. 4-MEGAWORD X 16-BIT DYNAMIC MEMORY WITH ERROR DETECTION AND CORRECTION ## memory expansion With a 10-bit address path, the DMC can control up to four megaword when using 1M dynamic RAMs. If a larger memory size is desired, the DMC's chip select (CS) makes it easy to expand the memory size by using additional DMCs. A sixteen-megaword memory system is shown in Figure 3. To maintain maximum performance in 32-bit applications, it is recommended that individual bus drivers be used for each bank. FIGURE 3. 16-MEGAWORD X 16-BIT DYNAMIC MEMORY #### refresh operations The two 10-bit counters in the 'ALS6301 and 'ALS6302 support 128-, 256-, 512-, and 1024-line refresh operations. Transparent, burst, synchronous, or asynchronous refresh modes are all possible. The refresh counters are advanced on the low-to-high transition of RASI on the 'ALS6301, and on the high-to-low transition of RASI on the 'ALS6302. The refresh counters are reset to zero on the low-to-high transition of RASI on the 'ALS6301, and on the high-to-low transition of RASI on the 'ALS6302, if MC1 and MC0 are at a high logic level. See Figure 8 for additional timing details. When performing refresh cycles without memory scrubbing (MC1 and MC0 both low), all four RAS outputs go low, while all CAS outputs are driven high. Typical timing for this mode of operation is shown in Figure 6. ## decoupling Due to the high switching speed and high drive capability of the 'ALS6301 and 'ALS6302, it is necessary to decouple the device for proper operation. Multilayer ceramic 0.1-µF to 1-µF capacitors are recommended for decoupling. It is important to mount the capacitors as close as possible to the power pins (VCC and GND) to minimize lead inductance and noise. A ground plane is recommended. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, VCC (see Note 1) | 7 V | |--------------------------------------------|---------| | Input voltage | 7 V | | Voltage applied to disabled 3-state output | . 5.5 V | | Operating free-air temperature range | to 70°C | | Storage temperature range – 65 °C to | 150°C | <sup>†</sup>Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-----------------|-------------------|---------------------------------------|-----|-----|-------|------| | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | V | | ViH | High-level input | voltage | 2 | | | V | | ٧ <sub>IL</sub> | Low-level input | voltage | | | 0.8 | ٧ | | ЮН | High-level outpur | t current | | | - 2.6 | mA | | loL | Low-level output | t current | | | 12 | mA | | | | (23) RASI low or RASI high | 10 | | | | | tw | Pulse duration | (24) RASI high or RASI low | 10 | | | ns | | | | (25) LE high | 10 | | | | | | | (26) An before LE↓ | 5 | | | | | | Setup time | (27) SELn before LE↓ | 5 | | | | | t <sub>su</sub> | Setup title | (28) MCO,1 high before RASIt or RASIt | 10 | | | ns | | | | (29) SELn before RASil or RASit | 5 | | | | | +. | Hold time | (30) An after LEI | 5 | | | | | th | noid time | (31) SELn after LE↓ | 5 | | | ns | | TA | Operating free-ai | ir temperature | 0 | | 70 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CO | NOTIONS | MIN | TYP <sup>‡</sup> | MAX | UNIT | |-------------------|---------------------------|-------------------------|-----|------------------|------|------| | V <sub>IK</sub> | $V_{CC} = 4.5 V,$ | I <sub>I</sub> = -18 mA | | | -1.2 | ٧ | | ∨он | $V_{CC} = 4.5 V$ , | IOH = -2.6 mA | 2.4 | 3.2 | | V | | VOL | $V_{CC} = 4.5 V,$ | IOL = 1 mA | | 0.15 | 0.5 | v | | *OL | $V_{CC} = 4.5 \text{ V},$ | I <sub>OL</sub> = 12 mA | | 0.35 | 0.8 | ٧ | | lor | $V_{CC} = 4.5 V$ , | V <sub>O</sub> = 2 V | 30 | | | mA | | lozн | $V_{CC} = 5.5 V$ , | $V_0 = 2.7 \text{ V}$ | 1 | | 20 | μΑ | | IOZL | $V_{CC} = 5.5 V$ , | $V_0 = 0.4 \text{ V}$ | | | - 20 | μΑ | | 1 | $V_{CC} = 5.5 V$ , | V <sub>1</sub> = 7 V | | | 0.1 | mA | | IH | $V_{CC} = 5.5 V,$ | V <sub>1</sub> = 2.7 V | Ţ | | 20 | μA | | I <sub>IL</sub> | V <sub>CC</sub> = 5.5 V, | V <sub>1</sub> = 0.4 V | | | -0.1 | mA | | , lo <sup>§</sup> | V <sub>CC</sub> = 5.5 V, | $V_0 = 2.25 V$ | -30 | | -112 | mA | | lcc | V <sub>CC</sub> = 5.5 V | | | 136 | 220 | mÁ | $<sup>^{\</sup>ddagger}$ All typical values are at $V_{CC} = 5 \text{ V}$ , $T_{A} = 25 \,^{\circ}\text{C}$ . NOTE 1: All voltage values are with respect to the GND pins. <sup>§</sup> The output conditions have been chosen to produce a current that closely approximates one half the true short-circuit output current, IOS. # 'ALS6301 switching characteristics, C<sub>L</sub> = 50 pF | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS† | MIN | түр‡ | MAX | UNIT | |---------------------|-----------------|----------------|---------------------------------------------|-----|------|-----|------| | tpd(1) | RASI | Any Q | | 5 | 16 | 30 | ns | | tpd(2) | RASI | RASn | | 2 | 10 | 14 | ns | | tpd(3) | CASI | CASn | | 2 | 7 | 14 | ns | | tpd(4) | Any A | Any Q | | 3 | 9 | 17 | ns | | t <sub>pd</sub> (5) | MSEL | Any Q | | 5 | 13 | 22 | ns | | <sup>t</sup> pd(6) | LE† | Any Q | | | 13 | 22 | ns | | tpd(7) | LE↑ | Any RAS | | | 13 | 22 | ns | | t <sub>pd(8)</sub> | LET | Any CAS | | | 13 | 22 | ns | | t <sub>pd(9)</sub> | MC0 or MC1 | Any Q | | 6 | 14 | 24 | ns | | t <sub>pd(10)</sub> | MC0 or MC1 | Any RAS | | 2 | 10 | 15 | ns | | t <sub>pd(11)</sub> | MC0 or MC1 | Any CAS | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | 2 | 10 | 15 | ns | | <sup>t</sup> pd(12) | <u>cs</u> | Any Q | $T_A = 0$ °C to 70°C | | 13 | 24 | ns | | <sup>t</sup> pd(13) | ĊŚ | Any RAS | | | 7 | 13 | ns | | <sup>1</sup> pd(14) | CS | Any CAS | | | . 9 | 13 | ns | | <sup>t</sup> pd(15) | SELO or SEL1 | Any RAS | | | 9 | 15 | ns | | <sup>t</sup> pd(16) | SELO or SEL1 | Any CAS | | | 9 | 15 | ns | | ten(17) | ŌE↓ | Any Q | | | 10 | 18 | ns | | t <sub>en(18)</sub> | ŌĒ↓ | Any RAS | | | 10 | 18 | ns | | t <sub>en(19)</sub> | ŌĒ↓ | Any CAS | | | 10 | 18 | ns | | tdis(20) | ŌĒ↑ | Any Q | | | 12 | 20 | ns | | tdis(21) | ŌĒ↑ | Any RAS | | | 12 | 20 | ns | | tdis(22) | Ō <b>E</b> ↑ | Any CAS | | | 12 | 20 | ns | # 'ALS6301 switching characteristics, $C_L = 150 pF$ | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS† | MIN | TYP‡ | MAX | UNIT | |---------------------|-----------------|----------------|---------------------------------------------|-----|------|-----|------| | tpd(1) | RASI | Any Q | | 10 | 20 | 35 | ns | | tpd(2) | RASI | RASn | | 3 | 9 | 18 | ns | | tpd(3) | CASI | CASn | | 2 | 7 | 18 | ns | | tpd(4) | Any A | Any Q | | 5 | 11 | 18 | ns | | t <sub>pd</sub> (5) | MSEL | Any Q | | 5 | 15 | 24 | ns | | <sup>t</sup> pd(6) | LE↑ | Any Q | | | 13 | 24 | ns | | t <sub>pd(7)</sub> | LET | Any RAS | | | 13 | 24 | ns | | tpd(8) | LET | Any CAS | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | | 13 | 24 | ns | | tpd(9) | MC0 or MC1 | Any Q | $T_A = 0$ °C to $70$ °C | 8 | 15 | 25 | กร | | t <sub>pd(10)</sub> | MC0 or MC1 | Any RAS | | 5 | 10 | 16 | ns | | <sup>t</sup> pd(11) | MC0 or MC1 | Any CAS | | 5 | 10 | 16 | ns | | <sup>t</sup> pd(12) | <b>CS</b> | Any Q | | | 16 | 25 | ns | | <sup>t</sup> pd(13) | <u>cs</u> | Any RAS | | | 9 | 15 | ns | | <sup>t</sup> pd(14) | cs | Any CAS | | | 9 | 15 | ns | | <sup>t</sup> pd(15) | SELO or SEL1 | Any RAS | | | 10 | 17 | ns | | <sup>t</sup> pd(16) | SELO or SEL1 | Any CAS | | | 10 | 17 | ns | <sup>&</sup>lt;sup>†</sup>See Parameter Measurement Information for load circuit and voltage waveforms. $<sup>^{\</sup>ddagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. # 'ALS6302 switching characteristics, C<sub>L</sub> = 50 pF | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS† | MIN | TYP‡ | MAX | UNIT | |----------------------|-----------------|----------------|------------------------------------|----------|------|-----|------| | <sup>t</sup> pd(1) | RASI | Any Q | | 5 | 16 | 30 | ns | | tpd(2) | RASI | <b>RAS</b> n | | 2 | 10 | 14 | ns | | <sup>t</sup> pd(3) | CASI | CASn | 7 | 2 | 7 | 14 | ns | | <sup>t</sup> pd(4) | Апу А | Any Q | 1 | 3 | 9 | 17 | ns | | t <sub>pd(5)</sub> | MSEL | Any Q | | 5 | 13 | 22 | ns | | tpd(6) | LE† | Any Q | | | 13 | 22 | ns | | <sup>t</sup> pd(7) | LET | Any RAS | | | 13 | 22 | ns | | tpd(8) | LE1 | Any CAS | 1 | | 13 | 22 | ns | | t <sub>pd</sub> (9) | MC0 or MC1 | Any Q | | 6 | 14 | 24 | ns | | <sup>t</sup> pd(10) | MC0 or MC1 | Any RAS | ] | 2 | 10 | 15 | ns | | <sup>t</sup> pd(11) | MC0 or MC1 | Any CAS | $V_{CC} = 4.5 \text{ V to 5.5 V},$ | 2 | 10 | 15 | ns | | <sup>t</sup> pd(12) | <u>cs</u> | Any Q | T <sub>A</sub> = 0°C to 70°C | | 13 | 24 | ns | | <sup>t</sup> pd(13) | হৈছ | Any RAS | | | 7 | 13 | ns | | <sup>t</sup> pd(14) | <del>CS</del> | Any CAS | 1 | | 9 | 13 | ns | | <sup>t</sup> pd(15) | SELO or SEL1 | Any RAS | | | 9 | 15 | ns | | <sup>t</sup> pd(16) | SELO or SEL1 | Any CAS | | | 9 | 15 | ns | | <sup>t</sup> en(17) | QE1 | Any Q | | | 10 | 18 | ns | | ten(18) | QE1 | Any RAS | | | 10 | 18 | ns | | <sup>t</sup> en(19) | <u>OE</u> ↑ | Any CAS | 1 . | | 10 | 18 | ns | | <sup>t</sup> dis(20) | ŌĒ↑ | Any Q | 1 | <u> </u> | 12 | 20 | ns | | <sup>†</sup> dis(21) | ŌĒ↑ | Any RAS | | | 12 | 20 | ns | | <sup>t</sup> dis(22) | ŌĒ↑ | Any CAS | | | 12 | 20 | ns | # 'ALS6302 switching characteristics, $C_L = 150 \text{ pF}$ | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS† | MIN | ТҮР‡ | MAX | UNIT | |---------------------|-----------------|----------------|-----------------------------------|-----|------|-----|------| | <sup>t</sup> pd(1) | RASI | Any Q | | 10 | 20 | 35 | ns | | <sup>t</sup> pd(2) | RASI | RASn | | 3 | 9 | 18 | ns | | tpd(3) | CASI | CASn | | 2 | 7 | 18 | ns | | tpd(4) | Any A | Any Q | | 5 | 11 | 18 | ns | | <sup>t</sup> pd(5) | MSEL | Any Q | | 5 | 15 | 24 | ns | | tpd(6) | LE↑ | Any Q | | | 13 | 24 | ns | | tpd(7) | LE↑ | Any RAS | | | 13 | 24 | ns | | <sup>t</sup> pd(8) | LE↑ | Any CAS | V <sub>CC</sub> = 4.5 V to 5.5 V, | | 13 | 24 | ns | | tpd(9) | MC0 or MC1 | Any Q | $T_A = 0$ °C to 70 °C | 8 | 15 | 25 | ns | | <sup>t</sup> pd(10) | MC0 or MC1 | Any RAS | | 5 | 10 | 16 | ns | | <sup>t</sup> pd(11) | MC0 or MC1 | Any CAS | | 5 | 10 | 16 | ns | | <sup>t</sup> pd(12) | <u>CS</u> | Any Q | 7 | | 16 | 25 | ns | | <sup>†</sup> pd(13) | <u>cs</u> | Any RAS | 7 | | 9 | 15 | ns | | <sup>†</sup> pd(14) | CS | Any CAS | | | 9 | 15 | ns | | <sup>t</sup> pd(15) | SELO or SEL1 | Any RAS | | | 10 | 17 | ns | | <sup>t</sup> pd(16) | SELO or SEL1 | Any CAS | | | 10 | 17 | ns | <sup>†</sup>See Parameter Measurement Information for load circuit and voltage waveforms. ‡All typical values are at VCC $\,=\,$ 5 V, TA $\,=\,$ 25 °C. #### PARAMETER MEASUREMENT INFORMATION <sup>\*</sup> tpd specified at CL = 50, 150 pF CAPACITIVE LOAD SWITCHING THREE-STATE ENABLE/DISABLE FIGURE 4. SWITCHING TEST CIRCUIT FIGURE 5. OUTPUT DRIVE LEVELS FOR TYPICAL SWITCHING CHARACTERISTICS NOTE: Decoupling is needed for all AC tests FIGURE 6. THREE-STATE CONTROL LEVELS ## PARAMETER MEASUREMENT INFORMATION ``` \begin{array}{lll} t1(min) &=& t_{pd(4)} \; max \; + \; t_{su(AR)} \; min \; - \; t_{pd(2)} \; min \\ t2(min) &=& t_{pd(2)} \; max \; + \; t_{h(AR)} \; min \; - \; t_{pd(5)} \; min \\ t3(min) &=& t2 \; min \; + \; t_{pd(5)} \; max \; + \; t_{su(AC)} \; - \; t_{pd(3)} \; min \end{array} ``` See the DRAM data sheet for applicable $t_{SU(AR)}$ , $t_{SU(AR)}$ , and $t_{h(AR)}$ . In addition, note that propagation delay times given in the above equations are functions of capacitive loading. The values used in these equations must relate to actual system capacitive loading. FIGURE 7. READ/WRITE CYCLE TIMING (MC1, MC0 = 1, 0), (LE = H) <sup>&</sup>lt;sup>†</sup> Parameters t<sub>SU(AR)</sub>, t<sub>SU(AC)</sub>, and t<sub>h(AR)</sub> are timing requirements of the dynamic RAM. Parameters t1, t2, and t3 represent the minimum timing requirements at the inputs to the DMC that guarantee DRAM timing specifications and maximum system performance. The minimum requirements for t1, t2, and t3 are as follows: SEL INPUTS DON'T CARE ## PARAMETER MEASUREMENT INFORMATION A INPUTS WON'T CARE PROCESSOR ADDRESS DON'T CARE PROCESSOR ADDRESS a outputs ROW ADDRESS VALID COLUMN ADDRESS VALID CS. MC INPUTS READ WRITE MODE MC1.0 - HL READ WRIE MODE MC1.0 = HL RASI ('ALS6301) tpd(2) → .. <sup>t</sup>pd(2) — ⊷ <sup>t</sup>h(AR)<sup>†</sup> . RASI ('ALS6302) t<sub>su(AR)</sub>†→ RASn OUTPUT tsu(26)\_\_\_ th(30) **←** tpd(5) **→** <sup>t</sup>pd(5) → \_ tw(25) \_ MSEL CASI ('ALS6301) rpd(3) --▶ 4-1pd(3) -> CASI ('ALS6302) tsu(AC) +-CASn OUTPUT tsu(27)\_ <sup>t</sup>h(31) BANK SELECT FIGURE 8. READ/WRITE CYCLE TIMING USING INPUT LATCHES (MC1, MC0 = H, L) <sup>†</sup>t<sub>su(AR)</sub>, t<sub>su(AC)</sub>, and t<sub>h(AR)</sub> are timing requirements of the dynamic RAM. See the DRAM data sheet for applicable specifications. # A INPUTS ROW REFRESH ADDRESS VALID REFRESH ADDRESS VALID NEXT ROW REFRESH ADDRESS VALID NEXT ROW REFRESH ADDRESS VALID NEXT ROW REFRESH ADDRESS VALID NEXT ROW REFRESH ADDRESS VALID NEXT ROW REFRESH ADDRESS VALID REFRESH MODE MC1.0 - LL REFRESH MODE MC1.0 - LL REFRESH MODE MC1.0 - LL READ/WRITE MODE RASI ('ALS6302) PARAMETER MEASUREMENT INFORMATION RASn OUTPUT FIGURE 9. REFRESH CYCLE TIMING (MC1, MC0 = L, L) WITHOUT SCRUBBING <sup>†</sup>t<sub>su(AR)</sub>, t<sub>w(RL)</sub>, and t<sub>w(RH)</sub> are timing requirements of the dynamic RAM. See DRAM data sheet for applicable specifications. <sup>†</sup> Parameters t<sub>Su(AR)</sub>, t<sub>Su(AC)</sub>, and t<sub>h(AR)</sub> are timing requirements of the dynamic RAM. Parameters t2, t3, and t4 represent the minimum timing requirements at the inputs to the DMC that guarantee DRAM timing specifications and maximum system performance. The minimum requirement for t2, t3, and t4 are as follows: See the DRAM data sheet for applicable t<sub>SU(AR)</sub>, t<sub>SU(AC)</sub>, and t<sub>h(AR)</sub>. In addition, note that propagation delay times given in the above equations are functions of capacitive loading. The values used in these equations must correspond to actual system capacitive loading. <sup>‡</sup>A CASn output is selected by the bank counter. All other CASn outputs will remain high. FIGURE 10. REFRESH CYCLE TIMING (MC1, MC0 = L, H) WITH MEMORY SCRUBBING # PARAMETER MEASUREMENT INFORMATION Q QUTPUTS tsu(28) -MC INPUTS CLR REFRESH MODE MC1.0 = HH – <sup>t</sup>w(23) – RASI (6301) ₩-1w(24)-> \*RASI (6302) ▶ tpd(2) |◆ RASh OUTPUT FIGURE 11. REFRESH COUNTER RESET (MC1, MC0 = H, H) FIGURE 12. MISCELLANEOUS TIMING # Elizabeth Gunther, Charles Hutchins, and Paul Peterson The competitive nature of the semiconductor industry has driven vendors to minimize the size of electronic components, so that more functions can be achieved in a given volume. In addition, improved electrical performance, decreased mass, and the potential for lower system cost are all by-products of compacted packaging and circuitry which hold interest to component manufacturers and users alike. Surface Mount Technology (SMT) offers an excellent method of reducing component size. A typical memory array can be reduced to 50 percent of its original PWB size with single-sided mounting, and 25 to 30 percent with doublesided mounting. Logic designs cannot achieve the same dramatic reduction, but decreases up to 40 to 60 percent can be achieved for single-sided and double-sided assemblies respectively. The key design and manufacturing process issues must be understood in order to fully reap the benefits of Surface Mount Technology. This article gives a general overview of the key aspects of design, process, and manufacturing of surface mounted assemblies, and offers surface mount as an opportunity to lower a system's cost without sacrificing reliability. # Components Most surface mount components are at least one-third the size of the comparable through-hole mounted device (Figure 1). The 68-pin chip carrier is approxmiately one square inch, while the 64-pin DIP is approximately three square inches. The 20-pin chip carrier is slightly larger than 0.1 square inch, while the 20-pin DIP is 0.3 square inch. Similarly, other IC packages are reduced to approximately one-third the size of comparable lead count packages. The passive components Figure 1. Component Site Reduction occupy approximately one-tenth the board area, and this is why they have been used in most small consumer products built in the last couple of years. 25E D There were many references in the recent past to problems with component availability, cost, and standardization. This area of SMT has probably received more attention than any other. Several recent magazine articles now state that significantly more components (particularly actives) are now available and that cost parity has been achieved on most of them. The effort by various industry committees on standardization has also been effective. Thus, although more needs to be accomplished in these areas, a designer can begin a project with confidence that there will be no insurmountable barriers in this area. There are several consultants and subcontract assembly companies to assist in this effort. It is strongly recommended that all new designs utilize some form of SMT, particularly when space is an important consideration. ## **Process** The process to manufacture a surface mount assembly (SMA) is very simple. It consists of four basic steps, as shown in Figure 2. First, the solder paste is screened on the PWB. Then the component is placed on the board, with due care to get it positioned correctly. Typical geometries require placement accuracy of less than plus/minus 4 mils. Next the solder is reflowed with either a vapor phase or infrared system. Finally, the assembly is cleaned and is now ready for test. This process, although simple in concept, relies on board and component planarity and solderability. These are easily achievable with the chip carriers and memory modules we will discuss later. Texas Instruments has installed a Surface Mount Technology Center at its plant in Houston, Texas. At this center, we have a complete and flexible engineering line to assist our customers in converting to Surface Mount Technology. The engineering line is equipped with a screen printer, pick and place system, vapor phase reflow, and clean-up station that will easily handle PWBs up to 9" × 10". Larger boards up to 14" × 16" can be processed with some additional care. TI uses this engineering line to produce its prototype and demo boards. It is also available to any of TI's customers, free of charge, for use in building test or prototype 'The effectiveness of the assembly process can be characterized by the number of unacceptable solder joints formed during the process. Unacceptable joints are defined by their electrical and mechanical (strength and reliability) characteristics. The major problem is open solder joints, followed by bridging and misregistration. Applications Information Figure 2. Basic Process Steps Open circuits are detected at electrical test and are the first defects detected after soldering. At Texas Instruments, 10 PPM or less is the desirable defect level. Several factors that contribute to open solder joints were identified during production start-up. Lead tip planarity of the J-leaded plastic chip carriers is the most important factor in obtaining acceptable process yields. Lead position, lead finish, solder paste composition, and PWB solderability affect process yield as well Experiments in which lead tip planarity was confined to specific limits between 1 to 7 mils indicate that a 2 mil planarity requirement produces acceptable results with the process currently in use. Little gain in yield was noted at a 1 mil planarity requirement. Another interesting result showed that silver in the process, either as a lead finish or in the solder paste, improves yields significantly. One explanation may have to do with the dynamics of the solder during the reflow process as they are affected by the different surface forces acting in the silver and non-silver process. # Design The design of the PWB, in addition to providing the component interconnections, will provide the proper amount and correct placement of solder paste for a strong fillet formation. The wave soldering process, by comparison, provides a semi-infinite amount of solder, whereas the SMT process will provide only a predetermined amount. Thus, the component connection pad must be correctly placed and be of the proper size. Further, consideration must be given for inspection, testing, and rework. The density achievable can lead to severe problems at these points if understanding and due care are not exercised in the design. The project team should include members from manufacturing, testing, QA, and purchasing, in addition to the design engineers, from the start. The design and processing of test boards is strongly recommended to provide experience and direction for the major project. Figure 4 shows the standard footprint for all Small Outline (SO) packages. The larger and more important fillet of an SO package is on the inside of the gull-wing lead. The solder pad, or land, should therefore be designed to extend this fillet. From Table 1 we can see all packages have 50 mil centers with 25 mil spacings between lands. This allows the designer enough space to put traces between pads, and also reduces the occurrence of solder bridging of adjacent lands. Table 1 also summarizes the suggested land lengths and placement, depending on the terminal count of the SO. While not an absolute solution, these land sizes offer a conservative design solution that will meet most vendors' specifications and provide a mechanically and electrically sound solder slightly under the body of the package in order to optimize Geometries - Trace Width/Space - IC Lead Solder Pad Size - Via Hole Size - Via Pad Size - Cap/Resistor Pad Size - Solder Mask 8/8 Mil. Min., 10/10 Mil. Typ. 25 $\pm$ 5 Mil. $\times$ 70 $\pm$ 10 Mil. 20 MIL DIA 40 MIL DIA MAX Dimensions of Component = 20 MHL Beyond Metalization 10 Mil. Inside Metallization 5 Mil Larger than IC/Component Pad **Passive Component Pad** Figure 3. PWB Design Guidelines Figure 4. Standard SOIC Footprint . **Table 1. SOIC Footprint Dimensions** | No. of<br>Terminals | A | В | Z | D | E | |---------------------|------|------|------|------|------| | 8 | .175 | .250 | .050 | .025 | .050 | | 14 | .325 | .250 | .050 | .025 | .050 | | 16 | .375 | .250 | .050 | ,025 | .050 | | 20 | .476 | .430 | .070 | .025 | .050 | | 24 | .575 | .430 | .070 | .025 | .050 | # TEXAS INSTR (ASIC/MEMORY) 25E D | Teat | 4164A PLCC | 4164 DIP | Units | | | | |---------------------------------------------------|------------|----------|---------------|--|--|--| | Life Test, 125°C | 42 | 64 | Fits*-60% UCL | | | | | 85℃/85% RH | 0.17 | 0.37 | %/1000 Hours | | | | | Autoclave | 0.17 | 0.98 | %/240 Hours | | | | | T/C-65/150 | 0.52 | 1.44 | %/1000 Cycles | | | | | T/C 0/125 | 0.0 | 0.0 | %/2000 Cycles | | | | | *Derated to 55°C Assuming 0.5EV Activation Energy | | | | | | | Figure 5. Failure Rate Comparison 4164A PLCC VS DIP # Manufacturing The SMT manufacturing area must have the following basic equipment: - Solder Paste Printer - Component Pick and Place Machine - Solder Paste Reflow Machine - Clean-up System - Inspection/Process Control Aids - Electrical Test The criteria for choosing the above is determined mainly by the size(s) and quantity of PWBs per month, the gross number of components per PWB, and the number of different components per PWB. The size of the largest PWB is an important criterion in the choice of all of the major items. The printer, pick and place, reflow, and clean-up must all be able to handle it with no difficulty or process nonuniformity. The number and size of the various PWBs that may be produced will secondarily be considered for ease of set up and changeover in the printer and pick and place. The pick and place machine(s) will probably be the most expensive item in the list above and therefore, should get the most attention. The gross number of components and PWBs will provide data for choosing the pick and place. Component per hour placement speed should be checked in actual operation, as the interrelationship may affect ultimate speed. The number of different components per board will determine how many feeders and what types of feeders will be required. This is a very key issue, as well as the accuracy of placement. ## Reflow The solder reflow is easily achieved with any of the commercially available equipment. Subtle differences between vapor phase, either batch or in-line, and infrared are overshadowed by the choice of solder paste and the solderability/planarity issue. A batch vapor phase is extremely flexible for different sizes of boards with different component counts. The in-line vapor phase is a good choice for a more automated processing line with standard or similar sized boards. The infrared has the advantage of being less expensive to operate, but requires more alteration to set up the time-temperature profile for a different size PWB. This would be a minimal problem on a manufacturing line building high volumes of the same board. # Clean-up The most popular flux for SMT is the mildly activated rosin flux (RMA). This was developed in the days of vacuum tube assembly when clean-up was next to impossible. It is noncorrosive but provides sufficient fluxing action for good quality components and PWBs. Thus it is the preferred choice for SMAs with small spacings under most passives and SOICs, where complete cleaning is difficult. A mild solvent, such as Freon TMS, is generally sufficient to achieve a good visual cleanup, and there are several systems available that provide hot vapor, spray, or ultrasonic de-fluxing. # Reliability With the smaller surface mount packages, there is some concern about component reliability. Texas Instruments addressed the overall DRAM reliability issue several years ago. Through an extensive task force effort, the major problems of the life test, humidity performance, and temperature cycle were identified. The best solutions to these problems required several changes in the design and process of the silicon chip. In doing so, the reliability of the DRAM chip became independent of the package used. Thus, the 64K DRAM in the plastic chip carrier package performs equivalently to the same chip in a DIP as shown in Figure 5. Similar data is available on most semiconductor ICs. An additional reliability concern originates in the surface mount solder reflow process, which submits components to higher reflow temperatures more suddenly than the wave-soldering methods of DIP components, with oftentimes repeated reflow cycles for rework and repair. The best method for resolving this issue involves comparing the temperature-time differential of the vapor phase or infrared solder reflow process to the standard temperature $$\frac{215^{\circ}\text{C} - 25^{\circ}\text{C}}{45 \text{ sec}} = \frac{190^{\circ}\text{C}}{45 \text{ sec}}$$ equaling approximately 4°C/sec. The infrared solder reflow method submits the ICs to a similar, yet less severe temperature over time change of 3°C/second. Comparing these temperature profile ramp-ups to that which a surface mount component undergoes in a temperature cycling reliability test proves that there should be no concern over damage to the component during reflow. In the temp cycling test, the surface mount components were submitted to 1000 cycles of sudden cycling from 150°C to -65°C within three seconds. This represents a temperature-time differential of: $$\frac{150^{\circ}\text{C} - (-65^{\circ}\text{C})}{3} = \frac{215^{\circ}\text{C}}{3 \text{ sec}} = \frac{70^{\circ}\text{C}}{\text{sec}}$$ with less than 0.5 percent failures. Figure 6. Typical Temperature Profile for In-Line Vapor Phase Reflow Figure 7. Typical IR Reflow System Profile Since the surface mounted components were able to withstand a 70°C/second temperature change of 1000 cycles, they should be able to withstand the less severe conditions of a 4°C/second damage during reflow without reliability degradation, Another concern in the solder reflow processing of surface mount components is the dwell time in reflow temperatures of 215°C or above. The dwell time for a small PWB populated with surface mount devices is about 20 seconds. For a larger board of about 10"×12" up to 50 seconds is needed for reflow. A generalized component degradation curve, relating accumulated time and temperature, can be assumed to exist. The shape of the curve for this discussion is assumed to be a decaying parabolic for simplicity and conservatism. There are two generally known points of this curve. The flame retardant mold compound (FRMC) of a plastic package starts to break down at 300°C in two to three seconds. Also, the molding and curing of a surface mount device is performed over several hours at 175°C. These two points are shown on the generalized curve shown in Figure 8, with the "safe" region being the area under the curve. Two points that fall within this region are the industry standard practice of solder dipping leads of several types of ICs, and of the soldering plastic devices on the bottom with Type III surface mount assembly, each submerges the component for three to four seconds in a solder wave. Figure & General Plastic Degradation Curve # 25E D Summary Surface mount assembly techniques provide a significant advantage in cost, volume, and reliability over the current "thru-hole" technology. These are well documented, and the manufacturing equipment and related products are becoming readily available to support new production lines. Also, as experience grows, improved products and ideas are developed from the cooperative efforts of vendors and users in standardization organizations and in problem-solving sessions. The broad selection of package types and product technologies available now are sufficient to begin conversion of existing electronic system products for size reduction or feature enhancement. Definitely, new products should be designed with surface mount technology.