

# High Speed Dual Pin Electronic

## AD53522

#### **FEATURES**

1000 MHz Toggle Rate
Driver/Comparator/Active Load and Dynamic Clamp
Included

Inhibit Mode Function 100-Lead LQFP Package with Built-In Heat Sink Driver

48  $\Omega$  Output Resistance 800 ps Tr/Tf for a 3 V Step

Comparator

1.1 ns Propagation Delay at 3 V

Load

±40 mA Voltage Programmable Current Range 50 ns Settling Time to 15 mV

#### **APPLICATIONS**

Automatic Test Equipment Semiconductor Test Systems Board Test Systems Instrumentation and Characterization Equipment

## PRODUCT DESCRIPTION

The AD53522 is a complete, high speed, single-chip solution that performs the pin electronics functions of driver, comparator, and active load (DCL) for ATE applications. In addition, the driver contains a dynamic clamp function and the active load contains an integrated Schottky diode bridge.

The driver is a proprietary design that features three active states: Data High mode, Data Low mode, and Term mode, as well as an Inhibit State. In conjunction with the integrated dynamic clamp, this facilitates the implementation of a high speed active termination. The output voltage range is -0.5~V to +6.5~V to accommodate a wide variety of test devices.

The dual comparator, with an input range equal to the driver output range, features PECL compatible outputs. Signal tracking capability is in the range of 3 V/ns.

The active load can be set for up to 40 mA load current.  $I_{OH}$ ,  $I_{OL}$ , and the buffered VCOM are independently adjustable. On-board Schottky diodes provide high speed switching and low capacitance.

Also included is an on-board temperature sensor that gives an indication of the silicon surface temperature of the DCL. This information can be used to measure  $\theta_{JC}$  and  $\theta_{JA}$  or flag an alarm if proper cooling is lost. Output from the sensor is a current sink

## FUNCTIONAL BLOCK DIAGRAM (One-Half)



\*ONLY 1 (ONE) THERM PER DEVICE

that is proportional to absolute temperature. The gain is trimmed to a nominal value of 1.0  $\mu A/K$ . As an example, the output current can be sensed by using a 10 k $\Omega$  resistor connected from 10 V to the THERM ( $I_{OUT}$ ) pin. A voltage drop across the resistor will be developed that equals 10 k $\Omega \times$  1  $\mu A/^{\circ}K$  = 10 mV/ $^{\circ}K$  = 2.98 V at room temperature.

## REV. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# AD53522—SPECIFICATIONS

| Spec<br>No. | Parameter                                                   | Conditions                                                                                                      | Min             | Typ <sup>2</sup> | Max   | Unit    | Spec <sup>3</sup><br>Perf |
|-------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------|------------------|-------|---------|---------------------------|
|             | DIFFERENTIAL INPUT CHARAC<br>(DATA to DATAB, IOD to IODB, R |                                                                                                                 |                 |                  |       |         |                           |
| 1           | Voltage Range                                               | Note: Inputs are from Same Logic Type Family                                                                    | 0               | 0 +3.3           |       | V       | N                         |
| 2           | Differential Voltage with LVPECL Levels                     | Note: AC Tests Performed                                                                                        | ±400            | ±600             | ±1000 | mV      | P                         |
| 3           | Bias Current                                                | $V_{IN} = 1.5 \text{ V}, 2.5 \text{ V}$                                                                         | -250            |                  | +250  | μA      | P                         |
| 4           | REFERENCE INPUTS Bias Currents                              | Max Value Measured during Linearity Tests                                                                       | -50             |                  | +50   | μΑ      | P                         |
|             | OUTPUT CHARACTERISTICS                                      |                                                                                                                 |                 |                  |       |         |                           |
| 10          | Logic High Range                                            | Data = H, VH = -0.4 V to +6.5 V,<br>VI = -0.5 V (VT = 0 V, VH Meets                                             | -0.4            |                  | +6.5  | V       | P                         |
| 11          | Logic Low Range                                             | Test 20, 21, and 22 Specs) Data = L, VL = -0.5 V to +6.4 V, VH = 6.5 V (VT = 0 V, VL Meets                      | -0.5            |                  | +6.4  | V       | P                         |
| 12          | Amplitude [VH–VL]                                           | Test 30, 31, and 32 Specs)<br>VL = -0.05 V, VH = +0.05 V,<br>VT = 0 V and VL = -0.5 V,<br>VH = +6.5 V, VT = 0 V | +0.1            |                  | +7.0  | V       | P                         |
|             | ABSOLUTE ACCURACY                                           |                                                                                                                 |                 |                  |       |         |                           |
| 20          | VH Offset                                                   | Data = H, VH = 0 V, VL = -0.5 V,<br>VT = +3 V                                                                   | -50 <b>+</b> 50 |                  | +50   | mV      | P                         |
| 21          | VH Gain Error                                               | Data = H, VH = $-0.4$ V to $+6.5$ V,<br>VL = $-0.5$ V, VT = $+3$ V                                              | -0.3            | -0.3 +0.3        |       | % of VH | P                         |
| 22          | Linearity Error                                             | Data = H, VH = $-0.4$ V to $+6.5$ V,<br>VL = $-0.5$ V, VT = $+3$ V                                              | <b>-5</b>       | _5               |       | mV      | P                         |
| 30          | VL Offset                                                   | Data = L, VL = 0 V, VH = +6.5 V,<br>VT = +3 V                                                                   | -50             |                  | +50   | mV      | P                         |
| 31          | VL Gain Error                                               | Data = L, VL = -0.5 V to +6.4 V,<br>VH = +6.5 V, VT = +3 V                                                      | -0.3            |                  | +0.3  | % of VL | P                         |
| 32          | Linearity Error                                             | Data = L, $VL = -0.5 V$ to +6.4 V,<br>VH = +6.5 V, $VT = +3 V$                                                  | -5              |                  | +5    | mV      | P                         |
| 33          | Offset Temperature Coefficient                              | VL = 0 V, $VH = +5 V$ , $VT = 0 V$                                                                              |                 | +0.5             |       | mV/°C   | N                         |
|             | OUTPUT RESISTANCE                                           |                                                                                                                 |                 |                  |       |         |                           |
| 40          | VH = -0.3 V                                                 | $VL = -0.5 \text{ V}, VT = 0 \text{ V}, I_{OUT} = +1,$<br>+30 mA                                                | +46             |                  | +50   | Ω       | N                         |
| 41          | VH = +6.5 V                                                 | $VL = -0.5 \text{ V}, VT = 0 \text{ V}, I_{OUT} = -1,$<br>-30 mA                                                | +46             |                  | +50   | Ω       | P                         |
| 42          | VL = -0.5 V                                                 | VH = +6.5 V, VT = 0 V, I <sub>OUT</sub> = +1,<br>+30 mA                                                         | +46             | +46 +50          |       | Ω       | P                         |
| 43          | VL = +6.4 V                                                 | $VH = +6.5 \text{ V}, VT = 0 \text{ V}, I_{OUT} = -1,$<br>-30 mA                                                | +46 +50         |                  | +50   | Ω       | N                         |
| 44          | VH = +2.5 V                                                 | $VL = 0 V$ , $VT = 0 V$ , $I_{OUT} = -30 \text{ mA}$<br>(Trim Point)                                            | +47.5           |                  | Ω     | P       |                           |
| 50          | Dynamic Current Limit                                       | Cbyp = 39 nF, VH = +6.5 V,<br>VL = -0.5 V, VT = 0 V                                                             | +100            |                  | mA    | N       |                           |
| 51          | Static Current Limit                                        | Output to -0.5 V, VH = +6.5 V,<br>VL = -0.5 V, VT = 0 V, DATA = H                                               | -120            |                  | -60   | mA      | P                         |
| 52          | Static Current Limit                                        | Output to +6.5 V, VH = +6.5 V,<br>VL = -0.5 V, VT = 0 V, DATA = L                                               | +60             |                  | +120  | mA      | P                         |

-2- REV. A

# $\textbf{DRIVER}^1 \; \text{(continued)}$

| Spec<br>No. | Parameter                          | Conditions                                                                             | Min       | Typ <sup>2</sup> | Max       | Unit                  | Spec <sup>3</sup><br>Perf |
|-------------|------------------------------------|----------------------------------------------------------------------------------------|-----------|------------------|-----------|-----------------------|---------------------------|
|             | VTERM                              |                                                                                        |           |                  |           |                       |                           |
| 60          | Voltage Range                      | Term Mode, VTERM = -0.3 V                                                              | -0.3      |                  | +6.3      | V                     | P                         |
|             |                                    | to +6.3 V, VL = 0 V, VH = +3 V                                                         |           |                  |           |                       |                           |
|             |                                    | (VTERM Meets Test 61, 62, and 63 specs)                                                |           |                  |           |                       |                           |
| 61          | VTERM Offset                       | Term Mode, VTERM = 0 V,                                                                | -50       |                  | +50       | mV                    | P                         |
|             |                                    | VL = 0 V, VH = +3 V                                                                    |           |                  |           |                       |                           |
| 62          | VTERM Gain Error                   | Term Mode, VTERM = $-0.3 \text{ V}$                                                    | -0.3      |                  | +0.3      | % of V <sub>SET</sub> | P                         |
|             |                                    | to $+6.3 \text{ V}$ , $\text{VL} = 0 \text{ V}$ , $\text{VH} = +3 \text{ V}$           |           |                  |           |                       |                           |
| 63          | VTERM Linearity Error <sup>4</sup> |                                                                                        |           |                  | +5        | mV                    | P                         |
|             |                                    | to +6.3 V, VL = 0 V, VH = +3 V                                                         |           |                  |           |                       |                           |
| 64          | Offset Temperature Coefficient     | VTERM = 0 V, VL = 0 V, VH = +3 V                                                       | . 46      | +0.5             | . = 0     | mV/°C                 | N                         |
| 70          | Output Resistance DC               | $I_{OUT} = +30 \text{ mA}, -1 \text{ mA},$                                             | +46       |                  | +50       | Ω                     |                           |
|             |                                    | VTERM = -0.3  V, VH = +3  V, VL = 0  V                                                 |           |                  |           |                       | N                         |
|             |                                    | $I_{OUT} = -30 \text{ mA}, +1 \text{ mA},$                                             |           |                  |           |                       | N                         |
|             |                                    | VTERM =+6.3 V, VH = +3 V, VL = 0 V<br>$I_{OUT} = \pm 30 \text{ mA}, \pm 1 \text{ mA},$ |           |                  |           |                       | IN                        |
|             |                                    | VTERM = +2.5  V, VH = +3  V, VL = 0  V                                                 |           |                  |           |                       | P                         |
| 72          | PSRR, Drive, or Term Mode          | $+V_S, -V_S \pm 1\%$                                                                   |           | +17.8            |           | mV/V                  | N                         |
| 73          | Static Current Limit               | Output to -0.3 V, VTERM = +6.3 V                                                       | -120      |                  | -60       | mA                    | P                         |
| 74          | Static Current Limit               | Output to $+6.3 \text{ V}$ , VTERM = $-0.3 \text{ V}$                                  | +60       |                  | +120      | mA                    | P                         |
|             | DYNAMIC PERFORMANCE, DRIV          |                                                                                        |           |                  |           |                       |                           |
| 80          | Propagation Delay Time             | Measured at 50%, $VL = 0 V$ ,                                                          | 1.25      | 1.4              | 1.55      | ns                    | P                         |
| 00          | Tropagation Belay Time             | VH = 3 V, into 500 $\Omega$                                                            | 1.23      | 1.1              | 1.55      | 113                   |                           |
| 81          | Propagation Delay T.C.             | Measured at $50\%$ , VL = $0 \text{ V}$ ,                                              |           | 2                |           | ps/°C                 | N                         |
|             |                                    | VH = 3 V, into 500 $\Omega$                                                            |           |                  |           | 1                     |                           |
| 82          | Delay Matching, Edge-to-Edge       | Measured at $50\%$ , VL = $0 \text{ V}$ ,                                              |           |                  | 200       | ps                    | P                         |
|             |                                    | VH = 3 V, into 500 $\Omega$                                                            |           |                  |           |                       |                           |
|             | RISE AND FALL TIMES                |                                                                                        |           |                  |           |                       |                           |
| 90          | 200 mV Swing                       | Measured 20%–80%, $VL = -0.1 V$ ,                                                      |           | 0.25             |           | ns                    | N                         |
|             |                                    | VH = $+0.1$ V, into 50 $\Omega$                                                        |           |                  |           |                       |                           |
| 91          | 1 V Swing                          | Measured $20\%-80\%$ , VL = 0 V,                                                       |           | 0.3              |           | ns                    | N                         |
| 0.0         | 0.11.0                             | VH = 1 V, into 50 $\Omega$                                                             |           | 0.0              |           |                       |                           |
| 92          | 3 V Swing                          | Measured $10\%-90\%$ , VL = 0 V,                                                       |           | 0.8              |           | ns                    | N                         |
| 93          | 3 V Swing                          | VH = 3 V, into 50 $\Omega$<br>Measured 10%–90%, VL = 0 V,                              |           | 0.8              |           | 20                    | N                         |
| 93          | 3 v Swing                          | We as used 10 % – 90 %, VL = 0 V,<br>VH = 3 V, into 500 $\Omega$                       |           | 0.0              |           | ns                    | IN                        |
| 93A         | 3 V Swing                          | Measured 20%–80%, $VL = 0 V$ ,                                                         | 0.450     | 0.560            | 0.670     | ns                    | P                         |
| 7311        | 3 v Swing                          | VH = 3 V, into 500 $\Omega$                                                            | 0.450     | 0.500            | 0.070     | 113                   | 1                         |
| 94          | 5 V Swing                          | Measured 10%–90%, VL = 0 V,                                                            |           | 1.2              | 1.5       | ns                    | N                         |
|             |                                    | VH = 5 V, into 500 $\Omega$                                                            |           |                  |           |                       |                           |
|             | RISE AND FALL TIME TEMPERAT        | TURE COEFFICIENT                                                                       |           |                  |           |                       |                           |
| 100         | 1 V Swing                          | (Per Test 91)                                                                          |           | $\pm 2$          |           | ps/°C                 | N                         |
| 101         | 3 V Swing                          | (Per Test 92)                                                                          |           | ±2               |           | ps/°C                 | N                         |
| 102         | 5 V Swing                          | (Per Test 94)                                                                          |           | $\pm 4$          |           | ps/°C                 | N                         |
| 110         | Overshoot and Preshoot             | VL, VH = -0.1 V, +0.1 V,                                                               | 0 - 50    |                  | 0 + 50    | % of Step             | N                         |
|             |                                    | Driver Terminated into 50 $\Omega$                                                     |           |                  |           | + mV                  |                           |
|             |                                    | VL, VH = 0.0 V, 3 V,                                                                   | -6.0 - 50 | )                | +6.0 + 50 | % of Step             | N                         |
|             |                                    | Driver Terminated into 50 $\Omega$                                                     |           |                  |           | + mV                  |                           |
|             | SETTLING TIME                      |                                                                                        |           |                  |           |                       |                           |
| 120         | to 15 mV                           | VL = 0 V, VH = 0.5 V,                                                                  |           | 50               |           | ns                    | N                         |
|             |                                    | Driver Terminated into 50 $\Omega$                                                     |           |                  |           |                       |                           |
| 121         | to 4 mV                            | VL = 0 V, VH = 0.5 V                                                                   |           | 10               |           | μs                    | N                         |
| 130         | Delay Change vs. Pulse Width       | VL/VH = 0/3, $PW = 2.5$ ns/7.5 ns,                                                     |           | 25               | 75        | ps                    | N                         |
| 101         |                                    | 30 ns/90 ns, DC = 25%                                                                  |           | 25               |           |                       |                           |
| 131         | Delay Change vs. Duty Cycle        | VL = 0 V, $VH = 3 V$ , Duty Cycle                                                      |           | 25               |           | ps                    | N                         |
|             |                                    | (DC) $5\%$ to $95\%$ , T = $40$ ns                                                     |           |                  |           | 1                     |                           |

REV. A -3-

# **SPECIFICATIONS** (continued)

# $DRIVER^1 \ \ ({\tt continued})$

| Spec<br>No. | Parameter                                 | Conditions                                                                        | Min      | Typ <sup>2</sup> | Max       | Unit              | Spec <sup>3</sup><br>Perf |
|-------------|-------------------------------------------|-----------------------------------------------------------------------------------|----------|------------------|-----------|-------------------|---------------------------|
|             | MINIMUM WIDTH PULSE                       |                                                                                   |          |                  |           |                   |                           |
| 140         | 1 V Swing                                 | Measured at 50% point width V <sub>OUT</sub> AC Swing = 0.9 × V <sub>OUT</sub> DC |          | 0.6              |           | ns                | N                         |
| 141         | 3 V Swing                                 | Swing Terminated, 50 $\Omega$ Load on Transmission Line                           |          | 1.5              |           | ns                | N                         |
| 142         | Toggle Rate                               | VH = 1 V, VL = 0 V, Terminated to 50 $\Omega$ , V <sub>OUT</sub> > 300 mV p-p     |          | 1000             |           | MHz               | N                         |
|             | DYNAMIC PERFORMANCE, INHI                 |                                                                                   |          |                  |           |                   |                           |
| 150         | Delay Time, Active to Inhibit             | Measured at 50%, VH = 4 V,<br>  VL = 0 V, VTT = 2                                 |          | 1.7              | 2.0       | ns                | P                         |
| 151         | Delay Time, Inhibit to Active             | Measured at 50%, VH = 4 V,<br>VL = 0 V, VTT = 2                                   |          | 1.7              | 2.2       | ns                | P                         |
| 152         | Delay Time Matching,<br>Inhibit to Active | Measured at 50%, VH = 4 V,<br>VL = 0 V, VTT = 2                                   |          | 150              | 250       | ps                | P                         |
| 153         | Delay Time Matching,<br>Active to Inhibit | Measured at 50%, VH = 4 V,<br>VL = 0 V, VTT = 2                                   |          | 150              | 250       | ps                | P                         |
| 160         | I/O Spike                                 | VH = 0 V, VL = 0 V                                                                |          | 200              |           | mV p-p            | N                         |
| 170         | Rise, Fall Time, Active to Inhibit        | VL = 0 V, VTT = 2<br>(20%–80% of 1 V Output)                                      |          | 1.2              |           | ns                | N                         |
| 171         | Rise, Fall Time, Inhibit to Active        | VH = 4 V, VL = 0 V, VTT = 2<br>(20%–80% of 1 V Output)                            | 0.6      |                  | ns        | N                 |                           |
| -           | DYNAMIC PERFORMANCE, VTEI                 | RM                                                                                |          |                  |           |                   |                           |
| 180         | Delay Time, VH to VTERM                   | Measured at 50%, VL = VH = 2 V,<br>VTERM = 0 V, VTT = 0 V                         |          | 1.5              | 1.9       | ns                | P                         |
| 181         | Delay Time, VL to VTERM                   | Measured at 50%, VL = VH = 0 V,<br>VTERM = 2 V, VTT = 0 V                         |          | 1.6              | 1.9       | ns                | P                         |
| 182         | Delay Time, VTERM to VH                   | Measured at 50%, VL = VH = 2 V,<br>VTERM = 0 V, VTT = 0 V                         |          | 1.6              | 2.0       | ns                | P                         |
| 183         | Delay Time, VTERM to VL                   | Measured at 50%, VL = VH = 0 V,<br>VTERM = 2 V, VTT = 0 V                         |          | 1.6              | 2.0       | ns                | P                         |
| 190         | Overshoot and Preshoot                    | VH/VL, VTERM = (0 V, 2 V),<br>(0 V, 6 V)                                          | -6.0 + 5 | 0                | +6.0 + 50 | % of Step<br>+ mV | N                         |
| 191A        | VTERM Rise Time, VL to VT,<br>Normal Mode | VL, VH = 0 V, VTERM = 2 V, 20%-80%                                                |          | 1.0              |           | ns                | N                         |
| 191B        | VTERM Rise Time, VT to VH,<br>Normal Mode | VL, VH = 2 V, VTERM = 0 V, 20%-80%                                                | 0.6      |                  | 0.6       | ns                | N                         |
| 192A        | VTERM Fall Time, VT to VL,<br>Normal Mode | VL, VH = 0 V, VTERM = 2 V, 20%-80%                                                |          | 0.6              |           | ns                | N                         |
| 192B        | VTERM Fall Time, VH to VT,<br>Normal Mode | VL, VH = 2V, VTERM = 0 V, 20%-80%                                                 |          |                  | 1.0       | ns                | N                         |

-4- REV. A

# COMPARATOR<sup>1</sup>

| Spec<br>No.                     | Parameter                                                                                                                                         | Conditions                                                                                                                                               | Min                         | Typ <sup>2</sup>  | Max                     | Unit                      | Spec <sup>3</sup><br>Perf |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------------|-------------------------|---------------------------|---------------------------|
| 200<br>201<br>202<br>203        | DC INPUT CHARACTERISTICS VCCO Range Offset Voltage (Vos) Offset Voltage Drift HCOMP, LCOMP                                                        | Common-Mode Voltage = 0 V<br>Common-Mode Voltage = 0 V<br>Over Linearity Range                                                                           | +2.0<br>-25<br>-50          | +50               | +4.5<br>+25<br>+50      | V<br>mV<br>μV/°C<br>μA    | N<br>P<br>N<br>P          |
| 206<br>207<br>208<br>209<br>210 | BIAS CURRENTS  Voltage Range (V <sub>CM</sub> )  Differential Voltage (V <sub>DIFF</sub> )  Gain Error  Linearity Error  Extended Range Operation | $V_{\rm IN}$ = -0.5 V to +6.5 V<br>$V_{\rm IN}$ = -0.5 V to +6.5 V<br>HCOMP, LCOMP = -1, Output<br>Toggle $V_{\rm OUT}$ from -0.9 V to -1.1 V            | -0.5<br>-0.25<br>-2<br>-1.0 |                   | +6.5<br>+7<br>0.0<br>+2 | V<br>V<br>%FSR<br>mV<br>V | P<br>P<br>N<br>N          |
| 220                             | DIGITAL OUTPUTS Logic 1 Voltage Q                                                                                                                 | Q or QB, 150 $\Omega$ to GND, 150 $\Omega$ from Q to QB                                                                                                  | VCCO - 1.05                 |                   | VCCO - 0.85             | V                         | P                         |
| 221                             | Logic 0 Voltage QB                                                                                                                                | Q or QB, 150 $\Omega$ to GND,<br>150 $\Omega$ from Q to QB                                                                                               | VCCO - 2.2                  |                   | VCCO - 1.5              | V                         | P                         |
| 222                             | Logic Differential, Q-QB                                                                                                                          | Q or Qb, 150 $\Omega$ to GND, 150 $\Omega$ from Q to QB                                                                                                  | 0.65                        | 0.9               | 1.15                    | V                         | P                         |
| 225                             | Slew Rate                                                                                                                                         | Q or QB ( $20\% - 80\%$ of output, 150 $\Omega$ from Q to QB)                                                                                            |                             | 380               |                         | ps                        | N                         |
|                                 | CHANNEL COMPARATOR SWITC PROPAGATION DELAY <sup>5, 6, 7</sup>                                                                                     | HING PERFORMANCE                                                                                                                                         |                             |                   |                         |                           |                           |
| 240<br>241                      | Input to Output Propagation Delay Tempco Prop Delay Change with respect to:                                                                       | $V_{IN} = 3 \text{ V p-p, } 2 \text{ V/ns}$<br>$V_{IN} = 3 \text{ V p-p, } 2 \text{ V/ns}$                                                               | 0.7                         | 1.0               | 1.1                     | ns<br>ps/°C               | P<br>N                    |
| 250<br>260<br>270               | Slew Rate: 1, 2, 3 V/ns<br>Amplitude: 500 mV, 1.0 V, 3.0 V<br>Equivalent Input Rise Time                                                          | $V_{IN} = 0 \text{ V to } 3 \text{ V}$<br>$V_{IN} = 1.0 \text{ V/ns}$<br>$V_{IN} = 0 \text{ V to } 2 \text{ V, } < 80 \text{ ps,}$<br>20%-80%  Rise Time |                             | 120<br>100<br>275 |                         | ps<br>ps<br>ps            | N<br>N<br>N               |
| 280                             | Pulse Width Linearity                                                                                                                             | Driver in VTERM = 0 V<br>$V_{IN}$ = 0 V to 3 V, 2 V/ns, PW = 3, 4, 5, 10 ns, Driver Hi-Z mode                                                            |                             |                   | 50                      | ps                        | N                         |
| 281                             | Settling Time                                                                                                                                     | Settling to $\pm 8$ mV, $V_{IN} = 0$ V to 3 V, Driver Hi-Z mode                                                                                          |                             | 25                |                         | ns                        | N                         |
| 282<br>290                      | Hysteresis Comparator Propagation Delay Matching, HCOMP to LCOMP                                                                                  | $V_{IN} = 0 \text{ V to } 3 \text{ V, } 2 \text{ V/ns}$                                                                                                  |                             | 6                 | 125                     | mV<br>ps                  | N<br>P                    |
|                                 | INPUT CHARACTERISTICS (INHI                                                                                                                       |                                                                                                                                                          |                             |                   |                         |                           |                           |
| 300                             | Input Voltage                                                                                                                                     | See Driver Spec No. 1<br>VIOH = 1 V, VIOL = 1 V,                                                                                                         | 0                           |                   | +3.3                    | V                         | P                         |
| 301                             | INHL, INHLB Bias Current                                                                                                                          | VCOM = 2 V, VDUT = 0 V<br>INHL, INHLB = 0 V, 3.3 V,<br>AC Tests 0.2 V and 0.8 V                                                                          | -250                        |                   | +250                    | μΑ                        | P                         |
| 302                             | VIOH Current Program Range,<br>IOH = 0 mA to -40 mA                                                                                               | VDUT = 0.8 V, 6.5 V                                                                                                                                      | 0                           |                   | +4.0                    | V                         | P                         |

REV. A -5-

# $\begin{array}{c} \textbf{SPECIFICATIONS} \ \ (\textbf{continued}) \\ \textbf{ACTIVE LOAD}^1 \end{array}$

| Spec<br>No. | Parameter                                                                               | Conditions                                                                                                                                                | Min         | Typ <sup>2</sup> | Max   | Unit        | Spec <sup>3</sup><br>Perf |
|-------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------|-------|-------------|---------------------------|
| 303         | VIOL Current Program Range,                                                             |                                                                                                                                                           |             |                  |       |             |                           |
|             | IOL = 0  mA to  40  mA                                                                  | VDUT = -0.5 V, +5.2 V                                                                                                                                     | 0           |                  | 4.0   | V           | P                         |
| 304         | VIOH, VIOL Input Bias Current                                                           | VIOL = 0 V, 4 V and                                                                                                                                       | -300        |                  | +300  | μΑ          | P                         |
| 305         | IOXRTN Range                                                                            | VIOH = 0 V, 4 V<br>IOL = +40 mA, IOH = -40 mA,                                                                                                            |             | -0.5, +6.5       |       | V           | N                         |
| 310         | VDUT = -0.5  V, +6.5  V $VDUT  Range$                                                   | IOL = +40 mA, IOH = -40 mA,<br> VDUT - VCOM > 1.3 V                                                                                                       | -0.5        |                  | +6.5  | V           | P                         |
| 311         | VDUT Range,<br>IOH = 0 mA to -40 mA                                                     | VDUT - VCOM > 1.3 V                                                                                                                                       | +0.8        |                  | +6.5  | V           | P                         |
| 312         | VDUT Range,<br>IOL = 0 mA to +40 mA                                                     | VCOM - VDUT > 1.3 V $-0.5$                                                                                                                                |             |                  | +5.2  | V           | P                         |
|             | OUTPUT CHARACTERISTICS Accuracy                                                         |                                                                                                                                                           |             |                  |       |             |                           |
| 320         | Gain Error, Load Current, Normal Range Calculated at 1 mA and 40 mA points <sup>2</sup> | IOL, IOH = 25 $\mu$ A – 40 mA,<br>VCOM = 0 V, VDUT = $\pm$ 2 V, and<br>IOL = 25 $\mu$ A to 40 mA, VCOM = +6.5 V,<br>VDUT = +5.2 V and IOH = 25 $\mu$ A to |             |                  | +0.35 | $%I_{SET}$  | P                         |
| 321         | Load Offset                                                                             | 40 mA, VCOM = -0.5 V, VDUT = +0.8 V<br>Calculated from Intercept of 1 mA<br>and 40 mA Points                                                              |             |                  | +300  | μΑ          | P                         |
| 322<br>323  | Load Nonlinearity Output Current Tempco                                                 | IOL, IOH from 25 μA to 40 mA Measured at IOH, IOL = 200 μA                                                                                                |             | < ±3             | +80   | μΑ<br>μΑ/°C | P<br>N                    |
| 324         | IOH Extended Range                                                                      | Driver Inhibited, IOH = 1 mA,<br>Change in IOH from VTT = 0 V to<br>VTT = -1.0 V                                                                          | 2           |                  |       | %           | P                         |
|             | VCOM BUFFER                                                                             |                                                                                                                                                           |             |                  |       |             |                           |
| 330         | VCOM Buffer Offset Error                                                                | IOL, $IOH = 40$ mA, $VCOM = 0$ V                                                                                                                          | -50         |                  | +50   | mV          | P                         |
| 331         | VCOM Buffer Bias Current                                                                | VCOM = 0 V                                                                                                                                                | -20         |                  | +20   | μA          | P                         |
| 332         | VCOM Buffer Gain Error                                                                  | IOL, IOH = 40 mA,<br>VCOM = -0.5 V to +6.5 V                                                                                                              | -4          |                  | +4    | %           | P                         |
| 333         | VCOM Buffer Linearity Error                                                             | IOL, IOH = 40 mA,<br>VCOMI = -0.5 V to +6.5 V                                                                                                             | -10         |                  | +10   | mV          | P                         |
|             | DYNAMIC PERFORMANCE<br>Propagation Delay                                                |                                                                                                                                                           |             |                  |       |             |                           |
| 340         | ±I <sub>MAX</sub> to INHIBIT                                                            | VTT = +2  V, VCOM = +4  V/0  V,<br>IOL = +20  mA, IOH = -20  mA                                                                                           | 1.0         | 1.3              | 2.0   | ns          | P                         |
| 341         | INHIBIT to $\pm I_{MAX}$                                                                | VTT= +2 V, VCOM = +4 V/0 V,<br>IOL = +20 mA, IOH = -20 mA                                                                                                 | 1.2 1.8 2.4 |                  | 2.4   | ns          | P                         |
| 342         | Propagation Delay Matching                                                              | Matching = (Test 340 Value) – (Test 341 Value)                                                                                                            | -1.0 +1.0   |                  | ns    | P           |                           |
| 350         | I/O Spike                                                                               | VCOM = 0 V, IOL = +20 mA,<br>IOH = -20 mA                                                                                                                 |             | 250              |       | mV          | N                         |
| 360         | Settling Time to 15 mV                                                                  | IOL = $\pm 20$ mA, IOH = $\pm 20$ mA,<br>50 $\Omega$ Load, to $\pm 15$ mV                                                                                 |             | 50               |       | ns          | N                         |
| 361         | Settling Time to 4 mV                                                                   | IOL = $\pm 20$ mA, IOH = $\pm 20$ mA,<br>50 $\Omega$ Load, to $\pm 4$ mV                                                                                  |             | 10               |       | μs          | N                         |

-6- REV. A

## DYNAMIC CLAMP<sup>1</sup>

| Spec<br>No. | Parameter                     | Conditions                | Min  | Typ <sup>2</sup> | Max  | Unit | Spec <sup>3</sup><br>Perf |
|-------------|-------------------------------|---------------------------|------|------------------|------|------|---------------------------|
| 400         | Input Voltage VCH             |                           | 2    |                  | 7.5  | V    | P                         |
| 401         | Input Voltage VCL             |                           | -1.5 |                  | +4   | V    | P                         |
| 402         | Input Bias Current VCH/VCL    | Overrange Spec 401, 402   | -250 |                  | +250 | μA   | P                         |
| 410         | VCH, VCL Offset Error         | $I_{TEST} = 1 \text{ mA}$ | -250 |                  | +250 | mV   | P                         |
| 411         | VCH, VCL Gain Error           | $I_{TEST} = 1 \text{ mA}$ | 0.96 |                  | 1.01 | V/V  | P                         |
| 420         | Static Current Capability     |                           | 50   |                  | 75   | mA   | N                         |
| 430         | Incremental Resistance        | 11 mA to 21 mA            | 45   | 48               | 52   | Ω    | P                         |
| 440         | VCHP, VCLP Protection         |                           | 0.52 |                  | 0.64 | V    | P                         |
|             | Diodes Vf @ 500 μA            |                           |      |                  |      |      |                           |
| 441         | Protection Diodes Max Current | For Information Only      |      |                  | 2    | mA   | N                         |

## **TOTAL FUNCTION**

| Spec<br>No. | Parameter                   | Conditions                                    | Min  | Typ <sup>2</sup> | Max  | Unit | Spec <sup>3</sup><br>Perf |
|-------------|-----------------------------|-----------------------------------------------|------|------------------|------|------|---------------------------|
|             |                             |                                               |      | - J P            |      |      |                           |
| 500         | PWRD Input Voltage          |                                               | 0    |                  | 5    | V    | P                         |
| 501         | PWRD Bias Current           | PWRD Trip Point 1.4 V ± 0.15 V                | -250 |                  | +250 | μA   | P                         |
| 503         | Power-Down Supply Reduction | VIOH = 0 V, VIOL = 0 V                        | 35   |                  | 60   | %    | P                         |
| 504         | Power-Down Output           | VIOH = 0 V, VIOL = 0 V,                       | -20  |                  | +20  | nA   | P                         |
|             | Leakage Current             | $V_{OUT} = -0.5 \text{ V to } +5.5 \text{ V}$ |      |                  |      |      |                           |
| 505         | Power-Down Output           | VIOH = 0 V, $VIOL = 0 V$ ,                    | -500 |                  | +500 | nA   | P                         |
|             | Leakage Current             | $V_{OUT} = 5.5 \text{ V}$ to 6.5 V            |      |                  |      |      |                           |
| 600         | Output Leakage Current      | $V_{OUT} = -0.5 \text{ V to } +6.5 \text{ V}$ | -1   |                  | +1   | μA   | P                         |
| 601         | Output Leakage Current      | $V_{OUT} = 0 V \text{ to } 5 V$               | -500 |                  | +500 | nA   | P                         |
| 602         | Output Leakage Current      | $V_{OUT} = -1 V$                              | -5   |                  | +5   | μA   | P                         |
| 605         | Output Capacitance          | Driver and Load Inhibited                     |      | 9.2              |      | pF   | N                         |
| 606         | Output Capacitance Term     | Driver VTERM = 0 V, Load Inhibited            |      | 2.5              |      | pF   | N                         |

## **POWER SUPPLIES**

| Spec<br>No. | Parameter                                   | Conditions                                                                                                                     | Min | Typ <sup>2</sup> | Max | Unit  | Spec <sup>3</sup><br>Perf |
|-------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|------------------|-----|-------|---------------------------|
| 610         | Total Supply Range                          |                                                                                                                                |     | 15               |     | V     | N                         |
| 620         | Positive Supply, VCC                        |                                                                                                                                |     | +10.5            |     | V     | N                         |
| 630         | Negative Supply, VEE                        |                                                                                                                                |     | -4.5             |     | V     | N                         |
| 640         | Positive Supply Current, VCC                | Driver = Inhibit, I <sub>LOAD</sub> Program = 40 mA,<br>Load = Active                                                          |     | 465              | 570 | mA    | P                         |
| 650         | Negative Supply Current, VEE                | Driver = Inhibit, I <sub>LOAD</sub> Program = 40 mA,<br>Load = Active                                                          |     | 475              | 600 | mA    | P                         |
| 651         | Comparator Supply Current<br>Overhead, VCCO | Driver = Inhibit, I <sub>LOAD</sub> Program = 40 mA,<br>Load = Active (I <sub>VCCO</sub> – (comparator logic output currents)) |     |                  | 45  | mA    | P                         |
| 660         | Total Power Dissipation                     | Driver = Inhibit, I <sub>LOAD</sub> Program = 40 mA,<br>Load = Active                                                          |     | 7.2              | 7.9 | W     | P                         |
| 661         | Total Power Dissipation                     | Driver = Inhibit, $I_{LOAD}$ Program = 40 mA, 0 mA                                                                             |     | 5.2              | 5.9 | W     | P                         |
| 700         | Temperature Sensor Gain Factor              | $R_{LOAD} = 10 \text{ k}\Omega, V_{SOURCE} = 10.5 \text{ V}$                                                                   |     | 1                |     | μA/°K | N                         |

## NOTES

-7-REV. A

 $<sup>^1</sup>$ All temperature coefficients are measured at  $T_I$  = 75°C to 95°C. In test figures, voltmeter loading is 1 M $\Omega$  or greater, scope probe loading is 100 k $\Omega$  in parallel with 0.6 pF.

<sup>&</sup>lt;sup>2</sup>Typical values are not tested or guaranteed. Nominal values are generated from design or simulation analyses and/or limited bench evaluations and are not tested or guaranteed.

<sup>3</sup>Spec Perf: N = Nominal, O = Operating Condition, T = Typical, P = Production, Max/Min.

<sup>4</sup>VTERM linearity over the following condition: VL – 6 V < VTERM < VH + 6 V.

<sup>&</sup>lt;sup>5</sup>All ac input values are referred to the source end of transmission line input.

<sup>&</sup>lt;sup>6</sup>All ac tests are performed with driver in VTERM mode except where noted.

 $<sup>^{7}</sup>$ Rise time is calculated SQRT((comp out Tr) $^{2}$ - (comp in Tr) $^{2}$ ).

Specifications are subject to change without notice.

| ABSOLUTE MAXIMUM RATINGS <sup>1</sup>                           |
|-----------------------------------------------------------------|
| POWER SUPPLY VOLTAGE                                            |
| V <sub>CC</sub> to GND                                          |
| V <sub>EE</sub> to GND                                          |
| $V_{CC}$ to $V_{EE}$                                            |
| VCCO to GND 5.5 V                                               |
| PWRGND, DRGND, GND_ROT, or HQGND ±0.4 V                         |
| OUTPUTS                                                         |
| V <sub>OUT</sub> Short Circuit Duration Indefinite <sup>2</sup> |
| V <sub>OUT</sub> , Inhibit Mode +8.5 V, -2 V                    |
| $V_{OUT}$ , Inhibit Mode $VL - 5.5 V < V_{OUT} < VH + 5.5 V$    |
| VHDCPL Do Not Connect Except for Cap to V <sub>CC</sub>         |
| VLDCPL Do Not Connect Except for Cap to $V_{EE}$                |
| QH, QHB, QL, QLB Maximum I <sub>OUT</sub> :                     |
| Continuous 50 mA                                                |
| Surge                                                           |
| THERM11 V, 0 V                                                  |
| Driver Output Capacitance, Maximum 10 pF                        |
| INPUTS                                                          |
| DATA, DATAB, IOD, IODB, RLD, RLDB                               |
| $(V_{CCO} + 1.5 \text{ V}, V_{CCO} - 4.5 \text{ V})$            |
| INHL, INHLB, CMPD0.4 V to +5.5 V                                |
| PWRD0.4 V to +4.5 V                                             |

| DATA to DATAB, IOD to IODB, RLD to RLDB ±3 V                        |
|---------------------------------------------------------------------|
| INHL to INHLB ±6 V                                                  |
| VH, VL, VTERM to GND ( $R_{SERIES} < 500 \Omega$ ) . +7.5 V, -1.1 V |
| VH to VL +8 V, -3.5 V                                               |
| (VH – VTERM) and (VTERM – VL) ±8 V                                  |
| Reflection Clamp High/Low +8.5 V, -2 V                              |
| Protection Clamp Breakdown Voltage12 V                              |
| Protection Clamp Current±5 mA                                       |
| $V_{OUT}$ to HCOMP or LCOMP $\pm 7.8 \text{ V}$                     |
| ENVIRONMENTAL                                                       |
| Operating Temperature (Junction) 175°C                              |
| Storage Temperature65°C to +150°C                                   |
| Lead Temperature (Soldering, 10 sec) <sup>3</sup> 260°C             |
| NOTES                                                               |

## **ORDERING GUIDE**

| Model      | Temperature Range | Package Description                             | Package Option |
|------------|-------------------|-------------------------------------------------|----------------|
| AD53522JSQ | 0°C to 70°C       | 100-Lead LQFP-EDQUAD<br>with Integral Heat Slug | SQ-100         |

## CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD53522 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



Table I. Driver Truth Table

| DATA | DATAB | IOD | IODB | RLD | RLDB | Output<br>State |
|------|-------|-----|------|-----|------|-----------------|
| 0    | 1     | 1   | 0    | X   | X    | VL              |
| 1    | 0     | 1   | 0    | X   | X    | VH              |
| X    | X     | 0   | 1    | 0   | 1    | INH and         |
|      |       |     |      |     |      | CLAMP           |
| X    | X     | 0   | 1    | 1   | 0    | VTERM           |

Table II. Comparator Truth Table

|                           |         | Output States |    |     |   |
|---------------------------|---------|---------------|----|-----|---|
| $\mathbf{v}_{\mathbf{o}}$ | QH      | QHB           | QL | QLB |   |
| > HCOMP                   | > LCOMP | 1             | 0  | 1   | 0 |
| > HCOMP                   | < LCOMP | 1             | 0  | 0   | 1 |
| < HCOMP                   | > LCOMP | 0             | 1  | 1   | 0 |
| < HCOMP                   | < LCOMP | 0             | 1  | 0   | 1 |

Table III. Active Load Truth Table

|                                                                                                                                  |      |       | Output States (Including Diode Bridge) |                                 |                      |
|----------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------------------------|---------------------------------|----------------------|
| VDUT                                                                                                                             | INHL | INHLB | ЮН                                     | IOL                             | I(V <sub>OUT</sub> ) |
| <vcom< td=""><td></td><td>1</td><td><math>V(IOHC) \times +10 \text{ mA}</math></td><td>V(IOLC) × -10 mA</td><td>IOL</td></vcom<> |      | 1     | $V(IOHC) \times +10 \text{ mA}$        | V(IOLC) × -10 mA                | IOL                  |
| >VCOM                                                                                                                            | 0    | 1     | $V(IOHC) \times +10 \text{ mA}$        | $V(IOLC) \times -10 \text{ mA}$ | IOH                  |
| X                                                                                                                                | 1    | 0     | 0                                      | 0                               | 0                    |

<sup>&</sup>lt;sup>1</sup> Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Absolute maximum limits apply individually, not in combination. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

<sup>&</sup>lt;sup>2</sup>Output short circuit protection is guaranteed as long as proper heat sinking is employed to ensure compliance with the operating temperature limits.

<sup>&</sup>lt;sup>3</sup> To ensure lead coplanarity (±0.002 inches) and solderability, handling with bare hands should be avoided and the device should be stored in environments at 24 °C  $\pm$  5°C (75°F  $\pm$ 10°F) with relative humidity not to exceed 65%.

## PIN CONFIGURATION



NOTE
DIE IS MOUNTED TO THE BACK OF THE HEAT SLUG.
THE PACKAGE IS MOUNTED TO THE BOARD, HEAT SLUG UP.

## PIN FUNCTION DESCRIPTIONS

| Pin Number                                                                    | Mnemonic | Description                                                                                                                                              |
|-------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                                                             | PROT_HI1 | Channel 1, Output Voltage Sensing Diode.                                                                                                                 |
| 2                                                                             | IOXRTN1  | Current Return Path for the Active Load for Channel 1. Typically connected to a power ground.                                                            |
| 3                                                                             | VCH1     | Analog Input Voltage that Sets the Reflection Clamp High Level of Channel 1.                                                                             |
| 4                                                                             | VCL1     | Analog Input Voltage that Sets the Reflection Clamp Low Level of Channel 1.                                                                              |
| 5                                                                             | VHDCPL1  | Internal Supply Decoupling for the Driver Output Stage of Channel 1. This pin needs to be connected to $V_{CC}$ through a 39 nF (minimum) capacitor.     |
| 6                                                                             | OUT1     | Input/Output For The Driver, Window Comparator, Reflection Clamp, and Active Load of Channel 1.                                                          |
| 7                                                                             | VLDCPL1  | Internal Supply Decoupling for the Driver Output Stage of Channel 1. This pin needs to be connected to $V_{\rm EE}$ through a 39 nF (minimum) capacitor. |
| 8, 9, 11, 12, 14,<br>15, 17, 18, 27,<br>28, 38, 44, 45,<br>81, 82, 88, 98, 99 |          | Power Ground.                                                                                                                                            |
| 10                                                                            | DR_GND   | Analog Ground.                                                                                                                                           |

REV. A -9-

| Pin Number                | Mnemonic     | Description                                                                                                                                                                        |
|---------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13                        | GND_ROT      | Analog Ground.                                                                                                                                                                     |
| 16                        | DR_GND2      | Analog Ground.                                                                                                                                                                     |
| 19                        | VLDCPL2      | Internal Supply Decoupling for the Driver Output Stage of Channel 2. This pin needs to be connected to $V_{EE}$ through a 39 nF (minimum) capacitor.                               |
| 20                        | OUT2         | Input/Output for the Driver, Window Comparator, Reflection Clamp, and Active Load of Channel 2                                                                                     |
| 21                        | VHDCPL2      | Internal Supply Decoupling for the Driver Output Stage of Channel 2. This pin needs to be connected to $V_{CC}$ through a 39 nF (minimum) capacitor.                               |
| 22                        | VCL2         | Analog Input Voltage that Sets the Reflection Clamp Low Level of Channel 2                                                                                                         |
| 23                        | VCH2         | Analog Input Voltage that Sets the Reflection Clamp High Level of Channel 2                                                                                                        |
| 24                        | IOXRTN2      | Current Return Path for the Active Load for Channel 2. Typically connected to a power ground.                                                                                      |
| 25                        | PROT_HI2     | Channel 2, Output Voltage Sensing Diode.                                                                                                                                           |
| 26                        | PROT_LO2     | Channel 2, Output Voltage Sensing Diode.                                                                                                                                           |
| 29                        | VCOM_S2      | Analog Output Voltage that Represents a Buffered VCOM1 Input                                                                                                                       |
| 30                        | THERMSTART   | Temperature Sensor Startup Pin. Normally not connected.                                                                                                                            |
| 31                        | IOLC2        | Analog Input Voltage that Programs the Channel 2 Active Load Source Current.                                                                                                       |
| 32                        | IOHC2        | Analog Input Voltage that Programs the Channel 2 Active Load Sink Current.                                                                                                         |
| 33                        | HQGND        | Clean Analog Ground for the Active Load for Channel 2.                                                                                                                             |
| 34                        | INHL2        | One of Two Complementary Inputs that Control the Inhibit Mode for the Active Load Bridge of Channel 2.                                                                             |
| 35                        | INHLB2       | One of Two Complementary Inputs that Control the Inhibit Mode for the Active Load Bridge of Channel 2.                                                                             |
| 36, 54, 55,<br>71, 72, 90 | $V_{\rm EE}$ | Negative Supply Terminal.                                                                                                                                                          |
| 37, 52, 53,<br>73, 74, 89 | $V_{CC}$     | Positive Supply Terminal.                                                                                                                                                          |
| 39                        | RLD2         | One of Two Complementary Inputs that Control, in Conjunction with IOD2 and IODB2, the Operating Mode of the Channel 2 Driver. Refer to Table I for specific conditions.            |
| 40                        | IOD2         | One of Two Complementary Inputs that Control, in Conjunction with RLD2 and RLDB2, the Operating Mode of the Channel 2 Driver. Refer to Table I for specific conditions.            |
| 41                        | IODB2        | One of Two Complementary Inputs that Control, in Conjunction with RLD2 and RLDB2, the Operating Mode of the Channel 2 Driver. Refer to Table I for specific conditions.            |
| 42                        | DATA2        | One of Two Complementary Inputs that Determine the High and Low State of the Channel 2 Driver. Driver output is high for DATA2 > DATAB2. Refer to Table I for specific conditions. |
| 43                        | DATAB2       | One of Two Complementary Inputs that Determine the High and Low State of the Channel 2 Driver. Driver output is high for DATA2 > DATAB2. Refer to Table I for specific conditions. |
| 46                        | VCOM2        | Analog Input Voltage that Establishes the Commutation Voltage for the Active Load Diode Bridge for Channel 2.                                                                      |
| 47                        | VH2          | Analog Input Voltage that Sets the Logic 1 Level of the Driver Output Limit for Channel 2. Determines the driver output for DATA2 > DATAB2.                                        |
| 48                        | VTERM2       | Analog Input Voltage that Set the Termination Voltage Level of the Channel 2 Driver when in VTERM Mode.                                                                            |
| 49                        | VL2          | Analog Input Voltage that Set the Logic 0 Level of the Driver Output Limit for Channel 2. Determines the driver output for DATAB2 > DATA2.                                         |
| 50                        | HCOMP2       | Analog Input Voltage that Sets the Logic 1 Compare Reference for the Window Comparator of Channel 2.                                                                               |
| 51                        | LCOMP2       | Analog Input Voltage that Sets the Logic 0 Compare Reference for the Window Comparator of Channel 2.                                                                               |
| 56                        | QH2          | One of Two Complementary Outputs for the Logic 1 Window Comparator of Channel 1.                                                                                                   |
| 57                        | QHB2         | One of Two Complementary Outputs for the Logic 1 Window Comparator of Channel 1.                                                                                                   |
| 58                        | VCCO2        | Input Supply Voltage for QH2, QHB2, QL2, and QLB2 Signals and Reference Voltage for DATA2, DATAB2, IOD2, IODB2, RLD2, and RLDB2.                                                   |
| 59                        | QLB2         | One of Two Complementary Outputs for the Logic 0 Window Comparator of Channel 2.                                                                                                   |

-10- REV. A

| Pin Number | Mnemonic | Description                                                                                                                                                                                                                                            |
|------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 60         | QL2      | One of Two Complementary Outputs for the Logic 0 Window Comparator of Channel 2.                                                                                                                                                                       |
| 61         | RLDB2    | One of Two Complementary Inputs that Control, in Conjunction with IOD2 and IODB2, the Operating Mode of the Channel 2 Driver. Refer to Table I for specific conditions.                                                                                |
| 62         | PWRD2    | Power-Down Control for Channel 2.                                                                                                                                                                                                                      |
| 63         | GND_ROT  | Analog Ground.                                                                                                                                                                                                                                         |
| 64         | PWRD1    | Power-Down Control for Channel 1.                                                                                                                                                                                                                      |
| 65         | RLDB1    | One of Two Complementary Inputs that Control, in Conjunction with IOD1 and IODB1, the Operating Mode of the Channel 1 Driver.                                                                                                                          |
| 66         | QL1      | One of Two Complementary Outputs for the Logic 0 Window Comparator of Channel 1.                                                                                                                                                                       |
| 67         | QLB1     | One of Two Complementary Outputs for the Logic 0 Window Comparator of Channel 1.                                                                                                                                                                       |
| 68         | VCCO1    | Input Supply Voltage for QH1, QHB1, QL1, and QLB1 Signals and Reference Voltage for DATA1, DATAB1, IOD1, IODB1, RLD1, and RLDB1.                                                                                                                       |
| 69         | QHB1     | One of Two Complementary Outputs for the Logic 1 Window Comparator of Channel 1.                                                                                                                                                                       |
| 70         | QH1      | One of Two Complementary Outputs for the Logic 1 Window Comparator of Channel 1.                                                                                                                                                                       |
| 75         | LCOMP1   | Analog Input Voltage that Sets the Logic 0 Compare Reference for the Window Comparator of Channel 1.                                                                                                                                                   |
| 76         | HCOMP1   | Analog Input Voltage that Sets the Logic 1 Compare Reference for the Window Comparator of Channel 1.                                                                                                                                                   |
| 77         | VL1      | Analog Input Voltage that Sets the Logic 0 Level of the Driver Output Limit for Channel 1. Determines the driver output for DATAB1 > DATA1.                                                                                                            |
| 78         | VTERM1   | Analog Input Voltage that Sets the Termination Voltage Level of the Channel 1 Driver when in VTERM Mode.                                                                                                                                               |
| 79         | VH1      | Analog Input Voltage that Sets the Logic 1 Level of the Driver Output Limit for Channel 1. Determines the driver output for DATA1 > DATAB1.                                                                                                            |
| 80         | VCOM1    | Analog Input Voltage that Establishes the Commutation Voltage for the Active Load Diode Bridge for Channel 1                                                                                                                                           |
| 83         | DATAB1   | One of Two Complementary Inputs that Determine the High and Low State of the Channel 1 Driver. Driver output is high for DATA1 > DATAB1. Refer to the Driver Truth Table for specific conditions.                                                      |
| 84         | DATA1    | One of Two Complementary Inputs that Determine the High and Low State of the Channel 1 Driver. Driver output is high for DATA1 > DATAB1. Refer to the Driver Truth Table for specific conditions.                                                      |
| 85         | IODB1    | One of Two Complementary Inputs that Control, in Conjunction with RLD1 and RLDB1, the Operating Mode of the Channel 1 Driver. Refer to Table I for specific conditions.                                                                                |
| 86         | IOD1     | One of Two Complementary Inputs that Control, in Conjunction with RLD1 and RLDB1, the Operating Mode of the Channel 1 Driver. Refer to Table I for specific conditions.                                                                                |
| 87         | RLD1     | One of Two Complementary Inputs that Control, in Conjunction with IOD1 and IODB1, the Operating Mode of the Channel 1 Driver. Refer to Table I for specific conditions.                                                                                |
| 91         | INHLB1   | One of Two Complementary Inputs that Control the Inhibit Mode for the Active Load Bridge of Channel 1                                                                                                                                                  |
| 92         | INHL1    | One of Two Complementary Inputs that Control the Inhibit Mode for the Active Load Bridge of Channel 1                                                                                                                                                  |
| 93         | HQGND    | Clean Analog Ground for the Active Load for Channel 1.                                                                                                                                                                                                 |
| 94         | IOHC1    | Analog Input Voltage that Programs the Channel 1 Active Load Sink Current.                                                                                                                                                                             |
| 95         | IOLC1    | Analog Input Voltage that Programs the Channel 1 Active Load Source Current.                                                                                                                                                                           |
| 96         | THERM    | Temperature Sensor Output Pin. A resistor (10 k $\Omega$ ) should be connected between THERM and $V_{CC}$ . The approximate die temperature can be determined by measuring the current through the resistor. The typical scale factor is 1 $\mu$ A/°K. |
| 97         | VCOM_S1  | Analog Output Voltage that Represents a Buffered VCOM1 Input.                                                                                                                                                                                          |
| 100        | PROT_LO1 | Channel 1 Output Voltage Sensing Diode.                                                                                                                                                                                                                |

REV. A -11-

## **OUTLINE DIMENSIONS**

# 100-Lead Low Profile Quad Flat Package, Integrated Heat Sink [LQFP-ED] (SQ-100)

Dimensions shown in millimeters



# **Revision History**

| Location                                        | Page |
|-------------------------------------------------|------|
| 10/03—Data Sheet changed from REV. 0 to REV. A. |      |
| Changes to FUNCTIONAL BLOCK DIAGRAM             | 1    |
| Changes to GENERAL DESCRIPTION                  | 1    |
| Changes to SPECIFICATIONS                       | 2    |
| Changes to PIN FUNCTION DESCRIPTIONS            | 9    |
| Updated OUTLINE DIMENSIONS                      | 12   |

-12- REV. A