# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



**User's Manual** 

# 78K0/KF1+

# **8-Bit Single-Chip Microcontrollers**

μPD78F0148H μPD78F0148H(A) μPD78F0148H(A1) μPD78F0148HD

Document No. U16819EJ3V0UD00 (3rd edition) Date Published December 2005 NS CP(K)

© NEC Electronics Corporation 2003 Printed in Japan [MEMO]

#### **1** VOLTAGE APPLICATION WAVEFORM AT INPUT PIN

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (MAX) and  $V_{IH}$  (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (MAX) and  $V_{IH}$  (MIN).

#### (2) HANDLING OF UNUSED INPUT PINS

Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to V<sub>DD</sub> or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.

#### **③** PRECAUTION AGAINST ESD

A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.

#### **④** STATUS BEFORE INITIALIZATION

Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.

#### **⑤** POWER ON/OFF SEQUENCE

In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current.

The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.

#### **(6)** INPUT OF SIGNAL DURING POWER OFF STATE

Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.

Windows and Windows NT are either registered trademarks or trademarks of Microsoft Corporation in the United States and/or other countries.

PC/AT is a trademark of International Business Machines Corporation.

HP9000 series 700 and HP-UX are trademarks of Hewlett-Packard Company.

SPARCstation is a trademark of SPARC International, Inc.

Solaris and SunOS are trademarks of Sun Microsystems, Inc.

SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan.

Caution: This product uses SuperFlash<sup>®</sup> technology licensed from Silicon Storage Technology, Inc.

- The information in this document is current as of December, 2005. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets or data books, etc., for the most up-to-date specifications of NEC Electronics products. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may appear in this document.
- NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC Electronics products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of a customer's equipment shall be done under the full responsibility of the customer. NEC Electronics assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information.
- While NEC Electronics endeavors to enhance the quality, reliability and safety of NEC Electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC Electronics products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features.
- NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and "Specific".

The "Specific" quality grade applies only to NEC Electronics products developed based on a customerdesignated "quality assurance program" for a specific application. The recommended applications of an NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application.

- "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots.
- "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support).
- "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact an NEC Electronics sales representative in advance to determine NEC Electronics' willingness to support a given application.

(Note)

- (1) "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above).

# INTRODUCTION

| Readers<br>Purpose<br>Organization | <ul> <li>This manual is intended for user engineers who wish to understand the functions of the 78K0/KF1+ and design and develop application systems and programs for these devices.</li> <li>The target products are as follows.</li> <li>78K0/KF1+: μPD78F0148H, 78F0148H(A), 78F0148H(A1), 78F0148HD</li> <li>This manual is intended to give users an understanding of the functions described in the <b>Organization</b> below.</li> <li>The 78K0/KF1+ manual is separated into two parts: this manual and the instructions edition (common to the 78K/0 Series).</li> </ul>                  |                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                    | 78K0/KF1+                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 78K/0 Series                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                    | User's Manual                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | User's Manual                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                    | (This Manual)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Instructions                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                    | <ul> <li>Pin functions</li> <li>Internal block functions</li> <li>Interrupts</li> <li>Other on-chip peripheral functions</li> <li>Electrical specifications</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                             | <ul> <li>CPU functions</li> <li>Instruction set</li> <li>Explanation of each instruction</li> </ul>                                                                                                                                                                                                                                                                                                                      |
| How to Read This Manual            | It is assumed that the readers of this mension engineering, logic circuits, and microcontro                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | nanual have general knowledge of electrical                                                                                                                                                                                                                                                                                                                                                                              |
|                                    | <ul> <li>When using this manual as the manproducts: <ul> <li>→ Only the quality grade differs betwee products. Read the part number as</li> <li>µPD780148H → µPD780148H(A),</li> </ul> </li> <li>To gain a general understanding of function of the part of the revised points. The revised points of the PDF file and specifying it in the "</li> <li>How to interpret the register format: <ul> <li>→ For a bit number enclosed in brackee in the RA78K0, and is defined as a CC78K0.</li> </ul> </li> <li>To check the details of a register when → Refer to APPENDIX C REGISTER IS.</li> </ul> | hual for (A) grade products and (A1) grade<br>ween standard products and (A), (A1) grade<br>follows.<br>, 780148H(A1)<br>ctions:<br>the <b>CONTENTS</b> . The mark <r> shows major<br/>can be easily searched by copying an "<r>" in<br/>'Find what:" field.<br/>this, the bit name is defined as a reserved word<br/>on sfr variable by #pragma sfr directive in the<br/>you know the register name:<br/>INDEX.</r></r> |

Caution Examples in this manual employ the "standard" quality grade for general electronics. When using examples in this manual for the "special" quality grade, review the quality grade of each part and/or circuit actually used.

| Conventions | Data significance:          | Higher digits c                                 | on the left and lower digits on the right |
|-------------|-----------------------------|-------------------------------------------------|-------------------------------------------|
|             | Active low representations: | $\overline{\times}\overline{\times}$ (overscore | e over pin and signal name)               |
|             | Note:                       | Footnote for it                                 | em marked with <b>Note</b> in the text.   |
|             | Caution:                    | Information re                                  | quiring particular attention              |
|             | Remark:                     | Supplementar                                    | y information                             |
|             | Numerical representations:  | Binary                                          | ···×××× or ××××B                          |
|             |                             | Decimal                                         | ···××××                                   |
|             |                             | Hexadecimal                                     | ···××××H                                  |

#### Differences Between 78K0/KF1+ and 78K0/KF1

|                                     | Series Name               | 78K0/KF1+                                                          | 78K0/KF1                                            |
|-------------------------------------|---------------------------|--------------------------------------------------------------------|-----------------------------------------------------|
| Item                                |                           |                                                                    |                                                     |
| Mask ROM version                    |                           | None                                                               | Available                                           |
| Flash                               | Power supply              | Single power supply                                                | Two power supplies                                  |
| memory                              | Self-programming function | Available                                                          | None                                                |
| version                             | Option byte               | Internal oscillator can be stopped/cannot<br>be stopped selectable | None                                                |
| Version with on-chip debug function |                           | Available (µPD78F0148HD)                                           | None                                                |
| Regulator                           |                           | None                                                               | Available                                           |
| Power-on clear function             |                           | 2.1 V ±0.1 V (fixed)                                               | 2.85 V $\pm 0.15$ V or 3.5 V $\pm 0.2$ V selectable |
| Minimum instruction execution time  |                           | 0.125 $\mu$ s (at 16 MHz operation)                                | 0.166 $\mu$ s (at 12 MHz operation)                 |

#### **Related Documents**

The related documents indicated in this publication may include preliminary versions. However, preliminary versions are not marked as such.

#### **Documents Related to Devices**

| Document Name                                         | Document No. |
|-------------------------------------------------------|--------------|
| 78K0/KF1+ User's Manual                               | This manual  |
| 78K0/KF1 User's Manual                                | U15947E      |
| 78K/0 Series Instructions User's Manual               | U12326E      |
| 78K0/Kx1+ Flash Memory Self Programming User's Manual | U16701E      |

#### Documents Related to Development Tools (Software) (User's Manuals)

| Document Name                           |                              | Document No. |
|-----------------------------------------|------------------------------|--------------|
| RA78K0 Ver. 3.80 Assembler Package      | Operation                    | U17199E      |
|                                         | Language                     | U17198E      |
|                                         | Structured Assembly Language | U17197E      |
| CC78K0 Ver. 3.70 C Compiler             | Operation                    | U17201E      |
|                                         | Language                     | U17200E      |
| SM+ System Simulator                    | Operation                    | U17246E      |
|                                         | User Open Interface          | U17247E      |
| ID78K0-QB Ver. 2.90 Integrated Debugger | Operation                    | U17437E      |
| PM plus Ver. 5.20                       |                              | U16934E      |

#### Documents Related to Development Tools (Hardware) (User's Manuals)

| Document Name                      | Document No. |
|------------------------------------|--------------|
| QB-78K0KX1H In-Circuit Emulator    | U17081E      |
| QB-78K0MINI On-Chip Debug Emulator | U17029E      |

#### **Documents Related to Flash Memory Programming**

| Document Name                                | Document No. |
|----------------------------------------------|--------------|
| PG-FP4 Flash Memory Programmer User's Manual | U15260E      |

#### **Other Documents**

| Document Name                                                                      | Document No. |
|------------------------------------------------------------------------------------|--------------|
| SEMICONDUCTOR SELECTION GUIDE - Products and Packages -                            | X13769X      |
| Semiconductor Device Mount Manual                                                  | Note         |
| Quality Grades on NEC Semiconductor Devices                                        | C11531E      |
| NEC Semiconductor Device Reliability/Quality Control System                        | C10983E      |
| Guide to Prevent Damage for Semiconductor Devices by Electrostatic Discharge (ESD) | C11892E      |

Note See the "Semiconductor Device Mount Manual" website (http://www.necel.com/pkg/en/mount/index.html).

# Caution The related documents listed above are subject to change without notice. Be sure to use the latest version of each document when designing.

### CONTENTS

| СНАРТЕ | R 1 0   | DUTLINE                                            | . 16 |
|--------|---------|----------------------------------------------------|------|
| 1.1    | Featur  | es                                                 | . 16 |
| 1.2    | Applic  | ations                                             | . 17 |
| 1.3    | Orderi  | ng Information                                     | . 18 |
| 1.4    | Pin Co  | nfiguration (Top View)                             | . 19 |
| 1.5    | Kx1 Se  | eries Lineup                                       | . 21 |
|        | 1.5.1   | 78K0/Kx1, 78K0/Kx1+ product lineup                 | . 21 |
|        | 1.5.2   | V850ES/Kx1, V850ES/Kx1+ product lineup             | . 24 |
| 1.6    | Block   | Diagram                                            | . 27 |
| 1.7    | Outlin  | e of Functions                                     | . 28 |
|        |         |                                                    |      |
| 2.1    |         | IN FUNCTIONS                                       |      |
| 2.1    |         | ption of Pin Functions                             |      |
| 2.2    | 2.2.1   | •                                                  |      |
|        |         | P00 to P06 (port 0)                                |      |
|        | 2.2.2   | P10 to P17 (port 1)                                |      |
|        | 2.2.3   | P20 to P27 (port 2)                                |      |
|        | 2.2.4   | P30 to P33 (port 3)                                |      |
|        | 2.2.5   | P40 to P47 (port 4)                                |      |
|        | 2.2.6   | P50 to P57 (port 5)                                |      |
|        | 2.2.7   | P60 to P67 (port 6)                                |      |
|        | 2.2.8   | P70 to P77 (port 7)                                |      |
|        | 2.2.9   | P120 (port 12)                                     |      |
|        | 2.2.10  | P130 (port 13)                                     |      |
|        | 2.2.11  | P140 to P145 (port 14)                             |      |
|        | 2.2.12  | AVREF                                              |      |
|        |         | AVss                                               |      |
|        | 2.2.14  | RESET                                              |      |
|        | 2.2.15  | X1 and X2                                          |      |
|        | 2.2.16  | XT1 and XT2                                        |      |
|        | 2.2.17  | VDD and EVDD                                       |      |
|        |         | Vss and EVss                                       |      |
|        |         | FLMD0 and FLMD1                                    |      |
| 2.3    | Pin I/C | Circuits and Recommended Connection of Unused Pins | . 42 |
| СНАРТЕ | ER 3 C  | PU ARCHITECTURE                                    | . 46 |
| 3.1    | Memo    | ry Space                                           | . 46 |
|        | 3.1.1   | Internal program memory space                      |      |
|        | 3.1.2   | Internal data memory space                         |      |
|        | 3.1.3   | Special function register (SFR) area               |      |
|        | 3.1.4   | Data memory addressing                             |      |
| 3.2    | Proces  | ssor Registers                                     |      |
|        | 3.2.1   | Control registers                                  |      |
|        | 3.2.2   | General-purpose registers                          |      |
|        | 3.2.3   | Special function registers (SFRs)                  |      |
| 3.3    | Instru  | ction Address Addressing                           |      |
|        |         | -                                                  |      |

|        | 3.3.1 F  | Relative addressing                        | 64  |
|--------|----------|--------------------------------------------|-----|
|        | 3.3.2 I  | mmediate addressing                        | 65  |
|        | 3.3.3 1  | Fable indirect addressing                  | 66  |
|        | 3.3.4 F  | Register addressing                        | 66  |
| 3.4    | Operand  | d Address Addressing                       | 67  |
|        | 3.4.1 I  | mplied addressing                          | 67  |
|        | 3.4.2 F  | Register addressing                        | 68  |
|        | 3.4.3 E  | Direct addressing                          | 69  |
|        | 3.4.4 \$ | Short direct addressing                    | 70  |
|        | 3.4.5 \$ | Special function register (SFR) addressing | 71  |
|        | 3.4.6 F  | Register indirect addressing               | 72  |
|        | 3.4.7 E  | Based addressing                           | 73  |
|        | 3.4.8 E  | Based indexed addressing                   | 74  |
|        | 3.4.9 \$ | Stack addressing                           | 75  |
| СНАРТЕ | ER 4 PC  | ORT FUNCTIONS                              | 76  |
| 4.1    | Port Fu  | nctions                                    |     |
| 4.2    | Port Co  | nfiguration                                |     |
|        | 4.2.1 F  | Port 0                                     | 79  |
|        | 4.2.2 F  | Port 1                                     | 83  |
|        | 4.2.3 F  | Port 2                                     |     |
|        | 4.2.4 F  | Port 3                                     |     |
|        | 4.2.5 F  | Port 4                                     | 91  |
|        | 4.2.6 F  | Port 5                                     |     |
|        | 4.2.7 F  | Port 6                                     |     |
|        | 4.2.8 F  | Port 7                                     | 96  |
|        | 4.2.9 F  | Port 12                                    |     |
|        | 4.2.10 F | Port 13                                    |     |
|        | 4.2.11 F | Port 14                                    |     |
| 4.3    | Registe  | rs Controlling Port Function               | 103 |
| 4.4    | Port Fu  | nction Operations                          | 108 |
|        | 4.4.1 V  | Nriting to I/O port                        |     |
|        | 4.4.2 F  | Reading from I/O port                      |     |
|        | 4.4.3 0  | Dperations on I/O port                     |     |
| СНАРТЕ | ER 5 EX  | TERNAL BUS INTERFACE                       | 109 |
| 5.1    | Externa  | I Bus Interface                            | 109 |
| 5.2    | Registe  | rs Controlling External Bus Interface      | 112 |
| 5.3    | Externa  | I Bus Interface Function Timing            | 114 |
| 5.4    | Example  | e of Connection with Memory                | 119 |
| СНАРТЕ | ER 6 CL  | OCK GENERATOR                              | 120 |
| 6.1    |          | ns of Clock Generator                      |     |
| 6.2    | Configu  | ration of Clock Generator                  | 120 |
| 6.3    | •        | rs Controlling Clock Generator             |     |
| 6.4    | -        | Clock Oscillator                           |     |
|        | 6.4.1 H  | High-speed system clock oscillator         | 129 |
|        | 6.4.2 \$ | Subsystem clock oscillator                 | 129 |
|        | 6.4.3 V  | When subsystem clock is not used           |     |

|        | 6.4.4 Internal oscillator                                                  | 132 |
|--------|----------------------------------------------------------------------------|-----|
|        | 6.4.5 Prescaler                                                            | 132 |
| 6.5    | Clock Generator Operation                                                  |     |
| 6.6    | Time Required to Switch Between Internal Oscillation Clock and High-Spee   | ed  |
|        | System Clock                                                               | 140 |
| 6.7    | Time Required for CPU Clock Switchover                                     | 141 |
| 6.8    | Clock Switching Flowchart and Register Setting                             |     |
|        | 6.8.1 Switching from internal oscillation clock to high-speed system clock | 142 |
|        | 6.8.2 Switching from high-speed system clock to internal oscillation clock | 143 |
|        | 6.8.3 Switching from high-speed system clock to subsystem clock            | 144 |
|        | 6.8.4 Switching from subsystem clock to high-speed system clock            | 145 |
|        | 6.8.5 Register settings                                                    | 146 |
|        |                                                                            |     |
|        | ER 7 16-BIT TIMER/EVENT COUNTERS 00 AND 01                                 |     |
| 7.1    | Functions of 16-Bit Timer/Event Counters 00 and 01                         |     |
| 7.2    | Configuration of 16-Bit Timer/Event Counters 00 and 01                     |     |
| 7.3    | Registers Controlling 16-Bit Timer/Event Counters 00 and 01                |     |
| 7.4    | Operation of 16-Bit Timer/Event Counters 00 and 01                         |     |
|        | 7.4.1 Interval timer operation                                             |     |
|        | 7.4.2 PPG output operations                                                |     |
|        | 7.4.3 Pulse width measurement operations                                   |     |
|        | 7.4.4 External event counter operation                                     |     |
|        | 7.4.5 Square-wave output operation                                         |     |
|        | 7.4.6 One-shot pulse output operation                                      |     |
| 7.5    | Cautions for 16-Bit Timer/Event Counters 00 and 01                         |     |
| СНАРТИ | ER 8 8-BIT TIMER/EVENT COUNTERS 50 AND 51                                  |     |
| 8.1    | Functions of 8-Bit Timer/Event Counters 50 and 51                          |     |
| 8.2    | Configuration of 8-Bit Timer/Event Counters 50 and 51                      |     |
| 8.3    | Registers Controlling 8-Bit Timer/Event Counters 50 and 51                 |     |
| 8.4    | Operations of 8-Bit Timer/Event Counters 50 and 51                         |     |
|        | 8.4.1 Operation as interval timer                                          |     |
|        | 8.4.2 Operation as external event counter                                  |     |
|        | 8.4.3 Square-wave output operation                                         | 203 |
|        | 8.4.4 PWM output operation                                                 |     |
| 8.5    | Cautions for 8-Bit Timer/Event Counters 50 and 51                          |     |
|        |                                                                            |     |
| CHAPTE | ER 9 8-BIT TIMERS H0 AND H1                                                |     |
| 9.1    | Functions of 8-Bit Timers H0 and H1                                        |     |
| 9.2    | Configuration of 8-Bit Timers H0 and H1                                    |     |
| 9.3    | Registers Controlling 8-Bit Timers H0 and H1                               |     |
| 9.4    | Operation of 8-Bit Timers H0 and H1                                        |     |
|        | 9.4.1 Operation as interval timer/square-wave output                       |     |
|        | 9.4.2 Operation as PWM output mode                                         |     |
|        | 9.4.3 Carrier generator mode operation (8-bit timer H1 only)               | 228 |
| СНАРТ  | ER 10 WATCH TIMER                                                          | 225 |
|        | Functions of Watch Timer                                                   |     |
|        | Configuration of Watch Timer                                               |     |
|        |                                                                            |     |

| 10.3   | Register Controlling Watch Timer                                                                          | 237 |
|--------|-----------------------------------------------------------------------------------------------------------|-----|
| 10.4   | Watch Timer Operations                                                                                    | 239 |
|        | 10.4.1 Watch timer operation                                                                              | 239 |
|        | 10.4.2 Interval timer operation                                                                           | 240 |
| 10.5   | Cautions for Watch Timer                                                                                  | 241 |
|        |                                                                                                           |     |
| CHAPTE | ER 11 WATCHDOG TIMER                                                                                      | 242 |
|        | Functions of Watchdog Timer                                                                               |     |
|        | Configuration of Watchdog Timer                                                                           |     |
| 11.3   | Registers Controlling Watchdog Timer                                                                      | 245 |
| 11.4   | Operation of Watchdog Timer                                                                               | 248 |
|        | 11.4.1 Watchdog timer operation when "Internal oscillator cannot be stopped" is selected                  |     |
|        | by option byte                                                                                            | 248 |
|        | 11.4.2 Watchdog timer operation when "Internal oscillator can be stopped                                  |     |
|        | by software" is selected by option byte                                                                   | 249 |
|        | 11.4.3 Watchdog timer operation in STOP mode (when "Internal oscillator can be stopped                    |     |
|        | by software" is selected by option byte)                                                                  | 250 |
|        | 11.4.4 Watchdog timer operation in HALT mode (when "Internal oscillator can be stopped                    |     |
|        | by software" is selected by option byte)                                                                  | 252 |
|        |                                                                                                           |     |
|        | R 12 CLOCK OUTPUT/BUZZER OUTPUT CONTROLLER                                                                |     |
|        | Functions of Clock Output/Buzzer Output Controller                                                        |     |
|        | Configuration of Clock Output/Buzzer Output Controller                                                    |     |
|        | Register Controlling Clock Output/Buzzer Output Controller                                                |     |
| 12.4   | Clock Output/Buzzer Output Controller Operations                                                          |     |
|        | 12.4.1 Clock output operation                                                                             | 256 |
|        | 12.4.2 Operation as buzzer output                                                                         | 256 |
| СЦАРТ  | R 13 A/D CONVERTER                                                                                        | 257 |
| -      | Functions of A/D Converter                                                                                | -   |
|        | Configuration of A/D Converter                                                                            |     |
|        | Registers Used in A/D Converter                                                                           |     |
|        | A/D Converter Operations                                                                                  |     |
| 13.4   | -                                                                                                         |     |
|        |                                                                                                           |     |
|        | <ul><li>13.4.2 Input voltage and conversion results</li><li>13.4.3 A/D converter operation mode</li></ul> |     |
| 10 5   | How to Read A/D Converter Characteristics Table                                                           |     |
|        | Cautions for A/D Converter                                                                                |     |
| 13.0   |                                                                                                           | 213 |
| СНАРТЕ | R 14 SERIAL INTERFACE UART0                                                                               | 278 |
|        | Functions of Serial Interface UART0                                                                       |     |
|        | Configuration of Serial Interface UART0                                                                   |     |
|        | Registers Controlling Serial Interface UART0                                                              |     |
|        | Operation of Serial Interface UART0                                                                       |     |
|        | 14.4.1 Operation stop mode                                                                                |     |
|        | 14.4.2 Asynchronous serial interface (UART) mode                                                          |     |
|        | 14.4.3 Dedicated baud rate generator                                                                      |     |
|        |                                                                                                           | •   |

| CHAPTER 15 SERIAL INTERFACE UART6                                                  |                                                                                                                                   |
|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 15.1 Functions of Serial Interface UART6                                           |                                                                                                                                   |
| 15.2 Configuration of Serial Interface UART6                                       | 303                                                                                                                               |
| 15.3 Registers Controlling Serial Interface UART6                                  | 306                                                                                                                               |
| 15.4 Operation of Serial Interface UART6                                           |                                                                                                                                   |
| 15.4.1 Operation stop mode                                                         | 315                                                                                                                               |
| 15.4.2 Asynchronous serial interface (UART) mode                                   | 316                                                                                                                               |
| 15.4.3 Dedicated baud rate generator                                               |                                                                                                                                   |
| CHAPTER 16 SERIAL INTERFACES CSI10 AND CSI11                                       |                                                                                                                                   |
| 16.1 Functions of Serial Interfaces CSI10 and CSI11                                | 337                                                                                                                               |
| 16.2 Configuration of Serial Interfaces CSI10 and CSI11                            |                                                                                                                                   |
| 16.3 Registers Controlling Serial Interfaces CSI10 and CSI11                       |                                                                                                                                   |
| 16.4 Operation of Serial Interfaces CSI10 and CSI11                                |                                                                                                                                   |
| 16.4.1 Operation stop mode                                                         | 346                                                                                                                               |
| 16.4.2 3-wire serial I/O mode                                                      | 347                                                                                                                               |
|                                                                                    |                                                                                                                                   |
| CHAPTER 17 SERIAL INTERFACE CSIA0<br>17.1 Functions of Serial Interface CSIA0      |                                                                                                                                   |
|                                                                                    |                                                                                                                                   |
| 17.2 Configuration of Serial Interface CSIA0                                       |                                                                                                                                   |
| 17.3 Registers Controlling Serial Interface CSIA0                                  |                                                                                                                                   |
| 17.4 Operation of Serial Interface CSIA0                                           |                                                                                                                                   |
| <ul><li>17.4.1 Operation stop mode</li><li>17.4.2 3-wire serial I/O mode</li></ul> |                                                                                                                                   |
| 17.4.2 3-wire serial I/O mode with automatic transmit/receive function             |                                                                                                                                   |
| 17.4.5 5-wire senai i/O mode with automatic transmit/receive function              |                                                                                                                                   |
|                                                                                    |                                                                                                                                   |
| CHAPTER 18 MULTIPLIER/DIVIDER                                                      | 397                                                                                                                               |
| CHAPTER 18 MULTIPLIER/DIVIDER<br>18.1 Functions of Multiplier/Divider              |                                                                                                                                   |
| 18.1 Functions of Multiplier/Divider<br>18.2 Configuration of Multiplier/Divider   | 397<br>397                                                                                                                        |
| 18.1 Functions of Multiplier/Divider                                               | 397<br>397                                                                                                                        |
| 18.1 Functions of Multiplier/Divider<br>18.2 Configuration of Multiplier/Divider   | 397<br>397<br>401                                                                                                                 |
| <ul> <li>18.1 Functions of Multiplier/Divider</li></ul>                            |                                                                                                                                   |
| <ul> <li>18.1 Functions of Multiplier/Divider</li></ul>                            |                                                                                                                                   |
| <ul> <li>18.1 Functions of Multiplier/Divider</li></ul>                            | <b></b>                                                                                                                           |
| <ul> <li>18.1 Functions of Multiplier/Divider</li></ul>                            | <b></b>                                                                                                                           |
| <ul> <li>18.1 Functions of Multiplier/Divider</li></ul>                            | 397<br>397<br>401<br>402<br>402<br>402<br>404<br>404<br>406                                                                       |
| <ul> <li>18.1 Functions of Multiplier/Divider</li></ul>                            | 397<br>397<br>401<br>402<br>402<br>402<br>404<br>406<br>406<br>406                                                                |
| <ul> <li>18.1 Functions of Multiplier/Divider</li></ul>                            | 397<br>397<br>401<br>402<br>402<br>402<br>404<br>406<br>406<br>406<br>406<br>406                                                  |
| <ul> <li>18.1 Functions of Multiplier/Divider</li></ul>                            | 397<br>397<br>401<br>402<br>402<br>402<br>404<br>406<br>406<br>406<br>406<br>406<br>410<br>418                                    |
| <ul> <li>18.1 Functions of Multiplier/Divider</li></ul>                            | 397<br>397<br>401<br>402<br>402<br>402<br>404<br>406<br>406<br>406<br>406<br>406<br>410<br>418                                    |
| <ul> <li>18.1 Functions of Multiplier/Divider</li></ul>                            | 397<br>397<br>401<br>402<br>402<br>402<br>404<br>406<br>406<br>406<br>406<br>410<br>418<br>418<br>418<br>418                      |
| <ul> <li>18.1 Functions of Multiplier/Divider</li></ul>                            | 397<br>397<br>401<br>402<br>402<br>402<br>404<br>406<br>406<br>406<br>406<br>406<br>410<br>418<br>418<br>418<br>420<br>421        |
| <ul> <li>18.1 Functions of Multiplier/Divider</li></ul>                            | 397<br>397<br>401<br>402<br>402<br>402<br>404<br>406<br>406<br>406<br>406<br>406<br>410<br>418<br>418<br>418<br>420<br>421<br>424 |
| <ul> <li>18.1 Functions of Multiplier/Divider</li></ul>                            | 397<br>397<br>401<br>402<br>402<br>402<br>404<br>406<br>406<br>406<br>406<br>406<br>410<br>410<br>418<br>418<br>420<br>421<br>424 |
| <ul> <li>18.1 Functions of Multiplier/Divider</li></ul>                            | 397<br>397<br>401<br>402<br>402<br>402<br>404<br>406<br>406<br>406<br>406<br>410<br>418<br>418<br>420<br>421<br>424<br>425        |

| CHAPTER 21 STANDBY FUNCTION                         |     |
|-----------------------------------------------------|-----|
| 21.1 Standby Function and Configuration             | 427 |
| 21.1.1 Standby function                             | 427 |
| 21.1.2 Registers controlling standby function       | 429 |
| 21.2 Standby Function Operation                     | 431 |
| 21.2.1 HALT mode                                    | 431 |
| 21.2.2 STOP mode                                    | 436 |
|                                                     |     |
| CHAPTER 22 RESET FUNCTION                           |     |
| 22.1 Register for Confirming Reset Source           | 447 |
| CHAPTER 23 CLOCK MONITOR                            | 448 |
| 23.1 Functions of Clock Monitor                     | 448 |
| 23.2 Configuration of Clock Monitor                 | 448 |
| 23.3 Registers Controlling Clock Monitor            | 449 |
| 23.4 Operation of Clock Monitor                     |     |
|                                                     |     |
| CHAPTER 24 POWER-ON-CLEAR CIRCUIT                   |     |
| 24.1 Functions of Power-on-Clear Circuit            |     |
| 24.2 Configuration of Power-on-Clear Circuit        |     |
| 24.3 Operation of Power-on-Clear Circuit            |     |
| 24.4 Cautions for Power-on-Clear Circuit            | 457 |
| CHAPTER 25 LOW-VOLTAGE DETECTOR                     | 459 |
| 25.1 Functions of Low-Voltage Detector              | 459 |
| 25.2 Configuration of Low-Voltage Detector          |     |
| 25.3 Registers Controlling Low-Voltage Detector     |     |
| 25.4 Operation of Low-Voltage Detector              |     |
| 25.5 Cautions for Low-Voltage Detector              |     |
|                                                     |     |
| CHAPTER 26 OPTION BYTE                              |     |
| 26.1 Functions of Option Bytes                      |     |
| 26.2 Format of Option Byte                          | 470 |
| CHAPTER 27 FLASH MEMORY                             | 472 |
| 27.1 Internal Memory Size Switching Register        |     |
| 27.2 Internal Expansion RAM Size Switching Register |     |
| 27.3 Writing with Flash Programmer                  |     |
| 27.4 Programming Environment                        | 479 |
| 27.5 Communication Mode                             | 479 |
| 27.6 Connection of Pins on Board                    | 482 |
| 27.6.1 FLMD0 pin                                    | 482 |
| 27.6.2 FLMD1 pin                                    | 482 |
| 27.6.3 Serial interface pins                        | 483 |
| 27.6.4 RESET pin                                    |     |
| 27.6.5 Port pins                                    | 485 |
| 27.6.6 Other signal pins                            | 485 |
| 27.6.7 Power supply                                 |     |
| 27.7 Programming Method                             | 486 |

| 27.7.1 Controlling flash memory                                           | 486 |
|---------------------------------------------------------------------------|-----|
| 27.7.2 Flash memory programming mode                                      | 487 |
| 27.7.3 Selecting communication mode                                       | 488 |
| 27.7.4 Communication commands                                             | 489 |
| 27.8 Flash Memory Programming by Self-Writing                             | 490 |
| 27.8.1 Registers used for self-programming function                       | 491 |
| 27.9 Boot Swap Function                                                   | 495 |
| 27.9.1 Outline of boot swap function                                      | 495 |
| 27.9.2 Memory map and boot area                                           | 496 |
|                                                                           |     |
| CHAPTER 28 ON-CHIP DEBUG FUNCTION (µPD78F0148HD ONLY)                     |     |
| 28.1 On-Chip Debug Security ID                                            | 499 |
|                                                                           | 500 |
| CHAPTER 29 INSTRUCTION SET                                                |     |
| 29.1 Conventions Used in Operation List                                   |     |
| 29.1.1 Operand identifiers and specification methods                      |     |
| 29.1.2 Description of operation column                                    |     |
| 29.1.3 Description of flag operation column                               |     |
| 29.2 Operation List                                                       |     |
| 29.3 Instructions Listed by Addressing Type                               |     |
| CUARTER 20 ELECTRICAL ORCHEICATIONS (CTANRARD PRODUCTS (A) ORARI          | -   |
| CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRAD         |     |
|                                                                           |     |
| CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS)                | 536 |
|                                                                           |     |
| CHAPTER 32 PACKAGE DRAWINGS                                               | 554 |
|                                                                           |     |
| CHAPTER 33 RECOMMENDED SOLDERING CONDITIONS                               | 556 |
|                                                                           |     |
| CHAPTER 34 CAUTIONS FOR WAIT                                              |     |
| 34.1 Cautions for Wait                                                    |     |
| 34.2 Peripheral Hardware That Generates Wait                              |     |
| 34.3 Example of Wait Occurrence                                           | 560 |
| ADDENDIX A DEVELOPMENT TOOLO                                              | 504 |
| APPENDIX A DEVELOPMENT TOOLS                                              |     |
| A.1 Software Package                                                      |     |
| A.2 Language Processing Software                                          |     |
| A.3 Control Software                                                      |     |
| A.4 Flash Memory Writing Tools                                            |     |
| A.5 Debugging Tools (Hardware)                                            |     |
| A.5.1 When using in-circuit emulator QB-78K0KX1H                          |     |
| A.5.2 When using on-chip debug emulator QB-78K0MINI                       |     |
| A.6 Debugging Tools (Software)                                            | 567 |
| ADDENDLY D NOTES ON TADGET SYSTEM DESIGN                                  | 500 |
| APPENDIX B NOTES ON TARGET SYSTEM DESIGN                                  |     |
| APPENDIX C REGISTER INDEX                                                 | 570 |
| C.1 Register Index (In Alphabetical Order with Respect to Register Names) |     |
|                                                                           | 570 |
| C.1 Register Index (In Alphabetical Order with Respect to Register Names) |     |

| DIX D | LIST OF        | CAUTIONS                          |                                                           |                                                                                                                                |
|-------|----------------|-----------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
|       |                |                                   |                                                           |                                                                                                                                |
| DIX E | REVISION       | N HISTORY                         |                                                           |                                                                                                                                |
| Major | Revisions      | s in This Edition                 |                                                           |                                                                                                                                |
| Revis | ion Histor     | y up to Previous E                | dition                                                    |                                                                                                                                |
|       | DIX E<br>Majoi | DIX E REVISION<br>Major Revisions | DIX E REVISION HISTORY<br>Major Revisions in This Edition | DIX D LIST OF CAUTIONS<br>DIX E REVISION HISTORY<br>Major Revisions in This Edition<br>Revision History up to Previous Edition |

### **CHAPTER 1 OUTLINE**

#### 1.1 Features

- O Minimum instruction execution time can be changed from high speed (0.125  $\mu$ s: @ 16 MHz operation with high-speed system clock) to ultra low-speed (122  $\mu$ s: @ 32.768 kHz operation with subsystem clock)
- O General-purpose register: 8 bits  $\times$  32 registers (8 bits  $\times$  8 registers  $\times$  4 banks)

#### O ROM, RAM capacities

| Item                   | Program Me   | mory                  | Data N                                     | lemory                     |  |  |  |  |
|------------------------|--------------|-----------------------|--------------------------------------------|----------------------------|--|--|--|--|
| Part Number            | (ROM)        |                       | Internal High-Speed RAM Internal Expansion |                            |  |  |  |  |
| μPD78F0148H, 78F0148HD | Flash memory | 60 KB <sup>Note</sup> | 1024 bytes                                 | 1024 bytes <sup>Note</sup> |  |  |  |  |

**Note** The internal flash memory and internal expansion RAM capacities can be changed using the internal memory size switching register (IMS) and the internal expansion RAM size switching register (IXS).

- O On-chip single-power-supply flash memory
- Self-programming (with boot swap function)
- On-chip debug function (µPD78F0148HD only)
- O Buffer RAM: 32 bytes (can be used for transfer in the 3-wire serial I/O mode with automatic transmit/receive function)
- O External memory expansion space: 64 KB (on-chip external bus interface function<sup>Note 1</sup>)
- O On-chip power-on-clear (POC) circuit and low-voltage detector (LVI)
- O Short startup is possible via the CPU default start using the internal oscillator
- O On-chip clock monitor function using the internal oscillator
- O On-chip watchdog timer (operable with internal oscillation clock)
- O On-chip multiplier/divider
- O On-chip key interrupt function
- O On-chip clock output/buzzer output controller
- O I/O ports: 67 (N-ch open drain: 4)
- O Timer: 8 channels
- O Serial interface: 4 channels

(UART (LIN (Local Interconnect Network)-bus supported): 1 channel, CSI: 1 channel, CSI/UART<sup>Note 2</sup>: 1 channel, CSI with automatic transmission/reception: 1 channel)

- O 10-bit resolution A/D converter: 8 channels
- <R> O Supply voltage:
  - Standard products and (A) grade products:
    - VDD = 2.5 to 5.5 V (with internal oscillation clock or subsystem clock: VDD = 2.0 to 5.5 V<sup>Note 3</sup>)
  - (A1) grade products:
  - $V_{DD} = 2.7$  to 5.5 V (with internal oscillation clock:  $V_{DD} = 2.0$  to 5.5 V<sup>Note 3</sup>)
- <R> O Operating ambient temperature:
  - Standard products and (A) grade products:  $T_A = -40$  to  $+85^{\circ}C$
  - (A1) grade products:  $T_A = -40$  to  $+110^{\circ}C$
- <R>
- **Notes 1.** The external bus interface function cannot be used in (A1) grade products.
  - 2. Select either of the functions of these alternate-function pins.
  - **3.** Use the product in a voltage range of 2.2 to 5.5 V because the detection voltage (V<sub>POC</sub>) of the power-on-clear (POC) circuit is 2.1 V ±0.1 V.

#### **1.2 Applications**

- O Automotive equipment
  - System control for body electricals (power windows, keyless entry reception, etc.)
  - Sub-microcontrollers for control
- O Home audio, car audio
- O AV equipment
- O PC peripheral equipment (keyboards, etc.)
- O Household electrical appliances
  - Outdoor air conditioner units
  - Microwave ovens, electric rice cookers
- O Industrial equipment
  - Pumps
  - Vending machines
  - FA (Factory Automation)

#### <R> 1.3 Ordering Information

• Flash memory version

| Part Number                               | Package                                          | Quality Grade |
|-------------------------------------------|--------------------------------------------------|---------------|
| $\mu$ PD78F0148HGK-9EU                    | 80-pin plastic TQFP (fine pitch) (12 $	imes$ 12) | Standard      |
| μPD78F0148HGC-8BT                         | 80-pin plastic QFP (14 $	imes$ 14)               | Standard      |
| μPD78F0148HGK-9EU-A                       | 80-pin plastic TQFP (fine pitch) (12 $	imes$ 12) | Standard      |
| μPD78F0148HGC-8BT-A                       | 80-pin plastic QFP (14 $	imes$ 14)               | Standard      |
| µPD78F0148HDGK-9EU <sup>№te</sup>         | 80-pin plastic TQFP (fine pitch) (12 $	imes$ 12) | Standard      |
| µPD78F0148HDGC-8BT <sup>№te</sup>         | 80-pin plastic QFP (14 $	imes$ 14)               | Standard      |
| $\mu$ PD78F0148HDGK-9EU-A <sup>Note</sup> | 80-pin plastic TQFP (fine pitch) (12 $	imes$ 12) | Standard      |
| $\mu$ PD78F0148HDGC-8BT-A <sup>Note</sup> | 80-pin plastic QFP (14 $	imes$ 14)               | Standard      |
| μPD78F0148HGK(A)-9EU                      | 80-pin plastic TQFP (fine pitch) (12 $	imes$ 12) | Special       |
| μPD78F0148HGC(A)-8BT                      | 80-pin plastic QFP (14 $	imes$ 14)               | Special       |
| μPD78F0148HGK(A)-9EU-A                    | 80-pin plastic TQFP (fine pitch) (12 $	imes$ 12) | Special       |
| μPD78F0148HGC(A)-8BT-A                    | 80-pin plastic QFP (14 $	imes$ 14)               | Special       |
| μPD78F0148HGK(A1)-9EU                     | 80-pin plastic TQFP (fine pitch) (12 $	imes$ 12) | Special       |
| μPD78F0148HGC(A1)-8BT                     | 80-pin plastic QFP (14 $	imes$ 14)               | Special       |
| μPD78F0148HGK(A1)-9EU-A                   | 80-pin plastic TQFP (fine pitch) (12 $	imes$ 12) | Special       |
| μPD78F0148HGC(A1)-8BT-A                   | 80-pin plastic QFP (14 $	imes$ 14)               | Special       |

Note Only the ES (engineering sample) version is available. Use this product for program evaluation.

**Remark** Products that have the part numbers suffixed by "-A" are lead-free products.

Please refer to "Quality Grades on NEC Semiconductor Devices" (Document No. C11531E) published by NEC Electronics Corporation to know the specification of the quality grade on the device and its recommended applications.

#### 1.4 Pin Configuration (Top View)

- 80-pin plastic TQFP (fine pitch) ( $12 \times 12$ )
- 80-pin plastic QFP (14 × 14)



Caution Connect the AVss pin to Vss.

### **Pin Identification**

| A8 to A15:      | Address bus              | PCL:              | Programmable clock output            |
|-----------------|--------------------------|-------------------|--------------------------------------|
| AD0 to AD7:     | Address/data bus         | RESET:            | Reset                                |
| ANI0 to ANI7:   | Analog input             | RxD0, RxD6:       | Receive data                         |
| ASTB:           | Address strobe           | RD:               | Read strobe                          |
| AVREF:          | Analog reference voltage | SCK10, SCK11,     |                                      |
| AVss:           | Analog ground            | SCKA0:            | Serial clock input/output            |
| BUSY0:          | Serial busy input        | SI10, SI11, SIA0: | Serial data input                    |
| BUZ:            | Buzzer output            | SO10, SO11,       |                                      |
| EVDD:           | Power supply for port    | SOA1:             | Serial data output                   |
| EVss:           | Ground for port          | SSI11:            | Serial interface chip select input   |
| FLMD0, FLMD1:   | Flash programming mode   | STB0:             | Serial strobe                        |
| INTP0 to INTP7: | External interrupt input | TI000, TI010,     |                                      |
| KR0 to KR7:     | Key return               | TI001, TI011,     |                                      |
| NC:             | Non-connection           | TI50, TI51:       | Timer input                          |
| P00 to P06:     | Port 0                   | TO00, TO01,       |                                      |
| P10 to P17:     | Port 1                   | TO50, TO51,       |                                      |
| P20 to P27:     | Port 2                   | TOH0, TOH1:       | Timer output                         |
| P30 to P33:     | Port 3                   | TxD0, TxD6:       | Transmit data                        |
| P40 to P47:     | Port 4                   | VDD:              | Power supply                         |
| P50 to P57:     | Port 5                   | Vss:              | Ground                               |
| P60 to P67:     | Port 6                   | WAIT:             | Wait                                 |
| P70 to P77:     | Port 7                   | WR:               | Write strobe                         |
| P120:           | Port 12                  | X1, X2:           | Crystal oscillator                   |
| P130:           | Port 13                  |                   | (High-speed system clock)            |
| P140 to P145:   | Port 14                  | XT1, XT2:         | Crystal oscillator (Subsystem clock) |
|                 |                          |                   |                                      |

#### 1.5 Kx1 Series Lineup

#### 1.5.1 78K0/Kx1, 78K0/Kx1+ product lineup



Note Product with on-chip debug function

The list of functions in the 78K0/Kx1 is shown below.

| Part Number        |                              |                                                    | K0/KI                                                | 31                                | 78                                 | K0/k         | C1           | 78                    | 8K0/                    | KD1                                               |                       | 78                       | 3K0/K                    | E1                 |                 | 78             | 8K0/K                                | F1 |
|--------------------|------------------------------|----------------------------------------------------|------------------------------------------------------|-----------------------------------|------------------------------------|--------------|--------------|-----------------------|-------------------------|---------------------------------------------------|-----------------------|--------------------------|--------------------------|--------------------|-----------------|----------------|--------------------------------------|----|
| Item               |                              |                                                    |                                                      |                                   |                                    |              |              |                       |                         |                                                   |                       |                          |                          |                    |                 |                |                                      |    |
| Number o           |                              |                                                    | 0 pins                                               | s                                 |                                    | l4 pii       | 1            | -                     | 52 p                    | 1                                                 | <u> </u>              | 1                        | 64 pin                   | T                  |                 |                | 30 pin                               | s  |
| Internal<br>memory | Mask ROM                     | 8                                                  | 16/<br>24                                            | -                                 | 8/<br>16                           | 24/<br>32    |              | 8/<br>16              | 24<br>32                | -                                                 | 8/<br>16              | 24/<br>32                | -                        | 48/<br>60          | -               | 24/ 48<br>32 6 |                                      | -  |
| (KB)               | Flash memory                 |                                                    | -                                                    | 24                                |                                    | -            | 32           |                       | -                       | 32                                                |                       | _                        | 32                       | -                  | 60              | -              | 60<br>- 2<br>54<br>54<br>2 c<br>1 ch | 60 |
|                    | RAM                          | 0.5                                                | 0.                                                   | 75                                | 0.5                                |              | 1            | 0.5                   |                         | 1                                                 | 0.5                   |                          | 1                        | 1                  | 2               | 1              | 2                                    | 2  |
| Power su           | pply voltage                 |                                                    | $V_{\text{DD}}$ = 2.5 to 5.5 V <sup>Notes 1, 2</sup> |                                   |                                    |              |              |                       |                         |                                                   |                       |                          |                          |                    |                 |                |                                      |    |
| Minimum            | instruction execution time   | 4.0 to<br>0.2 μ<br>3.5 to<br>0.238<br>= 3.0        | 5.5<br>s (wh<br>5.5<br>δ μs (v<br>to 5.5<br>s (wh    | V)<br>en 10<br>V)<br>when<br>5 V) | 12 Mł<br>) MHz<br>8.38 ľ<br>MHz, ' | , Vdd<br>MHz | 9 =<br>, Vdd | 0.16<br>0.2 ,<br>0.23 | 66 με<br>μs (\<br>38 με | ct REG<br>s (when<br>when 1(<br>s (when<br>when 5 | 12 N<br>0 MH:<br>8.38 | 1Hz, V<br>z, Vdd<br>MHz, | od = 4<br>= 3.5<br>Vdd = | to 5.5<br>= 3.0 te | 5 V)<br>o 5.5 ' |                |                                      |    |
| Clock              | X1 input                     |                                                    | ,                                                    |                                   |                                    |              |              |                       | 2                       | to 12 N                                           | /Hz                   |                          |                          |                    |                 |                |                                      |    |
|                    | Sub                          |                                                    | _                                                    |                                   |                                    |              |              |                       |                         |                                                   | 32.76                 | 58 kHz                   | Z                        |                    |                 |                |                                      |    |
|                    | Internal oscillation         |                                                    |                                                      |                                   |                                    |              |              |                       | 240                     | ) kHz (*                                          | TYP.)                 |                          |                          |                    |                 |                |                                      |    |
| Port               | CMOS I/O                     |                                                    | 17                                                   |                                   |                                    | 19           |              |                       | 26                      | ,                                                 |                       |                          | 38                       |                    |                 |                | 54                                   |    |
|                    | CMOS input                   |                                                    | 4                                                    |                                   |                                    |              |              |                       |                         | -                                                 |                       | 8                        |                          |                    |                 |                | -                                    |    |
|                    | CMOS output                  |                                                    |                                                      |                                   |                                    |              |              |                       |                         | 1                                                 |                       |                          |                          |                    |                 |                |                                      |    |
|                    | N-ch open-drain I/O          |                                                    | _                                                    |                                   |                                    |              |              |                       |                         |                                                   |                       | 4                        |                          |                    |                 |                |                                      |    |
| Timer              | 16 bits (TM0)                |                                                    |                                                      |                                   |                                    |              |              |                       |                         |                                                   |                       |                          |                          | ch                 |                 |                |                                      |    |
| -                  | 8 bits (TM5)                 | 1 ch                                               |                                                      |                                   |                                    |              |              |                       |                         |                                                   | 2                     | ch                       |                          | -                  |                 | -              |                                      |    |
|                    | 8 bits (TMH)                 | 2 ch                                               |                                                      |                                   |                                    |              |              |                       |                         |                                                   |                       |                          |                          |                    |                 |                |                                      |    |
|                    | For watch                    |                                                    |                                                      |                                   |                                    |              | 1 ch         |                       |                         |                                                   |                       |                          |                          |                    |                 |                |                                      |    |
|                    | WDT                          |                                                    |                                                      |                                   |                                    |              |              |                       |                         | 1 ch                                              |                       |                          |                          |                    |                 |                |                                      |    |
| Serial             | 3-wire CSI <sup>Note 3</sup> |                                                    |                                                      |                                   |                                    | 1 ch         |              |                       |                         |                                                   |                       | 2                        | ch                       |                    | 1 ch            | 2              | ch                                   |    |
| interface          | Automatic transmit/          |                                                    |                                                      |                                   |                                    |              |              | _                     |                         |                                                   |                       |                          |                          |                    | 1 ch            |                |                                      |    |
|                    | receive 3-wire CSI           |                                                    |                                                      |                                   |                                    |              |              |                       |                         |                                                   |                       |                          |                          |                    |                 |                |                                      |    |
|                    | UART <sup>Note 3</sup>       | Ι                                                  |                                                      |                                   |                                    |              |              | 1 ch                  |                         |                                                   |                       |                          |                          |                    |                 |                |                                      |    |
|                    | UART supporting LIN-bus      |                                                    |                                                      |                                   |                                    |              |              |                       |                         | 1 ch                                              |                       |                          |                          |                    |                 |                |                                      |    |
| 10-bit A/D         | converter                    |                                                    | 4 ch                                                 |                                   |                                    |              |              |                       |                         |                                                   | 8                     | ch                       |                          |                    |                 |                |                                      |    |
| Interrupt          | External                     |                                                    | 6                                                    |                                   | 7                                  |              |              |                       | 8                       |                                                   |                       |                          | 9                        |                    |                 |                | 9                                    |    |
|                    | Internal                     | 11                                                 | 1                                                    | 2                                 |                                    |              | 1            | 5                     |                         |                                                   | 16                    |                          | -                        | 19                 |                 | 17             | 2                                    | 20 |
| Key returr         |                              |                                                    | _                                                    |                                   |                                    | 4 ch         | า            |                       |                         |                                                   |                       |                          | 8 ch                     |                    |                 |                |                                      |    |
| Reset              | RESET pin                    |                                                    |                                                      |                                   |                                    |              |              |                       |                         | Provide                                           | ed                    |                          |                          |                    |                 |                |                                      |    |
|                    | POC                          |                                                    |                                                      |                                   | 2.85                               | 5 V ±        | 0.15 V       | //3.5 \               | V ±0                    | .20 V (s                                          | select                | able b                   | oy ma                    | sk opt             | ion)            |                |                                      |    |
|                    | LVI                          | 2.8                                                | 35 V/3                                               | 3.1 V/                            | 3.3 V :                            | ±0.1         | 5 V/3.5      | 5 V/3.                | .7 V/                   | 3.9 V/4                                           | .1 V/4                | 4.3 V :                  | ±0.2 V                   | ' (sele            | ctable          | by so          | oftwar                               | e) |
|                    | Clock monitor                |                                                    |                                                      |                                   |                                    |              |              | Provided              |                         |                                                   |                       |                          |                          |                    |                 |                |                                      |    |
|                    | WDT                          |                                                    |                                                      |                                   |                                    |              |              |                       |                         | Provide                                           | ed                    |                          |                          |                    |                 |                |                                      |    |
| Clock out          | put/buzzer output            | <ul> <li>Clock output Provided<br/>only</li> </ul> |                                                      |                                   |                                    |              |              |                       |                         |                                                   |                       |                          |                          |                    |                 |                |                                      |    |
| Multiplier/        | divider                      |                                                    |                                                      |                                   |                                    | -            |              |                       |                         |                                                   |                       | 16 bi                    | $ts \times 1$            | 6 bits,            | 32 bi           | ts ÷ 1         | 6 bits                               |    |
| ROM corr           | ection                       |                                                    |                                                      |                                   |                                    |              | -            |                       |                         |                                                   |                       |                          |                          | Prov               | vided           |                | _                                    |    |
| Standby f          | unction                      |                                                    |                                                      |                                   |                                    |              |              |                       |                         | T/STOF                                            |                       |                          |                          |                    |                 |                |                                      |    |
| Operating          | ambient temperature          | Spec                                               | ial (A                                               | 1) gra                            | ade pro                            | oduc         | ts: -4<br>-4 | 0 to -                | +110<br>+105            | –40 to ·<br>)°C (ma<br>5°C (flas<br>5°C (ma       | isk R(<br>sh me       | OM ve<br>emory           | versio                   | on),               |                 |                |                                      |    |

Notes 1. If the POC circuit detection voltage (VPOC) is used with 2.85 V ±0.15 V, then use the products in the voltage range of 3.0 to 5.5 V.

- If the POC circuit detection voltage (VPOC) is used with 3.5 V ±0.2 V, then use the products in the voltage range of 3.7 to 5.5 V.
- **3.** Select either of the functions of these alternate-function pins.

The list of functions in the 78K0/Kx1+ is shown below.

|                       | Part Number                  | 78k                                                              | (0/KB1+                                                                                                                                                                                                                                         | 78ŀ     | <0/KC1+  | 78k    | (0/KD1+                   |         | 78K0/KE                  | 1+                | 78K0/KF1+    |  |  |
|-----------------------|------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|--------|---------------------------|---------|--------------------------|-------------------|--------------|--|--|
| Item                  |                              |                                                                  |                                                                                                                                                                                                                                                 |         |          |        |                           |         |                          |                   |              |  |  |
| Number o              | f pins                       | 30 pins                                                          |                                                                                                                                                                                                                                                 | 4       | 4 pins   | 5      | 2 pins                    |         | 64 pin                   | s                 | 80 pins      |  |  |
| Internal<br>memory    | Flash memory                 | 8                                                                | 16/24                                                                                                                                                                                                                                           | 16      | 24/32    | 16     | 24/32                     | 16      | 24/32                    | 48/60             | 60           |  |  |
| (KB)                  | RAM                          | 0.5                                                              | 0.75                                                                                                                                                                                                                                            | 0.5     | 1        | 0.5    | 1                         | 0.5     | 1                        | 2                 | 2            |  |  |
| Power sup             | oply voltage                 |                                                                  |                                                                                                                                                                                                                                                 |         | -        |        |                           |         |                          | $V_{DD} = 2.0$ to |              |  |  |
| Minimum               | instruction execution time   |                                                                  | 0.125 $\mu$ s (when 16 MHz, V <sub>DD</sub> = 4.0 to 5.5 V), 0.2 $\mu$ s (when 10 MHz, V <sub>DD</sub> = 3.5 to 5.5 V), 0.238 $\mu$ s (when 8.38 MHz, V <sub>DD</sub> = 3.0 to 5.5 V), 0.4 $\mu$ s (when 5 MHz, V <sub>DD</sub> = 2.5 to 5.5 V) |         |          |        |                           |         |                          |                   |              |  |  |
| Clock                 | Crystal/ceramic              |                                                                  |                                                                                                                                                                                                                                                 |         |          |        | 2 to 16 N                 | ЛНz     |                          |                   |              |  |  |
|                       | RC                           |                                                                  | 3 to 4                                                                                                                                                                                                                                          | 1 MHz   |          |        |                           |         | -                        |                   |              |  |  |
|                       | Sub                          |                                                                  | -                                                                                                                                                                                                                                               |         |          |        |                           | 32.768  | 3 kHz                    |                   |              |  |  |
|                       | Internal oscillation         |                                                                  |                                                                                                                                                                                                                                                 |         |          |        | 240 kHz (                 | TYP.)   |                          |                   |              |  |  |
| Ports                 | CMOS I/O                     |                                                                  | 17                                                                                                                                                                                                                                              |         | 19       |        | 26                        |         | 38                       |                   | 54           |  |  |
|                       | CMOS input                   |                                                                  | 4                                                                                                                                                                                                                                               |         |          |        |                           | 8       |                          |                   |              |  |  |
|                       | CMOS output                  |                                                                  |                                                                                                                                                                                                                                                 |         |          |        | 1                         |         |                          |                   |              |  |  |
|                       | N-ch open-drain I/O          |                                                                  | _                                                                                                                                                                                                                                               |         |          |        |                           | 4       |                          |                   |              |  |  |
| Timer                 | 16 bits (TM0)                |                                                                  |                                                                                                                                                                                                                                                 |         | 1 ch     |        |                           |         |                          | 2 ch              |              |  |  |
|                       | 8 bits (TM5)                 |                                                                  | 1 ch                                                                                                                                                                                                                                            |         |          |        |                           | 2 c     | h                        |                   |              |  |  |
|                       | 8 bits (TMH)                 |                                                                  |                                                                                                                                                                                                                                                 |         |          |        | 2 ch                      |         |                          |                   |              |  |  |
|                       | For watch                    |                                                                  | _                                                                                                                                                                                                                                               |         |          |        |                           | 1 c     | h                        |                   |              |  |  |
|                       | WDT                          |                                                                  |                                                                                                                                                                                                                                                 |         |          |        | 1 ch                      |         |                          |                   |              |  |  |
| Serial                | 3-wire CSI <sup>Note 2</sup> |                                                                  |                                                                                                                                                                                                                                                 |         | 1 ch     |        |                           |         |                          | 2 ch              |              |  |  |
| interface             | Automatic transmit/          |                                                                  |                                                                                                                                                                                                                                                 |         | _        |        |                           |         |                          |                   | 1 ch         |  |  |
|                       | receive 3-wire CSI           |                                                                  |                                                                                                                                                                                                                                                 |         |          |        |                           |         |                          |                   |              |  |  |
|                       |                              | -                                                                |                                                                                                                                                                                                                                                 | 1 ch    |          |        |                           |         |                          |                   |              |  |  |
|                       | UART supporting LIN-bus      |                                                                  |                                                                                                                                                                                                                                                 |         |          |        | 1 ch                      |         |                          |                   |              |  |  |
| 10-bit A/D            | converter                    |                                                                  | 4 ch                                                                                                                                                                                                                                            |         |          |        |                           | 8 0     | h                        |                   |              |  |  |
| Interrupts            | External                     |                                                                  | 6                                                                                                                                                                                                                                               |         | 7        |        | 8                         |         | 9                        |                   | 9            |  |  |
|                       | Internal                     | 11                                                               | 12                                                                                                                                                                                                                                              |         | -        | 15     |                           | 16      | 1                        | 9                 | 20           |  |  |
| Key returr            | n input                      |                                                                  | _                                                                                                                                                                                                                                               |         | 4 ch     |        |                           |         | 8 ch                     |                   |              |  |  |
| Reset                 | RESET pin                    |                                                                  |                                                                                                                                                                                                                                                 |         |          |        | Provide                   | ed      |                          |                   |              |  |  |
|                       | POC                          |                                                                  |                                                                                                                                                                                                                                                 |         | 2.1 V    | ±0.1 \ | / (detection              | n volta | ge is fixed)             |                   |              |  |  |
|                       | LVI                          |                                                                  | 2.35 V/                                                                                                                                                                                                                                         | 2.6 V/2 |          |        | V ±0.15 V/3<br>ectable by |         |                          | /4.1 V/4.3 V      | ±0.2 V       |  |  |
|                       | Clock monitor                |                                                                  |                                                                                                                                                                                                                                                 |         |          | (300   |                           |         | 10)                      |                   |              |  |  |
|                       | WDT                          | Provided Provided                                                |                                                                                                                                                                                                                                                 |         |          |        |                           |         |                          |                   |              |  |  |
| Clock outr            | out/buzzer output            |                                                                  |                                                                                                                                                                                                                                                 |         |          | Clar   |                           | Ju      |                          | Provided          |              |  |  |
|                       |                              | <ul> <li>Clock output</li> <li>Provided</li> <li>only</li> </ul> |                                                                                                                                                                                                                                                 |         |          |        |                           |         |                          |                   |              |  |  |
| External b            | ous interface                |                                                                  |                                                                                                                                                                                                                                                 |         |          | -      | -                         |         |                          |                   | Provided     |  |  |
| Multiplier/           | divider                      |                                                                  |                                                                                                                                                                                                                                                 |         | _        |        |                           |         | 16 bits $	imes$ 10       | 6 bits, 32 bi     | ts ÷ 16 bits |  |  |
| ROM corr              | ection                       |                                                                  |                                                                                                                                                                                                                                                 |         |          | _      |                           |         |                          | Provided          | -            |  |  |
| Self-progr            | amming function              |                                                                  |                                                                                                                                                                                                                                                 |         |          |        | Provide                   | əd      |                          |                   |              |  |  |
| Product w<br>function | /ith on-chip debug           |                                                                  |                                                                                                                                                                                                                                                 | μPE     | 078F0114 | HD, 78 | F0124HD,                  | 78F01   | 38HD, 78F                | 0148HD            |              |  |  |
| Standby f             | unction                      | HALT/STOP mode                                                   |                                                                                                                                                                                                                                                 |         |          |        |                           |         |                          |                   |              |  |  |
| Operating             | ambient temperature          |                                                                  | Sta                                                                                                                                                                                                                                             | Indard  |          |        |                           |         | 40 to +85°<br>40 to +110 |                   |              |  |  |

Notes 1. Because the POC circuit detection voltage (VPOC) is 2.1 V ±0.1 V, use the products in the voltage range of 2.2 to 5.5 V.

2. Select either of the functions of these alternate-function pins.

#### 1.5.2 V850ES/Kx1, V850ES/Kx1+ product lineup

- 64-pin plastic LQFP (10 × 10 mm, 0.5 mm pitch)
  64-pin plastic TQFP (12 × 12 mm, 0.65 mm pitch)

#### V850ES/KE1



• 80-pin plastic TQFP ( $12 \times 12$  mm, 0.5 mm pitch) • 80-pin plastic QFP ( $14 \times 14$  mm, 0.65 mm pitch)

#### V850ES/KF1





#### V850ES/KF1+

| μPD70F3308Y                               | μPD703308Y                      |
|-------------------------------------------|---------------------------------|
| μPD70F3308                                | $\mu$ PD703308                  |
| Single-power flash: 256 KB,<br>RAM: 12 KB | Mask ROM: 256 KB,<br>RAM: 12 KB |
| μPD70F3306Y                               |                                 |
| μPD70F3306                                |                                 |
| Single-power flash: 128 KB,               |                                 |

Sin RAM: 6 KB

| μPD703313Y                      |
|---------------------------------|
| μPD703313                       |
| Mask ROM: 256 KB,<br>RAM: 16 KB |
|                                 |
|                                 |
|                                 |
|                                 |

• 100-pin plastic LQFP (14 × 14 mm, 0.5 mm pitch)





#### V850ES/KJ1+ μPD70F3318Y μPD70F3318 Single-power flash: 256 KB, RAM: 16 KB µPD70F3316Y μPD70F3316

Single-power flash: 128 KB, RAM: 6 KB

The list of functions in the V850ES/Kx1 is shown below.

|             | Product Name                             | V850E       | S/KE1                |                      | V85   | 0ES/I              | <f1< th=""><th></th><th></th><th>V85</th><th>0ES/</th><th>KG1</th><th></th><th>V</th><th>'850ES/k</th><th>(J1</th></f1<> |                     |                      | V85   | 0ES/                | KG1      |                     | V                    | '850ES/k             | (J1                     |  |
|-------------|------------------------------------------|-------------|----------------------|----------------------|-------|--------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|-------|---------------------|----------|---------------------|----------------------|----------------------|-------------------------|--|
| Number of   | f pins                                   | 64 pins     |                      |                      | 8     |                    |                                                                                                                          | 1                   | 00 pir               | าร    |                     | 144 pins |                     |                      |                      |                         |  |
| Internal    | Mask ROM                                 | 128         | _                    | 64/                  | 128   | -                  | 256                                                                                                                      | -                   | 64/                  | 128   | -                   | 256      | _                   | 96/                  | _                    | _                       |  |
| memory      |                                          |             |                      | 96                   |       |                    |                                                                                                                          |                     | 96                   |       |                     |          |                     | 128                  |                      |                         |  |
| (KB)        | Flash memory                             | _           | 128                  | -                    | -     | 128                | Ι                                                                                                                        | 256                 | -                    | Ι     | 128                 | -        | 256                 | -                    | 128                  | 256                     |  |
|             | RAM                                      |             | 4                    | 4                    | 6     | 6                  | 1                                                                                                                        | 2                   | 4                    |       | 6                   | 1        | 6                   |                      | 6                    | 16                      |  |
| Supply vol  | Itage                                    |             |                      |                      |       |                    |                                                                                                                          | 2.7 to              | o 5.5 ۱              | /     |                     |          |                     |                      |                      |                         |  |
| Minimum i   | instruction execution time               |             |                      |                      |       |                    | 50                                                                                                                       | ns @                | 20 N                 | lHz   |                     |          |                     |                      |                      |                         |  |
| Clock       | X1 input                                 | 2 to 10 MHz |                      |                      |       |                    |                                                                                                                          |                     |                      |       |                     |          |                     |                      |                      |                         |  |
|             | Subclock                                 |             |                      |                      |       |                    |                                                                                                                          | 32.76               | 68 kH:               | z     |                     |          |                     |                      |                      |                         |  |
|             | Internal oscillator                      |             |                      |                      |       |                    |                                                                                                                          |                     | -                    |       |                     |          |                     |                      |                      |                         |  |
| Port        | CMOS input                               | 8           | В                    |                      |       | 8                  |                                                                                                                          |                     |                      |       | 8                   |          |                     |                      | 16                   |                         |  |
|             | CMOS I/O                                 | 41 (4       | 4) <sup>Note 1</sup> |                      | 57    | ′ (6) <sup>№</sup> | te 1                                                                                                                     |                     |                      | 7     | 2 (8) <sup>NG</sup> | ote 1    |                     | 1                    | 06 (12) <sup>№</sup> | ote 1                   |  |
|             | N-ch open-drain I/O                      | :           | 2                    |                      |       | 2                  |                                                                                                                          |                     |                      |       | 4                   |          |                     |                      | 6                    |                         |  |
| Timer       | 16-bit (TMP)                             | 1           | ch                   |                      | -     |                    | 1                                                                                                                        | ch                  |                      | -     |                     | 1        | ch                  |                      | _                    | 1 ch                    |  |
|             | 16-bit (TM0)                             | 1           | ch                   |                      |       | 2 ch               |                                                                                                                          |                     |                      |       | 4 ch                |          |                     |                      | 6 ch                 |                         |  |
|             | 8-bit (TM5)                              | 2           | ch                   |                      |       | 2 ch               |                                                                                                                          |                     |                      |       | 2 ch                |          |                     |                      | 2 ch                 |                         |  |
|             | 8-bit (TMH)                              | 2           | ch                   |                      |       | 2 ch               |                                                                                                                          |                     |                      |       | 2 ch                |          |                     |                      | 2 ch                 |                         |  |
|             | Interval timer                           | 1           | ch                   |                      |       | 1 ch               |                                                                                                                          |                     |                      |       | 1 ch                |          |                     |                      | 1 ch                 |                         |  |
|             | Watch                                    | 1           | ch                   |                      | 1 ch  |                    |                                                                                                                          |                     |                      |       | 1 ch                |          |                     | 1 ch                 |                      |                         |  |
|             | WDT1                                     | 1           |                      | 1 ch                 |       |                    |                                                                                                                          |                     | 1 ch                 |       |                     |          |                     | 1 ch                 |                      |                         |  |
|             | WDT2                                     | 1           | ch                   |                      |       | 1 ch               |                                                                                                                          |                     |                      |       | 1 ch                |          |                     |                      | 1 ch                 |                         |  |
| RTO         |                                          | 6 bits      |                      | 6 bits $\times$ 1 ch |       |                    |                                                                                                                          |                     | 6 bits $\times$ 1 ch |       |                     |          |                     | 6 bits $\times$ 2 ch |                      |                         |  |
| Serial      | CSI                                      | 2           | ch                   |                      |       | 2 ch               |                                                                                                                          |                     |                      | 2 ch  |                     |          |                     |                      | 3 ch                 |                         |  |
| interface   | Automatic transmit/receive<br>3-wire CSI |             |                      | 1 ch                 |       |                    |                                                                                                                          |                     | 2 ch                 |       |                     |          |                     | 2 ch                 |                      |                         |  |
|             | UART                                     | 2           | ch                   |                      | 2 ch  |                    |                                                                                                                          |                     |                      | 2 ch  |                     |          |                     |                      | 3 ch                 |                         |  |
|             | UART supporting LIN-bus                  |             | _                    |                      | _     |                    |                                                                                                                          |                     |                      | -     |                     |          |                     |                      | _                    |                         |  |
|             | I <sup>2</sup> C <sup>Note 2</sup>       | 1           | ch                   |                      |       | 1 ch               |                                                                                                                          |                     |                      |       | 1 ch                |          |                     |                      | 2 ch                 |                         |  |
| External    | Address space                            |             | – 128 KB             |                      |       |                    |                                                                                                                          |                     | 3 MB                 |       |                     |          |                     |                      | 15 MB                |                         |  |
| bus         | Address bus                              |             | _                    |                      | 1     | 6 bits             | 6                                                                                                                        |                     |                      |       | 22 bit              | s        |                     |                      | 24 bits              |                         |  |
|             | Mode                                     |             | _                    |                      | Mult  | iplex              | only                                                                                                                     |                     |                      |       |                     | Mu       | ltiplex/            | separate             | 9                    |                         |  |
| DMA conti   | roller                                   |             | _                    |                      |       | -                  |                                                                                                                          |                     |                      |       | -                   |          |                     |                      | -                    |                         |  |
| 10-bit A/D  | converter                                | 8           | ch                   |                      | 8 ch  |                    |                                                                                                                          |                     |                      |       | 8 ch                |          |                     |                      | 16 ch                |                         |  |
| 8-bit D/A c | converter                                |             | _                    |                      |       | -                  |                                                                                                                          |                     |                      |       | 2 ch                |          |                     |                      | 2 ch                 |                         |  |
| Interrupt   | External                                 | 8           |                      |                      |       | 8                  |                                                                                                                          |                     |                      | ;     |                     |          |                     |                      | 8                    |                         |  |
|             | Internal                                 | 25/2        | 6 <sup>Note 2</sup>  | 2                    | 5/26∾ | te 2               | 28/2                                                                                                                     | 9 <sup>Note 2</sup> | 3                    | 0/31∾ | te 2                | 33/3     | 4 <sup>Note 2</sup> | 38/4                 | 0 <sup>Note 2</sup>  | 41/43 <sup>Note 3</sup> |  |
| Key return  | input                                    | 8           | ch                   |                      |       | 8 ch               |                                                                                                                          |                     |                      |       | 8 ch                |          |                     |                      | 8 ch                 |                         |  |
| Reset       | RESET pin                                |             |                      |                      |       |                    |                                                                                                                          | Pro                 | vided                |       |                     |          |                     |                      |                      |                         |  |
|             | POC                                      |             |                      |                      |       |                    |                                                                                                                          | No                  | one                  |       |                     |          |                     |                      |                      |                         |  |
|             | LVI                                      | None        |                      |                      |       |                    |                                                                                                                          |                     |                      |       |                     |          |                     |                      |                      |                         |  |
|             | Clock monitor                            | None        |                      |                      |       |                    |                                                                                                                          |                     |                      |       |                     |          |                     |                      |                      |                         |  |
|             | WDT1                                     |             |                      |                      |       |                    |                                                                                                                          | Pro                 | vided                |       |                     |          |                     |                      |                      |                         |  |
|             | WDT2                                     |             |                      |                      |       |                    |                                                                                                                          | Pro                 | vided                |       |                     |          |                     |                      |                      |                         |  |
| ROM corre   | ection                                   |             |                      |                      |       |                    |                                                                                                                          |                     | 4                    |       |                     |          |                     |                      |                      |                         |  |
| Regulator   |                                          | No          | one                  |                      |       |                    |                                                                                                                          |                     |                      | F     | rovid               | ed       |                     |                      |                      |                         |  |
| Standby fu  | unction                                  |             |                      |                      | H     | IALT/              | IDLE,                                                                                                                    | /STO                | P/sub                | -IDLE | mod                 | le       |                     |                      |                      |                         |  |
| Operating   | ambient temperature                      |             |                      |                      |       |                    | TA =                                                                                                                     | = -40               | ) to +8              | 5°C   |                     |          |                     |                      |                      |                         |  |

**Notes 1.** The number of channels in parentheses indicates the number of pins for which the N-ch open drain output can be selected by software.

2. Only in products with an  $l^2C$  bus (Y products). For the product name, refer to each user's manual.

The list of functions in the V850ES/Kx1+ is shown below.

|                | Product Name                             | V850E       | S/KE1+                | V8             | 350ES/KF                | 1+         | Ve                      | 50ES/KC                | G1+        | V850E                   | S/KJ1+                |
|----------------|------------------------------------------|-------------|-----------------------|----------------|-------------------------|------------|-------------------------|------------------------|------------|-------------------------|-----------------------|
| Number of      | f pins                                   | 64          | pins                  |                | 80 pins                 |            | 100 pins                |                        | 144 pins   |                         |                       |
| Internal       | Mask ROM                                 | 128         | -                     | -              | 256                     | -          | -                       | 256                    | -          | -                       | -                     |
| memory         | Flash memory                             | -           | 128                   | 128            | -                       | 256        | 128                     | -                      | 256        | 128                     | 256                   |
| (KB)           | RAM                                      |             | 4                     | 6              | 1                       | 2          | 6                       | 1                      | 16         | 6                       | 16                    |
| Supply vol     | Itage                                    |             |                       |                |                         | 2.7 to     | 5.5 V                   |                        |            |                         |                       |
| Minimum i      | instruction execution time               |             |                       |                |                         | 50 ns @    | 20 MHz                  |                        |            |                         |                       |
| Clock X1 input |                                          | 2 to 10 MHz |                       |                |                         |            |                         |                        |            |                         |                       |
|                | Subclock                                 |             | 32.768 kHz            |                |                         |            |                         |                        |            |                         |                       |
|                | Internal oscillator                      |             |                       |                |                         | 240 kH     | z (TYP.)                |                        |            |                         |                       |
| Port           | CMOS input                               |             | 8                     |                | 8                       |            |                         | 8                      |            | 1                       | 16                    |
|                | CMOS I/O                                 | 41 (        | (4) <sup>Note 1</sup> |                | 57 (6) <sup>Note</sup>  | 1          |                         | 72 (8) <sup>Note</sup> | 1          | 106 (                   | 12) <sup>Note 1</sup> |
|                | N-ch open-drain I/O                      |             | 2                     |                | 2                       |            |                         | 4                      |            |                         | 6                     |
| Timer          | 16-bit (TMP)                             | 1           | ch                    |                | 1 ch                    |            |                         | 1 ch                   |            | 1                       | ch                    |
|                | 16-bit (TM0)                             | 1           | ch                    |                | 2 ch                    |            |                         | 4 ch                   |            | 6                       | ch                    |
|                | 8-bit (TM5)                              | 2           | ch                    |                | 2 ch                    |            |                         | 2 ch                   |            | 2                       | ch                    |
|                | 8-bit (TMH)                              | 2 ch        |                       |                | 2 ch                    |            |                         | 2 ch                   |            | 2                       | ch                    |
|                | Interval timer                           | 1 ch        |                       |                | 1 ch                    |            | 1 ch                    |                        | 1 ch       |                         |                       |
|                | Watch                                    | 1 ch        |                       |                | 1 ch                    |            | 1 ch                    |                        | 1 ch       |                         |                       |
|                | WDT1                                     | 1 ch        |                       |                | 1 ch                    |            | 1 ch                    |                        | 1 ch       |                         |                       |
|                | WDT2                                     | 1           | ch                    |                | 1 ch                    |            | 1 ch                    |                        | 1 ch       |                         |                       |
| RTO            | )                                        |             | 6 bits × 1 ch         |                | 6 bits $\times$ 1 ch    |            | 6 bits $\times$ 1 ch    |                        | 6 bits     | imes 2 ch               |                       |
| Serial         | CSI                                      | 2           | ch                    |                | 2 ch                    |            |                         | 2 ch                   |            | 3 ch                    |                       |
| interface      | Automatic transmit/receive<br>3-wire CSI | _           |                       |                | 1 ch                    |            |                         | 2 ch                   |            | 2                       | ch                    |
|                | UART                                     | 1 ch        |                       |                | 1 ch                    |            |                         | 2 ch                   |            | 2                       | ch                    |
|                | UART supporting LIN-bus                  | 1           | ch                    |                | 1 ch                    |            |                         | 1 ch                   |            | 1                       | ch                    |
|                | I <sup>2</sup> C <sup>Note 2</sup>       | 1           | ch                    |                | 1 ch                    |            |                         | 1 ch                   |            | 2                       | ch                    |
| External       | Address space                            |             | -                     |                | 128 KB                  |            |                         | 3 MB                   |            | 15                      | MB                    |
| bus            | Address bus                              |             | -                     |                | 16 bits                 |            |                         | 22 bits                |            | 24 bits                 |                       |
|                | Mode                                     |             | -                     | Multiplex only |                         | Multiplex/ |                         |                        | /separate  |                         |                       |
| DMA cont       | roller                                   | _           |                       | -              |                         | 4 ch       |                         | 4 ch                   |            |                         |                       |
| 10-bit A/D     | converter                                | 8           | ch                    | 8 ch           |                         | 8 ch       |                         | 16 ch                  |            |                         |                       |
| 8-bit D/A c    | converter                                |             | _                     |                | _                       |            | 2 ch                    |                        | 2 ch       |                         |                       |
| Interrupt      | External                                 |             | 9                     |                | 9                       |            |                         | 9                      |            |                         | 9                     |
|                | Internal                                 | 26/2        | 27 <sup>Note 2</sup>  |                | 29/30 <sup>Note 2</sup> |            | 41/42 <sup>Note 2</sup> |                        | 2          | 46/48 <sup>Note 2</sup> |                       |
| Key return     | i input                                  |             | ch                    |                | 8 ch                    |            | 8 ch 8 ch               |                        | ch         |                         |                       |
| Reset          | RESET pin                                |             |                       | •              |                         | Prov       | /ided                   |                        |            |                         |                       |
|                | POC                                      |             |                       |                |                         | 2.7 V or   | less fixed              |                        |            |                         |                       |
|                | LVI                                      |             | 3.1 V/3.3 V ±         | 0.15 V or      | 3.5 V/3.7               | V/3.9 V/4  | .1 V/4.3                | V ±0.2 V               | (selectabl | e by software           | )                     |
|                | Clock monitor                            |             |                       | F              | rovided                 | monitor t  | by internal oscillator) |                        |            |                         |                       |
|                | WDT1                                     | · · · · ·   |                       |                | -                       | vided      |                         |                        |            |                         |                       |
|                | WDT2                                     | Provided    |                       |                |                         |            |                         |                        |            |                         |                       |
| ROM corre      | ection                                   |             |                       |                | 4                       | -          |                         |                        |            | No                      | one                   |
| Regulator      |                                          | N           | one                   |                |                         |            |                         | Provideo               | 1          |                         |                       |
| Standby fu     |                                          |             |                       | 1              | HALT/I                  | DLE/STO    | P/sub-IDI               |                        |            |                         |                       |
|                | ambient temperature                      |             |                       |                |                         |            | to +85°C                |                        |            |                         |                       |

**Notes 1.** The number of channels in parentheses indicates the number of pins for which the N-ch open drain output can be selected by software.

2. Only in products with an I<sup>2</sup>C bus (Y products). For the product name, refer to each user's manual.

#### 1.6 Block Diagram



**Note** The external bus interface function cannot be used in (A1) grade products.

<R>

### 1.7 Outline of Functions

|                                            | Item                                            | μPD78F0148H                                                                                                                                                                | μPD78F0148HD                                                  |  |  |  |
|--------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--|--|--|
| Internal<br>memory                         | Flash memory<br>(self-programming<br>supported) | 60 KB <sup>Note 1</sup>                                                                                                                                                    |                                                               |  |  |  |
|                                            | High-speed RAM                                  | 1 KB                                                                                                                                                                       |                                                               |  |  |  |
|                                            | Expansion RAM                                   | 1 KB <sup>Note 1</sup>                                                                                                                                                     |                                                               |  |  |  |
|                                            | Buffer RAM                                      | 32 bytes                                                                                                                                                                   |                                                               |  |  |  |
| Memory spa                                 | ace                                             | 64 KB                                                                                                                                                                      |                                                               |  |  |  |
|                                            | l system clock                                  | Crystal/ceramic/external clock oscillation                                                                                                                                 |                                                               |  |  |  |
|                                            | Standard products and<br>A) grade products      | 2 to 16 MHz: V <sub>DD</sub> = 4.0 to 5.5 V, 2 to 10 MH<br>2 to 8.38 MHz: V <sub>DD</sub> = 3.0 to 5.5 V, 2 to 5 MH                                                        |                                                               |  |  |  |
| -                                          | A1) grade products                              | 2 to 16 MHz: V <sub>DD</sub> = 4.0 to 5.5 V, 2 to 10 MH<br>2 to 8.38 MHz: V <sub>DD</sub> = 3.0 to 5.5 V, 2 to 5 MH                                                        | Iz: V <sub>DD</sub> = 3.5 to 5.5 V,                           |  |  |  |
| Internal osc<br>(oscillation               | cillation clock<br>frequency)                   | Internal oscillation (240 kHz (TYP.): $V_{DD} = 2$                                                                                                                         | 2.0 to 5.5 V <sup>Note 2</sup> )                              |  |  |  |
| Subsystem clock<br>(oscillation frequency) |                                                 | Crystal/external clock oscillation                                                                                                                                         |                                                               |  |  |  |
|                                            | Standard products and A) grade products         | 32.768 kHz: $V_{DD} = 2.0$ to 5.5 V <sup>Note 2</sup>                                                                                                                      |                                                               |  |  |  |
| (/                                         | A1) grade products                              | 32.768 kHz: V <sub>DD</sub> = 2.7 to 5.5 V                                                                                                                                 |                                                               |  |  |  |
| General-pu                                 | rpose registers                                 | 8 bits $\times$ 32 registers (8 bits $\times$ 8 registers $\times$ 4                                                                                                       | banks)                                                        |  |  |  |
| Minimum in                                 | struction execution                             | 0.125 $\mu$ s/0.25 $\mu$ s/0.5 $\mu$ s/1.0 $\mu$ s/2.0 $\mu$ s (high-speed system clock: @ fx <sub>P</sub> = 16 MHz operation)                                             |                                                               |  |  |  |
| time                                       |                                                 | 8.3 μs/16.6 μs/33.3 μs/66.6 μs/133.3 μs (T<br>(TYP.) operation)                                                                                                            | YP.) (internal oscillation clock: @ $f_{B} = 240 \text{ kHz}$ |  |  |  |
|                                            |                                                 | 122 $\mu$ s (subsystem clock: when operating a                                                                                                                             | at fx⊤ = 32.768 kHz)                                          |  |  |  |
| Instruction                                | set                                             | <ul> <li>16-bit operation</li> <li>Multiply/divide (8 bits × 8 bits, 16 bits ÷ 8</li> <li>Bit manipulate (set, reset, test, and Boole</li> <li>BCD adjust, etc.</li> </ul> |                                                               |  |  |  |
| I/O ports                                  |                                                 | Total: 67                                                                                                                                                                  | _                                                             |  |  |  |
|                                            |                                                 | CMOS I/O54CMOS input8CMOS output1N-ch open-drain I/O4                                                                                                                      |                                                               |  |  |  |
| Timers                                     |                                                 | <ul> <li>16-bit timer/event counter: 2 channels</li> <li>8-bit timer/event counter: 2 channels</li> </ul>                                                                  |                                                               |  |  |  |
|                                            |                                                 | <ul> <li>8-bit timer: 2 channels</li> <li>Watch timer 1 channel</li> <li>Watchdog timer: 1 channel</li> </ul>                                                              |                                                               |  |  |  |
|                                            |                                                 | Watchdog timer: 1 channel                                                                                                                                                  |                                                               |  |  |  |

Notes 1. The internal flash memory capacity and internal expansion RAM capacity can be changed using the internal memory size switching register (IMS) and the internal expansion RAM size switching register (IXS).

2. Use the product in a voltage range of 2.2 to 5.5 V because the detection voltage (VPOC) of the power-onclear (POC) circuit is 2.1 V ±0.1 V.

| Item                                                                                                                                                                                                                                                                                        | l                                                                                                                                                                                                                      | μPD78F0148H                                                                                                                                                                                                               | μPD78F0148HD                                                    |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--|--|--|
| Clock output                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                        | <ul> <li>78.125 kHz, 156.25 kHz, 312.5 kHz, 625 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz<br/>(high-speed system clock: @10 MHz operation)</li> <li>32.768 kHz (subsystem clock: @32.768 kHz operation)</li> </ul>            |                                                                 |  |  |  |
| Buzzer output                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                        | 1.22 kHz, 2.44 kHz, 4.88 kHz, 9.77 kHz (high-s                                                                                                                                                                            | peed system clock: @10 MHz operation)                           |  |  |  |
| A/D converter                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                        | 10-bit resolution $\times$ 8 channels                                                                                                                                                                                     |                                                                 |  |  |  |
| Serial interface                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                        | UART mode supporting LIN-bus: 1 channel     3-wire serial I/O mode: 1 channel     3-wire serial I/O mode with automatic transmission/reception: 1 channel     3-wire serial I/O mode/UART mode <sup>№01</sup> : 1 channel |                                                                 |  |  |  |
| Multiplier/divider                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                        | <ul> <li>16 bits × 16 bits = 32 bits (multiplication)</li> <li>32 bits ÷ 16 bits = 32 bits remainder of 16 bits</li> </ul>                                                                                                | ts (division)                                                   |  |  |  |
| Vectored interrupt                                                                                                                                                                                                                                                                          | Internal                                                                                                                                                                                                               | 20                                                                                                                                                                                                                        |                                                                 |  |  |  |
| sources                                                                                                                                                                                                                                                                                     | External                                                                                                                                                                                                               | 9                                                                                                                                                                                                                         |                                                                 |  |  |  |
| Key interrupt                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                        | Key interrupt (INTKR) occurs by detecting falling edge of key input pins (KR0 to KR7).                                                                                                                                    |                                                                 |  |  |  |
| Reset                                                                                                                                                                                                                                                                                       | <ul> <li>Reset using RESET pin</li> <li>Internal reset by watchdog timer</li> <li>Internal reset by clock monitor</li> <li>Internal reset by power-on-clear</li> <li>Internal reset by low-voltage detector</li> </ul> |                                                                                                                                                                                                                           |                                                                 |  |  |  |
| On-chip debug fun                                                                                                                                                                                                                                                                           | ction                                                                                                                                                                                                                  | _                                                                                                                                                                                                                         | Provided                                                        |  |  |  |
| Supply voltage       • Standard products and (A) grade products:         VDD = 2.5 to 5.5 V (with internal oscillation clock or subsystem clock: VDD = 2         • (A1) grade products:         VDD = 2.7 to 5.5 V (with internal oscillation clock: VDD = 2.0 to 5.5 V <sup>Note 2</sup> ) |                                                                                                                                                                                                                        |                                                                                                                                                                                                                           | -                                                               |  |  |  |
| Operating ambient                                                                                                                                                                                                                                                                           | temperature                                                                                                                                                                                                            | Standard products and (A) grade products :     (A1) grade products :                                                                                                                                                      | Γ <sub>A</sub> = -40 to +85°C<br>Γ <sub>A</sub> = -40 to +110°C |  |  |  |
| Package                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                        | <ul> <li>80-pin plastic QFP (14 × 14)</li> <li>80-pin plastic TQFP (fine pitch) (12 × 12)</li> </ul>                                                                                                                      |                                                                 |  |  |  |

Notes 1. Select either of the functions of these alternate-function pins.

2. Use the product in a voltage range of 2.2 to 5.5 V because the detection voltage (V<sub>POC</sub>) of the power-onclear (POC) circuit is 2.1 V  $\pm$ 0.1 V.

|           |                         | 16-Bit Timer/<br>Event Counters 00<br>and 01 |           | 8-Bit Timer/<br>Event Counters<br>50 and 51 |           | 8-Bit Timers H0 and<br>H1 |           | Watch<br>Timer | Watchdog<br>Timer |
|-----------|-------------------------|----------------------------------------------|-----------|---------------------------------------------|-----------|---------------------------|-----------|----------------|-------------------|
|           |                         | TM00                                         | TM01      | TM50                                        | TM51      | TMH0                      | TMH1      |                |                   |
| Operation | Interval timer          | 1 channel                                    | 1 channel | 1 channel                                   | 1 channel | 1 channel                 | 1 channel | 1 channel      | -                 |
| mode      | External event counter  | 1 channel                                    | 1 channel | 1 channel                                   | 1 channel | Ι                         | Ι         | _              | -                 |
|           | Watchdog timer          | -                                            | -         | -                                           | -         | -                         | -         | -              | 1 channel         |
| Function  | Timer output            | 1 output                                     | 1 output  | 1 output                                    | 1 output  | 1 output                  | 1 output  | -              | -                 |
|           | PPG output              | 1 output                                     | 1 output  | Ι                                           | I         | Ι                         | Ι         | _              | -                 |
|           | PWM output              | -                                            | -         | 1 output                                    | 1 output  | 1 output                  | 1 output  | _              | _                 |
|           | Pulse width measurement | 2 inputs                                     | 2 inputs  | _                                           | _         | -                         | -         | _              | _                 |
|           | Square-wave output      | 1 output                                     | 1 output  | 1 output                                    | 1 output  | 1 output                  | 1 output  | _              | _                 |
|           | Interrupt source        | 2                                            | 2         | 1                                           | 1         | 1                         | 1         | 1              | _                 |

An outline of the timer is shown below.

Note In the watch timer, the watch timer function and interval timer function can be used simultaneously.

**Remark** TM51 and TMH1 can be used in combination as a carrier generator mode.

#### **CHAPTER 2 PIN FUNCTIONS**

#### 2.1 Pin Function List

There are three types of pin I/O buffer power supplies: AVREF, EVDD, and VDD. The relationship between these power supplies and the pins is shown below.

| Power Supply | Corresponding Pins              |
|--------------|---------------------------------|
| AVREF        | P20 to P27                      |
| EVDD         | Port pins other than P20 to P27 |
| VDD          | Pins other than port pins       |

|            | Har Dawar   | Cumulias |
|------------|-------------|----------|
| Table 2-1. | utter Power | Supplies |

# (1) Port pins (1/2)

| Pin Name   | I/O   | Function                                                                                                                                                     | After Reset | Alternate Function |
|------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------|
| P00        | I/O   | Port 0.                                                                                                                                                      | Input       | TI000              |
| P01        |       | 7-bit I/O port.<br>Input/output can be specified in 1-bit units.<br>Use of an on-chip pull-up resistor can be specified by a                                 |             | TI010/TO00         |
| P02        |       |                                                                                                                                                              |             | SO11               |
| P03        |       | software setting.                                                                                                                                            |             | SI11               |
| P04        |       |                                                                                                                                                              |             | SCK11              |
| P05        |       |                                                                                                                                                              |             | SSI11/TI001        |
| P06        |       |                                                                                                                                                              |             | TI011/TO01         |
| P10        | I/O   | Port 1.                                                                                                                                                      | Input       | SCK10/TxD0         |
| P11        |       | 8-bit I/O port.<br>Input/output can be specified in 1-bit units.<br>Use of an on-chip pull-up resistor can be specified by a<br>software setting.            |             | SI10/RxD0          |
| P12        |       |                                                                                                                                                              |             | SO10               |
| P13        |       |                                                                                                                                                              |             | TxD6               |
| P14        |       |                                                                                                                                                              |             | RxD6               |
| P15        |       |                                                                                                                                                              |             | TOH0               |
| P16        |       |                                                                                                                                                              |             | TOH1/INTP5         |
| P17        |       |                                                                                                                                                              |             | TI50/TO50/FLMD1    |
| P20 to P27 | Input | Port 2.<br>8-bit input-only port.                                                                                                                            | Input       | ANI0 to ANI7       |
| P30 to P32 | I/O   | Port 3.<br>4-bit I/O port.<br>Input/output can be specified in 1-bit units.                                                                                  | Input       | INTP1 to INTP3     |
| P33        |       | Use of an on-chip pull-up resistor can be specified by a software setting.                                                                                   |             | INTP4/TI51/TO51    |
| P40 to P47 | I/O   | Port 4.<br>8-bit I/O port.<br>Input/output can be specified in 1-bit units.<br>Use of an on-chip pull-up resistor can be specified by a<br>software setting. | Input       | AD0 to AD7         |

# (1) Port pins (2/2)

| Pin Name   | I/O    | Func                                                                                                                   | tion                                                                                    | After Reset | Alternate Function  |
|------------|--------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------|---------------------|
| P50 to P57 | I/O    | Port 5.<br>8-bit I/O port.<br>Input/output can be specified in<br>Use of an on-chip pull-up resis<br>software setting. | Input                                                                                   | A8 to A15   |                     |
| P60 to P63 | I/O    | Port 6.                                                                                                                | N-ch open-drain I/O port.                                                               | Input       | _                   |
| P64        |        | 8-bit I/O port.                                                                                                        | Use of an on-chip pull-up                                                               |             | RD                  |
| P65        |        | Input/output can be specified in 1-bit units.                                                                          | resistor can be specified by                                                            |             | WR                  |
| P66        |        |                                                                                                                        | a software setting.                                                                     |             | WAIT                |
| P67        |        |                                                                                                                        |                                                                                         |             | ASTB                |
| P70 to P77 | I/O    | Port 7.<br>8-bit I/O port.<br>Input/output can be specified in<br>Use of an on-chip pull-up resis<br>software setting. |                                                                                         | Input       | KR0 to KR7          |
| P120       | I/O    | Port 12.<br>1-bit I/O port.<br>Use of an on-chip pull-up resis<br>software setting.                                    | Port 12.<br>1-bit I/O port.<br>Use of an on-chip pull-up resistor can be specified by a |             |                     |
| P130       | Output | Port 13.<br>1-bit output-only port.                                                                                    |                                                                                         | Output      | -                   |
| P140       | I/O    | Port 14.                                                                                                               |                                                                                         | Input       | PCL/INTP6           |
| P141       |        | 6-bit I/O port.<br>Input/output can be specified in                                                                    |                                                                                         |             | BUZ/BUSY0/<br>INTP7 |
| P142       | 1      | Use of an on-chip pull-up resis software setting.                                                                      | tor can be specified by a                                                               |             | SCKA0               |
| P143       | _      | sonware setting.                                                                                                       |                                                                                         |             | SIA0                |
| P144       | 1      |                                                                                                                        |                                                                                         |             | SOA0                |
| P145       | 1      |                                                                                                                        |                                                                                         |             | STB0                |

#### (2) Non-port pins (1/2)

| Pin Name       | I/O    | Function                                                                                                                                                     | After Reset | Alternate Function |
|----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------|
| INTP0          | Input  | External interrupt request input for which the valid edge (rising                                                                                            | Input       | P120               |
| INTP1 to INTP3 | -      | edge, falling edge, or both rising and falling edges) can be specified                                                                                       |             | P30 to P32         |
| INTP4          |        |                                                                                                                                                              |             | P33/TI51/TO51      |
| INTP5          |        |                                                                                                                                                              |             | P16/TOH1           |
| INTP6          |        |                                                                                                                                                              |             | P140/PCL           |
| INTP7          |        |                                                                                                                                                              |             | P141/BUZ/BUSY0     |
| SI10           | Input  | Serial data input to serial interface                                                                                                                        | Input       | P11/RxD0           |
| SI11           |        |                                                                                                                                                              |             | P03                |
| SIA0           |        |                                                                                                                                                              |             | P143               |
| SO10           | Output | Serial data output from serial interface                                                                                                                     | Input       | P12                |
| SO11           | -      |                                                                                                                                                              |             | P02                |
| SOA0           | -      |                                                                                                                                                              |             | P144               |
| SCK10          | I/O    | Clock input/output for serial interface                                                                                                                      | Input       | P10/TxD0           |
| SCK11          |        |                                                                                                                                                              |             | P04                |
| SCKA0          |        |                                                                                                                                                              |             | P142               |
| SSI11          | Input  | Serial interface chip select input                                                                                                                           | Input       | P05/TI001          |
| BUSY0          | Input  | Serial interface busy input                                                                                                                                  | Input       | P141/BUZ/INTP7     |
| STB0           | Output | Serial interface strobe output                                                                                                                               | Input       | P145               |
| RxD0           | Input  | t Serial data input to asynchronous serial interface                                                                                                         | Input       | P11/SI10           |
| RxD6           | -      |                                                                                                                                                              |             | P14                |
| TxD0           | Output | Serial data output from asynchronous serial interface                                                                                                        | Input       | P10/SCK10          |
| TxD6           | -      |                                                                                                                                                              |             | P13                |
| T1000          | Input  | External count clock input to 16-bit timer/event counter 00<br>Capture trigger input to capture registers (CR000, CR010) of<br>16-bit timer/event counter 00 | Input       | P00                |
| TI001          |        | External count clock input to 16-bit timer/event counter 01<br>Capture trigger input to capture registers (CR001, CR011) of<br>16-bit timer/event counter 01 |             | P05/SSI11          |
| TI010          |        | Capture trigger input to capture register (CR000) of 16-bit timer/event counter 00                                                                           |             | P01/TO00           |
| TI011          |        | Capture trigger input to capture register (CR001) of 16-bit timer/event counter 01                                                                           |             | P06/TO01           |
| TO00           | Output | 16-bit timer/event counter 00 output                                                                                                                         | Input       | P01/TI010          |
| TO01           | 1      | 16-bit timer/event counter 01 output                                                                                                                         |             | P06/TI011          |
| TI50           | Input  | External count clock input to 8-bit timer/event counter 50                                                                                                   | Input       | P17/TO50/FLMD1     |
| TI51           | 1      | External count clock input to 8-bit timer/event counter 51                                                                                                   |             | P33/TO51/INTP4     |
| TO50           | Output | 8-bit timer/event counter 50 output                                                                                                                          | Input       | P17/TI50/FLMD1     |
| TO51           | 1      | 8-bit timer/event counter 51 output                                                                                                                          |             | P33/TI51/INTP4     |
| TOH0           | 1      | 8-bit timer H0 output                                                                                                                                        | 1           | P15                |
| TOH1           | 1      | 8-bit timer H1 output                                                                                                                                        | $\neg$      | P16/INTP5          |

### (2) Non-port pins (2/2)

| Pin Name     | I/O    | Function                                                                                                        | After Reset           | Alternate Function |
|--------------|--------|-----------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|
| PCL          | Output | Clock output (for trimming of high-speed system clock, subsystem clock)                                         | ock, Input P140/INTP6 |                    |
| BUZ          | Output | Buzzer output                                                                                                   | Input                 | P141/INTP7/BUSY0   |
| AD0 to AD7   | I/O    | Lower address/data bus for external memory expansion                                                            | Input                 | P40 to P47         |
| A8 to A15    | Output | Higher address bus for external memory expansion                                                                | Input                 | P50 to P57         |
| RD           | Output | Strobe signal output for external memory read operation                                                         | Input                 | P64                |
| WR           | Output | Strobe signal output for external memory write operation                                                        | Input                 | P65                |
| WAIT         | Input  | Wait insertion on external memory access                                                                        | Input                 | P66                |
| ASTB         | Output | Strobe output that externally latches address information output to ports 4 and 5 for access to external memory | Input                 | P67                |
| ANI0 to ANI7 | Input  | A/D converter analog input                                                                                      | Input                 | P20 to P27         |
| AVREF        | Input  | A/D converter reference voltage input and positive power supply for port 2                                      | -                     | -                  |
| AVss         | -      | A/D converter ground potential. Make the same potential as EVss or Vss.                                         | -                     | -                  |
| KR0 to KR7   | Input  | Key interrupt input                                                                                             | Input                 | P70 to P77         |
| RESET        | Input  | System reset input                                                                                              | -                     | _                  |
| X1           | Input  | Connecting resonator for high-speed system clock                                                                | -                     | _                  |
| X2           | _      |                                                                                                                 | -                     | -                  |
| XT1          | Input  | Connecting resonator for subsystem clock                                                                        | -                     | -                  |
| XT2          | -      |                                                                                                                 | -                     | _                  |
| VDD          | -      | Positive power supply (except for ports)                                                                        | -                     | -                  |
| EVDD         | -      | Positive power supply for ports                                                                                 | -                     | -                  |
| Vss          | -      | Ground potential (except for ports)                                                                             | -                     | -                  |
| EVss         | -      | Ground potential for ports                                                                                      | _                     |                    |
| FLMD0        | _      | Flash memory programming mode setting.                                                                          | _                     | _                  |
| FLMD1        |        |                                                                                                                 | Input                 | P17/TI50/TO50      |
| NC           | -      | Not internally connected.<br>Leave open (connecting to VDD or VSS is also possible).                            | -                     | -                  |

# 2.2 Description of Pin Functions

#### 2.2.1 P00 to P06 (port 0)

P00 to P06 function as a 7-bit I/O port. These pins also function as timer I/O, serial interface data I/O, clock I/O, and chip select input.

The following operation modes can be specified in 1-bit units.

#### (1) Port mode

P00 to P06 function as a 7-bit I/O port. P00 to P06 can be set to input or output in 1-bit units using port mode register 0 (PM0). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 0 (PU0).

# (2) Control mode

P00 to P06 function as timer I/O, serial interface data I/O, clock I/O, and chip select input.

#### (a) TI000, TI001

These are the pins for inputting an external count clock to 16-bit timer/event counters 00 and 01 and are also for inputting a capture trigger signal to the capture registers (CR000, CR010 or CR001, CR011) of 16-bit timer/event counters 00 and 01.

#### (b) TI010, TI011

These are the pins for inputting a capture trigger signal to the capture register (CR000 or CR001) of 16-bit timer/event counters 00 and 01.

#### (c) TO00, TO01

These are timer output pins.

#### (d) SI11

This is a serial interface serial data input pin.

# (e) SO11

This is a serial interface serial data output pin.

# (f) SCK11

This is the serial interface serial clock I/O pin.

# (g) SSI11

This is the serial interface chip select input pin.

# 2.2.2 P10 to P17 (port 1)

P10 to P17 function as an 8-bit I/O port. These pins also function as pins for external interrupt request input, serial interface data I/O, clock I/O, timer I/O, and flash memory programming mode setting.

The following operation modes can be specified in 1-bit units.

# (1) Port mode

P10 to P17 function as an 8-bit I/O port. P10 to P17 can be set to input or output in 1-bit units using port mode register 1 (PM1). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 1 (PU1).

### (2) Control mode

P10 to P17 function as external interrupt request input, serial interface data I/O, clock I/O, timer I/O, and flash memory programming mode setting.

# (a) SI10

This is a serial interface serial data input pin.

### (b) SO10

This is a serial interface serial data output pin.

# (c) SCK10

This is a serial interface serial clock I/O pin.

# (d) RxD0, RxD6

These are the serial data input pins of the asynchronous serial interface.

#### (e) TxD0, TxD6

These are the serial data output pins of the asynchronous serial interface.

#### (f) TI50

This is the pin for inputting an external count clock to 8-bit timer/event counter 50.

#### (g) TO50, TOH0, and TOH1

These are timer output pins.

#### (h) INTP5

This is an external interrupt request input pin for which the valid edge (rising edge, falling edge, or both rising and falling edges) can be specified.

#### (i) FLMD1

This is the pin for setting the flash memory programming mode.

#### 2.2.3 P20 to P27 (port 2)

P20 to P27 function as an 8-bit input-only port. These pins also function as pins for A/D converter analog input. The following operation modes can be specified in 1-bit units.

### (1) Port mode

P20 to P27 function as an 8-bit input-only port.

### (2) Control mode

P20 to P27 function as A/D converter analog input pins (ANI0 to ANI7). When using these pins as analog input pins, see (5) ANI0/P20 to ANI7/P27 in 13.6 Cautions for A/D Converter.

# 2.2.4 P30 to P33 (port 3)

P30 to P33 function as a 4-bit I/O port. These pins also function as pins for external interrupt request input and timer I/O.

The following operation modes can be specified in 1-bit units.

### (1) Port mode

P30 to P33 function as a 4-bit I/O port. P30 to P33 can be set to input or output in 1-bit units using port mode register 3 (PM3). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 3 (PU3).

### (2) Control mode

P30 to P33 function as external interrupt request input pins and timer I/O pins.

#### (a) INTP1 to INTP4

These are the external interrupt request input pins for which the valid edge (rising edge, falling edge, or both rising and falling edges) can be specified.

#### (b) TI51

This is an external count clock input pin to 8-bit timer/event counter 51.

#### (c) TO51

This is a timer output pin.

#### Caution In the $\mu$ PD78F0148HD, be sure to pull the P31 pin down after reset to prevent malfunction.

**Remark** P31/INTP2 and P32/INTP3 of the  $\mu$ PD78F0148HD can be used as on-chip debug mode setting pins when the on-chip debug function is used. For details, refer to **CHAPTER 28 ON-CHIP DEBUG FUNCTION (\muPD78F0148HD ONLY).** 

# 2.2.5 P40 to P47 (port 4)

P40 to P47 function as an 8-bit I/O port. These pins also function as address/data bus pins. The following operation modes can be specified.

## (1) Port mode

P40 to P47 function as an 8-bit I/O port. P40 to P47 can be set to input or output in 1-bit units using port mode register 4 (PM4). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 4 (PU4).

#### (2) Control mode

P40 to P47 function as the pins for the lower address/data bus (AD0 to AD7) in external memory expansion mode.

#### <R> Caution The external bus interface function cannot be used in (A1) grade products.

#### 2.2.6 P50 to P57 (port 5)

P50 to P57 function as an 8-bit I/O port. These pins also function as address bus pins. The following operation modes can be specified.

#### (1) Port mode

P50 to P57 function as an 8-bit I/O port. P50 to P57 can be set to input or output in 1-bit units using port mode register 5 (PM5). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 5 (PU5).

#### (2) Control mode

P50 to P57 function as the pins for the higher address bus (A8 to A15) in external memory expansion mode.

#### <R> Caution The external bus interface function cannot be used in (A1) grade products.

#### 2.2.7 P60 to P67 (port 6)

P60 to P67 function as an 8-bit I/O port. These pins also function as control pins in external memory expansion mode.

The following operation modes can be specified.

#### (1) Port mode

P60 to P67 function as an 8-bit I/O port. P60 to P67 can be set to input port or output port in 1-bit units using port mode register 6 (PM6).

P60 to P63 are N-ch open-drain pins. Use of an on-chip pull-up resistor can be specified for P64 to P67 by pull-up resistor option register 6 (PU6).

# (2) Control mode

P64 to P67 function as control signal output pins (RD, WR, WAIT, ASTB) in external memory expansion mode.

# Cautions 1. P66 can be used as an I/O port if the external wait is not used in external memory expansion mode.

<R>

2. The external bus interface function cannot be used in (A1) grade products.

#### 2.2.8 P70 to P77 (port 7)

P70 to P77 function as an 8-bit I/O port. These pins also function as key interrupt input pins. The following operation modes can be specified in 1-bit units.

### (1) Port mode

P70 to P77 function as an 8-bit I/O port. P70 to P77 can be set to input or output in 1-bit units using port mode register 7 (PM7). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 7 (PU7).

### (2) Control mode

P70 to P77 function as key interrupt input pins.

## 2.2.9 P120 (port 12)

P120 functions as a 1-bit I/O port. This pin also functions as a pin for external interrupt request input. The following operation modes can be specified.

### (1) Port mode

P120 functions as a 1-bit I/O port. P120 can be set to input or output using port mode register 12 (PM12). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 12 (PU12).

#### (2) Control mode

P120 functions as an external interrupt request input pin (INTP0) for which the valid edge (rising edge, falling edge, or both rising and falling edges) can be specified.

### 2.2.10 P130 (port 13)

P130 functions as a 1-bit output-only port.

#### 2.2.11 P140 to P145 (port 14)

P140 to P145 function as a 6-bit I/O port. These pins also function as external interrupt request input, clock output, buzzer output, serial interface data I/O, clock I/O, busy input, and strobe output pins.

The following operation modes can be specified in 1-bit units.

#### (1) Port mode

P140 to P145 function as a 6-bit I/O port. P140 to P145 can be set to input or output in 1-bit units using port mode register 14 (PM14). Use of an on-chip pull-up resistor can be specified by pull-up resistor option register 14 (PU14).

# (2) Control mode

P140 to P145 function as external interrupt request input, clock output, buzzer output, serial interface data I/O, clock I/O, busy input, and strobe output pins.

# (a) INTP6, INTP7

These are the external interrupt request input pins for which the valid edge (rising edge, falling edge, or both rising and falling edges) can be specified.

# (b) PCL

This is a clock output pin.

# (c) BUZ

This is a buzzer output pin.

# (d) SIA0

This is a serial interface serial data input pin.

# (e) SOA0

This is a serial interface serial data output pin.

# (f) SCKA0

This is a serial interface serial clock I/O pin.

# (g) BUSY0

This is a serial interface busy input pin.

# (h) STB0

This is a serial interface strobe output pin.

### 2.2.12 AVREF

This is the A/D converter reference voltage input pin and the positive power supply pin of P20 to P27 and A/D converter.

When the A/D converter is not used, connect this pin directly to EVDD or VDD<sup>Note</sup>.

Note Connect port 2 directly to EVDD when it is used as a digital port.

# 2.2.13 AVss

This is the A/D converter ground potential pin. Even when the A/D converter is not used, always use this pin with the same potential as the EVss pin or Vss pin.

# 2.2.14 RESET

This is the active-low system reset input pin.

#### 2.2.15 X1 and X2

These are the pins for connecting a resonator for high-speed system clock. When supplying an external clock, input a signal to the X1 pin and input the inverse signal to the X2 pin.

**Remark** The X1 and X2 pins of the  $\mu$ PD78F0148HD can be used as on-chip debug mode setting pins when the on-chip debug function is used. For details, refer to **CHAPTER 28 ON-CHIP DEBUG FUNCTION** ( $\mu$ PD78F0148HD ONLY).

#### 2.2.16 XT1 and XT2

These are the pins for connecting a resonator for subsystem clock. When supplying an external clock, input a signal to the XT1 pin and input the inverse signal to the XT2 pin.

#### 2.2.17 VDD and EVDD

 $V_{\text{DD}}$  is the positive power supply pin for other than ports.  $EV_{\text{DD}}$  is the positive power supply pin for ports.

#### 2.2.18 Vss and EVss

Vss is the ground potential pin for other than ports. EVss is the ground potential pin for ports.

# 2.2.19 FLMD0 and FLMD1

This is a pin for setting flash memory programming mode.

Connect FLMD0 to EVss or Vss in the normal operation mode (FLMD1 is used as P17/TI50/TO50 pin).

In flash memory programming mode, be sure to connect these pins to the flash programmer.

# 2.3 Pin I/O Circuits and Recommended Connection of Unused Pins

Table 2-2 shows the types of pin I/O circuits and the recommended connections of unused pins. Refer to **Figure 2-1** for the configuration of the I/O circuit of each type.

| Pin Name                           | I/O Circuit Type | I/O   | Recommended Connection of Unused Pins                                                             |
|------------------------------------|------------------|-------|---------------------------------------------------------------------------------------------------|
| P00/TI000                          | 8-A              | I/O   | Input: Independently connect to EV <sub>DD</sub> or EV <sub>SS</sub> via a resistor.              |
| P01/TI010/TO00                     |                  |       | Output: Leave open.                                                                               |
| P02/SO11                           |                  |       |                                                                                                   |
| P03/SI11                           |                  |       |                                                                                                   |
| P04/SCK11                          |                  |       |                                                                                                   |
| P05/SSI11/TI001                    |                  |       |                                                                                                   |
| P06/TI011/TO01                     |                  |       |                                                                                                   |
| P10/SCK10/TxD0                     |                  |       |                                                                                                   |
| P11/SI10/RxD0                      |                  |       |                                                                                                   |
| P12/SO10                           | 5-A              | -     |                                                                                                   |
| P13/TxD6                           |                  |       |                                                                                                   |
| P14/RxD6                           | 8-A              | -     |                                                                                                   |
| P15/TOH0                           | 5-A              |       |                                                                                                   |
| P16/TOH1/INTP5                     | 8-A              | -     |                                                                                                   |
| P17/TI50/TO50/FLMD1                |                  |       |                                                                                                   |
| P20/ANI0 to P27/ANI7               | 9-C              | Input | Connect to AVREF or AVss.                                                                         |
| P30/INTP1                          | 8-A              | I/O   | Input: Independently connect to EV <sub>DD</sub> or EV <sub>SS</sub> via a resistor.              |
| P31/INTP2<br>(except μPD78F0148HD) |                  |       | Output: Leave open.                                                                               |
| P31/INTP2 (µPD78F0148HD)           |                  |       | Connect to EVss via a resistor.                                                                   |
| P32/INTP3                          |                  |       | Input: Independently connect to EVDD or EVSS via a resistor.                                      |
| P33/TI51/TO51/INTP4                |                  |       | Output: Leave open.                                                                               |
| P40/AD0 to P47/AD7                 | 5-A              |       |                                                                                                   |
| P50/A8 to P57/A15                  |                  |       |                                                                                                   |
| P60, P61                           | 13-R             |       | Input: Connect to EVss.                                                                           |
| P62, P63                           | 13-W             |       | Output: Leave this pin open at low-level output after clearing the output latch of the port to 0. |
| P64/WD                             | 5-A              | ]     | Input: Independently connect to EV <sub>DD</sub> or EV <sub>SS</sub> via a resistor.              |
| P65/WR                             |                  |       | Output: Leave open.                                                                               |
| P66/WAIT                           |                  |       |                                                                                                   |
| P67/ASTB                           |                  |       |                                                                                                   |
| P70/KR0 to P77/KR7                 | 8-A              | 1     |                                                                                                   |
| P120/INTP0                         |                  |       |                                                                                                   |

# Table 2-2. Pin I/O Circuit Types (1/2)

| Pin Name             | I/O Circuit Type | I/O    | Recommended Connection of Unused Pins                             |
|----------------------|------------------|--------|-------------------------------------------------------------------|
| P130                 | 3-C              | Output | Leave open.                                                       |
| P140/PCL/INTP6       | 8-A              | I/O    | Input: Independently connect to EVDD or EVSS via a resistor.      |
| P141/BUZ/BUSY0/INTP7 |                  |        | Output: Leave open.                                               |
| P142/SCKA0           |                  |        |                                                                   |
| P143/SIA0            |                  |        |                                                                   |
| P144/SOA0            | 5-A              |        |                                                                   |
| P145/STB             |                  |        |                                                                   |
| RESET                | 2                | Input  | Connect to EVDD or VDD.                                           |
| XT1                  | 16               |        | Connect directly to EVss or Vss <sup>Note 1</sup> .               |
| XT2                  |                  | _      | Leave open.                                                       |
| AVREF                | -                |        | Connect directly to EVDD or VDD <sup>Note 2</sup> .               |
| AVss                 |                  |        | Connect directly to EVss or Vss.                                  |
| FLMD0                |                  |        | Connect to EVss or Vss.                                           |
| NC                   |                  |        | Leave open (connecting to $V_{DD}$ or $V_{SS}$ is also possible). |

# Table 2-2. Pin I/O Circuit Types (2/2)

Notes 1. Bit 6 (FRC) of the processor clock control register (PCC) must be set to 1 after reset mode is released.

2. Connect port 2 directly to EVDD when it is used as a digital port.

Figure 2-1. Pin I/O Circuit List (1/2)





Figure 2-1. Pin I/O Circuit List (2/2)

# CHAPTER 3 CPU ARCHITECTURE

## 3.1 Memory Space

Products in the 78K0/KF1+ can each access a 64 KB memory space. Figures 3-1 and 3-2 show the memory maps.

Caution Because the initial value of the internal expansion RAM size switching register (IXS) is 0CH, set IXS = 0AH as the initial setting. When using the 78K0/KF1+ to evaluate the program of a mask ROM version of the 78K0/KF1, set the following values to the internal memory size switching register (IMS) and IXS.

| Table 3-1. | Set Values of Internal Memory Size Switching Register (IMS) |
|------------|-------------------------------------------------------------|
|            | and Internal Expansion RAM Size Switching Register (IXS)    |

| Flash Memory Version<br>(78K0/KF1+) | Target Mask ROM Version<br>(78K0/KF1) | IMS | IXS |
|-------------------------------------|---------------------------------------|-----|-----|
| _                                   | μPD780143                             | C6H | 0CH |
| _                                   | μPD780144                             | C8H |     |
| _                                   | μPD780146                             | ССН | 0AH |
| μPD78F0148H, 78F0148HD              | μPD780148                             | CFH |     |



Figure 3-1. Memory Map (µPD78F0148H)



NoteWhen boot swap is not used:Set the option bytes to 0080H to 0084H.When boot swap is used:Set the option bytes to 0080H to 0084H and 1080H to 1084H.



Figure 3-2. Memory Map (µPD78F0148HD)



- **Notes 1.** During on-chip debugging, about 7 to 16 bytes of this area are used as the user data backup area for communication.
  - **2.** During on-chip debugging, use of this area is disabled because it is used as the communication command area (008FH to 018FH: debugger's default setting).
  - 3. When boot swap is not used: Set the option bytes to 0080H to 0084H, and the on-chip debug security IDs to 0085H to 008EH.

When boot swap is used: Set the option bytes to 0080H to 0084H and 1080H to 1084H, and the on-chip debug security IDs to 0085H to 008EH and 1085H to 108EH.

## 3.1.1 Internal program memory space

The internal program memory space stores the program and table data. Normally, it is addressed with the program counter (PC).

78K0/KF1+ products incorporate internal ROM (flash memory), as shown below.

| Table 3-2. Internal ROM Capac |
|-------------------------------|
|-------------------------------|

| Part Number            | Internal ROM       |                                        |  |  |  |  |
|------------------------|--------------------|----------------------------------------|--|--|--|--|
|                        | Structure Capacity |                                        |  |  |  |  |
| μPD78F0148H, 78F0148HD | Flash memory       | $61440 \times 8$ bits (0000H to EFFFH) |  |  |  |  |

The internal program memory space is divided into the following areas.

#### (1) Vector table area

The 64-byte area 0000H to 003FH is reserved as a vector table area. The program start addresses for branch upon reset signal input or generation of each interrupt request are stored in the vector table area.

Of the 16-bit address, the lower 8 bits are stored at even addresses and the higher 8 bits are stored at odd addresses.

| Vector Table Address | Interrupt Source       | Vector Table Address | Interrupt Source |
|----------------------|------------------------|----------------------|------------------|
| 0000H                | RESET input, POC, LVI, | 0020H                | INTTM000         |
|                      | clock monitor, WDT     | 0022H                | INTTM010         |
| 0004H                | INTLVI                 | 0024H                | INTAD            |
| 0006H                | INTP0                  | 0026H                | INTSR0           |
| 0008H                | INTP1                  | 0028H                | INTWTI           |
| 000AH                | INTP2                  | 002AH                | INTTM51          |
| 000CH                | INTP3                  | 002CH                | INTKR            |
| 000EH                | INTP4                  | 002EH                | INTWT            |
| 0010H                | INTP5                  | 0030H                | INTP6            |
| 0012H                | INTSRE6                | 0032H                | INTP7            |
| 0014H                | INTSR6                 | 0034H                | INTDMU           |
| 0016H                | INTST6                 | 0036H                | INTCSI11         |
| 0018H                | INTCSI10/INTST0        | 0038H                | INTTM001         |
| 001AH                | INTTMH1                | 003AH                | INTTM011         |
| 001CH                | INTTMH0                | 003CH                | INTACSI          |
| 001EH                | INTTM50                | 003EH                | BRK              |

| Table 3-3. | Vector Table |  |
|------------|--------------|--|
|            |              |  |

#### (2) CALLT instruction table area

The 64-byte area 0040H to 007FH can store the subroutine entry address of a 1-byte call instruction (CALLT).

### (3) Option byte area

The option byte area is assigned to the 1-byte area of 0080H. Refer to CHAPTER 26 OPTION BYTE for details.

### (4) CALLF instruction entry area

The area 0800H to 0FFFH can perform a direct subroutine call with a 2-byte call instruction (CALLF).

### 3.1.2 Internal data memory space

78K0/KF1+ products incorporate the following RAMs.

### (1) Internal high-speed RAM

The internal high-speed RAM consists of  $1024 \times 8$  bits (FB00H to FEFFH).

The 32-byte area FEE0H to FEFFH is assigned to four general-purpose register banks consisting of eight 8-bit registers per one bank.

This area cannot be used as a program area in which instructions are written and executed.

The internal high-speed RAM can also be used as a stack memory.

### (2) Internal expansion RAM

The internal expansion RAM consists of  $1024 \times 8$  bits (F400H to F7FFH).

The internal expansion RAM can also be used as a normal data area similar to the internal high-speed RAM, as well as a program area in which instructions can be written and executed.

The internal expansion RAM cannot be used as a stack memory.

# 3.1.3 Special function register (SFR) area

On-chip peripheral hardware special function registers (SFRs) are allocated in the area FF00H to FFFFH (refer to **Table 3-4 Special Function Register List** in **3.2.3 Special function registers (SFRs)**).

Caution Do not access addresses to which SFRs are not assigned.

#### 3.1.4 Data memory addressing

Addressing refers to the method of specifying the address of the instruction to be executed next or the address of the register or memory relevant to the execution of instructions.

Several addressing modes are provided for addressing the memory relevant to the execution of instructions for the 78K0/KF1+, based on operability and other considerations. For areas containing data memory in particular, special addressing methods designed for the functions of special function registers (SFR) and general-purpose registers are available for use. Figures 3-3 and 3-4 show correspondence between data memory and addressing. For details of each addressing mode, refer to **3.4 Operand Address Addressing**.



Figure 3-3. Correspondence Between Data Memory and Addressing (µPD78F0148H)



#### Figure 3-4. Correspondence Between Data Memory and Addressing (µPD78F0148HD)



<R>

- **Notes 1.** During on-chip debugging, about 7 to 16 bytes of this area are used as the user data backup area for communication.
  - During on-chip debugging, use of this area is disabled because it is used as the communication command area (008FH to 018FH: debugger's default setting).

# 3.2 Processor Registers

The 78K0/KF1+ products incorporate the following processor registers.

#### 3.2.1 Control registers

The control registers control the program sequence, statuses and stack memory. The control registers consist of a program counter (PC), a program status word (PSW) and a stack pointer (SP).

#### (1) Program counter (PC)

The program counter is a 16-bit register that holds the address information of the next program to be executed. In normal operation, the PC is automatically incremented according to the number of bytes of the instruction to be fetched. When a branch instruction is executed, immediate data and register contents are set. RESET input sets the reset vector table values at addresses 0000H and 0001H to the program counter.

#### Figure 3-5. Format of Program Counter



#### (2) Program status word (PSW)

The program status word is an 8-bit register consisting of various flags set/reset by instruction execution. Program status word contents are automatically stacked upon interrupt request generation or PUSH PSW instruction execution and are restored upon execution of the RETB, RETI and POP PSW instructions. RESET input sets the PSW to 02H.

#### Figure 3-6. Format of Program Status Word



#### (a) Interrupt enable flag (IE)

This flag controls the interrupt request acknowledge operations of the CPU.

When 0, the IE flag is set to the interrupt disabled (DI) state, and all maskable interrupt requests are disabled. Other interrupt requests are all disabled.

When 1, the IE flag is set to the interrupt enabled (EI) state and interrupt request acknowledgment is controlled with an in-service priority flag (ISP), an interrupt mask flag for various interrupt sources, and a priority specification flag.

The IE flag is reset (0) upon DI instruction execution or interrupt acknowledgment and is set (1) upon EI instruction execution.

# (b) Zero flag (Z)

When the operation result is zero, this flag is set (1). It is reset (0) in all other cases.

### (c) Register bank select flags (RBS0 and RBS1)

These are 2-bit flags to select one of the four register banks. In these flags, the 2-bit information that indicates the register bank selected by SEL RBn instruction execution is stored.

# (d) Auxiliary carry flag (AC)

If the operation result has a carry from bit 3 or a borrow at bit 3, this flag is set (1). It is reset (0) in all other cases.

### (e) In-service priority flag (ISP)

This flag manages the priority of acknowledgeable maskable vectored interrupts. When this flag is 0, low-level vectored interrupt requests specified by a priority specification flag register (PR0L, PR0H, PR1L, PR1H) (refer to **19.3 (3) Priority specification flag registers (PR0L, PR0H, PR1L, PR1H)**) can not be acknowledged. Actual request acknowledgment is controlled by the interrupt enable flag (IE).

### (f) Carry flag (CY)

This flag stores overflow and underflow upon add/subtract instruction execution. It stores the shift-out value upon rotate instruction execution and functions as a bit accumulator during bit operation instruction execution.

## (3) Stack pointer (SP)

This is a 16-bit register to hold the start address of the memory stack area. Only the internal high-speed RAM area can be set as the stack area.

#### Figure 3-7. Format of Stack Pointer



The SP is decremented ahead of write (save) to the stack memory and is incremented after read (restored) from the stack memory.

Each stack operation saves/restores data as shown in Figures 3-8 and 3-9.

# Caution Since RESET input makes the SP contents undefined, be sure to initialize the SP before using the stack.

#### Figure 3-8. Data to Be Saved to Stack Memory

# (a) PUSH rp instruction (when SP = FEE0H)



(b) CALL, CALLF, CALLT instructions (when SP = FEE0H)



## (c) Interrupt, BRK instructions (when SP = FEE0H)



# Figure 3-9. Data to Be Restored from Stack Memory

# (a) POP rp instruction (when SP = FEDEH)



(b) RET instruction (when SP = FEDEH)



(c) RETI, RETB instructions (when SP = FEDDH)



#### 3.2.2 General-purpose registers

General-purpose registers are mapped at particular addresses (FEE0H to FEFFH) of the data memory. The general-purpose registers consists of 4 banks, each bank consisting of eight 8-bit registers (X, A, C, B, E, D, L, and H).

Each register can be used as an 8-bit register, and two 8-bit registers can also be used in a pair as a 16-bit register (AX, BC, DE, and HL).

These registers can be described in terms of function names (X, A, C, B, E, D, L, H, AX, BC, DE, and HL) and absolute names (R0 to R7 and RP0 to RP3).

Register banks to be used for instruction execution are set by the CPU control instruction (SEL RBn). Because of the 4-register bank configuration, an efficient program can be created by switching between a register for normal processing and a register for interrupts for each bank.

# Figure 3-10. Configuration of General-Purpose Registers



#### (a) Absolute name

#### (b) Function name



# 3.2.3 Special function registers (SFRs)

Unlike a general-purpose register, each special function register has a special function. SFRs are allocated to the FF00H to FFFFH area.

Special function registers can be manipulated like general-purpose registers, using operation, transfer and bit manipulation instructions. The manipulatable bit units, 1, 8, and 16, depend on the special function register type. Each manipulation bit unit can be specified as follows.

• 1-bit manipulation

Describe the symbol reserved by the assembler for the 1-bit manipulation instruction operand (sfr.bit). This manipulation can also be specified with an address.

• 8-bit manipulation

Describe the symbol reserved by the assembler for the 8-bit manipulation instruction operand (sfr). This manipulation can also be specified with an address.

• 16-bit manipulation

Describe the symbol reserved by the assembler for the 16-bit manipulation instruction operand (sfrp). When specifying an address, describe an even address.

Table 3-4 gives a list of the special function registers. The meanings of items in the table are as follows.

Symbol

Symbol indicating the address of a special function register. It is a reserved word in the RA78K0, and is defined as an sfr variable using the #pragma sfr directive in the CC78K0. When using the RA78K0, ID78K0-NS, ID78K0, or SM78K0, symbols can be written as an instruction operand.

• R/W

Indicates whether the corresponding special function register can be read or written.

R/W: Read/write enable

- R: Read only
- W: Write only
- Manipulatable bit units

Indicates the manipulatable bit unit (1, 8, or 16). "-" indicates a bit unit for which manipulation is not possible.

After reset

Indicates each register status upon RESET input.

| Address | Special Function Register (SFR) Name        | Symbol | R/W | V Manipulatable Bit Unit |              | After        |          |
|---------|---------------------------------------------|--------|-----|--------------------------|--------------|--------------|----------|
|         |                                             |        |     | 1 Bit                    | 8 Bits       | 16 Bits      | Reset    |
| FF00H   | Port register 0                             | P0     | R/W | $\checkmark$             |              | _            | 00H      |
| FF01H   | Port register 1                             | P1     | R/W | $\checkmark$             |              | _            | 00H      |
| FF02H   | Port register 2                             | P2     | R   |                          |              | _            | Undefine |
| FF03H   | Port register 3                             | P3     | R/W | $\checkmark$             |              | _            | 00H      |
| FF04H   | Port register 4                             | P4     | R/W | $\checkmark$             |              | _            | 00H      |
| FF05H   | Port register 5                             | P5     | R/W | $\checkmark$             |              | _            | 00H      |
| FF06H   | Port register 6                             | P6     | R/W | $\checkmark$             |              | _            | 00H      |
| FF07H   | Port register 7                             | P7     | R/W | $\checkmark$             |              | _            | 00H      |
| FF08H   | A/D conversion result register              | ADCR   | R   | _                        | _            | $\checkmark$ | Undefine |
| FF09H   |                                             |        |     |                          |              |              |          |
| FF0AH   | Receive buffer register 6                   | RXB6   | R   | _                        |              | _            | FFH      |
| FF0BH   | Transmit buffer register 6                  | TXB6   | R/W | _                        |              | _            | FFH      |
| FF0CH   | Port register 12                            | P12    | R/W | $\checkmark$             |              | _            | 00H      |
| FF0DH   | Port register 13                            | P13    | R/W | $\checkmark$             |              | _            | 00H      |
| FF0EH   | Port register 14                            | P14    | R/W |                          | $\checkmark$ | _            | 00H      |
| FF0FH   | Serial I/O shift register 10                | SIO10  | R   | _                        | $\checkmark$ | _            | 00H      |
| FF10H   | 16-bit timer counter 00                     | TM00   | R   | _                        | _            | V            | 0000H    |
| FF11H   |                                             |        |     |                          |              |              |          |
| FF12H   | 16-bit timer capture/compare register 000   | CR000  | R/W | _                        | _            | $\checkmark$ | 0000H    |
| FF13H   |                                             |        |     |                          |              |              |          |
| FF14H   | 16-bit timer capture/compare register 010   | CR010  | R/W | _                        | _            | $\checkmark$ | 0000H    |
| FF15H   |                                             |        |     |                          |              |              |          |
| FF16H   | 8-bit timer counter 50                      | TM50   | R   | _                        |              | _            | 00H      |
| FF17H   | 8-bit timer compare register 50             | CR50   | R/W | _                        |              | _            | 00H      |
| FF18H   | 8-bit timer H compare register 00           | CMP00  | R/W | _                        |              | _            | 00H      |
| FF19H   | 8-bit timer H compare register 10           | CMP10  | R/W | _                        |              | _            | 00H      |
| FF1AH   | 8-bit timer H compare register 01           | CMP01  | R/W | _                        |              | _            | 00H      |
| FF1BH   | 8-bit timer H compare register 11           | CMP11  | R/W | _                        |              | _            | 00H      |
| FF1FH   | 8-bit timer counter 51                      | TM51   | R   | _                        |              | _            | 00H      |
| FF20H   | Port mode register 0                        | PM0    | R/W | $\checkmark$             |              | _            | FFH      |
| FF21H   | Port mode register 1                        | PM1    | R/W | $\checkmark$             |              | _            | FFH      |
| FF23H   | Port mode register 3                        | PM3    | R/W | $\checkmark$             |              | _            | FFH      |
| FF24H   | Port mode register 4                        | PM4    | R/W | $\checkmark$             |              | _            | FFH      |
| FF25H   | Port mode register 5                        | PM5    | R/W | $\checkmark$             | $\checkmark$ | -            | FFH      |
| FF26H   | Port mode register 6                        | PM6    | R/W | $\checkmark$             |              | _            | FFH      |
| FF27H   | Port mode register 7                        | PM7    | R/W | $\checkmark$             | $\checkmark$ | _            | FFH      |
| FF28H   | A/D converter mode register                 | ADM    | R/W | $\checkmark$             |              | _            | 00H      |
| FF29H   | Analog input channel specification register | ADS    | R/W | $\checkmark$             |              | _            | 00H      |
| FF2AH   | Power-fail comparison mode register         | PFM    | R/W | $\checkmark$             |              | _            | 00H      |
| FF2BH   | Power-fail comparison threshold register    | PFT    | R/W | _                        | $\checkmark$ | _            | 00H      |
| FF2CH   | Port mode register 12                       | PM12   | R/W | $\checkmark$             | $\checkmark$ | _            | FFH      |
| FF2EH   | Port mode register 14                       | PM14   | R/W |                          |              | _            | FFH      |

| Table 3-4. | Special | Function | Register | List ( | (1/4) |
|------------|---------|----------|----------|--------|-------|
|------------|---------|----------|----------|--------|-------|

| Address | Special Function Register (SFR) Name                            |            | Symbol |     | Manipulatable Bit Unit |              |              | After     |
|---------|-----------------------------------------------------------------|------------|--------|-----|------------------------|--------------|--------------|-----------|
|         |                                                                 |            |        |     | 1 Bit                  | 8 Bits       | 16 Bits      | Reset     |
| FF30H   | Pull-up resistor option register 0                              | PU0        |        | R/W | $\checkmark$           | $\checkmark$ | -            | 00H       |
| FF31H   | Pull-up resistor option register 1                              | PU1        |        | R/W | $\checkmark$           | $\checkmark$ | -            | 00H       |
| FF33H   | Pull-up resistor option register 3                              | PU3        |        | R/W | $\checkmark$           | $\checkmark$ | -            | 00H       |
| FF34H   | Pull-up resistor option register 4                              | PU4        |        | R/W | $\checkmark$           | $\checkmark$ | -            | 00H       |
| FF35H   | Pull-up resistor option register 5                              | PU5        |        | R/W | $\checkmark$           | $\checkmark$ | -            | 00H       |
| FF36H   | Pull-up resistor option register 6                              | PU6        |        | R/W | $\checkmark$           | $\checkmark$ | -            | 00H       |
| FF37H   | Pull-up resistor option register 7                              | PU7        |        | R/W | $\checkmark$           | $\checkmark$ | -            | 00H       |
| FF3CH   | Pull-up resistor option register 12                             | PU12       |        | R/W | $\checkmark$           | $\checkmark$ | -            | 00H       |
| FF3EH   | Pull-up resistor option register 14                             | PU14       |        | R/W | $\checkmark$           | $\checkmark$ | -            | 00H       |
| FF40H   | Clock output selection register                                 | CKS        |        | R/W | $\checkmark$           | $\checkmark$ | -            | 00H       |
| FF41H   | 8-bit timer compare register 51                                 | CR51       |        | R/W | -                      | $\checkmark$ | -            | 00H       |
| FF43H   | 8-bit timer mode control register 51                            | TMC5       | 1      | R/W | $\checkmark$           | $\checkmark$ | -            | 00H       |
| FF47H   | Memory expansion mode register                                  | MEM        |        | R/W | $\checkmark$           | $\checkmark$ | -            | 00H       |
| FF48H   | External interrupt rising edge enable register                  | EGP        |        | R/W | $\checkmark$           | $\checkmark$ | -            | 00H       |
| FF49H   | External interrupt falling edge enable register                 | EGN        |        | R/W | $\checkmark$           | $\checkmark$ | -            | 00H       |
| FF4AH   | Serial I/O shift register 11                                    | SIO11      |        | R   | _                      | $\checkmark$ | -            | 00H       |
| FF4CH   | Transmit buffer register 11                                     | SOTB11     |        | R/W | -                      | $\checkmark$ | -            | Undefined |
| FF4FH   | Input switch control register                                   | ISC        |        | R/W | $\checkmark$           | $\checkmark$ | -            | 00H       |
| FF50H   | Asynchronous serial interface operation mode register 6         | ASIM6      |        | R/W | $\checkmark$           | $\checkmark$ | -            | 01H       |
| FF53H   | Asynchronous serial interface reception error status register 6 | ASIS6      |        | R   | _                      | $\checkmark$ | -            | 00H       |
| FF55H   | Asynchronous serial interface transmission status register 6    | ASIF6      |        | R   | -                      | $\checkmark$ | -            | 00H       |
| FF56H   | Clock selection register 6                                      | CKSR       | 6      | R/W | _                      | $\checkmark$ | _            | 00H       |
| FF57H   | Baud rate generator control register 6                          | BRGC       | 6      | R/W | _                      | $\checkmark$ | _            | FFH       |
| FF58H   | Asynchronous serial interface control register 6                | ASICL      | .6     | R/W | $\checkmark$           | $\checkmark$ | _            | 16H       |
| FF60H   | Remainder data register 0                                       | SDR0       | SDR0L  | R   | _                      | $\checkmark$ | $\checkmark$ | 00H       |
| FF61H   |                                                                 |            | SDR0H  |     | _                      | $\checkmark$ |              | 00H       |
| FF62H   | Multiplication/division data register A0                        | MDAOL      | MDA0LL | R/W | _                      | $\checkmark$ | $\checkmark$ | 00H       |
| FF63H   |                                                                 |            | MDA0LH |     | _                      | $\checkmark$ |              | 00H       |
| FF64H   |                                                                 | MDA0H      | MDA0HL | R/W | _                      | $\checkmark$ | $\checkmark$ | 00H       |
| FF65H   |                                                                 |            | MDA0HH |     | -                      | $\checkmark$ |              | 00H       |
| FF66H   | Multiplication/division data register B0                        | MDB0 MDB0L |        | R/W | _                      | $\checkmark$ | $\checkmark$ | 00H       |
| FF67H   |                                                                 |            | MDB0H  | 1   | _                      | $\checkmark$ | 1            | 00H       |
| FF68H   | Multiplier/divider control register 0                           | DMUC       | 0      | R/W | $\checkmark$           | $\checkmark$ | -            | 00H       |
| FF69H   | 8-bit timer H mode register 0                                   | тмни       | 1D0    | R/W | $\checkmark$           | $\checkmark$ | -            | 00H       |
| FF6AH   | Timer clock selection register 50                               | TCL50      | )      | R/W | _                      | $\checkmark$ | _            | 00H       |

| Table 3-4. | Special | Function | Register | List (2/4) |
|------------|---------|----------|----------|------------|
|------------|---------|----------|----------|------------|

| Address | Special Function Register (SFR) Name                            | Symbol | R/W | Man          | pulatable B  | it Unit | After               |
|---------|-----------------------------------------------------------------|--------|-----|--------------|--------------|---------|---------------------|
|         |                                                                 |        |     | 1 Bit        | 8 Bits       | 16 Bits | Reset               |
| FF6BH   | 8-bit timer mode control register 50                            | TMC50  | R/W | $\checkmark$ | $\checkmark$ | _       | 00H                 |
| FF6CH   | 8-bit timer H mode register 1                                   | TMHMD1 | R/W | $\checkmark$ |              | -       | 00H                 |
| FF6DH   | 8-bit timer H carrier control register 1                        | TMCYC1 | R/W | $\checkmark$ |              | -       | 00H                 |
| FF6EH   | Key return mode register                                        | KRM    | R/W | $\checkmark$ |              | _       | 00H                 |
| FF6FH   | Watch timer operation mode register                             | WTM    | R/W | $\checkmark$ |              | _       | 00H                 |
| FF70H   | Asynchronous serial interface operation mode register 0         | ASIM0  | R/W | $\checkmark$ | V            | -       | 01H                 |
| FF71H   | Baud rate generator control register 0                          | BRGC0  | R/W | _            | $\checkmark$ | -       | 1FH                 |
| FF72H   | Receive buffer register 0                                       | RXB0   | R   | _            |              | -       | FFH                 |
| FF73H   | Asynchronous serial interface reception error status register 0 | ASIS0  | R   | -            | $\checkmark$ | _       | 00H                 |
| FF74H   | Transmit shift register 0                                       | TXS0   | W   | -            | $\checkmark$ | -       | FFH                 |
| FF80H   | Serial operation mode register 10                               | CSIM10 | R/W | $\checkmark$ | $\checkmark$ | -       | 00H                 |
| FF81H   | Serial clock selection register 10                              | CSIC10 | R/W | $\checkmark$ | $\checkmark$ | -       | 00H                 |
| FF84H   | Transmit buffer register 10                                     | SOTB10 | R/W | _            | $\checkmark$ | -       | Undefined           |
| FF88H   | Serial operation mode register 11                               | CSIM11 | R/W | $\checkmark$ | $\checkmark$ | -       | 00H                 |
| FF89H   | Serial clock selection register 11                              | CSIC11 | R/W | $\checkmark$ | $\checkmark$ | -       | 00H                 |
| FF8CH   | Timer clock selection register 51                               | TCL51  | R/W | _            | $\checkmark$ | -       | 00H                 |
| FF90H   | Serial operation mode specification register 0                  | CSIMA0 | R/W | $\checkmark$ |              | -       | 00H                 |
| FF91H   | Serial status register 0                                        | CSIS0  | R/W | $\checkmark$ | $\checkmark$ | -       | 00H                 |
| FF92H   | Serial trigger register 0                                       | CSIT0  | R/W | $\checkmark$ |              | -       | 00H                 |
| FF93H   | Divisor selection register 0                                    | BRGCA0 | R/W | -            |              | -       | 03H                 |
| FF94H   | Automatic data transfer address point specification register 0  | ADTP0  | R/W | -            | V            | -       | 00H                 |
| FF95H   | Automatic data transfer interval specification register 0       | ADTI0  | R/W | -            | V            | -       | 00H                 |
| FF96H   | Serial I/O shift register 0                                     | SIOA0  | R/W | -            |              | -       | 00H                 |
| FF97H   | Automatic data transfer address count register 0                | ADTC0  | R   | -            |              | _       | 00H                 |
| FF98H   | Watchdog timer mode register                                    | WDTM   | R/W | -            |              | -       | 67H                 |
| FF99H   | Watchdog timer enable register                                  | WDTE   | R/W | _            |              | _       | 9AH                 |
| FFA0H   | Internal oscillation mode register                              | RCM    | R/W | $\checkmark$ |              | _       | 00H                 |
| FFA1H   | Main clock mode register                                        | MCM    | R/W | $\checkmark$ |              | _       | 00H                 |
| FFA2H   | Main OSC control register                                       | MOC    | R/W | $\checkmark$ |              | _       | 00H                 |
| FFA3H   | Oscillation stabilization time counter status register          | OSTC   | R   | $\checkmark$ | $\checkmark$ | _       | 00H                 |
| FFA4H   | Oscillation stabilization time select register                  | OSTS   | R/W | _            |              | -       | 05H                 |
| FFA9H   | Clock monitor mode register                                     | CLM    | R/W | $\checkmark$ |              | _       | 00H                 |
| FFACH   | Reset control flag register                                     | RESF   | R   | _            | $\checkmark$ | _       | 00H <sup>Note</sup> |
| FFB0H   | 16-bit timer counter 01                                         | TM01   | R   | _            | -            | V       | 0000H               |
| FFB1H   |                                                                 |        |     |              |              |         |                     |

| Table 3-4. | Special | Function | Register | List ( | (3/4) |
|------------|---------|----------|----------|--------|-------|
|------------|---------|----------|----------|--------|-------|

**Note** This value varies depending on the reset source.

| Address | Special Function Register (SFR) Name                             | Symbol   |             | R/W | Mani         | pulatable Bi | t Unit       | After                 |
|---------|------------------------------------------------------------------|----------|-------------|-----|--------------|--------------|--------------|-----------------------|
|         |                                                                  |          |             |     | 1 Bit        | 8 Bits       | 16 Bits      | Reset                 |
| FFB2H   | 16-bit timer capture/compare register 001                        | CR001    |             | R/W | _            | -            |              | 0000H                 |
| FFB3H   |                                                                  |          |             |     |              |              |              |                       |
| FFB4H   | 16-bit timer capture/compare register 011                        | CR01     | 1           | R/W | _            | -            |              | 0000H                 |
| FFB5H   |                                                                  |          |             |     |              |              |              |                       |
| FFB6H   | 16-bit timer mode control register 01                            | TMC0     | 1           | R/W | $\checkmark$ | $\checkmark$ | -            | 00H                   |
| FFB7H   | Prescaler mode register 01                                       | PRM0     | 1           | R/W | $\checkmark$ | $\checkmark$ | -            | 00H                   |
| FFB8H   | Capture/compare control register 01                              | CRC0     | 1           | R/W |              | $\checkmark$ | -            | 00H                   |
| FFB9H   | 16-bit timer output control register 01                          | TOC0     | 1           | R/W |              | $\checkmark$ | -            | 00H                   |
| FFBAH   | 16-bit timer mode control register 00                            | TMC0     | 0           | R/W |              | $\checkmark$ | -            | 00H                   |
| FFBBH   | Prescaler mode register 00                                       | PRM0     | 0           | R/W |              | $\checkmark$ | -            | 00H                   |
| FFBCH   | Capture/compare control register 00                              | CRC0     | 0           | R/W | $\checkmark$ | $\checkmark$ | -            | 00H                   |
| FFBDH   | 16-bit timer output control register 00                          | TOC0     | 0           | R/W |              | $\checkmark$ | -            | 00H                   |
| FFBEH   | Low-voltage detection register                                   | LVIM     |             | R/W |              | $\checkmark$ | -            | 00H <sup>Note 1</sup> |
| FFBFH   | Low-voltage detection level selection register                   | LVIS     |             | R/W | _            | $\checkmark$ | -            | 00H <sup>Note 1</sup> |
| FFC0H   | Flash protect command register                                   | PFCMD    |             | W   | -            | $\checkmark$ | -            | Undefined             |
| FFC2H   | Flash status register                                            | PFS      |             | R/W | $\checkmark$ | $\checkmark$ | -            | 00H                   |
| FFC4H   | Flash programming mode control register                          | FLPMC    |             | R/W | $\checkmark$ | $\checkmark$ | _            | 0XH <sup>Note 2</sup> |
| FFE0H   | Interrupt request flag register 0L                               | IF0      | <b>IF0L</b> | R/W | $\checkmark$ | $\checkmark$ | $\checkmark$ | 00H                   |
| FFE1H   | Interrupt request flag register 0H                               |          | <b>IF0H</b> | R/W | $\checkmark$ | $\checkmark$ |              | 00H                   |
| FFE2H   | Interrupt request flag register 1L                               | IF1      | IF1L        | R/W | $\checkmark$ | $\checkmark$ | $\checkmark$ | 00H                   |
| FFE3H   | Interrupt request flag register 1H                               |          | IF1H        | R/W | $\checkmark$ | $\checkmark$ |              | 00H                   |
| FFE4H   | Interrupt mask flag register 0L                                  | MK0      | MK0L        | R/W | $\checkmark$ | $\checkmark$ | $\checkmark$ | FFH                   |
| FFE5H   | Interrupt mask flag register 0H                                  |          | MK0H        | R/W | $\checkmark$ | $\checkmark$ |              | FFH                   |
| FFE6H   | Interrupt mask flag register 1L                                  | MK1      | MK1L        | R/W | $\checkmark$ | $\checkmark$ | $\checkmark$ | FFH                   |
| FFE7H   | Interrupt mask flag register 1H                                  |          | MK1H        | R/W | $\checkmark$ | $\checkmark$ |              | DFH                   |
| FFE8H   | Priority specification flag register 0L                          | PR0      | PR0L        | R/W | $\checkmark$ | $\checkmark$ | $\checkmark$ | FFH                   |
| FFE9H   | Priority specification flag register 0H                          | PR0H     |             | R/W | $\checkmark$ | $\checkmark$ |              | FFH                   |
| FFEAH   | Priority specification flag register 1L                          | PR1 PR1L |             | R/W | $\checkmark$ | $\checkmark$ | $\checkmark$ | FFH                   |
| FFEBH   | Priority specification flag register 1H                          | PR1H     |             | R/W | $\checkmark$ | $\checkmark$ |              | FFH                   |
| FFF0H   | Internal memory size switching registerNote 3                    | IMS      |             | R/W | _            | $\checkmark$ | -            | CFH                   |
| FFF4H   | Internal expansion RAM size switching register <sup>Note 3</sup> | IXS      |             | R/W | _            | $\checkmark$ | -            | 0CH                   |
| FFF8H   | Memory expansion wait setting register                           | ММ       |             | R/W | $\checkmark$ | $\checkmark$ | -            | 10H                   |
| FFFBH   | Processor clock control register                                 | PCC      |             | R/W |              | $\checkmark$ | _            | 00H                   |

# Table 3-4. Special Function Register List (4/4)

Notes 1. This value varies depending on the reset source.

- 2. This value varies depending on the operation mode.
  - User mode: 08H
  - On-board mode: 0CH

**Note 3.** Because the initial value of the internal expansion RAM size switching register (IXS) is 0CH, set IXS = 0AH as the initial setting. When using the 78K0/KF1+ to evaluate the program of a mask ROM version of the 78K0/KF1, set the following values to the internal memory size switching register (IMS) and IXS.

| Flash Memory Version<br>(78K0/KF1+) | Target Mask ROM Version<br>(78K0/KF1) | IMS | IXS |
|-------------------------------------|---------------------------------------|-----|-----|
| -                                   | μPD780143                             | C6H | 0CH |
| _                                   | μPD780144                             | C8H |     |
| _                                   | μPD780146                             | ССН | 0AH |
| μPD78F0148H, 78F0148HD              | μPD780148                             | CFH |     |

## 3.3 Instruction Address Addressing

An instruction address is determined by program counter (PC) contents and is normally incremented (+1 for each byte) automatically according to the number of bytes of an instruction to be fetched each time another instruction is executed. When a branch instruction is executed, the branch destination information is set to the PC and branched by the following addressing (for details of instructions, refer to **78K/0 Series Instructions User's Manual (U12326E)**.

#### 3.3.1 Relative addressing

#### [Function]

The value obtained by adding 8-bit immediate data (displacement value: jdisp8) of an instruction code to the start address of the following instruction is transferred to the program counter (PC) and branched. The displacement value is treated as signed two's complement data (-128 to +127) and bit 7 becomes a sign bit. In other words, relative addressing consists of relative branching from the start address of the following instruction to the -128 to +127 range.

This function is carried out when the BR \$addr16 instruction or a conditional branch instruction is executed.

#### [Illustration]



When S = 0, all bits of  $\alpha$  are 0. When S = 1, all bits of  $\alpha$  are 1.

# 3.3.2 Immediate addressing

# [Function]

Immediate data in the instruction word is transferred to the program counter (PC) and branched. This function is carried out when the CALL !addr16 or BR !addr16 or CALLF !addr11 instruction is executed. CALL !addr16 and BR !addr16 instructions can be branched to the entire memory space. The CALLF !addr11 instruction is branched to the 0800H to 0FFFH area.

# [Illustration]

In the case of CALL !addr16 and BR !addr16 instructions



In the case of CALLF !addr11 instruction



### 3.3.3 Table indirect addressing

# [Function]

Table contents (branch destination address) of the particular location to be addressed by bits 1 to 5 of the immediate data of an operation code are transferred to the program counter (PC) and branched.

This function is carried out when the CALLT [addr5] instruction is executed.

This instruction references the address stored in the memory table from 40H to 7FH, and allows branching to the entire memory space.

# [Illustration]



# 3.3.4 Register addressing

# [Function]

Register pair (AX) contents to be specified with an instruction word are transferred to the program counter (PC) and branched.

This function is carried out when the BR AX instruction is executed.

# [Illustration]



# 3.4 Operand Address Addressing

The following methods are available to specify the register and memory (addressing) to undergo manipulation during instruction execution.

### 3.4.1 Implied addressing

### [Function]

The register that functions as an accumulator (A and AX) among the general-purpose registers is automatically (implicitly) addressed.

Of the 78K0/KF1+ instruction words, the following instructions employ implied addressing.

| Instruction | Register to Be Specified by Implied Addressing                                  |
|-------------|---------------------------------------------------------------------------------|
| MULU        | A register for multiplicand and AX register for product storage                 |
| DIVUW       | AX register for dividend and quotient storage                                   |
| ADJBA/ADJBS | A register for storage of numeric values that become decimal correction targets |
| ROR4/ROL4   | A register for storage of digit data that undergoes digit rotation              |

#### [Operand format]

Because implied addressing can be automatically employed with an instruction, no particular operand format is necessary.

#### [Description example]

In the case of MULU X

With an 8-bit  $\times$  8-bit multiply instruction, the product of A register and X register is stored in AX. In this example, the A and AX registers are specified by implied addressing.

## 3.4.2 Register addressing

# [Function]

The general-purpose register to be specified is accessed as an operand with the register bank select flags (RBS0 to RBS1) and the register specify codes (Rn and RPn) of an operation code.

Register addressing is carried out when an instruction with the following operand format is executed. When an 8-bit register is specified, one of the eight registers is specified with 3 bits in the operation code.

# [Operand format]

| Identifier | Description            |  |  |  |
|------------|------------------------|--|--|--|
| r          | X, A, C, B, E, D, L, H |  |  |  |
| rp         | AX, BC, DE, HL         |  |  |  |

'r' and 'rp' can be described by absolute names (R0 to R7 and RP0 to RP3) as well as function names (X, A, C, B, E, D, L, H, AX, BC, DE, and HL).

# [Description example]

MOV A, C; when selecting C register as r



INCW DE; when selecting DE register pair as rp

Operation code



### 3.4.3 Direct addressing

# [Function]

The memory to be manipulated is directly addressed with immediate data in an instruction word becoming an operand address.

# [Operand format]

| Identifier | Description                    |
|------------|--------------------------------|
| addr16     | Label or 16-bit immediate data |

### [Description example]

MOV A, !0FE00H; when setting !addr16 to FE00H

| Operation code | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | OP code |
|----------------|---|---|---|---|---|---|---|---|---------|
|                | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00H     |
|                | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | FEH     |

# [Illustration]



# 3.4.4 Short direct addressing

# [Function]

The memory to be manipulated in the fixed space is directly addressed with 8-bit data in an instruction word. This addressing is applied to the 256-byte space FE20H to FF1FH. Internal RAM and special function registers (SFRs) are mapped at FE20H to FEFFH and FF00H to FF1FH, respectively.

The SFR area (FF00H to FF1FH) where short direct addressing is applied is a part of the overall SFR area. Ports that are frequently accessed in a program and compare and capture registers of the timer/event counter are mapped in this area, allowing SFRs to be manipulated with a small number of bytes and clocks.

When 8-bit immediate data is at 20H to FFH, bit 8 of an effective address is set to 0. When it is at 00H to 1FH, bit 8 is set to 1. Refer to the **[Illustration]** shown below.

# [Operand format]

| Identifier Description |       |                                                                          |  |  |  |  |
|------------------------|-------|--------------------------------------------------------------------------|--|--|--|--|
| S                      | addr  | Immediate data that indicate label or FE20H to FF1FH                     |  |  |  |  |
| Si                     | addrp | Immediate data that indicate label or FE20H to FF1FH (even address only) |  |  |  |  |

# [Description example]

MOV 0FE30H, A; when transferring value of A register to saddr (FE30H)



# [Illustration]



When 8-bit immediate data is 20H to FFH,  $\alpha$  = 0 When 8-bit immediate data is 00H to 1FH,  $\alpha$  = 1

#### 3.4.5 Special function register (SFR) addressing

# [Function]

A memory-mapped special function register (SFR) is addressed with 8-bit immediate data in an instruction word. This addressing is applied to the 240-byte spaces FF00H to FFCFH and FFE0H to FFFFH. However, the SFRs mapped at FF00H to FF1FH can be accessed with short direct addressing.

### [Operand format]

| Identifier | Description                                                             |
|------------|-------------------------------------------------------------------------|
| sfr        | Special function register name                                          |
| sfrp       | 16-bit manipulatable special function register name (even address only) |

#### [Description example]

MOV PM0, A; when selecting PM0 (FF20H) as sfr



# [Illustration]



#### 3.4.6 Register indirect addressing

# [Function]

Register pair contents specified by a register pair specify code in an instruction word and by a register bank select flag (RBS0 and RBS1) serve as an operand address for addressing the memory. This addressing can be carried out for all the memory spaces.

# [Operand format]



#### [Description example]

A

MOV A, [DE]; when selecting [DE] as register pair



#### 3.4.7 Based addressing

#### [Function]

8-bit immediate data is added as offset data to the contents of the base register, that is, the HL register pair in the register bank specified by the register bank select flag (RBS0 and RBS1), and the sum is used to address the memory. Addition is performed by expanding the offset data as a positive number to 16 bits. A carry from the 16th bit is ignored. This addressing can be carried out for all the memory spaces.

#### [Operand format]

| Identifier | Description |
|------------|-------------|
| _          | [HL + byte] |

#### [Description example]

MOV A, [HL + 10H]; when setting byte to 10H





#### 3.4.8 Based indexed addressing

#### [Function]

The B or C register contents specified in an instruction word are added to the contents of the base register, that is, the HL register pair in the register bank specified by the register bank select flag (RBS0 and RBS1), and the sum is used to address the memory. Addition is performed by expanding the B or C register contents as a positive number to 16 bits. A carry from the 16th bit is ignored. This addressing can be carried out for all the memory spaces.

#### [Operand format]

| Identifier | Description        |
|------------|--------------------|
| _          | [HL + B], [HL + C] |

1

#### [Description example]

MOV A, [HL + B]; when selecting B register

| Operation code | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
|----------------|---|---|---|---|---|---|---|
|----------------|---|---|---|---|---|---|---|

[Illustration]



#### 3.4.9 Stack addressing

# [Function]

The stack area is indirectly addressed with the stack pointer (SP) contents.

This addressing method is automatically employed when the PUSH, POP, subroutine call and return instructions are executed or the register is saved/reset upon generation of an interrupt request. With stack addressing, only the internal high-speed RAM area can be accessed.

#### [Description example]

PUSH DE; when saving DE register

| Operation code | 1 | 0 | 1 |
|----------------|---|---|---|
| Operation code |   | 0 | 1 |

| 0 1 1 0 1 0 1 | 1 | 0 1 | 0 1 1 | 01 | 0 1 |
|---------------|---|-----|-------|----|-----|
|---------------|---|-----|-------|----|-----|

# [Illustration]



#### **CHAPTER 4 PORT FUNCTIONS**

# 4.1 Port Functions

There are two types of pin I/O buffer power supplies: AVREF and EVDD. The relationship between these power supplies and the pins is shown below.

| Power Supply | Corresponding Pins              |
|--------------|---------------------------------|
| AVREF        | P20 to P27                      |
| EVDD         | Port pins other than P20 to P27 |

Table 4-1. Pin I/O Buffer Power Supplies

78K0/KF1+ products are provided with the ports shown in Figure 4-1, which enable variety of control operations. The functions of each port are shown in Table 4-2.

In addition to the function as digital I/O ports, these ports have several alternate functions. For details of the alternate functions, refer to **CHAPTER 2 PIN FUNCTIONS**.



#### Figure 4-1. Port Types

| Table 4 | 4-2. | Port | Functions | (1/2) |
|---------|------|------|-----------|-------|
|---------|------|------|-----------|-------|

| Pin Name   | I/O   | Fur                                                                                                                                                          | nction                                                                                                                                  | After Reset | Alternate Function   |
|------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------|
| P00        | I/O   | Port 0.                                                                                                                                                      | Port 0.                                                                                                                                 |             |                      |
| P01        |       | 7-bit I/O port.                                                                                                                                              |                                                                                                                                         |             | TI010/TO00           |
| P02        |       | Input/output can be specified in Use of an on-chip pull-up resis                                                                                             |                                                                                                                                         |             | SO11                 |
| P03        |       | software setting.                                                                                                                                            | tor can be specified by a                                                                                                               |             | SI11                 |
| P04        |       |                                                                                                                                                              |                                                                                                                                         |             | SCK11                |
| P05        |       |                                                                                                                                                              |                                                                                                                                         |             | SSI11/TI001          |
| P06        |       |                                                                                                                                                              |                                                                                                                                         |             | TI011/TO01           |
| P10        | I/O   | Port 1.                                                                                                                                                      |                                                                                                                                         | Input       | SCK10/TxD0           |
| P11        |       | 8-bit I/O port.                                                                                                                                              |                                                                                                                                         |             | SI10/RxD0            |
| P12        |       | Input/output can be specified in Use of an on-chip pull-up resis                                                                                             |                                                                                                                                         |             | SO10                 |
| P13        |       | software setting.                                                                                                                                            | tor can be specified by a                                                                                                               |             | TxD6                 |
| P14        |       |                                                                                                                                                              |                                                                                                                                         |             | RxD6                 |
| P15        |       |                                                                                                                                                              |                                                                                                                                         | ТОН0        |                      |
| P16        |       |                                                                                                                                                              |                                                                                                                                         |             | TOH1/INTP5/<br>FLMD1 |
| P17        |       |                                                                                                                                                              |                                                                                                                                         |             | TI50/TO50            |
| P20 to P27 | Input | Port 2.<br>8-bit input-only port.                                                                                                                            |                                                                                                                                         | Input       | ANI0 to ANI7         |
| P30 to P32 | I/O   | Port 3.<br>4-bit I/O port.<br>Input/output can be specified in                                                                                               | Port 3.<br>4-bit I/O port.                                                                                                              |             |                      |
| P33        |       | Use of an on-chip pull-up resis<br>software setting.                                                                                                         |                                                                                                                                         |             | INTP4/TI51/TO51      |
| P40 to P47 | I/O   |                                                                                                                                                              | Port 4.<br>8-bit I/O port.<br>Input/output can be specified in 1-bit units.<br>Use of an on-chip pull-up resistor can be specified by a |             |                      |
| P50 to P57 | I/O   | Port 5.<br>8-bit I/O port.<br>Input/output can be specified in 1-bit units.<br>Use of an on-chip pull-up resistor can be specified by a<br>software setting. |                                                                                                                                         | Input       | A8 to A15            |
| P60 to P63 | I/O   | Port 6.                                                                                                                                                      | N-ch open-drain I/O port.                                                                                                               | Input       | _                    |
| P64        |       | 8-bit I/O port.<br>Input/output can be specified<br>in 1-bit units.                                                                                          | Use of an on-chip pull-up resistor can be specified by a                                                                                | - '         | RD                   |
| P65        |       |                                                                                                                                                              |                                                                                                                                         |             | WR                   |
| P66        |       |                                                                                                                                                              | software setting.                                                                                                                       |             | WAIT                 |
| P67        |       |                                                                                                                                                              |                                                                                                                                         |             | ASTB                 |

| Pin Name   | I/O    | Function                                                                                                                                                     | After Reset | Alternate Function  |
|------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------|
| P70 to P77 | I/O    | Port 7.<br>8-bit I/O port.<br>Input/output can be specified in 1-bit units.<br>Use of an on-chip pull-up resistor can be specified by a<br>software setting. | Input       | KR0 to KR7          |
| P120       | I/O    | Port 12.<br>1-bit I/O port.<br>Use of an on-chip pull-up resistor can be specified by a<br>software setting.                                                 | Input       | INTP0               |
| P130       | Output | Port 13.<br>1-bit output-only port.                                                                                                                          | Output      | -                   |
| P140       | I/O    | Port 14.                                                                                                                                                     | Input       | PCL/INTP6           |
| P141       |        | 6-bit I/O port.<br>Input/output can be specified in 1-bit units.                                                                                             |             | BUZ/BUSY0/<br>INTP7 |
| P142       |        | Use of an on-chip pull-up resistor can be specified by a software setting.                                                                                   |             | SCKA0               |
| P143       |        | conversion conting.                                                                                                                                          |             | SIA0                |
| P144       |        |                                                                                                                                                              |             | SOA0                |
| P145       |        |                                                                                                                                                              |             | STB0                |

| Table 4-2. | Port Function | s (2/2) |
|------------|---------------|---------|

# 4.2 Port Configuration

Ports consist of the following hardware.

| Table 4-3. | Port Configuration |
|------------|--------------------|
|------------|--------------------|

| Item              | Configuration                                                                                                                                                        |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Control registers | Port mode register (PM0, PM1, PM3 to PM7, PM12, PM14)<br>Port register (P0 to P7, P12 to P14)<br>Pull-up resistor option register (PU0, PU1, PU3 to PU7, PU12, PU14) |
| Port              | Total: 67 (CMOS I/O: 54, CMOS input: 8, CMOS output: 1, N-ch open drain I/O: 4)                                                                                      |
| Pull-up resistor  | Total: 54                                                                                                                                                            |

#### 4.2.1 Port 0

Port 0 is a 7-bit I/O port with an output latch. Port 0 can be set to the input mode or output mode in 1-bit units using port mode register 0 (PM0). When the P00 to P06 pins are used as an input port, use of an on-chip pull-up resistor can be specified in 1-bit units by pull-up resistor option register 0 (PU0).

This port can also be used for timer I/O, serial interface data I/O, and clock I/O.

RESET input sets port 0 to input mode.

Figures 4-2 to 4-5 show block diagrams of port 0.

# <R> Caution To use P02/SO11, P03/SI11, and P04/SCK11 as general-purpose ports, set serial operation mode register 11 (CSIM11) and serial clock selection register 11 (CSIC11) to the default status (00H).



Figure 4-2. Block Diagram of P00, P03, and P05

- PU0: Pull-up resistor option register 0
- PM0: Port mode register 0
- RD: Read signal
- WR xx: Write signal



Figure 4-3. Block Diagram of P01 and P06

- PU0: Pull-up resistor option register 0
- PM0: Port mode register 0
- RD: Read signal
- WR xx: Write signal

Figure 4-4. Block Diagram of P02



- PU0: Pull-up resistor option register 0
- PM0: Port mode register 0
- RD: Read signal
- WR××: Write signal



Figure 4-5. Block Diagram of P04

- PU0: Pull-up resistor option register 0
- PM0: Port mode register 0
- RD: Read signal
- WR xx: Write signal

#### 4.2.2 Port 1

Port 1 is an 8-bit I/O port with an output latch. Port 1 can be set to the input mode or output mode in 1-bit units using port mode register 1 (PM1). When the P10 to P17 pins are used as an input port, use of an on-chip pull-up resistor can be specified in 1-bit units by pull-up resistor option register 1 (PU1).

This port can also be used for external interrupt request input, serial interface data I/O, clock I/O, timer I/O, and flash memory programming mode setting.

RESET input sets port 1 to input mode.

Figures 4-6 to 4-10 show block diagrams of port 1.

<R> Caution To use P10/SCK10/TxD0, P11/SI10/RxD0, and P12/SO10 as general-purpose ports, set serial operation mode register 10 (CSIM10) and serial clock selection register 10 (CSIC10) to the default status (00H).



Figure 4-6. Block Diagram of P10

- PU1: Pull-up resistor option register 1
- PM1: Port mode register 1
- RD: Read signal
- WR×x: Write signal



Figure 4-7. Block Diagram of P11 and P14

- PU1: Pull-up resistor option register 1
- PM1: Port mode register 1
- RD: Read signal
- WR XX: Write signal



Figure 4-8. Block Diagram of P12 and P15

- PU1: Pull-up resistor option register 1
- PM1: Port mode register 1
- RD: Read signal
- WR××: Write signal





- PU1: Pull-up resistor option register 1
- PM1: Port mode register 1
- RD: Read signal
- WR xx: Write signal



Figure 4-10. Block Diagram of P16 and P17

- PU1: Pull-up resistor option register 1
- PM1: Port mode register 1
- RD: Read signal
- WR××: Write signal

# 4.2.3 Port 2

Port 2 is an 8-bit input-only port.

This port can also be used for A/D converter analog input.

Figure 4-11 shows a block diagram of port 2.





#### RD: Read signal

#### 4.2.4 Port 3

Port 3 is a 4-bit I/O port with an output latch. Port 3 can be set to the input mode or output mode in 1-bit units using port mode register 3 (PM3). When used as an input port, use of an on-chip pull-up resistor can be specified in 1-bit units by pull-up resistor option register 3 (PU3).

This port can also be used for external interrupt request input and timer I/O.

RESET input sets port 3 to input mode.

Figures 4-12 and 4-13 show block diagrams of port 3.

#### Caution In the $\mu$ PD78F0148HD, be sure to pull the P31 pin down after reset to prevent malfunction.

**Remark** P31/INTP2 and P32/INTP3 of the  $\mu$ PD78F0148HD can be used for on-chip debug mode setting when the on-chip debug function is used. For details, refer to **CHAPTER 28 ON-CHIP DEBUG FUNCTION** ( $\mu$ PD78F0148HD ONLY).



Figure 4-12. Block Diagram of P30 to P32

- PU3: Pull-up resistor option register 3
- PM3: Port mode register 3
- RD: Read signal
- WR××: Write signal



Figure 4-13. Block Diagram of P33

- PU3: Pull-up resistor option register 3
- PM3: Port mode register 3
- RD: Read signal
- WR xx: Write signal

# 4.2.5 Port 4

Port 4 is an 8-bit I/O port with an output latch. Port 4 can be set to the input mode or output mode in 1-bit units using port mode register 4 (PM4). Use of an on-chip pull-up resistor can be specified in 1-bit units with pull-up resistor option register 4 (PU4).

This port can also be used as an address/data bus in external memory expansion mode.

RESET input sets port 4 to input mode.

Figure 4-14 shows a block diagram of port 4.





PU4: Pull-up resistor option register 4

PM4: Port mode register 4

RD: Read signal

WR××: Write signal

### 4.2.6 Port 5

Port 5 is an 8-bit I/O port with an output latch. Port 5 can be set to the input mode or output mode in 1-bit units using port mode register 5 (PM5). Use of an on-chip pull-up resistor can be specified in 1-bit units using pull-up resistor option register 5 (PU5).

This port can also be used as an address bus in external memory expansion mode.

RESET input sets port 5 to input mode.

Figure 4-15 shows a block diagram of port 5.





PU5: Pull-up resistor option register 5

PM5: Port mode register 5

RD: Read signal

WR xx: Write signal

### 4.2.7 Port 6

Port 6 is an 8-bit I/O port with an output latch. Port 6 can be set to the input mode or output mode in 1-bit units using port mode register 6 (PM6).

This port has the following functions for pull-up resistors. These functions differ depending on the higher 4 bits/lower 4 bits of the port.

Table 4-4. Pull-up Resistor of Port 6

| Higher 4 Bits (Pins P64 to P67)                                    | Lower 4 Bits (Pins P60 to P63)             |
|--------------------------------------------------------------------|--------------------------------------------|
| An on-chip pull-up resistor can be connected in 1-bit units by PU6 | On-chip pull-up resistors are not provided |

PU6: Pull-up resistor option register 6

The P60 to P63 pins are N-ch open-drain pins.

The P64 to P67 pins can also be used for the control signal output function in external memory expansion mode. RESET input sets port 6 to input mode.

Figures 4-16 to 4-18 show block diagrams of port 6.

# Caution P66 can be used as an I/O port when an external wait is not used in external memory expansion mode.





PM6: Port mode register 6

RD: Read signal

WR×x: Write signal

Figure 4-17. Block Diagram of P64, P65, and P67



- PU6: Pull-up resistor option register 6
- PM6: Port mode register 6
- RD: Read signal
- WR xx: Write signal

Figure 4-18. Block Diagram of P66



- PU6: Pull-up resistor option register 6
- PM6: Port mode register 6
- RD: Read signal

WR xx: Write signal

# 4.2.8 Port 7

Port 7 is an 8-bit I/O port with an output latch. Port 7 can be set to the input mode or output mode in 1-bit units using port mode register 7 (PM7). When the P70 to P77 pins are used as an input port, use of an on-chip pull-up resistor can be specified in 1-bit units by pull-up resistor option register 7 (PU7).

This port can also be used for key return input.

RESET input sets port 7 to input mode.

Figure 4-19 shows a block diagram of port 7.





- PU7: Pull-up resistor option register 7
- PM7: Port mode register 7

RD: Read signal

WR××: Write signal

# 4.2.9 Port 12

Port 12 is a 1-bit I/O port with an output latch. Port 12 can be set to the input mode or output mode in 1-bit units using port mode register 12 (PM12). When used as an input port, use of an on-chip pull-up resistor can be specified by pull-up resistor option register 12 (PU12).

This port can also be used for external interrupt request input.

RESET input sets port 12 to input mode.

Figure 4-20 shows a block diagram of port 12.





- PM12: Port mode register 12
- RD: Read signal
- WR××: Write signal

# 4.2.10 Port 13

Port 13 is a 1-bit output-only port.

Figure 4-21 shows a block diagram of port 13.





RD: Read signal

WR××: Write signal

**Remark** When reset is effected, P130 outputs a low level. If P130 is set to output a high level before reset is effected, the output signal of P130 can be dummy-output as the CPU reset signal.

### 4.2.11 Port 14

Port 14 is a 6-bit I/O port with an output latch. Port 14 can be set to the input mode or output mode in 1-bit units using port mode register 14 (PM14). When the P140 to P145 pins are used as an input port, use of an on-chip pull-up resistor can be specified in 1-bit units by pull-up resistor option register 14 (PU14).

This port can also be used for external interrupt request input, serial interface data I/O, clock I/O, busy input, buzzer output, and clock output.

RESET input sets port 14 to input mode.

Figures 4-22 to 4-25 show block diagrams of port 14.



Figure 4-22. Block Diagram of P140 and P141

- PU14: Pull-up resistor option register 14
- PM14: Port mode register 14
- RD: Read signal
- WR××: Write signal



Figure 4-23. Block Diagram of P142

PU14:Pull-up resistor option register 14PM14:Port mode register 14RD:Read signal

WR××: Write signal





- PU14: Pull-up resistor option register 14
- PM14: Port mode register 14
- RD: Read signal
- WR×x: Write signal



Figure 4-25. Block Diagram of P144 and P145

PU14: Pull-up resistor option register 14PM14: Port mode register 14RD: Read signalWRxx: Write signal

# 4.3 Registers Controlling Port Function

Port functions are controlled by the following three types of registers.

- Port mode registers (PM0, PM1, PM3 to PM7, PM12, PM14)
- Port registers (P0 to P7, P12 to P14)
- Pull-up resistor option registers (PU0, PU1, PU3 to PU7, PU12, PU14)

#### (1) Port mode registers (PM0, PM1, PM3 to PM7, PM12, and PM14

These registers specify input or output mode for the port in 1-bit units.

These registers can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input sets these registers to FFH.

When port pins are used as alternate-function pins, set the port mode register and output latch as shown in Table 4-5.

| Symbol | 7    | 6                              | 5     | 4     | 3     | 2     | 1     | 0     | Address | After reset | R/W |
|--------|------|--------------------------------|-------|-------|-------|-------|-------|-------|---------|-------------|-----|
| PM0    | 1    | PM06                           | PM05  | PM04  | PM03  | PM02  | PM01  | PM00  | FF20H   | FFH         | R/W |
|        |      |                                |       |       |       |       |       |       |         |             |     |
|        | 7    | 6                              | 5     | 4     | 3     | 2     | 1     | 0     | L       |             |     |
| PM1    | PM17 | PM16                           | PM15  | PM14  | PM13  | PM12  | PM11  | PM10  | FF21H   | FFH         | R/W |
|        |      |                                |       |       |       |       |       |       |         |             |     |
|        | 7    | 6                              | 5     | 4     | 3     | 2     | 1     | 0     | 1       |             |     |
| PM3    | 1    | 1                              | 1     | 1     | PM33  | PM32  | PM31  | PM30  | FF23H   | FFH         | R/W |
|        |      |                                |       |       |       |       |       |       |         |             |     |
|        | 7    | 6                              | 5     | 4     | 3     | 2     | 1     | 0     | I       |             |     |
| PM4    | PM47 | PM46                           | PM45  | PM44  | PM43  | PM42  | PM41  | PM40  | FF24H   | FFH         | R/W |
|        |      |                                |       |       |       |       |       |       |         |             |     |
|        | 7    | 6                              | 5     | 4     | 3     | 2     | 1     | 0     | I       |             |     |
| PM5    | PM57 | PM56                           | PM55  | PM54  | PM53  | PM52  | PM51  | PM50  | FF25H   | FFH         | R/W |
|        |      |                                |       |       |       |       |       |       |         |             |     |
|        | 7    | 6                              | 5     | 4     | 3     | 2     | 1     | 0     | 1       |             |     |
| PM6    | PM67 | PM66                           | PM65  | PM64  | PM63  | PM62  | PM61  | PM60  | FF26H   | FFH         | R/W |
|        |      |                                |       |       |       |       |       |       |         |             |     |
|        | 7    | 6                              | 5     | 4     | 3     | 2     | 1     | 0     | I       |             |     |
| PM7    | PM77 | PM76                           | PM75  | PM74  | PM73  | PM72  | PM71  | PM70  | FF27H   | FFH         | R/W |
|        |      |                                |       |       |       |       |       |       |         |             |     |
|        | 7    | 6                              | 5     | 4     | 3     | 2     | 1     | 0     | I       |             |     |
| PM12   | 1    | 1                              | 1     | 1     | 1     | 1     | 1     | PM120 | FF2CH   | FFH         | R/W |
|        | _    | _                              | _     |       | _     | _     |       | _     |         |             |     |
|        | 7    | 6                              | 5     | 4     | 3     | 2     | 1     | 0     | 1       |             |     |
| PM14   | 1    | 1                              | PM145 | PM144 | PM143 | PM142 | PM141 | PM140 | FF2EH   | FFH         | R/W |
|        |      |                                |       |       |       |       |       |       |         |             |     |
|        | PMmn | Mmn Pmn pin I/O mode selection |       |       |       |       |       |       |         |             |     |

### Figure 4-26. Format of Port Mode Register

| PMmn | Pmn pin I/O mode selection<br>(m = 0, 1, 3 to 7, 12, 14; n = 0 to 7) |  |  |  |  |
|------|----------------------------------------------------------------------|--|--|--|--|
| 0    | Output mode (output buffer on)                                       |  |  |  |  |
| 1    | Input mode (output buffer off)                                       |  |  |  |  |

| Pin Name   | Alternate Function | PM××   | P××               |                 |
|------------|--------------------|--------|-------------------|-----------------|
|            | Function Name      | I/O    |                   |                 |
| P00        | TI000              | Input  | 1                 | ×               |
| P01        | TI010              | Input  | 1                 | ×               |
|            | ТО00               | Output | 0                 | 0               |
| P02        | SO11               | Output | 0                 | 0               |
| P03        | SI11               | Input  | 1                 | ×               |
| P04        | SCK11              | Input  | 1                 | ×               |
|            |                    | Output | 0                 | 1               |
| P05        | SSI11              | Input  | 1                 | ×               |
|            | TI001              | Input  | 1                 | ×               |
| P06        | TI011              | Input  | 1                 | ×               |
|            | TO01               | Output | 0                 | 0               |
| P10        | SCK10              | Input  | 1                 | ×               |
|            |                    | Output | 0                 | 1               |
|            | TxD0               | Output | 0                 | 1               |
| P11        | SI10               | Input  | 1                 | ×               |
|            | RxD0               | Input  | 1                 | ×               |
| P12        | SO10               | Output | 0                 | 0               |
| P13        | TxD6               | Output | 0                 | 1               |
| P14        | RxD6               | Input  | 1                 | ×               |
| P15        | ТОН0               | Output | 0                 | 0               |
| P16        | TOH1               | Output | 0                 | 0               |
|            | INTP5              | Input  | 1                 | ×               |
| P17        | ТІ50               | Input  | 1                 | ×               |
|            | ТО50               | Output | 0                 | 0               |
| P30 to P32 | INTP1 to INTP3     | Input  | 1                 | ×               |
| P33        | INTP4              | Input  | 1                 | ×               |
|            | TI51               | Input  | 1                 | ×               |
|            | TO51               | Output | 0                 | 0               |
| P40 to P47 | AD0 to AD7 I/O     |        | × <sup>Note</sup> |                 |
| P50 to P57 | A8 to A15          | Output | × <sup>Note</sup> |                 |
| P64        | RD                 | Output | × <sup>Note</sup> |                 |
| P65        | WR                 | Output | ×                 | ote             |
| P66        | WAIT               | Input  | 1 <sup>Note</sup> | $\times^{Note}$ |
| P67        | ASTB               | Output | × <sup>N</sup>    | ote             |

# Table 4-5. Settings of Port Mode Register and Output Latch When Using Alternate Function (1/2)

**Note** When using the alternate functions of the P40 to P47, P50 to P57, and P64 to P67 pins, select the function by using the memory expansion mode register (MEM).

PM××: Port mode register

Pxx: Port output latch

**Remark** ×: Don't care

| Pin Name   | Alternate Function | PM××   | P×× |   |
|------------|--------------------|--------|-----|---|
|            | Function Name      | I/O    |     |   |
| P70 to P77 | KR0 to KR7         | Input  | 1   | × |
| P120       | INTP0              | Input  | 1   | × |
| P140       | PCL                | Output | 0   | 0 |
|            | INTP6              | Input  | 1   | × |
| P141       | BUZ                | Output | 0   | 0 |
|            | BUSY0              | Input  | 1   | × |
|            | INTP7              | Input  | 1   | × |
| P142       | SCKAO              | Input  | 1   | × |
|            |                    | Output | 0   | 1 |
| P143       | SIA0               | Input  | 1   | × |
| P144       | SOA0               | Output | 0   | 0 |
| P145       | STB0               | Output | 0   | 0 |

Table 4-5. Settings of Port Mode Register and Output Latch When Using Alternate Function (2/2)

**Remark** ×: Don't care

PM xx: Port mode register

Pxx: Port output latch

## (2) Port registers (P0 to P7, P12 to P14)

These registers write the data that is output from the chip when data is output from a port.

If the data is read in the input mode, the pin level is read. If it is read in the output mode, the value of the output latch is read.

These registers can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input clears these registers to 00H (but P2 is undefined).

| Symbol | 7        | 6   | 5    | 4        | 3    | 2    | 1    | 0    | Address | After reset        | R/W   |
|--------|----------|-----|------|----------|------|------|------|------|---------|--------------------|-------|
| P0     | 0        | P06 | P05  | P04      | P03  | P02  | P01  | P00  | FF00H   | 00H (output latch) | R/W   |
|        |          |     |      |          | 1    |      |      |      | •       |                    |       |
|        | 7        | 6   | 5    | 4        | 3    | 2    | 1    | 0    | _       |                    |       |
| P1     | P17      | P16 | P15  | P14      | P13  | P12  | P11  | P10  | FF01H   | 00H (output latch) | R/W   |
|        |          | ·   |      |          |      |      |      |      | -       |                    |       |
|        | 7        | 6   | 5    | 4        | 3    | 2    | 1    | 0    | -       |                    |       |
| P2     | P27      | P26 | P25  | P24      | P23  | P22  | P21  | P20  | FF02H   | Undefined          | R     |
|        |          |     |      |          |      |      |      |      |         |                    |       |
|        | 7        | 6   | 5    | 4        | 3    | 2    | 1    | 0    | 1       |                    |       |
| P3     | 0        | 0   | 0    | 0        | P33  | P32  | P31  | P30  | FF03H   | 00H (output latch) | R/W   |
|        | _        |     | _    |          | -    | -    |      |      |         |                    |       |
|        | 7        | 6   | 5    | 4        | 3    | 2    | 1    | 0    | 1       |                    |       |
| P4     | P47      | P46 | P45  | P44      | P43  | P42  | P41  | P40  | FF04H   | 00H (output latch) | R/W   |
|        | 7        | 0   | -    | 4        | 0    | 0    |      | 0    |         |                    |       |
| D-5    | 7        | 6   | 5    | 4        | 3    | 2    | 1    | 0    |         |                    | -     |
| P5     | P57      | P56 | P55  | P54      | P53  | P52  | P51  | P50  | FF05H   | 00H (output latch) | R/W   |
|        | 7        | 6   | 5    | 4        | 3    | 2    | 1    | 0    |         |                    |       |
| P6     | ,<br>P67 | P66 | P65  | +<br>P64 | P63  | P62  | P61  | P60  | FF06H   | 00H (output latch) | R/W   |
| FU     | F07      | FOO | F03  | F04      | F03  | F02  | FOI  | FOU  |         |                    | U/ 88 |
|        | 7        | 6   | 5    | 4        | 3    | 2    | 1    | 0    |         |                    |       |
| P7     | P77      | P76 | P75  | P74      | P73  | P72  | P71  | P70  | FF07H   | 00H (output latch) | R/W   |
|        |          |     |      |          | 1    |      |      |      | 1       |                    |       |
|        | 7        | 6   | 5    | 4        | 3    | 2    | 1    | 0    |         |                    |       |
| P12    | 0        | 0   | 0    | 0        | 0    | 0    | 0    | P120 | FFOCH   | 00H (output latch) | R/W   |
|        |          |     |      | 1        |      |      | 1    | 1    | 4       |                    |       |
|        | 7        | 6   | 5    | 4        | 3    | 2    | 1    | 0    | _       |                    |       |
| P13    | 0        | 0   | 0    | 0        | 0    | 0    | 0    | P130 | FF0DH   | 00H (output latch) | R/W   |
|        |          |     |      |          |      |      |      |      | -       |                    |       |
|        | 7        | 6   | 5    | 4        | 3    | 2    | 1    | 0    | •       |                    |       |
| P14    | 0        | 0   | P145 | P144     | P143 | P142 | P141 | P140 | FF0EH   | 00H (output latch) | R/W   |
|        |          |     |      |          |      |      |      |      |         |                    |       |

# Figure 4-27. Format of Port Register

| Pmn | m = 0 to 7, 12 to 14; n = 0 to 7     |                                 |  |  |  |  |  |
|-----|--------------------------------------|---------------------------------|--|--|--|--|--|
|     | Output data control (in output mode) | Input data read (in input mode) |  |  |  |  |  |
| 0   | Output 0                             | Input low level                 |  |  |  |  |  |
| 1   | Output 1                             | Input high level                |  |  |  |  |  |

## (3) Pull-up resistor option registers (PU0, PU1, PU3 to PU7, PU12, and PU14)

These registers specify whether the on-chip pull-up resistors of P00 to P06, P10 to P17, P30 to P33, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P120, or P140 to P145 are to be used or not. On-chip pull-up resistors can be used in 1-bit units only for the bits set to input mode of the pins to which the use of an on-chip pull-up resistor has been specified in PU0, PU1, PU3 to PU7, PU12, and PU14. On-chip pull-up resistors cannot be connected to bits set to output mode and bits used as alternate-function output pins, regardless of the settings of PU0, PU1, PU3 to PU7, PU12, and PU7, PU12, and PU14.

These registers can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears these registers to 00H.

| Symbol | 7    | 6    | 5     | 4     | 3     | 2     | 1     | 0     | Address | After reset | R/W |
|--------|------|------|-------|-------|-------|-------|-------|-------|---------|-------------|-----|
| PU0    | 0    | PU06 | PU05  | PU04  | PU03  | PU02  | PU01  | PU00  | FF30H   | 00H         | R/W |
|        |      |      |       |       |       |       |       |       |         |             |     |
|        | 7    | 6    | 5     | 4     | 3     | 2     | 1     | 0     |         |             |     |
| PU1    | PU17 | PU16 | PU15  | PU14  | PU13  | PU12  | PU11  | PU10  | FF31H   | 00H         | R/W |
|        |      |      |       |       |       |       |       |       |         |             |     |
|        | 7    | 6    | 5     | 4     | 3     | 2     | 1     | 0     | I       |             |     |
| PU3    | 0    | 0    | 0     | 0     | PU33  | PU32  | PU31  | PU30  | FF33H   | 00H         | R/W |
|        |      |      |       |       |       |       |       |       |         |             |     |
|        | 7    | 6    | 5     | 4     | 3     | 2     | 1     | 0     | I       |             |     |
| PU4    | PU47 | PU46 | PU45  | PU44  | PU43  | PU42  | PU41  | PU40  | FF34H   | 00H         | R/W |
|        |      |      |       |       |       |       |       |       |         |             |     |
|        | 7    | 6    | 5     | 4     | 3     | 2     | 1     | 0     |         |             |     |
| PU5    | PU57 | PU56 | PU55  | PU54  | PU53  | PU52  | PU51  | PU50  | FF35H   | 00H         | R/W |
|        |      |      |       |       |       |       |       |       |         |             |     |
|        | 7    | 6    | 5     | 4     | 3     | 2     | 1     | 0     |         |             |     |
| PU6    | PU67 | PU66 | PU65  | PU64  | 0     | 0     | 0     | 0     | FF36H   | 00H         | R/W |
|        |      |      |       |       |       |       |       |       |         |             |     |
|        | 7    | 6    | 5     | 4     | 3     | 2     | 1     | 0     |         |             |     |
| PU7    | PU77 | PU76 | PU75  | PU74  | PU73  | PU72  | PU71  | PU70  | FF37H   | 00H         | R/W |
|        |      |      |       |       |       |       |       |       |         |             |     |
|        | 7    | 6    | 5     | 4     | 3     | 2     | 1     | 0     |         |             |     |
| PU12   | 0    | 0    | 0     | 0     | 0     | 0     | 0     | PU120 | FF3CH   | 00H         | R/W |
|        |      |      |       |       |       |       |       |       |         |             |     |
|        | 7    | 6    | 5     | 4     | 3     | 2     | 1     | 0     |         |             |     |
| PU14   | 0    | 0    | PU145 | PU144 | PU143 | PU142 | PU141 | PU140 | FF3EH   | 00H         | R/W |
|        |      |      |       |       |       |       |       |       |         |             |     |

#### Figure 4-28. Format of Pull-up Resistor Option Register

| PUmn | Pmn pin on-chip pull-up resistor selection |  |  |  |  |  |
|------|--------------------------------------------|--|--|--|--|--|
|      | (m = 0, 1, 3 to 7, 12, 14; n = 0 to 7)     |  |  |  |  |  |
| 0    | n-chip pull-up resistor not connected      |  |  |  |  |  |
| 1    | On-chip pull-up resistor connected         |  |  |  |  |  |

# 4.4 Port Function Operations

Port operations differ depending on whether the input or output mode is set, as shown below.

Caution In the case of 1-bit memory manipulation instruction, although a single bit is manipulated, the port is accessed as an 8-bit unit. Therefore, on a port with a mixture of input and output pins, the output latch contents for pins specified as input are undefined, even for bits other than the manipulated bit.

#### 4.4.1 Writing to I/O port

## (1) Output mode

A value is written to the output latch by a transfer instruction, and the output latch contents are output from the pin. Once data is written to the output latch, it is retained until data is written to the output latch again. The data of the output latch is cleared by reset.

#### (2) Input mode

A value is written to the output latch by a transfer instruction, but since the output buffer is off, the pin status does not change.

Once data is written to the output latch, it is retained until data is written to the output latch again.

#### 4.4.2 Reading from I/O port

#### (1) Output mode

The output latch contents are read by a transfer instruction. The output latch contents do not change.

#### (2) Input mode

The pin status is read by a transfer instruction. The output latch contents do not change.

#### 4.4.3 Operations on I/O port

#### (1) Output mode

An operation is performed on the output latch contents, and the result is written to the output latch. The output latch contents are output from the pins.

Once data is written to the output latch, it is retained until data is written to the output latch again. The data of the output latch is cleared by reset.

#### (2) Input mode

The pin level is read and an operation is performed on its contents. The result of the operation is written to the output latch, but since the output buffer is off, the pin status does not change.

## 5.1 External Bus Interface

The external bus interface connects external devices to areas other than the internal ROM, RAM, and SFR areas. Connection of external devices uses ports 4 to 6. Ports 4 to 6 control address/data, read/write strobe, wait, address strobe, etc.

The external bus interface is usable only when the high-speed system clock is selected as the CPU clock.

#### <R> Caution The external bus interface function cannot be used in (A1) grade products.

| Pin Functio | Pin Function When External Device Is Connected |            |  |  |  |  |  |  |  |
|-------------|------------------------------------------------|------------|--|--|--|--|--|--|--|
| Name        | Function                                       |            |  |  |  |  |  |  |  |
| AD0 to AD7  | Multiplexed address/data bus                   | P40 to P47 |  |  |  |  |  |  |  |
| A8 to A15   | Address bus                                    | P50 to P57 |  |  |  |  |  |  |  |
| RD          | Read strobe signal                             | P64        |  |  |  |  |  |  |  |
| WR          | Write strobe signal                            | P65        |  |  |  |  |  |  |  |
| WAIT        | Wait signal                                    | P66        |  |  |  |  |  |  |  |
| ASTB        | Address strobe signal                          | P67        |  |  |  |  |  |  |  |

Table 5-1. Pin Functions in External Memory Expansion Mode

| External Port           | Port 4       |      |      |   | Po | rt 5 |   |     |   |      |   |   | Po | rt 6 |       |         |      |
|-------------------------|--------------|------|------|---|----|------|---|-----|---|------|---|---|----|------|-------|---------|------|
| Expansion Mode          | 0 to 7       | 0    | 1    | 2 | 3  | 4    | 5 | 6   | 7 | 0    | 1 | 2 | 3  | 4    | 5     | 6       | 7    |
| Single-chip mode        | Port         | Port |      |   |    |      |   |     |   | Port |   |   |    |      |       |         |      |
| 256-byte expansion mode | Address/data | Port |      |   |    |      |   |     |   | Port |   |   |    | RD,  | WR, V | VAIT, / | ASTB |
| 4 KB expansion mode     | Address/data | Add  | ress |   |    | Port |   |     |   | Port |   |   |    | RD,  | WR, V | VAIT, / | ASTB |
| 16 KB expansion mode    | Address/data | Add  | ress |   |    |      |   | Por |   | Port |   |   |    | RD,  | WR, V | VAIT, / | ASTB |
| Full-address mode       | Address/data | Add  | ress |   |    |      |   |     |   | Port |   |   |    | RD,  | WR, V | VAIT, / | ASTB |

Caution When the external wait function is not used, the WAIT pin can be used as a port in all modes.

The memory maps when the external bus interface is used are as follows.

## Figure 5-1. Memory Map When Using External Bus Interface (1/2)

(a) Memory map of 78K0/KF1+ when flash memory is (b) Memory map of 78K0/KF1+ when flash memory is 24 KB, internal expansion RAM is 0 bytes 32 KB, internal expansion RAM is 0 bytes



Figure 5-1. Memory Map When Using External Bus Interface (2/2)

- (c) Memory map of  $\mu$ PD78F0148H and  $\mu$ PD78F0148HD (d) Memory map of  $\mu$ PD78F0148H and  $\mu$ PD78F0148HD when flash memory is 48 KB, internal explanation RAM is 1 KB
  - when flash memory is 60 KB, internal explanation RAM is 1 KB





## 5.2 Registers Controlling External Bus Interface

The external bus interface is controlled by the following two registers.

- Memory expansion mode register (MEM)
- Memory expansion wait setting register (MM)

## (1) Memory expansion mode register (MEM)

MEM sets the external expansion area. MEM is set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears MEM to 00H.

#### Figure 5-2. Format of Memory Expansion Mode Register (MEM)

Address: FF47H After reset: 00H R/W Symbol 2 0 7 6 5 4 3 1 0 0 0 0 MEM 0 MM2 MM1 MM0

| MM2 | MM1              | MM0 | Single-chip/memory<br>expansion mode selection P |                      |               | P40 to P47, P50 to P57, P64 to P67 pin state |           |                          |                                             |  |  |  |
|-----|------------------|-----|--------------------------------------------------|----------------------|---------------|----------------------------------------------|-----------|--------------------------|---------------------------------------------|--|--|--|
|     |                  |     |                                                  |                      | P40 to P47    | P50 to P53                                   | P54, P55  | P56, P57                 | P64 to P67                                  |  |  |  |
| 0   | 0                | 0   | Single-chip mode                                 |                      | Port mode     |                                              |           |                          |                                             |  |  |  |
| 0   | 1                | 1   | Memory<br>expansion                              | 256-byte<br>mode     | AD0 to<br>AD7 | Port mode                                    |           |                          | $P64 = \overline{RD}$ $P65 = \overline{WR}$ |  |  |  |
| 1   | 0                | 0   | mode <sup>Note</sup>                             | 4 KB<br>mode         |               | A8 to A11                                    | Port mode | P66 = WAIT<br>P67 = ASTB |                                             |  |  |  |
| 1   | 0                | 1   |                                                  | 16 KB<br>mode        |               |                                              | A12, A13  | Port mode                |                                             |  |  |  |
| 1   | 1                | 1   |                                                  | Full-address<br>mode |               |                                              |           | A14, A15                 |                                             |  |  |  |
| Oth | Other than above |     |                                                  | Setting prohibited   |               |                                              |           |                          |                                             |  |  |  |

**Note** When the CPU accesses the external memory expansion area, the lower bits of the address to be accessed are output to the specified pins (except in the full-address mode).

| External          | Address            |     |     |     |     |     | F   | Pins S | pecifie | d for A | ddress | 6   |     |     |     |     |     |
|-------------------|--------------------|-----|-----|-----|-----|-----|-----|--------|---------|---------|--------|-----|-----|-----|-----|-----|-----|
| Expansion<br>Mode | Accessed<br>by CPU | A15 | A14 | A13 | A12 | A11 | A10 | A9     | A8      | AD7     | AD6    | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 |
| 256-byte          | 6000H              | (0) | (1) | (1) | (0) | (0) | (0) | (0)    | (0)     | 0       | 0      | 0   | 0   | 0   | 0   | 0   | 0   |
| expansion<br>mode | 6001H              | (0) | (1) | (1) | (0) | (0) | (0) | (0)    | (0)     | 0       | 0      | 0   | 0   | 0   | 0   | 0   | 1   |
| mode              | 6055H              | (0) | (1) | (1) | (0) | (0) | (0) | (0)    | (0)     | 0       | 1      | 0   | 1   | 0   | 1   | 0   | 1   |
|                   | 60FEH              | (0) | (1) | (1) | (0) | (0) | (0) | (0)    | (0)     | 1       | 1      | 1   | 1   | 1   | 1   | 1   | 0   |
|                   | 60FFH              | (0) | (1) | (1) | (0) | (0) | (0) | (0)    | (0)     | 1       | 1      | 1   | 1   | 1   | 1   | 1   | 1   |
| 4 KB              | 6000H              | (0) | (1) | (1) | (0) | 0   | 0   | 0      | 0       | 0       | 0      | 0   | 0   | 0   | 0   | 0   | 0   |
| expansion<br>mode | 6001H              | (0) | (1) | (1) | (0) | 0   | 0   | 0      | 0       | 0       | 0      | 0   | 0   | 0   | 0   | 0   | 1   |
| mode              | 6100H              | (0) | (1) | (1) | (0) | 0   | 0   | 0      | 1       | 0       | 0      | 0   | 0   | 0   | 0   | 0   | 0   |
|                   | 6FFFH              | (0) | (1) | (1) | (0) | 1   | 1   | 1      | 1       | 1       | 1      | 1   | 1   | 1   | 1   | 1   | 1   |
| 16 KB             | 6000H              | (0) | (1) | 1   | 0   | 0   | 0   | 0      | 0       | 0       | 0      | 0   | 0   | 0   | 0   | 0   | 0   |
| expansion<br>mode | 7000H              | (0) | (1) | 1   | 1   | 0   | 0   | 0      | 0       | 0       | 0      | 0   | 0   | 0   | 0   | 0   | 0   |
| mode              | 8000H              | (1) | (0) | 0   | 0   | 0   | 0   | 0      | 0       | 0       | 0      | 0   | 0   | 0   | 0   | 0   | 0   |
|                   | 9000H              | (1) | (0) | 0   | 1   | 0   | 0   | 0      | 0       | 0       | 0      | 0   | 0   | 0   | 0   | 0   | 0   |
|                   | 9FFFH              | (1) | (0) | 0   | 1   | 1   | 1   | 1      | 1       | 1       | 1      | 1   | 1   | 1   | 1   | 1   | 1   |
| Full-address      | 6000H              | 0   | 1   | 1   | 0   | 0   | 0   | 0      | 0       | 0       | 0      | 0   | 0   | 0   | 0   | 0   | 0   |
| mode              | 6001H              | 0   | 1   | 1   | 0   | 0   | 0   | 0      | 0       | 0       | 0      | 0   | 0   | 0   | 0   | 0   | 1   |
|                   | F7FFH              | 1   | 1   | 1   | 1   | 0   | 1   | 1      | 1       | 1       | 1      | 1   | 1   | 1   | 1   | 1   | 1   |

## Figure 5-3. Pins Specified for Address (When Flash Memory Is 24 KB, Internal Expansion RAM Is 0 Bytes)

**Remark** The value in () is not actually output. This pin can be used as a port pin.

# (2) Memory expansion wait setting register (MM)

MM sets the number of waits. MM is set by a 1-bit or 8-bit memory manipulation instruction.  $$\overline{\sf RESET}$$  input sets MM to 10H.

#### Figure 5-4. Format of Memory Expansion Wait Setting Register (MM)

Address: FFF8H After reset: 10H R/W Symbol 7 6 5 3 2 0 4 1 MM 0 0 PW1 PW0 0 0 0 0

| PW1 | PW0 | Wait control                      |  |  |  |  |  |  |
|-----|-----|-----------------------------------|--|--|--|--|--|--|
| 0   | 0   | No wait                           |  |  |  |  |  |  |
| 0   | 1   | ait (one wait state inserted)     |  |  |  |  |  |  |
| 1   | 0   | etting prohibited                 |  |  |  |  |  |  |
| 1   | 1   | Wait control by external wait pin |  |  |  |  |  |  |

- Cautions 1. To control wait with external wait pin, be sure to set WAIT/P66 pin to input mode (set bit 6 (PM66) of port mode register 6 (PM6) to 1).
  - 2. If the external wait pin is not used for wait control, the WAIT/P66 pin can be used as an I/O port pin.

# 5.3 External Bus Interface Function Timing

Timing control signal output pins in the external memory expansion mode are as follows.

## (1) RD pin (Alternate function: P64)

Read strobe signal output pin. The read strobe signal is output in data read and instruction fetch from external memory.

During internal memory read, the read strobe signal is not output (maintains high level).

## (2) WR pin (Alternate function: P65)

Write strobe signal output pin. The write strobe signal is output in data write to external memory. During internal memory write, the write strobe signal is not output (maintains high level).

### (3) WAIT pin (Alternate function: P66)

External wait signal input pin. When the external wait is not used, the  $\overline{\text{WAIT}}$  pin can be used as an I/O port. During internal memory access, the external wait signal is ignored.

## (4) ASTB pin (Alternate function: P67)

Address strobe signal output pin. The address strobe signal is output regardless of data access and instruction fetch from external memory.

During internal memory access, the address strobe signal is output.

#### (5) AD0 to AD7, A8 to A15 pins (Alternate function: P40 to P47, P50 to P57)

Address/data signal output pins. Valid signal is output or input during data accesses and instruction fetches from external memory.

These signals change even during internal memory access (output values are undefined).

The timing charts are shown in Figures 5-5 to 5-8.



Figure 5-5. Instruction Fetch from External Memory



(a) No wait (PW1, PW0 = 0, 0) setting



## Figure 5-7. External Memory Write Timing







(a) No wait (PW1, PW0 = 0, 0) setting



**Remark** The read-modify-write timing is that of an operation when a bit manipulation instruction is executed.

# 5.4 Example of Connection with Memory

An example of connecting the 78K0/KF1+ with external memory when the flash memory is 32 KB and the internal expansion RAM is 0 bytes (in this example, SRAM) is shown in Figure 5-9. In addition, the external bus interface function is used in the full-address mode, and the addresses from 0000H to 7FFFH (32 KB) are allocated to internal ROM, and the addresses after 8000H to SRAM.





# CHAPTER 6 CLOCK GENERATOR

## 6.1 Functions of Clock Generator

The clock generator generates the clock to be supplied to the CPU and peripheral hardware. The following three system clock oscillators are available.

• High-speed system clock oscillator

The high-speed system clock oscillator oscillates a clock of  $f_{XP} = 2.0$  to 16.0 MHz. Oscillation can be stopped by executing the STOP instruction or setting the main OSC control register (MOC) and processor clock control register (PCC).

Internal oscillator

The internal oscillator oscillates a clock of  $f_R = 240$  kHz (TYP.). Oscillation can be stopped by setting the internal oscillation mode register (RCM) when "Can be stopped by software" is set by the option byte and the high-speed system clock is used as the CPU clock.

• Subsystem clock oscillator

The subsystem clock oscillator oscillates a clock of  $f_{XT} = 32.768$  kHz. Oscillation cannot be stopped. When subsystem clock oscillator is not used, setting not to use the on-chip feedback resistor is possible using the processor clock control register (PCC), and the operating current can be reduced in the STOP mode.

- **Remarks 1.** fxp: High-speed system clock oscillation frequency
  - 2. fR: Internal oscillation clock frequency
  - 3. fxT: Subsystem clock oscillation frequency

# 6.2 Configuration of Clock Generator

The clock generator includes the following hardware.

| Item              | Configuration                                                 |
|-------------------|---------------------------------------------------------------|
| Control registers | Processor clock control register (PCC)                        |
|                   | Internal oscillation mode register (RCM)                      |
|                   | Main clock mode register (MCM)                                |
|                   | Main OSC control register (MOC)                               |
|                   | Oscillation stabilization time counter status register (OSTC) |
|                   | Oscillation stabilization time select register (OSTS)         |
| Oscillators       | High-speed system clock oscillator                            |
|                   | Internal oscillator                                           |
|                   | Subsystem clock oscillator                                    |

Table 6-1. Configuration of Clock Generator



Figure 6-1. Block Diagram of Clock Generator

# 6.3 Registers Controlling Clock Generator

The following six registers are used to control the clock generator.

- Processor clock control register (PCC)
- Internal oscillation mode register (RCM)
- Main clock mode register (MCM)
- Main OSC control register (MOC)
- Oscillation stabilization time counter status register (OSTC)
- Oscillation stabilization time select register (OSTS)

## (1) Processor clock control register (PCC)

The PCC register is used to select the CPU clock, the division ratio, main system clock oscillator operation/stop and whether to use the on-chip feedback resistor<sup>Note</sup> of the subsystem clock oscillator.

The PCC is set by a 1-bit or 8-bit memory manipulation instruction.

RESET input clears PCC to 00H.

**Note** The feedback resistor is required to control the bias point of the oscillation waveform so that the bias point is in the middle of the power supply voltage (see **Figure 6-11 Subsystem Clock Feedback Resistor**).

#### Figure 6-2. Format of Processor Clock Control Register (PCC)

| Symbol | <7>                   | <6>                                                   | <5>              | <4>           | 3                          | 2                | 1                        | 0                  |  |  |  |  |  |  |  |
|--------|-----------------------|-------------------------------------------------------|------------------|---------------|----------------------------|------------------|--------------------------|--------------------|--|--|--|--|--|--|--|
| PCC    | MCC                   | FRC                                                   | CLS              | CSS           | 0                          | PCC2             | PCC1                     | PCC0               |  |  |  |  |  |  |  |
|        | MCC                   |                                                       | Control          | of high-speed | d system clock             | coscillator ope  | ration <sup>Note 2</sup> |                    |  |  |  |  |  |  |  |
|        | 0                     | Oscillation p                                         | ossible          |               |                            |                  |                          |                    |  |  |  |  |  |  |  |
|        | 1                     | Oscillation st                                        | topped           |               |                            |                  |                          |                    |  |  |  |  |  |  |  |
|        | FRC                   |                                                       | Su               | bsystem cloc  | k feedback re              | sistor selectior | Note 3                   |                    |  |  |  |  |  |  |  |
|        | 0                     | On-chip feed                                          | back resisto     | rused         |                            |                  |                          |                    |  |  |  |  |  |  |  |
|        | 1                     | On-chip feed                                          | lback resistor   | r not used    |                            |                  |                          |                    |  |  |  |  |  |  |  |
|        | CLS                   | I                                                     | CPU clock status |               |                            |                  |                          |                    |  |  |  |  |  |  |  |
|        | 0                     | High-speed system clock or internal oscillation clock |                  |               |                            |                  |                          |                    |  |  |  |  |  |  |  |
|        | 1                     | Subsystem of                                          | -                |               |                            | <b>`</b>         |                          |                    |  |  |  |  |  |  |  |
|        | I                     |                                                       |                  |               |                            |                  |                          |                    |  |  |  |  |  |  |  |
|        | CSS <sup>Note 4</sup> | PCC2                                                  | PCC1             | PCC0          | CPU clock (fcPu) selection |                  |                          |                    |  |  |  |  |  |  |  |
|        |                       |                                                       |                  |               |                            | MCM              | 10 = 0                   | MCM0 = 1           |  |  |  |  |  |  |  |
|        | 0                     | 0                                                     | 0                | 0             | fx                         | fR               |                          | fxp                |  |  |  |  |  |  |  |
|        |                       | 0                                                     | 0                | 1             | fx/2                       | $f_R/2^{Note 5}$ |                          | fxp/2              |  |  |  |  |  |  |  |
|        |                       | 0                                                     | 1                | 0             | fx/2 <sup>2</sup>          | Setting          | prohibited               | fxp/2 <sup>2</sup> |  |  |  |  |  |  |  |
|        |                       | 0                                                     | 1                | 1             | fx/2 <sup>3</sup>          | Setting          | prohibited               | fxp/2 <sup>3</sup> |  |  |  |  |  |  |  |
|        |                       | 1                                                     | 0                | 0             | fx/2 <sup>4</sup>          | Setting          | prohibited               | fxp/2 <sup>4</sup> |  |  |  |  |  |  |  |
|        | 1                     | 0                                                     | 0                | 0             | fxt/2                      |                  |                          |                    |  |  |  |  |  |  |  |
|        |                       | 0                                                     | 0                | 1             |                            |                  |                          |                    |  |  |  |  |  |  |  |
|        |                       | 0                                                     | 1                | 0             |                            |                  |                          |                    |  |  |  |  |  |  |  |
|        |                       | 0                                                     | 1                | 1             |                            |                  |                          |                    |  |  |  |  |  |  |  |
|        |                       | 1                                                     | 0                | 0             |                            |                  |                          |                    |  |  |  |  |  |  |  |
|        |                       | Other the                                             | an above         |               | Setting prohibited         |                  |                          |                    |  |  |  |  |  |  |  |

**Notes 1.** Bit 5 is read-only.

- 2. When the CPU is operating on the subsystem clock, MCC should be used to stop the high-speed system clock oscillator operation. When the CPU is operating on the internal oscillation clock, use bit 7 (MSTOP) of the main OSC control register (MOC) to stop the high-speed system clock oscillator operation (this cannot be set by MCC). A STOP instruction should not be used.
- 3. Clear this bit to 0 when the subsystem clock is used, and set it to 1 when the subsystem clock is not used.
- 4. Be sure to switch CSS from 1 to 0 when bits 1 (MCS) and 0 (MCM0) of the main clock mode register (MCM) are 1.
- 5. Setting is prohibited for the (A1) grade products.

Caution Be sure to clear bit 3 to 0.

<R>

**Remarks 1.** MCM0: Bit 0 of the main clock mode register (MCM)

- 2. fx: Main system clock oscillation frequency (high-speed system clock oscillation frequency or internal oscillation clock frequency)
- 3. fr: Internal oscillation clock frequency
- 4. fxp: High-speed system clock oscillation frequency
- 5. fxT: Subsystem clock oscillation frequency

The fastest instruction can be executed in 2 clocks of the CPU clock in the 78K0/KF1+. Therefore, the relationship between the CPU clock (fcPu) and minimum instruction execution time is as shown in the Table 6-2.

| CPU Clock (fcpu)  | Execution Time: 2/fcpu |                              |                                                 |                            |
|-------------------|------------------------|------------------------------|-------------------------------------------------|----------------------------|
|                   | High-Speed Sy          | stem Clock <sup>Note 1</sup> | Internal Oscillation<br>Clock <sup>Note 1</sup> | Subsystem Clock            |
|                   | At 10 MHz Operation    | At 16 MHz Operation          | At 240 kHz (TYP.)<br>Operation                  | At 32.768 kHz<br>Operation |
| fx                | 0.2 <i>µ</i> s         | 0.125 <i>μ</i> s             | 8.3 μs (TYP.)                                   | -                          |
| fx/2              | 0.4 <i>μ</i> s         | 0.25 <i>μ</i> s              | 16.6 μs (TYP.) <sup>Note 2</sup>                | _                          |
| fx/2 <sup>2</sup> | 0.8 <i>µ</i> s         | 0.5 <i>μ</i> s               | Setting prohibited                              | _                          |
| fx/2 <sup>3</sup> | 1.6 <i>μ</i> s         | 1.0 <i>μ</i> s               | Setting prohibited                              | _                          |
| fx/2 <sup>4</sup> | 3.2 <i>μ</i> s         | 2.0 <i>μ</i> s               | Setting prohibited                              | _                          |
| fxt/2             | -                      | -                            | _                                               | 122.1 <i>μ</i> s           |

Table 6-2. Relationship Between CPU Clock and Minimum Instruction Execution Time

**Notes 1.** The main clock mode register (MCM) is used to set the CPU clock (high-speed system clock/internal oscillation clock) (see **Figure 6-4**).

2. Setting is prohibited for the (A1) grade products.

<R>

## (2) Internal oscillation mode register (RCM)

This register sets the operation mode of the internal oscillator.

This register is valid when "Can be stopped by software" is set for the internal oscillator by the option byte, and the high-speed system clock or subsystem clock is selected as the CPU clock. If "Cannot be stopped" is selected for the internal oscillator by the option byte, settings for this register are invalid.

RCM can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input clears this register to 00H.

## Figure 6-3. Format of Internal Oscillation Mode Register (RCM)



| RSTOP | Internal oscillator oscillating/stopped |
|-------|-----------------------------------------|
| 0     | Internal oscillator oscillating         |
| 1     | Internal oscillator stopped             |

Caution Make sure that the bit 1 (MCS) of the main clock mode register (MCM) is 1 before setting RSTOP.

### (3) Main clock mode register (MCM)

This register sets the CPU clock (high-speed system clock/internal oscillation clock). MCM can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H.

### Figure 6-4. Format of Main Clock Mode Register (MCM)

| Address: FF | A1H After | reset: 00H | R/W <sup>Note</sup> |   |   |   |     |      |
|-------------|-----------|------------|---------------------|---|---|---|-----|------|
| Symbol      | 7         | 6          | 5                   | 4 | 3 | 2 | <1> | <0>  |
| MCM         | 0         | 0          | 0                   | 0 | 0 | 0 | MCS | MCM0 |
|             |           |            |                     |   |   |   |     |      |

| MCS | CPU clock status                         |
|-----|------------------------------------------|
| 0   | Operates with internal oscillation clock |
| 1   | Operates with high-speed system clock    |

| MCM0 | Selection of clock supplied to CPU |
|------|------------------------------------|
| 0    | Internal oscillation clock         |
| 1    | High-speed system clock            |

**Note** Bit 1 is read-only.

Cautions 1. When the internal oscillation clock is selected as the clock to be supplied to the CPU, the divided clock of the internal oscillator output (fx) is supplied to the peripheral hardware (fx = 240 kHz (TYP.)).

Operation of the peripheral hardware with the internal oscillation clock cannot be guaranteed. Therefore, when the internal oscillation clock is selected as the clock supplied to the CPU, do not use peripheral hardware. In addition, stop the peripheral hardware before switching the clock supplied to the CPU from the high-speed system clock to the internal oscillation clock. Note, however, that the following peripheral hardware can be used when the CPU operates on the internal oscillation clock.

- Watchdog timer
- Clock monitor
- 8-bit timer H1 when  $f_{\rm R}/2^7$  is selected as count clock
- Peripheral hardware selecting external clock as the clock source (Except when external count clock of TM0n (n = 0, 1) is selected (TI00n valid edge))
- 2. Set MCS = 1 and MCM0 = 1 before switching subsystem clock operation to highspeed system clock operation (bit 4 (CSS) of the processor clock control register (PCC) is changed from 1 to 0).

## (4) Main OSC control register (MOC)

This register selects the operation mode of the high-speed system clock.

This register is used to stop the high-speed system clock oscillator operation when the CPU is operating with the internal oscillation clock. Therefore, this register is valid only when the CPU is operating with the internal oscillation clock.

MOC can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input clears this register to 00H.

## Figure 6-5. Format of Main OSC Control Register (MOC)

Address: FFA2H After reset: 00H R/W

6 5 2 Symbol <7> 4 3 1 MOC MSTOP 0 0 0 0 0 0

| MSTOP | Control of high-speed system clock oscillator operation |
|-------|---------------------------------------------------------|
| 0     | High-speed system clock oscillator operating            |
| 1     | High-speed system clock oscillator stopped              |

- Cautions 1. Make sure that bit 1 (MCS) of the main clock mode register (MCM) is 0 before setting MSTOP.
  - To stop high-speed system clock oscillation when the CPU is operating on the subsystem clock, set bit 7 (MCC) of the processor clock control register (PCC) to 1 (setting by MSTOP is not possible).

0

0

### (5) Oscillation stabilization time counter status register (OSTC)

This is the status register of the high-speed system clock oscillation stabilization time counter. If the internal oscillation clock is used as the CPU clock, the high-speed system clock oscillation stabilization time can be checked.

OSTC can be read by a 1-bit or 8-bit memory manipulation instruction.

When reset is released (reset by  $\overrightarrow{\text{RESET}}$  input, POC, LVI, clock monitor, and WDT), the STOP instruction, MSTOP = 1, and MCC = 1 clear OSTC to 00H.

## Figure 6-6. Format of Oscillation Stabilization Time Counter Status Register (OSTC)

| Symbol | 7      | 6      | 5      | 4      | 3      | 2                                     | 1                     | 0                   |
|--------|--------|--------|--------|--------|--------|---------------------------------------|-----------------------|---------------------|
| OSTC   | 0      | 0      | 0      | MOST11 | MOST13 | MOST14                                | MOST15                | MOST16              |
|        |        |        |        |        |        |                                       |                       |                     |
|        | MOST11 | MOST13 | MOST14 | MOST15 | MOST16 | Oscillation                           | stabilization t       | ime status          |
|        |        |        |        |        |        |                                       | fxp = 10 MHz          | fxp = 16 MHz        |
|        | 1      | 0      | 0      | 0      | 0      | 2 <sup>11</sup> /fxp min.             | 204.8 <i>µ</i> s min. | 128 <i>µ</i> s min. |
|        | 1      | 1      | 0      | 0      | 0      | 2 <sup>13</sup> /fxp min.             | 819.2 <i>µ</i> s min. | 512 <i>µ</i> s min. |
|        | 1      | 1      | 1      | 0      | 0      | 2 <sup>14</sup> /fxp min.             | 1.64 ms min.          | 1.02 ms min.        |
|        | 1      | 1      | 1      | 1      | 0      | 2 <sup>15</sup> /fxp min.             | 3.27 ms min.          | 2.04 ms min.        |
|        | 1      | 1      | 1      | 1      | 1      | 2 <sup>16</sup> /fxp min. 6.55 ms mir |                       | 4.09 ms min.        |

Address: FFA3H After reset: 00H R

| Cautions 1. | After the above time has elapsed, the bits are set to 1 in order from MOST11 and |
|-------------|----------------------------------------------------------------------------------|
|             | remain 1.                                                                        |

- 2. If the STOP mode is entered and then released while the internal oscillation clock is being used as the CPU clock, set the oscillation stabilization time as follows.
  - Desired OSTC oscillation stabilization time ≤ Oscillation stabilization time set by OSTS

The oscillation stabilization time counter counts up to the oscillation stabilization time set by OSTS. Note, therefore, that only the status up to the oscillation stabilization time set by OSTS is set to OSTC after STOP mode is released.

3. The wait time when STOP mode is released does not include the time after STOP mode release until clock oscillation starts ("a" below) regardless of whether STOP mode is released by **RESET** input or interrupt generation.



**Remark** fxp: High-speed system clock oscillation frequency

### (6) Oscillation stabilization time select register (OSTS)

This register is used to select the high-speed system clock oscillation stabilization wait time when STOP mode is released.

The wait time set by OSTS is valid only after STOP mode is released with the high-speed system clock selected as CPU clock. After STOP mode is released with the internal oscillation clock selected as the CPU clock, the oscillation stabilization time must be confirmed by OSTC.

OSTS can be set by an 8-bit memory manipulation instruction.

RESET input sets OSTS to 05H.

## Figure 6-7. Format of Oscillation Stabilization Time Select Register (OSTS)

Address: FFA4H After reset: 05H R/W

| Symbol | 7 | 6 | 5 | 4 | 3 | 2     | 1     | 0     |
|--------|---|---|---|---|---|-------|-------|-------|
| OSTS   | 0 | 0 | 0 | 0 | 0 | OSTS2 | OSTS1 | OSTS0 |

| OSTS2 | OSTS1          | OSTS0 | Oscillation stabilization time selection |                  |                |  |  |  |  |  |  |  |  |
|-------|----------------|-------|------------------------------------------|------------------|----------------|--|--|--|--|--|--|--|--|
|       |                |       |                                          | fxp = 10 MHz     | fxp = 16 MHz   |  |  |  |  |  |  |  |  |
| 0     | 0              | 1     | 2 <sup>11</sup> /fxp                     | 204.8 <i>µ</i> s | 128 <i>µ</i> s |  |  |  |  |  |  |  |  |
| 0     | 1              | 0     | 2 <sup>13</sup> /fxp                     | 819.2 <i>µ</i> s | 512 <i>μ</i> s |  |  |  |  |  |  |  |  |
| 0     | 1              | 1     | 2 <sup>14</sup> /fxp                     | 1.64 ms          | 1.02 ms        |  |  |  |  |  |  |  |  |
| 1     | 0              | 0     | 2 <sup>15</sup> /fxp                     | 3.27 ms          | 2.04 ms        |  |  |  |  |  |  |  |  |
| 1     | 0              | 1     | 2 <sup>16</sup> /fxp                     | 6.55 ms          | 4.09 ms        |  |  |  |  |  |  |  |  |
| 0     | ther than abov | ve    | Setting prohibited                       |                  |                |  |  |  |  |  |  |  |  |

Cautions 1. To set the STOP mode when the high-speed system clock is used as the CPU clock, set OSTS before executing a STOP instruction.

- 2. Before setting OSTS, confirm with OSTC that the desired oscillation stabilization time has elapsed.
- 3. If the STOP mode is entered and then released while the internal oscillation clock is being used as the CPU clock, set the oscillation stabilization time as follows.
  - Desired OSTC oscillation stabilization time ≤ Oscillation stabilization time set by OSTS

The oscillation stabilization time counter counts up to the oscillation stabilization time set by OSTS. Note, therefore, that only the status up to the oscillation stabilization time set by OSTS is set to OSTC after STOP mode is released.

4. The wait time when STOP mode is released does not include the time after STOP mode release until clock oscillation starts ("a" below) regardless of whether STOP mode is released by **RESET** input or interrupt generation.



**Remark** fxp: High-speed system clock oscillation frequency

# 6.4 System Clock Oscillator

### 6.4.1 High-speed system clock oscillator

The high-speed system clock oscillator oscillates with a crystal resonator or ceramic resonator connected to the X1 and X2 pins.

An external clock can be input to the high-speed system clock oscillator. In this case, input the clock signal to the X1 pin and input the inverse signal to the X2 pin.

Figure 6-8 shows examples of the external circuit of the high-speed system clock oscillator.

### Figure 6-8. Examples of External Circuit of High-Speed System Clock Oscillator

## (a) Crystal, ceramic oscillation





(b) External clock

Cautions are listed on the next page.

### 6.4.2 Subsystem clock oscillator

The subsystem clock oscillator oscillates with a crystal resonator (Standard: 32.768 kHz) connected to the XT1 and XT2 pins.

External clocks can be input to the subsystem clock oscillator. In this case, input the clock signal to the XT1 pin and the inverse signal to the XT2 pin.

Figure 6-9 shows examples of an external circuit of the subsystem clock oscillator.



#### (a) Crystal oscillation



(b) External clock



Cautions are listed on the next page.

- Caution When using the high-speed system clock oscillator and subsystem clock oscillator, wire as follows in the area enclosed by the broken lines in the Figures 6-8 and 6-9 to avoid an adverse effect from wiring capacitance.
  - Keep the wiring length as short as possible.
  - Do not cross the wiring with the other signal lines.
  - Do not route the wiring near a signal line through which a high fluctuating current flows.
  - Always make the ground point of the oscillator capacitor the same potential as Vss. Do not ground the capacitor to a ground pattern through which a high current flows.
  - Do not fetch signals from the oscillator.

Note that the subsystem clock oscillator is designed as a low-amplitude circuit for reducing power consumption.

Figure 6-10 shows examples of incorrect resonator connection.



#### Figure 6-10. Examples of Incorrect Resonator Connection (1/2)

**Remark** When using the subsystem clock, replace X1 and X2 with XT1 and XT2, respectively. Also, insert resistors in series on the XT2 side.

Figure 6-10. Examples of Incorrect Resonator Connection (2/2)

- (c) Wiring near high alternating current
- (d) Current flowing through ground line of oscillator (potential at points A, B, and C fluctuates)





(e) Signals are fetched



**Remark** When using the subsystem clock, replace X1 and X2 with XT1 and XT2, respectively. Also, insert resistors in series on the XT2 side.

#### 6.4.3 When subsystem clock is not used

If it is not necessary to use the subsystem clock for low power consumption operations and watch operations, connect the XT1 and XT2 pins as follows.

- XT1: Connect directly to EVss or Vss<sup>Note</sup>
- XT2: Leave open
- **Note** When the subsystem clock is not used, the on-chip feedback resistor must be set after a reset is released so that it is not used (bit 6 (FRC) of processor clock control register (PCC) = 1).



Figure 6-11. Subsystem Clock Feedback Resistor

**Remark** The feedback resistor is required to control the bias point of the oscillation waveform so that the bias point is in the middle of the power supply voltage.

#### 6.4.4 Internal oscillator

An internal oscillator is incorporated in the 78K0/KF1+.

"Can be stopped by software" or "Cannot be stopped" can be selected using the option byte. The internal oscillator always oscillates the internal oscillation clock after RESET release (240 kHz (TYP.)).

## 6.4.5 Prescaler

The prescaler generates various clocks by dividing the high-speed system clock oscillator output when the highspeed system clock is selected as the clock to be supplied to the CPU.

Caution When the internal oscillation clock is selected as the clock supplied to the CPU, the prescaler generates various clocks by dividing the internal oscillator output (fx = 240 kHz (TYP.)).

# 6.5 Clock Generator Operation

The clock generator generates the following clocks and controls the operation modes of the CPU, such as standby mode.

- High-speed system clock fxp
- Internal oscillation clock fR
- Subsystem clock fxT
- CPU clock fcpu
- Clock to peripheral hardware

The CPU starts operation when the internal oscillator starts outputting after reset release in the 78K0/KF1+, thus enabling the following.

## (1) Enhancement of security function

When the high-speed system clock is set as the CPU clock by the default setting, the device cannot operate if the high-speed system clock is damaged or badly connected and therefore does not operate after reset is released. However, the start clock of the CPU is the internal oscillation clock, so the device can be started by the internal oscillation clock after reset release by the clock monitor (detection of high-speed system clock stop). Consequently, the system can be safely shut down by performing a minimum operation, such as acknowledging a reset source by software or performing safety processing when there is a malfunction.

## (2) Improvement of performance

Because the CPU can be started without waiting for the high-speed system clock oscillation stabilization time, the total performance can be improved.

A timing diagram of the CPU default start using the internal oscillator is shown in Figure 6-12.



#### Figure 6-12. Timing Diagram of CPU Default Start Using Internal Oscillator



- (a) When the RESET signal is generated, bit 0 (MCM0) of the main clock mode register (MCM) is set to 0 and the internal oscillation clock is set as the CPU clock. However, a clock is supplied to the CPU after 17 clocks of the internal oscillation clock have elapsed after RESET release (or clock supply to the CPU stops for 17 clocks). During the RESET period, oscillation of the high-speed system clock and the internal oscillation clock is stopped.
- (b) After RESET release, the CPU clock can be switched from the internal oscillation clock to the high-speed system clock using bit 0 (MCM0) of the main clock mode register (MCM) after the high-speed system clock oscillation stabilization time has elapsed. At this time, check the oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) before switching the CPU clock. The CPU clock status can be checked using bit 1 (MCS) of MCM.
- (c) The internal oscillator can be set to stopped/oscillating using the internal oscillation mode register (RCM) when "Can be stopped by software" is selected for the internal oscillator by the option byte, if the high-speed system or subsystem clock is used as the CPU clock. Make sure that MCS is 1 at this time.
- (d) When the internal oscillation clock is used as the CPU clock, the high-speed system clock can be set to stopped/oscillating using the main OSC control register (MOC). Make sure that MCS is 0 at this time. When the subsystem clock is used as the CPU clock, whether the high-speed system clock stops or oscillates can be set by the processor clock control register (PCC). In addition, HALT mode can be used during operation with the subsystem clock, but STOP mode cannot be used (subsystem clock oscillation cannot be stopped by the STOP instruction).
- (e) Select the high-speed system clock oscillation stabilization time (2<sup>11</sup>/fxP, 2<sup>13</sup>/fxP, 2<sup>14</sup>/fxP, 2<sup>14</sup>/fxP, 2<sup>16</sup>/fxP, 2<sup>16</sup>/fxP) using the oscillation stabilization time select register (OSTS) when releasing STOP mode while high-speed system clock is being used as the CPU clock. In addition, when releasing STOP mode while RESET is released and the internal oscillation clock is being used as the CPU clock, check the high-speed system clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC).

A status transition diagram of this product is shown in Figure 6-13, and the relationship between the operation clocks in each operation status and between the oscillation control flag and oscillation status of each clock are shown in Tables 6-3 and 6-4, respectively.





# (1) When "Internal oscillator can be stopped by software" is selected by option byte (when subsystem clock is not used)

- Notes 1. When shifting from status 3 to status 4, make sure that bit 1 (MCS) of the main clock mode register (MCM) is 1.
  - Before shifting from status 2 to status 3 after reset and STOP are released, check the high-speed system clock oscillation stabilization time status using the oscillation stabilization time counter status register (OSTC).
  - **3.** When shifting from status 2 to status 1, make sure that MCS is 0.
  - 4. When "Internal oscillator can be stopped by software" is selected by the option byte, the watchdog timer stops operating in the HALT and STOP modes, regardless of the source clock of the watchdog timer. However, oscillation of the internal oscillator does not stop even in the HALT and STOP modes if RSTOP = 0.
  - 5. All reset sources (RESET input, POC, LVI, clock monitor, and WDT)

Figure 6-13. Status Transition Diagram (2/4)



(2) When "Internal oscillator can be stopped by software" is selected by option byte (when subsystem clock is used)

- Notes 1. When shifting from status 3 to status 4, make sure that bit 1 (MCS) of the main clock mode register (MCM) is 1.
  - 2. Before shifting from status 2 to status 3 after reset and STOP are released, check the high-speed system clock oscillation stabilization time status using the oscillation stabilization time counter status register (OSTC).
  - 3. When shifting from status 2 to status 1, make sure that MCS is 0.
  - 4. When "Internal oscillator can be stopped by software" is selected by the option byte, the clock supply to the watchdog timer is stopped after the HALT or STOP instruction has been executed, regardless of the setting of bit 0 (RSTOP) of the internal oscillation mode register (RCM) and bit 0 (MCM0) of the main clock mode register (MCM).
  - 5. The operation cannot be shifted between subsystem clock operation and internal oscillation clock operation.
  - 6. All reset sources (RESET input, POC, LVI, clock monitor, and WDT)

#### Figure 6-13. Status Transition Diagram (3/4)



# (3) When "Internal oscillator cannot be stopped" is selected by option byte (when subsystem clock is not used)

- **Notes 1.** Before shifting from status 2 to status 3 after reset and STOP are released, check the high-speed system clock oscillation stabilization time status using the oscillation stabilization time counter status register (OSTC).
  - 2. When shifting from status 2 to status 1, make sure that MCS is 0.
  - 3. The watchdog timer operates using the internal oscillation clock even in STOP mode if "Internal oscillator cannot be stopped" is selected by the option byte. Internal oscillation clock division can be selected as the count source of 8-bit timer H1 (TMH1), so clear the watchdog timer using the TMH1 interrupt request before watchdog timer overflow. If this processing is not performed, an internal reset signal is generated at watchdog timer overflow after STOP instruction execution.
  - 4. All reset sources (RESET input, POC, LVI, clock monitor, and WDT)

Figure 6-13. Status Transition Diagram (4/4)



(4) When "Internal oscillator cannot be stopped" is selected by option byte (when subsystem clock is used)

- **Notes 1.** Before shifting from status 2 to status 3 after reset and STOP are released, check the high-speed system clock oscillation stabilization time status using the oscillation stabilization time counter status register (OSTC).
  - 2. When shifting from status 2 to status 1, make sure that MCS is 0.
  - **3.** The watchdog timer operates using the internal oscillation clock even in STOP mode if "Internal oscillator cannot be stopped" is selected by the option byte. Internal oscillation clock division can be selected as the count source of 8-bit timer H1 (TMH1), so clear the watchdog timer using the TMH1 interrupt request before watchdog timer overflow. If this processing is not performed, an internal reset signal is generated at watchdog timer overflow after STOP instruction execution.
  - 4. The operation cannot be shifted between subsystem clock operation and the internal oscillation clock operation.
  - 5. All reset sources (RESET input, POC, LVI, clock monitor, and WDT)

| Status    | <b>0</b> 1           | ed System<br>scillator | Int                                        | ernal Oscilla | tor        | Subsystem<br>Clock | CPU Clock<br>After   | Prescaler Clock<br>Supplied to Peripheral |                                   |  |  |
|-----------|----------------------|------------------------|--------------------------------------------|---------------|------------|--------------------|----------------------|-------------------------------------------|-----------------------------------|--|--|
| Operation | MSTOP = 0<br>MCC = 0 | MSTOP = 1<br>MCC = 1   | 1 Note 1 Note 2 Osc<br>RSTOP = 0 RSTOP = 1 |               | Oscillator | Release            |                      |                                           |                                   |  |  |
| Mode      |                      |                        |                                            | RSTOP = 0     | RSTOP = 1  | 1                  |                      | MCM0 = 0                                  | MCM0 = 1                          |  |  |
| Reset     | Stopped              |                        | Stopped                                    |               |            | Oscillating        | Internal oscillation | Stopped                                   | l                                 |  |  |
| STOP      |                      |                        | Oscillating                                | Oscillating   | Stopped    |                    | Note 3               | Stopped                                   |                                   |  |  |
| HALT      | Oscillating          | Stopped                |                                            |               |            |                    | Note 4               | Internal<br>oscillation                   | High-<br>speed<br>system<br>clock |  |  |

Table 6-3. Relationship Between Operation Clocks in Each Operation Status

Notes 1. When "Cannot be stopped" is selected for the internal oscillator by the option byte.

2. When "Can be stopped by software" is selected for the internal oscillator by the option byte.

- 3. Operates using the CPU clock at STOP instruction execution.
- 4. Operates using the CPU clock at HALT instruction execution.

Caution The RSTOP setting is valid only when "Can be stopped by software" is set for the internal oscillator by the option byte.

Remark MSTOP: Bit 7 of the main OSC control register (MOC)

MCC: Bit 7 of the processor clock control register (PCC)

RSTOP: Bit 0 of the internal oscillation mode register (RCM)

MCM0: Bit 0 of the main clock mode register (MCM)

### Table 6-4. Oscillation Control Flags and Clock Oscillation Status

|                           |           | High-Speed System Clock Oscillator | Internal Oscillator |  |  |  |  |  |
|---------------------------|-----------|------------------------------------|---------------------|--|--|--|--|--|
| MSTOP = 1 <sup>Note</sup> | RSTOP = 0 | Stopped                            | Oscillating         |  |  |  |  |  |
|                           | RSTOP = 1 | Setting prohibited                 |                     |  |  |  |  |  |
| $MSTOP = 0^{Note}$        | RSTOP = 0 | Oscillating                        | Oscillating         |  |  |  |  |  |
|                           | RSTOP = 1 |                                    | Stopped             |  |  |  |  |  |
| MCC = 1 <sup>Note</sup>   | RSTOP = 0 | Stopped                            | Oscillating         |  |  |  |  |  |
|                           | RSTOP = 1 |                                    | Stopped             |  |  |  |  |  |
| $MCC = 0^{Note}$          | RSTOP = 0 | Oscillating                        | Oscillating         |  |  |  |  |  |
|                           | RSTOP = 1 |                                    | Stopped             |  |  |  |  |  |

Note Setting high-speed system clock oscillator oscillating/stopped differs depending on the CPU clock used.

- When the internal oscillation clock is used as the CPU clock: Set using the MSTOP bit
- When the subsystem clock is used as the CPU clock: Set using the MCC bit

Caution The RSTOP setting is valid only when "Can be stopped by software" is set for the internal oscillator by the option byte.

**Remark** MSTOP: Bit 7 of the main OSC control register (MOC)

- MCC: Bit 7 of the processor clock control register (PCC)
- RSTOP: Bit 0 of the internal oscillation mode register (RCM)

# 6.6 Time Required to Switch Between Internal Oscillation Clock and High-Speed System Clock

Bit 0 (MCM0) of the main clock mode register (MCM) is used to switch between the internal oscillation clock and high-speed system clock.

In the actual switching operation, switching does not occur immediately after MCM0 rewrite; several instructions are executed using the pre-switch clock after switching MCM0 (see **Table 6-5**).

Bit 1 (MCS) of MCM is used to judge that operation is performed using either the internal oscillation clock or highspeed system clock.

To stop the original clock after switching the clock, wait for the number of clocks shown in Table 6-5 before stopping.

Table 6-5. Time Required to Switch Between Internal Oscillation Clock and High-Speed System Clock

|      | PCC  |      | Time Require                                               | d for Switching                                            |
|------|------|------|------------------------------------------------------------|------------------------------------------------------------|
| PCC2 | PCC1 | PCC0 | High-Speed System Clock $\rightarrow$ Internal Oscillation | Internal Oscillation $\rightarrow$ High-Speed System Clock |
| 0    | 0    | 0    | fxp/fR + 1 clock                                           | 2 clocks                                                   |
| 0    | 0    | 1    | fxp/2fR + 1 clock <sup>Note</sup>                          | 2 clocks <sup>Note</sup>                                   |

<R> Note Setting is prohibited for the (A1) grade products.

#### Caution To calculate the maximum time, set $f_R = 120$ kHz.

Remarks 1. PCC: Processor clock control register

- 2. fxp: High-speed system clock oscillation frequency
- 3. fr: Internal oscillation clock frequency
- 4. The maximum time is the number of clocks of the CPU clock before switching.

## 6.7 Time Required for CPU Clock Switchover

The CPU clock can be switched using bits 0 to 2 (PCC0 to PCC2) and bit 4 (CSS) of the processor clock control register (PCC).

The actual switchover operation is not performed immediately after rewriting to the PCC; operation continues on the pre-switchover clock for several instructions (see **Table 6-6**).

Whether the system is operating on the high-speed system clock (or internal oscillation clock) or the subsystem clock can be ascertained using bit 5 (CLS) of the PCC register.

| Set Value Before<br>Switchover |      |      |      |           |       |      | Set Value After Switchover |         |          |      |      |          |           |      |      |                   |      |      |                                 |          |      |                                |      |                                 |      |      |     |
|--------------------------------|------|------|------|-----------|-------|------|----------------------------|---------|----------|------|------|----------|-----------|------|------|-------------------|------|------|---------------------------------|----------|------|--------------------------------|------|---------------------------------|------|------|-----|
| CSS                            | PCC2 | PCC1 | PCC0 | CSS       | PCC2  | PCC1 | PCC0                       | CSS     | PCC2     | PCC1 | PCC0 | CSS      | PCC2      | PCC1 | PCC0 | CSS               | PCC2 | PCC1 | PCC0                            | CSS      | PCC2 | PCC1                           | PCC0 | CSS                             | PCC2 | PCC1 | PCC |
|                                |      |      |      | 0         | 0     | 0    | 0                          | 0       | 0        | 0    | 1    | 0        | 0         | 1    | 0    | 0                 | 0    | 1    | 1                               | 0        | 1    | 0                              | 0    | 1                               | ×    | ×    | ×   |
| 0                              | 0    | 0    | 0    | 16 clocks |       |      |                            |         | 16 cl    | ocks |      |          | 16 clocks |      |      | 16 clocks         |      |      | 2fx⊵/fx⊤ clocks<br>(977 clocks) |          |      |                                |      |                                 |      |      |     |
|                                | 0    | 0    | 1    |           | 8 clo | ocks |                            | /       |          |      |      | 8 clocks |           |      |      | 8 clocks          |      |      |                                 | 8 clocks |      |                                |      | fx⊵/fx⊤ clocks<br>(489 clocks)  |      |      |     |
|                                | 0    | 1    | 0    |           | 4 clo | ocks |                            |         | 4 cl     | ocks |      |          |           |      |      | 4 clocks          |      |      |                                 | 4 clocks |      |                                |      | fxp/2fx⊤ clocks<br>(245 clocks) |      |      |     |
|                                | 0    | 1    | 1    |           | 2 clo | ocks |                            |         | 2 cl     | ocks |      |          | 2 clocks  |      |      | /                 |      |      |                                 | 2 clocks |      |                                |      | fxp/4fxt clocks<br>(123 clocks) |      |      |     |
|                                | 1    | 0    | 0    |           | 1 cl  | ock  |                            | 1 clock |          |      |      | 1 clock  |           |      |      | 1 clock           |      |      |                                 |          |      | fxp/8fxt clocks<br>(62 clocks) |      |                                 |      |      |     |
| 1                              | ×    | ×    | ×    |           | 2 clo | ocks |                            |         | 2 clocks |      |      |          | 2 clocks  |      |      | 2 clocks 2 clocks |      |      |                                 |          |      |                                |      |                                 |      |      |     |

Table 6-6. Maximum Time Required for CPU Clock Switchover

Cautions 1. Selection of the CPU clock cycle division factor (PCC0 to PCC2) and switchover from the high-speed system clock to the subsystem clock (changing CSS from 0 to 1) should not be set simultaneously.

Simultaneous setting is possible, however, for selection of the CPU clock cycle division factor (PCC0 to PCC2) and switchover from the subsystem clock to the high-speed system clock (changing CSS from 1 to 0).

- 2. While the CPU is operating on internal oscillator, setting the following values is prohibited.
  - CSS, PCC2, PCC1, PCC0 = 0, 0, 1, 0
  - CSS, PCC2, PCC1, PCC0 = 0, 0, 1, 1
  - CSS, PCC2, PCC1, PCC0 = 0, 1, 0, 0

Remarks 1. The maximum time is the number of clocks of the pre-switchover CPU clock.

**2.** Figures in parentheses apply to operation with  $f_{XP} = 16$  MHz and  $f_{XT} = 32.768$  kHz.

## 6.8 Clock Switching Flowchart and Register Setting

## 6.8.1 Switching from internal oscillation clock to high-speed system clock

## Figure 6-14. Switching from Internal Oscillation Clock to High-Speed System Clock (Flowchart)



**Note** Check the oscillation stabilization wait time of the high-speed system clock oscillator after reset release using the OSTC register and then switch to the high-speed system clock operation after the oscillation stabilization wait time has elapsed. The OSTS register setting is valid only after STOP mode is released by interrupt during high-speed system clock operation.





Figure 6-15. Switching from High-Speed System Clock to Internal Oscillation Clock (Flowchart)

Note Required only when "can be stopped by software" is selected for the internal oscillator by the option byte.

#### 6.8.3 Switching from high-speed system clock to subsystem clock





Note Set CSS to 1 after confirming that oscillation of the subsystem clock is stabilized.

## 6.8.4 Switching from subsystem clock to high-speed system clock





## 6.8.5 Register settings

The table below shows the statuses of the setting flags and status flags when each mode is set.

| fcpu                              | Mode Setting Flag                                                                 |                     |         |                     |                     |                         | Status Flag     |                 |
|-----------------------------------|-----------------------------------------------------------------------------------|---------------------|---------|---------------------|---------------------|-------------------------|-----------------|-----------------|
|                                   |                                                                                   | PCC R               | egister | MCM<br>Register     | MOC<br>Register     | RCM<br>Register         | PCC<br>Register | MCM<br>Register |
|                                   |                                                                                   | MCC                 | CSS     | MCM0                | MSTOP               | RSTOP <sup>Note 1</sup> | CLS             | MCS             |
| High-speed system                 | Internal oscillation clock oscillating                                            | 0                   | 0       | 1                   | 0                   | 0                       | 0               | 1               |
| clock <sup>Note 2</sup>           | Internal oscillation clock stopped                                                | 0                   | 0       | 1                   | 0                   | 1                       | 0               | 1               |
| Internal oscillation clock        | High-speed system clock<br>oscillating                                            | 0                   | 0       | 0                   | 0                   | 0                       | 0               | 0               |
|                                   | High-speed system clock stopped                                                   | 0 <sup>Note 3</sup> | 0       | 0                   | 1                   | 0                       | 0               | 0               |
| Subsystem clock <sup>Note 4</sup> | High-speed system clock<br>oscillating, internal oscillation clock<br>oscillating | 0                   | 1       | 1 <sup>Note 5</sup> | O <sup>Note 6</sup> | 0                       | 1               | 1               |
|                                   | High-speed system clock stopped,<br>internal oscillation clock oscillating        | 1                   | 1       | 1 <sup>Note 5</sup> | 0 <sup>Note 6</sup> | 0                       | 1               | 1               |
|                                   | High-speed system clock<br>oscillating, internal oscillation clock<br>stopped     | 0                   | 1       | 1 <sup>Note 5</sup> | 0 <sup>Note 6</sup> | 1                       | 1               | 1               |
|                                   | High-speed system clock stopped, internal oscillation clock stopped               | 1                   | 1       | 1 <sup>Note 5</sup> | 0 <sup>Note 6</sup> | 1                       | 1               | 1               |

**Notes 1.** Valid only when "can be stopped by software" is selected for the internal oscillator by the option byte.

- 2. Do not set MCC = 1 or MSTOP = 1 during high-speed system clock operation (even if MCC = 1 or MSTOP = 1 is set, the high-speed system clock oscillation does not stop).
- **3.** Do not set MCC = 1 during internal oscillation clock operation (even if MCC = 1 is set, the high-speed system clock oscillation during internal oscillation clock operation, use MSTOP.
- 4. Shifting to subsystem clock operation mode must be performed from the high-speed system clock operation mode. From subsystem clock operation mode, only high-speed system clock operation mode can be shifted to.
- 5. Do not set MCM0 = 0 (shifting to internal oscillation clock) during subsystem clock operation.
- 6. Do not set MSTOP = 1 during subsystem clock operation (even if MSTOP = 1 is set, high-speed system clock oscillation does not stop). To stop high-speed system clock oscillation during subsystem clock operation, use MCC.

# CHAPTER 7 16-BIT TIMER/EVENT COUNTERS 00 AND 01

# 7.1 Functions of 16-Bit Timer/Event Counters 00 and 01

16-bit timer/event counters 00 and 01 have the following functions.

- Interval timer
- PPG output
- Pulse width measurement
- External event counter
- Square-wave output
- One-shot pulse output

#### (1) Interval timer

16-bit timer/event counters 00 and 01 generate an interrupt request at the preset time interval.

## (2) PPG output

16-bit timer/event counters 00 and 01 can output a rectangular wave whose frequency and output pulse width can be set freely.

## (3) Pulse width measurement

16-bit timer/event counters 00 and 01 can measure the pulse width of an externally input signal.

#### (4) External event counter

16-bit timer/event counters 00 and 01 can measure the number of pulses of an externally input signal.

#### (5) Square-wave output

16-bit timer/event counters 00 and 01 can output a square wave with any selected frequency.

#### (6) One-shot pulse output

16-bit timer event counters 00 and 01 can output a one-shot pulse whose output pulse width can be set freely.

# 7.2 Configuration of 16-Bit Timer/Event Counters 00 and 01

16-bit timer/event counters 00 and 01 include the following hardware.

| Item              | Configuration                                                                                                                                                                                                                                            |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timer counter     | 16 bits (TM0n)                                                                                                                                                                                                                                           |
| Register          | 16-bit timer capture/compare register: 16 bits (CR00n, CR01n)                                                                                                                                                                                            |
| Timer input       | TI00n, TI01n                                                                                                                                                                                                                                             |
| Timer output      | TO0n, output controller                                                                                                                                                                                                                                  |
| Control registers | 16-bit timer mode control register 0n (TMC0n)<br>16-bit timer capture/compare control register 0n (CRC0n)<br>16-bit timer output control register 0n (TOC0n)<br>Prescaler mode register 0n (PRM0n)<br>Port mode register 0 (PM0)<br>Port register 0 (P0) |

**Remark** n = 0, 1

Figures 7-1 and 7-2 show the block diagrams.







#### Figure 7-2. Block Diagram of 16-Bit Timer/Event Counter 01

## (1) 16-bit timer counter 0n (TM0n)

TMOn is a 16-bit read-only register that counts count pulses.

The counter is incremented in synchronization with the rising edge of the input clock.

| Figure 7-3. Format of 16-Bit Timer Counter 0n (TM0n) |                                          |                              |  |  |  |  |  |  |
|------------------------------------------------------|------------------------------------------|------------------------------|--|--|--|--|--|--|
| Address:                                             | FF10H, FF11H (TM00), FFB0H, FFB1H (TM01) | After reset: 0000H R         |  |  |  |  |  |  |
| Symbol                                               | FF11H (TM00)<br>FFB1H (TM01)             | FF10H (TM00)<br>FFB0H (TM01) |  |  |  |  |  |  |
| TM0n<br>(n = 0, 1)                                   |                                          |                              |  |  |  |  |  |  |
| (n = 0, 1)                                           |                                          |                              |  |  |  |  |  |  |

The count value is reset to 0000H in the following cases.

- <1> At RESET input
- <2> If TMC0n3 and TMC0n2 are cleared
- <3> If the valid edge of the TI00n pin is input in the mode in which clear & start occurs when inputting the valid edge of the TI00n pin
- <4> If TM0n and CR00n match in the mode in which clear & start occurs on a match of TM0n and CR00n
- <5> If OSPT0n is set to 1 in one-shot pulse output mode

## (2) 16-bit timer capture/compare register 00n (CR00n)

CR00n is a 16-bit register that has the functions of both a capture register and a compare register. Whether it is used as a capture register or as a compare register is set by bit 0 (CRC0n0) of capture/compare control register 0n (CRC0n).

CR00n can be set by a 16-bit memory manipulation instruction.

RESET input clears this register to 0000H.

## Figure 7-4. Format of 16-Bit Timer Capture/Compare Register 00n (CR00n)

| Address:            | FF12H, FF1 | 3H (CR000)         | FFB2H, | FFB3H | (CR00 | 01) | After | reset | : 000            | он | R/W |  |
|---------------------|------------|--------------------|--------|-------|-------|-----|-------|-------|------------------|----|-----|--|
| Symbol              |            | FF13H (<br>FFB3H ( | ,      |       |       |     |       |       | =12H (<br>=B2H ( | •  | '   |  |
| CR00n<br>(n = 0, 1) |            |                    |        |       |       |     |       |       |                  |    |     |  |

#### • When CR00n is used as a compare register

The value set in CR00n is constantly compared with 16-bit timer counter 0n (TM0n) count value, and an interrupt request (INTTM00n) is generated if they match. The set value is held until CR00n is rewritten.

## • When CR00n is used as a capture register

It is possible to select the valid edge of the TI00n pin or the TI01n pin as the capture trigger. The TI00n or TI01n pin valid edge is set using prescaler mode register 0n (PRM0n) (see **Table 7-2**).

#### Table 7-2. CR00n Capture Trigger and Valid Edges of TI00n and TI01n Pins

#### (1) TI00n pin valid edge selected as capture trigger (CRC0n1 = 1, CRC0n0 = 1)

| CR00n Capture Trigger | TI00n Pin Valid Edge          |       |       |  |  |  |  |
|-----------------------|-------------------------------|-------|-------|--|--|--|--|
|                       |                               | ES0n1 | ES0n0 |  |  |  |  |
| Falling edge          | Rising edge                   | 0     | 1     |  |  |  |  |
| Rising edge           | Falling edge                  | 0     | 0     |  |  |  |  |
| No capture operation  | Both rising and falling edges | 1     | 1     |  |  |  |  |

## (2) TI01n pin valid edge selected as capture trigger (CRC0n1 = 0, CRC0n0 = 1)

| CR00n Capture Trigger         | TI01n Pin Valid               |       |       |
|-------------------------------|-------------------------------|-------|-------|
|                               |                               | ES1n1 | ES1n0 |
| Falling edge                  | Falling edge                  | 0     | 0     |
| Rising edge                   | Rising edge                   | 0     | 1     |
| Both rising and falling edges | Both rising and falling edges | 1     | 1     |

**Remarks 1.** Setting ES0n1, ES0n0 = 1, 0 and ES1n1, ES1n0 = 1, 0 is prohibited.

2. ES0n1, ES0n0: Bits 5 and 4 of prescaler mode register 0n (PRM0n)

ES1n1, ES1n0: Bits 7 and 6 of prescaler mode register 0n (PRM0n)

CRC0n1, CRC0n0: Bits 1 and 0 of capture/compare control register 0n (CRC0n)

- **3.** n = 0, 1
- Cautions 1. Set a value other than 0000H in CR00n in the mode in which clear & start occurs on a match of TM0n and CR00n.
  - 2. If CR00n is cleared to 0000H in the free-running mode and in the clear mode using the valid edge of the Tl00n pin, an interrupt request (INTTM00n) is generated when the value of CR00n changes from 0000H to 0001H following TM0n overflow (FFFFH). In addition, INTTM00n is generated after a match between TM0n and CR00n, after detecting the valid edge of the Tl01n pin, or the timer is cleared by a one-shot trigger.
  - 3. When the valid edge of the TI01n pin is used, P01 or P06 cannot be used as the timer output pin (TO0n). When P01 or P06 is used as the TO0n pin, the valid edge of the TI01n pin cannot be used.
  - 4. When CR00n is used as a capture register, read data is undefined if the register read time and capture trigger input conflict (the capture data itself is the correct value). If a timer count stop and a capture trigger input conflict, the captured data is undefined.
  - 5. Do not rewrite CR00n during TM0n operation.

## (3) 16-bit timer capture/compare register 01n (CR01n)

CR01n is a 16-bit register that has the functions of both a capture register and a compare register. Whether it is used as a capture register or a compare register is set by bit 2 (CRC0n2) of capture/compare control register 0n (CRC0n).

CR01n can be set by a 16-bit memory manipulation instruction.

RESET input clears this register to 0000H.

## Figure 7-5. Format of 16-Bit Timer Capture/Compare Register 01n (CR01n)

| Address:            | FF14H, FF15H | H (CR010), Fl          | FB4H, FFE | 35H (CR01 | 1) | After | reset | : 000 | 0H   | R/W | 1 |  |
|---------------------|--------------|------------------------|-----------|-----------|----|-------|-------|-------|------|-----|---|--|
| Symbol              |              | FF15H (CR<br>FFB5H (CR | ,         |           |    |       |       |       | CR01 | '   |   |  |
| CR01n<br>(n = 0, 1) |              |                        |           | ```       | ·  |       |       |       |      |     |   |  |

#### • When CR01n is used as a compare register

The value set in CR01n is constantly compared with 16-bit timer counter 0n (TM0n) count value, and an interrupt request (INTTM01n) is generated if they match. The set value is held until CR01n is rewritten.

## • When CR01n is used as a capture register

It is possible to select the valid edge of the TI00n pin as the capture trigger. The TI00n pin valid edge is set by prescaler mode register 0n (PRM0n) (see **Table 7-3**).

#### Table 7-3. CR01n Capture Trigger and Valid Edge of TI00n Pin (CRC0n2 = 1)

| CR01n Capture Trigger         | TI00n Pin Valid Edge          |       |       |  |  |  |  |
|-------------------------------|-------------------------------|-------|-------|--|--|--|--|
|                               |                               | ES0n1 | ES0n0 |  |  |  |  |
| Falling edge                  | Falling edge                  | 0     | 0     |  |  |  |  |
| Rising edge                   | Rising edge                   | 0     | 1     |  |  |  |  |
| Both rising and falling edges | Both rising and falling edges | 1     | 1     |  |  |  |  |

## **Remarks 1.** Setting ES0n1, ES0n0 = 1, 0 is prohibited.

 2. ES0n1, ES0n0:
 Bits 5 and 4 of prescaler mode register 0n (PRM0n)

 CRC0n2:
 Bit 2 of capture/compare control register 0n (CRC0n)

- **3.** n = 0, 1
- Cautions 1. If the CR01n register is cleared to 0000H, an interrupt request (INTTM01n) is generated when the value of CR01n changes from 0000H to 0001H following TM0n overflow (FFFFH). In addition, INTTM01n is generated after a match between TM0n and CR01n, after detecting the valid edge of the Tl00n pin, or the timer is cleared by a one-shot trigger.
  - When CR01n is used as a capture register, read data is undefined if the register read time and capture trigger input conflict (the capture data itself is the correct value).
     If count stop input and capture trigger input conflict, the captured data is undefined.
  - 3. CR01n can be rewritten during TM0n operation. For details, see Caution 2 in Figure 7-20.

# 7.3 Registers Controlling 16-Bit Timer/Event Counters 00 and 01

The following six registers are used to control 16-bit timer/event counters 00 and 01.

- 16-bit timer mode control register 0n (TMC0n)
- Capture/compare control register 0n (CRC0n)
- 16-bit timer output control register 0n (TOC0n)
- Prescaler mode register 0n (PRM0n)
- Port mode register 0 (PM0)
- Port register 0 (P0)

## (1) 16-bit timer mode control register 0n (TMC0n)

This register sets the 16-bit timer operating mode, the 16-bit timer counter 0n (TM0n) clear mode, and output timing, and detects an overflow.

TMC0n can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input clears TMC0n to 00H.

Caution 16-bit timer counter 0n (TM0n) starts operation at the moment TMC0n2 and TMC0n3 are set to values other than 0, 0 (operation stop mode), respectively. Set TMC0n2 and TMC0n3 to 0, 0 to stop the operation.

#### Figure 7-6. Format of 16-Bit Timer Mode Control Register 00 (TMC00)

| Address | FFBAH | H Aft | er rese | t: 00H | R/W    |        |        |       |
|---------|-------|-------|---------|--------|--------|--------|--------|-------|
| Symbol  | 7     | 6     | 5       | 4      | 3      | 2      | 1      | <0>   |
| TMC00   | 0     | 0     | 0       | 0      | тмС003 | TMC002 | TMC001 | OVF00 |

| TMC003 | TMC002 | TMC001 | Operating mode and clear<br>mode selection           | TO00 inversion timing selection                                                             | Interrupt request generation                                                                                |  |  |  |
|--------|--------|--------|------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|--|--|
| 0      | 0      | 0      | Operation stop                                       | No change                                                                                   | Not generated                                                                                               |  |  |  |
| 0      | 0      | 1      | (TM00 cleared to 0)                                  |                                                                                             |                                                                                                             |  |  |  |
| 0      | 1      | 0      | Free-running mode                                    | Match between TM00 and<br>CR000 or match between<br>TM00 and CR010                          | <when as="" compare<br="" used="">register&gt;<br/>Generated on match between</when>                        |  |  |  |
| 0      | 1      | 1      |                                                      | Match between TM00 and<br>CR000, match between TM00<br>and CR010 or TI000 pin valid<br>edge | TM00 and CR000, or match<br>between TM00 and CR010<br><when as="" capture<br="" used="">register&gt;</when> |  |  |  |
| 1      | 0      | 0      | Clear & start occurs on TI000                        | -                                                                                           | Generated by inputting CR000<br>capture trigger                                                             |  |  |  |
| 1      | 0      | 1      | pin valid edge                                       |                                                                                             | oupture ingger                                                                                              |  |  |  |
| 1      | 1      | 0      | Clear & start occurs on match between TM00 and CR000 | Match between TM00 and<br>CR000 or match between<br>TM00 and CR010                          |                                                                                                             |  |  |  |
| 1      | 1      | 1      |                                                      | Match between TM00 and<br>CR000, match between TM00<br>and CR010 or TI000 pin valid<br>edge |                                                                                                             |  |  |  |

| OVF00 | 16-bit timer counter 00 (TM00) overflow detection |
|-------|---------------------------------------------------|
| 0     | Overflow not detected                             |
| 1     | Overflow detected                                 |

Cautions 1. Timer operation must be stopped before writing to bits other than the OVF00 flag.

- 2. Set the valid edge of the TI000/P00 pin using prescaler mode register 00 (PRM00).
- 3. If any the following modes: the mode in which clear & start occurs on match between TM00 and CR000, the mode in which clear & start occurs at the Tl000 pin valid edge, or free-running mode is selected, when the set value of CR000 is FFFFH and the TM00 value changes from FFFFH to 0000H, the OVF00 flag is set to 1.
- Remark TO00: 16-bit timer/event counter 00 output pin
  - TI000: 16-bit timer/event counter 00 input pin
  - TM00: 16-bit timer counter 00
  - CR000: 16-bit timer capture/compare register 000
  - CR010: 16-bit timer capture/compare register 010

## Figure 7-7. Format of 16-Bit Timer Mode Control Register 01 (TMC01)

| Address | FFB6 | H Aft | er rese | t: 00H | R/W    |        |        |       |
|---------|------|-------|---------|--------|--------|--------|--------|-------|
| Symbol  | 7    | 6     | 5       | 4      | 3      | 2      | 1      | <0>   |
| TMC01   | 0    | 0     | 0       | 0      | TMC013 | TMC012 | TMC011 | OVF01 |

| TMC013 | TMC012 | TMC011 | Operating mode and clear<br>mode selection           | TO01 inversion timing selection                                                             | Interrupt request generation                                                                                |
|--------|--------|--------|------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| 0      | 0      | 0      | Operation stop                                       | No change                                                                                   | Not generated                                                                                               |
| 0      | 0      | 1      | (TM01 cleared to 0)                                  |                                                                                             |                                                                                                             |
| 0      | 1      | 0      | Free-running mode                                    | Match between TM01 and<br>CR001 or match between<br>TM01 and CR011                          | <when as="" compare<br="" used="">register&gt;<br/>Generated on match between</when>                        |
| 0      | 1      | 1      |                                                      | Match between TM01 and<br>CR001, match between TM01<br>and CR011 or TI001 pin valid<br>edge | TM01 and CR001, or match<br>between TM01 and CR011<br><when as="" capture<br="" used="">register&gt;</when> |
| 1      | 0      | 0      | Clear & start occurs on TI001                        | -                                                                                           | Generated by inputting CR001<br>capture trigger                                                             |
| 1      | 0      | 1      | pin valid edge                                       |                                                                                             | ouplate trigger                                                                                             |
| 1      | 1      | 0      | Clear & start occurs on match between TM01 and CR001 | Match between TM01 and<br>CR001 or match between<br>TM01 and CR011                          |                                                                                                             |
| 1      | 1      | 1      |                                                      | Match between TM01 and<br>CR001, match between TM01<br>and CR011 or TI001 pin valid<br>edge |                                                                                                             |

| OVF01 | 16-bit timer counter 01 (TM01) overflow detection |
|-------|---------------------------------------------------|
| 0     | Overflow not detected                             |
| 1     | Overflow detected                                 |

Cautions 1. Timer operation must be stopped before writing to bits other than the OVF01 flag.

- 2. Set the valid edge of the TI001/P05 pin using prescaler mode register 01 (PRM01).
- 3. If any the following modes: the mode in which clear & start occurs on match between TM01 and CR001, the mode in which clear & start occurs at the TI001 pin valid edge, or free-running mode is selected, when the set value of CR001 is FFFFH and the TM01 value changes from FFFFH to 0000H, the OVF01 flag is set to 1.
- **Remark** TO01: 16-bit timer/event counter 01 output pin
  - TI001: 16-bit timer/event counter 01 input pin
  - TM01: 16-bit timer counter 01
  - CR001: 16-bit timer capture/compare register 001
  - CR011: 16-bit timer capture/compare register 011

## (2) Capture/compare control register 0n (CRC0n)

This register controls the operation of the 16-bit timer capture/compare registers (CR00n, CR01n). CRC0n can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears CRC0n to 00H.

**Remark** n = 0, 1

#### Figure 7-8. Format of Capture/Compare Control Register 00 (CRC00)

| Address: FF | BCH After | reset: 00H | R/W |   |   |        |        |        |
|-------------|-----------|------------|-----|---|---|--------|--------|--------|
| Symbol      | 7         | 6          | 5   | 4 | 3 | 2      | 1      | 0      |
| CRC00       | 0         | 0          | 0   | 0 | 0 | CRC002 | CRC001 | CRC000 |

| CRC002 | CR010 operating mode selection |
|--------|--------------------------------|
| 0      | Operates as compare register   |
| 1      | Operates as capture register   |

| CRC001 | CR000 capture trigger selection                                      |
|--------|----------------------------------------------------------------------|
| 0      | Captures on valid edge of TI010 pin                                  |
| 1      | Captures on valid edge of TI000 pin by reverse phase <sup>Note</sup> |

| CRC000 | CR000 operating mode selection |
|--------|--------------------------------|
| 0      | Operates as compare register   |
| 1      | Operates as capture register   |

**Note** The capture operation is not performed if both the rising and falling edges are specified as the valid edge of the TI000 pin.

Cautions 1. Timer operation must be stopped before setting CRC00.

- 2. When the mode in which clear & start occurs on a match between TM00 and CR000 is selected with 16-bit timer mode control register 00 (TMC00), CR000 should not be specified as a capture register.
- 3. To ensure that the capture operation is performed properly, the capture trigger requires a pulse longer than two cycles of the count clock selected by prescaler mode register 00 (PRM00).

| Address: FF | B8H After | reset: 00H | R/W |   |   |        |        |        |
|-------------|-----------|------------|-----|---|---|--------|--------|--------|
| Symbol      | 7         | 6          | 5   | 4 | 3 | 2      | 1      | 0      |
| CRC01       | 0         | 0          | 0   | 0 | 0 | CRC012 | CRC011 | CRC010 |

#### Figure 7-9. Format of Capture/Compare Control Register 01 (CRC01)

| CRC012 | CR011 operating mode selection |
|--------|--------------------------------|
| 0      | Operates as compare register   |
| 1      | Operates as capture register   |

| CRC011 | CR001 capture trigger selection                                     |  |  |  |  |
|--------|---------------------------------------------------------------------|--|--|--|--|
| 0      | Captures on valid edge of TI011 pin                                 |  |  |  |  |
| 1      | Captures on valid edge of TI001 pin by reverse phase <sup>№0®</sup> |  |  |  |  |

| CRC010 | CR001 operating mode selection |
|--------|--------------------------------|
| 0      | Operates as compare register   |
| 1      | Operates as capture register   |

**Note** The capture operation is not performed if both the rising and falling edges are specified as the valid edge of the TI001 pin.

#### Cautions 1. Timer operation must be stopped before setting CRC01.

- 2. When the mode in which clear & start occurs on a match between TM01 and CR001 is selected with 16-bit timer mode control register 01 (TMC01), CR001 should not be specified as a capture register.
- 3. To ensure that the capture operation is performed properly, the capture trigger requires a pulse longer than two cycles of the count clock selected by prescaler mode register 01 (PRM01).

#### (3) 16-bit timer output control register 0n (TOC0n)

This register controls the operation of the 16-bit timer/event counter 0n output controller. It sets/resets the timer output F/F (LV0n), enables/disables output inversion and 16-bit timer/event counter 0n timer output, enables/disables the one-shot pulse output operation, and sets the one-shot pulse output trigger via software. TOC0n can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears TOC0n to 00H.

#### Figure 7-10. Format of 16-Bit Timer Output Control Register 00 (TOC00)

| Address: FF | BDH After | reset: 00H | R/W    |        |       |       |        |       |
|-------------|-----------|------------|--------|--------|-------|-------|--------|-------|
| Symbol      | 7         | <6>        | <5>    | 4      | <3>   | <2>   | 1      | <0>   |
| TOC00       | 0         | OSPT00     | OSPE00 | TOC004 | LVS00 | LVR00 | TOC001 | TOE00 |

| OSPT00 | One-shot pulse output trigger control via software |  |
|--------|----------------------------------------------------|--|
| 0      | No one-shot pulse output trigger                   |  |
| 1      | One-shot pulse output trigger                      |  |

| OSPE00 | One-shot pulse output operation control    |  |
|--------|--------------------------------------------|--|
| 0      | Successive pulse output mode               |  |
| 1      | One-shot pulse output mode <sup>Note</sup> |  |

| TOC004 | Timer output F/F control using match of CR010 and TM00 |  |
|--------|--------------------------------------------------------|--|
| 0      | Disables inversion operation                           |  |
| 1      | Enables inversion operation                            |  |

| LVS00 | LVR00 | Timer output F/F status setting |  |
|-------|-------|---------------------------------|--|
| 0     | 0     | No change                       |  |
| 0     | 1     | Timer output F/F reset (0)      |  |
| 1     | 0     | imer output F/F set (1)         |  |
| 1     | 1     | Setting prohibited              |  |

| TOC001 | Timer output F/F control using match of CR000 and TM00 |  |  |
|--------|--------------------------------------------------------|--|--|
| 0      | Disables inversion operation                           |  |  |
| 1      | Enables inversion operation                            |  |  |

| TOE00 | Timer output control                      |  |
|-------|-------------------------------------------|--|
| 0     | Disables output (output fixed to level 0) |  |
| 1     | Enables output                            |  |

**Note** The one-shot pulse output mode operates correctly only in the free-running mode and the mode in which clear & start occurs at the TI000 pin valid edge. In the mode in which clear & start occurs on a match between the TM00 register and CR000 register, one-shot pulse output is not possible because an overflow does not occur.

## Cautions 1. Timer operation must be stopped before setting other than TOC004.

- 2. If LVS00 and LVR00 are read, 0 is read.
- 3. OSPT00 is automatically cleared after data is set, so 0 is read.
- 4. Do not set OSPT00 to 1 other than in one-shot pulse output mode.
- 5. A write interval of two cycles or more of the count clock selected by prescaler mode register 00 (PRM00) is required to write to OSPT00 successively.
- 6. Do not set LVS00 to 1 before TOE00, and do not set LVS00 and TOE00 to 1 simultaneously.
- 7. Perform <1> and <2> below in the following order, not at the same time.
   <1> Set TOC001, TOC004, TOE00, OSPE00: Timer output operation setting
   <2> Set LVS00, LVR00: Timer output F/F setting

## Figure 7-11. Format of 16-Bit Timer Output Control Register 01 (TOC01)

| Address: FF | B9H After | reset: 00H | R/W    |        |       |       |        |       |
|-------------|-----------|------------|--------|--------|-------|-------|--------|-------|
| Symbol      | 7         | <6>        | <5>    | 4      | <3>   | <2>   | 1      | <0>   |
| TOC01       | 0         | OSPT01     | OSPE01 | TOC014 | LVS01 | LVR01 | TOC011 | TOE01 |

| OSPT01 | One-shot pulse output trigger control via software |  |  |
|--------|----------------------------------------------------|--|--|
| 0      | No one-shot pulse output trigger                   |  |  |
| 1      | One-shot pulse output trigger                      |  |  |

| OSPE01 | One-shot pulse output operation control    |  |
|--------|--------------------------------------------|--|
| 0      | Successive pulse output mode               |  |
| 1      | One-shot pulse output mode <sup>Note</sup> |  |

| TOC014 | Timer output F/F control using match of CR011 and TM01 |  |  |
|--------|--------------------------------------------------------|--|--|
| 0      | Disables inversion operation                           |  |  |
| 1      | Enables inversion operation                            |  |  |

| LVS01 | LVR01 | Timer output F/F status setting |  |
|-------|-------|---------------------------------|--|
| 0     | 0     | No change                       |  |
| 0     | 1     | Timer output F/F reset (0)      |  |
| 1     | 0     | Timer output F/F set (1)        |  |
| 1     | 1     | Setting prohibited              |  |

| TOC011 | Timer output F/F control using match of CR001 and TM01 |
|--------|--------------------------------------------------------|
| 0      | Disables inversion operation                           |
| 1      | Enables inversion operation                            |

| TOE01 | Timer output control                      |  |  |  |  |  |
|-------|-------------------------------------------|--|--|--|--|--|
| 0     | Disables output (output fixed to level 0) |  |  |  |  |  |
| 1     | Enables output                            |  |  |  |  |  |

**Note** The one-shot pulse output mode operates correctly only in the free-running mode and the mode in which clear & start occurs at the TI001 pin valid edge. In the mode in which clear & start occurs on a match between the TM01 register and CR001 register, one-shot pulse output is not possible because an overflow does not occur.

## Cautions 1. Timer operation must be stopped before setting other than TOC014.

2. If LVS01 and LVR01 are read, 0 is read.

<2> Set LVS01, LVR01:

- 3. OSPT01 is automatically cleared after data is set, so 0 is read.
- 4. Do not set OSPT01 to 1 other than in one-shot pulse output mode.
- 5. A write interval of two cycles or more of the count clock selected by prescaler mode register 01 (PRM01) is required to write to OSPT01 successively.
- 6. Do not set LVS01 to 1 before TOE01, and do not set LVS01 and TOE01 to 1 simultaneously.
- 7. Perform <1> and <2> below in the following order, not at the same time.
  - <1> Set TOC011, TOC014, TOE01, OSPE01: Timer output operation setting
    - Timer output F/F setting

## (4) Prescaler mode register 0n (PRM0n)

This register is used to set the 16-bit timer counter 0n (TM0n) count clock and TI00n and TI01n pin input valid edges.

 $\frac{\mathsf{PRM0n}}{\mathsf{RESET}}$  input clears  $\mathsf{PRM0n}$  to 00H.

#### **Remark** n = 0, 1

## Figure 7-12. Format of Prescaler Mode Register 00 (PRM00)

Address: FFBBH After reset: 00H R/W

| Symbol | 7     | 6     | 5     | 4     | 3 | 2 | 1      | 0      |
|--------|-------|-------|-------|-------|---|---|--------|--------|
| PRM00  | ES101 | ES100 | ES001 | ES000 | 0 | 0 | PRM001 | PRM000 |

| ES101 | ES100 | TI010 pin valid edge selection |
|-------|-------|--------------------------------|
| 0     | 0     | Falling edge                   |
| 0     | 1     | Rising edge                    |
| 1     | 0     | Setting prohibited             |
| 1     | 1     | Both falling and rising edges  |

| ES001 | ES000 | TI000 pin valid edge selection |
|-------|-------|--------------------------------|
| 0     | 0     | Falling edge                   |
| 0     | 1     | Rising edge                    |
| 1     | 0     | Setting prohibited             |
| 1     | 1     | Both falling and rising edges  |

| PRM001 | PRM000 | Count clock selection <sup>Note 1</sup> |
|--------|--------|-----------------------------------------|
| 0      | 0      | fx (10 MHz)                             |
| 0      | 1      | fx/2² (2.5 MHz)                         |
| 1      | 0      | f∞/2 <sup>e</sup> (39.06 kHz)           |
| 1      | 1      | TI000 valid edge <sup>Note 2</sup>      |

**Notes 1.** Be sure to set the count clock so that the following condition is satisfied.

- $V_{DD} = 4.0$  to 5.5 V: Count clock  $\leq 10$  MHz
- $V_{DD} = 3.3$  to 4.0 V: Count clock  $\leq 8.38$  MHz
- $V_{DD} = 2.7$  to 3.3 V: Count clock  $\leq 5$  MHz
- V<sub>DD</sub> = 2.5 to 2.7 V: Count clock ≤ 2.5 MHz (standard products, (A) grade products only)
- 2. The external clock requires a pulse longer than two cycles of the internal count clock (fx).

<R>

- Cautions 1. When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 16-bit timer/event counter 00 is not guaranteed. When an external clock is used and when the internal oscillation clock is selected and supplied to the CPU, the operation of 16-bit timer/event counter 00 is not guaranteed, either, because the internal oscillation clock is supplied as the sampling clock to eliminate noise.
  - 2. Always set data to PRM00 after stopping the timer operation.
  - 3. If the valid edge of the TI000 pin is to be set for the count clock, do not set the clear & start mode using the valid edge of the TI000 pin and the capture trigger.
  - 4. If the TI000 or TI010 pin is high level immediately after system reset, the rising edge is immediately detected after the rising edge or both the rising and falling edges are set as the valid edge(s) of the TI000 pin or TI010 pin to enable the operation of 16-bit timer counter 00 (TM00). Care is therefore required when pulling up the TI000 or TI010 pin. However, if the TI000 or TI010 pin is high level when re-enabling operation after the operation has been stopped, the rising edge is not detected.
  - 5. When the valid edge of the TI010 pin is used, P01 cannot be used as the timer output pin (TO00). When P01 is used as the TO00 pin, the valid edge of the TI010 pin cannot be used.
- Remarks 1. fx: High-speed system clock oscillation frequency
  - **2.** Figures in parentheses are for operation with fx = 10 MHz.

## Figure 7-13. Format of Prescaler Mode Register 01 (PRM01)

| Address: FFB7H After reset: 00H |       | R/W   |       |       |   |   |        |        |
|---------------------------------|-------|-------|-------|-------|---|---|--------|--------|
| Symbol                          | 7     | 6     | 5     | 4     | 3 | 2 | 1      | 0      |
| PRM01                           | ES111 | ES110 | ES011 | ES010 | 0 | 0 | PRM011 | PRM010 |

| ES111 | ES110 | TI011 pin valid edge selection |
|-------|-------|--------------------------------|
| 0     | 0     | Falling edge                   |
| 0     | 1     | Rising edge                    |
| 1     | 0     | Setting prohibited             |
| 1     | 1     | Both falling and rising edges  |

| ES011 | ES010 | TI001 pin valid edge selection |
|-------|-------|--------------------------------|
| 0     | 0     | Falling edge                   |
| 0     | 1     | Rising edge                    |
| 1     | 0     | Setting prohibited             |
| 1     | 1     | Both falling and rising edges  |

| PRM011 | PRM010 | Count clock selection <sup>Note 1</sup> |
|--------|--------|-----------------------------------------|
| 0      | 0      | fx (10 MHz)                             |
| 0      | 1      | fx/2⁴ (625 kHz)                         |
| 1      | 0      | fx/2 <sup>6</sup> (156.25 kHz)          |
| 1      | 1      | TI001 valid edge <sup>Note 2</sup>      |

Notes 1. Be sure to set the count clock so that the following condition is satisfied.

- VDD = 4.0 to 5.5 V: Count clock  $\leq$  10 MHz
- $V_{DD} = 3.3$  to 4.0 V: Count clock  $\leq 8.38$  MHz
- VDD = 2.7 to 3.3 V: Count clock  $\leq$  5 MHz
- V<sub>DD</sub> = 2.5 to 2.7 V: Count clock ≤ 2.5 MHz (standard products, (A) grade products only)
- 2. The external clock requires a pulse longer than two cycles of the internal count clock (fx).

- Cautions 1. When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 16-bit timer/event counter 01 is not guaranteed. When an external clock is used and when the internal oscillation clock is selected and supplied to the CPU, the operation of 16-bit timer/event counter 01 is not guaranteed, either, because the internal oscillation clock is supplied as the sampling clock to eliminate noise.
  - 2. Always set data to PRM01 after stopping the timer operation.
  - 3. If the valid edge of the TI001 pin is to be set for the count clock, do not set the clear & start mode using the valid edge of the TI001 pin and the capture trigger.
  - 4. If the TI001 or TI011 pin is high level immediately after system reset, the rising edge is immediately detected after the rising edge or both the rising and falling edges are set as the valid edge(s) of the TI001 pin or TI011 pin to enable the operation of 16-bit timer counter 01 (TM01). Care is therefore required when pulling up the TI001 or TI011 pin. However, if the TI001 or TI011 pin is high level when re-enabling operation after the operation has been stopped, the rising edge is not detected.
  - 5. When the valid edge of the TI011 pin is used, P06 cannot be used as the timer output pin (TO01). When P06 is used as the TO01 pin, the valid edge of the TI011 pin cannot be used.

**Remarks 1**. fx: High-speed system clock oscillation frequency

**2.** Figures in parentheses are for operation with fx = 10 MHz.

#### (5) Port mode register 0 (PM0)

This register sets port 0 input/output in 1-bit units.

When using the P01/TO00/TI010 and P06/TO01/TI011 pins for timer output, set PM01 and PM06 and the output latch of P01 and P06 to 0.

When using the P01/TO00/TI010 and P06/TO01/TI011 pins for timer input, set PM01 and PM06 to 1. At this time, the output latch of P01 and P06 may be 0 or 1.

PM0 can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input sets PM0 to FFH.

| •                                            |                                  |      |      |      |      | •    | •    | ,    |
|----------------------------------------------|----------------------------------|------|------|------|------|------|------|------|
| Address: FF20H After reset: FFH R/W          |                                  |      |      |      |      |      |      |      |
| Symbol                                       | 7                                | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| PM0                                          | 1                                | PM06 | PM05 | PM04 | PM03 | PM02 | PM01 | PM00 |
|                                              |                                  |      |      |      |      |      |      |      |
| PM0n P0n pin I/O mode selection (n = 0 to 6) |                                  |      |      |      |      |      | 6)   |      |
|                                              | 0 Output mode (output buffer on) |      |      |      |      |      |      |      |
|                                              | 1 Input mode (output buffer off) |      |      |      |      |      |      |      |

#### Figure 7-14. Format of Port Mode Register 0 (PM0)

# 7.4 Operation of 16-Bit Timer/Event Counters 00 and 01

## 7.4.1 Interval timer operation

Setting 16-bit timer mode control register 0n (TMC0n) and capture/compare control register 0n (CRC0n) as shown in Figure 7-15 allows operation as an interval timer.

# Setting

The basic operation setting procedure is as follows.

- <1> Set the CRC0n register (see Figure 7-15 for the set value).
- <2> Set any value to the CR00n register.
- <3> Set the count clock by using the PRM0n register.
- <4> Set the TMC0n register to start the operation (see Figure 7-15 for the set value).

#### Caution Do not rewrite CR00n during TM0n operation.

#### Remark For how to enable the INTTM00n interrupt, see CHAPTER 19 INTERRUPT FUNCTIONS.

Interrupt requests are generated repeatedly using the count value preset in 16-bit timer capture/compare register 00n (CR00n) as the interval.

When the count value of 16-bit timer counter 0n (TM0n) matches the value set in CR00n, counting continues with the TM0n value cleared to 0 and the interrupt request signal (INTTM00n) is generated.

The count clock of 16-bit timer/event counter 0n can be selected with bits 0 and 1 (PRM0n0, PRM0n1) of prescaler mode register 0n (PRM0n).

# Figure 7-15. Control Register Settings for Interval Timer Operation

## (a) 16-bit timer mode control register 0n (TMC0n)



**Remarks 1.** 0/1: Setting 0 or 1 allows another function to be used simultaneously with the interval timer. See the description of the respective control registers for details.

Setting invalid (setting "10" is prohibited.)

**2.** n = 0, 1





- **Notes 1.** Frequencies and pin names without parentheses are for 16-bit timer/event counter 00, and those in parentheses are for 16-bit timer/event counter 01.
  - 2. OVF0n is set to 1 only when 16-bit timer capture/compare register 00n is set to FFFFH.



Figure 7-17. Timing of Interval Timer Operation

**Remark** Interval time =  $(N + 1) \times t$ N = 0001H to FFFFH (settable range) n = 0, 1

#### 7.4.2 PPG output operations

Setting 16-bit timer mode control register 0n (TMC0n) and capture/compare control register 0n (CRC0n) as shown in Figure 7-18 allows operation as PPG (Programmable Pulse Generator) output.

#### Setting

The basic operation setting procedure is as follows.

- <1> Set the CRC0n register (see Figure 7-18 for the set value).
- <2> Set any value to the CR00n register as the cycle.
- <3> Set any value to the CR01n register as the duty factor.
- <4> Set the TOC0n register (see Figure 7-18 for the set value).
- <5> Set the count clock by using the PRM0n register.
- <6> Set the TMC0n register to start the operation (see Figure 7-18 for the set value).

# Caution To change the value of the duty factor (the value of the CR01n register) during operation, see Caution 2 in Figure 7-20 PPG Output Operation Timing.

Remarks 1. For the setting of the TOOn pin, see 7.3 (5) Port mode register 0 (PM0).

2. For how to enable the INTTM00n interrupt, see CHAPTER 19 INTERRUPT FUNCTIONS.

In the PPG output operation, rectangular waves are output from the TO0n pin with the pulse width and the cycle that correspond to the count values preset in 16-bit timer capture/compare register 01n (CR01n) and in 16-bit timer capture/compare register 00n (CR00n), respectively.

## Figure 7-18. Control Register Settings for PPG Output Operation

#### (a) 16-bit timer mode control register 0n (TMC0n)





- Cautions 1. Values in the following range should be set in CR00n and CR01n: 0000H  $\leq$  CR01n < CR00n  $\leq$  FFFFH
  - 2. The pulse generated through PPG output has a cycle of [CR00n setting value + 1], and a duty of [(CR01n setting value + 1)/(CR00n setting value + 1)].



**Note** Frequencies and pin names without parentheses are for 16-bit timer/event counter 00, and those in parentheses are for 16-bit timer/event counter 01.





Cautions 1. Do not rewrite CR00n during TM0n operation.

- 2. In the PPG output operation, change the pulse width (rewrite CR01n) during TM0n operation using the following procedure.
  - <1> Disable the timer output inversion operation by match of TM0n and CR01n (TOC0n4 = 0)
  - <2> Disable the INTTM01n interrupt (TMMK01n = 1)
  - <3> Rewrite CR01n
  - <4> Wait for 1 cycle of the TM0n count clock
  - <5> Enable the timer output inversion operation by match of TM0n and CR01n (TOC0n4 = 1)
  - <6> Clear the interrupt request flag of INTTM01n (TMIF01n = 0)
  - <7> Enable the INTTM01n interrupt (TMMK01n = 0)

**Remarks 1.**  $0000H \le M < N \le FFFFH$ 

#### 7.4.3 Pulse width measurement operations

It is possible to measure the pulse width of the signals input to the TI00n pin and TI01n pin using 16-bit timer counter 0n (TM0n).

There are two measurement methods: measuring with TM0n used in free-running mode, and measuring by restarting the timer in synchronization with the edge of the signal input to the TI00n pin.

When an interrupt occurs, read the valid value of the capture register, check the overflow flag, and then calculate the necessary pulse width. Clear the overflow flag after checking it.

The capture operation is not performed until the signal pulse width is sampled in the count clock cycle selected by prescaler mode register 0n (PRM0n) and the valid level of the TI00n or TI01n pin is detected twice, thus eliminating noise with a short pulse width.





#### Setting

The basic operation setting procedure is as follows.

- <1> Set the CRC0n register (see Figures 7-22, 7-25, 7-27, and 7-29 for the set value).
- <2> Set the count clock by using the PRM0n register.
- <3> Set the TMC0n register to start the operation (see Figures 7-22, 7-25, 7-27, and 7-29 for the set value).

Caution To use two capture registers, set the TI00n and TI01n pins.

Remarks 1. For the setting of the TI00n (or TI01n) pin, see 7.3 (5) Port mode register 0 (PM0).

2. For how to enable the INTTM00n (or INTTM01n) interrupt, see CHAPTER 19 INTERRUPT FUNCTIONS.

**3.** n = 0, 1

## (1) Pulse width measurement with free-running counter and one capture register

When 16-bit timer counter 0n (TM0n) is operated in free-running mode, and the edge specified by prescaler mode register 0n (PRM0n) is input to the TI00n pin, the value of TM0n is taken into 16-bit timer capture/compare register 01n (CR01n) and an external interrupt request signal (INTTM01n) is set.

Specify both the rising and falling edges of the TI00n pin by using bits 4 and 5 (ES0n0 and ES0n1) of PRM0n.

Sampling is performed using the count clock selected by PRM0n, and a capture operation is only performed when a valid level of the TI00n pin is detected twice, thus eliminating noise with a short pulse width.

# Figure 7-22. Control Register Settings for Pulse Width Measurement with Free-Running Counter and One Capture Register (When TI00n and CR01n Are Used)



**Remark** 0/1: Setting 0 or 1 allows another function to be used simultaneously with pulse width measurement. See the description of the respective control registers for details.

n = 0, 1



## Figure 7-23. Configuration Diagram for Pulse Width Measurement with Free-Running Counter

**Note** Frequencies without parentheses are for 16-bit timer/event counter 00, and those in parentheses are for 16-bit timer/event counter 01.





**Note** Clear OVF0n by software.

#### (2) Measurement of two pulse widths with free-running counter

When 16-bit timer counter 0n (TM0n) is operated in free-running mode, it is possible to simultaneously measure the pulse widths of the two signals input to the TI00n pin and the TI01n pin.

When the edge specified by bits 4 and 5 (ES0n0 and ES0n1) of prescaler mode register 0n (PRM0n) is input to the TI00n pin, the value of TM0n is taken into 16-bit timer capture/compare register 01n (CR01n) and an interrupt request signal (INTTM01n) is set.

Also, when the edge specified by bits 6 and 7 (ES1n0 and ES1n1) of PRM0n is input to the TI01n pin, the value of TM0n is taken into 16-bit timer capture/compare register 00n (CR00n) and an interrupt request signal (INTTM00n) is set.

Specify both the rising and falling edges as the edges of the TI00n and TI01n pins, by using bits 4 and 5 (ES0n0 and ES0n1) and bits 6 and 7 (ES1n0 and ES1n1) of PRM0n.

Sampling is performed using the count clock cycle selected by prescaler mode register 0n (PRM0n), and a capture operation is only performed when a valid level of the TI00n or TI01n pin is detected twice, thus eliminating noise with a short pulse width.

## Figure 7-25. Control Register Settings for Measurement of Two Pulse Widths with Free-Running Counter



## (a) 16-bit timer mode control register 0n (TMC0n)

n = 0, 1

**Remark** 0/1: Setting 0 or 1 allows another function to be used simultaneously with pulse width measurement. See the description of the respective control registers for details.



Figure 7-26. Timing of Pulse Width Measurement Operation with Free-Running Counter (with Both Edges Specified)

Note Clear OVF0n by software.

## (3) Pulse width measurement with free-running counter and two capture registers

When 16-bit timer counter 0n (TM0n) is operated in free-running mode, it is possible to measure the pulse width of the signal input to the TI00n pin.

When the rising or falling edge specified by bits 4 and 5 (ES0n0 and ES0n1) of prescaler mode register 0n (PRM0n) is input to the TI00n pin, the value of TM0n is taken into 16-bit timer capture/compare register 01n (CR01n) and an interrupt request signal (INTTM01n) is set.

Also, when the inverse edge to that of the capture operation is input into CR01n, the value of TM0n is taken into 16-bit timer capture/compare register 00n (CR00n).

Sampling is performed using the count clock cycle selected by prescaler mode register 0n (PRM0n), and a capture operation is only performed when a valid level of the TI00n pin is detected twice, thus eliminating noise with a short pulse width.

# Figure 7-27. Control Register Settings for Pulse Width Measurement with Free-Running Counter and Two Capture Registers (with Rising Edge Specified)



# (a) 16-bit timer mode control register 0n (TMC0n)

**Remark** 0/1: Setting 0 or 1 allows another function to be used simultaneously with pulse width measurement. See the description of the respective control registers for details.

n = 0, 1





Note Clear OVF0n by software.

## (4) Pulse width measurement by means of restart

When input of a valid edge to the TI00n pin is detected, the count value of 16-bit timer counter 0n (TM0n) is taken into 16-bit timer capture/compare register 01n (CR01n), and then the pulse width of the signal input to the TI00n pin is measured by clearing TM0n and restarting the count operation.

Either of two edges—rising or falling—can be selected using bits 4 and 5 (ES0n0 and ES0n1) of prescaler mode register 0n (PRM0n).

Sampling is performed using the count clock cycle selected by prescaler mode register 0n (PRM0n) and a capture operation is only performed when a valid level of the TI00n pin is detected twice, thus eliminating noise with a short pulse width.

# Figure 7-29. Control Register Settings for Pulse Width Measurement by Means of Restart (with Rising Edge Specified)







**Remark** n = 0, 1

#### 7.4.4 External event counter operation

## Setting

The basic operation setting procedure is as follows.

<1> Set the CRC0n register (see Figure 7-31 for the set value).

<2> Set the count clock by using the PRM0n register.

<3> Set any value to the CR00n register (0000H cannot be set).

<4> Set the TMCOn register to start the operation (see Figure 7-31 for the set value).

Remarks 1. For the setting of the TI00n pin, see 7.3 (5) Port mode register 0 (PM0).

## 2. For how to enable the INTTM00n interrupt, see CHAPTER 19 INTERRUPT FUNCTIONS.

The external event counter counts the number of external clock pulses input to the TI00n pin using 16-bit timer counter 0n (TM0n).

TMOn is incremented each time the valid edge specified by prescaler mode register 0n (PRM0n) is input.

When the TM0n count value matches the 16-bit timer capture/compare register 00n (CR00n) value, TM0n is cleared to 0 and the interrupt request signal (INTTM00n) is generated.

Input a value other than 0000H to CR00n (a count operation with 1-bit pulse cannot be carried out).

Any of three edges—rising, falling, or both edges—can be selected using bits 4 and 5 (ES0n0 and ES0n1) of prescaler mode register 0n (PRM0n).

Sampling is performed using the internal clock (fx) and an operation is only performed when a valid level of the TI00n pin is detected twice, thus eliminating noise with a short pulse width.

Figure 7-31. Control Register Settings in External Event Counter Mode (with Rising Edge Specified)

#### (a) 16-bit timer mode control register 0n (TMC0n) TMC0n3 TMC0n2 TMC0n1 OVF0n 7 6 5 4 TMC0n 0 0 0 0 1 1 0/1 0 Clears and starts on match between TM0n and CR00n. (b) Capture/compare control register 0n (CRC0n) CRC0n2 CRC0n1 CRC0n0 4 7 6 5 3 CRC0n 0 0 0 0 0 0/1 0 0/1 CR00n used as compare register (c) Prescaler mode register 0n (PRM0n) ES1n1 ES1n0 ES0n1 ES0n0 PRM0n1 PRM0n0 3 2 PRM0n 0/1 0/1 0 1 0 0 1 1 Selects external clock. Specifies rising edge for pulse width detection. Setting invalid (setting "10" is prohibited.)

**Remark** 0/1: Setting 0 or 1 allows another function to be used simultaneously with the external event counter. See the description of the respective control registers for details.

n = 0, 1



#### Figure 7-32. Configuration Diagram of External Event Counter

Note OVF0n is set to 1 only when CR00n is set to FFFFH.



## Figure 7-33. External Event Counter Operation Timing (with Rising Edge Specified)

Caution When reading the external event counter count value, TM0n should be read.

#### 7.4.5 Square-wave output operation

## Setting

The basic operation setting procedure is as follows.

- <1> Set the count clock by using the PRM0n register.
- <2> Set the CRC0n register (see Figure 7-34 for the set value).
- <3> Set the TOC0n register (see Figure 7-34 for the set value).
- <4> Set any value to the CR00n register (0000H cannot be set).
- <5> Set the TMC0n register to start the operation (see Figure 7-34 for the set value).

## Caution Do not rewrite CR00n during TM0n operation.

Remarks 1. For the setting of the TOOn pin, see 7.3 (5) Port mode register 0 (PM0).

2. For how to enable the INTTM00n interrupt, see CHAPTER 19 INTERRUPT FUNCTIONS.

A square wave with any selected frequency can be output at intervals determined by the count value preset to 16bit timer capture/compare register 00n (CR00n).

The TOOn pin output status is reversed at intervals determined by the count value preset to CR00n + 1 by setting bit 0 (TOE0n) and bit 1 (TOC0n1) of 16-bit timer output control register 0n (TOC0n) to 1. This enables a square wave with any selected frequency to be output.

## Figure 7-34. Control Register Settings in Square-Wave Output Mode (1/2)

## (a) 16-bit timer mode control register 0n (TMC0n)



#### (b) Capture/compare control register 0n (CRC0n)



- CR00n used as compare register

## Figure 7-34. Control Register Settings in Square-Wave Output Mode (2/2)

## (c) 16-bit timer output control register 0n (TOC0n)







**Remark** 0/1: Setting 0 or 1 allows another function to be used simultaneously with square-wave output. See the description of the respective control registers for details.

n = 0, 1





# ther function to be used simultane

#### 7.4.6 One-shot pulse output operation

16-bit timer/event counter 0n can output a one-shot pulse in synchronization with a software trigger or an external trigger (TI00n pin input).

## Setting

The basic operation setting procedure is as follows.

- <1> Set the count clock by using the PRM0n register.
- <2> Set the CRC0n register (see Figures 7-36 and 7-38 for the set value).
- <3> Set the TOC0n register (see Figures 7-36 and 7-38 for the set value).
- <4> Set any value to the CR00n and CR01n registers (0000H cannot be set).
- <5> Set the TMC0n register to start the operation (see Figures 7-36 and 7-38 for the set value).

## Remarks 1. For the setting of the TOOn pin, see 7.3 (5) Port mode register 0 (PM0).

2. For how to enable the INTTM00n (if necessary, INTTM01n) interrupt, see CHAPTER 19 INTERRUPT FUNCTIONS.

## (1) One-shot pulse output with software trigger

A one-shot pulse can be output from the TO0n pin by setting 16-bit timer mode control register 0n (TMC0n), capture/compare control register 0n (CRC0n), and 16-bit timer output control register 0n (TOC0n) as shown in Figure 7-36, and by setting bit 6 (OSPT0n) of the TOC0n register to 1 by software.

By setting the OSPT0n bit to 1, 16-bit timer/event counter 0n is cleared and started, and its output becomes active at the count value (N) set in advance to 16-bit timer capture/compare register 01n (CR01n). After that, the output becomes inactive at the count value (M) set in advance to 16-bit timer capture/compare register 00n (CR00n)<sup>Note</sup>.

Even after the one-shot pulse has been output, the TM0n register continues its operation. To stop the TM0n register, the TMC0n3 and TMC0n2 bits of the TMC0n register must be set to 00.

- **Note** The case where N < M is described here. When N > M, the output becomes active with the CR00n register and inactive with the CR01n register. Do not set N to M.
- Cautions 1. Do not set the OSPT0n bit to 1 again while the one-shot pulse is being output. To output the one-shot pulse again, wait until the current one-shot pulse output is completed.
  - 2. When using the one-shot pulse output of 16-bit timer/event counter 0n with a software trigger, do not change the level of the TI00n pin or its alternate-function port pin. Because the external trigger is valid even in this case, the timer is cleared and started even at the level of the TI00n pin or its alternate-function port pin, resulting in the output of a pulse at an undesired timing.



## Figure 7-36. Control Register Settings for One-Shot Pulse Output with Software Trigger

Caution Do not set the CR00n and CR01n registers to 0000H.

**Remark** n = 0, 1

(setting "10" is prohibited.)

(setting "10" is prohibited.)

Setting invalid



#### Figure 7-37. Timing of One-Shot Pulse Output Operation with Software Trigger

Caution 16-bit timer counter 0n starts operating as soon as a value other than 00 (operation stop mode) is set to the TMC0n3 and TMC0n2 bits.

#### Remark N < M

#### (2) One-shot pulse output with external trigger

A one-shot pulse can be output from the TO0n pin by setting 16-bit timer mode control register 0n (TMC0n), capture/compare control register 0n (CRC0n), and 16-bit timer output control register 0n (TOC0n) as shown in Figure 7-38, and by using the valid edge of the Tl00n pin as an external trigger.

The valid edge of the TI00n pin is specified by bits 4 and 5 (ES0n0, ES0n1) of prescaler mode register 0n (PRM0n). The rising, falling, or both the rising and falling edges can be specified.

When the valid edge of the TI00n pin is detected, the 16-bit timer/event counter is cleared and started, and the output becomes active at the count value set in advance to 16-bit timer capture/compare register 01n (CR01n). After that, the output becomes inactive at the count value set in advance to 16-bit timer capture/compare register 00n (CR00n)<sup>Note</sup>.

- **Note** The case where N < M is described here. When N > M, the output becomes active with the CR00n register and inactive with the CR01n register. Do not set N to M.
- Caution Do not input the external trigger again while the one-shot pulse is output. To output the one-shot pulse again, wait until the current one-shot pulse output is completed.



Caution Do not set the CR00n and CR01n registers to 0000H.



Figure 7-39. Timing of One-Shot Pulse Output Operation with External Trigger (with Rising Edge Specified)

Caution 16-bit timer counter 0n starts operating as soon as a value other than 00 (operation stop mode) is set to the TMC0n3 and TMC0n2 bits.

Remark N < M

n = 0, 1

## 7.5 Cautions for 16-Bit Timer/Event Counters 00 and 01

#### (1) Timer start errors

An error of up to one clock may occur in the time required for a match signal to be generated after timer start. This is because 16-bit timer counter 0n (TM0n) is started asynchronously to the count clock.





#### (2) 16-bit timer capture/compare register 00n setting

In the mode in which clear & start occurs on a match between TM0n and CR00n, set 16-bit timer capture/compare register 00n (CR00n) to other than 0000H. This means a 1-pulse count operation cannot be performed when 16-bit timer/event counter 0n is used as an external event counter.

#### (3) Capture register data retention timing

The values of 16-bit timer capture/compare registers 00n and 01n (CR00n and CR01n) are not guaranteed after 16-bit timer/event counter 0n has been stopped.

#### (4) Valid edge setting

Set the valid edge of the TI00n pin after setting bits 2 and 3 (TMC0n2 and TMC0n3) of 16-bit timer mode control register 0n (TMC0n) to 0, 0, respectively, and then stopping timer operation. The valid edge is set using bits 4 and 5 (ES0n0 and ES0n1) of prescaler mode register 0n (PRM0n).

#### (5) Re-triggering one-shot pulse

#### (a) One-shot pulse output by software

When a one-shot pulse is output, do not set the OSPT0n bit to 1 again. To output the one-shot pulse again, wait until the current one-shot pulse output is completed.

#### (b) One-shot pulse output with external trigger

Do not input the external trigger again while a one-shot pulse is output. To output the one-shot pulse again, wait until the current one-shot pulse output is completed.

#### (c) One-shot pulse output function

When using the one-shot pulse output of 16-bit timer/event counter 0n with a software trigger, do not change the level of the TI00n pin or its alternate function port pin.

Because the external trigger is valid even in this case, the timer is cleared and started even at the level of the TI00n pin or its alternate function port pin, resulting in the output of a pulse at an undesired timing.

#### (6) Operation of OVF0n flag

<1> The OFV0n flag is also set to 1 in the following case.

When any of the following modes is selected: the mode in which clear & start occurs on a match between TM0n and CR00n, the mode in which clear & start occurs at the TI00n valid edge, or the free-running mode

CR00n is set to FFFH  $\downarrow$ 

 $\downarrow$ 

TMOn is counted up from FFFFH to 0000H.



<2> Even if the OVF0n flag is cleared before the next count clock is counted (before TM0n becomes 0001H) after the occurrence of TM0n overflow, the OVF0n flag is re-set newly so this clear is not valid.

#### (7) Conflicting operations

When a read period of the 16-bit timer capture/compare register (CR00n/CR01n) and a capture trigger input (CR00n/CR01n used as capture register) conflict, the priority is given to the capture trigger input. The data read from CR00n/CR01n is undefined.





 $\textbf{Remark} \quad n=0, \ \textbf{1}$ 

#### (8) Timer operation

- <1> Even if 16-bit timer counter 0n (TM0n) is read, the value is not captured by 16-bit timer capture/compare register 01n (CR01n).
- <2> Regardless of the CPU's operation mode, when the timer stops, the input signals to the TI00n/TI01n pins are not acknowledged.
- <3> The one-shot pulse output mode operates correctly only in the free-running mode and the mode in which clear & start occurs at the TI00n valid edge. In the mode in which clear & start occurs on a match between the TM0n register and CR00n register, one-shot pulse output is not possible because an overflow does not occur.

#### (9) Capture operation

- <1> If the TI00n pin valid edge is specified as the count clock, a capture operation by the capture register specified as the trigger for the TI00n pin is not possible.
- <2> To ensure the reliability of the capture operation, the capture trigger requires a pulse longer than two cycles of the count clock selected by prescaler mode register 0n (PRM0n).
- <3> The capture operation is performed at the falling edge of the count clock. An interrupt request input (INTTM00n/INTTM01n), however, is generated at the rise of the next count clock.

#### (10) Compare operation

A capture operation may not be performed for CR00n/CR01n set in compare mode even if a capture trigger has been input.

#### (11) Edge detection

- <1> If the TI00n or TI01n pin is high level immediately after system reset and the rising edge or both the rising and falling edges are specified as the valid edge of the TI00n or TI01n pin to enable the 16-bit timer counter 0n (TM0n) operation, a rising edge is detected immediately after the operation is enabled. Be careful therefore when pulling up the TI00n or TI01n pin. However, if the TI00n or TI01n pin is high level when re-enabling operation after the operation has been stopped, the rising edge is not detected.
- <2> The sampling clock used to remove noise differs when the TI00n pin valid edge is used as the count clock and when it is used as a capture trigger. In the former case, the count clock is fx, and in the latter case the count clock is selected by prescaler mode register 0n (PRM0n). The capture operation is started only after a valid edge is detected twice by sampling, thus eliminating noise with a short pulse width.

## CHAPTER 8 8-BIT TIMER/EVENT COUNTERS 50 AND 51

## 8.1 Functions of 8-Bit Timer/Event Counters 50 and 51

8-bit timer/event counters 50 and 51 have the following functions.

- Interval timer
- External event counter
- Square-wave output
- PWM output

Figures 8-1 and 8-2 show the block diagrams of 8-bit timer/event counters 50 and 51.



Figure 8-1. Block Diagram of 8-Bit Timer/Event Counter 50

- Notes 1. Timer output F/F
  - 2. PWM output F/F



#### Figure 8-2. Block Diagram of 8-Bit Timer/Event Counter 51

- Notes 1. Timer output F/F
  - 2. PWM output F/F

## 8.2 Configuration of 8-Bit Timer/Event Counters 50 and 51

8-bit timer/event counters 50 and 51 include the following hardware.

| Table 8-1. | Configuration of 8-Bit | t Timer/Event Counters 50 and 51 |  |
|------------|------------------------|----------------------------------|--|
|------------|------------------------|----------------------------------|--|

| Item              | Configuration                                                                                                                                                                                         |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timer register    | 8-bit timer counter 5n (TM5n)                                                                                                                                                                         |
| Register          | 8-bit timer compare register 5n (CR5n)                                                                                                                                                                |
| Timer input       | TI5n                                                                                                                                                                                                  |
| Timer output      | TO5n                                                                                                                                                                                                  |
| Control registers | Timer clock selection register 5n (TCL5n)<br>8-bit timer mode control register 5n (TMC5n)<br>Port mode register 1 (PM1) or port mode register 3 (PM3)<br>Port register 1 (P1) or port register 3 (P3) |

## (1) 8-bit timer counter 5n (TM5n)

TM5n is an 8-bit register that counts the count pulses and is read-only. The counter is incremented in synchronization with the rising edge of the count clock.

#### Figure 8-3. Format of 8-Bit Timer Counter 5n (TM5n)

Address: FF16H (TM50), FF1FH (TM51)

M50), FF1FH (TM51) After reset: 00H R

| Symbol     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------------|---|---|---|---|---|---|---|---|
| TM5n       |   |   |   |   |   |   |   |   |
| (n = 0, 1) |   |   |   |   |   |   |   |   |

In the following situations, the count value is cleared to 00H.

- <1> RESET input
- <2> When TCE5n is cleared
- <3> When TM5n and CR5n match in the mode in which clear & start occurs upon a match of the TM5n and CR5n.

## (2) 8-bit timer compare register 5n (CR5n)

CR5n can be read and written by an 8-bit memory manipulation instruction.

Except in PWM mode, the value set in CR5n is constantly compared with the 8-bit timer counter 5n (TM5n) count value, and an interrupt request (INTTM5n) is generated if they match.

In PWM mode, when the TO5n pin becomes active due to a TM5n overflow and the values of TM5n and CR5n match, the TO5n pin becomes inactive.

The value of CR5n can be set within 00H to FFH.

RESET input clears CR5n to 00H.

## Figure 8-4. Format of 8-Bit Timer Compare Register 5n (CR5n)

| Address:           | FF17H (CR | 50), FF41H | I (CR51) | After res | et: 00H | R/W |   |   |
|--------------------|-----------|------------|----------|-----------|---------|-----|---|---|
| Symbol             | 7         | 6          | 5        | 4         | 3       | 2   | 1 | 0 |
| CR5n<br>(n = 0, 1) |           |            |          |           |         |     |   |   |
| (n = 0, 1)         |           |            |          |           |         |     |   |   |

- Cautions 1. In the mode in which clear & start occurs on a match of TM5n and CR5n (TMC5n6 = 0), do not write other values to CR5n during operation.
  - 2. In PWM mode, make the CR5n rewrite interval 3 count clocks of the count clock (clock selected by TCL5n) or more.

## 8.3 Registers Controlling 8-Bit Timer/Event Counters 50 and 51

The following four registers are used to control 8-bit timer/event counters 50 and 51.

- Timer clock selection register 5n (TCL5n)
- 8-bit timer mode control register 5n (TMC5n)
- Port mode register 1 (PM1) or port mode register 3 (PM3)
- Port register 1 (P1) or port register 3 (P3)

#### (1) Timer clock selection register 5n (TCL5n)

This register sets the count clock of 8-bit timer/event counter 5n and the valid edge of the TI5n pin input. TCL5n can be set by an 8-bit memory manipulation instruction. RESET input clears TCL5n to 00H.

**Remark** n = 0, 1

#### Address: FF6AH After reset: 00H R/W 7 2 0 Symbol 6 5 4 3 1 TCL50 0 0 0 0 0 TCL502 TCL501 TCL500

Figure 8-5. Format of Timer Clock Selection Register 50 (TCL50)

| TCL502 | TCL501 | TCL500 | Count clock selection <sup>Note</sup> |
|--------|--------|--------|---------------------------------------|
| 0      | 0      | 0      | TI50 pin falling edge                 |
| 0      | 0      | 1      | TI50 pin rising edge                  |
| 0      | 1      | 0      | fx (10 MHz)                           |
| 0      | 1      | 1      | fx/2 (5 MHz)                          |
| 1      | 0      | 0      | fx/2² (2.5 MHz)                       |
| 1      | 0      | 1      | fx/2 <sup>e</sup> (156.25 kHz)        |
| 1      | 1      | 0      | fx/2 <sup>8</sup> (39.06 kHz)         |
| 1      | 1      | 1      | fx/2 <sup>13</sup> (1.22 kHz)         |

Note Be sure to set the count clock so that the following condition is satisfied.

- $V_{DD} = 4.0$  to 5.5 V: Count clock  $\leq 10$  MHz
- $V_{DD} = 3.3$  to 4.0 V: Count clock  $\leq 8.38$  MHz
- $V_{DD} = 2.7$  to 3.3 V: Count clock  $\leq 5$  MHz
- VDD = 2.5 to 2.7 V: Count clock ≤ 2.5 MHz (standard products, (A) grade products only)
- Cautions 1. When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 8-bit timer/event counter 50 is not guaranteed.
  - 2. When rewriting TCL50 to other data, stop the timer operation beforehand.
  - 3. Be sure to clear bits 3 to 7 to 0.

## Remarks 1. fx: High-speed system clock oscillation frequency

**2.** Figures in parentheses apply to operation at fx = 10 MHz.

<R>

## Figure 8-6. Format of Timer Clock Selection Register 51 (TCL51)

| Address: FF | 8CH After | reset: 00H | I R/W |   |   |        |        |        |
|-------------|-----------|------------|-------|---|---|--------|--------|--------|
| Symbol      | 7         | 6          | 5     | 4 | 3 | 2      | 1      | 0      |
| TCL51       | 0         | 0          | 0     | 0 | 0 | TCL512 | TCL511 | TCL510 |

| TCL512 | TCL511 | TCL510 | Count clock selection <sup>Note</sup> |
|--------|--------|--------|---------------------------------------|
| 0      | 0      | 0      | TI51 falling edge                     |
| 0      | 0      | 1      | TI51 rising edge                      |
| 0      | 1      | 0      | fx (10 MHz)                           |
| 0      | 1      | 1      | fx/2 (5 MHz)                          |
| 1      | 0      | 0      | fx/2⁴ (625 kHz)                       |
| 1      | 0      | 1      | fx/2 <sup>6</sup> (156.25 kHz)        |
| 1      | 1      | 0      | fx/2 <sup>8</sup> (39.06 kHz)         |
| 1      | 1      | 1      | fx/2 <sup>12</sup> (2.44 kHz)         |

Note Be sure to set the count clock so that the following condition is satisfied.

- VDD = 4.0 to 5.5 V: Count clock  $\leq$  10 MHz
- VDD = 3.3 to 4.0 V: Count clock  $\leq$  8.38 MHz
- $V_{DD} = 2.7$  to 3.3 V: Count clock  $\leq 5$  MHz
- V<sub>DD</sub> = 2.5 to 2.7 V: Count clock ≤ 2.5 MHz (standard products, (A) grade products only)
- Cautions 1. When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 8-bit timer/event counter 51 is not guaranteed.
  - 2. When rewriting TCL51 to other data, stop the timer operation beforehand.
  - 3. Be sure to clear bits 3 to 7 to 0.

Remarks 1. fx: High-speed system clock oscillation frequency

**2.** Figures in parentheses apply to operation at fx = 10 MHz.

<R>

#### (2) 8-bit timer mode control register 5n (TMC5n)

TMC5n is a register that performs the following five types of settings.

- <1> 8-bit timer counter 5n (TM5n) count operation control
- <2> 8-bit timer counter 5n (TM5n) operating mode selection
- <3> Timer output F/F (flip flop) status setting
- <4> Active level selection in timer F/F control or PWM (free-running) mode.
- <5> Timer output control

TMC5n can be set by a 1-bit or 8-bit memory manipulation instruction.  $\overrightarrow{\text{RESET}}$  input clears this register to 00H.

**Remark** n = 0, 1

#### Figure 8-7. Format of 8-Bit Timer Mode Control Register 50 (TMC50)

Address: FF6BH After reset: 00H R/W<sup>Note</sup>

| Symbol | <7>   | 6      | 5 | 4 | <3>   | <2>   | 1      | <0>   |
|--------|-------|--------|---|---|-------|-------|--------|-------|
| TMC50  | TCE50 | TMC506 | 0 | 0 | LVS50 | LVR50 | TMC501 | TOE50 |

| TCE50 | TM50 count operation control                                    |
|-------|-----------------------------------------------------------------|
| 0     | After clearing to 0, count operation disabled (counter stopped) |
| 1     | Count operation start                                           |

| TMC506 | TM50 operating mode selection                                       |
|--------|---------------------------------------------------------------------|
| 0      | Mode in which clear & start occurs on a match between TM50 and CR50 |
| 1      | PWM (free-running) mode                                             |

| LVS50 | LVR50 | Timer output F/F status setting |  |  |
|-------|-------|---------------------------------|--|--|
| 0     | 0     | No change                       |  |  |
| 0     | 1     | Timer output F/F reset (0)      |  |  |
| 1     | 0     | Timer output F/F set (1)        |  |  |
| 1     | 1     | Setting prohibited              |  |  |

| TMC501 | In other modes (TMC506 = 0)  | In PWM mode (TMC506 = 1) |
|--------|------------------------------|--------------------------|
|        | Timer F/F control            | Active level selection   |
| 0      | Inversion operation disabled | Active-high              |
| 1      | Inversion operation enabled  | Active-low               |

| TOE50 | Timer output control                       |  |  |  |
|-------|--------------------------------------------|--|--|--|
| 0     | Output disabled (TM50 output is low level) |  |  |  |
| 1     | Output enabled                             |  |  |  |

**Note** Bits 2 and 3 are write-only.

(Refer to Cautions and Remarks on the next page.)

#### Figure 8-8. Format of 8-Bit Timer Mode Control Register 51 (TMC51)

| Address: FF | 43H After | reset: 00H | R/W <sup>Note</sup> |   |       |       |        |       |  |
|-------------|-----------|------------|---------------------|---|-------|-------|--------|-------|--|
| Symbol      | <7>       | 6          | 5                   | 4 | <3>   | <2>   | 1      | <0>   |  |
| TMC51       | TCE51     | TMC516     | 0                   | 0 | LVS51 | LVR51 | TMC511 | TOE51 |  |

.....

| TCE51 | TM51 count operation control                                    |
|-------|-----------------------------------------------------------------|
| 0     | After clearing to 0, count operation disabled (counter stopped) |
| 1     | Count operation start                                           |

| TMC516 | TM51 operating mode selection                                       |  |  |  |  |
|--------|---------------------------------------------------------------------|--|--|--|--|
| 0      | Node in which clear & start occurs on a match between TM51 and CR51 |  |  |  |  |
| 1      | PWM (free-running) mode                                             |  |  |  |  |

| LVS51 | LVR51 | Timer output F/F status setting |  |  |  |
|-------|-------|---------------------------------|--|--|--|
| 0     | 0     | No change                       |  |  |  |
| 0     | 1     | Timer output F/F reset (0)      |  |  |  |
| 1     | 0     | Timer output F/F set (1)        |  |  |  |
| 1     | 1     | Setting prohibited              |  |  |  |

| TMC511 | In other modes (TMC516 = 0)  | In PWM mode (TMC516 = 1) |  |  |
|--------|------------------------------|--------------------------|--|--|
|        | Timer F/F control            | Active level selection   |  |  |
| 0      | Inversion operation disabled | Active-high              |  |  |
| 1      | Inversion operation enabled  | Active-low               |  |  |

| TOE51 | Timer output control                       |  |  |  |  |
|-------|--------------------------------------------|--|--|--|--|
| 0     | Dutput disabled (TM51 output is low level) |  |  |  |  |
| 1     | Output enabled                             |  |  |  |  |

**Note** Bits 2 and 3 are write-only.

Cautions 1. The settings of LVS5n and LVR5n are valid in other than PWM mode.

- 2. Perform <1> to <4> below in the following order, not at the same time.
  - <1> Set TMC5n1, TMC5n6: Operation mode setting
  - <2> Set TOE5n to enable output: Timer output enable
  - <3> Set LVS5n, LVR5n (see Caution 1): Timer F/F setting
  - <4> Set TCE5n
- 3. Stop operation before rewriting TMC5n6.

**Remarks 1.** In PWM mode, PWM output is made inactive by clearing TCE5n to 0.

- 2. If LVS5n and LVR5n are read, the value is 0.
- **3.** The values of the TMC5n6, LVS5n, LVR5n, TMC5n1, and TOE5n bits are reflected at the TO5n pin regardless of the value of TCE5n.
- **4.** n = 0, 1

#### (3) Port mode registers 1 and 3 (PM1, PM3)

These registers set port 1 and 3 input/output in 1-bit units.

When using the P17/TO50/TI50/FLMD1 and P33/TO51/TI51/INTP4 pins for timer output, clear PM17 and PM33 and the output latches of P17 and P33 to 0.

When using the P17/TO50/TI50/FLMD1 and P33/TO51/TI51/INTP4 pins for timer input, set PM17 and PM33 to 1. The output latches of P17 and P33 at this time may be 0 or 1.

PM1 and PM3 can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input sets these registers to FFH.

## Figure 8-9. Format of Port Mode Register 1 (PM1)

| Address: I | FF21H Af | ter reset: FF | H R/W |      |      |      |      |      |
|------------|----------|---------------|-------|------|------|------|------|------|
| Symbol     | 7        | 6             | 5     | 4    | 3    | 2    | 1    | 0    |
| PM1        | PM17     | PM16          | PM15  | PM14 | PM13 | PM12 | PM11 | PM10 |

| PM1n | P1n pin I/O mode selection (n = 0 to 7) |  |  |  |  |
|------|-----------------------------------------|--|--|--|--|
| 0    | Output mode (output buffer on)          |  |  |  |  |
| 1    | Input mode (output buffer off)          |  |  |  |  |

#### Figure 8-10. Format of Port Mode Register 3 (PM3)

| Address: | FF23H A | After reset: FI | H R/W |   |      |      |      |      |
|----------|---------|-----------------|-------|---|------|------|------|------|
| Symbol   | 7       | 6               | 5     | 4 | 3    | 2    | 1    | 0    |
| PM3      | 1       | 1               | 1     | 1 | PM33 | PM32 | PM31 | PM30 |
|          |         |                 |       |   |      |      |      |      |

| PM3n | P3n pin I/O mode selection (n = 0 to 3) |  |  |  |  |
|------|-----------------------------------------|--|--|--|--|
| 0    | Output mode (output buffer on)          |  |  |  |  |
| 1    | Input mode (output buffer off)          |  |  |  |  |

#### 8.4 Operations of 8-Bit Timer/Event Counters 50 and 51

#### 8.4.1 Operation as interval timer

8-bit timer/event counter 5n operates as an interval timer that generates interrupt requests repeatedly at intervals of the count value preset to 8-bit timer compare register 5n (CR5n).

When the count value of 8-bit timer counter 5n (TM5n) matches the value set to CR5n, counting continues with the TM5n value cleared to 0 and an interrupt request signal (INTTM5n) is generated.

The count clock of TM5n can be selected with bits 0 to 2 (TCL5n0 to TCL5n2) of timer clock selection register 5n (TCL5n).

#### Setting

<1> Set the registers.

- TCL5n: Select the count clock.
- CR5n: Compare value
- TMC5n: Stop the count operation, select the mode in which clear & start occurs on a match of TM5n and CR5n.

 $(TMC5n = 0000 \times \times 0B \times = Don't care)$ 

- <2> After TCE5n = 1 is set, the count operation starts.
- <3> If the values of TM5n and CR5n match, INTTM5n is generated (TM5n is cleared to 00H).
- <4> INTTM5n is generated repeatedly at the same interval.

Set TCE5n to 0 to stop the count operation.

#### Caution Do not write other values to CR5n during operation.

#### Figure 8-11. Interval Timer Operation Timing (1/2)



**Remark** Interval time =  $(N + 1) \times t$ N = 01H to FEH n = 0, 1

## Figure 8-11. Interval Timer Operation Timing (2/2)



## (b) When CR5n = 00H







#### 8.4.2 Operation as external event counter

The external event counter counts the number of external clock pulses to be input to the TI5n pin by 8-bit timer counter 5n (TM5n).

TM5n is incremented each time the valid edge specified by timer clock selection register 5n (TCL5n) is input. Either the rising or falling edge can be selected.

When the TM5n count value matches the value of 8-bit timer compare register 5n (CR5n), TM5n is cleared to 0 and an interrupt request signal (INTTM5n) is generated.

Whenever the TM5n value matches the value of CR5n, INTTM5n is generated.

#### Setting

<1> Set each register.

- Set the port mode register (PM17 or PM33)<sup>Note</sup> to 1.
- TCL5n: Select TI5n pin input edge. TI5n pin falling edge  $\rightarrow$  TCL5n = 00H TI5n pin rising edge  $\rightarrow$  TCL5n = 01H
- CR5n: Compare value
- TMC5n: Stop the count operation, select the mode in which clear & start occurs on match of TM5n and CR5n, disable the timer F/F inversion operation, disable timer output.
  - $(TMC5n = 0000 \times 00B \times = Don't care)$
- <2> When TCE5n = 1 is set, the number of pulses input from the TI5n pin is counted.
- <3> When the values of TM5n and CR5n match, INTTM5n is generated (TM5n is cleared to 00H).
- <4> After these settings, INTTM5n is generated each time the values of TM5n and CR5n match.
- Note 8-bit timer/event counter 50: PM17 8-bit timer/event counter 51: PM33

#### Figure 8-12. External Event Counter Operation Timing (with Rising Edge Specified)

| TI5n             | <br>Count start           |                                            |
|------------------|---------------------------|--------------------------------------------|
| TM5n count value | ХоонХо1нХо2нХо3нХо4нХо5нХ | <u>XN – 1X N X 00H X 01H X 02H X 03H X</u> |
| CR5n             |                           | N                                          |
| INTTM5n          |                           |                                            |

**Remark** N = 00H to FFH

n = 0, 1

#### 8.4.3 Square-wave output operation

A square wave with any selected frequency is output at intervals determined by the value preset to 8-bit timer compare register 5n (CR5n).

The TO5n pin output status is inverted at intervals determined by the count value preset to CR5n by setting bit 0 (TOE5n) of 8-bit timer mode control register 5n (TMC5n) to 1. This enables a square wave with any selected frequency to be output (duty = 50%).

## Setting

<1> Set each register.

- Clear the port output latch (P17 or P33)<sup>Note</sup> and port mode register (PM17 or PM33)<sup>Note</sup> to 0.
- TCL5n: Select the count clock.
- CR5n: Compare value
- TMC5n: Stop the count operation, select the mode in which clear & start occurs on a match of TM5n and CR5n.

| LVS5n | LVR5n | Timer Output F/F Status Setting |  |  |  |  |
|-------|-------|---------------------------------|--|--|--|--|
| 1     | 0     | High-level output               |  |  |  |  |
| 0     | 1     | Low-level output                |  |  |  |  |

Timer output F/F inversion enabled Timer output enabled (TMC5n = 00001011B or 00000111B)

- <2> After TCE5n = 1 is set, the count operation starts.
- <3> The timer output F/F is inverted by a match of TM5n and CR5n. After INTTM5n is generated, TM5n is cleared to 00H.
- <4> After these settings, the timer output F/F is inverted at the same interval and a square wave is output from TO5n.

The frequency is as follows.

Frequency = 1/2t (N + 1)(N: 00H to FFH)

Note 8-bit timer/event counter 50: P17, PM17 8-bit timer/event counter 51: P33, PM33

#### Caution Do not write other values to CR5n during operation.



Figure 8-13. Square-Wave Output Operation Timing

Note The initial value of TO5n output can be set by bits 2 and 3 (LVR5n, LVS5n) of 8-bit timer mode control register 5n (TMC5n).

## 8.4.4 PWM output operation

8-bit timer/event counter 5n operates as a PWM output when bit 6 (TMC5n6) of 8-bit timer mode control register 5n (TMC5n) is set to 1.

The duty pulse determined by the value set to 8-bit timer compare register 5n (CR5n) is output from TO5n.

Set the active level width of the PWM pulse to CR5n; the active level can be selected with bit 1 (TMC5n1) of

### TMC5n.

The count clock can be selected with bits 0 to 2 (TCL5n0 to TCL5n2) of timer clock selection register 5n (TCL5n). PWM output can be enabled/disabled with bit 0 (TOE5n) of TMC5n.

## Caution In PWM mode, make the CR5n rewrite interval 3 count clocks of the count clock (clock selected by TCL5n) or more.

### (1) PWM output basic operation

## Setting

- <1> Set each register.
  - Clear the port output latch (P17 or P33)<sup>Note</sup> and port mode register (PM17 or PM33)<sup>Note</sup> to 0.
  - TCL5n: Select the count clock.
  - CR5n: Compare value
  - TMC5n: Stop the count operation, select PWM mode.

The timer output F/F is not changed.

| TMC5n1 | Active Level Selection |
|--------|------------------------|
| 0      | Active-high            |
| 1      | Active-low             |

Timer output enabled

(TMC5n = 01000001B or 01000011B)

- <2> The count operation starts when TCE5n = 1. Clear TCE5n to 0 to stop the count operation.
- Note 8-bit timer/event counter 50: P17, PM17 8-bit timer/event counter 51: P33, PM33

## PWM output operation

- <1> PWM output (output from TO5n) outputs an inactive level until an overflow occurs.
- <2> When an overflow occurs, the active level is output. The active level is output until CR5n matches the count value of 8-bit timer counter 5n (TM5n).
- <3> After the CR5n matches the count value, the inactive level is output until an overflow occurs again.
- <4> Operations <2> and <3> are repeated until the count operation stops.
- <5> When the count operation is stopped with TCE5n = 0, PWM output becomes inactive. For details of timing, see **Figures 8-14** and **8-15**.

The cycle, active-level width, and duty are as follows.

- Cycle = 2<sup>8</sup>t
- Active-level width = Nt
- Duty =  $N/2^8$
- (N = 00H to FFH)

Figure 8-14. PWM Output Operation Timing

(a) Basic operation (active level = H)



Remarks 1. <1> to <3> and <5> in Figure 8-14 (a) correspond to <1> to <3> and <5> in PWM output operation in 8.4.4 (1) PWM output basic operation.

**2.** n = 0, 1

## (2) Operation with CR5n changed

Figure 8-15. Timing of Operation with CR5n Changed

(a) CR5n value is changed from N to M before clock rising edge of FFH  $\rightarrow$  Value is transferred to CR5n at overflow immediately after change.







Caution When reading from CR5n between <1> and <2> in Figure 8-15, the value read differs from the actual value (read value: M, actual value of CR5n: N).

## 8.5 Cautions for 8-Bit Timer/Event Counters 50 and 51

## (1) Timer start error

An error of up to one clock may occur in the time required for a match signal to be generated after timer start. This is because 8-bit timer counters 50 and 51 (TM50, TM51) are started asynchronously to the count clock.





## CHAPTER 9 8-BIT TIMERS H0 AND H1

## 9.1 Functions of 8-Bit Timers H0 and H1

8-bit timers H0 and H1 have the following functions.

- Interval timer
- PWM output mode
- Square-wave output
- Carrier generator mode (8-bit timer H1 only)

## 9.2 Configuration of 8-Bit Timers H0 and H1

8-bit timers H0 and H1 include the following hardware.

#### Table 9-1. Configuration of 8-Bit Timers H0 and H1

| Item              | Configuration                                                                                                                                                     |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timer register    | 8-bit timer counter Hn                                                                                                                                            |
| Registers         | 8-bit timer H compare register 0n (CMP0n)<br>8-bit timer H compare register 1n (CMP1n)                                                                            |
| Timer output      | TOHn                                                                                                                                                              |
| Control registers | 8-bit timer H mode register n (TMHMDn)<br>8-bit timer H carrier control register 1 (TMCYC1) <sup>Note</sup><br>Port mode register 1 (PM1)<br>Port register 1 (P1) |

**Note** 8-bit timer H1 only

**Remark** n = 0, 1

Figures 9-1 and 9-2 show the block diagrams.



210

User's Manual U16819EJ3V0UD

CHAPTER 9 8-BIT TIMERS HO AND H1

Internal bus 8-bit timer H mode register 1 (TMHMD1) 8-bit timer H carrier control register 1 (TMCYC1) TMHE1 CKS12 CKS11 CKS10 TMMD11 TMMD10 TOLEV1 TOEN1 RMC1 NRZB1 NRZ1 8-bit timer H 8-bit timer H compare compare register 11 register 01 INTTM51 Reload/ (CMP11) (CMP01) interrupt control ´3 2 TOH1/ .⊚INTP5/ Decoder P16 Selector ¥ F/F Output Match Output latch Level Interrupt PM16 generator (P16) controller inversion R fx fx/2<sup>2</sup> fx/2<sup>4</sup> Selector 8-bit timer fx/2<sup>6</sup> counter H1 fx/2<sup>12</sup> Clear f<sub>R</sub>/2<sup>7</sup> Carrier generator mode signal PWM mode signal Timer H enable signal ►INTTMH1

Figure 9-2. Block Diagram of 8-Bit Timer H1

#### (1) 8-bit timer H compare register 0n (CMP0n)

This register can be read or written by an 8-bit memory manipulation instruction.  $\overrightarrow{\text{RESET}}$  input clears this register to 00H.

#### Figure 9-3. Format of 8-Bit Timer H Compare Register 0n (CMP0n)

| Address:            | FF18H (0 | CMP00), FF | TAH (CMF | P01) Afte | er reset: 00 | H R/W |   |   |
|---------------------|----------|------------|----------|-----------|--------------|-------|---|---|
| Symbol              | 7        | 6          | 5        | 4         | 3            | 2     | 1 | 0 |
| CMP0n<br>(n = 0, 1) |          |            |          |           |              |       |   |   |
| (n = 0, 1)          |          |            |          |           |              |       |   |   |

#### Caution CMP0n cannot be rewritten during timer count operation.

#### (2) 8-bit timer H compare register 1n (CMP1n)

This register can be read or written by an 8-bit memory manipulation instruction. RESET input clears this register to 00H.

#### Figure 9-4. Format of 8-Bit Timer H Compare Register 1n (CMP1n)

Address: FF19H (CMP10), FF1BH (CMP11) After reset: 00H R/W

| Symbol     | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|------------|---|---|---|---|---|---|---|---|
| CMP1n      |   |   |   |   |   |   |   |   |
| (n = 0, 1) |   |   |   |   |   |   |   |   |

CMP1n can be rewritten during timer count operation.

An interrupt request signal (INTTMHn) is generated if the timer count values and CMP1n match after setting CMP1n in carrier generator mode. The timer count value is cleared at the same time. If the CMP1n value is rewritten during timer operation, transferring is performed at the timing at which the count value and CMP1n value match. If the transfer timing and writing from CPU to CMP1n conflict, transfer is not performed.

Caution In the PWM output mode and carrier generator mode, be sure to set CMP1n when starting the timer count operation (TMHEn = 1) after the timer count operation was stopped (TMHEn = 0) (be sure to set again even if setting the same value to CMP1n).

## 9.3 Registers Controlling 8-Bit Timers H0 and H1

The following four registers are used to control 8-bit timers H0 and H1.

- 8-bit timer H mode register n (TMHMDn)
- 8-bit timer H carrier control register 1 (TMCYC1)<sup>Note</sup>
- Port mode register 1 (PM1)
- Port register 1 (P1)

**Note** 8-bit timer H1 only

## (1) 8-bit timer H mode register n (TMHMDn)

This register controls the mode of timer H. This register can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H.

#### Figure 9-5. Format of 8-Bit Timer H Mode Register 0 (TMHMD0)

Address: FF69H After reset: 00H R/W

тмнмдо

 <7>
 6
 5
 4
 3
 2
 <1>
 <0>

 TMHE0
 CKS02
 CKS01
 CKS00
 TMMD01
 TMMD00
 TOLEV0
 TOEN0

| TMHE0 | Timer operation enable                                                     |  |  |  |  |
|-------|----------------------------------------------------------------------------|--|--|--|--|
| 0     | 0 Stops timer count operation (counter is cleared to 0)                    |  |  |  |  |
| 1     | Enables timer count operation (count operation started by inputting clock) |  |  |  |  |

| CKS02 | CKS01            | CKS00 |                               | Count clock (fCNT) selection <sup>Note 1</sup> |  |  |
|-------|------------------|-------|-------------------------------|------------------------------------------------|--|--|
| 0     | 0                | 0     | fx                            | (10 MHz)                                       |  |  |
| 0     | 0                | 1     | fx/2                          | (5 MHz)                                        |  |  |
| 0     | 1                | 0     | fx/2 <sup>2</sup>             | (2.5 MHz)                                      |  |  |
| 0     | 1                | 1     | fx/2 <sup>6</sup>             | (156.25 kHz)                                   |  |  |
| 1     | 0                | 0     | fx/2 <sup>10</sup>            | (9.77 kHz)                                     |  |  |
| 1     | 0                | 1     | TM50 output <sup>Note 2</sup> |                                                |  |  |
| Oth   | Other than above |       |                               | Setting prohibited                             |  |  |

| TMMD01           | TMMD00 | Timer operation mode |  |  |  |
|------------------|--------|----------------------|--|--|--|
| 0                | 0      | Interval timer mode  |  |  |  |
| 1                | 0      | PWM output mode      |  |  |  |
| Other than above |        | Setting prohibited   |  |  |  |

| TOLEV0 | Timer output level control (in default mode) |
|--------|----------------------------------------------|
| 0      | Low level                                    |
| 1      | High level                                   |

| TOEN0 | Timer output control |  |  |  |
|-------|----------------------|--|--|--|
| 0     | Disables output      |  |  |  |
| 1     | Enables output       |  |  |  |

Notes 1. Be sure to set the count clock so that the following condition is satisfied.

- $V_{DD} = 4.0$  to 5.5 V: Count clock  $\leq 10$  MHz
- VDD = 3.3 to 4.0 V: Count clock  $\leq$  9.38 MHz
- $V_{DD} = 2.7$  to 3.3 V: Count clock  $\leq 5$  MHz
- VDD = 2.5 to 2.7 V: Count clock ≤ 2.5 MHz (standard products, (A) grade products only)

2. Note the following points when selecting the TM50 output as the count clock.

## • PWM mode (TMC506 = 1)

Start the operation of 8-bit timer/event counter 50 first and then set the count clock to make the duty = 50%.

- Mode in which the count clock is cleared and started upon a match of TM50 and CR50 (TMC506 = 0) Start the operation of 8-bit timer/event counter 50 first and then enable the timer F/F inversion operation (TMC501 = 1).
- It is not necessary to enable the TO50 pin as a timer output pin in any mode.

- Cautions 1. When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 8-bit timer H0 is not guaranteed.
  - 2. When TMHE0 = 1, setting the other bits of TMHMD0 is prohibited.
  - 3. In the PWM output mode, be sure to set 8-bit timer H compare register 10 (CMP10) when starting the timer count operation (TMHE0 = 1) after the timer count operation was stopped (TMHE0 = 0) (be sure to set again even if setting the same value to CMP10).
- **Remarks 1.** fx: High-speed system clock oscillation frequency
  - 2. Figures in parentheses apply to operation at fx = 10 MHz
  - TMC506: Bit 6 of 8-bit timer mode control register 50 (TMC50) TMC501: Bit 1 of TMC50

# Figure 9-6. Format of 8-Bit Timer H Mode Register 1 (TMHMD1)

Address: FF6CH After reset: 00H R/W

c тмнм

|      |       | 6     | 5     | 4     | 3      | 2      | <1>    | <0>   |
|------|-------|-------|-------|-------|--------|--------|--------|-------|
| /ID1 | TMHE1 | CKS12 | CKS11 | CKS10 | TMMD11 | TMMD10 | TOLEV1 | TOEN1 |

| TMHE1 | Timer operation enable                                                     |
|-------|----------------------------------------------------------------------------|
| 0     | Stops timer count operation (counter is cleared to 0)                      |
| 1     | Enables timer count operation (count operation started by inputting clock) |

| CKS12 | CKS11            | CKS10 |                    | Count clock (fcnt) selection <sup>Note</sup> |
|-------|------------------|-------|--------------------|----------------------------------------------|
| 0     | 0                | 0     | fx                 | (10 MHz)                                     |
| 0     | 0                | 1     | fx/2 <sup>2</sup>  | (2.5 MHz)                                    |
| 0     | 1                | 0     | fx/24              | (625 kHz)                                    |
| 0     | 1                | 1     | fx/2 <sup>6</sup>  | (156.25 kHz)                                 |
| 1     | 0                | 0     | fx/2 <sup>12</sup> | (2.44 kHz)                                   |
| 1     | 0                | 1     | fr/27              | (1.88 kHz (TYP.))                            |
| Othe  | Other than above |       |                    | prohibited                                   |

| TMMD11     | TMMD10   | Timer operation mode   |  |  |  |
|------------|----------|------------------------|--|--|--|
| 0          | 0        | Interval timer mode    |  |  |  |
| 0          | 1        | Carrier generator mode |  |  |  |
| 1          | 0        | PWM output mode        |  |  |  |
| Other that | an above | Setting prohibited     |  |  |  |

| TOLEV1 | Timer output level control (in default mode) |
|--------|----------------------------------------------|
| 0      | Low level                                    |
| 1      | High level                                   |

| TOEN1 | Timer output control |
|-------|----------------------|
| 0     | Disables output      |
| 1     | Enables output       |

Note Be sure to set the count clock so that the following condition is satisfied.

- $V_{DD} = 4.0$  to 5.5 V: Count clock  $\leq 10$  MHz
- $V_{DD} = 3.3$  to 4.0 V: Count clock  $\leq 9.38$  MHz
- $V_{DD} = 2.7$  to 3.3 V: Count clock  $\leq 5$  MHz

<R>

• V<sub>DD</sub> = 2.5 to 2.7 V: Count clock ≤ 2.5 MHz (standard products, (A) grade products only)

- Cautions 1. When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 8-bit timer H1 is not guaranteed (except when CKS12, CKS11, CKS10 = 1, 0, 1 ( $f_{\rm Fr}/2^7$ )).
  - 2. When TMHE1 = 1, setting the other bits of TMHMD1 is prohibited.
  - In the PWM output mode and carrier generator mode, be sure to set 8-bit timer H compare register 11 (CMP11) when starting the timer count operation (TMHE1 = 1) after the timer count operation was stopped (TMHE1 = 0) (be sure to set again even if setting the same value to CMP11).
  - 4. When the carrier generator mode is used, set so that the count clock frequency of TMH1 becomes more than 6 times the count clock frequency of TM51.

#### Remarks 1. fx: High-speed system clock oscillation frequency

- 2. fr: Internal oscillation clock frequency
- **3.** Figures in parentheses apply to operation at fx = 10 MHz,  $f_R = 240$  kHz (TYP.).

#### (2) 8-bit timer H carrier control register 1 (TMCYC1)

This register controls the remote control output and carrier pulse output status of 8-bit timer H1. This register can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H.

#### Figure 9-7. Format of 8-Bit Timer H Carrier Control Register 1 (TMCYC1)

Address: FF6DH After reset: 00H R/WNote

|        | 7 | 6 | 5 | 4 | 3 | 2    | 1     | <0>  |
|--------|---|---|---|---|---|------|-------|------|
| TMCYC1 | 0 | 0 | 0 | 0 | 0 | RMC1 | NRZB1 | NRZ1 |

| RMC1 | NRZB1 | Remote control output |  |  |  |
|------|-------|-----------------------|--|--|--|
| 0    | 0     | Low-level output      |  |  |  |
| 0    | 1     | High-level output     |  |  |  |
| 1    | 0     | Low-level output      |  |  |  |
| 1    | 1     | Carrier pulse output  |  |  |  |

| NRZ1 | Carrier pulse output status flag                                                               |  |  |  |
|------|------------------------------------------------------------------------------------------------|--|--|--|
| 0    | Carrier output disabled status (low-level status)                                              |  |  |  |
| 1    | Carrier output enabled status<br>(RMC1 = 1: Carrier pulse output, RMC1 = 0: High-level status) |  |  |  |

Note Bit 0 is read-only.

# (3) Port mode register 1 (PM1)

This register sets port 1 input/output in 1-bit units.

When using the P15/TOH0 and P16/TOH1/INTP5 pins for timer output, clear PM15 and PM16 and the output latches of P15 and P16 to 0.

PM1 can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input sets this register to FFH.

## Figure 9-8. Format of Port Mode Register 1 (PM1)

Address: FF21H After reset: FFH R/W

| Symbol | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|--------|------|------|------|------|------|------|------|------|
| PM1    | PM17 | PM16 | PM15 | PM14 | PM13 | PM12 | PM11 | PM10 |

| PM1n | P1n pin I/O mode selection (n = 0 to 7) |  |  |  |
|------|-----------------------------------------|--|--|--|
| 0    | Output mode (output buffer on)          |  |  |  |
| 1    | Input mode (output buffer off)          |  |  |  |

#### 9.4 Operation of 8-Bit Timers H0 and H1

#### 9.4.1 Operation as interval timer/square-wave output

When 8-bit timer counter Hn and compare register 0n (CMP0n) match, an interrupt request signal (INTTMHn) is generated and 8-bit timer counter Hn is cleared to 00H.

Compare register 1n (CMP1n) is not used in interval timer mode. Since a match of 8-bit timer counter Hn and the CMP1n register is not detected even if the CMP1n register is set, timer output is not affected.

By setting bit 0 (TOENn) of timer H mode register n (TMHMDn) to 1, a square wave of any frequency (duty = 50%) is output from TOHn.

#### (1) Usage

Generates the INTTMHn signal repeatedly at the same interval.

<1> Set each register.

#### Figure 9-9. Register Setting During Interval Timer/Square-Wave Output Operation

#### (i) Setting timer H mode register n (TMHMDn)



#### (ii) CMP0n register setting

- Compare value (N)
- <2> Count operation starts when TMHEn = 1.
- <3> When the values of 8-bit timer counter Hn and the CMP0n register match, the INTTMHn signal is generated and 8-bit timer counter Hn is cleared to 00H.

Interval time =  $(N + 1)/f_{CNT}$ 

<4> Subsequently, the INTTMHn signal is generated at the same interval. To stop the count operation, clear TMHEn to 0.

**Remark** n = 0, 1

## (2) Timing chart

CMP0n

TMHEn

INTTMHn

TOHn

<1>

The timing of the interval timer/square-wave output operation is shown below.



Ν

Clear

Interval time

Clear

<2>

Level inversion,

match interrupt occurrence,

<3>

Figure 9-10. Timing of Interval Timer/Square-Wave Output Operation (1/2)

8-bit timer counter Hn clear
 8-bit timer counter Hn clear
 <1> The count operation is enabled by setting the TMHEn bit to 1. The count clock starts counting no more than 1 clock after the operation is enabled.

<2>

Level inversion,

match interrupt occurrence,

- <2> When the values of 8-bit timer counter Hn and the CMP0n register match, the value of 8-bit timer counter Hn is cleared, the TOHn output level is inverted, and the INTTMHn signal is output.
- <3> The INTTMHn signal and TOHn output become inactive by clearing the TMHEn bit to 0 during timer Hn operation. If these are inactive from the first, the level is retained.

**Remark** n = 0, 1 N = 01H to FEH



# Figure 9-10. Timing of Interval Timer/Square-Wave Output Operation (2/2)



#### 9.4.2 Operation as PWM output mode

In PWM output mode, a pulse with an arbitrary duty and arbitrary cycle can be output.

8-bit timer compare register 0n (CMP0n) controls the cycle of timer output (TOHn). Rewriting the CMP0n register during timer operation is prohibited.

8-bit timer compare register 1n (CMP1n) controls the duty of timer output (TOHn). Rewriting the CMP1n register during timer operation is possible.

The operation in PWM output mode is as follows.

TOHn output becomes active and 8-bit timer counter Hn is cleared to 0 when 8-bit timer counter Hn and the CMP0n register match after the timer count is started. TOHn output becomes inactive when 8-bit timer counter Hn and the CMP1n register match.

# (1) Usage

In PWM output mode, a pulse for which an arbitrary duty and arbitrary cycle can be set is output.

<1> Set each register.

#### Figure 9-11. Register Setting in PWM Output Mode

## (i) Setting timer H mode register n (TMHMDn)



## (ii) Setting CMP0n register

• Compare value (N): Cycle setting

#### (iii) Setting CMP1n register

• Compare value (M): Duty setting

Remarks 1. n = 0, 1

**2.**  $00H \le CMP1n$  (M) < CMP0n (N)  $\le FFH$ 

- <2> The count operation starts when TMHEn = 1.
- <3> The CMP0n register is the compare register that is to be compared first after the count operation is enabled. When the values of 8-bit timer counter Hn and the CMP0n register match, 8-bit timer counter Hn is cleared, an interrupt request signal (INTTMHn) is generated, and TOHn output becomes active. At the same time, the compare register to be compared with 8-bit timer counter Hn is changed from the CMP0n register to the CMP1n register.
- <4> When 8-bit timer counter Hn and the CMP1n register match, TOHn output becomes inactive and the compare register to be compared with 8-bit timer counter Hn is changed from the CMP1n register to the CMP0n register. At this time, 8-bit timer counter Hn is not cleared and the INTTMHn signal is not generated.
- <5> By performing procedures <3> and <4> repeatedly, a pulse with an arbitrary duty can be obtained.
- <6> To stop the count operation, set TMHEn = 0.

If the setting value of the CMP0n register is N, the setting value of the CMP1n register is M, and the count clock frequency is f<sub>CNT</sub>, the PWM pulse output cycle and duty are as follows.

PWM pulse output cycle =  $(N + 1)/f_{CNT}$ Duty = Active width : Total width of PWM = (M + 1) : (N + 1)

- Cautions 1. In PWM output mode, three operation clocks (signal selected using the CKSn2 to CKSn0 bits of the TMHMDn register) are required to transfer the CMP1n register value after rewriting the register.
  - Be sure to set the CMP1n register when starting the timer count operation (TMHEn = 1) after the timer count operation was stopped (TMHEn = 0) (be sure to set again even if setting the same value to the CMP1n register).

**Remark** n = 0, 1

## (2) Timing chart

The operation timing in PWM output mode is shown below.

# Caution Make sure that the CMP1n register setting value (M) and CMP0n register setting value (N) are within the following range.

 $00H \le CMP1n (M) < CMP0n (N) \le FFH$ 

#### Figure 9-12. Operation Timing in PWM Output Mode (1/4)



- <1> The count operation is enabled by setting the TMHEn bit to 1. Start 8-bit timer counter Hn by masking one count clock to count up. At this time, TOHn output remains inactive (when TOLEVn = 0).
- <2> When the values of 8-bit timer counter Hn and the CMP0n register match, the TOHn output level is inverted, the value of 8-bit timer counter Hn is cleared, and the INTTMHn signal is output.
- <3> When the values of 8-bit timer counter Hn and the CMP1n register match, the level of the TOHn output is returned. At this time, the 8-bit timer counter value is not cleared and the INTTMHn signal is not output.
- <4> Clearing the TMHEn bit to 0 during timer Hn operation makes the INTTMHn signal and TOHn output inactive.

**Remark** n = 0, 1



Figure 9-12. Operation Timing in PWM Output Mode (2/4)





## Figure 9-12. Operation Timing in PWM Output Mode (3/4)

**Remark** n = 0, 1



## Figure 9-12. Operation Timing in PWM Output Mode (4/4)

#### (e) Operation by changing CMP1n (CMP1n = 01H $\rightarrow$ 03H, CMP0n = A5H)

- <1> The count operation is enabled by setting TMHEn = 1. Start 8-bit timer counter Hn by masking one count clock to count up. At this time, the TOHn output remains inactive (when TOLEVn = 0).
- <2> The CMP1n register value can be changed during timer counter operation. This operation is asynchronous to the count clock.
- <3> When the values of 8-bit timer counter Hn and the CMP0n register match, the value of 8-bit timer counter Hn is cleared, the TOHn output becomes active, and the INTTMHn signal is output.
- <4> If the CMP1n register value is changed, the value is latched and not transferred to the register. When the values of 8-bit timer counter Hn and the CMP1n register before the change match, the value is transferred to the CMP1n register and the CMP1n register value is changed (<2>'). However, three count clocks or more are required from when the CMP1n register value is changed to when the value is transferred to the register. If a match signal is generated within three count clocks, the changed
- value cannot be transferred to the register. <5> When the values of 8-bit timer counter Hn and the CMP1n register after the change match, the TOHn output
- becomes inactive. 8-bit timer counter Hn is not cleared and the INTTMHn signal is not generated. Clearing the TMHEn bit to 0 during timer Hn operation makes the INTTMHn signal and TOHn output inactive. <6>

**Remark** n = 0, 1

#### 9.4.3 Carrier generator mode operation (8-bit timer H1 only)

The carrier clock generated by 8-bit timer H1 is output in the cycle set by 8-bit timer/event counter 51. In carrier generator mode, the output of the 8-bit timer H1 carrier pulse is controlled by 8-bit timer/event counter 51, and the carrier pulse is output from the TOH1 output.

#### (1) Carrier generation

In carrier generator mode, 8-bit timer H compare register 01 (CMP01) generates a low-level width carrier pulse waveform and 8-bit timer H compare register 11 (CMP11) generates a high-level width carrier pulse waveform. Rewriting the CMP11 register during 8-bit timer H1 operation is possible but rewriting the CMP01 register is prohibited.

#### (2) Carrier output control

Carrier output is controlled by the interrupt request signal (INTTM51) of 8-bit timer/event counter 51 and the NRZB1 and RMC1 bits of the 8-bit timer H carrier control register (TMCYC1). The relationship between the outputs is shown below.

| RMC1 Bit | NRZB1 Bit | Output               |
|----------|-----------|----------------------|
| 0        | 0         | Low-level output     |
| 0        | 1         | High-level output    |
| 1        | 0         | Low-level output     |
| 1        | 1         | Carrier pulse output |

To control the carrier pulse output during a count operation, the NRZ1 and NRZB1 bits of the TMCYC1 register have a master and slave bit configuration. The NRZ1 bit is read-only but the NRZB1 bit can be read and written. The INTTM51 signal is synchronized with the 8-bit timer H1 count clock and output as the INTTM5H1 signal. The INTTM5H1 signal becomes the data transfer signal of the NRZ1 bit, and the NRZB1 bit value is transferred to the NRZ1 bit. The timing for transfer from the NRZB1 bit to the NRZ1 bit is as shown below.



Figure 9-13. Transfer Timing

- <1> The INTTM51 signal is synchronized with the count clock of 8-bit timer H1 and is output as the INTTM5H1 signal.
- <2> The value of the NRZB1 bit is transferred to the NRZ1 bit at the second clock from the rising edge of the INTTM5H1 signal.
- Cautions 1. Do not rewrite the NRZB1 bit again until at least the second clock after it has been rewritten, or else the transfer from the NRZB1 bit to the NRZ1 bit is not guaranteed.
  - 2. When 8-bit timer/event counter 51 is used in the carrier generator mode, an interrupt is generated at the timing of <1>. When 8-bit timer/event counter 51 is used in a mode other than the carrier generator mode, the timing of the interrupt generation differs.

### (3) Usage

Outputs an arbitrary carrier clock from the TOH1 pin.

<1> Set each register.

#### Figure 9-14. Register Setting in Carrier Generator Mode

#### (i) Setting 8-bit timer H mode register 1 (TMHMD1)



#### (ii) CMP01 register setting

• Compare value

## (iii) CMP11 register setting

• Compare value

#### (iv) TMCYC1 register setting

- RMC1 = 1 ... Remote control output enable bit
- NRZB1 = 0/1 ... carrier output enable bit

# (v) TCL51 and TMC51 register setting

- See 8.3 Registers Controlling 8-Bit Timer/Event Counters 50 and 51.
- <2> When TMHE1 = 1, 8-bit timer H1 starts counting.
- <3> When TCE51 of 8-bit timer mode control register 51 (TMC51) is set to 1, 8-bit timer/event counter 51 starts counting.
- <4> After the count operation is enabled, the first compare register to be compared is the CMP01 register. When the count value of 8-bit timer counter H1 and the CMP01 register value match, the INTTMH1 signal is generated, 8-bit timer counter H1 is cleared, and at the same time, the compare register to be compared with 8-bit timer counter H1 is switched from the CMP01 register to the CMP11 register.
- <5> When the count value of 8-bit timer counter H1 and the CMP11 register value match, the INTTMH1 signal is generated, 8-bit timer counter H1 is cleared, and at the same time, the compare register to be compared with 8-bit timer counter H1 is switched from the CMP11 register to the CMP01 register.
- <6> By performing procedures <4> and <5> repeatedly, a carrier clock is generated.
- <7> The INTTM51 signal is synchronized with count clock of 8-bit timer H1 and output as the INTTM5H1 signal. The INTTM5H1 signal becomes the data transfer signal for the NRZB1 bit, and the NRZB1 bit value is transferred to the NRZ1 bit.
- <8> When the NRZ1 bit is high level, a carrier clock is output from the TOH1 pin.
- <9> By performing the procedures above, an arbitrary carrier clock is obtained. To stop the count operation, clear TMHE1 to 0.

If the setting value of the CMP01 register is N, the setting value of the CMP11 register is M, and the count clock frequency is f<sub>CNT</sub>, the carrier clock output cycle and duty are as follows.

Carrier clock output cycle =  $(N + M + 2)/f_{CNT}$ Duty = High-level width : Carrier clock output width = (M + 1) : (N + M + 2)

- Cautions 1. Be sure to set the CMP11 register when starting the timer count operation (TMHE1 = 1) after the timer count operation was stopped (TMHE1 = 0) (be sure to set again even if setting the same value to the CMP11 register).
  - 2. Set so that the count clock frequency of TMH1 becomes more than 6 times the count clock frequency of TM51.

## (4) Timing chart

The carrier output control timing is shown below.

- Cautions 1. Set the values of the CMP01 and CMP11 registers in a range of 01H to FFH.
  - 2. In the carrier generator mode, three operating clocks (signal selected by CKS12 to CKS10 bits of TMHMD1 register) or more are required from when the CMP11 register value is changed to when the value is transferred to the register.
  - 3. Be sure to set the RMC1 bit before the count operation is started.



#### Figure 9-15. Carrier Generator Mode Operation Timing (1/3)

(a) Operation when CMP01 = N, CMP11 = N

- <1> When TMHE1 = 0 and TCE51 = 0, 8-bit timer counter H1 operation is stopped.
- <2> When TMHE1 = 1 is set, 8-bit timer counter H1 starts a count operation. At that time, the carrier clock is held at the inactive level.
- <3> When the count value of 8-bit timer counter H1 matches the CMP01 register value, the first INTTMH1 signal is generated, the carrier clock signal is inverted, and the compare register to be compared with 8-bit timer counter H1 is switched from the CMP01 register to the CMP11 register. 8-bit timer counter H1 is cleared to 00H.
- <4> When the count value of 8-bit timer counter H1 matches the CMP11 register value, the INTTMH1 signal is generated, the carrier clock signal is inverted, and the compare register to be compared with 8-bit timer counter H1 is switched from the CMP11 register to the CMP01 register. 8-bit timer counter H1 is cleared to 00H. By performing procedures <3> and <4> repeatedly, a carrier clock with duty fixed to 50% is generated.
- <5> When the INTTM51 signal is generated, it is synchronized with 8-bit timer H1 count clock and output as the INTTM5H1 signal.
- <6> The INTTM5H1 signal becomes the data transfer signal for the NRZB1 bit, and the NRZB1 bit value is transferred to the NRZ1 bit.
- <7> When NRZ1 = 0 is set, the TOH1 output becomes low level.



Figure 9-15. Carrier Generator Mode Operation Timing (2/3)

- <1> When TMHE1 = 0 and TCE51 = 0, 8-bit timer counter H1 operation is stopped.
- <2> When TMHE1 = 1 is set, 8-bit timer counter H1 starts a count operation. At that time, the carrier clock is held at the inactive level.
- <3> When the count value of 8-bit timer counter H1 matches the CMP01 register value, the first INTTMH1 signal is generated, the carrier clock signal is inverted, and the compare register to be compared with 8-bit timer counter H1 is switched from the CMP01 register to the CMP11 register. 8-bit timer counter H1 is cleared to 00H.
- <4> When the count value of 8-bit timer counter H1 matches the CMP11 register value, the INTTMH1 signal is generated, the carrier clock signal is inverted, and the compare register to be compared with 8-bit timer counter H1 is switched from the CMP11 register to the CMP01 register. 8-bit timer counter H1 is cleared to 00H. By performing procedures <3> and <4> repeatedly, a carrier clock with duty fixed to other than 50% is generated.
- <5> When the INTTM51 signal is generated, it is synchronized with 8-bit timer H1 count clock and output as the INTTM5H1 signal.
- <6> A carrier signal is output at the first rising edge of the carrier clock if NRZ1 is set to 1.
- <7> When NRZ1 = 0, the TOH1 output is held at the high level and is not changed to low level while the carrier clock is high level (from <6> and <7>, the high-level width of the carrier clock waveform is guaranteed).



## Figure 9-15. Carrier Generator Mode Operation Timing (3/3)

(c) Operation when CMP11 is changed

- <1> When TMHE1 = 1 is set, 8-bit timer H1 starts a count operation. At that time, the carrier clock is held at the inactive level.
- When the count value of 8-bit timer counter H1 matches the CMP01 register value, 8-bit timer counter H1 is <2> cleared and the INTTMH1 signal is output.
- <3> The CMP11 register can be rewritten during 8-bit timer H1 operation, however, the changed value (L) is latched. The CMP11 register is changed when the count value of 8-bit timer counter H1 and the CMP11 register value before the change (M) match (<3>').
- <4> When the count value of 8-bit timer counter H1 and the CMP11 register value before the change (M) match, the INTTMH1 signal is output, the carrier signal is inverted, and 8-bit timer counter H1 is cleared to 00H.
- <5> The timing at which the count value of 8-bit timer counter H1 and the CMP11 register value match again is indicated by the value after the change (L).

# CHAPTER 10 WATCH TIMER

# **10.1 Functions of Watch Timer**

The watch timer has the following functions.

- Watch timer
- Interval timer

The watch timer and the interval timer can be used simultaneously. Figure 10-1 shows the watch timer block diagram.





**Remark** fx: High-speed system clock oscillation frequency

- fxr: Subsystem clock oscillation frequency
- fw: Watch timer clock frequency

fwx: fw or fw/2 $^{9}$ 

## (1) Watch timer

When the high-speed system clock or subsystem clock is used, interrupt requests (INTWT) are generated at preset intervals.

| Interrupt Time      | When Operated at fxr = 32.768 kHz | When Operated at fx = 10 MHz |
|---------------------|-----------------------------------|------------------------------|
| 2⁴/fw               | 488 μs                            | 205 μs                       |
| 2⁵/fw               | 977 <i>μ</i> s                    | 410 μs                       |
| 2 <sup>13</sup> /fw | 0.25 s                            | 0.105 s                      |
| 2 <sup>14</sup> /fw | 0.5 s                             | 0.210 s                      |

# Table 10-1. Watch Timer Interrupt Time

Remark fx: High-speed system clock oscillation frequency

- fxT: Subsystem clock oscillation frequency
- fw: Watch timer clock frequency

# (2) Interval timer

Interrupt requests (INTWTI) are generated at preset time intervals.

| Interval Time       | When Operated at fxr = 32.768 kHz | When Operated at fx = 10 MHz |
|---------------------|-----------------------------------|------------------------------|
| 2 <sup>4</sup> /fw  | 488 µs                            | 205 μs                       |
| 2 <sup>5</sup> /fw  | 977 μs                            | 410 μs                       |
| 2 <sup>e</sup> /fw  | 1.95 ms                           | 820 µs                       |
| 2 <sup>7</sup> /fw  | 3.91 ms                           | 1.64 ms                      |
| 2 <sup>8</sup> /fw  | 7.81 ms                           | 3.28 ms                      |
| 2º/fw               | 15.6 ms                           | 6.55 ms                      |
| 2 <sup>10</sup> /fw | 31.3 ms                           | 13.1 ms                      |
| 2 <sup>11</sup> /fw | 62.5 ms                           | 26.2 ms                      |

#### Table 10-2. Interval Timer Interval Time

Remark fx: High-speed system clock oscillation frequency

- fxT: Subsystem clock oscillation frequency
- fw: Watch timer clock frequency

# 10.2 Configuration of Watch Timer

The watch timer includes the following hardware.

| Table 10-3. | Watch Timer | <sup>•</sup> Configuration |
|-------------|-------------|----------------------------|
|-------------|-------------|----------------------------|

| Item             | Configuration                             |  |  |  |
|------------------|-------------------------------------------|--|--|--|
| Counter          | 5 bits × 1                                |  |  |  |
| Prescaler        | 11 bits $\times$ 1                        |  |  |  |
| Control register | Watch timer operation mode register (WTM) |  |  |  |

# **10.3 Register Controlling Watch Timer**

The watch timer is controlled by the watch timer operation mode register (WTM).

### • Watch timer operation mode register (WTM)

This register sets the watch timer count clock, enables/disables operation, prescaler interval time, and 5-bit counter operation control.

WTM is set by a 1-bit or 8-bit memory manipulation instruction.

RESET input clears WTM to 00H.

# Figure 10-2. Format of Watch Timer Operation Mode Register (WTM)

|       | F6FH After                             |                                                 | R/W                             | 4                                             | 3            | 2               | .1.        | -0-        |  |
|-------|----------------------------------------|-------------------------------------------------|---------------------------------|-----------------------------------------------|--------------|-----------------|------------|------------|--|
| vmbol | 7                                      | 6                                               | 5<br>WTM5                       | 4                                             |              |                 | <1>        | <0>        |  |
| ТМ    | WTM7                                   | WTM6                                            | VV I IVI5                       | WTM4                                          | WTM3         | WTM2            | WTM1       | WTM0       |  |
|       | WTM7 Watch timer count clock selection |                                                 |                                 |                                               |              |                 |            |            |  |
|       | 0                                      | fx/2 <sup>7</sup> (78.125 kHz)                  |                                 |                                               |              |                 |            |            |  |
|       | 1                                      | fxт (32.768 I                                   | fxт (32.768 kHz)                |                                               |              |                 |            |            |  |
| -     |                                        |                                                 |                                 |                                               |              |                 |            |            |  |
|       | WTM6                                   | WTM5                                            | WTM4                            |                                               | Prescale     | r interval time | selection  |            |  |
|       | 0                                      | 0                                               | 0                               | 2⁴/fw                                         |              |                 |            |            |  |
|       | 0                                      | 0                                               | 1                               | 2⁵/fw                                         |              |                 |            |            |  |
|       | 0                                      | 1                                               | 0                               | 2 <sup>6</sup> /fw                            |              |                 |            |            |  |
|       | 0                                      | 1                                               | 1                               | 2 <sup>7</sup> /fw                            |              |                 |            |            |  |
|       | 1                                      | 0                                               | 0                               | 2 <sup>8</sup> /fw                            |              |                 |            |            |  |
|       | 1                                      | 0                                               | 1                               | 2 <sup>9</sup> /fw                            |              |                 |            |            |  |
|       | 1                                      | 1                                               | 0                               | 2 <sup>10</sup> /fw                           |              |                 |            |            |  |
|       | 1                                      | 1                                               | 1                               | 2 <sup>11</sup> /fw                           |              |                 |            |            |  |
|       |                                        |                                                 |                                 |                                               |              |                 |            |            |  |
| -     | WTM3                                   | WTM2 Interrupt time selection                   |                                 |                                               |              |                 |            |            |  |
|       | 0                                      | 0                                               | 2 <sup>14</sup> /fw             |                                               |              |                 |            |            |  |
|       | 0                                      | 1                                               | 2 <sup>13</sup> /fw             |                                               |              |                 |            |            |  |
|       | 1                                      | 0                                               | 2⁵/fw                           |                                               |              |                 |            |            |  |
|       | 1                                      | 1                                               | 2 <sup>4</sup> /fw              |                                               |              |                 |            |            |  |
|       |                                        |                                                 |                                 |                                               |              |                 |            |            |  |
|       | WTM1                                   |                                                 | 5-bit counter operation control |                                               |              |                 |            |            |  |
|       | 0                                      | -                                               | operation stop                  | 0                                             |              |                 |            |            |  |
|       | 1                                      | Start                                           |                                 |                                               |              |                 |            |            |  |
|       |                                        | Ϋ́                                              |                                 |                                               |              |                 |            |            |  |
|       | WTM0                                   |                                                 | Watch timer operation enable    |                                               |              |                 |            |            |  |
|       | 0                                      | Operation stop (clear both prescaler and timer) |                                 |                                               |              |                 |            |            |  |
|       | 1                                      | Operation e                                     | nable                           |                                               |              |                 |            |            |  |
|       |                                        | ge the coun<br>h timer oper                     |                                 | d interval tim                                | e (by settin | g bits 4 to 7   | 7 (WTM4 to | WTM7) of V |  |
|       |                                        | h timer clock                                   |                                 | (fx/2 <sup>7</sup> or fxT)<br>illation freque |              |                 |            |            |  |
| ~ ~ ~ | . IX: HIAN-                            | speed syster                                    | TI CIOCK OSC                    | mation treatie                                | encv         |                 |            |            |  |

4. Figures in parentheses apply to operation with fx = 10 MHz, fxT = 32.768 kHz.

#### **10.4 Watch Timer Operations**

#### 10.4.1 Watch timer operation

The watch timer generates an interrupt request (INTWT) at a specific time interval by using the high-speed system clock or subsystem clock.

When bit 0 (WTM0) and bit 1 (WTM1) of the watch timer operation mode register (WTM) are set to 1, the count operation starts. When these bits are set to 0, the 5-bit counter is cleared and the count operation stops.

When the interval timer is simultaneously operated, zero-second start can be achieved only for the watch timer by setting WTM1 to 0. In this case, however, the 11-bit prescaler is not cleared. Therefore, an error up to  $2^9 \times 1/f_W$  seconds occurs in the first overflow (INTWT) after zero-second start.

The interrupt request is generated at the following time intervals.

| WTM3 | WTM2 | Interrupt Time Selection | When Operated at $f_{XT} = 32.768 \text{ kHz}$<br>(WTM7 = 1) | When Operated at fx = 10 MHz<br>(WTM7 = 0) |
|------|------|--------------------------|--------------------------------------------------------------|--------------------------------------------|
| 0    | 0    | 2 <sup>14</sup> /fw      | 0.5 s                                                        | 0.210 s                                    |
| 0    | 1    | 2 <sup>13</sup> /fw      | 0.25 s                                                       | 0.105 s                                    |
| 1    | 0    | 2⁵/fw                    | 977 <i>μ</i> s                                               | 410 <i>μ</i> s                             |
| 1    | 1    | 2⁴/fw                    | 488 μs                                                       | 205 <i>μ</i> s                             |

#### Table 10-4. Watch Timer Interrupt Time

**Remark** fx: High-speed system clock oscillation frequency

- fxr: Subsystem clock oscillation frequency
- fw: Watch timer clock frequency

#### 10.4.2 Interval timer operation

The watch timer operates as interval timer which generates interrupt requests (INTWTI) repeatedly at an interval of the preset count value.

The interval time can be selected with bits 4 to 6 (WTM4 to WTM6) of the watch timer operation mode register (WTM).

When bit 0 (WTM0) of the WTM is set to 1, the count operation starts. When this bit is set to 0, the count operation stops.

| WTM6 | WTM5 | WTM4 | Interval Time       | When Operated at<br>f <sub>xT</sub> = 32.768 kHz (WTM7 = 1) | When Operated at<br>fx = 10 MHz (WTM7 = 0) |
|------|------|------|---------------------|-------------------------------------------------------------|--------------------------------------------|
| 0    | 0    | 0    | 2 <sup>4</sup> /fw  | 488 <i>µ</i> s                                              | 205 <i>µ</i> s                             |
| 0    | 0    | 1    | 2⁵/fw               | 977 <i>μ</i> s                                              | 410 <i>µ</i> s                             |
| 0    | 1    | 0    | 2 <sup>6</sup> /fw  | 1.95 ms                                                     | 820 <i>µ</i> s                             |
| 0    | 1    | 1    | 2 <sup>7</sup> /fw  | 3.91 ms                                                     | 1.64 ms                                    |
| 1    | 0    | 0    | 2 <sup>8</sup> /fw  | 7.81 ms                                                     | 3.28 ms                                    |
| 1    | 0    | 1    | 2 <sup>9</sup> /fw  | 15.6 ms                                                     | 6.55 ms                                    |
| 1    | 1    | 0    | 2 <sup>10</sup> /fw | 31.3 ms                                                     | 13.1 ms                                    |
| 1    | 1    | 1    | 2 <sup>11</sup> /fw | 62.5 ms                                                     | 26.2 ms                                    |

Table 10-5. Interval Timer Interval Time

Remark fx: High-speed system clock oscillation frequency

fxT: Subsystem clock oscillation frequency

fw: Watch timer clock frequency



Figure 10-3. Operation Timing of Watch Timer/Interval Timer

**Remark** fw: Watch timer clock frequency

n: The number of times of interval timer operations

Figures in parentheses are for operation with fw = 32.768 kHz (WTM7 = 1, WTM3, WTM2 = 0, 0)

## **10.5 Cautions for Watch Timer**

When operation of the watch timer and 5-bit counter is enabled by the watch timer mode control register (WTM) (by setting bits 0 (WTM0) and 1 (WTM1) of WTM to 1), the interval until the first interrupt request (INTWT) is generated after the register is set does not exactly match the specification made with bits 2 and 3 (WTM2 and WTM3) of WTM. Subsequently, however, the INTWT signal is generated at the specified intervals.

### Figure 10-4. Example of Generation of Watch Timer Interrupt Request (INTWT) (When Interrupt Period = 0.5 s)

It takes 0.515625 seconds (max.) for the first INTWT to be generated ( $2^9 \times 1/32768 = 0.015625$  s longer). INTWT is then generated every 0.5 seconds.



# CHAPTER 11 WATCHDOG TIMER

# 11.1 Functions of Watchdog Timer

The watchdog timer is used to detect an inadvertent program loop. If a program loop is detected, an internal reset signal is generated.

When a reset occurs due to the watchdog timer, bit 4 (WDTRF) of the reset control flag register (RESF) is set to 1. For details of RESF, refer to **CHAPTER 22 RESET FUNCTION**.

| Loop Detection Time                         |                                             |  |  |  |  |  |
|---------------------------------------------|---------------------------------------------|--|--|--|--|--|
| During Internal Oscillation Clock Operation | During High-Speed System Clock Operation    |  |  |  |  |  |
| 2 <sup>11</sup> /f <sub>R</sub> (4.27 ms)   | 2 <sup>13</sup> /fxp (819.2 μs)             |  |  |  |  |  |
| 2 <sup>12</sup> /f <sub>R</sub> (8.53 ms)   | 2 <sup>14</sup> /fxp (1.64 ms)              |  |  |  |  |  |
| 2 <sup>13</sup> /f <sub>R</sub> (17.07 ms)  | 2 <sup>15</sup> /fx <sub>P</sub> (3.28 ms)  |  |  |  |  |  |
| 2 <sup>14</sup> /f <sub>R</sub> (34.13 ms)  | 2 <sup>16</sup> /fx <sub>P</sub> (6.55 ms)  |  |  |  |  |  |
| 2 <sup>15</sup> /f <sub>R</sub> (68.27 ms)  | 2 <sup>17</sup> /fx <sub>P</sub> (13.11 ms) |  |  |  |  |  |
| 2 <sup>16</sup> /f <sub>R</sub> (136.53 ms) | 2 <sup>18</sup> /fx <sub>P</sub> (26.21 ms) |  |  |  |  |  |
| 2 <sup>17</sup> /f <sub>R</sub> (273.07 ms) | 2 <sup>19</sup> /fxp (52.43 ms)             |  |  |  |  |  |
| 2 <sup>18</sup> /f <sub>R</sub> (546.13 ms) | 2 <sup>20</sup> /fxp (104.86 ms)            |  |  |  |  |  |

Table 11-1. Loop Detection Time of Watchdog Timer

Remarks 1. fr: Internal oscillation clock frequency

- 2. fxp: High-speed system clock oscillation frequency
- 3. Figures in parentheses apply to operation at  $f_R = 480$  kHz (MAX.),  $f_{XP} = 10$  MHz

The operation mode of the watchdog timer (WDT) is switched according to the option byte setting of the internal oscillator as shown in Table 11-2.

|                             | Option Byte                                                 |                                                                                                     |  |  |  |
|-----------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|
|                             | Internal Oscillator Cannot Be Stopped                       | Internal Oscillator Can Be Stopped by<br>Software                                                   |  |  |  |
| Watchdog timer clock source | Fixed to fR <sup>Note 1</sup> .                             | <ul> <li>Selectable by software (fxP, fR or stopped)</li> <li>When reset is released: fR</li> </ul> |  |  |  |
| Operation after reset       | Operation starts with the maximum interval $(2^{18}/f_R)$ . | Operation starts with maximum interval $(2^{18}/f_R)$ .                                             |  |  |  |
| Operation mode selection    | The interval can be changed only once.                      | The clock selection/interval can be changed only once.                                              |  |  |  |
| Features                    | The watchdog timer cannot be stopped.                       | The watchdog timer can be stopped in standby mode <sup>Note 2</sup> .                               |  |  |  |

#### Table 11-2. Option Byte Setting and Watchdog Timer Operation Mode

- **Notes 1.** As long as power is being supplied, the internal oscillator cannot be stopped (except in the reset period).
  - 2. The conditions under which clock supply to the watchdog timer is stopped differ depending on the clock source of the watchdog timer.
    - <1> If the clock source is fxp, clock supply to the watchdog timer is stopped under the following conditions.
      - When fxp is stopped
      - In HALT/STOP mode
      - During oscillation stabilization time
    - <2> If the clock source is f<sub>R</sub>, clock supply to the watchdog timer is stopped under the following conditions.
      - If the CPU clock is fxp and if fR is stopped by software before execution of the STOP instruction
      - In HALT/STOP mode

#### Remarks 1. fr: Internal oscillation clock frequency

**2.** fxP: High-speed system clock oscillation frequency

# 11.2 Configuration of Watchdog Timer

The watchdog timer includes following hardware.

#### Table 11-3. Configuration of Watchdog Timer

| Item              | Configuration                         |
|-------------------|---------------------------------------|
| Control registers | Watchdog timer mode register (WDTM)   |
|                   | Watchdog timer enable register (WDTE) |





# 11.3 Registers Controlling Watchdog Timer

The watchdog timer is controlled by the following two registers.

- Watchdog timer mode register (WDTM)
- Watchdog timer enable register (WDTE)

#### (1) Watchdog timer mode register (WDTM)

This register sets the overflow time and operation clock of the watchdog timer. This register can be set by an 8-bit memory manipulation instruction and can be read many times, but can be written only once after reset is released.

RESET input sets this register to 67H.

### Figure 11-2. Format of Watchdog Timer Mode Register (WDTM)

| Address: | FF98H | After reset: 67H | R/W |       |       |       |       |       |
|----------|-------|------------------|-----|-------|-------|-------|-------|-------|
| Symbol   | 7     | 6                | 5   | 4     | 3     | 2     | 1     | 0     |
| WDTM     | 0     | 1                | 1   | WDCS4 | WDCS3 | WDCS2 | WDCS1 | WDCS0 |

| WDCS4 <sup>Note 1</sup> | WDCS3 <sup>Note 1</sup> | Operation clock selection        |  |  |  |
|-------------------------|-------------------------|----------------------------------|--|--|--|
| 0                       | 0                       | Internal oscillation clock (fR)  |  |  |  |
| 0                       | 1                       | High-speed system clock (fxP)    |  |  |  |
| 1                       | ×                       | Watchdog timer operation stopped |  |  |  |

| WDCS2 <sup>Note 2</sup> | WDCS1 <sup>Note 2</sup> | WDCS0 <sup>Note 2</sup> | Overflow time setting                       |                                             |  |  |  |
|-------------------------|-------------------------|-------------------------|---------------------------------------------|---------------------------------------------|--|--|--|
|                         |                         |                         | During internal oscillation clock operation | During high-speed system clock<br>operation |  |  |  |
| 0                       | 0                       | 0                       | 2 <sup>11</sup> /f <sub>R</sub> (4.27 ms)   | 2 <sup>13</sup> /fx <sub>P</sub> (819.2 μs) |  |  |  |
| 0                       | 0                       | 1                       | 2 <sup>12</sup> /f <sub>R</sub> (8.53 ms)   | 2 <sup>14</sup> /fxp (1.64 ms)              |  |  |  |
| 0                       | 1                       | 0                       | 2 <sup>13</sup> /f <sub>R</sub> (17.07 ms)  | 2¹⁵/fxբ (3.28 ms)                           |  |  |  |
| 0                       | 1                       | 1                       | 2 <sup>14</sup> /f <sub>R</sub> (34.13 ms)  | 2 <sup>16</sup> /fx <sub>P</sub> (6.55 ms)  |  |  |  |
| 1                       | 0                       | 0                       | 2 <sup>15</sup> /f <sub>R</sub> (68.27 ms)  | 2 <sup>17</sup> /fxp (13.11 ms)             |  |  |  |
| 1                       | 0                       | 1                       | 2 <sup>16</sup> /f <sub>R</sub> (136.53 ms) | 2 <sup>18</sup> /fxp (26.21 ms)             |  |  |  |
| 1                       | 1                       | 0                       | 2 <sup>17</sup> /f <sub>R</sub> (273.07 ms) | 2 <sup>19</sup> /fxp (52.43 ms)             |  |  |  |
| 1                       | 1                       | 1                       | 2 <sup>18</sup> /f <sub>R</sub> (546.13 ms) | 2 <sup>20</sup> /fxp (104.86 ms)            |  |  |  |

- **Notes 1.** If "Internal oscillator cannot be stopped" is specified by the option byte, this cannot be set. The internal oscillation clock will be selected no matter what value is written.
  - **2.** Reset is released at the maximum cycle (WDCS2, 1, 0 = 1, 1, 1).

- Cautions 1. If data is written to WDTM, a wait cycle is generated. Do not write data to WDTM when the CPU is operating on the subsystem clock and the high-speed system clock is stopped. For details, see CHAPTER 34 CAUTIONS FOR WAIT.
  - 2. Set bits 7, 6, and 5 to 0, 1, and 1, respectively (when "Internal oscillator cannot be stopped" is selected by the option byte, other values are ignored).
  - 3. After reset is released, WDTM can be written only once by an 8-bit memory manipulation instruction. If writing attempted a second time, an internal reset signal is generated. If the source clock to the watchdog timer is stopped, however, an internal reset signal is generated when the source clock to the watchdog timer resumes operation.
  - 4. WDTM cannot be set by a 1-bit memory manipulation instruction.
  - 5. If "Internal oscillator can be stopped by software" is selected by the option byte and the watchdog timer is stopped by setting WDCS4 to 1, the watchdog timer does not resume operation even if WDCS4 is cleared to 0. In addition, the internal reset signal is not generated.

Remarks 1. fr: Internal oscillation clock frequency

- **2.** fxP: High-speed system clock oscillation frequency
- 3. ×: Don't care
- 4. Figures in parentheses apply to operation at fR = 480 kHz (MAX.), fxP = 10 MHz

### (2) Watchdog timer enable register (WDTE)

Writing ACH to WDTE clears the watchdog timer counter and starts counting again.

This register can be set by an 8-bit memory manipulation instruction.

RESET input sets this register to 9AH.

#### Figure 11-3. Format of Watchdog Timer Enable Register (WDTE)

| Address: | FF99H | After reset: 9AH | R/W |   |   |   |   |   |
|----------|-------|------------------|-----|---|---|---|---|---|
| Symbol   | 7     | 6                | 5   | 4 | 3 | 2 | 1 | 0 |
| WDTE     |       |                  |     |   |   |   |   |   |

- Cautions 1. If a value other than ACH is written to WDTE, an internal reset signal is generated. If the source clock to the watchdog timer is stopped, however, an internal reset signal is generated when the source clock to the watchdog timer resumes operation.
  - 2. If a 1-bit memory manipulation instruction is executed for WDTE, an internal reset signal is generated. If the source clock to the watchdog timer is stopped, however, an internal reset signal is generated when the source clock to the watchdog timer resumes operation.
  - 3. The value read from WDTE is 9AH (this differs from the written value (ACH)).

The relationship between the watchdog timer operation and the internal reset signal generated by the watchdog timer is shown below.

| Watchdog Timer                                                                                  | Cannot Be Stopped by                                                               | "Internal Oscillator Can Be Stopped by Software" Is Selected by Option Byte |                                                                                                   |                                                                                                               |  |
|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|
| Operation                                                                                       |                                                                                    | Watchdog Timer Is                                                           | Watchdog Timer Stopped                                                                            |                                                                                                               |  |
| Internal<br>Reset Signal<br>Generation Cause                                                    | Software" Is Selected<br>by Option Byte<br>(Watchdog Timer Is<br>Always Operating) | Operating                                                                   | WDCS4 Is Set to 1                                                                                 | Source Clock to<br>Watchdog Timer Is<br>Stopped                                                               |  |
| Watchdog timer<br>overflows                                                                     | Internal reset signal is generated.                                                | Internal reset signal is generated.                                         | _                                                                                                 | _                                                                                                             |  |
| Write to WDTM for the second time                                                               | Internal reset signal is generated.                                                | Internal reset signal is generated.                                         | Internal reset signal is<br>not generated and the<br>watchdog timer does<br>not resume operation. | Internal reset signal is<br>generated when the<br>source clock to the<br>watchdog timer<br>resumes operation. |  |
| Write other than "ACH"<br>to WDTE<br>Access WDTE by 1-bit<br>memory manipulation<br>instruction | Internal reset signal is generated.                                                | Internal reset signal is generated.                                         | Internal reset signal is not generated.                                                           | Internal reset signal is<br>generated when the<br>source clock to the<br>watchdog timer<br>resumes operation. |  |

 Table 11-4. Relationship Between Watchdog Timer Operation and

 Internal Reset Signal Generated by Watchdog Timer

# 11.4 Operation of Watchdog Timer

#### 11.4.1 Watchdog timer operation when "Internal oscillator cannot be stopped" is selected by option byte

The operation clock of watchdog timer is fixed to the internal oscillation clock.

After reset is released, operation is started at the maximum cycle (bits 2, 1, and 0 (WDCS2, WDCS1, WDCS0) of the watchdog timer mode register (WDTM) = 1, 1, 1). The watchdog timer operation cannot be stopped.

The following shows the watchdog timer operation after reset release.

- 1. The status after reset release is as follows.
  - Operation clock: Internal oscillation clock
  - Cycle:  $2^{18}/f_{R}$  (546.13 ms: At operation with  $f_{R} = 480$  kHz (MAX.))
  - Counting starts
- 2. The following should be set in the watchdog timer mode register (WDTM) by an 8-bit memory manipulation instruction<sup>Notes 1, 2</sup>.
  - Cycle: Set using bits 2 to 0 (WDCS2 to WDCS0)
- 3. After the above procedures are executed, writing ACH to WDTE clears the count to 0, enabling recounting.
- **Notes 1.** The operation clock (internal oscillation clock) cannot be changed. If any value is written to bits 3 and 4 (WDCS3, WDCS4) of WDTM, it is ignored.
  - 2. As soon as WDTM is written, the counter of the watchdog timer is cleared.
- Caution In this mode, operation of the watchdog timer absolutely cannot be stopped even during STOP instruction execution. For 8-bit timer H1 (TMH1), a division of the internal oscillation clock can be selected as the count source, so clear the watchdog timer using the interrupt request of TMH1 before the watchdog timer overflows after STOP instruction execution. If this processing is not performed, an internal reset signal is generated when the watchdog timer overflows after STOP instruction execution.

11.4.2 Watchdog timer operation when "Internal oscillator can be stopped by software" is selected by option byte

The operation clock of the watchdog timer can be selected as either the internal oscillation clock or the high-speed system clock.

After reset is released, operation is started at the maximum cycle (bits 2, 1, and 0 (WDCS2, WDCS1, WDCS0) of the watchdog timer mode register (WDTM) = 1, 1, 1).

The following shows the watchdog timer operation after reset release.

- 1. The status after reset release is as follows.
  - Operation clock: Internal oscillation clock
  - Cycle:  $2^{18}$ /f<sub>R</sub> (546.13 ms: At operation with f<sub>R</sub> = 480 kHz (MAX.))
  - Counting starts
- 2. The following should be set in the watchdog timer mode register (WDTM) by an 8-bit memory manipulation instruction<sup>Notes 1, 2, 3</sup>.
  - Operation clock: Any of the following can be selected using bits 3 and 4 (WDCS3 and WDCS4). Internal oscillation clock (fR)
    - High-speed system clock (fxp)
    - Watchdog timer operation stopped
  - Cycle: Set using bits 2 to 0 (WDCS2 to WDCS0)
- 3. After the above procedures are executed, writing ACH to WDTE clears the count to 0, enabling recounting.

**Notes 1.** As soon as WDTM is written, the counter of the watchdog timer is cleared.

- 2. Set bits 7, 6, and 5 to 0, 1, 1, respectively. Do not set the other values.
- **3.** If the watchdog timer is stopped by setting WDCS4 and WDCS3 to 1 and ×, respectively, an internal reset signal is not generated even if the following processing is performed.
  - WDTM is written a second time.
  - A 1-bit memory manipulation instruction is executed to WDTE.
  - A value other than ACH is written to WDTE.
- Caution In this mode, watchdog timer operation is stopped during HALT/STOP instruction execution. After HALT/STOP mode is released, counting is started again using the operation clock of the watchdog timer set before HALT/STOP instruction execution by WDTM. At this time, the counter is not cleared to 0 but holds its value.

For the watchdog timer operation during STOP mode and HALT mode in each status, refer to **11.4.3 Watchdog** timer operation in STOP mode and **11.4.4 Watchdog** timer operation in HALT mode.

11.4.3 Watchdog timer operation in STOP mode (when "Internal oscillator can be stopped by software" is selected by option byte)

The watchdog timer stops counting during STOP instruction execution regardless of whether the high-speed system clock or internal oscillation clock is being used.

# (1) When the CPU clock and the watchdog timer operation clock are the high-speed system clock (fxp) when the STOP instruction is executed

When STOP instruction is executed, operation of the watchdog timer is stopped. After STOP mode is released, counting stops for the oscillation stabilization time set by the oscillation stabilization time select register (OSTS) and then counting is started again using the operation clock before the operation was stopped. At this time, the counter is not cleared to 0 but holds its value.





# (2) When the CPU clock is the high-speed system clock (fxp) and the watchdog timer operation clock is the internal oscillation clock (fr) when the STOP instruction is executed

When the STOP instruction is executed, operation of the watchdog timer is stopped. After STOP mode is released, counting is started again using the operation clock before the operation was stopped. At this time, the counter is not cleared to 0 but holds its value.



(3) When the CPU clock is the internal oscillation clock (f<sub>R</sub>) and the watchdog timer operation clock is the high-speed system clock (f<sub>xP</sub>) when the STOP instruction is executed

When the STOP instruction is executed, operation of the watchdog timer is stopped. After STOP mode is released, counting is stopped until the timing of <1> or <2>, whichever is earlier, and then counting is started using the operation clock before the operation was stopped. At this time, the counter is not cleared to 0 but holds its value.

- <1> The oscillation stabilization time set by the oscillation stabilization time select register (OSTS) elapses.
- <2> The CPU clock is switched to the high-speed system clock (fxp).

# Figure 11-6. Operation in STOP Mode (CPU Clock: Internal Oscillation Clock, WDT Operation Clock: High-Speed System Clock)

<1> Timing when counting is started after the oscillation stabilization time set by the oscillation stabilization time select register (OSTS) has elapsed



<2> Timing when counting is started after the CPU clock is switched to the high-speed system clock (fxp)



**Note** Confirm the oscillation stabilization time of fxP using the oscillation stabilization time counter status register (OSTC).

# (4) When CPU clock and watchdog timer operation clock are the internal oscillation clocks (f<sub>R</sub>) during STOP instruction execution

When the STOP instruction is executed, operation of the watchdog timer is stopped. After STOP mode is released, counting is started again using the operation clock before the operation was stopped. At this time, the counter is not cleared to 0 but holds its value.





# 11.4.4 Watchdog timer operation in HALT mode (when "Internal oscillator can be stopped by software" is selected by option byte)

The watchdog timer stops counting during HALT instruction execution regardless of whether the CPU clock is the high-speed system clock ( $f_{XP}$ ), internal oscillation clock ( $f_R$ ), or subsystem clock ( $f_{XT}$ ), or whether the operation clock of the watchdog timer is the high-speed system clock ( $f_{XP}$ ) or internal oscillation clock ( $f_R$ ). After HALT mode is released, counting is started again using the operation clock before the operation was stopped. At this time, the counter is not cleared to 0 but holds its value.



#### Figure 11-8. Operation in HALT Mode

# CHAPTER 12 CLOCK OUTPUT/BUZZER OUTPUT CONTROLLER

### 12.1 Functions of Clock Output/Buzzer Output Controller

The clock output controller is intended for carrier output during remote controlled transmission and clock output for supply to peripheral LSIs. The clock selected with the clock output selection register (CKS) is output. In addition, the buzzer output is intended for square-wave output of buzzer frequency selected with CKS.

Figure 12-1 shows the block diagram of clock output/buzzer output controller.



Figure 12-1. Block Diagram of Clock Output/Buzzer Output Controller

# 12.2 Configuration of Clock Output/Buzzer Output Controller

The clock output/buzzer output controller includes the following hardware.

#### Table 12-1. Clock Output/Buzzer Output Controller Configuration

| Item              | Configuration                         |
|-------------------|---------------------------------------|
| Control registers | Clock output selection register (CKS) |
|                   | Port mode register 14 (PM14)          |
|                   | Port register 14 (P14)                |

# 12.3 Register Controlling Clock Output/Buzzer Output Controller

The following two registers are used to control the clock output/buzzer output controller.

- Clock output selection register (CKS)
- Port mode register 14 (PM14)

#### (1) Clock output selection register (CKS)

This register sets output enable/disable for clock output (PCL) and for the buzzer frequency output (BUZ), and sets the output clock.

CKS is set by a 1-bit or 8-bit memory manipulation instruction.  $\ensuremath{\overline{\mathsf{RESET}}}$  input clears CKS to 00H.

#### Figure 12-2. Format of Clock Output Selection Register (CKS)

| Address: FF40H After reset: 00H |      |      | R/W  |      |      |      |      |      |
|---------------------------------|------|------|------|------|------|------|------|------|
| Symbol                          | <7>  | 6    | 5    | <4>  | 3    | 2    | 1    | 0    |
| CKS                             | BZOE | BCS1 | BCS0 | CLOE | CCS3 | CCS2 | CCS1 | CCS0 |

| BZOE | BUZ output enable/disable specification                           |
|------|-------------------------------------------------------------------|
| 0    | Clock division circuit operation stopped. BUZ fixed to low level. |
| 1    | Clock division circuit operation enabled. BUZ output enabled.     |

| BCS1 | BCS0 | BUZ output clock selection    |
|------|------|-------------------------------|
| 0    | 0    | fx/2 <sup>10</sup> (9.77 kHz) |
| 0    | 1    | fx/2 <sup>11</sup> (4.88 kHz) |
| 1    | 0    | fx/2 <sup>12</sup> (2.44 kHz) |
| 1    | 1    | fx/2 <sup>13</sup> (1.22 kHz) |

| CLOE | PCL output enable/disable specification                           |  |  |  |  |  |
|------|-------------------------------------------------------------------|--|--|--|--|--|
| 0    | Clock division circuit operation stopped. PCL fixed to low level. |  |  |  |  |  |
| 1    | Clock division circuit operation enabled. PCL output enabled.     |  |  |  |  |  |

| CCS3 | CCS2       | CCS1     | CCS0 | PCL output clock selection <sup>Note</sup> |
|------|------------|----------|------|--------------------------------------------|
| 0    | 0          | 0        | 0    | fx (10 MHz)                                |
| 0    | 0          | 0        | 1    | fx/2 (5 MHz)                               |
| 0    | 0          | 1        | 0    | fx/2 <sup>2</sup> (2.5 MHz)                |
| 0    | 0          | 1        | 1    | fx/2 <sup>3</sup> (1.25 MHz)               |
| 0    | 1          | 0        | 0    | fx/2 <sup>4</sup> (625 kHz)                |
| 0    | 1          | 0        | 1    | fx/2⁵ (312.5 kHz)                          |
| 0    | 1          | 1        | 0    | fx/2 <sup>6</sup> (156.25 kHz)             |
| 0    | 1          | 1        | 1    | fx/2 <sup>7</sup> (78.125 kHz)             |
| 1    | 0          | 0        | 0    | fxт (32.768 kHz)                           |
|      | Other that | an above |      | Setting prohibited                         |

Note Set the PCL output clock so that the following condition is satisfied.

• PCL output clock ≤ 10 MHz

# Remarks 1. fx: High-speed system clock oscillation frequency

- 2. fxT: Subsystem clock oscillation frequency
- **3.** Figures in parentheses are for operation with fx = 10 MHz or fxT = 32.768 kHz.

#### (2) Port mode register 14 (PM14)

This register sets port 14 input/output in 1-bit units.

When using the P140/INTP6/PCL pin for clock output and the P141/BUSY0/INTP7/BUZ pin for buzzer output,

set PM140, PM141 and the output latch of P140, P141 to 0.

PM14 is set by a 1-bit or 8-bit memory manipulation instruction.

RESET input sets PM14 to FFH.

#### Figure 12-3. Format of Port Mode Register 14 (PM14)

Address: FF2EH After reset: FFH R/W

| Symbol | 7 | 6 | 5     | 4     | 3     | 2     | 1     | 0     |
|--------|---|---|-------|-------|-------|-------|-------|-------|
| PM14   | 1 | 1 | PM145 | PM144 | PM143 | PM142 | PM141 | PM140 |

| PM14n | P14n pin I/O mode selection (n = 0 to 5) |
|-------|------------------------------------------|
| 0     | Output mode (output buffer on)           |
| 1     | Input mode (output buffer off)           |

#### 12.4 Clock Output/Buzzer Output Controller Operations

#### 12.4.1 Clock output operation

The clock pulse is output as the following procedure.

- <1> Select the clock pulse output frequency with bits 0 to 3 (CCS0 to CCS3) of the clock output selection register (CKS) (clock pulse output in disabled status).
- <2> Set bit 4 (CLOE) of CKS to 1 to enable clock output.
- **Remark** The clock output controller is designed not to output pulses with a small width during output enable/disable switching of the clock output. As shown in Figure 12-4, be sure to start output from the low period of the clock (marked with \* in the figure). When stopping output, do so after securing high level of the clock.





#### 12.4.2 Operation as buzzer output

The buzzer frequency is output as the following procedure.

- <1> Select the buzzer output frequency with bits 5 and 6 (BCS0, BCS1) of the clock output selection register (CKS) (buzzer output in disabled status).
- <2> Set bit 7 (BZOE) of CKS to 1 to enable buzzer output.

#### CHAPTER 13 A/D CONVERTER

# 13.1 Functions of A/D Converter

The A/D converter converts an analog input signal into a digital value, and consists of up to eight channels (ANI0 to ANI7) with a resolution of 10 bits.

The A/D converter has the following two functions.

#### (1) 10-bit resolution A/D conversion

10-bit resolution A/D conversion is carried out repeatedly for one channel selected from analog inputs ANI0 to ANI7. Each time an A/D conversion operation ends, an interrupt request (INTAD) is generated.

#### (2) Power-fail detection function

This function is used to detect a voltage drop in a battery. The A/D conversion result (ADCR register value) and power-fail comparison threshold register (PFT) value are compared. INTAD is generated only when a comparative condition has been matched.





# 13.2 Configuration of A/D Converter

The A/D converter includes the following hardware.

| Item      | Configuration                                     |
|-----------|---------------------------------------------------|
| Registers | A/D conversion result register (ADCR)             |
|           | A/D converter mode register (ADM)                 |
|           | Analog input channel specification register (ADS) |
|           | Power-fail comparison mode register (PFM)         |
|           | Power-fail comparison threshold register (PFT)    |

| Table 13-1. | Registers of | A/D Converter | Used on Software |
|-------------|--------------|---------------|------------------|
|-------------|--------------|---------------|------------------|

#### (1) ANI0 to ANI7 pins

These are the analog input pins of the 8-channel A/D converter. They input analog signals to be converted into digital signals. Pins other than the one selected as the analog input pin by the analog input channel specification register (ADS) can be used as input port pins.

#### (2) Sample & hold circuit

The sample & hold circuit samples the input signal of the analog input pin selected by the selector when A/D conversion is started, and holds the sampled analog input voltage value during A/D conversion.

#### (3) Series resistor string

The series resistor string is connected between AV<sub>REF</sub> and AV<sub>SS</sub>, and generates a voltage to be compared with the analog input signal.





#### (4) Voltage comparator

The voltage comparator compares the sampled analog input voltage and the output voltage of the series resistor string.

#### (5) Successive approximation register (SAR)

This register compares the sampled analog voltage and the voltage of the series resistor string, and converts the result, starting from the most significant bit (MSB).

When the voltage value is converted into a digital value down to the least significant bit (LSB) (end of A/D conversion), the contents of the SAR register are transferred to the A/D conversion result register (ADCR).

#### (6) A/D conversion result register (ADCR)

The result of A/D conversion is loaded from the successive approximation register (SAR) to this register each time A/D conversion is completed, and the ADCR register holds the result of A/D conversion in its higher 10 bits (the lower 6 bits are fixed to 0).

#### (7) Controller

When A/D conversion has been completed or when the power-fail detection function is used, this controller compares the result of A/D conversion (value of the ADCR register) and the value of the power-fail comparison threshold register (PFT). It generates the interrupt INTAD only if a specified comparison condition is satisfied as a result.

#### (8) AVREF pin

This pin inputs an analog power/reference voltage to the A/D converter. Always use this pin at the same potential as that of the V<sub>DD</sub> pin even when the A/D converter is not used.

The signal input to ANI0 to ANI7 is converted into a digital signal, based on the voltage applied across AVREF and AVss.

#### (9) AVss pin

This is the ground potential pin of the A/D converter. Always use this pin at the same potential as that of the Vss pin even when the A/D converter is not used.

#### (10) A/D converter mode register (ADM)

This register is used to set the conversion time of the analog input signal to be converted, and to start or stop the conversion operation.

#### (11) Analog input channel specification register (ADS)

This register is used to specify the port that inputs the analog voltage to be converted into a digital signal.

#### (12) Power-fail comparison mode register (PFM)

This register is used to set the power-fail monitor mode.

#### (13) Power-fail comparison threshold register (PFT)

This register is used to set the threshold value that is to be compared with the value of the A/D conversion result register (ADCR).

# 13.3 Registers Used in A/D Converter

The A/D converter uses the following five registers.

- A/D converter mode register (ADM)
- Analog input channel specification register (ADS)
- A/D conversion result register (ADCR)
- Power-fail comparison mode register (PFM)
- Power-fail comparison threshold register (PFT)

#### (1) A/D converter mode register (ADM)

This register sets the conversion time for analog input to be A/D converted, and starts/stops conversion. ADM can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input clears this register to 00H.

#### Figure 13-3. Format of A/D Converter Mode Register (ADM)



| ADCS | A/D conversion operation control |  |  |  |
|------|----------------------------------|--|--|--|
| 0    | Stops conversion operation       |  |  |  |
| 1    | Enables conversion operation     |  |  |  |

| FR2 | FR1          | FR0 | С          | Conversion time selection <sup>Note 1</sup> |                 |                 |                |  |  |
|-----|--------------|-----|------------|---------------------------------------------|-----------------|-----------------|----------------|--|--|
|     |              |     |            | fx = 2 MHz                                  | fx = 8.38 MHz   | fx = 10 MHz     | fx = 16 MHz    |  |  |
| 0   | 0            | 0   | 288/fx     | 144 <i>µ</i> s                              | 34.3 <i>µ</i> s | 28.8µs          | 18 <i>µ</i> s  |  |  |
| 0   | 0            | 1   | 240/fx     | 120 <i>µ</i> s                              | 28.6 <i>µ</i> s | 24.0 <i>µ</i> s | 15 <i>μ</i> s  |  |  |
| 0   | 1            | 0   | 192/fx     | 96 µs                                       | 22.9 µs         | 19.2 <i>μ</i> s | 12 <i>µ</i> s  |  |  |
| 1   | 0            | 0   | 144/fx     | 72 µs                                       | 17.2 <i>μ</i> s | 14.4 <i>μ</i> s | 9 <i>µ</i> s   |  |  |
| 1   | 0            | 1   | 120/fx     | 60 <i>µ</i> s                               | 14.3 <i>μ</i> s | 12.0 <i>µ</i> s | 7.5 <i>μ</i> s |  |  |
| 1   | 1            | 0   | 96/fx      | 48 <i>µ</i> s                               | 11.5 <i>μ</i> s | 9.6 <i>μ</i> s  | 6 <i>µ</i> s   |  |  |
| Ot  | her than abo | ve  | Setting pr | ohibited                                    | •               | •               |                |  |  |

| ADCE                                             | Boost reference voltage generator operation control <sup>Note 2</sup> |  |  |  |  |  |
|--------------------------------------------------|-----------------------------------------------------------------------|--|--|--|--|--|
| 0 Stops operation of reference voltage generator |                                                                       |  |  |  |  |  |
| 1                                                | Enables operation of reference voltage generator                      |  |  |  |  |  |

<R>

**Notes 1.** Set so that the A/D conversion time is as follows.

- Standard products, (A) grade products: 14  $\mu s$  or longer but less than 100  $\mu s$
- (A1) grade products: 14  $\mu$ s or longer but less than 60  $\mu$ s
- 2. A booster circuit is incorporated to realize low-voltage operation. The operation of the circuit that generates the reference voltage for boosting is controlled by ADCE, and it takes 14  $\mu$ s from operation start to operation stabilization. Therefore, when ADCS is set to 1 after 14  $\mu$ s or more has elapsed from the time ADCE is set to 1, the conversion result at that time has priority over the first conversion result.
- **Remark** fx: High-speed system clock oscillation frequency

| ADCS | ADCE                                                                      | A/D Conversion Operation                                                         |
|------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| 0    | 0                                                                         | Stop status (DC power consumption path does not exist)                           |
| 0    | Conversion waiting mode (only reference voltage generator consumes power) |                                                                                  |
| 1    | 0                                                                         | Conversion mode (reference voltage generator operation stopped <sup>Note</sup> ) |
| 1    | 1                                                                         | Conversion mode (reference voltage generator operates)                           |

#### Table 13-2. Settings of ADCS and ADCE

Note Data of first conversion cannot be used.





- **Note** The time from the rising of the ADCE bit to the falling of the ADCS bit must be 14  $\mu$ s or longer to stabilize the reference voltage.
- Cautions 1. A/D conversion must be stopped before rewriting bits FR0 to FR2 to values other than the identical data.
  - 2. For the sampling time of the A/D converter and the A/D conversion start delay time, see (11) in 13.6 Cautions for A/D Converter.
  - 3. If data is written to ADM, a wait cycle is generated. Do not write data to ADM when the CPU is operating on the subsystem clock and the high-speed system clock is stopped. For details, see CHAPTER 34 CAUTIONS FOR WAIT.

#### (2) Analog input channel specification register (ADS)

This register specifies the input port of the analog voltage to be A/D converted. ADS can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input clears this register to 00H.

| Address: | FF29H | After re | set: 00H | R/W  |           |           |             |      |
|----------|-------|----------|----------|------|-----------|-----------|-------------|------|
| Symbol   | 7     | 6        | 5        | 4    | 3         | 2         | 1           | 0    |
| ADS      | 0     | 0        | 0        | 0    | 0         | ADS2      | ADS1        | ADS0 |
|          |       |          |          |      |           |           |             |      |
|          | ADS2  | ADS1     | ADS0     | An   | alog inpu | t channel | specificati | ion  |
|          | 0     | 0        | 0        | ANI0 |           |           |             |      |
|          | 0     | 0        | 1        | ANI1 |           |           |             |      |
|          | 0     | 1        | 0        | ANI2 |           |           |             |      |
|          | 0     | 1        | 1        | ANI3 |           |           |             |      |
|          | 1     | 0        | 0        | ANI4 |           |           |             |      |
|          | 1     | 0        | 1        | ANI5 |           |           |             |      |
|          | 1     | 1        | 0        | ANI6 |           |           |             |      |
|          | 1     | 1        | 1        | ANI7 |           |           |             |      |

| righte to of tormat of Analog input onaline opcomoution riegiotor (ABO) | Figure 13-5. | Format of Analog Input | <b>Channel Specification</b> | Register (ADS) |
|-------------------------------------------------------------------------|--------------|------------------------|------------------------------|----------------|
|-------------------------------------------------------------------------|--------------|------------------------|------------------------------|----------------|

Cautions 1. Be sure to clear bits 3 to 7 of ADS to 0.

2. If data is written to ADS, a wait cycle is generated. Do not write data to ADS when the CPU is operating on the subsystem clock and the high-speed system clock is stopped. For details, see CHAPTER 34 CAUTIONS FOR WAIT.

#### (3) A/D conversion result register (ADCR)

This register is a 16-bit register that stores the A/D conversion result. The lower six bits are fixed to 0. Each time A/D conversion ends, the conversion result is loaded from the successive approximation register, and is stored in ADCR in order starting from the most significant bit (MSB). FF09H indicates the higher 8 bits of the conversion result, and FF08H indicates the lower 2 bits of the conversion result.

ADCR can be read by a 16-bit memory manipulation instruction.

RESET input makes ADCR undefined.

#### Figure 13-6. Format of A/D Conversion Result Register (ADCR)

Address: FF08H, FF09H After reset: Undefined R

| Symbol |  | FFC | 9H |  | <br> |   | FFO | 8H |   |   |   |
|--------|--|-----|----|--|------|---|-----|----|---|---|---|
| ADCR   |  |     |    |  |      | 0 | 0   | 0  | 0 | 0 | 0 |

- Cautions 1. When writing to the A/D converter mode register (ADM) and analog input channel specification register (ADS), the contents of ADCR may become undefined. Read the conversion result following conversion completion before writing to ADM and ADS. Using timing other than the above may cause an incorrect conversion result to be read.
  - 2. If data is read from ADCR, a wait cycle is generated. Do not read data from ADCR when the CPU is operating on the subsystem clock and the high-speed system clock is stopped. For details, see CHAPTER 34 CAUTIONS FOR WAIT.

#### (4) Power-fail comparison mode register (PFM)

The power-fail comparison mode register (PFM) is used to compare the A/D conversion result (value of the ADCR register) and the value of the power-fail comparison threshold register (PFT).

 $\ensuremath{\mathsf{PFM}}$  can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input clears this register to 00H.

#### Figure 13-7. Format of Power-Fail Comparison Mode Register (PFM)

| Address: | FF2AH | After re | set: 00H | R/W |   |   |   |   |
|----------|-------|----------|----------|-----|---|---|---|---|
| Symbol   |       | -        | 5        | -   | - | 2 | 1 | 0 |
| PFM      | PFEN  | PFCM     | 0        | 0   | 0 | 0 | 0 | 0 |

| PFEN | Power-fail comparison enable                                  |
|------|---------------------------------------------------------------|
| 0    | Stops power-fail comparison (used as a normal A/D converter)  |
| 1    | Enables power-fail comparison (used for power-fail detection) |

|   | PFCM                           | Power-fail comparison mode selection        |
|---|--------------------------------|---------------------------------------------|
| 0 | Higher 8 bits of<br>ADCR ≥ PFT | Interrupt request signal (INTAD) generation |
| - | Higher 8 bits of<br>ADCR < PFT | No INTAD generation                         |
| 1 | Higher 8 bits of<br>ADCR ≥ PFT | No INTAD generation                         |
| 1 | Higher 8 bits of<br>ADCR < PFT | INTAD generation                            |

# Caution If data is written to PFM, a wait cycle is generated. Do not write data to PFM when the CPU is operating on the subsystem clock and the high-speed system clock is stopped. For details, see CHAPTER 34 CAUTIONS FOR WAIT.

#### (5) Power-fail comparison threshold register (PFT)

The power-fail comparison threshold register (PFT) is a register that sets the threshold value when comparing the values with the A/D conversion result.

8-bit data in PFT is compared to the higher 8 bits (FF09H) of the 10-bit A/D conversion result.

PFT can be set by an 8-bit memory manipulation instruction.

RESET input clears this register to 00H.

#### Figure 13-8. Format of Power-Fail Comparison Threshold Register (PFT)

| A        | FEODU | A (1         | 0011 | D // // |
|----------|-------|--------------|------|---------|
| Address: | FF2BH | After reset: | 00H  | R/W     |

| Symbol | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |
|--------|------|------|------|------|------|------|------|------|--|
| PFT    | PFT7 | PFT6 | PFT5 | PFT4 | PFT3 | PFT2 | PFT1 | PFT0 |  |

Caution If data is written to PFT, a wait cycle is generated. Do not write data to PFT when the CPU is operating on the subsystem clock and the high-speed system clock is stopped. For details, see CHAPTER 34 CAUTIONS FOR WAIT.

#### 13.4 A/D Converter Operations

#### 13.4.1 Basic operations of A/D converter

- <1> Select one channel for A/D conversion using the analog input channel specification register (ADS).
- <2> Set ADCE to 1 and wait for 14  $\mu$ s or longer.
- <3> Set ADCS to 1 and start the conversion operation. (<4> to <10> are operations performed by hardware.)
- <4> The voltage input to the selected analog input channel is sampled by the sample & hold circuit.
- <5> When sampling has been done for a certain time, the sample & hold circuit is placed in the hold state and the input analog voltage is held until the A/D conversion operation has ended.
- <6> Bit 9 of the successive approximation register (SAR) is set. The series resistor string voltage tap is set to (1/2) AV<sub>REF</sub> by the tap selector.
- <7> The voltage difference between the series resistor string voltage tap and analog input is compared by the voltage comparator. If the analog input is greater than (1/2) AVREF, the MSB of SAR remains set to 1. If the analog input is smaller than (1/2) AVREF, the MSB is reset to 0.
- <8> Next, bit 8 of SAR is automatically set to 1, and the operation proceeds to the next comparison. The series resistor string voltage tap is selected according to the preset value of bit 9, as described below.
  - Bit 9 = 1: (3/4) AVREF
  - Bit 9 = 0: (1/4) AVREF
  - The voltage tap and analog input voltage are compared and bit 8 of SAR is manipulated as follows.
  - Analog input voltage ≥ Voltage tap: Bit 8 = 1
  - Analog input voltage < Voltage tap: Bit 8 = 0
- <9> Comparison is continued in this way up to bit 0 of SAR.
- <10> Upon completion of the comparison of 10 bits, an effective digital result value remains in SAR, and the result value is transferred to the A/D conversion result register (ADCR) and then latched.

At the same time, the A/D conversion end interrupt request (INTAD) can also be generated.

<11> Repeat steps <4> to <10>, until ADCS is cleared to 0.

To stop the A/D converter, clear ADCS to 0.

To restart A/D conversion from the status of ADCE = 1, start from <3>. To restart A/D conversion from the status of ADCE = 0, however, start from <2>.





A/D conversion operations are performed continuously until bit 7 (ADCS) of the A/D converter mode register (ADM) is reset (0) by software.

If a write operation is performed to one of the ADM, analog input channel specification register (ADS), power-fail comparison mode register (PFM), or power-fail comparison threshold register (PFT) during an A/D conversion operation, the conversion operation is initialized, and if the ADCS bit is set (1), conversion starts again from the beginning.

RESET input makes the A/D conversion result register (ADCR) undefined.

#### 13.4.2 Input voltage and conversion results

The relationship between the analog input voltage input to the analog input pins (ANI0 to ANI7) and the theoretical A/D conversion result (stored in the A/D conversion result register (ADCR)) is shown by the following expression.

SAR = INT 
$$(\frac{V_{AIN}}{AV_{REF}} \times 1024 + 0.5)$$
  
ADCR = SAR × 64

or

$$(ADCR - 0.5) \times \frac{AV_{REF}}{1024} \le V_{AIN} < (ADCR + 0.5) \times \frac{AV_{REF}}{1024}$$

where, INT(): Function which returns integer part of value in parentheses
VAIN: Analog input voltage
AVREF: AVREF pin voltage
ADCR: A/D conversion result register (ADCR) value
SAR: Successive approximation register

Figure 13-10 shows the relationship between the analog input voltage and the A/D conversion result.



Figure 13-10. Relationship Between Analog Input Voltage and A/D Conversion Result

#### 13.4.3 A/D converter operation mode

The operation mode of the A/D converter is the select mode. One channel of analog input is selected from ANI0 to ANI7 by the analog input channel specification register (ADS) and A/D conversion is executed.

In addition, the following two functions can be selected by setting of bit 7 (PFEN) of the power-fail comparison mode register (PFM).

- Normal 10-bit A/D converter (PFEN = 0)
- Power-fail detection function (PFEN = 1)

#### (1) A/D conversion operation (when PFEN = 0)

By setting bit 7 (ADCS) of the A/D converter mode register (ADM) to 1 and bit 7 (PFEN) of the power-fail comparison mode register (PFM) to 0, the A/D conversion operation of the voltage, which is applied to the analog input pin specified by the analog input channel specification register (ADS), is started.

When A/D conversion has been completed, the result of the A/D conversion is stored in the A/D conversion result register (ADCR), and an interrupt request signal (INTAD) is generated. Once the A/D conversion has started and when one A/D conversion has been completed, the next A/D conversion operation is immediately started. The A/D conversion operations are repeated until new data is written to ADS.

If ADM, ADS, the power-fail comparison mode register (PFM), and the power-fail comparison threshold register (PFT) are rewritten during A/D conversion, the A/D conversion operation under execution is stopped and restarted from the beginning.

If 0 is written to ADCS during A/D conversion, A/D conversion is immediately stopped. At this time, the conversion result is undefined.





**Remarks 1.** n = 0 to 7 **2.** m = 0 to 7

#### (2) Power-fail detection function (when PFEN = 1)

By setting bit 7 (ADCS) of the A/D converter mode register (ADM) to 1 and bit 7 (PFEN) of the power-fail comparison mode register (PFM) to 1, the A/D conversion operation of the voltage applied to the analog input pin specified by the analog input channel specification register (ADS) is started.

When the A/D conversion has been completed, the result of the A/D conversion is stored in the A/D conversion result register (ADCR), the values are compared with power-fail comparison threshold register (PFT), and an interrupt request signal (INTAD) is generated under the condition specified by bit 6 (PFCM) of PFM.

<1> When PFEN = 1 and PFCM = 0

The higher 8 bits of ADCR and PFT values are compared when A/D conversion ends and INTAD is only generated when the higher 8 bits of ADCR  $\geq$  PFT.

<2> When PFEN = 1 and PFCM = 1

The higher 8 bits of ADCR and PFT values are compared when A/D conversion ends and INTAD is only generated when the higher 8 bits of ADCR < PFT.





**Note** If the conversion result is not read before the end of the next conversion after INTAD is output, the result is replaced by the next conversion result.

**Remark** n = 0 to 7

The setting methods are described below.

- When used as A/D conversion operation
  - <1> Set bit 0 (ADCE) of the A/D converter mode register (ADM) to 1.
  - <2> Select the channel and conversion time using bits 2 to 0 (ADS2 to ADS0) of the analog input channel specification register (ADS) and bits 5 to 3 (FR2 to FR0) of ADM.
  - <3> Set bit 7 (ADCS) of ADM to 1 to start A/D conversion.
  - <4> An interrupt request signal (INTAD) is generated.
  - <5> Transfer the A/D conversion data to the A/D conversion result register (ADCR).

<Change the channel>

- <6> Change the channel using bits 2 to 0 (ADS2 to ADS0) of ADS to start A/D conversion.
- <7> An interrupt request signal (INTAD) is generated.
- <8> Transfer the A/D conversion data to the A/D conversion result register (ADCR).
- <Complete A/D conversion>
  - <9> Clear ADCS to 0.
  - <10> Clear ADCE to 0.

Cautions 1. Make sure the period of <1> to <3> is 14  $\mu$ s or more.

- 2. It is no problem if the order of <1> and <2> is reversed.
- 3. <1> can be omitted. However, do not use the first conversion result after <3> in this
- 4. **Chase**period from <4> to <7> differs from the conversion time set using bits 5 to 3 (FR2 to FR0) of ADM. The period from <6> to <7> is the conversion time set using FR2 to FR0.
- · When used as power-fail detection function
  - <1> Set bit 7 (PFEN) of the power-fail comparison mode register (PFM).
  - <2> Set power-fail comparison condition using bit 6 (PFCM) of PFM.
  - <3> Set bit 0 (ADCE) of the A/D converter mode register (ADM) to 1.
  - <4> Select the channel and conversion time using bits 2 to 0 (ADS2 to ADS0) of the analog input channel specification register (ADS) and bits 5 to 3 (FR2 to FR0) of ADM.
  - <5> Set a threshold value to the power-fail comparison threshold register (PFT).
  - <6> Set bit 7 (ADCS) of ADM to 1.
  - <7> Transfer the A/D conversion data to the A/D conversion result register (ADCR).
  - <8> The higher 8 bits of ADCR and PFT are compared and an interrupt request signal (INTAD) is generated if the conditions match.
- <Change the channel>
  - <9> Change the channel using bits 2 to 0 (ADS2 to ADS0) of ADS.
  - <10> Transfer the A/D conversion data to the A/D conversion result register (ADCR).
  - <11> The higher 8 bits of ADCR and the power-fail comparison threshold register (PFT) are compared and an interrupt request signal (INTAD) is generated if the conditions match.
- <Complete A/D conversion>
  - <12> Clear ADCS to 0.
  - <13> Clear ADCE to 0.
  - Cautions 1. Make sure the period of <3> to <6> is 14  $\mu$ s or more.
    - 2. It is no problem if the order of <3>, <4>, and <5> is changed.
    - 3. <3> must not be omitted if the power-fail function is used.
    - 4. The period from <7> to <11> differs from the conversion time set using bits 5 to 3 (FR2 to FR0) of ADM. The period from <9> to <11> is the conversion time set using FR2 to FR0.

#### 13.5 How to Read A/D Converter Characteristics Table

Here, special terms unique to the A/D converter are explained.

#### (1) Resolution

This is the minimum analog input voltage that can be identified. That is, the percentage of the analog input voltage per bit of digital output is called 1LSB (Least Significant Bit). The percentage of 1LSB with respect to the full scale is expressed by %FSR (Full Scale Range).

1LSB is as follows when the resolution is 10 bits.

 $1LSB = 1/2^{10} = 1/1024$ = 0.098%FSR

Accuracy has no relation to resolution, but is determined by overall error.

#### (2) Overall error

This shows the maximum error value between the actual measured value and the theoretical value. Zero-scale error, full-scale error, integral linearity error, and differential linearity errors that are combinations of these express the overall error.

Note that the quantization error is not included in the overall error in the characteristics table.

#### (3) Quantization error

When analog values are converted to digital values, a ±1/2LSB error naturally occurs. In an A/D converter, an analog input voltage in a range of ±1/2LSB is converted to the same digital code, so a quantization error cannot be avoided.

Note that the quantization error is not included in the overall error, zero-scale error, full-scale error, integral linearity error, and differential linearity error in the characteristics table.



#### Figure 13-14. Quantization Error

Quantization error

AVREF

1/2LSB

# (4) Zero-scale error

This shows the difference between the actual measurement value of the analog input voltage and the theoretical value (1/2LSB) when the digital output changes from 0.....000 to 0.....001.

If the actual measurement value is greater than the theoretical value, it shows the difference between the actual measurement value of the analog input voltage and the theoretical value (3/2LSB) when the digital output changes from 0.....001 to 0.....010.

#### (5) Full-scale error

This shows the difference between the actual measurement value of the analog input voltage and the theoretical value (Full-scale -3/2LSB) when the digital output changes from 1.....110 to 1.....111.

#### (6) Integral linearity error

This shows the degree to which the conversion characteristics deviate from the ideal linear relationship. It expresses the maximum value of the difference between the actual measurement value and the ideal straight line when the zero-scale error and full-scale error are 0.

#### (7) Differential linearity error

While the ideal width of code output is 1LSB, this indicates the difference between the actual measurement value and the ideal value.



Figure 13-15. Zero-Scale Error

Figure 13-17. Integral Linearity Error







Figure 13-18. Differential Linearity Error



#### (8) Conversion time

This expresses the time from the start of sampling to when the digital output is obtained. The sampling time is included in the conversion time in the characteristics table.

#### (9) Sampling time

This is the time the analog switch is turned on for the analog voltage to be sampled by the sample & hold circuit.

| Sampling |                 |  |
|----------|-----------------|--|
| time     | Conversion time |  |

#### 13.6 Cautions for A/D Converter

#### (1) Operating current in standby mode

The A/D converter stops operating in the standby mode. At this time, the operating current can be reduced by clearing bit 7 (ADCS) of the A/D converter mode register (ADM) to 0 (see **Figure 13-2**).

#### (2) Input range of ANI0 to ANI7

Observe the rated range of the ANI0 to ANI7 input voltage. If a voltage of AV<sub>REF</sub> or higher and AV<sub>ss</sub> or lower (even in the range of absolute maximum ratings) is input to an analog input channel, the converted value of that channel becomes undefined. In addition, the converted values of the other channels may also be affected.

#### (3) Conflicting operations

<1> Conflict between A/D conversion result register (ADCR) write and ADCR read by instruction upon the end of conversion

ADCR read has priority. After the read operation, the new conversion result is written to ADCR.

<2> Conflict between ADCR write and A/D converter mode register (ADM) write or analog input channel specification register (ADS) write upon the end of conversion ADM or ADS write has priority. ADCR write is not performed, nor is the conversion end interrupt signal (INTAD) generated.

#### (4) Noise countermeasures

To maintain the 10-bit resolution, attention must be paid to noise input to the AVREF pin and pins ANI0 to ANI7. Because the effect increases in proportion to the output impedance of the analog input source, it is recommended that a capacitor be connected externally, as shown in Figure 13-19, to reduce noise.



#### Figure 13-19. Analog Input Pin Connection

#### (5) ANI0/P20 to ANI7/P27

- <1> The analog input pins (ANI0 to ANI7) are also used as input port pins (P20 to P27). When A/D conversion is performed with any of ANI0 to ANI7 selected, do not access port 2 while conversion is in progress; otherwise the conversion resolution may be degraded.
- <2> If a digital pulse is applied to the pins adjacent to the pins currently used for A/D conversion, the expected value of the A/D conversion may not be obtained due to coupling noise. Therefore, do not apply a pulse to the pins adjacent to the pin undergoing A/D conversion.

#### (6) Input impedance of ANI0 to ANI7 pins

In this A/D converter, the internal sampling capacitor is charged and sampling is performed for approx. one sixth of the conversion time.

Since only the leakage current flows other than during sampling and the current for charging the capacitor also flows during sampling, the input impedance fluctuates and has no meaning.

To perform sufficient sampling, however, it is recommended to make the output impedance of the analog input source 10 k $\Omega$  or lower, or connect a capacitor of around 100 pF to the ANI0 to ANI7 pins (see **Figure 13-19**).

#### (7) AVREF pin input impedance

A series resistor string of several tens of  $k\Omega$  is connected between the AV<sub>REF</sub> and AV<sub>SS</sub> pins.

Therefore, if the output impedance of the reference voltage source is high, this will result in a series connection to the series resistor string between the AVREF and AVss pins, resulting in a large reference voltage error.

#### (8) Interrupt request flag (ADIF)

The interrupt request flag (ADIF) is not cleared even if the analog input channel specification register (ADS) is changed.

Therefore, if an analog input pin is changed during A/D conversion, the A/D conversion result and ADIF for the pre-change analog input may be set just before the ADS rewrite. Caution is therefore required since, at this time, when ADIF is read immediately after the ADS rewrite, ADIF is set despite the fact A/D conversion for the post-change analog input has not ended.

When A/D conversion is stopped and then resumed, clear ADIF before the A/D conversion operation is resumed.



Figure 13-20. Timing of A/D Conversion End Interrupt Request Generation

**Remarks 1.** n = 0 to 7 **2.** m = 0 to 7

#### (9) Conversion results just after A/D conversion start

The A/D conversion value immediately after A/D conversion starts may not fall within the rating range if the ADCS bit is set to 1 within 14  $\mu$ s after the ADCE bit was set to 1, or if the ADCS bit is set to 1 with the ADCE bit = 0. Take measures such as polling the A/D conversion end interrupt request (INTAD) and removing the first conversion result.

#### (10) A/D conversion result register (ADCR) read operation

When a write operation is performed to the A/D converter mode register (ADM) and analog input channel specification register (ADS), the contents of ADCR may become undefined. Read the conversion result following conversion completion before writing to ADM and ADS. Using a timing other than the above may cause an incorrect conversion result to be read.

#### (11) A/D converter sampling time and A/D conversion start delay time

The A/D converter sampling time differs depending on the set value of the A/D converter mode register (ADM). The delay time exists until actual sampling is started after A/D converter operation is enabled.

When using a set in which the A/D conversion time must be strictly observed, care is required for the contents shown in Figure 13-21 and Table 13-3.



Figure 13-21. Timing of A/D Converter Sampling and A/D Conversion Start Delay

Table 13-3. A/D Converter Sampling Time and A/D Conversion Start Delay Time (ADM Set Value)

| FR2 | FR1        | FR0 | Conversion Time    | Sampling Time | A/D Conversion S | tart Delay Time <sup>∾₀</sup> |
|-----|------------|-----|--------------------|---------------|------------------|-------------------------------|
|     |            |     |                    |               | MIN.             | MAX.                          |
| 0   | 0          | 0   | 288/fx             | 40/fx         | 32/fx            | 36/fx                         |
| 0   | 0          | 1   | 240/fx             | 32/fx         | 28/fx            | 32/fx                         |
| 0   | 1          | 0   | 192/fx             | 24/fx         | 24/fx            | 28/fx                         |
| 1   | 0          | 0   | 144/fx             | 20/fx         | 16/fx            | 18/fx                         |
| 1   | 0          | 1   | 120/fx             | 16/fx         | 14/fx            | 16/fx                         |
| 1   | 1          | 0   | 96/fx              | 12/fx         | 12/fx            | 14/fx                         |
| Oth | er than ab | ove | Setting prohibited | _             | _                | _                             |

Note The A/D conversion start delay time is the time after wait period. For the wait function, see CHAPTER 34 CAUTIONS FOR WAIT.

**Remark** fx: High-speed system clock oscillation frequency

# (12) Register generating wait cycle

Do not read data from the ADCR register and do not write data to the ADM, ADS, PFM, and PFT registers while the CPU is operating on the subsystem clock and while high-speed system clock oscillation is stopped.

#### (13) Internal equivalent circuit

The equivalent circuit of the analog input block is shown below.

#### Figure 13-22. Internal Equivalent Circuit of ANIn Pin



| AVREF | R1    | R2     | C1   | C2     | C3     |
|-------|-------|--------|------|--------|--------|
| 2.7 V | 12 kΩ | 8 kΩ   | 8 pF | 3 pF   | 0.6 pF |
| 4.5 V | 4 kΩ  | 2.7 kΩ | 8 pF | 1.4 pF | 0.6 pF |

**Remarks 1.** The resistance and capacitance values shown in Table 13-4 are not guaranteed values. **2.** n = 0 to 7

#### CHAPTER 14 SERIAL INTERFACE UARTO

#### 14.1 Functions of Serial Interface UART0

Serial interface UART0 has the following two modes.

#### (1) Operation stop mode

This mode is used when serial communication is not executed and can enable a reduction in the power consumption.

For details, see 14.4.1 Operation stop mode.

#### (2) Asynchronous serial interface (UART) mode

The functions of this mode are outlined below.

For details, see 14.4.2 Asynchronous serial interface (UART) mode and 14.4.3 Dedicated baud rate generator.

- Two-pin configuration TxD0: Transmit data output pin RxD0: Receive data input pin
- Length of communication data can be selected from 7 or 8 bits.
- Dedicated on-chip 5-bit baud rate generator allowing any baud rate to be set
- Transmission and reception can be performed independently.
- Four operating clock inputs selectable
- Fixed to LSB-first communication
- Cautions 1. If clock supply to serial interface UART0 is not stopped (e.g., in the HALT mode), normal operation continues. If clock supply to serial interface UART0 is stopped (e.g., in the STOP mode), each register stops operating, and holds the value immediately before clock supply was stopped. The TxD0 pin also holds the value immediately before clock supply was stopped and outputs it. However, the operation is not guaranteed after clock supply is resumed. Therefore, reset the circuit so that POWER0 = 0, RXE0 = 0, and TXE0 = 0.
  - 2. Set POWER0 = 1 and then set TXE0 = 1 (transmission) or RXE0 = 1 (reception) to start communication.
  - 3. TXE0 and RXE0 are synchronized by the base clock (fxcLK0) set by BRGC0. To enable transmission or reception again, set TXE0 or RXE0 to 1 at least two clocks of base clock after TXE0 or RXE0 has been cleared to 0. If TXE0 or RXE0 is set within two clocks of base clock, the transmission circuit or reception circuit may not be initialized.

# 14.2 Configuration of Serial Interface UART0

Serial interface UART0 includes the following hardware.

| Item              | Configuration                                                                                                                                                                                                                                      |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Registers         | Receive buffer register 0 (RXB0)<br>Receive shift register 0 (RXS0)<br>Transmit shift register 0 (TXS0)                                                                                                                                            |  |
| Control registers | Asynchronous serial interface operation mode register 0 (ASIM0)<br>Asynchronous serial interface reception error status register 0 (ASIS0)<br>Baud rate generator control register 0 (BRGC0)<br>Port mode register 1 (PM1)<br>Port register 1 (P1) |  |

# Table 14-1. Configuration of Serial Interface UART0



# Figure 14-1. Block Diagram of Serial Interface UART0

User's Manual U16819EJ3V0UD

#### (1) Receive buffer register 0 (RXB0)

This 8-bit register stores parallel data converted by receive shift register 0 (RXS0).

Each time 1 byte of data has been received, new receive data is transferred to this register from receive shift register 0 (RXS0).

If the data length is set to 7 bits the receive data is transferred to bits 0 to 6 of RXB0 and the MSB of RXB0 is always 0.

If an overrun error (OVE0) occurs, the receive data is not transferred to RXB0.

RXB0 can be read by an 8-bit memory manipulation instruction. No data can be written to this register.  $\overrightarrow{\text{RESET}}$  input or POWER0 = 0 sets this register to FFH.

#### (2) Receive shift register 0 (RXS0)

This register converts the serial data input to the RxD0 pin into parallel data. RXS0 cannot be directly manipulated by a program.

#### (3) Transmit shift register 0 (TXS0)

This register is used to set transmit data. Transmission is started when data is written to TXS0, and serial data is transmitted from the TxD0 pins.

TXS0 can be written by an 8-bit memory manipulation instruction. This register cannot be read.  $\overrightarrow{\text{RESET}}$  input, POWER0 = 0, or TXE0 = 0 sets this register to FFH.

# Caution Do not write the next transmit data to TXS0 before the transmission completion interrupt signal (INTST0) is generated.

# 14.3 Registers Controlling Serial Interface UART0

Serial interface UART0 is controlled by the following five registers.

- Asynchronous serial interface operation mode register 0 (ASIM0)
- Asynchronous serial interface reception error status register 0 (ASIS0)
- Baud rate generator control register 0 (BRGC0)
- Port mode register 1 (PM1)
- Port register 1 (P1)
- (1) Asynchronous serial interface operation mode register 0 (ASIM0)

This 8-bit register controls the serial communication operations of serial interface UART0. This register can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input sets this register to 01H.

#### Figure 14-2. Format of Asynchronous Serial Interface Operation Mode Register 0 (ASIM0) (1/2)

Address: FF70H After reset: 01H R/W

| Symbol | <7>    | <6>  | <5>  | 4    | 3    | 2   | 1   | 0 |
|--------|--------|------|------|------|------|-----|-----|---|
| ASIM0  | POWER0 | TXE0 | RXE0 | PS01 | PS00 | CL0 | SL0 | 1 |

| POWER0              | Enables/disables operation of internal operation clock                                                                                               |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 <sup>Note 1</sup> | Disables operation of the internal operation clock (fixes the clock to low level) and asynchronously resets the internal circuit <sup>Note 2</sup> . |
| 1                   | Enables operation of the internal operation clock.                                                                                                   |

| TXE0                                                                     | Enables/disables transmission |  |  |  |
|--------------------------------------------------------------------------|-------------------------------|--|--|--|
| 0 Disables transmission (synchronously resets the transmission circuit). |                               |  |  |  |
| 1 Enables transmission.                                                  |                               |  |  |  |

| RXE0 Enables/disables reception |                                                                  |  |  |  |
|---------------------------------|------------------------------------------------------------------|--|--|--|
| 0                               | Disables reception (synchronously resets the reception circuit). |  |  |  |
| 1 Enables reception.            |                                                                  |  |  |  |

**Notes 1.** The input from the RxD0 pin is fixed to high level when POWER0 = 0.

2. Asynchronous serial interface reception error status register 0 (ASIS0), transmit shift register 0 (TXS0), and receive buffer register 0 (RXB0) are reset.

| PS01 | PS00 | Transmission operation      | Reception operation                   |  |  |
|------|------|-----------------------------|---------------------------------------|--|--|
| 0    | 0    | Does not output parity bit. | Reception without parity              |  |  |
| 0    | 1    | Outputs 0 parity.           | Reception as 0 parity <sup>Note</sup> |  |  |
| 1    | 0    | Outputs odd parity.         | Judges as odd parity.                 |  |  |
| 1    | 1    | Outputs even parity.        | Judges as even parity.                |  |  |

#### Figure 14-2. Format of Asynchronous Serial Interface Operation Mode Register 0 (ASIM0) (2/2)

| CL0 | Specifies character length of transmit/receive data |  |  |  |
|-----|-----------------------------------------------------|--|--|--|
| 0   | Character length of data = 7 bits                   |  |  |  |
| 1   | Character length of data = 8 bits                   |  |  |  |

| SL0 | Specifies number of stop bits of transmit data |  |  |  |  |
|-----|------------------------------------------------|--|--|--|--|
| 0   | Number of stop bits = 1                        |  |  |  |  |
| 1   | Number of stop bits = 2                        |  |  |  |  |

**Note** If "reception as 0 parity" is selected, the parity is not judged. Therefore, bit 2 (PE0) of asynchronous serial interface reception error status register 0 (ASIS0) is not set and the error interrupt does not occur.

Cautions 1. At startup, set POWER0 to 1 and then set TXE0 to 1. To stop the operation, clear TXE0 to 0, and then clear POWER0 to 0.

- 2. At startup, set POWER0 to 1 and then set RXE0 to 1. To stop the operation, clear RXE0 to 0, and then clear POWER0 to 0.
- 3. Set POWER0 to 1 and then set RXE0 to 1 while a high level is input to the RxD0 pin. If POWER0 is set to 1 and RXE0 is set to 1 while a low level is input, reception is started.
- 4. TXE0 and RXE0 are synchronized by the base clock (fxcLK0) set by BRGC0. To enable transmission or reception again, set TXE0 or RXE0 to 1 at least two clocks of base clock after TXE0 or RXE0 has been cleared to 0. If TXE0 or RXE0 is set within two clocks of base clock, the transmission circuit or reception circuit may not be initialized.
- 5. Clear the TXE0 and RXE0 bits to 0 before rewriting the PS01, PS00, and CL0 bits.
- 6. Make sure that TXE0 = 0 when rewriting the SL0 bit. Reception is always performed with "number of stop bits = 1", and therefore, is not affected by the set value of the SL0 bit.
- 7. Be sure to set bit 0 to 1.

#### (2) Asynchronous serial interface reception error status register 0 (ASIS0)

This register indicates an error status on completion of reception by serial interface UART0. It includes three error flag bits (PE0, FE0, OVE0).

This register is read-only by an 8-bit memory manipulation instruction.

RESET input or clearing bit 7 (POWER0) or bit 5 (RXE0) of ASIM0 to 0 clears this register to 00H. 00H is read when this register is read.

#### Figure 14-3. Format of Asynchronous Serial Interface Reception Error Status Register 0 (ASIS0)

Address: FF73H After reset: 00H R

| Symbol | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0    |
|--------|---|---|---|---|---|-----|-----|------|
| ASIS0  | 0 | 0 | 0 | 0 | 0 | PE0 | FE0 | OVE0 |

|                                                                                            | PE0 | Status flag indicating parity error                       |  |  |  |  |  |
|--------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------|--|--|--|--|--|
|                                                                                            | 0   | If POWER0 = 0 and RXE0 = 0, or if ASIS0 register is read. |  |  |  |  |  |
| 1 If the parity of transmit data does not match the parity bit on completion of reception. |     |                                                           |  |  |  |  |  |

| FE0 | Status flag indicating framing error                        |
|-----|-------------------------------------------------------------|
| 0   | If POWER0 = 0 and RXE0 = 0, or if ASIS0 register is read.   |
| 1   | If the stop bit is not detected on completion of reception. |

| OVE0 | Status flag indicating overrun error                                                                               |
|------|--------------------------------------------------------------------------------------------------------------------|
| 0    | If POWER0 = 0 and RXE0 = 0, or if ASIS0 register is read.                                                          |
| 1    | If receive data is set to the RXB0 register and the next reception operation is completed before the data is read. |

- Cautions 1. The operation of the PE0 bit differs depending on the set values of the PS01 and PS00 bits of asynchronous serial interface operation mode register 0 (ASIM0).
  - 2. Only the first bit of the receive data is checked as the stop bit, regardless of the number of stop bits.
  - 3. If an overrun error occurs, the next receive data is not written to receive buffer register 0 (RXB0) but discarded.
  - 4. If data is read from ASIS0, a wait cycle is generated. Do not read data from ASIS0 when the CPU is operating on the subsystem clock and the high-speed system clock is stopped. For details, see CHAPTER 34 CAUTIONS FOR WAIT.

#### (3) Baud rate generator control register 0 (BRGC0)

This register selects the base clock of serial interface UART0 and the division value of the 5-bit counter. BRGC0 can be set by an 8-bit memory manipulation instruction. RESET input sets this register to 1FH.

#### Figure 14-4. Format of Baud Rate Generator Control Register 0 (BRGC0)

Address: FF71H After reset: 1FH R/W

| Symbol | 7     | 6     | 5 | 4     | 3     | 2     | 1     | 0     |
|--------|-------|-------|---|-------|-------|-------|-------|-------|
| BRGC0  | TPS01 | TPS00 | 0 | MDL04 | MDL03 | MDL02 | MDL01 | MDL00 |

| TPS01 | TPS00 | Base clock (fxCLK0) selection <sup>Note 1</sup> |
|-------|-------|-------------------------------------------------|
| 0     | 0     | TM50 output <sup>Note 2</sup>                   |
| 0     | 1     | fx/2 (5 MHz)                                    |
| 1     | 0     | fx/2 <sup>3</sup> (1.25 MHz)                    |
| 1     | 1     | fx/2 <sup>5</sup> (312.5 kHz)                   |

| MDL04 | MDL03 | MDL02 | MDL01 | MDL00 | k  | Selection of 5-bit counter<br>output clock |
|-------|-------|-------|-------|-------|----|--------------------------------------------|
| 0     | 0     | ×     | ×     | ×     | ×  | Setting prohibited                         |
| 0     | 1     | 0     | 0     | 0     | 8  | fxclko/8                                   |
| 0     | 1     | 0     | 0     | 1     | 9  | fxclko/9                                   |
| 0     | 1     | 0     | 1     | 0     | 10 | fxclko/10                                  |
| •     | •     | •     | •     | •     | •  | •                                          |
| •     | •     | •     | •     | •     | •  | •                                          |
| •     | •     | •     | ٠     | •     | •  | •                                          |
| 1     | 1     | 0     | 1     | 0     | 26 | fxclko/26                                  |
| 1     | 1     | 0     | 1     | 1     | 27 | fxclкo/27                                  |
| 1     | 1     | 1     | 0     | 0     | 28 | fxclko/28                                  |
| 1     | 1     | 1     | 0     | 1     | 29 | fxclk0/29                                  |
| 1     | 1     | 1     | 1     | 0     | 30 | fxclko/30                                  |
| 1     | 1     | 1     | 1     | 1     | 31 | fxclкo/31                                  |

Notes 1. Be sure to set the base clock so that the following condition is satisfied.

- $V_{DD}$  = 4.0 to 5.5 V: Base clock  $\leq$  10 MHz
- $V_{DD} = 3.3$  to 4.0 V: Base clock  $\leq 8.38$  MHz
- $V_{DD} = 2.7$  to 3.3 V: Base clock  $\leq 5$  MHz
- $V_{DD}$  = 2.5 to 2.7 V: Base clock  $\leq$  2.5 MHz (standard products, (A) grade products only)
- 2. Note the following points when selecting the TM50 output as the base clock.
  - PWM mode (TMC506 = 1)
     Start the operation of 8-bit timer/event counter 50 first and then set the count clock to make the duty = 50%.
  - Mode in which the count clock is cleared and started upon a match of TM50 and CR50 (TMC506 = 0) Start the operation of 8-bit timer/event counter 50 first and then enable the timer F/F inversion operation (TMC501 = 1).
  - It is not necessary to enable the TO50 pin as a timer output pin in any mode.

<R>

- Cautions 1. When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the base clock is the internal oscillation clock, the operation of serial interface UART0 is not guaranteed.
  - 2. Make sure that bit 6 (TXE0) and bit 5 (RXE0) of the ASIM0 register = 0 when rewriting the MDL04 to MDL00 bits.
  - 3. The baud rate value is the output clock of the 5-bit counter divided by 2.
- Remarks 1. fxclko: Frequency of base clock selected by the TPS01 and TPS00 bits
  - 2. fx: High-speed system clock oscillation frequency
  - **3.** k: Value set by the MDL04 to MDL00 bits (k = 8, 9, 10, ..., 31)
  - 4. X: Don't care
  - 5. Figures in parentheses apply to operation at fx = 10 MHz
  - TMC506: Bit 6 of 8-bit timer mode control register 50 (TMC50) TMC501: Bit 1 of TMC50

#### (4) Port mode register 1 (PM1)

This register sets port 1 input/output in 1-bit units.

When using the P10/TxD0/SCK10 pin for serial interface data output, clear PM10 to 0 and set the output latch of P10 to 1.

When using the P11/RxD0/SI10 pin for serial interface data input, set PM11 to 1. The output latch of P11 at this time may be 0 or 1.

PM1 can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input sets this register to FFH.

#### Figure 14-5. Format of Port Mode Register 1 (PM1)

Address: FF21H After reset: FFH R/W

| Symbol | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|--------|------|------|------|------|------|------|------|------|
| PM1    | PM17 | PM16 | PM15 | PM14 | PM13 | PM12 | PM11 | PM10 |

| Ī | PM1n | P1n pin I/O mode selection (n = 0 to 7) |  |  |  |  |  |
|---|------|-----------------------------------------|--|--|--|--|--|
|   | 0    | Output mode (output buffer on)          |  |  |  |  |  |
|   | 1    | Input mode (output buffer off)          |  |  |  |  |  |

# 14.4 Operation of Serial Interface UART0

Serial interface UART0 has the following two modes.

- Operation stop mode
- Asynchronous serial interface (UART) mode

# 14.4.1 Operation stop mode

In this mode, serial communication cannot be executed, thus reducing the power consumption. In addition, the pins can be used as ordinary port pins in this mode. To set the operation stop mode, clear bits 7, 6, and 5 (POWER0, TXE0, and RXE0) of ASIM0 to 0.

# (1) Register used

The operation stop mode is set by asynchronous serial interface operation mode register 0 (ASIM0). ASIM0 can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input sets this register to 01H.

#### Address: FF70H After reset: 01H R/W

| Symbol | <7>    | <6>  | <5>  | 4    | 3    | 2   | 1   | 0 |
|--------|--------|------|------|------|------|-----|-----|---|
| ASIM0  | POWER0 | TXE0 | RXE0 | PS01 | PS00 | CL0 | SL0 | 1 |

| POWER0 | Enables/disables operation of internal operation clock                                                                                               |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| -      | Disables operation of the internal operation clock (fixes the clock to low level) and asynchronously resets the internal circuit <sup>Note 2</sup> . |

| TXE0 | Enables/disables transmission                                          |
|------|------------------------------------------------------------------------|
| 0    | Disables transmission (synchronously resets the transmission circuit). |

| RXE0 | Enables/disables reception                                       |
|------|------------------------------------------------------------------|
| 0    | Disables reception (synchronously resets the reception circuit). |

Notes 1. The input from the RxD0 pin is fixed to high level when POWER0 = 0.

- 2. Asynchronous serial interface reception error status register 0 (ASIS0), transmit shift register 0 (TXS0), and receive buffer register 0 (RXB0) are reset.
- Caution Clear POWER0 to 0 after clearing TXE0 and RXE0 to 0 to set the operation stop mode. To start the operation, set POWER0 to 1, and then set TXE0 and RXE0 to 1.
- **Remark** To use the RxD0/SI10/P11 and TxD0/SCK10/P10 pins as general-purpose port pins, see **CHAPTER 4 PORT FUNCTIONS**.

#### 14.4.2 Asynchronous serial interface (UART) mode

In this mode, 1-byte data is transmitted/received following a start bit, and a full-duplex operation can be performed. A dedicated UART baud rate generator is incorporated, so that communication can be executed at a wide range of baud rates.

# (1) Registers used

- Asynchronous serial interface operation mode register 0 (ASIM0)
- Asynchronous serial interface reception error status register 0 (ASIS0)
- Baud rate generator control register 0 (BRGC0)
- Port mode register 1 (PM1)
- Port register 1 (P1)

The basic procedure of setting an operation in the UART mode is as follows.

- <1> Set the BRGC0 register (see Figure 14-4).
- <2> Set bits 1 to 4 (SL0, CL0, PS00, and PS01) of the ASIM0 register (see Figure 14-2).
- <3> Set bit 7 (POWER0) of the ASIM0 register to 1.
- <4> Set bit 6 (TXE0) of the ASIM0 register to 1. → Transmission is enabled. Set bit 5 (RXE0) of the ASIM0 register to 1. → Reception is enabled.
- <5> Write data to the TXS0 register.  $\rightarrow$  Data transmission is started.

# Caution Take relationship with the other party of communication when setting the port mode register and port register.

The relationship between the register settings and pins is shown below.

| POWER0 | TXE0 | RXE0 | PM10              | P10               | PM11              | P11               | UART0                      | Pin Function   |               |  |
|--------|------|------|-------------------|-------------------|-------------------|-------------------|----------------------------|----------------|---------------|--|
|        |      |      |                   |                   |                   |                   | Operation                  | TxD0/SCK10/P10 | RxD0/SI10/P11 |  |
| 0      | 0    | 0    | × <sup>Note</sup> | × <sup>Note</sup> | × <sup>Note</sup> | × <sup>Note</sup> | Stop                       | SCK10/P10      | SI10/P11      |  |
| 1      | 0    | 1    | × <sup>Note</sup> | × <sup>Note</sup> | 1                 | ×                 | Reception                  | SCK10/P10      | RxD0          |  |
|        | 1    | 0    | 0                 | 1                 | × <sup>Note</sup> | × <sup>Note</sup> | Transmission               | TxD0           | SI10/P11      |  |
|        | 1    | 1    | 0                 | 1                 | 1                 | ×                 | Transmission/<br>reception | TxD0           | RxD0          |  |

#### Table 14-2. Relationship Between Register Settings and Pins

**Note** Can be set as port function.

| Remark | x:      | don't care                                                               |
|--------|---------|--------------------------------------------------------------------------|
|        | POWER0: | Bit 7 of asynchronous serial interface operation mode register 0 (ASIM0) |
|        | TXE0:   | Bit 6 of ASIM0                                                           |
|        | RXE0:   | Bit 5 of ASIM0                                                           |
|        | PM1×:   | Port mode register                                                       |
|        | P1x:    | Port output latch                                                        |
|        |         |                                                                          |

# (2) Communication operation

# (a) Format and waveform example of normal transmit/receive data

Figures 14-6 and 14-7 show the format and waveform example of the normal transmit/receive data.

# Figure 14-6. Format of Normal UART Transmit/Receive Data



One data frame consists of the following bits.

- Start bit ... 1 bit
- Character bits ... 7 or 8 bits (LSB first)
- Parity bit ... Even parity, odd parity, 0 parity, or no parity
- Stop bit ... 1 or 2 bits

The character bit length, parity, and stop bit length in one data frame are specified by asynchronous serial interface operation mode register 0 (ASIM0).

# Figure 14-7. Example of Normal UART Transmit/Receive Data Waveform

#### 1. Data length: 8 bits, Parity: Even parity, Stop bit: 1 bit, Communication data: 55H



#### 2. Data length: 7 bits, Parity: Odd parity, Stop bit: 2 bits, Communication data: 36H

|       | ■ 1 data frame — |    |    |    |    |    |    |        |      |      |
|-------|------------------|----|----|----|----|----|----|--------|------|------|
| Start | D0               | D1 | D2 | D3 | D4 | D5 | D6 | Parity | Stop | Stop |

#### 3. Data length: 8 bits, Parity: None, Stop bit: 1 bit, Communication data: 87H



# (b) Parity types and operation

The parity bit is used to detect a bit error in communication data. Usually, the same type of parity bit is used on both the transmission and reception sides. With even parity and odd parity, a 1-bit (odd number) error can be detected. With zero parity and no parity, an error cannot be detected.

### (i) Even parity

### Transmission

Transmit data, including the parity bit, is controlled so that the number of bits that are "1" is even. The value of the parity bit is as follows.

If transmit data has an odd number of bits that are "1": 1 If transmit data has an even number of bits that are "1": 0

# • Reception

The number of bits that are "1" in the receive data, including the parity bit, is counted. If it is odd, a parity error occurs.

#### (ii) Odd parity

#### Transmission

Unlike even parity, transmit data, including the parity bit, is controlled so that the number of bits that are "1" is odd.

If transmit data has an odd number of bits that are "1": 0 If transmit data has an even number of bits that are "1": 1

#### Reception

The number of bits that are "1" in the receive data, including the parity bit, is counted. If it is even, a parity error occurs.

## (iii) 0 parity

The parity bit is cleared to 0 when data is transmitted, regardless of the transmit data. The parity bit is not detected when the data is received. Therefore, a parity error does not occur regardless of whether the parity bit is "0" or "1".

# (iv) No parity

No parity bit is appended to the transmit data.

Reception is performed assuming that there is no parity bit when data is received. Because there is no parity bit, a parity error does not occur.

# (c) Transmission

The TxD0 pin outputs a high level when bit 7 (POWER0) of asynchronous serial interface operation mode register 0 (ASIM0) is set to 1. If bit 6 (TXE0) of ASIM0 is then set to 1, transmission is enabled. Transmission can be started by writing transmit data to transmit shift register 0 (TXS0). The start bit, parity bit, and stop bit are automatically appended to the data.

When transmission is started, the start bit is output from the TxD0 pin, followed by the rest of the data in order starting from the LSB. When transmission is completed, the parity and stop bits set by ASIM0 are appended and a transmission completion interrupt request (INTST0) is generated.

Transmission is stopped until the data to be transmitted next is written to TXS0.

Figure 14-8 shows the timing of the transmission completion interrupt request (INTST0). This interrupt occurs as soon as the last stop bit has been output.

# Caution After transmit data is written to TXS0, do not write the next transmit data before the transmission completion interrupt signal (INTST0) is generated.

#### Figure 14-8. Transmission Completion Interrupt Request Timing

#### 1. Stop bit length: 1





# (d) Reception

Reception is enabled and the RxD0 pin input is sampled when bit 7 (POWER0) of asynchronous serial interface operation mode register 0 (ASIM0) is set to 1 and then bit 5 (RXE0) of ASIM0 is set to 1.

The 5-bit counter of the baud rate generator starts counting when the falling edge of the RxD0 pin input is detected. When the set value of baud rate generator control register 0 (BRGC0) has been counted, the RxD0 pin input is sampled again ( $\bigtriangledown$  in Figure 14-9). If the RxD0 pin is low level at this time, it is recognized as a start bit.

When the start bit is detected, reception is started, and serial data is sequentially stored in receive shift register 0 (RXS0) at the set baud rate. When the stop bit has been received, the reception completion interrupt (INTSR0) is generated and the data of RXS0 is written to receive buffer register 0 (RXB0). If an overrun error (OVE0) occurs, however, the receive data is not written to RXB0.

Even if a parity error (PE0) occurs while reception is in progress, reception continues to the reception position of the stop bit, and an error interrupt (INTSR0) is generated after completion of reception.



Figure 14-9. Reception Completion Interrupt Request Timing

- Cautions 1. Be sure to read receive buffer register 0 (RXB0) even if a reception error occurs. Otherwise, an overrun error will occur when the next data is received, and the reception error status will persist.
  - 2. Reception is always performed with the "number of stop bits = 1". The second stop bit is ignored.
  - 3. Be sure to read asynchronous serial interface reception error status register 0 (ASIS0) before reading RXB0.

# (e) Reception error

Three types of errors may occur during reception: a parity error, framing error, or overrun error. If the error flag of asynchronous serial interface reception error status register 0 (ASIS0) is set as a result of data reception, a reception error interrupt request (INTSR0) is generated.

Which error has occurred during reception can be identified by reading the contents of ASIS0 in the reception error interrupt servicing (INTSR0) (see **Figure 14-3**).

The contents of ASIS0 are reset to 0 when ASIS0 is read.

| Table 14-3. | Cause of | Reception Error |
|-------------|----------|-----------------|
|-------------|----------|-----------------|

| Reception Error | Cause                                                                                              |
|-----------------|----------------------------------------------------------------------------------------------------|
| Parity error    | The parity specified for transmission does not match the parity of the receive data.               |
| Framing error   | Stop bit is not detected.                                                                          |
| Overrun error   | Reception of the next data is completed before data is read from receive buffer register 0 (RXB0). |

# (f) Noise filter of receive data

The RxD0 signal is sampled using the base clock output by the prescaler block.

If two sampled values are the same, the output of the match detector changes, and the data is sampled as input data.

Because the circuit is configured as shown in Figure 14-10, the internal processing of the reception operation is delayed by two clocks from the external signal status.





#### 14.4.3 Dedicated baud rate generator

The dedicated baud rate generator consists of a source clock selector and a 5-bit programmable counter, and generates a serial clock for transmission/reception of UART0.

Separate 5-bit counters are provided for transmission and reception.

#### (1) Configuration of baud rate generator

Base clock

The clock selected by bits 7 and 6 (TPS01 and TPS00) of baud rate generator control register 0 (BRGC0) is supplied to each module when bit 7 (POWER0) of asynchronous serial interface operation mode register 0 (ASIM0) is 1. This clock is called the base clock and its frequency is called  $f_{XCLK0}$ . The base clock is fixed to low level when POWER0 = 0.

• Transmission counter

This counter stops operation, cleared to 0, when bit 7 (POWER0) or bit 6 (TXE0) of asynchronous serial interface operation mode register 0 (ASIM0) is 0.

It starts counting when POWER0 = 1 and TXE0 = 1.

The counter is cleared to 0 when the first data transmitted is written to transmit shift register 0 (TXS0).

Reception counter

This counter stops operation, cleared to 0, when bit 7 (POWER0) or bit 5 (RXE0) of asynchronous serial interface operation mode register 0 (ASIM0) is 0.

It starts counting when the start bit has been detected.

The counter stops operation after one frame has been received, until the next start bit is detected.



Figure 14-11. Configuration of Baud Rate Generator

Remark POWER0: Bit 7 of asynchronous serial interface operation mode register 0 (ASIM0)

- TXE0: Bit 6 of ASIM0
- RXE0: Bit 5 of ASIM0

BRGC0: Baud rate generator control register 0

# (2) Generation of serial clock

A serial clock can be generated by using baud rate generator control register 0 (BRGC0). Select the clock to be input to the 5-bit counter by using bits 7 and 6 (TPS01 and TPS00) of BRGC0. Bits 4 to 0 (MDL04 to MDL00) of BRGC0 can be used to select the division value of the 5-bit counter.

# (a) Baud rate

The baud rate can be calculated by the following expression.

• Baud rate = 
$$\frac{f_{XCLK0}}{2 \times k}$$
 [bps]

fxcLk0: Frequency of base clock selected by the TPS01 and TPS00 bits of the BRGC0 registerk: Value set by the MDL04 to MDL00 bits of the BRGC0 register (k = 8, 9, 10, ..., 31)

# (b) Error of baud rate

The baud rate error can be calculated by the following expression.

• Error (%) = 
$$\left(\frac{\text{Actual baud rate (baud rate with error)}}{\text{Desired baud rate (correct baud rate)}} - 1\right) \times 100 [\%]$$

- Cautions 1. Keep the baud rate error during transmission to within the permissible error range at the reception destination.
  - 2. Make sure that the baud rate error during reception satisfies the range shown in (4) Permissible baud rate range during reception.
  - Example: Frequency of base clock = 2.5 MHz = 2,500,000 Hz Set value of MDL04 to MDL00 bits of BRGC0 register = 10000B (k = 16) Target baud rate = 76,800 bps

Baud rate = 2.5 M/(2  $\times$  16) = 2,500,000/(2  $\times$  16) = 78,125 [bps]

Error = (78,125/76,800 - 1) × 100 = 1.725 [%]

# (3) Example of setting baud rate

| Baud Rate |                 | fx = | 10.0 MHz            |        | fx = 8.38 MHz   |    |                     |        | fx = 4.19 MHz   |    |                     |        |
|-----------|-----------------|------|---------------------|--------|-----------------|----|---------------------|--------|-----------------|----|---------------------|--------|
| [bps]     | TPS01,<br>TPS00 | k    | Calculated<br>Value | ERR[%] | TPS01,<br>TPS00 | k  | Calculated<br>Value | ERR[%] | TPS01,<br>TPS00 | k  | Calculated<br>Value | ERR[%] |
| 2400      | _               | -    | -                   | _      | _               | -  | -                   | _      | 3               | 27 | 2425                | 1.03   |
| 4800      | _               | -    | _                   | _      | 3               | 27 | 4850                | 1.03   | 3               | 14 | 4676                | -2.58  |
| 9600      | 3               | 16   | 9766                | 1.73   | 3               | 14 | 9353                | -2.58  | 2               | 27 | 9699                | 1.03   |
| 10400     | 3               | 15   | 10417               | 0.16   | 3               | 13 | 10072               | -3.15  | 2               | 25 | 10475               | 0.72   |
| 19200     | 3               | 8    | 19531               | 1.73   | 2               | 27 | 19398               | 1.03   | 2               | 14 | 18705               | -2.58  |
| 31250     | 2               | 20   | 31250               | 0      | 2               | 17 | 30809               | -1.41  | I               | -  | _                   |        |
| 38400     | 2               | 16   | 39063               | 1.73   | 2               | 14 | 37411               | -2.58  | 1               | 27 | 38796               | 1.03   |
| 76800     | 2               | 8    | 78125               | 1.73   | 1               | 27 | 77593               | 1.03   | 1               | 14 | 74821               | -2.58  |
| 115200    | 1               | 22   | 113636              | -1.36  | 1               | 18 | 116389              | 1.03   | 1               | 9  | 116389              | 1.03   |
| 153600    | 1               | 16   | 156250              | 1.73   | 1               | 14 | 149643              | -2.58  | _               | -  | _                   | -      |
| 230400    | 1               | 11   | 227273              | -1.36  | 1               | 9  | 232778              | 1.03   | _               | -  | _                   | _      |

Table 14-4. Set Data of Baud Rate Generator

**Remark** TPS01, TPS00: Bits 7 and 6 of baud rate generator control register 0 (BRGC0) (setting of base clock (fxcLk0))

k:Value set by the MDL04 to MDL00 bits of BRGC0 (k = 8, 9, 10, ..., 31)fx:High-speed system clock oscillation frequencyERR:Baud rate error

#### (4) Permissible baud rate range during reception

The permissible error from the baud rate at the transmission destination during reception is shown below.

Caution Make sure that the baud rate error during reception is within the permissible error range, by using the calculation expression shown below.





As shown in Figure 14-12, the latch timing of the receive data is determined by the counter set by baud rate generator control register 0 (BRGC0) after the start bit has been detected. If the last data (stop bit) meets this latch timing, the data can be correctly received.

Assuming that 11-bit data is received, the theoretical values can be calculated as follows.

 $FL = (Brate)^{-1}$ 

Brate:Baud rate of UART0k:Set value of BRGC0FL:1-bit data lengthMargin of latch timing: 2 clocks

Minimum permissible data frame length: FLmin =  $11 \times FL - \frac{k-2}{2k} \times FL = \frac{21k+2}{2k} FL$ 

Therefore, the maximum receivable baud rate at the transmission destination is as follows.

BRmax = 
$$(FLmin/11)^{-1} = \frac{22k}{21k+2}$$
 Brate

Similarly, the maximum permissible data frame length can be calculated as follows.

$$\frac{10}{11} \times FLmax = 11 \times FL - \frac{k+2}{2 \times k} \times FL = \frac{21k-2}{2 \times k} FL$$

$$FLmax = \frac{21k-2}{20k} FL \times 11$$

Therefore, the minimum receivable baud rate at the transmission destination is as follows.

BRmin = 
$$(FLmax/11)^{-1} = \frac{20k}{21k - 2}$$
 Brate

The permissible baud rate error between UART0 and the transmission destination can be calculated from the above minimum and maximum baud rate expressions, as follows.

Table 14-5. Maximum/Minimum Permissible Baud Rate Error

| Division Ratio (k) | Maximum Permissible Baud Rate Error | Minimum Permissible Baud Rate Error |
|--------------------|-------------------------------------|-------------------------------------|
| 8                  | +3.53%                              | -3.61%                              |
| 16                 | +4.14%                              | -4.19%                              |
| 24                 | +4.34%                              | -4.38%                              |
| 31                 | +4.44%                              | -4.47%                              |

Remarks 1. The permissible error of reception depends on the number of bits in one frame, input clock frequency, and division ratio (k). The higher the input clock frequency and the higher the division ratio (k), the higher the permissible error.

2. k: Set value of BRGC0

# CHAPTER 15 SERIAL INTERFACE UART6

# 15.1 Functions of Serial Interface UART6

Serial interface UART6 has the following two modes.

#### (1) Operation stop mode

This mode is used when serial communication is not executed and can enable a reduction in the power consumption.

For details, see 15.4.1 Operation stop mode.

#### (2) Asynchronous serial interface (UART) mode

This mode supports the LIN (Local Interconnect Network)-bus. The functions of this mode are outlined below. For details, see **15.4.2** Asynchronous serial interface (UART) mode and **15.4.3** Dedicated baud rate generator.

- Two-pin configuration TxD6: Transmit data output pin RxD6: Receive data input pin
- Data length of communication data can be selected from 7 or 8 bits.
- Dedicated internal 8-bit baud rate generator allowing any baud rate to be set
- Transmission and reception can be performed independently.
- Twelve operating clock inputs selectable
- MSB- or LSB-first communication selectable
- Inverted transmission operation
- Synchronous break field transmission from 13 to 20 bits
- More than 11 bits can be identified for synchronous break field reception (SBF reception flag provided).

Cautions 1. The TxD6 output inversion function inverts only the transmission side and not the reception side. To use this function, the reception side must be ready for reception of inverted data.

- 2. If clock supply to serial interface UART6 is not stopped (e.g., in the HALT mode), normal operation continues. If clock supply to serial interface UART6 is stopped (e.g., in the STOP mode), each register stops operating, and holds the value immediately before clock supply was stopped. The TxD6 pin also holds the value immediately before clock supply was stopped and outputs it. However, the operation is not guaranteed after clock supply is resumed. Therefore, reset the circuit so that POWER6 = 0, RXE6 = 0, and TXE6 = 0.
- 3. If data is continuously transmitted, the communication timing from the stop bit to the next start bit is extended two operating clocks of the macro. However, this does not affect the result of communication because the reception side initializes the timing when it has detected a start bit. Do not use the continuous transmission function if UART6 is used in the LIN communication operation.

**Remark** LIN stands for Local Interconnect Network and is a low-speed (1 to 20 kbps) serial communication protocol intended to aid the cost reduction of an automotive network.

LIN communication is single-master communication, and up to 15 slaves can be connected to one master.

The LIN slaves are used to control the switches, actuators, and sensors, and these are connected to the LIN master via the LIN network.

Normally, the LIN master is connected to a network such as CAN (Controller Area Network).

In addition, the LIN bus uses a single-wire method and is connected to the nodes via a transceiver that complies with ISO9141.

In the LIN protocol, the master transmits a frame with baud rate information and the slave receives it and corrects the baud rate error. Therefore, communication is possible when the baud rate error in the slave is  $\pm 15\%$  or less.

Figures 15-1 and 15-2 outline the transmission and reception operations of LIN.



#### Figure 15-1. LIN Transmission Operation

**Notes 1.** The wakeup signal frame is substituted by 80H transmission in the 8-bit mode.

The synchronous break field is output by hardware. The output width is the bit length set by bits 4 to 2 (SBL62 to SBL60) of asynchronous serial interface control register 6 (ASICL6) (see 15.4.2 (2) (h) SBF transmission).

3. INTST6 is output on completion of each transmission. It is also output when SBF is transmitted.

**Remark** The interval between each field is controlled by software.



### Figure 15-2. LIN Reception Operation

- **Notes 1.** The wakeup signal is detected at the edge of the pin, and enables UART6 and sets the SBF reception mode.
  - 2. Reception continues until the STOP bit is detected. When an SBF with low-level data of 11 bits or more has been detected, it is assumed that SBF reception has been completed correctly, and an interrupt signal is output. If an SBF with low-level data of less than 11 bits has been detected, it is assumed that an SBF reception error has occurred. The interrupt signal is not output and the SBF reception mode is restored.
  - 3. If SBF reception has been completed correctly, an interrupt signal is output. This SBF reception completion interrupt enables the capture timer. Detection of errors OVE6, PE6, and FE6 is suppressed, and error detection processing of UART communication and data transfer of the shift register and RXB6 is not performed. The shift register holds the reset value FFH.
  - 4. Calculate the baud rate error from the bit length of the synchronous field, disable UART6 after SF reception, and then re-set baud rate generator control register 6 (BRGC6).
  - 5. Distinguish the checksum field by software. Also perform processing by software to initialize UART6 after reception of the checksum field and to set the SBF reception mode again.

To perform a LIN receive operation, use a configuration like the one shown in Figure 15-3.

The wakeup signal transmitted from the LIN master is received by detecting the edge of the external interrupt (INTP0). The length of the synchronous field transmitted from the LIN master can be measured using the external event capture operation of 16-bit timer/event counter 00, and the baud rate error can be calculated.

The input source of the reception port input (RxD6) can be input to the external interrupt (INTP0) and 16-bit timer/event counter 00 by port input switch control (ISC0/ISC1), without connecting RxD6 and INTP0/TI000 externally.



#### Figure 15-3. Port Configuration for LIN Reception Operation

Remark ISC0, ISC1: Bits 0 and 1 of the input switch control register (ISC) (see Figure 15-11)

The peripheral functions used in the LIN communication operation are shown below. <Peripheral functions used>

- External interrupt (INTP0); wakeup signal detection
   Use: Detects the wakeup signal edges and detects start of communication.
- 16-bit timer/event counter 00 (TI000); baud rate error detection
  - Use: Detects the baud rate error (measures the TI000 input edge interval in the capture mode) by detecting the sync field (SF) length and divides it by the number of bits.
- Serial interface UART6

# 15.2 Configuration of Serial Interface UART6

Serial interface UART6 includes the following hardware.

| Item              | Configuration                                                           |
|-------------------|-------------------------------------------------------------------------|
| Registers         | Receive buffer register 6 (RXB6)                                        |
|                   | Receive shift register 6 (RXS6)                                         |
|                   | Transmit buffer register 6 (TXB6)                                       |
|                   | Transmit shift register 6 (TXS6)                                        |
| Control registers | Asynchronous serial interface operation mode register 6 (ASIM6)         |
|                   | Asynchronous serial interface reception error status register 6 (ASIS6) |
|                   | Asynchronous serial interface transmission status register 6 (ASIF6)    |
|                   | Clock selection register 6 (CKSR6)                                      |
|                   | Baud rate generator control register 6 (BRGC6)                          |
|                   | Asynchronous serial interface control register 6 (ASICL6)               |
|                   | Input switch control register (ISC)                                     |
|                   | Port mode register 1 (PM1)                                              |
|                   | Port register 1 (P1)                                                    |

# Table 15-1. Configuration of Serial Interface UART6





Note Selectable with input switch control register (ISC).

User's Manual U16819EJ3V0UD

# (1) Receive buffer register 6 (RXB6)

This 8-bit register stores parallel data converted by receive shift register 6 (RXS6). Each time 1 byte of data has been received, new receive data is transferred to this register from RXS6. If the data length is set to 7 bits, data is transferred as follows.

- In LSB-first reception, the receive data is transferred to bits 0 to 6 of RXB6 and the MSB of RXB6 is always 0.
- In MSB-first reception, the receive data is transferred to bits 1 to 7 of RXB6 and the LSB of RXB6 is always 0. If an overrun error (OVE6) occurs, the receive data is not transferred to RXB6.

RXB6 can be read by an 8-bit memory manipulation instruction. No data can be written to this register. RESET input sets this register to FFH.

# (2) Receive shift register 6 (RXS6)

This register converts the serial data input to the RxD6 pin into parallel data. RXS6 cannot be directly manipulated by a program.

# (3) Transmit buffer register 6 (TXB6)

This buffer register is used to set transmit data. Transmission is started when data is written to TXB6. This register can be read or written by an 8-bit memory manipulation instruction. RESET input sets this register to FFH.

- Cautions 1. Do not write data to TXB6 when bit 1 (TXBF6) of asynchronous serial interface transmission status register 6 (ASIF6) is 1.
  - 2. Do not refresh (write the same value to) TXB6 by software during a communication operation (when bit 7 (POWER6) and bit 6 (TXE6) of asynchronous serial interface operation mode register 6 (ASIM6) are 1 or when bit 7 (POWER6) and bit 5 (RXE6) of ASIM6 are 1).

# (4) Transmit shift register 6 (TXS6)

This register transmits the data transferred from TXB6 from the TxD6 pin as serial data. Data is transferred from TXB6 immediately after TXB6 is written for the first transmission, or immediately before INTST6 occurs after one frame was transmitted for continuous transmission. Data is transferred from TXB6 and transmitted from the TxD6 pin at the falling edge of the base clock.

TXS6 cannot be directly manipulated by a program.

# 15.3 Registers Controlling Serial Interface UART6

Serial interface UART6 is controlled by the following nine registers.

- Asynchronous serial interface operation mode register 6 (ASIM6)
- Asynchronous serial interface reception error status register 6 (ASIS6)
- Asynchronous serial interface transmission status register 6 (ASIF6)
- Clock selection register 6 (CKSR6)
- Baud rate generator control register 6 (BRGC6)
- Asynchronous serial interface control register 6 (ASICL6)
- Input switch control register (ISC)
- Port mode register 1 (PM1)
- Port register 1 (P1)

#### (1) Asynchronous serial interface operation mode register 6 (ASIM6)

This 8-bit register controls the serial communication operations of serial interface UART6. This register can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input sets this register to 01H.

**Remark** ASIM6 can be refreshed (the same value is written) by software during a communication operation (when bit 7 (POWER6) and bit 6 (TXE6) of ASIM6 = 1 or bit 7 (POWER6) and bit 5 (RXE6) of ASIM6 = 1).

#### Figure 15-5. Format of Asynchronous Serial Interface Operation Mode Register 6 (ASIM6) (1/2)

#### Address: FF50H After reset: 01H R/W

| Symbol | <7>    | <6>  | <5>  | 4    | 3    | 2   | 1   | 0     |
|--------|--------|------|------|------|------|-----|-----|-------|
| ASIM6  | POWER6 | TXE6 | RXE6 | PS61 | PS60 | CL6 | SL6 | ISRM6 |

| POWER6              | Enables/disables operation of internal operation clock                                                                                               |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 <sup>Note 1</sup> | Disables operation of the internal operation clock (fixes the clock to low level) and asynchronously resets the internal circuit <sup>Note 2</sup> . |
| 1 <sup>Note 3</sup> | Enables operation of the internal operation clock                                                                                                    |

| TXE6 | Enables/disables transmission                                          |
|------|------------------------------------------------------------------------|
| 0    | Disables transmission (synchronously resets the transmission circuit). |
| 1    | Enables transmission                                                   |

- **Notes 1.** The output of the TxD6 pin goes high and the input from the RxD6 pin is fixed to the high level when POWER6 = 0.
  - Asynchronous serial interface reception error status register 6 (ASIS6), asynchronous serial interface transmission status register 6 (ASIF6), bit 7 (SBRF6) and bit 6 (SBRT6) of asynchronous serial interface control register 6 (ASICL6), and receive buffer register 6 (RXB6) are reset.
  - **3.** Operation of the 8-bit counter output is enabled at the second base clock after 1 is written to the POWER6 bit.

#### Figure 15-5. Format of Asynchronous Serial Interface Operation Mode Register 6 (ASIM6) (2/2)

| RXE6 | Enables/disables reception                                       |
|------|------------------------------------------------------------------|
| 0    | Disables reception (synchronously resets the reception circuit). |
| 1    | Enables reception                                                |

| PS61 | PS60 | Transmission operation      | Reception operation                   |
|------|------|-----------------------------|---------------------------------------|
| 0    | 0    | Does not output parity bit. | Reception without parity              |
| 0    | 1    | Outputs 0 parity.           | Reception as 0 parity <sup>Note</sup> |
| 1    | 0    | Outputs odd parity.         | Judges as odd parity.                 |
| 1    | 1    | Outputs even parity.        | Judges as even parity.                |

| CL6 | Specifies character length of transmit/receive data |  |
|-----|-----------------------------------------------------|--|
| 0   | Character length of data = 7 bits                   |  |
| 1   | Character length of data = 8 bits                   |  |

| SL6 | Specifies number of stop bits of transmit data |
|-----|------------------------------------------------|
| 0   | Number of stop bits = 1                        |
| 1   | Number of stop bits = 2                        |

| ISRM6 | Enables/disables occurrence of reception completion interrupt in case of error |  |
|-------|--------------------------------------------------------------------------------|--|
| 0     | "INTSRE6" occurs in case of error (at this time, INTSR6 does not occur).       |  |
| 1     | "INTSR6" occurs in case of error (at this time, INTSRE6 does not occur).       |  |

**Note** If "reception as 0 parity" is selected, the parity is not judged. Therefore, bit 2 (PE6) of asynchronous serial interface reception error status register 6 (ASIS6) is not set and the error interrupt does not occur.

Cautions 1. At startup, set POWER6 to 1 and then set TXE6 to 1. To stop the operation, clear TXE6 to 0, and then clear POWER6 to 0.

- 2. At startup, set POWER6 to 1 and then set RXE6 to 1. To stop the operation, clear RXE6 to 0, and then clear POWER6 to 0.
- 3. Set POWER6 to 1 and then set RXE6 to 1 while a high level is input to the RxD6 pin. If POWER6 is set to 1 and RXE6 is set to 1 while a low level is input, reception is started.
- 4. Clear the TXE6 and RXE6 bits to 0 before rewriting the PS61, PS60, and CL6 bits.
- 5. Fix the PS61 and PS60 bits to 0 when UART6 is used in the LIN communication operation.
- 6. Make sure that TXE6 = 0 when rewriting the SL6 bit. Reception is always performed with "the number of stop bits = 1", and therefore, is not affected by the set value of the SL6 bit.
- 7. Make sure that RXE6 = 0 when rewriting the ISRM6 bit.

#### (2) Asynchronous serial interface reception error status register 6 (ASIS6)

This register indicates an error status on completion of reception by serial interface UART6. It includes three error flag bits (PE6, FE6, OVE6).

This register is read-only by an 8-bit memory manipulation instruction.

RESET input or clearing bit 7 (POWER6) or bit 5 (RXE6) of ASIM6 to 0 clears this register to 00H. 00H is read when this register is read.

### Figure 15-6. Format of Asynchronous Serial Interface Reception Error Status Register 6 (ASIS6)

Address: FF53H After reset: 00H R

| Symbol | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0    |
|--------|---|---|---|---|---|-----|-----|------|
| ASIS6  | 0 | 0 | 0 | 0 | 0 | PE6 | FE6 | OVE6 |

| PE6 | Status flag indicating parity error                                                     |
|-----|-----------------------------------------------------------------------------------------|
| 0   | If POWER6 = 0 and RXE6 = 0, or if ASIS6 register is read                                |
| 1   | If the parity of transmit data does not match the parity bit on completion of reception |

| FE6 | Status flag indicating framing error                       |
|-----|------------------------------------------------------------|
| 0   | If POWER6 = 0 and RXE6 = 0, or if ASIS6 register is read   |
| 1   | If the stop bit is not detected on completion of reception |

| OVE6 | Status flag indicating overrun error                                                                               |
|------|--------------------------------------------------------------------------------------------------------------------|
| 0    | If POWER6 = 0 and RXE6 = 0, or if ASIS6 register is read                                                           |
| 1    | If receive data is set to the RXB6 register and the next reception operation is completed before the data is read. |

- Cautions 1. The operation of the PE6 bit differs depending on the set values of the PS61 and PS60 bits of asynchronous serial interface operation mode register 6 (ASIM6).
  - 2. The first bit of the receive data is checked as the stop bit, regardless of the number of stop bits.
  - 3. If an overrun error occurs, the next receive data is not written to receive buffer register 6 (RXB6) but discarded.
  - 4. If data is read from ASIS6, a wait cycle is generated. Do not read data from ASIS6 when the CPU is operating on the subsystem clock and the high-speed system clock is stopped. For details, see CHAPTER 34 CAUTIONS FOR WAIT.

#### (3) Asynchronous serial interface transmission status register 6 (ASIF6)

This register indicates the status of transmission by serial interface UART6. It includes two status flag bits (TXBF6 and TXSF6).

Transmission can be continued without disruption even during an interrupt period, by writing the next data to the TXB6 register after data has been transferred from the TXB6 register to the TXS6 register.

This register is read-only by an 8-bit memory manipulation instruction.

RESET input or clearing bit 7 (POWER6) or bit 6 (TXE6) of ASIM6 to 0 clears this register to 00H.

# Figure 15-7. Format of Asynchronous Serial Interface Transmission Status Register 6 (ASIF6)

Address: FF55H After reset: 00H R

| Symbo |  |
|-------|--|
| ASIF6 |  |

| Symbol | 7 | 6 | 5 | 4 | 3 | 2 | 1     | 0     |
|--------|---|---|---|---|---|---|-------|-------|
| ASIF6  | 0 | 0 | 0 | 0 | 0 | 0 | TXBF6 | TXSF6 |

| TXBF6 | Transmit buffer data flag                                                                |
|-------|------------------------------------------------------------------------------------------|
| 0     | If POWER6 = 0 or TXE6 = 0, or if data is transferred to transmit shift register 6 (TXS6) |
| 1     | If data is written to transmit buffer register 6 (TXB6) (if data exists in TXB6)         |

| TXSF6 | Transmit shift register data flag                                                                                                     |
|-------|---------------------------------------------------------------------------------------------------------------------------------------|
| 0     | If POWER6 = 0 or TXE6 = 0, or if the next data is not transferred from transmit buffer register 6 (TXB6) after completion of transfer |
| 1     | If data is transferred from transmit buffer register 6 (TXB6) (if data transmission is in progress)                                   |

- Cautions 1. To transmit data continuously, write the first transmit data (first byte) to the TXB6 register. After that, be sure to check that the TXBF6 flag is "0". If so, write the next transmit data (second byte) to the TXB6 register. If data is written to the TXB6 register while the TXBF6 flag is "1", the transmit data cannot be guaranteed.
  - 2. To initialize the transmission unit upon completion of continuous transmission, be sure to check that the TXSF6 flag is "0" after generation of the transmission completion interrupt, and then execute initialization. If initialization is executed while the TXSF6 flag is "1", the transmit data cannot be guaranteed.

# (4) Clock selection register 6 (CKSR6)

This register selects the base clock of serial interface UART6. CKSR6 can be set by an 8-bit memory manipulation instruction. RESET input clears this register to 00H.

**Remark** CKSR6 can be refreshed (the same value is written) by software during a communication operation (when bit 7 (POWER6) and bit 6 (TXE6) of ASIM6 = 1 or bit 7 (POWER6) and bit 5 (RXE6) of ASIM6 = 1).

### Figure 15-8. Format of Clock Selection Register 6 (CKSR6)

Address: FF56H After reset: 00H R/W

Sy Ck

| Symbol | 7 | 6 | 5 | 4 | 3     | 2     | 1     | 0     |
|--------|---|---|---|---|-------|-------|-------|-------|
| KSR6   | 0 | 0 | 0 | 0 | TPS63 | TPS62 | TPS61 | TPS60 |

| TPS63 | TPS62      | TPS61    | TPS60 | Base clock (fxcLk6) selection <sup>Note 1</sup> |
|-------|------------|----------|-------|-------------------------------------------------|
| 0     | 0          | 0        | 0     | fx (10 MHz)                                     |
| 0     | 0          | 0        | 1     | fx/2 (5 MHz)                                    |
| 0     | 0          | 1        | 0     | fx/2 <sup>2</sup> (2.5 MHz)                     |
| 0     | 0          | 1        | 1     | fx/2 <sup>3</sup> (1.25 MHz)                    |
| 0     | 1          | 0        | 0     | fx/2⁴ (625 kHz)                                 |
| 0     | 1          | 0        | 1     | fx/2⁵ (312.5 kHz)                               |
| 0     | 1          | 1        | 0     | fx/2 <sup>6</sup> (156.25 kHz)                  |
| 0     | 1          | 1        | 1     | fx/2 <sup>7</sup> (78.13 kHz)                   |
| 1     | 0          | 0        | 0     | fx/2 <sup>8</sup> (39.06 kHz)                   |
| 1     | 0          | 0        | 1     | fx/2 <sup>°</sup> (19.53 kHz)                   |
| 1     | 0          | 1        | 0     | fx/2 <sup>10</sup> (9.77 kHz)                   |
| 1     | 0          | 1        | 1     | TM50 output <sup>Note 2</sup>                   |
|       | Other that | an above |       | Setting prohibited                              |

Notes 1. Be sure to set the base clock so that the following condition is satisfied.

- $V_{DD} = 4.0$  to 5.5 V: Base clock  $\leq 10$  MHz
- V<sub>DD</sub> = 3.3 to 4.0 V: Base clock ≤ 8.38 MHz
- $V_{DD} = 2.7$  to 3.3 V: Base clock  $\leq 5$  MHz
- $V_{DD} = 2.5$  to 2.7 V: Base clock  $\leq 2.5$  MHz (standard products, (A) grade products only)
- 2. Note the following points when selecting the TM50 output as the base clock.
  - PWM mode (TMC506 = 1)

Start the operation of 8-bit timer/event counter 50 first and then set the count clock to make the duty = 50%.

• Mode in which the count clock is cleared and started upon a match of TM50 and CR50 (TMC506 = 0) Start the operation of 8-bit timer/event counter 50 first and then enable the timer F/F inversion operation (TMC501 = 1).

It is not necessary to enable the TO50 pin as a timer output pin in any mode.

- Cautions 1. When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the base clock is the internal oscillation clock, the operation of serial interface UART6 is not guaranteed.
  - 2. Make sure POWER6 = 0 when rewriting TPS63 to TPS60.

<R>

#### **Remarks 1.** Figures in parentheses are for operation with fx = 10 MHz

- 2. fx: High-speed system clock oscillation frequency
- 3. TMC506: Bit 6 of 8-bit timer mode control register 50 (TMC50) TMC501: Bit 1 of TMC50

#### (5) Baud rate generator control register 6 (BRGC6)

This register sets the division value of the 8-bit counter of serial interface UART6. BRGC6 can be set by an 8-bit memory manipulation instruction. RESET input sets this register to FFH.

4

**Remark** BRGC6 can be refreshed (the same value is written) by software during a communication operation (when bit 7 (POWER6) and bit 6 (TXE6) of ASIM6 = 1 or bit 7 (POWER6) and bit 5 (RXE6) of ASIM6 = 1).

2

1

MDL61

0

MDL60

#### Figure 15-9. Format of Baud Rate Generator Control Register 6 (BRGC6)

3

MDL65 MDL64 MDL63 MDL62

Address: FF57H After reset: FFH R/W 7

6

MDL66

5

Symbol BRGC6 MDL67

| שר | 60 |  |
|----|----|--|
|    |    |  |
|    |    |  |

| MDL67 | MDL66 | MDL65 | MDL64 | MDL63 | MDL62 | MDL61 | MDL60 | k   | Output clock selection of<br>8-bit counter |
|-------|-------|-------|-------|-------|-------|-------|-------|-----|--------------------------------------------|
| 0     | 0     | 0     | 0     | 0     | ×     | ×     | ×     | ×   | Setting prohibited                         |
| 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     | 8   | fxclk6/8                                   |
| 0     | 0     | 0     | 0     | 1     | 0     | 0     | 1     | 9   | fxclк6/9                                   |
| 0     | 0     | 0     | 0     | 1     | 0     | 1     | 0     | 10  | fxclk6/10                                  |
| •     | •     | •     | •     | •     | •     | •     | •     | •   | •                                          |
| •     | •     | •     | •     | •     | •     | •     | •     | •   | •                                          |
| •     | •     | •     | •     | •     | •     | •     | •     | •   | •                                          |
| •     | •     | •     | •     | •     | •     | •     | •     | •   | •                                          |
| •     | •     | •     | •     | •     | •     | •     | •     | •   | •                                          |
| 1     | 1     | 1     | 1     | 1     | 1     | 0     | 0     | 252 | fxclk6/252                                 |
| 1     | 1     | 1     | 1     | 1     | 1     | 0     | 1     | 253 | fxclk6/253                                 |
| 1     | 1     | 1     | 1     | 1     | 1     | 1     | 0     | 254 | fxclк6/254                                 |
| 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 255 | fxclk6/255                                 |

# Cautions 1. Make sure that bit 6 (TXE6) and bit 5 (RXE6) of the ASIM6 register = 0 when rewriting the MDL67 to MDL60 bits.

2. The baud rate is the output clock of the 8-bit counter divided by 2.

Remarks 1. fxcLK6: Frequency of base clock selected by the TPS63 to TPS60 bits of CKSR6 register

- 2. k: Value set by MDL67 to MDL60 bits (k = 8, 9, 10, ..., 255)
- 3. ×: Don't care

#### (6) Asynchronous serial interface control register 6 (ASICL6)

This register controls the serial communication operations of serial interface UART6. ASICL6 can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input sets this register to 16H.

Caution ASICL6 can be refreshed (the same value is written) by software during a communication operation (when bit 7 (POWER6) and bit 6 (TXE6) of ASIM6 = 1 or bit 7 (POWER6) and bit 5 (RXE6) of ASIM6 = 1). Note, however, that communication is started by the refresh operation because bit 6 (SBRT6) of ASICL6 is cleared to 0 when communication is completed (when an interrupt signal is generated).

Figure 15-10. Format of Asynchronous Serial Interface Control Register 6 (ASICL6) (1/2)

Address: FF58H After reset: 16H R/W<sup>Note</sup>

| Symbol | <7>   | <6>   | 5     | 4     | 3     | 2     | 1    | 0      |
|--------|-------|-------|-------|-------|-------|-------|------|--------|
| ASICL6 | SBRF6 | SBRT6 | SBTT6 | SBL62 | SBL61 | SBL60 | DIR6 | TXDLV6 |

| SBRF6 | SBF reception status flag                                                   |
|-------|-----------------------------------------------------------------------------|
| 0     | If POWER6 = 0 and RXE6 = 0 or if SBF reception has been completed correctly |
| 1     | SBF reception in progress                                                   |

| SBRT6 | SBF reception trigger |
|-------|-----------------------|
| 0     | _                     |
| 1     | SBF reception trigger |

| SBTT6 | SBF transmission trigger |
|-------|--------------------------|
| 0     | _                        |
| 1     | SBF transmission trigger |

Note Bit 7 is read-only.

| SBL62 | SBL61 | SBL60 | SBF transmission output width control |
|-------|-------|-------|---------------------------------------|
| 1     | 0     | 1     | SBF is output with 13-bit length.     |
| 1     | 1     | 0     | SBF is output with 14-bit length.     |
| 1     | 1     | 1     | SBF is output with 15-bit length.     |
| 0     | 0     | 0     | SBF is output with 16-bit length.     |
| 0     | 0     | 1     | SBF is output with 17-bit length.     |
| 0     | 1     | 0     | SBF is output with 18-bit length.     |
| 0     | 1     | 1     | SBF is output with 19-bit length.     |
| 1     | 0     | 0     | SBF is output with 20-bit length.     |

| Figure 15-10. | Format of Asynchronous Serial Interface Control Register 6 (ASICL6) (2/2) |  |
|---------------|---------------------------------------------------------------------------|--|
| · .g          |                                                                           |  |

| DIR6 | First-bit specification |
|------|-------------------------|
| 0    | MSB                     |
| 1    | LSB                     |

| TXDLV6 | Enables/disables inverting TxD6 output |
|--------|----------------------------------------|
| 0      | Normal output of TxD6                  |
| 1      | Inverted output of TxD6                |

Cautions 1. In the case of an SBF reception error, return the mode to the SBF reception mode. The status of the SBRF6 flag is held (1).

- 2. Before setting the SBRT6 bit, make sure that bit 7 (POWER6) and bit 5 (RXE6) of ASIM6 = 1.
- 3. The read value of the SBRT6 bit is always 0. SBRT6 is automatically cleared to 0 after SBF reception has been correctly completed.
- Before setting the SBTT6 bit to 1, make sure that bit 7 (POWER6) and bit 6 (TXE6) of ASIM6 = 1.
- 5. The read value of the SBTT6 bit is always 0. SBTT6 is automatically cleared to 0 at the end of SBF transmission.
- 6. Before rewriting the DIR6 and TXDLV6 bits, clear the TXE6 and RXE6 bits to 0.
- 7. When using the 78K0/KF1+ to evaluate the program of a mask ROM version of the 78K0/KF1, set the SBTT6, SBL62, SBL61, and SBL60 bits to 0, 1, 0, 1, respectively.

# (7) Input switch control register (ISC)

The input switch control register (ISC) is used to receive a status signal transmitted from the master during LIN (Local Interconnect Network) reception. The input source is switched by setting ISC. This register can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input clears this register to 00H.

### Figure 15-11. Format of Input Switch Control Register (ISC)

| Address: FF4FH | After re | eset: 00H | R/W |   |   |   |      |      |
|----------------|----------|-----------|-----|---|---|---|------|------|
| Symbol         | 7        | 6         | 5   | 4 | 3 | 2 | 1    | 0    |
| ISC            | 0        | 0         | 0   | 0 | 0 | 0 | ISC1 | ISC0 |

| ISC1 | TI000 input source selection |
|------|------------------------------|
| 0    | TI000 (P00)                  |
| 1    | RxD6 (P14)                   |

| ISC0 | INTP0 input source selection |
|------|------------------------------|
| 0    | INTP0 (P120)                 |
| 1    | RxD6 (P14)                   |

# (8) Port mode register 1 (PM1)

This register sets port 1 input/output in 1-bit units.

When using the P13/TxD6 pin for serial interface data output, clear PM13 to 0 and set the output latch of P13 to 1. When using the P14/RxD6 pin for serial interface data input, set PM14 to 1. The output latch of P14 at this time may be 0 or 1.

PM1 can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input sets this register to FFH.

#### Figure 15-12. Format of Port Mode Register 1 (PM1)

Address: FF21H After reset: FFH R/W Symbol 6 5 0 7 4 3 2 1 PM1 PM17 PM16 PM15 PM14 PM13 PM12 PM11 PM10

| ] | PM1n | P1n pin I/O mode selection (n = 0 to 7) |
|---|------|-----------------------------------------|
|   | 0    | Output mode (output buffer on)          |
|   | 1    | Input mode (output buffer off)          |

# 15.4 Operation of Serial Interface UART6

Serial interface UART6 has the following two modes.

- Operation stop mode
- Asynchronous serial interface (UART) mode

### 15.4.1 Operation stop mode

In this mode, serial communication cannot be executed; therefore, the power consumption can be reduced. In addition, the pins can be used as ordinary port pins in this mode. To set the operation stop mode, clear bits 7, 6, and 5 (POWER6, TXE6, and RXE6) of ASIM6 to 0.

# (1) Register used

The operation stop mode is set by asynchronous serial interface operation mode register 6 (ASIM6). ASIM6 can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input sets this register to 01H.

Address: FF50H After reset: 01H R/W

| Symbol | <7>    | <6>  | <5>  | 4    | 3    | 2   | 1   | 0     |
|--------|--------|------|------|------|------|-----|-----|-------|
| ASIM6  | POWER6 | TXE6 | RXE6 | PS61 | PS60 | CL6 | SL6 | ISRM6 |

| POWER6              | Enables/disables operation of internal operation clock                                               |
|---------------------|------------------------------------------------------------------------------------------------------|
| 0 <sup>Note 1</sup> | Disables operation of the internal operation clock (fixes the clock to low level) and asynchronously |
|                     | resets the internal circuit <sup>Note 2</sup> .                                                      |

| TXE6 | Enables/disables transmission                                                    |
|------|----------------------------------------------------------------------------------|
| 0    | Disables transmission operation (synchronously resets the transmission circuit). |

| RXE6 | Enables/disables reception                                       |
|------|------------------------------------------------------------------|
| 0    | Disables reception (synchronously resets the reception circuit). |

- **Notes 1.** The output of the TxD6 pin goes high and the input from the RxD6 pin is fixed to high level when POWER6 = 0.
  - 2. Asynchronous serial interface reception error status register 6 (ASIS6), asynchronous serial interface transmission status register 6 (ASIF6), bit 7 (SBRF6) and bit 6 (SBRT6) of asynchronous serial interface control register 6 (ASICL6), and receive buffer register 6 (RXB6) are reset.
- Caution Clear POWER6 to 0 after clearing TXE6 and RXE6 to 0 to set the operation stop mode. To start the operation, set POWER6 to 1, and then set TXE6 and RXE6 to 1.
- Remark To use the RxD6/P14 and TxD6/P13 pins as general-purpose port pins, see CHAPTER 4 PORT FUNCTIONS.

#### 15.4.2 Asynchronous serial interface (UART) mode

In this mode, data of 1 byte is transmitted/received following a start bit, and a full-duplex operation can be performed.

A dedicated UART baud rate generator is incorporated, so that communication can be executed at a wide range of baud rates.

# (1) Registers used

- Asynchronous serial interface operation mode register 6 (ASIM6)
- Asynchronous serial interface reception error status register 6 (ASIS6)
- Asynchronous serial interface transmission status register 6 (ASIF6)
- Clock selection register 6 (CKSR6)
- Baud rate generator control register 6 (BRGC6)
- Asynchronous serial interface control register 6 (ASICL6)
- Input switch control register (ISC)
- Port mode register 1 (PM1)
- Port register 1 (P1)

The basic procedure of setting an operation in the UART mode is as follows.

- <1> Set the CKSR6 register (see Figure 15-8).
- <2> Set the BRGC6 register (see Figure 15-9).
- <3> Set bits 0 to 4 (ISRM6, SL6, CL6, PS60, PS61) of the ASIM6 register (see Figure 15-5).
- <4> Set bits 0 and 1 (TXDLV6, DIR6) of the ASICL6 register (see Figure 15-10).
- <5> Set bit 7 (POWER6) of the ASIM6 register to 1.
- <6> Set bit 6 (TXE6) of the ASIM6 register to 1.  $\rightarrow$  Transmission is enabled. Set bit 5 (RXE6) of the ASIM6 register to 1.  $\rightarrow$  Reception is enabled.
- <7> Write data to transmit buffer register 6 (TXB6).  $\rightarrow$  Data transmission is started.

# Caution Take relationship with the other party of communication when setting the port mode register and port register.

The relationship between the register settings and pins is shown below.

| POWER6 | TXE6 | RXE6 | PM13              | P13               | PM14              | P14               | UART6                      | Pin Function |          |  |
|--------|------|------|-------------------|-------------------|-------------------|-------------------|----------------------------|--------------|----------|--|
|        |      |      |                   |                   |                   |                   | Operation                  | TxD6/P13     | RxD6/P14 |  |
| 0      | 0    | 0    | × <sup>Note</sup> | × <sup>Note</sup> | × <sup>Note</sup> | × <sup>Note</sup> | Stop                       | P13          | P14      |  |
| 1      | 0    | 1    | × <sup>Note</sup> | × <sup>Note</sup> | 1                 | ×                 | Reception                  | P13          | RxD6     |  |
|        | 1    | 0    | 0                 | 1                 | × <sup>Note</sup> | × <sup>Note</sup> | Transmission               | TxD6         | P14      |  |
|        | 1    | 1    | 0                 | 1                 | 1                 | ×                 | Transmission/<br>reception | TxD6         | RxD6     |  |

 Table 15-2.
 Relationship Between Register Settings and Pins

**Note** Can be set as port function.

| Remark x: do | n't care |
|--------------|----------|
|--------------|----------|

POWER6: Bit 7 of asynchronous serial interface operation mode register 6 (ASIM6)

TXE6: Bit 6 of ASIM6

RXE6: Bit 5 of ASIM6

PM1×: Port mode register

P1×: Port output latch

#### (2) Communication operation

#### (a) Format and waveform example of normal transmit/receive data

Figures 15-13 and 15-14 show the format and waveform example of the normal transmit/receive data.

### Figure 15-13. Format of Normal UART Transmit/Receive Data

#### 1. LSB-first transmission/reception



# 2. MSB-first transmission/reception



One data frame consists of the following bits.

- Start bit ... 1 bit
- Character bits ... 7 or 8 bits
- Parity bit ... Even parity, odd parity, 0 parity, or no parity
- Stop bit ... 1 or 2 bits

The character bit length, parity, and stop bit length in one data frame are specified by asynchronous serial interface operation mode register 6 (ASIM6).

Whether data is communicated with the LSB or MSB first is specified by bit 1 (DIR6) of asynchronous serial interface control register 6 (ASICL6).

Whether the TxD6 pin outputs normal or inverted data is specified by bit 0 (TXDLV6) of ASICL6.

### Figure 15-14. Example of Normal UART Transmit/Receive Data Waveform

# 1. Data length: 8 bits, LSB first, Parity: Even parity, Stop bit: 1 bit, Communication data: 55H



# 2. Data length: 8 bits, MSB first, Parity: Even parity, Stop bit: 1 bit, Communication data: 55H



3. Data length: 8 bits, MSB first, Parity: Even parity, Stop bit: 1 bit, Communication data: 55H, TxD6 pin inverted output



# 4. Data length: 7 bits, LSB first, Parity: Odd parity, Stop bit: 2 bits, Communication data: 36H

|       | I data frame ── ► |    |    |    |    |    |    |        |      |      |
|-------|-------------------|----|----|----|----|----|----|--------|------|------|
| Start | D0                | D1 | D2 | D3 | D4 | D5 | D6 | Parity | Stop | Stop |

#### 5. Data length: 8 bits, LSB first, Parity: None, Stop bit: 1 bit, Communication data: 87H

|       | ■ 1 data frame |    |    |    |    |    |    |    |      |  |
|-------|----------------|----|----|----|----|----|----|----|------|--|
| Start | D0             | D1 | D2 | D3 | D4 | D5 | D6 | D7 | Stop |  |

# (b) Parity types and operation

The parity bit is used to detect a bit error in communication data. Usually, the same type of parity bit is used on both the transmission and reception sides. With even parity and odd parity, a 1-bit (odd number) error can be detected. With zero parity and no parity, an error cannot be detected.

#### Caution Fix the PS61 and PS60 bits to 0 when the device is incorporated in LIN.

# (i) Even parity

Transmission

Transmit data, including the parity bit, is controlled so that the number of bits that are "1" is even. The value of the parity bit is as follows.

If transmit data has an odd number of bits that are "1": 1 If transmit data has an even number of bits that are "1": 0

• Reception

The number of bits that are "1" in the receive data, including the parity bit, is counted. If it is odd, a parity error occurs.

# (ii) Odd parity

Transmission

Unlike even parity, transmit data, including the parity bit, is controlled so that the number of bits that are "1" is odd.

If transmit data has an odd number of bits that are "1": 0 If transmit data has an even number of bits that are "1": 1

Reception

The number of bits that are "1" in the receive data, including the parity bit, is counted. If it is even, a parity error occurs.

#### (iii) 0 parity

The parity bit is cleared to 0 when data is transmitted, regardless of the transmit data. The parity bit is not detected when the data is received. Therefore, a parity error does not occur regardless of whether the parity bit is "0" or "1".

#### (iv) No parity

No parity bit is appended to the transmit data.

Reception is performed assuming that there is no parity bit when data is received. Because there is no parity bit, a parity error does not occur.

# (c) Normal transmission

The TxD6 pin outputs a high level when bit 7 (POWER6) of asynchronous serial interface operation mode register 6 (ASIM6) is set to 1. If bit 6 (TXE6) of ASIM6 is then set to 1, transmission is enabled. Transmission can be started by writing transmit data to transmit buffer register 6 (TXB6). The start bit, parity bit, and stop bit are automatically appended to the data.

When transmission is started, the data in TXB6 is transferred to transmit shift register 6 (TXS6). After that, the data is sequentially output from TXS6 to the TxD6 pin. When transmission is completed, the parity and stop bits set by ASIM6 are appended and a transmission completion interrupt request (INTST6) is generated. Transmission is stopped until the data to be transmitted next is written to TXB6.

Figure 15-15 shows the timing of the transmission completion interrupt request (INTST6). This interrupt occurs as soon as the last stop bit has been output.

#### Figure 15-15. Normal Transmission Completion Interrupt Request Timing

#### 1. Stop bit length: 1



# 2. Stop bit length: 2



# (d) Continuous transmission

The next transmit data can be written to transmit buffer register 6 (TXB6) as soon as transmit shift register 6 (TXS6) has started its shift operation. Consequently, even while the INTST6 interrupt is being serviced after transmission of one data frame, data can be continuously transmitted and an efficient communication rate can be realized. In addition, the TXB6 register can be efficiently written twice (2 bytes) without having to wait for the transmission time of one data frame, by reading bit 0 (TXSF6) of asynchronous serial interface transmission status register 6 (ASIF6) when the transmission completion interrupt has occurred.

To transmit data continuously, be sure to reference the ASIF6 register to check the transmission status and whether the TXB6 register can be written, and then write the data.

- Cautions 1. The TXBF6 and TXSF6 flags of the ASIF6 register change from "10" to "11", and to "01" during continuous transmission. To check the status, therefore, do not use a combination of the TXBF6 and TXSF6 flags for judgment. Read only the TXBF6 flag when executing continuous transmission.
  - 2. When the device is incorporated in a LIN, the continuous transmission function cannot be used. Make sure that asynchronous serial interface transmission status register 6 (ASIF6) is 00H before writing transmit data to transmit buffer register 6 (TXB6).

| TXBF6 | Writing to TXB6 Register |
|-------|--------------------------|
| 0     | Writing enabled          |
| 1     | Writing disabled         |

Caution To transmit data continuously, write the first transmit data (first byte) to the TXB6 register. After that, be sure to check that the TXBF6 flag is "0". If so, write the next transmit data (second byte) to the TXB6 register. If data is written to the TXB6 register while the TXBF6 flag is "1", the transmit data cannot be guaranteed.

The communication status can be checked using the TXSF6 flag.

| TXSF6 | Transmission Status          |  |  |  |  |
|-------|------------------------------|--|--|--|--|
| 0     | Transmission is completed.   |  |  |  |  |
| 1     | Transmission is in progress. |  |  |  |  |

- Cautions 1. To initialize the transmission unit upon completion of continuous transmission, be sure to check that the TXSF6 flag is "0" after generation of the transmission completion interrupt, and then execute initialization. If initialization is executed while the TXSF6 flag is "1", the transmit data cannot be guaranteed.
  - 2. During continuous transmission, an overrun error may occur, which means that the next transmission was completed before execution of INTST6 interrupt servicing after transmission of one data frame. An overrun error can be detected by developing a program that can count the number of transmit data and by referencing the TXSF6 flag.

Figure 15-16 shows an example of the continuous transmission processing flow.



Figure 15-16. Example of Continuous Transmission Processing Flow

 Remark
 TXB6:
 Transmit buffer register 6

 ASIF6:
 Asynchronous serial interface transmission status register 6

 TXBF6:
 Bit 1 of ASIF6 (transmit buffer data flag)

TXSF6: Bit 0 of ASIF6 (transmit shift register data flag)

Figure 15-17 shows the timing of starting continuous transmission, and Figure 15-18 shows the timing of ending continuous transmission.



Figure 15-17. Timing of Starting Continuous Transmission

- **Note** When ASIF6 is read, there is a period in which TXBF6 and TXSF6 = 1, 1. Therefore, judge whether writing is enabled using only the TXBF6 bit.
- **Remark** TxD6: TxD6 pin (output)
  - INTST6: Interrupt request signal
  - TXB6: Transmit buffer register 6
  - TXS6: Transmit shift register 6
  - ASIF6: Asynchronous serial interface transmission status register 6
  - TXBF6: Bit 1 of ASIF6
  - TXSF6: Bit 0 of ASIF6



Asynchronous serial interface transmission status register 6

POWER6: Bit 7 of asynchronous serial interface operation mode register 6 (ASIM6)

Bit 6 of asynchronous serial interface operation mode register 6 (ASIM6)

ASIF6:

TXBF6:

TXSF6:

TXE6:

Bit 1 of ASIF6

Bit 0 of ASIF6

#### Figure 15-18. Timing of Ending Continuous Transmission

#### (e) Normal reception

Reception is enabled and the RxD6 pin input is sampled when bit 7 (POWER6) of asynchronous serial interface operation mode register 6 (ASIM6) is set to 1 and then bit 5 (RXE6) of ASIM6 is set to 1.

The 8-bit counter of the baud rate generator starts counting when the falling edge of the RxD6 pin input is detected. When the set value of baud rate generator control register 6 (BRGC6) has been counted, the RxD6 pin input is sampled again ( $\bigtriangledown$  in Figure 15-19). If the RxD6 pin is low level at this time, it is recognized as a start bit.

When the start bit is detected, reception is started, and serial data is sequentially stored in the receive shift register (RXS6) at the set baud rate. When the stop bit has been received, the reception completion interrupt (INTSR6) is generated and the data of RXS6 is written to receive buffer register 6 (RXB6). If an overrun error (OVE6) occurs, however, the receive data is not written to RXB6.

Even if a parity error (PE6) occurs while reception is in progress, reception continues to the reception position of the stop bit, and an error interrupt (INTSR6/INTSRE6) is generated on completion of reception.



Figure 15-19. Reception Completion Interrupt Request Timing

- Cautions 1. Be sure to read receive buffer register 6 (RXB6) even if a reception error occurs. Otherwise, an overrun error will occur when the next data is received, and the reception error status will persist.
  - 2. Reception is always performed with the "number of stop bits = 1". The second stop bit is ignored.
  - 3. Be sure to read asynchronous serial interface reception error status register 6 (ASIS6) before reading RXB6.

## (f) Reception error

Three types of errors may occur during reception: a parity error, framing error, or overrun error. If the error flag of asynchronous serial interface reception error status register 6 (ASIS6) is set as a result of data reception, a reception error interrupt request (INTSR6/INTSRE6) is generated.

Which error has occurred during reception can be identified by reading the contents of ASIS6 in the reception error interrupt servicing (INTSR6/INTSRE6) (see **Figure 15-6**).

The contents of ASIS6 are reset to 0 when ASIS6 is read.

| Table 15-3. | Cause of | Reception Error |
|-------------|----------|-----------------|
|-------------|----------|-----------------|

| Reception Error | Cause                                                                                              |
|-----------------|----------------------------------------------------------------------------------------------------|
| Parity error    | The parity specified for transmission does not match the parity of the receive data.               |
| Framing error   | Stop bit is not detected.                                                                          |
| Overrun error   | Reception of the next data is completed before data is read from receive buffer register 6 (RXB6). |

The error interrupt can be separated into reception completion interrupt (INTSR6) and error interrupt (INTSRE6) by clearing bit 0 (ISRM6) of asynchronous serial interface operation mode register 6 (ASIM6) to 0.

#### Figure 15-20. Reception Error Interrupt

1. If ISRM6 is cleared to 0 (reception completion interrupt (INTSR6) and error interrupt (INTSRE6) are separated)

INTSR6

INTSRE6

(a) No error during reception

INTSR6

INTSRE6

2. If ISRM6 is set to 1 (error interrupt is included in INTSR6)

(a) No error during reception

INTSR6

INTSRE6

(b) Error during reception

| INTSR6 |  |  |
|--------|--|--|
|--------|--|--|

INTSRE6

#### (g) Noise filter of receive data

The RxD6 signal is sampled with the base clock output by the prescaler block.

If two sampled values are the same, the output of the match detector changes, and the data is sampled as input data.

Because the circuit is configured as shown in Figure 15-21, the internal processing of the reception operation is delayed by two clocks from the external signal status.





#### (h) SBF transmission

When the device is incorporated in LIN, the SBF (Synchronous Break Field) transmission control function is used for transmission. For the transmission operation of LIN, see **Figure 15-1** LIN Transmission **Operation**.

The TxD6 pin outputs a high level when bit 7 (POWER6) of asynchronous serial interface mode register 6 (ASIM6) is set to 1. Transmission is enabled when bit 6 (TXE6) of ASIM6 is set to 1 next time, and SBF transmission operation is started when bit 5 (SBTT6) of asynchronous serial interface control register 6 (ASICL6) is set to 1.

After transmission has been started, the low levels of bits 13 to 20 (set by bits 4 to 2 (SBL62 to SBL60) of ASICL6) are output. When SBF transmission is complete, a transmission completion interrupt request (INTST6) is issued, and SBTT6 is automatically cleared. After SBF transmission is completed, the normal transmission mode is restored.

SBF transmission is stopped until the data to be transmitted next is written to transmit buffer register 6 (TXB6) or SBTT6 is set to 1.



## Figure 15-22. SBF Transmission

SBTT6: Bit 5 of asynchronous serial interface control register 6 (ASICL6)

## (i) SBF reception

When the device is incorporated in LIN, the SBF (Synchronous Break Field) reception control function is used for reception. For the reception operation of LIN, see Figure 15-2 LIN Reception Operation.

Reception is enabled when bit 7 (POWER6) of asynchronous serial interface operation mode register 6 (ASIM6) is set to 1 and then bit 5 (RXE6) of ASIM6 is set to 1. SBF reception is enabled when bit 6 (SBRT6) of asynchronous serial interface control register 6 (ASICL6) is set to 1. In the SBF reception enabled status, the RxD6 pin is sampled and the start bit is detected in the same manner as the normal reception enable status.

When the start bit has been detected, reception is started, and serial data is sequentially stored in the receive shift register 6 (RXS6) at the set baud rate. When the stop bit is received and if the width of SBF is 11 bits or more, a reception completion interrupt request (INTSR6) is generated as normal processing. At this time, the SBRF6 and SBRT6 bits are automatically cleared, and SBF reception ends. Detection of errors, such as OVE6, PE6, and FE6 (bits 0 to 2 of asynchronous serial interface reception error status register 6 (ASIS6)) is suppressed, and error detection processing of UART communication is not performed. In addition, data transfer between receive shift register 6 (RXS6) and receive buffer register 6 (RXB6) is not performed, and the reset value of FFH is retained. If the width of SBF is 10 bits or less, an interrupt does not occur as error processing after the stop bit has been received, and the SBF reception mode is restored. In this case, the SBRF6 and SBRT6 bits are not cleared.

#### Figure 15-23. SBF Reception

#### 

#### 1. Normal SBF reception (stop bit is detected with a width of more than 10.5 bits)

#### 2. SBF reception error (stop bit is detected with a width of 10.5 bits or less)



 Remark
 RxD6:
 RxD6 pin (input)

 SBRT6:
 Bit 6 of asynchronous serial interface control register 6 (ASICL6)

 SBRF6:
 Bit 7 of ASICL6

 INTSR6:
 Reception completion interrupt request

#### 15.4.3 Dedicated baud rate generator

The dedicated baud rate generator consists of a source clock selector and an 8-bit programmable counter, and generates a serial clock for transmission/reception of UART6.

Separate 8-bit counters are provided for transmission and reception.

#### (1) Configuration of baud rate generator

Base clock

The clock selected by bits 3 to 0 (TPS63 to TPS60) of clock selection register 6 (CKSR6) is supplied to each module when bit 7 (POWER6) of asynchronous serial interface operation mode register 6 (ASIM6) is 1. This clock is called the base clock and its frequency is called  $f_{XCLK6}$ . The base clock is fixed to low level when POWER6 = 0.

• Transmission counter

This counter stops operation, cleared to 0, when bit 7 (POWER6) or bit 6 (TXE6) of asynchronous serial interface operation mode register 6 (ASIM6) is 0.

It starts counting when POWER6 = 1 and TXE6 = 1.

The counter is cleared to 0 when the first data transmitted is written to transmit buffer register 6 (TXB6).

If data are continuously transmitted, the counter is cleared to 0 again when one frame of data has been completely transmitted. If there is no data to be transmitted next, the counter is not cleared to 0 and continues counting until POWER6 or TXE6 is cleared to 0.

Reception counter

This counter stops operation, cleared to 0, when bit 7 (POWER6) or bit 5 (RXE6) of asynchronous serial interface operation mode register 6 (ASIM6) is 0.

It starts counting when the start bit has been detected.

The counter stops operation after one frame has been received, until the next start bit is detected.



#### Figure 15-24. Configuration of Baud Rate Generator

- Remark POWER6: Bit 7 of asynchronous serial interface operation mode register 6 (ASIM6)
  - TXE6: Bit 6 of ASIM6
  - RXE6: Bit 5 of ASIM6
  - CKSR6: Clock selection register 6
  - BRGC6: Baud rate generator control register 6

#### (2) Generation of serial clock

A serial clock can be generated by using clock selection register 6 (CKSR6) and baud rate generator control register 6 (BRGC6).

Select the clock to be input to the 8-bit counter by using bits 3 to 0 (TPS63 to TPS60) of CKSR6.

Bits 7 to 0 (MDL67 to MDL60) of BRGC6 can be used to select the division value of the 8-bit counter.

#### (a) Baud rate

The baud rate can be calculated by the following expression.

• Baud rate = 
$$\frac{f_{XCLK6}}{2 \times k}$$
 [bps]

fxclk6: Frequency of base clock selected by TPS63 to TPS60 bits of CKSR6 register

k: Value set by MDL67 to MDL60 bits of BRGC6 register (k = 8, 9, 10, ..., 255)

#### (b) Error of baud rate

The baud rate error can be calculated by the following expression.

• Error (%) = 
$$\left(\frac{\text{Actual baud rate (baud rate with error)}}{\text{Desired baud rate (correct baud rate)}} - 1\right) \times 100 [\%]$$

- Cautions 1. Keep the baud rate error during transmission to within the permissible error range at the reception destination.
  - 2. Make sure that the baud rate error during reception satisfies the range shown in (4) Permissible baud rate range during reception.
  - Example: Frequency of base clock = 10 MHz = 10,000,000 Hz Set value of MDL67 to MDL60 bits of BRGC6 register = 00100001B (k = 33) Target baud rate = 153600 bps

Error = (151515/153600 - 1) × 100 = -1.357 [%]

#### (3) Example of setting baud rate

| Baud Rate | e fx = 10.0 MHz   |     |                     |        | fx = 8.38 MHz     |     |                     | fx = 4.19 MHz |                   |     |                     |        |
|-----------|-------------------|-----|---------------------|--------|-------------------|-----|---------------------|---------------|-------------------|-----|---------------------|--------|
| [bps]     | TPS63 to<br>TPS60 | k   | Calculated<br>Value | ERR[%] | TPS63 to<br>TPS60 | k   | Calculated<br>Value | ERR[%]        | TPS63 to<br>TPS60 | k   | Calculated<br>Value | ERR[%] |
| 600       | 6H                | 130 | 601                 | 0.16   | 5H                | 218 | 601                 | 0.11          | 4H                | 218 | 601                 | 0.11   |
| 1200      | 5H                | 130 | 1202                | 0.16   | 4H                | 218 | 1201                | 0.11          | ЗH                | 218 | 1201                | 0.11   |
| 2400      | 4H                | 130 | 2404                | 0.16   | ЗH                | 218 | 2403                | 0.11          | 2H                | 218 | 2403                | 0.11   |
| 4800      | ЗH                | 130 | 4808                | 0.16   | 2H                | 218 | 4805                | 0.11          | 1H                | 218 | 4805                | 0.11   |
| 9600      | 2H                | 130 | 9615                | 0.16   | 1H                | 218 | 9610                | 0.11          | ОH                | 218 | 9610                | 0.11   |
| 10400     | 1H                | 240 | 10417               | 0.16   | 1H                | 201 | 10423               | 0.22          | ОH                | 201 | 10423               | 0.22   |
| 19200     | 1H                | 130 | 19231               | 0.16   | он                | 218 | 19220               | 0.11          | ОH                | 109 | 19220               | 0.11   |
| 31250     | OН                | 160 | 31250               | 0.00   | ОH                | 134 | 31269               | 0.06          | ОH                | 67  | 31269               | 0.06   |
| 38400     | 0H                | 130 | 38462               | 0.16   | ОH                | 109 | 38440               | 0.11          | ОН                | 55  | 38091               | -0.80  |
| 76800     | ОH                | 65  | 76923               | 0.16   | он                | 55  | 76182               | -0.80         | ОH                | 27  | 77593               | 1.03   |
| 115200    | OН                | 43  | 116279              | 0.94   | ОH                | 36  | 116389              | 1.03          | ОH                | 18  | 116389              | 1.03   |
| 153600    | 0H                | 33  | 151515              | -1.36  | ОH                | 27  | 155185              | 1.03          | ОH                | 14  | 149643              | -2.58  |
| 230400    | он                | 22  | 227273              | -1.36  | он                | 18  | 232778              | 1.03          | он                | 9   | 232778              | 1.03   |

Table 15-4. Set Data of Baud Rate Generator

Remark TPS63 to TPS60: Bits 3 to 0 of clock selection register 6 (CKSR6) (setting of base clock (fxcLk6))

k:

Value set by MDL67 to MDL60 bits of baud rate generator control register 6 (BRGC6) (k = 8, 9, 10, ..., 255) High-speed system clock oscillation frequency

fx: ERR:

Baud rate error

#### (4) Permissible baud rate range during reception

The permissible error from the baud rate at the transmission destination during reception is shown below.

# Caution Make sure that the baud rate error during reception is within the permissible error range, by using the calculation expression shown below.





As shown in Figure 15-25, the latch timing of the receive data is determined by the counter set by baud rate generator control register 6 (BRGC6) after the start bit has been detected. If the last data (stop bit) meets this latch timing, the data can be correctly received.

Assuming that 11-bit data is received, the theoretical values can be calculated as follows.

 $FL = (Brate)^{-1}$ 

Brate:Baud rate of UART6k:Set value of BRGC6FL:1-bit data lengthMargin of latch timing: 2 clocks

Minimum permissible data frame length: FLmin =  $11 \times FL - \frac{k-2}{2k} \times FL = \frac{21k+2}{2k} FL$ 

Therefore, the maximum receivable baud rate at the transmission destination is as follows.

BRmax = 
$$(FLmin/11)^{-1} = \frac{22k}{21k+2}$$
 Brate

Similarly, the maximum permissible data frame length can be calculated as follows.

$$\frac{10}{11} \times FLmax = 11 \times FL - \frac{k+2}{2 \times k} \times FL = \frac{21k-2}{2 \times k} FL$$
$$FLmax = \frac{21k-2}{20k} FL \times 11$$

Therefore, the minimum receivable baud rate at the transmission destination is as follows.

BRmin = 
$$(FLmax/11)^{-1} = \frac{20k}{21k - 2}$$
 Brate

The permissible baud rate error between UART6 and the transmission destination can be calculated from the above minimum and maximum baud rate expressions, as follows.

| Division Ratio (k) | Maximum Permissible Baud Rate Error | Minimum Permissible Baud Rate Error |
|--------------------|-------------------------------------|-------------------------------------|
| 8                  | +3.52%                              | -3.61%                              |
| 20                 | +4.26%                              | -4.30%                              |
| 50                 | +4.56%                              | -4.58%                              |
| 100                | +4.66%                              | -4.67%                              |
| 255                | +4.72%                              | -4.72%                              |

Remarks 1. The permissible error of reception depends on the number of bits in one frame, input clock frequency, and division ratio (k). The higher the input clock frequency and the higher the division ratio (k), the higher the permissible error.

2. k: Set value of BRGC6

#### (5) Data frame length during continuous transmission

When data is continuously transmitted, the data frame length from a stop bit to the next start bit is extended by two clocks of base clock from the normal value. However, the result of communication is not affected because the timing is initialized on the reception side when the start bit is detected.

#### Figure 15-26. Data Frame Length During Continuous Transmission



Where the 1-bit data length is FL, the stop bit length is FLstp, and base clock frequency is fxclk6, the following expression is satisfied.

FLstp = FL + 2/fxclk6

Therefore, the data frame length during continuous transmission is:

Data frame length =  $11 \times FL + 2/f_{XCLK6}$ 

## CHAPTER 16 SERIAL INTERFACES CSI10 AND CSI11

## 16.1 Functions of Serial Interfaces CSI10 and CSI11

Serial interfaces CSI10 and CSI11 have the following two modes.

- Operation stop mode
- 3-wire serial I/O mode

#### (1) Operation stop mode

This mode is used when serial communication is not performed and can enable a reduction in the power consumption.

For details, see 16.4.1 Operation stop mode.

#### (2) 3-wire serial I/O mode (MSB/LSB-first selectable)

This mode is used to communicate 8-bit data using three lines: a serial clock line (SCK1n) and two serial data lines (SI1n and SO1n).

The processing time of data communication can be shortened in the 3-wire serial I/O mode because transmission and reception can be simultaneously executed.

In addition, whether 8-bit data is communicated with the MSB or LSB first can be specified, so this interface can be connected to any device.

The 3-wire serial I/O mode is used for connecting peripheral ICs and display controllers with a clocked serial interface.

For details, see 16.4.2 3-wire serial I/O mode.

## 16.2 Configuration of Serial Interfaces CSI10 and CSI11

Serial interfaces CSI10 and CSI11 include the following hardware.

| Item              | Configuration                                                                                                                                                                                         |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Registers         | Transmit buffer register 1n (SOTB1n)<br>Serial I/O shift register 1n (SIO1n)                                                                                                                          |
| Control registers | Serial operation mode register 1n (CSIM1n)<br>Serial clock selection register 1n (CSIC1n)<br>Port mode register 0 (PM0) or port mode register 1 (PM1)<br>Port register 0 (P0) or port register 1 (P1) |







#### Figure 16-2. Block Diagram of Serial Interface CSI11

#### (1) Transmit buffer register 1n (SOTB1n)

This register sets the transmit data.

Transmission/reception is started by writing data to SOTB1n when bit 7 (CSIE1n) and bit 6 (TRMD1n) of serial operation mode register 1n (CSIM1n) is 1.

The data written to SOTB1n is converted from parallel data into serial data by serial I/O shift register 1n, and output to the serial output pin (SO1n).

SOTB1n can be written or read by an 8-bit memory manipulation instruction.

RESET input makes this register undefined.

#### Cautions 1. Do not access SOTB1n when CSOT1n = 1 (during serial communication).

2. The SSI11 pin can be used in the slave mode. For details of the transmission/reception operation, see 16.4.2 (2) Communication operation.

#### (2) Serial I/O shift register 1n (SIO1n)

This is an 8-bit register that converts data from parallel data into serial data and vice versa.

This register can be read by an 8-bit memory manipulation instruction.

Reception is started by reading data from SIO1n if bit 6 (TRMD1n) of serial operation mode register 1n (CSIM1n) is 0.

During reception, the data is read from the serial input pin (SI1n) to SIO1n.

RESET input clears this register to 00H.

## Cautions 1. Do not access SIO1n when CSOT1n = 1 (during serial communication).

2. The SSI11 pin can be used in the slave mode. For details of the reception operation, see 16.4.2 (2) Communication operation.

 $\textbf{Remark} \quad n=0,\ 1$ 

## 16.3 Registers Controlling Serial Interfaces CSI10 and CSI11

Serial interfaces CSI10 and CSI11 are controlled by the following four registers.

- Serial operation mode register 1n (CSIM1n)
- Serial clock selection register 1n (CSIC1n)
- Port mode register 0 (PM0) or port mode register 1 (PM1)
- Port register 0 (P0) or port register 1 (P1)

## (1) Serial operation mode register 1n (CSIM1n)

CSIM1n is used to select the operation mode and enable or disable operation. CSIM1n can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H.

**Remark** n = 0, 1

## Figure 16-3. Format of Serial Operation Mode Register 10 (CSIM10)

Address: FF80H After reset: 00H R/W<sup>Note 1</sup>



| CSIE10 | Operation control in 3-wire serial I/O mode                                                             |
|--------|---------------------------------------------------------------------------------------------------------|
| 0      | Disables operation <sup>Note 2</sup> and asynchronously resets the internal circuit <sup>Note 3</sup> . |
| 1      | Enables operation                                                                                       |

| TRMD10 <sup>Note 4</sup> | Transmit/receive mode control         |
|--------------------------|---------------------------------------|
| 0 <sup>Note 5</sup>      | Receive mode (transmission disabled). |
| 1                        | Transmit/receive mode                 |

| I | DIR10 <sup>Note 6</sup> | First bit specification |
|---|-------------------------|-------------------------|
|   | 0                       | MSB                     |
|   | 1                       | LSB                     |

| CSOT10 | Communication status flag     |  |  |  |
|--------|-------------------------------|--|--|--|
| 0      | Communication is stopped.     |  |  |  |
| 1      | Communication is in progress. |  |  |  |

#### Notes 1. Bit 0 is a read-only bit.

- <R>
- 2. To use P10/SCK10/TxD0, P11/SI10/RxD0, and P12/SO10 as general-purpose ports, set CSIM10 in the default status (00H).
- **3.** Bit 0 (CSOT10) of CSIM10 and serial I/O shift register 10 (SIO10) are reset.
- **4.** Do not rewrite TRMD10 when CSOT10 = 1 (during serial communication).
- 5. The SO10 output is fixed to the low level when TRMD10 is 0. Reception is started when data is read from SIO10.
- **6.** Do not rewrite DIR10 when CSOT10 = 1 (during serial communication).

#### Caution Be sure to clear bit 5 to 0.

#### Figure 16-4. Format of Serial Operation Mode Register 11 (CSIM11)

Address: FF88H After reset: 00H R/WNote1

| Symbol | <7>    | 6      | 5     | 4     | 3 | 2 | 1 | 0      |
|--------|--------|--------|-------|-------|---|---|---|--------|
| CSIM11 | CSIE11 | TRMD11 | SSE11 | DIR11 | 0 | 0 | 0 | CSOT11 |

| CSIE11 | Operation control in 3-wire serial I/O mode                                                             |
|--------|---------------------------------------------------------------------------------------------------------|
| 0      | Disables operation <sup>Note 2</sup> and asynchronously resets the internal circuit <sup>Note 3</sup> . |
| 1      | Enables operation                                                                                       |

| TRMD11 <sup>Note 4</sup> | Transmit/receive mode control         |  |  |  |  |
|--------------------------|---------------------------------------|--|--|--|--|
| 0 <sup>Note 5</sup>      | Receive mode (transmission disabled). |  |  |  |  |
| 1                        | Transmit/receive mode                 |  |  |  |  |

| SSE11 <sup>Notes 6, 7</sup> | SSI11 pin use selection |  |  |  |
|-----------------------------|-------------------------|--|--|--|
| 0                           | SSI11 pin is not used   |  |  |  |
| 1                           | SSI11 pin is used       |  |  |  |

| DIR11 <sup>Note 8</sup> | First bit specification |
|-------------------------|-------------------------|
| 0                       | MSB                     |
| 1                       | LSB                     |

| CSOT11 | Communication status flag     |  |  |  |  |
|--------|-------------------------------|--|--|--|--|
| 0      | Communication is stopped.     |  |  |  |  |
| 1      | Communication is in progress. |  |  |  |  |

## Notes 1. Bit 0 is a read-only bit.

- 2. To use P02/SO11, P03/SI11, P04/SCK11, and P05/SSI11/TI001 as general-purpose ports, set CSIM11 in the default status (00H).
- 3. Bit 0 (CSOT11) of CSIM11 and serial I/O shift register 11 (SIO11) are reset.
- 4. Do not rewrite TRMD11 when CSOT11 = 1 (during serial communication).
- **5.** The SO11 output is fixed to the low level when TRMD11 is 0. Reception is started when data is read from SIO11.
- 6. Do not rewrite SSE11 when CSOT11 = 1 (during serial communication).
- 7. Before setting this bit to 1, fix the  $\overline{\text{SSI11}}$  pin input level to 0 or 1.
- 8. Do not rewrite DIR11 when CSOT11 = 1 (during serial communication).

#### (2) Serial clock selection register 1n (CSIC1n)

This register specifies the timing of the data transmission/reception and sets the serial clock. CSIC1n can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H.

**Remark** n = 0, 1

#### Figure 16-5. Format of Serial Clock Selection Register 10 (CSIC10)

Address: FF81H After reset: 00H R/W

Symbol 7 6 5 4 3 2 1 0 CSIC10 CKS102 0 0 0 CKP10 DAP10 CKS101 CKS100

| CKP10 | DAP10 | Specification of data transmission/reception timing                                                       | Туре |
|-------|-------|-----------------------------------------------------------------------------------------------------------|------|
| 0     | 0     | SCK10         CK10           SO10         XD7XD6XD5XD4XD3XD2XD1XD0           SI10 input timing         I  | 1    |
| 0     | 1     | SCK10         SCK10           SO10         XD7XD6XD5XD4XD3XD2XD1XD0           SI10 input timing         I | 2    |
| 1     | 0     | SCK10            SO10            SO10            SI10 input timing                                        | 3    |
| 1     | 1     | SCK10            SO10         XD7XD6XD5XD4XD3XD2XD1XD0           SI10 input timing                        | 4    |

| CKS102 | CKS101 | CKS100 | CSI10 serial clock selection <sup>Note</sup> | Mode        |
|--------|--------|--------|----------------------------------------------|-------------|
| 0      | 0      | 0      | fx/2 (5 MHz)                                 | Master mode |
| 0      | 0      | 1      | fx/2 <sup>2</sup> (2.5 MHz)                  | Master mode |
| 0      | 1      | 0      | fx/2 <sup>3</sup> (1.25 MHz)                 | Master mode |
| 0      | 1      | 1      | fx/2⁴ (625 kHz)                              | Master mode |
| 1      | 0      | 0      | fx/2⁵ (312.5 kHz)                            | Master mode |
| 1      | 0      | 1      | fx/2 <sup>6</sup> (156.25 kHz)               | Master mode |
| 1      | 1      | 0      | fx/2 <sup>7</sup> (78.13 kHz)                | Master mode |
| 1      | 1      | 1      | External clock input to SCK10                | Slave mode  |

Note Set the serial clock so that the following conditions are satisfied.

- V<sub>DD</sub> = 4.0 to 5.5 V: Serial clock ≤ 5 MHz
- $V_{DD} = 3.3$  to 4.0 V: Serial clock  $\leq 4.19$  MHz
- $V_{DD} = 2.7$  to 3.3 V: Serial clock  $\leq 2.5$  MHz
- V<sub>DD</sub> = 2.5 to 2.7 V: Serial clock ≤ 1.25 MHz (standard products, (A) grade products only)

- Cautions 1. When the internal oscillation clock is selected as the clock supplied to the CPU, the clock of the internal oscillator is divided and supplied as the serial clock. At this time, the operation of serial interface CSI10 is not guaranteed.
  - 2. Do not write to CSIC10 while CSIE10 = 1 (operation enabled).

3. To use P10/SCK10/TxD0, P11/SI10/RxD0, and P12/SO10 as general-purpose ports, set CSIC10 in the default status (00H).

4. The phase type of the data clock is type 1 after reset.

**Remarks 1.** Figures in parentheses are for operation with fx = 10 MHz

2. fx: High-speed system clock oscillation frequency

#### Figure 16-6. Format of Serial Clock Selection Register 11 (CSIC11)

Address: FF89H After reset: 00H R/W

| Symbol | 7 | 6 | 5 | 4     | 3     | 2      | 1      | 0      |
|--------|---|---|---|-------|-------|--------|--------|--------|
| CSIC11 | 0 | 0 | 0 | CKP11 | DAP11 | CKS112 | CKS111 | CKS110 |

| CKP11 | DAP11 | Specification of data transmission/reception timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Туре |
|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| 0     | 0     | SCK11            SO11            D7<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1    |
| 0     | 1     | SCK11         SCK11 <th< td=""><td>2</td></th<> | 2    |
| 1     | 0     | SCK11            SO11            SO11            SI11 input timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3    |
| 1     | 1     | SCK11            SO11         XD7XD6XD5XD4XD3XD2XD1XD0           SI11 input timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4    |

| CKS112 | CKS111 | CKS110 | CSI11 serial clock selection <sup>Note</sup> | Mode        |
|--------|--------|--------|----------------------------------------------|-------------|
| 0      | 0      | 0      | fx/2 (5 MHz)                                 | Master mode |
| 0      | 0      | 1      | fx/2 <sup>2</sup> (2.5 MHz)                  | Master mode |
| 0      | 1      | 0      | fx/2 <sup>3</sup> (1.25 MHz)                 | Master mode |
| 0      | 1      | 1      | fx/2⁴ (625 kHz)                              | Master mode |
| 1      | 0      | 0      | fx/2⁵ (312.5 kHz)                            | Master mode |
| 1      | 0      | 1      | fx/2 <sup>6</sup> (156.25 kHz)               | Master mode |
| 1      | 1      | 0      | fx/2 <sup>7</sup> (78.13 kHz)                | Master mode |
| 1      | 1      | 1      | External clock input to SCK11                | Slave mode  |

<R>

Note Set the serial clock so that the following conditions are satisfied.

- $V_{DD} = 4.0$  to 5.5 V: Serial clock  $\leq$  5 MHz
- $V_{DD} = 3.3$  to 4.0 V: Serial clock  $\leq$  4.19 MHz
- $V_{DD} = 2.7$  to 3.3 V: Serial clock  $\leq 2.5$  MHz

• V<sub>DD</sub> = 2.5 to 2.7 V: Serial clock ≤ 1.25 MHz (standard products, (A) grade products only)

Cautions 1. When the internal oscillation clock is selected as the clock supplied to the CPU, the clock of the internal oscillator is divided and supplied as the serial clock. At this time, the operation of serial interface CSI11 is not guaranteed.

- 2. Do not write to CSIC11 while CSIE11 = 1 (operation enabled).
- 3. To use P02/SO11, P03/SI11, and P04/SCK11 as general-purpose ports, set CSIC11 in the default status (00H).
- 4. The phase type of the data clock is type 1 after reset.

**Remarks 1.** Figures in parentheses are for operation with fx = 10 MHz

2. fx: High-speed system clock oscillation frequency

<R>

<R>

#### (3) Port mode registers 0 and 1 (PM0, PM1)

These registers set port 0 and 1 input/output in 1-bit units.

When using P10/SCK10 and P04/SCK11 as the clock output pins of the serial interface, clear PM10 and PM04 to 0 and set the output latches of P10 and P04 to 1.

When using P12/SO10 and P02/SO11 as the data output pins of the serial interface, clear PM12 and PM02, and the output latches of P12 and P02 to 0.

When using P10/SCK10 and P04/SCK11 as the clock input pins of the serial interface, P11/SI10/RxD0 and P03/SI11 as the data input pins, and P05/SSI11/TI001 as the chip select input pin, set PM10, PM04, PM11, PM03, and PM05 to 1. At this time, the output latches of P10, P04, P11, P03, and P05 may be 0 or 1.

PM0 and PM1 can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input sets these registers to FFH.

#### Figure 16-7. Format of Port Mode Register 0 (PM0)

| Address: FF20H After reset: FFH R/W |                |      |         |         |          |          |        |      |
|-------------------------------------|----------------|------|---------|---------|----------|----------|--------|------|
| Symbol                              | 7              | 6    | 5       | 4       | 3        | 2        | 1      | 0    |
| PM0                                 | 1              | PM06 | PM05    | PM04    | PM03     | PM02     | PM01   | PM00 |
| -                                   |                |      |         |         |          |          |        |      |
|                                     | PM0n           | F    | °0n pin | I/O mo  | de sele  | ction (n | = 0 to | 6)   |
| 0 Output mode (output buffer on)    |                |      |         |         |          |          |        |      |
|                                     | 1 Input mode ( |      |         | (output | buffer ( | off)     |        |      |

## Figure 16-8. Format of Port Mode Register 1 (PM1)

| Address | : FF21 | H Af | ter rese | t: FFH | R/W  |      |      |      |
|---------|--------|------|----------|--------|------|------|------|------|
| Symbol  | 7      | 6    | 5        | 4      | 3    | 2    | 1    | 0    |
| PM1     | PM17   | PM16 | PM15     | PM14   | PM13 | PM12 | PM11 | PM10 |

| PM1n | P1n pin I/O mode selection (n = 0 to 7) |
|------|-----------------------------------------|
| 0    | Output mode (output buffer on)          |
| 1    | Input mode (output buffer off)          |

## 16.4 Operation of Serial Interfaces CSI10 and CSI11

Serial interfaces CSI10 and CSI11 can be used in the following two modes.

- Operation stop mode
- 3-wire serial I/O mode

#### 16.4.1 Operation stop mode

Serial communication is not executed in this mode. Therefore, the power consumption can be reduced. In addition, the P10/SCK10/TxD0, P11/SI10/RxD0, P12/SO10, P02/SO11, P03/SI11, and P04/SCK11 pins can be used as ordinary I/O port pins in this mode.

#### (1) Register used

The operation stop mode is set by serial operation mode register 1n (CSIM1n). To set the operation stop mode, clear bit 7 (CSIE1n) of CSIM1n to 0.

#### (a) Serial operation mode register 1n (CSIM1n)

CSIM1n can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears CSIM1n to 00H.

**Remark** n = 0, 1

• Serial operation mode register 10 (CSIM10)

Address: FF80H After reset: 00H R/W

| Symbol | <7>    | 6      | 5 | 4     | 3 | 2 | 1 | 0      |
|--------|--------|--------|---|-------|---|---|---|--------|
| CSIM10 | CSIE10 | TRMD10 | 0 | DIR10 | 0 | 0 | 0 | CSOT10 |

| CSIE10 | Operation control in 3-wire serial I/O mode                                                             |
|--------|---------------------------------------------------------------------------------------------------------|
| 0      | Disables operation <sup>Note 1</sup> and asynchronously resets the internal circuit <sup>Note 2</sup> . |

<R>

- **Notes 1.** To use P10/SCK10/TxD0, P11/SI10/RxD0, and P12/SO10 as general-purpose ports, set CSIM10 in the default status (00H).
  - 2. Bit 0 (CSOT10) of CSIM10 and serial I/O shift register 10 (SIO10) are reset.
- Serial operation mode register 11 (CSIM11)

Address: FF88H After reset: 00H R/W

| Symbol | <7>    | 6      | 5     | 4     | 3 | 2 | 1 | 0      |
|--------|--------|--------|-------|-------|---|---|---|--------|
| CSIM11 | CSIE11 | TRMD11 | SSE11 | DIR11 | 0 | 0 | 0 | CSOT11 |

| CSIE11 | Operation control in 3-wire serial I/O mode                                                             |
|--------|---------------------------------------------------------------------------------------------------------|
| 0      | Disables operation <sup>Note 1</sup> and asynchronously resets the internal circuit <sup>Note 2</sup> . |

<R>

- **Notes 1.** To use P02/SO11, P03/SI11, P04/SCK11, and P05/SSI11/TI001 as general-purpose ports, set CSIM11 in the default status (00H).
  - 2. Bit 0 (CSOT11) of CSIM11 and serial I/O shift register 11 (SIO11) are reset.

#### 16.4.2 3-wire serial I/O mode

The 3-wire serial I/O mode is used for connecting peripheral ICs and display controllers with a clocked serial interface.

In this mode, communication is executed by using three lines: the serial clock (SCK1n), serial output (SO1n), and serial input (SI1n) lines.

#### (1) Registers used

- Serial operation mode register 1n (CSIM1n)
- Serial clock selection register 1n (CSIC1n)
- Port mode register 0 (PM0) or port mode register 1 (PM1)
- Port register 0 (P0) or port register 1 (P1)

The basic procedure of setting an operation in the 3-wire serial I/O mode is as follows.

- <1> Set the CSIC1n register (see Figures 16-5 and 16-6).
- <2> Set bits 4 to 6 (DIR1n, SSE11 (serial interface CSI11 only), and TRMD1n) of the CSIM1n register (see Figures 16-3 and 16-4).
- <3> Set bit 7 (CSIE1n) of the CSIM1n register to 1.  $\rightarrow$  Transmission/reception is enabled.
- <4> Write data to transmit buffer register 1n (SOTB1n). → Data transmission/reception is started. Read data from serial I/O shift register 1n (SIO1n). → Data reception is started.
- Caution Take relationship with the other party of communication when setting the port mode register and port register.

The relationship between the register settings and pins is shown below.

## Table 16-2. Relationship Between Register Settings and Pins (1/2)

## (a) Serial interface CSI10

| CSIE10 | TRMD10 | PM11                | P11                 | PM12                | P12                 | PM10                | P10                 | CSI10                                                 |                   | Pin Function |                                    |
|--------|--------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|-------------------------------------------------------|-------------------|--------------|------------------------------------|
|        |        |                     |                     |                     |                     |                     |                     | Operation                                             | SI10/RxD0/<br>P11 | SO10/P12     | SCK10/<br>TxD0/P10                 |
| 0      | ×      | × <sup>Note 1</sup> | Stop                                                  | RxD0/P11          | P12          | TxD0/<br>P10 <sup>Note 2</sup>     |
| 1      | 0      | 1                   | ×                   | × <sup>Note 1</sup> | × <sup>Note 1</sup> | 1                   | ×                   | Slave<br>reception <sup>Note 3</sup>                  | SI10              | P12          | SCK10<br>(input) <sup>Note 3</sup> |
| 1      | 1      | × <sup>Note 1</sup> | × <sup>Note 1</sup> | 0                   | 0                   | 1                   | ×                   | Slave<br>transmission <sup>Note 3</sup>               | RxD0/P11          | SO10         | SCK10<br>(input) <sup>Note 3</sup> |
| 1      | 1      | 1                   | ×                   | 0                   | 0                   | 1                   | ×                   | Slave<br>transmission/<br>reception <sup>Note 3</sup> | SI10              | SO10         | SCK10<br>(input) <sup>Note 3</sup> |
| 1      | 0      | 1                   | ×                   | × <sup>Note 1</sup> | × <sup>Note 1</sup> | 0                   | 1                   | Master reception                                      | SI10              | P12          | SCK10<br>(output)                  |
| 1      | 1      | × <sup>Note 1</sup> | × <sup>Note 1</sup> | 0                   | 0                   | 0                   | 1                   | Master<br>transmission                                | RxD0/P11          | SO10         | SCK10<br>(output)                  |
| 1      | 1      | 1                   | ×                   | 0                   | 0                   | 0                   | 1                   | Master<br>transmission/<br>reception                  | SI10              | SO10         | SCK10<br>(output)                  |

Notes 1. Can be set as port function.

- 2. To use P10/SCK10/TxD0 as port pins, clear CKP10 to 0.
- 3. To use the slave mode, set CKS102, CKS101, and CKS100 to 1, 1, 1.

| Remark | x:                                         | don't care                                                                                                             |  |  |  |  |  |
|--------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|        | CSIE10:                                    | Bit 7 of serial operation mode register 10 (CSIM10)                                                                    |  |  |  |  |  |
|        | TRMD10:                                    | Bit 6 of CSIM10                                                                                                        |  |  |  |  |  |
|        | CKP10:                                     | Bit 4 of serial clock selection register 10 (CSIC10)                                                                   |  |  |  |  |  |
|        | CKS102, CKS101, CKS100:                    | Bits 2 to 0 of CSIC10                                                                                                  |  |  |  |  |  |
|        | PM1×:                                      | Port mode register                                                                                                     |  |  |  |  |  |
|        | P1x:                                       | Port output latch                                                                                                      |  |  |  |  |  |
|        | CKP10:<br>CKS102, CKS101, CKS100:<br>PM1×: | Bit 6 of CSIM10<br>Bit 4 of serial clock selection register 10 (CSIC10)<br>Bits 2 to 0 of CSIC10<br>Port mode register |  |  |  |  |  |

| CSIE11 | TRMD11 | SSE11 | PM03                       | P03                     | PM02                       | P02                        | PM04                      | P04                      | PM05                      | P05                         | CSI11                          |       | Pin F | unction               |           |
|--------|--------|-------|----------------------------|-------------------------|----------------------------|----------------------------|---------------------------|--------------------------|---------------------------|-----------------------------|--------------------------------|-------|-------|-----------------------|-----------|
|        |        |       |                            |                         |                            |                            |                           |                          |                           |                             | Operation                      | SI11/ | SO11/ | SCK11/                | SSI11/    |
|        |        |       |                            |                         |                            |                            |                           |                          |                           |                             |                                | P03   | P02   | P04                   | TI001/P05 |
| 0      | ×      | ×     | $\times^{^{\rm Note  1}}$  | $\times^{^{\rm Note1}}$ | $\times^{^{\rm Note \ 1}}$ | $\times^{Note 1}$          | $\times^{^{\rm Note  1}}$ | $\times^{\text{Note 1}}$ | $\times^{^{\rm Note  1}}$ | $\times^{^{\rm Note  1}}$   | Stop                           | P03   | P02   | P04 <sup>Note 2</sup> | TI001/    |
|        |        |       |                            |                         |                            |                            |                           |                          |                           |                             |                                |       |       |                       | P05       |
| 1      | 0      | 0     | 1                          | ×                       | $\times^{^{\rm Note \ 1}}$ | $\times^{^{\rm Note \ 1}}$ | 1                         | ×                        | $\times^{\text{Note 1}}$  | $\times^{^{\rm Note  1}}$   | Slave                          | SI11  | P02   | SCK11                 | TI001/    |
|        |        |       |                            |                         |                            |                            |                           |                          |                           |                             | reception <sup>Note 3</sup>    |       |       | (input)               | P05       |
|        |        | 1     |                            |                         |                            |                            |                           |                          | 1                         | ×                           |                                |       |       | Note 3                | SSI11     |
| 1      | 1      | 0     | $\times^{^{\rm Note \ 1}}$ | $\times^{^{\rm Note1}}$ | 0                          | 0                          | 1                         | ×                        | $\times^{\text{Note 1}}$  | $\times^{^{\rm Note \ 1}}$  | Slave                          | P03   | SO11  | SCK11                 | TI001/    |
|        |        |       |                            |                         |                            |                            |                           |                          |                           |                             | transmission <sup>Note 3</sup> |       |       | (input)               | P05       |
|        |        | 1     |                            |                         |                            |                            |                           |                          | 1                         | ×                           |                                |       |       | Note 3                | SSI11     |
| 1      | 1      | 0     | 1                          | ×                       | 0                          | 0                          | 1                         | ×                        | $\times^{\rm Note  1}$    | $\times^{\rm Note \; 1}$    | Slave                          | SI11  | SO11  | SCK11                 | TI001/    |
|        |        |       |                            |                         |                            |                            |                           |                          |                           |                             | transmission/                  |       |       | (input)               | P05       |
|        |        | 1     |                            |                         |                            |                            |                           |                          | 1                         | ×                           | reception <sup>Note 3</sup>    |       |       | Note 3                | SSI11     |
| 1      | 0      | 0     | 1                          | ×                       | $\times^{^{\rm Note \ 1}}$ | $\times^{^{\rm Note \ 1}}$ | 0                         | 1                        | $\times^{\text{Note 1}}$  | $\times^{^{\rm Note \; 1}}$ | Master                         | SI11  | P02   | SCK11                 | TI001/    |
|        |        |       |                            |                         |                            |                            |                           |                          |                           |                             | reception                      |       |       | (output)              | P05       |
| 1      | 1      | 0     | $\times^{\rm Note \; 1}$   | $\times^{\rm Note  1}$  | 0                          | 0                          | 0                         | 1                        | $\times^{Note 1}$         | $\times^{\rm Note \; 1}$    | Master                         | P03   | SO11  | SCK11                 | TI001/    |
|        |        |       |                            |                         |                            |                            |                           |                          |                           |                             | transmission                   |       |       | (output)              | P05       |
| 1      | 1      | 0     | 1                          | ×                       | 0                          | 0                          | 0                         | 1                        | $\times^{^{\rm Note  1}}$ | $\times^{^{\rm Note \; 1}}$ | Master                         | SI11  | SO11  | SCK11                 | TI001/    |
|        |        |       |                            |                         |                            |                            |                           |                          |                           |                             | transmission/                  |       |       | (output)              | P05       |
|        |        |       |                            |                         |                            |                            |                           |                          |                           |                             | reception                      |       |       |                       |           |

## Table 16-2. Relationship Between Register Settings and Pins (2/2)

**Notes 1.** Can be set as port function.

- **2.** To use P04/SCK11 as port pins, clear CKP11 to 0.
- 3. To use the slave mode, set CKS112, CKS111, and CKS110 to 1, 1, 1.

Remark ×:

(b) Serial interface CSI11

#### don't care

| X.                      |                                                      |
|-------------------------|------------------------------------------------------|
| CSIE11:                 | Bit 7 of serial operation mode register 11 (CSIM11)  |
| TRMD11:                 | Bit 6 of CSIM11                                      |
| CKP11:                  | Bit 4 of serial clock selection register 11 (CSIC11) |
| CKS112, CKS111, CKS110: | Bits 2 to 0 of CSIC11                                |
| PM0×:                   | Port mode register                                   |
| P0×:                    | Port output latch                                    |
|                         |                                                      |

#### (2) Communication operation

In the 3-wire serial I/O mode, data is transmitted or received in 8-bit units. Each bit of the data is transmitted or received in synchronization with the serial clock.

Data can be transmitted or received if bit 6 (TRMD1n) of serial operation mode register 1n (CSIM1n) is 1. Transmission/reception is started when a value is written to transmit buffer register 1n (SOTB1n). In addition, data can be received when bit 6 (TRMD1n) of serial operation mode register 1n (CSIM1n) is 0.

Reception is started when data is read from serial I/O shift register 1n (SIO1n).

However, communication is performed as follows if bit 5 (SSE11) of CSIM11 is 1 when serial interface CSI11 is in the slave mode.

- <1> Low level input to the SSI11 pin
  - $\rightarrow$  Transmission/reception is started when SOTB11 is written, or reception is started when SIO11 is read.
- <2> High level input to the  $\overline{SSI11}$  pin
  - → Transmission/reception or reception is held, therefore, even if SOTB11 is written or SIO11 is read, transmission/reception or reception will not be started.
- <3> Data is written to SOTB11 or data is read from SIO11 while a high level is input to the SSI11 pin, then a low level is input to the SSI11 pin
  - $\rightarrow$  Transmission/reception or reception is started.
- <4> A high level is input to the SSI11 pin during transmission/reception or reception
  - $\rightarrow$  Transmission/reception or reception is suspended.

After communication has been started, bit 0 (CSOT1n) of CSIM1n is set to 1. When communication of 8-bit data has been completed, a communication completion interrupt request flag (CSIIF1n) is set, and CSOT1n is cleared to 0. Then the next communication is enabled.

- Cautions 1. Do not access the control register and data register when CSOT1n = 1 (during serial communication).
  - 2. When using serial interface CSI11, wait for the duration of at least one clock before the clock operation is started to change the level of the SSI11 pin in the slave mode; otherwise, malfunctioning may occur.



## Figure 16-9. Timing in 3-Wire Serial I/O Mode (1/2)



Note The SSE11 flag and SSI11 pin are available only for serial interface CSI11, and are used in the slave mode.

<sup>55</sup>H is written to SOTB1n.



## Figure 16-9. Timing in 3-Wire Serial I/O Mode (2/2)

(2) Transmission/reception timing (Type 2; TRMD1n = 1, DIR1n = 0, CKP1n = 0, DAP1n = 1, SSE11 =  $1^{Note}$ )

Note The SSE11 flag and SSI11 pin are available only for serial interface CSI11, and are used in the slave mode.

#### Figure 16-10. Timing of Clock/Data Phase

## (a) Type 1; CKP1n = 0, DAP1n = 0



#### (b) Type 2; CKP1n = 0, DAP1n = 1



## (c) Type 3; CKP1n = 1, DAP1n = 0



#### (d) Type 4; CKP1n = 1, DAP1n = 1





## (3) Timing of output to SO1n pin (first bit)

When communication is started, the value of transmit buffer register 1n (SOTB1n) is output from the SO1n pin. The output operation of the first bit at this time is described below.

Figure 16-11. Output Operation of First Bit





The first bit is directly latched by the SOTB1n register to the output latch at the falling (or rising) edge of  $\overline{SCK1n}$ , and output from the SO1n pin via an output selector. Then, the value of the SOTB1n register is transferred to the SIO1n register at the next rising (or falling) edge of  $\overline{SCK1n}$ , and shifted one bit. At the same time, the first bit of the receive data is stored in the SIO1n register via the SI1n pin.

The second and subsequent bits are latched by the SIO1n register to the output latch at the next falling (or rising) edge of SCK1n, and the data is output from the SO1n pin.



(2) When CKP1n = 0, DAP1n = 1 (or CKP1n = 1, DAP1n = 1)

The first bit is directly latched by the SOTB1n register at the falling edge of the write signal of the SOTB1n register or the read signal of the SIO1n register, and output from the SO1n pin via an output selector. Then, the value of the SOTB1n register is transferred to the SIO1n register at the next falling (or rising) edge of SCK1n, and shifted one bit. At the same time, the first bit of the receive data is stored in the SIO1n register via the SI1n pin. The second and subsequent bits are latched by the SIO1n register to the output latch at the next rising (or falling) edge of SCK1n, and the data is output from the SO1n pin.

## (4) Output value of SO1n pin (last bit)

After communication has been completed, the SO1n pin holds the output value of the last bit.

Figure 16-12. Output Value of SO1n Pin (Last Bit)





(2) Type 2; when CKP1n = 0 and DAP1n = 1 (or CKP1n = 1, DAP1n = 1)



**Remark** n = 0, 1

## (5) SO1n output

The status of the SO1n output is as follows if bit 7 (CSIE1n) of serial operation mode register 1n (CSIM1n) is cleared to 0.

| TRMD1n              | DAP1n     | DIR1n     | SO1n Output <sup>Note 1</sup>             |  |
|---------------------|-----------|-----------|-------------------------------------------|--|
| $TRMD1n = 0^{Note}$ | -         | -         | Outputs low level <sup>Note 2</sup>       |  |
| TRMD1n = 1          | DAP1n = 0 | -         | Value of SO1n latch<br>(low-level output) |  |
|                     | DAP1n = 1 | DIR1n = 0 | Value of bit 7 of SOTB1n                  |  |
|                     |           | DIR1n = 1 | Value of bit 0 of SOTB1n                  |  |

Table 16-3. SO1n Output Status

- **Notes 1.** The actual output of the SO10/P12 or SO11/P02 pin is determined according to PM12 and P12 or PM02 and P02, as well as the SO1n output.
  - 2. Status after reset

Caution If a value is written to TRMD1n, DAP1n, and DIR1n, the output value of SO1n changes.

## CHAPTER 17 SERIAL INTERFACE CSIA0

## 17.1 Functions of Serial Interface CSIA0

Serial interface CSIA0 has the following three modes.

- Operation stop mode
- 3-wire serial I/O mode
- 3-wire serial I/O mode with automatic transmit/receive function

#### (1) Operation stop mode

This mode is used when serial communication is not performed and can enable a reduction in the power consumption.

For details, see 17.4.1 Operation stop mode.

#### (2) 3-wire serial I/O mode (MSB/LSB-first selectable)

This mode is used to communicate 8-bit data using three lines: a serial clock line (SCKA0) and two serial data lines (SIA0 and SOA0).

The processing time of data communication can be shortened in the 3-wire serial I/O mode because transmission and reception can be simultaneously executed.

In addition, whether 8-bit data is communicated MSB or LSB first can be specified, so this interface can be connected to any device.

For details, see 17.4.2 3-wire serial I/O mode.

#### (3) 3-wire serial I/O mode with automatic transmit/receive function (MSB/LSB-first selectable)

This mode is used to communicate 8-bit data using three lines: a serial clock line (SCKA0) and two serial data lines (SIA0 and SOA0).

The processing time of data communication can be shortened in the 3-wire serial I/O mode with automatic transmit/receive function because transmission and reception can be simultaneously executed.

In addition, whether 8-bit data is communicated MSB or LSB first can be specified, so this interface can be connected to any device.

Data can be communicated to/from a display driver etc. without using software since a 32-byte transfer buffer RAM is incorporated. Also, the incorporation of handshake pins (STB0, BUSY0) has made connection to peripheral LSIs easy.

For details, see 17.4.3 3-wire serial I/O mode with automatic transmit/receive function.

- Master mode/slave mode selectable
- Communication data length: 8 bits
- MSB/LSB-first selectable for communication data
- Automatic transmit/receive function: Number of transfer bytes can be specified between 1 and 32 Transfer interval can be specified (0 to 63 clocks) Single communication/repeat communication selectable
- On-chip dedicated baud rate generator (6/8/16/32 divisions)
- 3-wire SOA0: Serial data output

SIA0: Serial data input

SCKA0: Serial clock I/O

Handshake function incorporated STB0: Strobe output

#### BUSY0: Busy input

- Transmission/reception completion interrupt: INTACSI
- Internal 32-byte buffer RAM

## 17.2 Configuration of Serial Interface CSIA0

Serial interface CSIA0 includes the following hardware.

| Item              | Configuration                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Registers         | Serial I/O shift register 0 (SIOA0)<br>Automatic data transfer address count register 0 (ADTC0)                                                                                                                                                                                                                                                                                    |
| Control registers | Serial operation mode specification register 0 (CSIMA0)<br>Serial status register 0 (CSIS0)<br>Serial trigger register 0 (CSIT0)<br>Divisor selection register 0 (BRGCA0)<br>Automatic data transfer address point specification register 0 (ADTP0)<br>Automatic data transfer interval specification register 0 (ADTI0)<br>Port mode register 14 (PM14)<br>Port register 14 (P14) |

Table 17-1. Configuration of Serial Interface CSIA0



## Figure 17-1. Block Diagram of Serial Interface CSIA0

## (1) Serial I/O shift register 0 (SIOA0)

This is an 8-bit register used to store transmit/receive data in 1-byte transfer mode (bit 6 (ATE0) of serial operation mode specification register 0 (CSIMA0) = 0). Writing transmit data to SIOA0 starts the communication. In addition, after a communication completion interrupt request (INTACSI) is output (bit 0 (TSF0) of serial status register 0 (CSIS0) = 0), data can be received by reading data from SIOA0.

This register can be written or read by an 8-bit memory manipulation instruction. However, writing to SIOA0 is prohibited when bit 0 (TSF0) of serial status register 0 (CSIS0) = 1.

RESET input clears this register to 00H.

- Cautions 1. A communication operation is started by writing to SIOA0. Consequently, when transmission is disabled (bit 3 (TXEA0) of CSIMA0 = 0), write dummy data to the SIOA0 register to start the communication operation, and then perform a receive operation.
  - 2. Do not write data to SIOA0 while the automatic transmit/receive function is operating.

## (2) Automatic data transfer address count register 0 (ADTC0)

This is a register used to indicate buffer RAM addresses during automatic transfer. When automatic transfer is stopped, the data position when transfer stopped can be ascertained by reading ADTC0 register value. This register can be read by an 8-bit memory manipulation instruction.

RESET input clears this register to 00H. However, reading from ADTC0 is prohibited when bit 0 (TSF0) of serial status register 0 (CSIS0) = 1.

## Figure 17-2. Format of Automatic Data Transfer Address Count Register 0 (ADTC0)

| Address: FF97 | H After reso | et: 00H R |   |        |        |        |        |        |
|---------------|--------------|-----------|---|--------|--------|--------|--------|--------|
| Symbol        | 7            | 6         | 5 | 4      | 3      | 2      | 1      | 0      |
| ADTC0         | 0            | 0         | 0 | ADTC04 | ADTC03 | ADTC02 | ADTC01 | ADTP00 |

## 17.3 Registers Controlling Serial Interface CSIA0

Serial interface CSIA0 is controlled by the following eight registers.

- Serial operation mode specification register 0 (CSIMA0)
- Serial status register 0 (CSIS0)
- Serial trigger register 0 (CSIT0)
- Divisor selection register 0 (BRGCA0)
- Automatic data transfer address point specification register 0 (ADTP0)
- Automatic data transfer interval specification register 0 (ADTI0)
- Port mode register 14 (PM14)
- Port register 14 (P14)

## (1) Serial operation mode specification register 0 (CSIMA0)

This is an 8-bit register used to control the serial communication operation. This register can be set by a 1-bit or 8-bit memory manipulation instruction.  $\overrightarrow{\mathsf{RESET}}$  input clears this register to 00H.

#### Figure 17-3. Format of Serial Operation Mode Specification Register 0 (CSIMA0)

Address: FF90H After reset: 00H R/W

| Symbol | <7>    | 6    | 5    | 4       | < 3>  | <2>   | 1    | 0 |
|--------|--------|------|------|---------|-------|-------|------|---|
| CSIMA0 | CSIAE0 | ATE0 | ATM0 | MASTER0 | TXEA0 | RXEA0 | DIR0 | 0 |

| CSIAE0 | Control of CSIA0 operation enable/disable                                                                                      |  |  |  |  |
|--------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 0      | CSIA0 operation disabled (SOA0: Low level, SCKA0: High level) and asynchronously resets the internal circuit <sup>Note</sup> . |  |  |  |  |
| 1      | CSIA0 operation enabled                                                                                                        |  |  |  |  |

| ATE0                           | Control of automatic communication operation enable/disable |  |  |  |
|--------------------------------|-------------------------------------------------------------|--|--|--|
| 0                              | 1-byte communication mode                                   |  |  |  |
| 1 Automatic communication mode |                                                             |  |  |  |

| ATM0 | Automatic communication mode specification                                                            |
|------|-------------------------------------------------------------------------------------------------------|
| 0    | Single transfer mode (stops at the address specified by the ADTP0 register)                           |
| 1    | Repeat transfer mode (after transfer is complete, clear the ADTC0 register to 00H to resume transfer) |

| MASTER | CSIA0 master/slave mode specification           |  |  |
|--------|-------------------------------------------------|--|--|
| 0      | Slave mode (synchronous with SCKA0 input clock) |  |  |
| 1      | Master mode (synchronous with internal clock)   |  |  |

| TXEA0 Control of transmit operation enable/disable |   |                                               |  |  |
|----------------------------------------------------|---|-----------------------------------------------|--|--|
|                                                    | 0 | Transmit operation disabled (SOA0: Low level) |  |  |
| 1 Transmit operation enabled                       |   | Transmit operation enabled                    |  |  |

| RXEA0 | Control of receive operation enable/disable |  |  |  |
|-------|---------------------------------------------|--|--|--|
| 0     | Receive operation disabled                  |  |  |  |
| 1     | Receive operation enabled                   |  |  |  |

| DIR0 | First bit specification |
|------|-------------------------|
| 0    | MSB                     |
| 1    | LSB                     |

**Note** Automatic data transfer address count register 0 (ADTC0), serial trigger register 0 (CSIT0), serial I/O shift register 0 (SIOA0), and bit 0 (TSF0) of serial status register 0 (CSIS0) are reset.

## Cautions 1. When CSIAE0 = 0, the buffer RAM cannot be accessed.

- 2. When CSIAE0 is changed from 1 to 0, the registers and bits mentioned in Note above are asynchronously initialized. To set CSIAE0 = 1 again, be sure to re-set the initialized registers.
- 3. When CSIAE0 is re-set to 1 after CSIAE0 is changed from 1 to 0, it is not guaranteed that the value of the buffer RAM will be retained.

## (2) Serial status register 0 (CSIS0)

This is an 8-bit register used to select the base clock, control the communication operation, and indicate the status of serial interface CSIA0.

This register can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input clears this register to 00H. However, rewriting CSIS0 is prohibited when bit 0 (TSF0) is 1.

## Figure 17-4. Format of Serial Status Register 0 (CSIS0) (1/2)

Address: FF91H After reset: 00H R/WNote 1

| Symbol | 7 | 6     | 5     | 4      | 3       | 2     | 1     | 0    |
|--------|---|-------|-------|--------|---------|-------|-------|------|
| CSIS0  | 0 | CKS00 | STBE0 | BUSYE0 | BUSYLV0 | ERRE0 | ERRF0 | TSF0 |

| [ | CKS00 | Base clock (fw) selection <sup>Note 2</sup> |
|---|-------|---------------------------------------------|
|   | 0     | fx (10 MHz)                                 |
|   | 1     | fx/2 (5 MHz)                                |

| STBE0 <sup>Notes 3, 4</sup> | Strobe output enable/disable |
|-----------------------------|------------------------------|
| 0                           | Strobe output disabled       |
| 1                           | Strobe output enabled        |

| BUSYE0 | Busy signal detection enable/disable                                            |
|--------|---------------------------------------------------------------------------------|
| 0      | Busy signal detection disabled (input via BUSY0 pin is ignored)                 |
| 1      | Busy signal detection enabled and communication wait by busy signal is executed |

| BUSYLV0 <sup>Note 5</sup> | Busy signal active level setting |
|---------------------------|----------------------------------|
| 0                         | Low level                        |
| 1                         | High level                       |

## Notes 1. Bits 0 and 1 are read-only.

- 2. Set the base clock to satisfy the following conditions.
  - VDD = 4.0 to 5.5 V: Base clock  $\leq$  10 MHz
  - V<sub>DD</sub> = 3.3 to 4.0 V: Base clock  $\leq$  8.38 MHz
  - VDD = 2.7 to 3.3 V: Base clock  $\leq$  5 MHz
  - V<sub>DD</sub> = 2.5 to 2.7 V: Base clock ≤ 2.5 MHz (standard products, (A) grade products only)
- **3.** STBE0 is valid only in master mode.
- 4. When STBE0 is set to 1, two transfer clocks are consumed between byte transfers regardless of the setting of automatic data transfer interval specification register 0 (ADTI0). That is, 10 transfer clocks are used for 1-byte transfer if ADTI0 = 00H is set.
- 5. In bit error detection by busy input, the active level specified by BUSYLV0 is detected.

## Caution Be sure to clear bit 7 to 0.

**Remarks 1.** Figures in parentheses apply to operation with fx = 10 MHz.

2. fx: X1 input clock oscillation frequency

<R>

| ERRE0 <sup>Note</sup> | Bit error detection enable/disable |  |
|-----------------------|------------------------------------|--|
| 0                     | Error detection disabled           |  |
| 1                     | Error detection enabled            |  |

## Figure 17-4. Format of Serial Status Register 0 (CSIS0) (2/2)

| ERRF0 | Bit error detection flag                                                                                                                                                                                                                                  |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | <ul> <li>Bit 7 (CSIAE0) of serial operation mode specification register 0 (CSIMA0) = 0</li> <li>At reset input</li> <li>When communication is started by setting bit 0 (ATSTA0) of serial trigger register 0 (CSIT0) to 1 or writing to SIOA0.</li> </ul> |
| 1     | Bit error detected (when ERRE0 = 1, the level specified by BUSYLV0 during the data bit transfer period is detected via BUSY0 pin input).                                                                                                                  |

| TSF0 | Transfer status detection flag                                                                                                                                                                                                                                                |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | <ul> <li>Bit 7 (CSIAE0) of serial operation mode specification register 0 (CSIMA0) = 0</li> <li>At reset input</li> <li>At the end of the specified transfer</li> <li>When transfer is stopped by setting bit 1 (ATSTP0) of serial trigger register 0 (CSIT0) to 1</li> </ul> |
| 1    | From the transfer start to the end of the specified transfer                                                                                                                                                                                                                  |

**Note** The ERRE0 setting is valid even when BUSYE0 = 0.

Caution When TSF0 is 1, rewriting serial operation mode specification register 0 (CSIMA0), serial status register 0 (CSIS0), divisor selection register 0 (BRGCA0), automatic data transfer address point specification register 0 (ADTP0), automatic data transfer interval specification register 0 (ADTI0), and serial I/O shift register 0 (SIOA0) are prohibited. However, these registers can be read and re-written to the same value. In addition, the buffer RAM can be rewritten during transfer.

## (3) Serial trigger register 0 (CSIT0)

This is an 8-bit register used to control execution/stop of automatic data transfer between buffer RAM and serial I/O shift register 0 (SIOA0).

This register can be set by a 1-bit or 8-bit memory manipulation instruction.

**RESET** input clears this register to 00H. However, manipulate only when bit 6 (ATE0) of serial operation mode specification register 0 (CSIMA0) is 1 (manipulation prohibited when ATE0 = 0).

## Figure 17-5. Format of Serial Trigger Register 0 (CSIT0)

Address: FF92H After reset: 00H R/W

| Symbol | 7 | 6 | 5 | 4 | 3 | 2 | <1>    | <0>    |
|--------|---|---|---|---|---|---|--------|--------|
| CSIT0  | 0 | 0 | 0 | 0 | 0 | 0 | ATSTP0 | ATSTA0 |

| ATSTP0 | Automatic data transfer stop    |
|--------|---------------------------------|
| 0      | _                               |
| 1      | Automatic data transfer stopped |
|        |                                 |
| ATSTA0 | Automatic data transfer start   |
| 0      | _                               |
|        | Automatic data transfer started |

- Cautions 1. Even if ATSTP0 or ATSTA0 is set to 1, automatic transfer cannot be started/stopped until 1byte transfer is complete.
  - 2. ATSTP0 and ATSTA0 change to 0 automatically after the interrupt signal INTACSI is generated.
  - 3. After automatic data transfer is stopped, the data address when the transfer stopped is stored in automatic data transfer address count register 0 (ADTC0). However, since no function to restart automatic data transfer is incorporated, when transfer is stopped by setting ATSTP0 = 1, start automatic data transfer by ATSTA0 after re-setting the registers.

## (4) Divisor selection register 0 (BRGCA0)

0

1

1

1

1

This is an 8-bit register used to select the base clock divisor of CSIA0.

This register can be set by an 8-bit memory manipulation instruction. However, when bit 0 (TSF0) of serial status register 0 (CSIS0) is 1, rewriting BRGCA0 is prohibited.

#### After reset: 03H R/W Address: FF93H Symbol 7 6 5 4 3 2 1 0 **BRGCA0** 0 BRGCA01 BRGCA00 0 0 0 0 0 BRGCA01 BRGCA00 CSIA0 base clock (fw) divisor selection 0 0 fw/6 (1.67 MHz)

### Figure 17-6. Format of Divisor Selection Register 0 (BRGCA0)

**Remarks** 1. Figures in parentheses apply to operation with fw = 10 MHz.

fw/23 (1.25 MHz)

fw/2<sup>4</sup> (625 kHz) fw/2<sup>5</sup> (312.5 kHz)

2. fw: Base clock frequency selected by CKS00 bit of CSIS0 register

## (5) Automatic data transfer address point specification register 0 (ADTP0)

This is an 8-bit register used to specify the buffer RAM address that ends transfer during automatic data transfer (bit 6 (ATE0) of serial operation mode specification register 0 (CSIMA0) = 1).

This register can be set by an 8-bit memory manipulation instruction. However, when bit 0 (TSF0) of serial status register 0 (CSIS0) is 1, rewriting ADTP0 is prohibited.

In the 78K0/KF1+, 00H to 1FH can be specified because 32 bytes of buffer RAM are incorporated.

## **Example** When ADTP0 is set to 07H

8 bytes of FA00H to FA07H are transferred.

In repeat transfer mode (bit 5 (ATM0) of CSIMA0 = 1), transfer is performed repeatedly up to the address specified with ADTP0.

## **Example** When ADTP0 is set to 07H (repeat transfer mode)

Transfer is repeated as FA00H to FA07H, FA00H to FA07H, ....

#### Figure 17-7. Format of Automatic Data Transfer Address Point Specification Register 0 (ADTP0)

Address: FF94H After reset: 00H R/W

| Symbol | 7 | 6 | 5 | 4      | 3      | 2      | 1      | 0      |
|--------|---|---|---|--------|--------|--------|--------|--------|
| ADTP0  | 0 | 0 | 0 | ADTP04 | ADTP03 | ADTP02 | ADTP01 | ADTP00 |

Caution Be sure to clear bits 7 to 5 to 0.

The relationship between buffer RAM address values and ADTP0 setting values is shown below.

| Buffer RAM Address Value | ADTP0 Setting Value | Buffer RAM Address Value | ADTP0 Setting Value |
|--------------------------|---------------------|--------------------------|---------------------|
| FA00H                    | 00H                 | FA10H                    | 10H                 |
| FA01H                    | 01H                 | FA11H                    | 11H                 |
| FA02H                    | 02H                 | FA12H                    | 12H                 |
| FA03H                    | 03H                 | FA13H                    | 13H                 |
| FA04H                    | 04H                 | FA14H                    | 14H                 |
| FA05H                    | 05H                 | FA15H                    | 15H                 |
| FA06H                    | 06H                 | FA16H                    | 16H                 |
| FA07H                    | 07H                 | FA17H                    | 17H                 |
| FA08H                    | 08H                 | FA18H                    | 18H                 |
| FA09H                    | 09H                 | FA19H                    | 19H                 |
| FA0AH                    | 0AH                 | FA1AH                    | 1AH                 |
| FA0BH                    | 0BH                 | FA1BH                    | 1BH                 |
| FA0CH                    | 0CH                 | FA1CH                    | 1CH                 |
| FA0DH                    | 0DH                 | FA1DH                    | 1DH                 |
| FA0EH                    | 0EH                 | FA1EH                    | 1EH                 |
| FA0FH                    | 0FH                 | FA1FH                    | 1FH                 |

Table 17-2. Relationship Between Buffer RAM Address Values and ADTP0 Setting Values

## (6) Automatic data transfer interval specification register 0 (ADTI0)

This is an 8-bit register used to specify the interval time between 1-byte communications during automatic data transfer (bit 6 (ATE0) of serial operation mode specification register 0 (CSIMA0) = 1).

Set this register when in master mode (bit 4 (MASTER0) of CSIMA0 = 1) (setting is unnecessary in slave mode). Setting in 1-byte communication mode (bit 6 (ATE0) of CSIMA0 = 0) is also valid. When the interval time specified by ADTI0 after the end of 1-byte communication has elapsed, an interrupt request signal (INTACSI) is output. The number of clocks for the interval can be set to between 0 and 63 clocks.

This register can be set by an 8-bit memory manipulation instruction. However, when bit 0 (TSF0) of serial status register 0 (CSIS0) is 1, rewriting ADTI0 is prohibited.

#### Figure 17-8. Format of Automatic Data Transfer Interval Specification Register 0 (ADTI0)

Address: FF95H After reset: 00H R/W

| Symbol | 7 | 6 | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|---|---|--------|--------|--------|--------|--------|--------|
| ADTI0  | 0 | 0 | ADTI05 | ADTI04 | ADTI03 | ADTI02 | ADTI01 | ADTI00 |

Caution Because the setting of bit 5 (STBE0) and bit 4 (BUSYE0) of serial status register 0 (CSIS0) takes priority over the ADTI0 setting, the interval time based on the setting of STBE0 and BUSYE0 is generated even when ADTI0 is cleared to 00H.

Example Interval time when busy signal is not generated

- <1> When STBE0 = 1, BUSYE0 = 0: Interval time of two serial clocks is generated
- <2> When STBE0 = 0, BUSYE0 = 1: Interval time of one serial clock is generated
- <3> When STBE0 = 1, BUSYE0 = 1: Interval time of two serial clocks is generated

## Therefore, clearing STBE0 and BUSYE0 to 0 is required to perform no-wait transfer.

The specified interval time is the serial clock (specified by divisor selection register 0 (BRGCA0)) multiplied by an integer value.

Example When ADTI0 = 03H



Interval time of 3 clocks

## (7) Port mode register 14 (PM14)

This register sets port 14 input/output in 1-bit units.

When using P142/SCKA0, P144/SOA0, and P145/STB0 pins as the clock output, data output, or strobe output of the serial interface, clear PM142, PM144, PM145, and the output latches of P142, P144, and P145 to 0.

When using P141/BUSY0, P142/SCKA0, and P143/SIA0 pins as the busy input, clock input, or data input of the serial interface, set PM141, PM142, and PM143 to 1. At this time, the output latches of P141, P142, and P143 may be 0 or 1.

PM14 can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input sets this register to FFH.

## Figure 17-9. Format of Port Mode Register 14 (PM14)

Address: FF2EH After reset: FFH R/W

Symbol 7 6 5 4 3 2 1 0 PM14 1 PM145 PM144 PM143 PM142 PM141 PM140 1

| PM14n | P14n pin I/O mode selection (n = 0 to 5) |  |  |  |  |
|-------|------------------------------------------|--|--|--|--|
| 0     | Output mode (output buffer on)           |  |  |  |  |
| 1     | nput mode (output buffer off)            |  |  |  |  |

## 17.4 Operation of Serial Interface CSIA0

Serial interface CSIA0 has the following three modes.

- Operation stop mode
- 3-wire serial I/O mode
- 3-wire serial I/O mode with automatic transmit/receive function •

### 17.4.1 Operation stop mode

Serial communication is not executed in this mode. Therefore, the power consumption can be reduced. In addition, the P142/SCKA0, P143/SIA0, and P144/SOA0 pins can be used as ordinary I/O port pins in this mode.

## (1) Register used

The operation stop mode is set by serial operation mode specification register 0 (CSIMA0). To set the operation stop mode, clear bit 7 (CSIAE0) of CSIMA0 to 0.

## (a) Serial operation mode specification register 0 (CSIMA0)

This is an 8-bit register used to control the serial communication operation. This register can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H.

Address: FF90H After reset: 00H R/W

5 <7> 6 CSIMA0 CSIAE0 ATE0 ATM0 MASTER0

| CSIAE0 | Control of CSIA0 operation enable/disable                                                                    |
|--------|--------------------------------------------------------------------------------------------------------------|
|        | CSIA0 operation disabled (SOA0: Low level, SCKA0: High level) and asynchronously resets the internal circuit |

<3>

TXEA0

<2>

RXEA0

1

DIR0

0

0

4

## 17.4.2 3-wire serial I/O mode

The one-byte data transmission/reception is executed in the mode in which bit 6 (ATE0) of serial operation mode specification register 0 (CSIMA0) is cleared to 0.

The 3-wire serial I/O mode is useful for connecting peripheral ICs and display controllers with a clocked serial interface.

In this mode, communication is executed by using three lines: serial clock (SCKA0), serial output (SOA0), and serial input (SIA0) lines.

## (1) Registers used

- Serial operation mode specification register 0 (CSIMA0)<sup>Note 1</sup>
- Serial status register 0 (CSIS0)Note 2
- Divisor selection register 0 (BRGCA0)
- Port mode register 14 (PM14)
- Port register 14 (P14)
- Notes 1. Bits 7, 6, and 4 to 1 (CSIAE0, ATE0, MASTER0, TXEA0, RXEA0, and DIR0) are used. Setting of bit 5 (ATM0) is invalid.
  - 2. Only bit 6 (CKS00) and bit 0 (TSF0) are used.

The basic procedure of setting an operation in the 3-wire serial I/O mode is as follows.

- <1> Set bit 6 (CKS00) of the CSIS0 register (see Figure 17-4).
- <2> Set the BRGCA0 register (see Figure 17-6)<sup>Note 1</sup>.
- <3> Set bits 4 to 1 (MASTER0, TXEA0, RXEA0, and DIR0) of the CSIMA0 register (see Figure 17-3).
- <4> Set bit 7 (CSIAE0) of the CSIMA0 register to 1 and clear bit 6 (ATE0) to 0.
- <5> Write data to serial I/O shift register 0 (SIOA0).  $\rightarrow$  Data transmission/reception is started<sup>Note 2</sup>.
- Notes 1. This register does not have to be set when the slave mode is specified (MASTER0 = 0).
  - 2. Write dummy data to SIOA0 only for reception.
- Caution Take relationship with the other party of communication when setting the port mode register and port register.

The relationship between the register settings and pins is shown below.

| CSIAE0 | ATE0 | MASTER0 | PM143               | P143                | PM144               | P144                | PM142               | P142                | Serial I/O                       | Serial Clock                    |                        | Pin Function           |                   |
|--------|------|---------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|----------------------------------|---------------------------------|------------------------|------------------------|-------------------|
|        |      |         |                     |                     |                     |                     |                     |                     | Shift<br>Register 0<br>Operation | Counter<br>Operation<br>Control | SIA0/<br>P143          |                        |                   |
| 0      | ×    | ×       | × <sup>Note 1</sup> | Operation stopped                | Clear                           | P143                   | P144                   | P142              |
| 1      | 0    | 0       | 1 <sup>Note 2</sup> | × <sup>Note 2</sup> | 0 <sup>Note 3</sup> | 0 <sup>Note 3</sup> | 1                   | ×                   | Operation<br>enabled             | Count operation                 | SIA0 <sup>Note 2</sup> | SOA0 <sup>Note 3</sup> | SCKA0<br>(input)  |
|        |      | 1       |                     |                     |                     |                     | 0                   | 1                   | ſ                                |                                 |                        |                        | SCKA0<br>(output) |

Table 17-3. Relationship Between Register Settings and Pins

## **Notes** 1. Can be set as port function.

- 2. Can be used as P143 when only transmission is performed. Clear bit 2 (RXEA0) of CSIMA0 to 0.
- 3. Can be used as P144 when only reception is performed. Clear bit 3 (TXEA0) of CSIMA0 to 0.

| ×:       | don't care                                                       |
|----------|------------------------------------------------------------------|
| CSIAE0:  | Bit 7 of serial operation mode specification register 0 (CSIMA0) |
| ATE0:    | Bit 6 of CSIMA0                                                  |
| MASTER0: | Bit 4 of CSIMA0                                                  |
| PM14×:   | Port mode register                                               |
| P14×:    | Port output latch                                                |
|          | CSIAE0:<br>ATE0:<br>MASTER0:<br>PM14×:                           |

## (2) 1-byte transmission/reception communication operation

## (a) 1-byte transmission/reception

When bit 7 (CSIAE0) and bit 6 (ATE0) of serial operation mode specification register 0 (CSIMA0) = 1, 0, respectively, if communication data is written to serial I/O shift register 0 (SIOA0), the data is output via the SOA0 pin in synchronization with the  $\overline{SCKA0}$  falling edge, and then input via the SIA0 pin in synchronization with  $\overline{SCKA0}$  falling edge, and stored in the SIOA0 register in synchronization with the rising edge 1 clock later.

Data transmission and data reception can be performed simultaneously.

If only reception is to be performed, communication can only be started by writing a dummy value to the SIOA0 register.

When communication of 1 byte is complete, an interrupt request signal (INTACSI) is generated.

In 1-byte transmission/reception, the setting of bit 5 (ATM0) of CSIMA0 is invalid.

Be sure to read data after confirming that bit 0 (TSF0) of serial status register 0 (CSIS0) = 0.



Figure 17-10. 3-Wire Serial I/O Mode Timing

Caution The SOA0 pin becomes low level by an SIOA0 write.

## (b) Data format

SOA0

DI0

DI1

DI2

In the data format, data is changed in synchronization with the SCKA0 falling edge as shown below. The data length is fixed to 8 bits and the data communication direction can be switched by the specification of bit 1 (DIR0) of serial operation mode specification register 0 (CSIMA0).





DI3

DI4

DI5

DI6

DI7

(a) MSB-first (DIR0 bit = 0)

## (c) Switching MSB/LSB as start bit

Figure 17-12 shows the configuration of serial I/O shift register 0 (SIOA0) and the internal bus. As shown in the figure, MSB/LSB can be read/written in reverse form.

Switching MSB/LSB as the start bit can be specified using bit 1 (DIR0) of serial operation mode specification register 0 (CSIMA0).



Figure 17-12. Transfer Bit Order Switching Circuit

Start bit switching is realized by switching the bit order for data written to SIOA0. The SIOA0 shift order remains unchanged.

Thus, switching between MSB-first and LSB-first must be performed before writing data to the shift register.

#### (d) Communication start

Serial communication is started by setting communication data to serial I/O shift register 0 (SIOA0) when the following two conditions are satisfied.

- Serial interface CSIA0 operation control bit (CSIAE0) = 1
- Serial communication is not in progress

#### Caution If CSIAE0 is set to 1 after data is written to SIOA0, communication does not start.

Upon termination of 8-bit communication, serial communication automatically stops and the interrupt request flag (ACSIIF) is set.

## 17.4.3 3-wire serial I/O mode with automatic transmit/receive function

Up to 32 bytes of data can be transmitted/received without using software in the mode in which bit 6 (ATE0) of serial operation mode specification register 0 (CSIMA0) is set to 1. After communication is started, only data of the set number of bytes stored in RAM in advance can be transmitted, and only data of the set number of bytes can be received and stored in RAM.

In addition, to transmit/receive data continuously, handshake signals (STB0 and BUSY0) generated by hardware are supported. Therefore, connection to peripheral LSIs such as OSD (On Screen Display) LSIs and LCD controller/drivers can be easily realized.

## (1) Registers used

- Serial operation mode specification register 0 (CSIMA0)
- Serial status register 0 (CSIS0)
- Serial trigger register 0 (CSIT0)
- Divisor selection register 0 (BRGCA0)
- Automatic data transfer address point specification register 0 (ADTP0)
- Automatic data transfer interval specification register 0 (ADTI0)
- Port mode register 14 (PM14)
- Port register 14 (P14)

The relationship between the register settings and pins is shown below.

# Caution A wait state may be generated when data is written to the buffer RAM. For details, see CHAPTER 34 CAUTIONS FOR WAIT.

## Table 17-4. Relationship Between Register Settings and Pins

| CSIAE0 | ATE0 | MASTER0 | STBE0               | BUSYE0              | ERRE0   | PM143   | P143                     | PM144   | P144                     | PM142   | P142                     | PM145               | P145                | PM141               | P141                | Serial I/O                    | Serial Clock                 | Pin Function           |       |                  |               |       |  |
|--------|------|---------|---------------------|---------------------|---------|---------|--------------------------|---------|--------------------------|---------|--------------------------|---------------------|---------------------|---------------------|---------------------|-------------------------------|------------------------------|------------------------|-------|------------------|---------------|-------|--|
|        |      |         |                     |                     |         |         |                          |         |                          |         |                          |                     |                     |                     |                     | Shift Register<br>0 Operation | Counter<br>Operation Control |                        |       |                  | STB0/<br>P145 |       |  |
| 0      | ×    | ×       | ×                   | ×Note 1             | ×Note 1 | ×Note 1 | $\times^{\rm Note \; 1}$ | ×Note 1 | $\times^{\rm Note \; 1}$ | ×Note 1 | $\times^{\rm Note \; 1}$ | ×Note 1             | ×Note 1             | ×Note 1             | ×Note 1             | Operation stopped             | Clear                        | P143                   | P144  | P142             | P145          | P141  |  |
| 1      | 1    | 0       | × <sup>Note 1</sup> | × <sup>Note 1</sup> | 0/1     | 1       | ×                        | 0       | 0                        | 1       | ×                        | × <sup>Note 1</sup> | × <sup>Note 1</sup> | × <sup>Note 1</sup> | × <sup>Note 1</sup> | Operation enabled             | Count operation              | SIA0 <sup>Note 2</sup> | SOA10 | SCKA0<br>(input) | P145          | P141  |  |
|        |      | 1       | 0                   | 0                   | 0/1     |         |                          |         |                          | 0       | 1                        | × <sup>Note 1</sup> | × <sup>Note 1</sup> | ×Note 1             | × <sup>Note 1</sup> |                               |                              |                        |       |                  | P145          | P141  |  |
|        |      |         | 1                   | 1                   | 0/1     |         |                          |         |                          |         |                          | 0                   | 0                   | 1                   | ×                   |                               |                              |                        |       | (output)         | STB0          | BUSY0 |  |

## Notes 1. Can be set as port function.

2. Can be used as P143 when only transmission is performed. Clear bit 2 (RXEA0) of CSIMA0 to 0.

| Remark | ×:       | don't care                                                       |
|--------|----------|------------------------------------------------------------------|
|        | CSIAE0:  | Bit 7 of serial operation mode specification register 0 (CSIMA0) |
|        | ATE0:    | Bit 6 of CSIMA0                                                  |
|        | MASTER0: | Bit 4 of CSIMA0                                                  |
|        | STBE0:   | Bit 5 of serial status register 0 (CSIS0)                        |
|        | BUSYE0:  | Bit 4 of CSIS0                                                   |
|        | ERRE0:   | Bit 2 of CSIS0                                                   |
|        | PM14×:   | Port mode register                                               |
|        | P14×:    | Port output latch                                                |

User's Manual U16819EJ3V0UD

## (2) Automatic transmit/receive data setting

## (a) Transmit data setting

- <1> Write transmit data from the least significant address FA00H of buffer RAM (up to FA1FH at maximum). The transmit data should be in the order from lower address to higher address.
- <2> Set the automatic data transfer address point specification register 0 (ADTP0) to the value obtained by subtracting 1 from the number of transmit data bytes.

## (b) Setting example of automatic transmission/reception mode

- <1> Set bit 7 (CSIAE0) and bit 6 (ATE0) of serial operation mode specification register 0 (CSIMA0) to 1.
- <2> Set bit 2 (RXEA0) and bit 3 (TXEA0) of CSIMA0 to 1.
- <3> Set a data transfer interval in automatic data transfer interval specification register 0 (ADTI0).
- <4> Set bit 0 (ATSTA0) of serial trigger register 0 (CSIT0) to 1.

# Caution Take relationship with the other party of communication when setting the port mode register and port register.

The following operations are automatically carried out when (a) and (b) are carried out.

- After the buffer RAM data indicated by automatic data transfer address count register 0 (ADTC0) is transferred to SIOA0, transmission is carried out (start of automatic transmission/reception).
- The received data is written to the buffer RAM address indicated by ADTCO.
- ADTC0 is incremented and the next data transmission/reception is carried out. Data transmission/reception continues until the ADTC0 incremental output matches the set value of automatic data transfer address point specification register 0 (ADTP0) (end of automatic transmission/reception). However, if bit 5 (ATM0) of CSIMA0 is set to 1 (repeat mode), ADTC0 is cleared after a match between ADTP0 and ADTC0, and then repeated transmission/reception is started.
- When automatic transmission/reception is terminated, TSF0 is cleared to 0.

## (3) Automatic transmission/reception communication operation

## (a) Automatic transmission/reception mode

Automatic transmission/reception can be performed using buffer RAM.

The data stored in the buffer RAM is output from the SOA0 pin via the SIOA0 register in synchronization with the SCKA0 falling edge by performing (a) and (b) in (2) Automatic transmit/receive data setting. The data is then input from the SIA0 pin via the SIOA0 register in synchronization with the SCKA0 falling edge and the receive data is stored in the buffer RAM in synchronization with the rising edge 1 clock later.

Data transfer ends if bit 0 (TSF0) of serial status register 0 (CSIS0) is set to 1 when any of the following conditions is met.

- Reset by clearing bit 7 (CSIAE0) of the CSIMA0 register to 0
- Transfer of 1 byte is complete by setting bit 1 (ATSTP0) of the CSIT0 register to 1
- Transfer of 1 byte is complete when bit 1 (ERRF0) of the CSIS0 register becomes 1 while bit 2 (ERRE0) = 1
- Transfer of the range specified by the ADTP0 register is complete

At this time, an interrupt request signal (INTACSI) is generated except when the CSIAE0 bit = 0.

If a transfer is terminated in the middle, transfer starting from the remaining data is not possible. Read automatic data transfer address count register 0 (ADTC0) to confirm how much of the data has already been transferred and re-execute transfer by performing (a) and (b) in (2) Automatic transmit/receive data setting.

In addition, when busy control and strobe control are not performed, the BUSY0/BUZ/INTP7/P141 and STB0/P145 pins can be used as ordinary I/O port pins.

Figure 17-13 shows the operation timing in automatic transmission/reception mode and Figure 17-14 shows the operation flowchart. Figure 17-15 shows the operation of internal buffer RAM when 6 bytes of data are transmitted/received.





- in the automatic transmission/reception mode, the Cautions 1. Because. automatic transmit/receive function writes/reads data to/from the internal buffer RAM after 1byte transmission/reception, an interval is inserted until the next transmission/reception. As the buffer RAM write/read is performed at the same time as CPU processing, the interval is dependent upon the value of automatic data transfer interval specification register 0 (ADTI0) and the set values of bits 5 and 4 (STBE0, BUSYE0) of serial status register 0 (CSIS0) (see (5) **Automatic** transmit/receive interval time).
  - 2. If an access to the buffer RAM by the CPU conflicts with an access to the buffer RAM by serial interface CSIA0 during the interval period, the interval time specified by automatic data transfer interval specification register 0 (ADTI0) may be extended.
- Remark ACSIIF: Interrupt request flag TSF0: Bit 0 of serial status register 0 (CSIS0)







- ADTI0: Automatic data transfer interval specification register 0
- ATSTA0: Bit 0 of serial trigger register 0 (CSIT0)
- SIOA0: Serial I/O shift register 0
- ADTC0: Automatic data transfer address count register 0
- TSF0: Bit 0 of serial status register 0 (CSIS0)
- Note A wait state may be generated when data is written to the buffer RAM. For details, see CHAPTER 34 CAUTIONS FOR WAIT.

In 6-byte transmission/reception (ATM0 = 0, RXEA0 = 1, TXEA0 = 1) in automatic transmission/reception mode, internal buffer RAM operates as follows.

## (i) Starting transmission/reception (see Figure 17-15 (a).)

When bit 0 (ATSTA0) of serial trigger register 0 (CSIT0) is set to 1, transmit data 1 (T1) is transferred from the internal buffer RAM to SIOA0. When transmission of the first byte is completed, receive data 1 (R1) is transferred from SIOA0 to the buffer RAM, and automatic data transfer address count register 0 (ADTC0) is incremented. Then transmit data 2 (T2) is transferred from the internal buffer RAM to SIOA0.

### (ii) 4th byte transmission/reception point (see Figure 17-15 (b).)

Transmission/reception of the third byte is completed, and transmit data 4 (T4) is transferred from the internal buffer RAM to SIOA0. When transmission of the fourth byte is completed, the receive data 4 (R4) is transferred from SIOA0 to the internal buffer RAM, and ADTC0 is incremented.

## (iii) Completion of transmission/reception (see Figure 17-15 (c).)

When transmission of the sixth byte is completed, receive data 6 (R6) is transferred from SIOA0 to the internal buffer RAM, and the interrupt request flag (ACSIIF) is set (INTACSI generation). Bit 0 (TSF0) of serial status register 0 (CSIS0) is cleared.

## Figure 17-15. Internal Buffer RAM Operation in 6-Byte Transmission/Reception (in Automatic Transmission/Reception Mode) (1/2)



## (a) Starting transmission/reception





## (b) 4th byte transmission/reception







#### (b) Automatic transmission mode

In this mode, the specified number of 8-bit unit data is transmitted.

Serial communication is started when bit 0 (ATSTA0) of serial trigger register 0 (CSIT0) is set to 1 while bit 7 (CSIAE0), bit 6 (ATE0), and bit 3 (TXEA0) of serial operation mode specification register 0 (CSIMA0) are set to 1.

When the final byte has been transmitted, an interrupt request flag (ACSIIF) is set. The termination of automatic transmission and reception can also be judged by bit 0 (TSF0) of serial status register 0 (CSIS0).

If a receive operation, busy control and strobe control are not executed, the SIA0/P143, BUSY0/BUZ/INTP7/P141, and STB0/P145 pins can be used as normal I/O port pins.

Figure 17-16 shows the automatic transmission mode operation timing, and Figure 17-17 shows the operation flowchart. Figure 17-18 shows the operation of the internal buffer RAM when 6 bytes of data are transmitted.





- Cautions 1. Because, in the automatic transmission mode, the automatic transmit/receive function reads data from the internal buffer RAM after 1-byte transmission, an interval is inserted until the next transmission. As the buffer RAM read is performed at the same time as CPU processing, the interval is dependent upon the value of automatic data transfer interval specification register 0 (ADTI0) and the set values of bits 5 and 4 (STBE0, BUSYE0) of serial status register 0 (CSIS0) (see (5) Automatic transmit/receive interval time).
  - 2. If an access to the buffer RAM by the CPU conflicts with an access to the buffer RAM by serial interface CSIA0 during the interval period, the interval time specified by automatic data transfer interval specification register 0 (ADTI0) may be extended.
- Remark ACSIIF: Interrupt request flag TSF0: Bit 0 of serial status register 0 (CSIS0)





- ADTP0: Automatic data transfer address point specification register 0
  ADTI0: Automatic data transfer interval specification register 0
  ATSTA0: Bit 0 of serial trigger register 0 (CSIT0)
  SIOA0: Serial I/O shift register 0
- ADTC0: Automatic data transfer address count register 0
- TSF0: Bit 0 of serial status register 0 (CSIS0)
- Note A wait state may be generated when data is written to the buffer RAM. For details, see CHAPTER 34 CAUTIONS FOR WAIT.

In 6-byte transmission (ATM0 = 0, RXEA0 = 0, TXEA0 = 1, ATE0 = 1) in automatic transmission mode, internal buffer RAM operates as follows.

### (i) Starting transmission (see Figure 17-18 (a).)

When bit 0 (ATSTA0) of serial trigger register 0 (CSIT0) is set to 1, transmit data 1 (T1) is transferred from the internal buffer RAM to SIOA0. When transmission of the first byte is completed, automatic data transfer address count register 0 (ADTC0) is incremented. Then transmit data 2 (T2) is transferred from the internal buffer RAM to SIOA0.

## (ii) 4th byte transmission point (see Figure 17-18 (b).)

Transmission of the third byte is completed, and transmit data 4 (T4) is transferred from the internal buffer RAM to SIOA0. When transmission of the fourth byte is completed, ADTC0 is incremented.

## (iii) Completion of transmission (see Figure 17-18 (c).)

When transmission of the sixth byte is completed, the interrupt request flag (ACSIIF) is set (INTACSI generation). Bit 0 (TSF0) of serial status register 0 (CSIS0) is cleared.

## Figure 17-18. Internal Buffer RAM Operation in 6-Byte Transmission (in Automatic Transmission Mode) (1/2)



#### (a) Starting transmission

## Figure 17-18. Internal Buffer RAM Operation in 6-Byte Transmission (in Automatic Transmission Mode) (2/2)



## (b) 4th byte transmission point







## (c) Repeat transmission mode

In this mode, data stored in the internal buffer RAM is transmitted repeatedly.

Serial communication is started when bit 0 (ATSTA0) of serial trigger register 0 (CSIT0) is set to 1 while bit 7 (CSIAE0), bit 6 (ATE0), bit 5 (ATM0), and bit 3 (TXEA0) of serial operation mode specification register 0 (CSIMA0) are set to 1.

Unlike the basic transmission mode, after the number of setting bytes has been transmitted, the interrupt request flag (ACSIIF) is not set, automatic data transfer address count register 0 (ADTC0) is reset to 0, and the internal buffer RAM contents are transmitted again.

When a reception operation, busy control and strobe control are not performed, the SIA0/P143, BUSY0/BUZ/INTP7/P141, and STB0/P145 pins can be used as ordinary I/O port pins.

The repeat transmission mode operation timing is shown in Figure 17-19, and the operation flowchart in Figure 17-20. Figure 17-21 shows the operation of the internal buffer RAM when 6 bytes of data are transmitted in the repeat transmission mode.





- Cautions 1. Because, in the repeat transmission mode, a read is performed on the buffer RAM after the transmission of one byte, the interval is included in the period up to the next transmission. As the buffer RAM read is performed at the same time as CPU processing, the interval is dependent upon automatic data transfer interval specification register 0 (ADTI0) and the set values of bits 5 and 4 (STBE0, BUSYE0) of serial status register 0 (CSIS0) (see (5) Automatic transmit/receive interval time).
  - 2. If an access to the buffer RAM by the CPU conflicts with an access to the buffer RAM by serial interface CSIA0 during the interval period, the interval time specified by automatic data transfer interval specification register 0 (ADTI0) may be extended.



## Figure 17-20. Repeat Transmission Mode Flowchart

| ADTP0:  | Automatic data transfer address point specification register |
|---------|--------------------------------------------------------------|
| ADTI0:  | Automatic data transfer interval specification register 0    |
| ATSTA0: | Bit 0 of serial trigger register 0 (CSIT0)                   |
| SIOA0:  | Serial I/O shift register 0                                  |
| ADTC0:  | Automatic data transfer address count register 0             |

Note A wait state may be generated when data is written to the buffer RAM. For details, see CHAPTER 34 CAUTIONS FOR WAIT.

In 6-byte transmission (ATM0 = 1, RXEA0 = 0, TXEA0 = 1, ATE0 = 1) in repeat transmission mode, internal buffer RAM operates as follows.

### (i) Starting transmission (see Figure 17-21 (a).)

When bit 0 (ATSTA0) of serial trigger register 0 (CSIT0) is set to 1, transmit data 1 (T1) is transferred from the internal buffer RAM to SIOA0. When transmission of the first byte is completed, automatic data transfer address count register 0 (ADTC0) is incremented. Then transmit data 2 (T2) is transferred from the internal buffer RAM to SIOA0.

## (ii) Upon completion of transmission of 6 bytes (see Figure 17-21 (b).)

When transmission of the sixth byte is completed, the interrupt request flag (ACSIIF) is not set. ADTC0 is reset to 0.

## (iii) 7th byte transmission point (see Figure 17-21 (c).)

Transmit data 1 (T1) is transferred from the internal buffer RAM to SIOA0 again. When transmission of the first byte is completed, ADTC0 is incremented. Then transmit data 2 (T2) is transferred from the internal buffer RAM to SIOA0.

## Figure 17-21. Internal Buffer RAM Operation in 6-Byte Transmission (in Repeat Transmission Mode) (1/2)



#### (a) Starting transmission

## Figure 17-21. Internal Buffer RAM Operation in 6-Byte Transmission (in Repeat Transmission Mode) (2/2)



## (b) Upon completion of transmission of 6 bytes





## (d) Data format

In the data format, data is changed in synchronization with the SCKA0 falling edge as shown below. The data length is fixed to 8 bits and the data transfer direction can be switched by the specification of bit 1 (DIR0) of serial operation mode specification register 0 (CSIMA0).

## Figure 17-22. Format of CSIA0 Transmit/Receive Data



## (e) Automatic transmission/reception suspension and restart

Automatic transmission/reception can be temporarily suspended by setting bit 1 (ATSTP0) of serial trigger register 0 (CSIT0) to 1.

During 8-bit data communication, the transmission/reception is not suspended. It is suspended upon completion of 8-bit data communication.

When suspended, bit 0 (TSF0) of serial status register 0 (CSIS0) is cleared to 0 after transfer of the 8th bit.

- Cautions 1. If the HALT instruction is executed during automatic transmission/reception, communication is suspended and the HALT mode is set if during 8-bit data communication. When the HALT mode is cleared, automatic transmission/reception is restarted from the suspended point.
  - 2. When suspending automatic transmission/reception, do not change the operating mode to 3-wire serial I/O mode while TSF0 = 1.

## Figure 17-23. Automatic Transmission/Reception Suspension and Restart



ATSTP0: Bit 1 of serial trigger register 0 (CSIT0) ATSTA0: Bit 0 of CSIT0

## (4) Synchronization control

Busy control and strobe control are functions used to synchronize transmission/reception between the master device and a slave device.

By using these functions, a shift in bits being transmitted or received can be detected.

## (a) Busy control option

Busy control is a function to keep the serial transmission/reception by the master device waiting while the busy signal output by a slave device to the master is active.

When using this busy control option, the following conditions must be satisfied.

- Bit 6 (ATE0) of serial operation mode specification register 0 (CSIMA0) is set to 1.
- Bit 4 (BUSYE0) of serial status register 0 (CSIS0) is set to 1.

Figure 17-24 shows the system configuration of the master device and slave device when the busy control option is used.





The master device inputs the busy signal output by the slave device to the BUSY0/BUZ/INTP7/P141 pin. The master device samples the input busy signal in synchronization with the falling of the serial clock. Even if the busy signal becomes active while 8-bit data is being transmitted or received, transmission/reception by the master is not kept waiting. If the busy signal is active at the rising edge of the serial clock one clock after completion of transmission/reception of the 8-bit data, the busy input becomes valid. After that, the master transmission/reception is kept waiting while the busy signal is active.

The active level of the busy signal is set by bit 3 (BUSYLV0) of CSIS0.

BUSYLV0 = 1: Active-high BUSYLV0 = 0: Active-low

When using the busy control option, select the internal clock as the serial clock. Control with the busy signal cannot be implemented with the external clock.

Figure 17-25 shows the operation timing when the busy control option is used.

Caution Busy control cannot be used simultaneously with the interval time control function of automatic data transfer interval specification register 0 (ADTI0).



Figure 17-25. Operation Timing When Busy Control Option Is Used (When BUSYLV0 = 1)

Remark ACSIIF: Interrupt request flag TSF0: Bit 0 of serial status register 0 (CSIS0)

When the busy signal becomes inactive, waiting is released. If the sampled busy signal is inactive, transmission/reception of the next 8-bit data is started at the falling edge of the next serial clock.

Because the busy signal is asynchronous with the serial clock, it takes up to 1 clock until the busy signal is sampled, even if made inactive by the slave. It takes 0.5 clock until data transfer is started after the busy signal was sampled.

To accurately release waiting, the slave must keep the busy signal inactive at least for the duration of 1.5 clock.

Figure 17-26 shows the timing of the busy signal and releasing the waiting. This figure shows an example in which the busy signal is active as soon as transmission/reception has been started.





## (b) Busy & strobe control option

Strobe control is a function used to synchronize data transmission/reception between the master and slave devices. The master device outputs the strobe signal from the STB0/P145 pin when 8-bit transmission/reception has been completed. By this signal, the slave device can determine the timing of the end of data transmission. Therefore, synchronization is established even if a bit shift occurs because noise is superimposed on the serial clock, and transmission of the next byte is not affected by the bit shift.

To use the strobe control option, the following conditions must be satisfied:

- Bit 6 (ATE0) of the serial operation mode specification register 0 (CSIMA0) is set to 1.
- Bit 5 (STBE0) of serial status register 0 (CSIS0) is set to 1.

Usually, the busy control and strobe control options are simultaneously used as handshake signals. In this case, the strobe signal is output from the STB0/P145 pin, the BUSY0/BUZ/INTP7/P141 pin can be sampled to keep transmission/reception waiting while the busy signal is input.

A high level lasting for one transfer clock is output from the STB0/P145 pin in synchronization with the falling edge of the ninth serial clock as the strobe signal. The busy signal is detected at the rising edge of the serial clock two clocks after 8-bit data transmission/reception completion.

When the strobe control option is not used, the P145/STB0 pin can be used as a normal I/O port pin.

Figure 17-27 shows the operation timing when the busy & strobe control options are used.

When the strobe control option is used, the interrupt request flag (ACSIIF) that is set on completion of transmission/reception is set after the strobe signal is output.



| SCKA0  |                                                      |
|--------|------------------------------------------------------|
| SOA0   | XD7XD6XD5XD4XD3XD2XD1XD0<br>XD7XD6XD5XD4XD3XD2XD1XD0 |
| SIA0   | XD7XD6XD5XD4XD3XD2XD1XD0<br>XD7XD6XD5XD4XD3XD2XD1XD0 |
| STB0   |                                                      |
| BUSY0  |                                                      |
| ACSIIF |                                                      |
|        | Busy input released                                  |
| TSF0   |                                                      |
|        | Caution When TSF0 is cleared, the SOA0 pin goes low. |

 Remark
 ACSIIF:
 Interrupt request flag

 TSF0:
 Bit 0 of serial status register 0 (CSIS0)

## (c) Bit shift detection by busy signal

During automatic transmission/reception, a bit shift of the serial clock of the slave device may occur because noise is superimposed on the serial clock signal output by the master device. Unless the strobe control option is used at this time, the bit shift affects transmission of the next byte. In this case, the master can detect the bit shift by checking the busy signal during transmission by using the busy control option.

A bit shift is detected by using the busy signal as follows:

The slave outputs the busy signal after the rising of the eighth serial clock during data transmission/reception (to not keep transmission/reception waiting by the busy signal at this time, make the busy signal inactive within 2 clocks).

The master samples the busy signal in synchronization with the falling edge of the serial clock if bit 2 (ERRE0) of serial status register 0 (CSIS0) is set to 1. If a bit shift does not occur, all the eight serial clocks that have been sampled are inactive. If the sampled serial clocks are active, it is assumed that a bit shift has occurred, error processing is executed (by setting bit 1 (ERRF0) of serial status register 0 (CSIS0) to 1, and communication is suspended and an interrupt request signal (INTACSI) is output).

Although communication is suspended after completion of 1-byte data communication, slave signal output, wait due to the busy signal, and wait due to the interval time specified by ADTI0 are not executed. If ERRE0 = 0, ERRF0 cannot become 1 even if a bit shift occurs.

Figure 17-28 shows the operation timing of the bit shift detection function by the busy signal.

**Remark** The bit error function is valid both in the master mode and slave mode. The setting of ERRE0 is valid even when BUSYE0 = 0.



## Figure 17-28. Operation Timing of Bit Shift Detection Function by Busy Signal (When BUSYLV0 = 0)

ACSIIF: Interrupt request flag

CSIAE0: Bit 7 of serial operation mode specification register 0 (CSIMA0)

ERRF0: Bit 1 of serial status register 0 (CSIS0)

## (5) Automatic transmit/receive interval time

When using the automatic transmit/receive function, the read/write operations from/to the internal buffer RAM are performed after transmitting/receiving one byte. Therefore, an interval is inserted before the next transmit/receive operation.

Since the read/write operations from/to the buffer RAM are performed in parallel with the CPU processing when using the automatic transmit/receive function by the internal clock, the interval depends on the value which is set in automatic data transfer interval specification register 0 (ADTI0) and bits 5 and 4 (STBE0, BUSYE0) of serial status register 0 (CSIS0). When ADTI0 is cleared to 00H, an interval time based on the STBE0 and BUSYE0 settings is generated.

For example, when ADTI0 = 00H and STBE0 = BUSYE0 = 1, an interval time of two clocks is generated. If an interval time of two clocks or more is set by ADTI0, the interval time set by ADTI0 is generated regardless of the STBE0 and BUSYE0 settings.

**Example** Interval time when busy signal is not generated

<1> When STBE0 = 1, BUSYE0 = 0: Interval time of two serial clocks is generated <2> When STBE0 = 0, BUSYE0 = 1: Interval time of one serial clock is generated <3> When STBE0 = 1, BUSYE0 = 1: Interval time of two serial clocks is generated







# CHAPTER 18 MULTIPLIER/DIVIDER

# **18.1 Functions of Multiplier/Divider**

The multiplier/divider has the following functions.

- 16 bits × 16 bits = 32 bits (multiplication)
- 32 bits ÷ 16 bits = 32 bits, 16-bit remainder (division)

# 18.2 Configuration of Multiplier/Divider

The multiplier/divider includes the following hardware.

# Table 18-1. Configuration of Multiplier/Divider

| ltem             | Configuration                                                                                                                                    |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Registers        | Remainder data register 0 (SDR0)<br>Multiplication/division data registers A0 (MDA0H, MDA0L)<br>Multiplication/division data registers B0 (MDB0) |
| Control register | Multiplier/divider control register 0 (DMUC0)                                                                                                    |

Figure 18-1 shows the block diagram of the multiplier/divider.



# (1) Remainder data register 0 (SDR0)

SDR0 is a 16-bit register that stores a remainder. This register stores 0 in the multiplication mode and the remainder of an operation result in the division mode.

This register can be read by an 8-bit or 16-bit memory manipulation instruction. RESET input clears this register to 0000H.

## Figure 18-2. Format of Remainder Data Register 0 (SDR0)



- Cautions 1. The value read from SDR0 during operation processing (while bit 7 (DMUE) of multiplier/divider control register 0 (DMUC0) is 1) is not guaranteed.
  - 2. SDR0 is reset when the operation is started (when DMUE is set to 1).

## (2) Multiplication/division data register A0 (MDA0H, MDA0L)

MDA0 is a 32-bit register that sets a 16-bit multiplier A in the multiplication mode and a 32-bit dividend in the division mode, and stores the 32-bit result of the operation (higher 16 bits: MDA0H, lower 16 bits: MDA0L).

## Figure 18-3. Format of Multiplication/Division Data Register A0 (MDA0H, MDA0L)



Address: FF62H, FF63H, FF64H, FF65H After reset: 0000H, 0000H R/W

Cautions 1. MDA0H is cleared to 0 when an operation is started in the multiplication mode (when multiplier/divider control register 0 (DMUC0) is set to 81H).

- Do not change the value of MDA0 during operation processing (while bit 7 (DMUE) of multiplier/divider control register 0 (DMUC0) is 1). Even in this case, the operation is executed, but the result is undefined.
- 3. The value read from MDA0 during operation processing (while DMUE is 1) is not guaranteed.

The functions of MDA0 when an operation is executed are shown in the table below.

| DMUSEL0 | Operation Mode      | Setting                                           | Operation Result                   |
|---------|---------------------|---------------------------------------------------|------------------------------------|
| 0       | Division mode       | Dividend                                          | Division result (quotient)         |
| 1       | Multiplication mode | Higher 16 bits: 0, Lower 16<br>bits: Multiplier A | Multiplication result<br>(product) |

Table 18-2. Functions of MDA0 During Operation Execution

The register configuration differs between when multiplication is executed and when division is executed, as follows.

• Register configuration during multiplication

<Multiplier A> <Multiplier B> <Product> MDA0 (bits 15 to 0) × MDB0 (bits 15 to 0) = MDA0 (bits 31 to 0)

• Register configuration during division

| <dividend></dividend> | <divisor></divisor>  | <quotient></quotient>   | <remainder></remainder> |
|-----------------------|----------------------|-------------------------|-------------------------|
| MDA0 (bits 31 to 0) + | - MDB0 (bits 15 to 0 | ) = MDA0 (bits 31 to 0) | . SDR0 (bits 15 to 0)   |

MDA0 fetches the calculation result as soon as the clock is input, when bit 7 (DMUE) of multiplier/divider control register 0 (DMUC0) is set to 1.

MDA0H and MDA0L can be set by an 8-bit or 16-bit memory manipulation instruction.

RESET input clears this register to 0000H.

## (3) Multiplication/division data register B0 (MDB0)

MDB0 is a register that stores a 16-bit multiplier B in the multiplication mode and a 16-bit divisor in the division mode.

This register can be set by an 8-bit or 16-bit memory manipulation instruction.

RESET input clears this register to 0000H.



| Address: | FF66H         | , FF67ŀ | H Afte | er reset | : 0000H | H R/V | V             |               |     |     |     |     |     |     |     |               |
|----------|---------------|---------|--------|----------|---------|-------|---------------|---------------|-----|-----|-----|-----|-----|-----|-----|---------------|
| Symbol   | FF67H (MDB0H) |         |        |          |         |       | FF66H (MDB0L) |               |     |     |     |     |     |     |     |               |
|          |               |         |        |          |         |       |               | $\overline{}$ |     |     |     |     |     |     |     | $\overline{}$ |
| MDB0     | MDB           | MDB     | MDB    | MDB      | MDB     | MDB   | MDB           | MDB           | MDB | MDB | MDB | MDB | MDB | MDB | MDB | MDB           |
|          | 015           | 014     | 013    | 012      | 011     | 010   | 009           | 800           | 007 | 006 | 005 | 004 | 003 | 002 | 001 | 000           |

- Cautions 1. Do not change the value of MDB0 during operation processing (while bit 7 (DMUE) of multiplier/divider control register 0 (DMUC0) is 1). Even in this case, the operation is executed, but the result is undefined.
  - 2. Do not clear MDB0 to 0000H in the division mode. If set, undefined operation results are stored in MDA0 and SDR0.

# 18.3 Register Controlling Multiplier/Divider

The multiplier/divider is controlled by multiplier/divider control register 0 (DMUC0).

## (1) Multiplier/divider control register 0 (DMUC0)

DMUC0 is an 8-bit register that controls the operation of the multiplier/divider. This register can be read by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H.

## Figure 18-5. Format of Multiplier/Divider Control Register 0 (DMUC0)

| Address: FF68 | 3H After rese        | et: 00H R/W    |                                                    |   |   |   |   |         |  |  |  |
|---------------|----------------------|----------------|----------------------------------------------------|---|---|---|---|---------|--|--|--|
| Symbol        | <7>                  | 6              | 5                                                  | 4 | 3 | 2 | 1 | 0       |  |  |  |
| DMUC0         | DMUE                 | 0              | 0                                                  | 0 | 0 | 0 | 0 | DMUSEL0 |  |  |  |
|               |                      |                |                                                    |   |   |   |   |         |  |  |  |
|               | DMUE <sup>Note</sup> |                | Operation start/stop                               |   |   |   |   |         |  |  |  |
|               | 0                    | Stops operati  | Stops operation                                    |   |   |   |   |         |  |  |  |
|               | 1                    | Starts operati | on                                                 |   |   |   |   |         |  |  |  |
|               |                      |                |                                                    |   |   |   |   |         |  |  |  |
|               | DMUSEL0              |                | Operation mode (multiplication/division) selection |   |   |   |   |         |  |  |  |
|               | 0                    | Division mode  | Division mode                                      |   |   |   |   |         |  |  |  |
|               | 1                    | Multiplication | mode                                               |   |   |   |   |         |  |  |  |

- Note When DMUE is set to 1, the operation is started. DMUE is automatically cleared to 0 after the operation is complete.
- Cautions 1. If DMUE is cleared to 0 during operation processing (when DMUE is 1), the operation result is not guaranteed. If the operation is completed while the clearing instruction is being executed, the operation result is guaranteed, provided that the interrupt flag is set.
  - 2. Do not change the value of DMUSEL0 during operation processing (while DMUE is 1). If it is changed, undefined operation results are stored in multiplication/division data register A0 (MDA0) and remainder data register 0 (SDR0).
  - 3. If DMUE is cleared to 0 during operation processing (while DMUE is 1), the operation processing is stopped. To execute the operation again, set multiplication/division data register A0 (MDA0), multiplication/division data register B0 (MDB0), and multiplier/divider control register 0 (DMUC0), and start the operation (by clearing DMUE to 1).

# 18.4 Operations of Multiplier/Divider

## 18.4.1 Multiplication operation

- Initial setting
- 1. Set operation data to multiplication/division data register A0L (MDA0L) and multiplication/division data register B0 (MDB0).
- 2. Set bits 0 (DMUSEL0) and 7 (DMUE) of multiplier/divider control register 0 (DMUC0) to 1. Operation will start.
- During operation
- 3. The operation will be completed when 16 internal clocks have been issued after the start of the operation (intermediate data is stored in the MDA0L and MDA0H registers during operation, and therefore the read values of these registers are not guaranteed).
- End of operation
- 4. The operation result data is stored in the MDA0L and MDA0H registers.
- 5. DMUE is cleared to 0 (end of operation).
- 6. After the operation, an interrupt request signal (INTDMU) is generated.
- Next operation
- 7. To execute multiplication next, start from the initial setting in **18.4.1** Multiplication operation.
- 8. To execute division next, start from the initial setting in **18.4.2 Division operation**.

Figure 18-6. Timing Chart of Multiplication Operation (00DAH × 0093H)



CHAPTER 18 MULTIPLIER/DIVIDER

## 18.4.2 Division operation

- Initial setting
- 1. Set operation data to multiplication/division data register A0 (MDA0L and MDA0H) and multiplication/division data register B0 (MDB0).
- 2. Set bits 0 (DMUSEL0) and 7 (DMUE) of multiplier/divider control register 0 (DMUC0) to 0 and 1, respectively. Operation will start.
- During operation
- 3. The operation will be completed when 32 internal clocks have been issued after the start of the operation (intermediate data is stored in the MDA0L and MDA0H registers and remainder data register 0 (SDR0) during operation, and therefore the read values of these registers are not guaranteed).
- End of operation
- 4. The result data is stored in the MDA0L, MDA0H, and SDR0 registers.
- 5. DMUE is cleared to 0 (end of operation).
- 6. After the operation, an interrupt request signal (INTDMU) is generated.
- Next operation
- 7. To execute multiplication next, start from the initial setting in **18.4.1** Multiplication operation.
- 8. To execute division next, start from the initial setting in 18.4.2 Division operation.



CHAPTER 18 MULTIPLIER/DIVIDER

# **CHAPTER 19 INTERRUPT FUNCTIONS**

# **19.1 Interrupt Function Types**

The following two types of interrupt functions are used.

## (1) Maskable interrupts

These interrupts undergo mask control. Maskable interrupts can be divided into a high interrupt priority group and a low interrupt priority group by setting the priority specification flag registers (PR0L, PR0H, PR1L, PR1H). Multiple interrupt servicing can be applied to low-priority interrupts when high-priority interrupts are generated. If two or more interrupts with the same priority are generated simultaneously, each interrupt is serviced according to its predetermined priority (see **Table 19-1**).

A standby release signal is generated and STOP and HALT modes are released.

Nine external interrupt requests and 20 interrupt requests are provided as maskable interrupts.

## (2) Software interrupt

This is a vectored interrupt generated by executing the BRK instruction. It is acknowledged even when interrupts are disabled. The software interrupt does not undergo interrupt priority control.

## **19.2 Interrupt Sources and Configuration**

A total of 30 sources exist for maskable and software interrupts (see Table 19-1).

| Interrupt      | Default                              |                     | Interrupt Source                                                                                                                                | Internal/ | Vector           | Basic                                   |
|----------------|--------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------|-----------------------------------------|
| Туре           | Type Priority <sup>Note 1</sup> Name |                     | Trigger                                                                                                                                         | External  | Table<br>Address | Configuration<br>Type <sup>Note 2</sup> |
| Maskable       | 0                                    | INTLVI              | Low-voltage detection <sup>Note 3</sup>                                                                                                         | Internal  | 0004H            | (A)                                     |
|                | 1                                    | INTP0               | Pin input edge detection                                                                                                                        | External  | 0006H            | (B)                                     |
|                | 2                                    | INTP1               |                                                                                                                                                 |           | 0008H            |                                         |
|                | 3                                    | INTP2               |                                                                                                                                                 |           | 000AH            |                                         |
|                | 4                                    | INTP3               |                                                                                                                                                 |           | 000CH            |                                         |
|                | 5                                    | INTP4               |                                                                                                                                                 |           | 000EH            |                                         |
|                | 6                                    | INTP5               |                                                                                                                                                 |           | 0010H            |                                         |
|                | 7                                    | INTSRE6             | UART6 reception error generation                                                                                                                | Internal  | 0012H            | (A)                                     |
|                | 8                                    | INTSR6              | End of UART6 reception                                                                                                                          |           | 0014H            |                                         |
|                | 9                                    | INTST6              | End of UART6 transmission                                                                                                                       |           | 0016H            |                                         |
|                | 10                                   | INTCSI10/<br>INTST0 | End of CSI10 communication/end of UART0 transmission                                                                                            |           | 0018H            |                                         |
| 11<br>12<br>13 | 11                                   | INTTMH1             | Match between TMH1 and CMP01<br>(when compare register is specified)                                                                            | 001AH     |                  |                                         |
|                | 12                                   | INTTMH0             | Match between TMH0 and CMP00<br>(when compare register is specified)                                                                            | 001CH     |                  |                                         |
|                | 13                                   | INTTM50             | Match between TM50 and CR50<br>(when compare register is specified)                                                                             |           | 001EH            |                                         |
|                | 14                                   | INTTM000            | Match between TM00 and CR000<br>(when compare register is specified),<br>TI010 pin valid edge detection<br>(when capture register is specified) |           | 0020H            |                                         |
| 15             | 15                                   | INTTM010            | Match between TM00 and CR010<br>(when compare register is specified),<br>TI000 pin valid edge detection<br>(when capture register is specified) |           | 0022H            |                                         |
|                | 16                                   | INTAD               | End of A/D conversion                                                                                                                           |           | 0024H            |                                         |
|                | 17                                   | INTSR0              | End of UART0 reception or reception error generation                                                                                            |           | 0026H            |                                         |
|                | 18                                   | INTWTI              | Watch timer reference time interval signal                                                                                                      |           | 0028H            |                                         |
|                | 19                                   | INTTM51             | Match between TM51 and CR51<br>(when compare register is specified)                                                                             |           | 002AH            |                                         |
|                | 20                                   | INTKR               | Key interrupt detection                                                                                                                         | External  | 002CH            | (C)                                     |
|                | 21                                   | INTWT               | Watch timer overflow                                                                                                                            | Internal  | 002EH            | (A)                                     |
|                | 22                                   | INTP6               | Pin input edge detection                                                                                                                        | External  | 0030H            | (B)                                     |
|                | 23                                   | INTP7               | ]                                                                                                                                               |           | 0032H            |                                         |

# Table 19-1. Interrupt Source List (1/2)

- **Notes 1.** The default priority is the priority applicable when two or more maskable interrupt are generated simultaneously. 0 is the highest priority, and 28 is the lowest.
  - 2. Basic configuration types (A) to (D) correspond to (A) to (D) in Figure 19-1.
  - 3. When bit 1 (LVIMD) of the low-voltage detection register (LVIM) is set to 0.

| Interrupt | Default                    |               | Interrupt Source                                   | Internal/ | Vector           | Basic                                   |
|-----------|----------------------------|---------------|----------------------------------------------------|-----------|------------------|-----------------------------------------|
| Туре      | Priority <sup>Note 1</sup> | Name          | Trigger                                            | External  | Table<br>Address | Configuration<br>Type <sup>Note 2</sup> |
| Maskable  | 24                         | INTDMU        | End of multiply/divide operation                   | Internal  | 0034H            | (A)                                     |
|           | 25                         | INTCSI11      | End of CSI11 communication                         |           | 0036H            |                                         |
|           | 26                         |               |                                                    |           | 0038H            |                                         |
|           | 27                         |               |                                                    |           | 003AH            |                                         |
|           | 28                         | INTACSI       | End of CSIA0 communication                         |           | 003CH            |                                         |
| Software  | -                          | BRK           | BRK instruction execution                          | -         | 003EH            | (D)                                     |
| Reset     | _                          | RESET         | Reset input                                        | -         | 0000H            | _                                       |
|           |                            | POC           | Power-on clear                                     | -         |                  |                                         |
|           |                            | LVI           | Low-voltage detection <sup>Note 3</sup>            | -         |                  |                                         |
|           |                            | Clock monitor | High-speed system clock oscillation stop detection |           |                  |                                         |
|           |                            | WDT           | WDT overflow                                       |           |                  |                                         |

| Table 19-1. | Interrupt Source List (2/2) |
|-------------|-----------------------------|
|             |                             |

**Notes 1.** The default priority is the priority applicable when two or more maskable interrupt are generated simultaneously. 0 is the highest priority, and 28 is the lowest.

- 2. Basic configuration types (A) to (D) correspond to (A) to (D) in Figure 19-1.
- 3. When bit 1 (LVIMD) of the low-voltage detection register (LVIM) is set to 1.

# Figure 19-1. Basic Configuration of Interrupt Function (1/2)

# (A) Internal maskable interrupt



# (B) External maskable interrupt (INTP0 to INTP7)



- IF: Interrupt request flag
- IE: Interrupt enable flag
- ISP: In-service priority flag
- MK: Interrupt mask flag
- PR: Priority specification flag

## Figure 19-1. Basic Configuration of Interrupt Function (2/2)

# (C) External maskable interrupt (INTKR)



## (D) Software interrupt



- IF: Interrupt request flag
- IE: Interrupt enable flag
- ISP: In-service priority flag
- MK: Interrupt mask flag
- PR: Priority specification flag
- KRM: Key return mode register

# **19.3 Registers Controlling Interrupt Functions**

The following 6 types of registers are used to control the interrupt functions.

- Interrupt request flag register (IF0L, IF0H, IF1L, IF1H)
- Interrupt mask flag register (MK0L, MK0H, MK1L, MK1H)
- Priority specification flag register (PR0L, PR0H, PR1L, PR1H)
- External interrupt rising edge enable register (EGP)
- External interrupt falling edge enable register (EGN)
- Program status word (PSW)

Table 19-2 shows a list of interrupt request flags, interrupt mask flags, and priority specification flags corresponding to interrupt request sources.

| Interrupt Interrupt |                           | Request Flag | Interrupt                 | Mask Flag | Priority Spe              | ecification Flag |
|---------------------|---------------------------|--------------|---------------------------|-----------|---------------------------|------------------|
| Request             |                           | Register     |                           | Register  |                           | Register         |
| INTLVI              | LVIIF                     | IFOL         | LVIMK                     | MKOL      | LVIPR                     | PR0L             |
| INTP0               | PIF0                      |              | РМК0                      | 7         | PPR0                      |                  |
| INTP1               | PIF1                      |              | PMK1                      |           | PPR1                      |                  |
| INTP2               | PIF2                      |              | PMK2                      | 7         | PPR2                      |                  |
| INTP3               | PIF3                      |              | РМК3                      |           | PPR3                      |                  |
| INTP4               | PIF4                      |              | PMK4                      |           | PPR4                      |                  |
| INTP5               | PIF5                      |              | PMK5                      |           | PPR5                      |                  |
| INTSRE6             | SREIF6                    |              | SREMK6                    |           | SREPR6                    |                  |
| INTSR6              | SRIF6                     | IF0H         | SRMK6                     | МК0Н      | SRPR6                     | PR0H             |
| INTST6              | STIF6                     |              | STMK6                     |           | STPR6                     |                  |
| INTCSI10            | DUALIF0 <sup>Note 1</sup> |              | DUALMK0 <sup>Note 2</sup> |           | DUALPR0 <sup>Note 2</sup> |                  |
| INTST0              |                           |              |                           |           |                           |                  |
| INTTMH1             | TMIFH1                    |              | TMMKH1                    |           | TMPRH1                    |                  |
| INTTMH0             | TMIFH0                    |              | ТММКН0                    |           | TMPRH0                    |                  |
| INTTM50             | TMIF50                    |              | TMMK50                    |           | TMPR50                    |                  |
| INTTM000            | TMIF000                   |              | ТММК000                   |           | TMPR000                   |                  |
| INTTM010            | TMIF010                   |              | TMMK010                   |           | TMPR010                   |                  |
| INTAD               | ADIF                      | IF1L         | ADMK                      | MK1L      | ADPR                      | PR1L             |
| INTSR0              | SRIF0                     |              | SRMK0                     |           | SRPR0                     |                  |
| INTWTI              | WTIIF                     |              | WTIMK                     |           | WTIPR                     |                  |
| INTTM51             | TMIF51                    |              | TMMK51                    |           | TMPR51                    |                  |
| INTKR               | KRIF                      |              | KRMK                      |           | KRPR                      |                  |
| INTWT               | WTIF                      |              | WTMK                      |           | WTPR                      |                  |
| INTP6               | PIF6                      |              | PMK6                      |           | PPR6                      |                  |
| INTP7               | PIF7                      |              | PMK7                      |           | PPR7                      |                  |
| INTDMU              | DMUIF                     | IF1H         | DMUMK                     | MK1H      | DMUPR                     | PR1H             |
| INTCSI11            | CSIIF11                   |              | CSIMK11                   |           | CSIPR11                   |                  |
| INTTM001            | TMIF001                   |              | TMMK001                   |           | TMPR001                   |                  |
| INTTM011            | TMIF011                   |              | TMMK011                   |           | TMPR011                   |                  |
| INTACSI             | ACSIIF                    |              | ACSIMK                    |           | ACSIPR                    |                  |

| Table 19-2. | Flags | Corresponding t | o Interrupt | <b>Request Sources</b> |
|-------------|-------|-----------------|-------------|------------------------|
|-------------|-------|-----------------|-------------|------------------------|

**Notes 1.** If either of the two types of interrupt sources is generated, these flags are set (1).

2. Both types of interrupt sources are supported.

## (1) Interrupt request flag registers (IF0L, IF0H, IF1L, IF1H)

The interrupt request flags are set to 1 when the corresponding interrupt request is generated or an instruction is executed. They are cleared to 0 when an instruction is executed upon acknowledgment of an interrupt request or upon RESET input.

When an interrupt is acknowledged, the interrupt request flag is automatically cleared and then the interrupt routine is entered.

IF0L, IF0H, IF1L, and IF1H are set by a 1-bit or 8-bit memory manipulation instruction. When IF0L and IF0H, and IF1L and IF1H are combined to form 16-bit registers IF0 and IF1, they are read with a 16-bit memory manipulation instruction.

RESET input clears these registers to 00H.

# Figure 19-2. Format of Interrupt Request Flag Registers (IF0L, IF0H, IF1L, IF1H)

| Address: FFE | EOH After res                | set: 00H R/W |        |        |         |         |         |       |  |  |
|--------------|------------------------------|--------------|--------|--------|---------|---------|---------|-------|--|--|
| Symbol       | <7>                          | <6>          | <5>    | <4>    | <3>     | <2>     | <1>     | <0>   |  |  |
| IFOL         | SREIF6                       | PIF5         | PIF4   | PIF3   | PIF2    | PIF1    | PIF0    | LVIIF |  |  |
| -            |                              |              |        |        |         |         |         |       |  |  |
| Address: FFE | E1H After re                 | eset: 00H I  | R/W    |        |         |         |         |       |  |  |
| Symbol       | <7>                          | <6>          | <5>    | <4>    | <3>     | <2>     | <1>     | <0>   |  |  |
| IF0H         | TMIF010                      | TMIF000      | TMIF50 | TMIFH0 | TMIFH1  | DUALIF0 | STIF6   | SRIF6 |  |  |
|              |                              |              |        |        |         |         |         |       |  |  |
| Address: FFE | E2H After re                 | eset: 00H I  | R/W    |        |         |         |         |       |  |  |
| Symbol       | <7>                          | <6>          | <5>    | <4>    | <3>     | <2>     | <1>     | <0>   |  |  |
| IF1L         | PIF7                         | PIF6         | WTIF   | KRIF   | TMIF51  | WTIIF   | SRIF0   | ADIF  |  |  |
|              |                              |              |        |        |         |         |         |       |  |  |
| Address: FFE | E3H After re                 | eset: 00H I  | R/W    |        |         |         |         |       |  |  |
| Symbol       | 7                            | 6            | 5      | <4>    | <3>     | <2>     | <1>     | <0>   |  |  |
| IF1H         | 0                            | 0            | 0      | ACSIIF | TMIF011 | TMIF001 | CSIIF11 | DMUIF |  |  |
|              |                              |              |        |        |         |         |         |       |  |  |
|              | XXIFX Interrupt request flag |              |        |        |         |         |         |       |  |  |

Cautions 1. Be sure to clear bits 5 to 7 of IF1H to 0.

No interrupt request signal is generated

Interrupt request is generated, interrupt request status

0

1

2. When operating a timer, serial interface, or A/D converter after standby release, operate it once after clearing the interrupt request flag. An interrupt request flag may be set by noise.

Caution 3. Use the 1-bit memory manipulation instruction (CLR1) for manipulating the flag of the interrupt request flag register. A 1-bit manipulation instruction such as "IF0L.0 = 0;" and "\_asm("clr1 IF0L, 0");" should be used when describing in C language, because assembly instructions after compilation must be 1-bit memory manipulation instructions (CLR1). If an 8-bit memory manipulation instruction "IF0L & = 0xfe;" is described in C language, for example, it is converted to the following three assembly instructions after compilation:

mov a, IF0L and a, #0FEH mov IF0L, a

In this case, at the timing between "mov a, IF0L" and "mov IF0L, a", if the request flag of another bit of the identical interrupt request flag register (IF0L) is set to 1, it is cleared to 0 by "mov IF0L, a". Therefore, care must be exercised when using an 8-bit memory manipulation instruction in C language.

# (2) Interrupt mask flag registers (MK0L, MK0H, MK1L, MK1H)

The interrupt mask flags are used to enable/disable the corresponding maskable interrupt servicing.

MK0L, MK0H, MK1L, and MK1H are set by a 1-bit or 8-bit memory manipulation instruction. When MK0L and MK0H, and MK1L and MK1H are combined to form 16-bit registers MK0 and MK1, they are set with a 16-bit memory manipulation instruction.

RESET input sets MK0L, MK0H, and MK1L to FFH and sets MK1H to DFH.

# Figure 19-3. Format of Interrupt Mask Flag Registers (MK0L, MK0H, MK1L, MK1H)

| Address: FFE | E4H After re                        | eset: FFH     | R/W            |         |                 |         |         |       |  |  |
|--------------|-------------------------------------|---------------|----------------|---------|-----------------|---------|---------|-------|--|--|
| Symbol       | <7>                                 | <6>           | <5>            | <4>     | <3>             | <2>     | <1>     | <0>   |  |  |
| MKOL         | SREMK6                              | PMK5          | PMK4           | PMK3    | PMK2            | PMK1    | PMK0    | LVIMK |  |  |
|              |                                     |               |                |         |                 |         |         |       |  |  |
| Address: FFE | Address: FFE5H After reset: FFH R/W |               |                |         |                 |         |         |       |  |  |
| Symbol       | <7>                                 | <6>           | <5>            | <4>     | <3>             | <2>     | <1>     | <0>   |  |  |
| МКОН         | TMMK010                             | ТММК000       | TMMK50         | TMMKH0  | TMMKH1          | DUALMK0 | STMK6   | SRMK6 |  |  |
|              |                                     |               |                |         |                 |         |         |       |  |  |
| Address: FFE | Address: FFE6H After reset: FFH R/W |               |                |         |                 |         |         |       |  |  |
| Symbol       | <7>                                 | <6>           | <5>            | <4>     | <3>             | <2>     | <1>     | <0>   |  |  |
| MK1L         | PMK7                                | PMK6          | WTMK           | KRMK    | TMMK51          | WTIMK   | SRMK0   | ADMK  |  |  |
|              |                                     |               |                |         |                 |         |         |       |  |  |
| Address: FFE | E7H After re                        | eset: DFH     | R/W            |         |                 |         |         |       |  |  |
| Symbol       | 7                                   | 6             | 5              | <4>     | <3>             | <2>     | <1>     | <0>   |  |  |
| MK1H         | 1                                   | 1             | 0              | ACSIMK  | TMMK011         | TMMK001 | CSIMK11 | DMUMK |  |  |
|              |                                     |               |                |         |                 |         |         |       |  |  |
|              | ХХМКХ                               |               |                | Interru | upt servicing c | control |         |       |  |  |
|              | 0                                   | Interrupt ser | vicing enabled | b       |                 |         |         |       |  |  |
|              | 1                                   | Interrupt ser | vicing disable | d       |                 |         |         |       |  |  |

Caution Be sure to set bits 6 and 7 of MK1H to 1. Be sure to clear bit 5 of MK1H to 0.

# (3) Priority specification flag registers (PR0L, PR0H, PR1L, PR1H)

The priority specification flag registers are used to set the corresponding maskable interrupt priority order. PR0L, PR0H, PR1L, and PR1H are set by a 1-bit or 8-bit memory manipulation instruction. If PR0L and PR0H, and PR1L and PR1H are combined to form 16-bit registers PR0 and PR1, they are set with a 16-bit memory manipulation instruction.

RESET input sets these registers to FFH.

# Figure 19-4. Format of Priority Specification Flag Registers (PR0L, PR0H, PR1L, PR1H)

| E8H After re | eset: FFH I                                                                                                            | R/W                                                                                                                                |                                                                                                                                                                                                    |                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <7>          | <6>                                                                                                                    | <5>                                                                                                                                | <4>                                                                                                                                                                                                | <3>                                                                                                                                                                                              | <2>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <1>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SREPR6       | PPR5                                                                                                                   | PPR4                                                                                                                               | PPR3                                                                                                                                                                                               | PPR2                                                                                                                                                                                             | PPR1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | PPR0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | LVIPR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|              |                                                                                                                        |                                                                                                                                    |                                                                                                                                                                                                    |                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| E9H After re | eset: FFH I                                                                                                            | R/W                                                                                                                                |                                                                                                                                                                                                    |                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| <7>          | <6>                                                                                                                    | <5>                                                                                                                                | <4>                                                                                                                                                                                                | <3>                                                                                                                                                                                              | <2>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <1>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| TMPR010      | TMPR000                                                                                                                | TMPR50                                                                                                                             | TMPRH0                                                                                                                                                                                             | TMPRH1                                                                                                                                                                                           | DUALPR0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | STPR6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SRPR6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|              |                                                                                                                        |                                                                                                                                    |                                                                                                                                                                                                    |                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| EAH After r  | eset: FFH                                                                                                              | R/W                                                                                                                                |                                                                                                                                                                                                    |                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| <7>          | <6>                                                                                                                    | <5>                                                                                                                                | <4>                                                                                                                                                                                                | <3>                                                                                                                                                                                              | <2>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <1>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| PPR7         | PPR6                                                                                                                   | WTPR                                                                                                                               | KRPR                                                                                                                                                                                               | TMPR51                                                                                                                                                                                           | WTIPR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SRPR0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ADPR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|              |                                                                                                                        |                                                                                                                                    |                                                                                                                                                                                                    |                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| EBH After r  | eset: FFH                                                                                                              | R/W                                                                                                                                |                                                                                                                                                                                                    |                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 7            | 6                                                                                                                      | 5                                                                                                                                  | <4>                                                                                                                                                                                                | <3>                                                                                                                                                                                              | <2>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <1>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1            | 1                                                                                                                      | 1                                                                                                                                  | ACSIPR                                                                                                                                                                                             | TMPR011                                                                                                                                                                                          | TMPR001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | CSIPR11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DMUPR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|              |                                                                                                                        |                                                                                                                                    |                                                                                                                                                                                                    |                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| XXPRX        |                                                                                                                        | Priority level selection                                                                                                           |                                                                                                                                                                                                    |                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0            | High priority                                                                                                          | level                                                                                                                              |                                                                                                                                                                                                    |                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1            | Low priority                                                                                                           | level                                                                                                                              |                                                                                                                                                                                                    |                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|              | <7><br>SREPR6<br>E9H After re<br><7><br>TMPR010<br>EAH After re<br><7><br>PPR7<br>EBH After re<br>7<br>1<br>XXPRX<br>0 | <7><6>SREPR6PPR5E9HAfter reset: FFH<7><6>TMPR010TMPR000EAHAfter reset: FFH<7><6>PPR7PPR6EBHAfter reset: FFH7611XXPRX0High priority | <7> $<6>$ $<5>$ SREPR6PPR5PPR4E9HAfter reset:FFHR/W $<7>$ $<6>$ $<5>$ TMPR010TMPR000TMPR50EAHAfter reset:FFHR/W $<7>$ $<6>$ $<5>$ PPR7PPR6WTPREBHAfter reset:FFHR/W765111XXPRX0High priority level | <7><6><5><4>SREPR6PPR5PPR4PPR3E9HAfter reset:FFHR/W<7><6><5>TMPR010TMPR000TMPR50TMPRH0EAHAfter reset:FFHR/W<7><6><5><4>EAHAfter reset:FFHR/W<7><6><5><4>PPR7PPR6WTPRKRPREBHAfter reset:FFHR/W7<6 | <7>       <6>       <5>       <4>       <3>         SREPR6       PPR5       PPR4       PPR3       PPR2         E9H       After reset:       FFH       R/W        <3>         <7>       <6>       <5>       <4>       <3>         TMPR010       TMPR000       TMPR50       TMPRH0       TMPRH1         EAH       After reset:       FFH       R/W        <3>         <7>       <6>       <5>       <4>       <3>         EAH       After reset:       FFH       R/W        <3>         <7>       <6>       <5>       <4>       <3>         PPR7       PPR6       WTPR       KRPR       TMPR51         EBH       After reset:       FFH       R/W        <3>         7       <6 | <7>       <6>       <5>       <4>       <3>       <2>         SREPR6       PPR5       PPR4       PPR3       PPR2       PPR1         E9H       After reset:       FFH       R/W       <3>       <2>         <7>       <6>       <5>       <4>       <3>       <2>         TMPR010       TMPR000       TMPR50       TMPRH0       TMPRH1       DUALPR0         EAH       After reset:       FFH       R/W       <3>       <2>         <7>       <6>       <5>       <4>       <3>       <2>         PR010       TMPR000       TMPR50       TMPRH0       TMPRH1       DUALPR0         EAH       After reset:       FFH       R/W       <3>       <2>         <7>       <6>       <5>       <4>       <3>       <2>         PPR7       PPR6       WTPR       KRPR       TMPR51       WTIPR             <3>       <2>         1       1       1       ACSIPR       TMPR011       TMPR01         XXPRX               0       High priority level | <7>       <6>       <5>       <4>       <3>       <2>       <1>         SREPR6       PPR5       PPR4       PPR3       PPR2       PPR1       PPR0         E9H       After reset:       FFH       R/W        <3>       <2>       <1>         TMPR010       TMPR000       TMPR50       TMPRH0       TMPRH1       DUALPR0       STPR6         EAH       After reset:       FFH       R/W        <3>       <2>       <1>         C7>       <6>       <5>       <4>       <3>       <2>       <1>         EAH       After reset:       FFH       R/W             <7>       <6>       <5>       <4>       <3>       <2>       <1>         PPR7       PPR6       WTPR       KRPR       TMPR51       WTIPR       SRPR0         EBH       After reset:       FFH       R/W        <3>       <2>       <1>         1       1       ACSIPR       TMPR011       TMPR001       CSIPR11                   7       6       5       <4> |

Caution Be sure to set bits 5 to 7 of PR1H to 1.

(4) External interrupt rising edge enable register (EGP), external interrupt falling edge enable register (EGN)
 These registers specify the valid edge for INTP0 to INTP7.
 EGP and EGN are set by a 1-bit or 8-bit memory manipulation instruction.
 RESET input clears these registers to 00H.

# Figure 19-5. Format of External Interrupt Rising Edge Enable Register (EGP) and External Interrupt Falling Edge Enable Register (EGN)

| Address: FF4 | 48H After re | eset: 00H I | R/W  |        |                |              |         |      |
|--------------|--------------|-------------|------|--------|----------------|--------------|---------|------|
| Symbol       | 7            | 6           | 5    | 4      | 3              | 2            | 1       | 0    |
| EGP          | EGP7         | EPG6        | EGP5 | EGP4   | EGP3           | EGP2         | EGP1    | EGP0 |
|              |              |             |      |        |                |              |         |      |
| Address: FF4 | 49H After re | eset: 00H I | R/W  |        |                |              |         |      |
| Symbol       | 7            | 6           | 5    | 4      | 3              | 2            | 1       | 0    |
| EGN          | EGN7         | EGN6        | EGN5 | EGN4   | EGN3           | EGN2         | EGN1    | EGN0 |
|              |              |             |      |        |                |              |         |      |
|              | ECDn         | ECNIp       |      | INITDo | nin volid odgo | coloction (n | 0 to 7) |      |

| EGPn | EGNn | INTPn pin valid edge selection ( $n = 0$ to 7) |
|------|------|------------------------------------------------|
| 0    | 0    | Edge detection disabled                        |
| 0    | 1    | Falling edge                                   |
| 1    | 0    | Rising edge                                    |
| 1    | 1    | Both rising and falling edges                  |

Table 19-3 shows the ports corresponding to EGPn and EGNn.

| Detection En | able Register | Edge Detection Port | External Request Signal |
|--------------|---------------|---------------------|-------------------------|
| EGP0         | EGN0          | P120                | INTP0                   |
| EGP1         | EGN1          | P30                 | INTP1                   |
| EGP2         | EGN2          | P31                 | INTP2                   |
| EGP3         | EGN3          | P32                 | INTP3                   |
| EGP4         | EGN4          | P33                 | INTP4                   |
| EGP5         | EGN5          | P16                 | INTP5                   |
| EGP6         | EGN6          | P140                | INTP6                   |
| EGP7         | EGN7          | P141                | INTP7                   |

| Table 19-3. Ports | Corresponding | to EGPn and EGNn |
|-------------------|---------------|------------------|
|-------------------|---------------|------------------|

Caution Select the port mode by clearing EGPn and EGNn to 0 because an edge may be detected when the external interrupt function is switched to the port function.

**Remark** n = 0 to 7

## (5) Program status word (PSW)

The program status word is a register used to hold the instruction execution result and the current status for an interrupt request. The IE flag that sets maskable interrupt enable/disable and the ISP flag that controls multiple interrupt servicing are mapped to the PSW.

Besides 8-bit read/write, this register can carry out operations using bit manipulation instructions and dedicated instructions (EI and DI). When a vectored interrupt request is acknowledged, if the BRK instruction is executed, the contents of the PSW are automatically saved into a stack and the IE flag is reset to 0. If a maskable interrupt request is acknowledged, the contents of the priority specification flag of the acknowledged interrupt are transferred to the ISP flag. The PSW contents are also saved into the stack with the PUSH PSW instruction. They are restored from the stack with the RETI, RETB, and POP PSW instructions.

RESET input sets PSW to 02H.



#### Figure 19-6. Format of Program Status Word

## **19.4 Interrupt Servicing Operations**

#### 19.4.1 Maskable interrupt acknowledgment

A maskable interrupt becomes acknowledgeable when the interrupt request flag is set to 1 and the mask (MK) flag corresponding to that interrupt request is cleared to 0. A vectored interrupt request is acknowledged if interrupts are in the interrupt enabled state (when the IE flag is set to 1). However, a low-priority interrupt request is not acknowledged during servicing of a higher priority interrupt request (when the ISP flag is reset to 0). The times from generation of a maskable interrupt request until interrupt servicing is performed are listed in Table 19-4 below.

For the interrupt request acknowledgment timing, see Figures 19-8 and 19-9.

|                      | Minimum Time | Maximum Time <sup>Note</sup> |
|----------------------|--------------|------------------------------|
| When $\times PR = 0$ | 7 clocks     | 32 clocks                    |
| When ××PR = 1        | 8 clocks     | 33 clocks                    |

| Table 19-4. Time from Generation of Maskable Interrupt Until Servicing |
|------------------------------------------------------------------------|
|------------------------------------------------------------------------|

Note If an interrupt request is generated just before a divide instruction, the wait time becomes longer.

Remark 1 clock: 1/fcpu (fcpu: CPU clock)

If two or more maskable interrupt requests are generated simultaneously, the request with a higher priority level specified in the priority specification flag is acknowledged first. If two or more interrupts requests have the same priority level, the request with the highest default priority is acknowledged first.

An interrupt request that is held pending is acknowledged when it becomes acknowledgeable.

Figure 19-7 shows the interrupt request acknowledgment algorithm.

If a maskable interrupt request is acknowledged, the contents are saved into the stacks in the order of PSW, then PC, the IE flag is reset (0), and the contents of the priority specification flag corresponding to the acknowledged interrupt are transferred to the ISP flag. The vector table data determined for each interrupt request is the loaded into the PC and branched.

Restoring from an interrupt is possible by using the RETI instruction.



Figure 19-7. Interrupt Request Acknowledgment Processing Algorithm

- ××IF: Interrupt request flag
- ××MK: Interrupt mask flag
- ××PR: Priority specification flag
- IE: Flag that controls acknowledgment of maskable interrupt request (1 = Enable, 0 = Disable)
- ISP: Flag that indicates the priority level of the interrupt currently being serviced (0 = high-priority interrupt servicing, 1 = No interrupt request acknowledged, or low-priority interrupt servicing)



## Figure 19-8. Interrupt Request Acknowledgment Timing (Minimum Time)

Remark 1 clock: 1/fcpu (fcpu: CPU clock)





Remark 1 clock: 1/fcpu (fcpu: CPU clock)

## 19.4.2 Software interrupt request acknowledgment

A software interrupt acknowledge is acknowledged by BRK instruction execution. Software interrupts cannot be disabled.

If a software interrupt request is acknowledged, the contents are saved into the stacks in the order of the program status word (PSW), then program counter (PC), the IE flag is reset (0), and the contents of the vector table (003EH, 003FH) are loaded into the PC and branched.

Restoring from a software interrupt is possible by using the RETB instruction.

## Caution Do not use the RETI instruction for restoring from the software interrupt.

#### 19.4.3 Multiple interrupt servicing

Multiple interrupt servicing occurs when another interrupt request is acknowledged during execution of an interrupt. Multiple interrupt servicing does not occur unless the interrupt request acknowledgment enabled state is selected (IE = 1). When an interrupt request is acknowledged, interrupt request acknowledgment becomes disabled (IE = 0). Therefore, to enable multiple interrupt servicing, it is necessary to set (1) the IE flag with the EI instruction during interrupt servicing to enable interrupt acknowledgment.

Moreover, even if interrupts are enabled, multiple interrupt servicing may not be enabled, this being subject to interrupt priority control. Two types of priority control are available: default priority control and programmable priority control. Programmable priority control is used for multiple interrupt servicing.

In the interrupt enabled state, if an interrupt request with a priority equal to or higher than that of the interrupt currently being serviced is generated, it is acknowledged for multiple interrupt servicing. If an interrupt with a priority lower than that of the interrupt currently being serviced is generated during interrupt servicing, it is not acknowledged for multiple interrupt servicing. Interrupt requests that are not enabled because interrupts are in the interrupt disabled state or because they have a lower priority are held pending. When servicing of the current interrupt ends, the pending interrupt request is acknowledged following execution of at least one main processing instruction execution.

Table 19-5 shows relationship between interrupt requests enabled for multiple interrupt servicing and Figure 19-10 shows multiple interrupt servicing examples.

 Table 19-5. Relationship Between Interrupt Requests Enabled for Multiple Interrupt Servicing

 During Interrupt Servicing

| Multiple Interrupt Request |         | Maskable Interrupt Request |        |              |        | Software     |
|----------------------------|---------|----------------------------|--------|--------------|--------|--------------|
|                            |         | PR = 0                     |        | PR = 1       |        | Interrupt    |
| Interrupt Being Serviced   |         | IE = 1                     | IE = 0 | IE = 1       | IE = 0 | Request      |
| Maskable interrupt         | ISP = 0 | $\checkmark$               | ×      | ×            | ×      | $\checkmark$ |
|                            | ISP = 1 | $\checkmark$               | ×      | $\checkmark$ | ×      | $\checkmark$ |
| Software interrupt         |         | $\checkmark$               | ×      |              | ×      |              |

**Remarks 1.**  $\sqrt{:}$  Multiple interrupt servicing enabled

- 2. X: Multiple interrupt servicing disabled
- 3. ISP and IE are flags contained in the PSW.
  - ISP = 0: An interrupt with higher priority is being serviced.
  - ISP = 1: No interrupt request has been acknowledged, or an interrupt with a lower priority is being serviced.
  - IE = 0: Interrupt request acknowledgment is disabled.
  - IE = 1: Interrupt request acknowledgment is enabled.
- 4. PR is a flag contained in PR0L, PR0H, PR1L, and PR1H.
  - PR = 0: Higher priority level
  - PR = 1: Lower priority level

## Figure 19-10. Examples of Multiple Interrupt Servicing (1/2)



# Example 1. Multiple interrupt servicing occurs twice

During servicing of interrupt INTxx, two interrupt requests, INTyy and INTzz, are acknowledged, and multiple interrupt servicing takes place. Before each interrupt request is acknowledged, the El instruction must always be issued to enable interrupt request acknowledgment.





Interrupt request INTyy issued during servicing of interrupt INTxx is not acknowledged because its priority is lower than that of INTxx, and multiple interrupt servicing does not take place. The INTyy interrupt request is held pending, and is acknowledged following execution of one main processing instruction.

- PR = 0: Higher priority level
- PR = 1: Lower priority level
- IE = 0: Interrupt request acknowledgment disabled



## Figure 19-10. Examples of Multiple Interrupt Servicing (2/2)

# Example 3. Multiple interrupt servicing does not occur because interrupts are not enabled

Interrupts are not enabled during servicing of interrupt INTxx (EI instruction is not issued), therefore, interrupt request INTyy is not acknowledged and multiple interrupt servicing does not take place. The INTyy interrupt request is held pending, and is acknowledged following execution of one main processing instruction.

- PR = 0: Higher priority level
- IE = 0: Interrupt request acknowledgment disabled

## 19.4.4 Interrupt request hold

There are instructions where, even if an interrupt request is issued for them while another instruction is being executed, request acknowledgment is held pending until the end of execution of the next instruction. These instructions (interrupt request hold instructions) are listed below.

- MOV PSW, #byte
- MOV A, PSW
- MOV PSW, A
- MOV1 PSW. bit, CY
- MOV1 CY, PSW. bit
- AND1 CY, PSW. bit
- OR1 CY, PSW. bit
- XOR1 CY, PSW. bit
- SET1 PSW. bit
- CLR1 PSW. bit
- RETB
- RETI
- PUSH PSW
- POP PSW
- BT PSW. bit, \$addr16
- BF PSW. bit, \$addr16
- BTCLR PSW. bit, \$addr16
- El
- DI
- Manipulation instructions for the IF0L, IF0H, IF1L, IF1H, MK0L, MK0H, MK1L, MK1H, PR0L, PR0H, PR1L, and PR1H registers.
- Caution The BRK instruction is not one of the above-listed interrupt request hold instructions. However, the software interrupt activated by executing the BRK instruction causes the IE flag to be cleared. Therefore, even if a maskable interrupt request is generated during execution of the BRK instruction, the interrupt request is not acknowledged.

Figure 19-11 shows the timing at which interrupt requests are held pending.

## Figure 19-11. Interrupt Request Hold



Remarks 1. Instruction N: Interrupt request hold instruction

- 2. Instruction M: Instruction other than interrupt request hold instruction
- 3. The xxPR (priority level) values do not affect the operation of xxIF (instruction request).

# **CHAPTER 20 KEY INTERRUPT FUNCTION**

# 20.1 Functions of Key Interrupt

A key interrupt (INTKR) can be generated by setting the key return mode register (KRM) and inputting a rising edge to the key interrupt input pins (KR0 to KR7).

| Flag | Description                         |
|------|-------------------------------------|
| KRM0 | Controls KR0 signal in 1-bit units. |
| KRM1 | Controls KR1 signal in 1-bit units. |
| KRM2 | Controls KR2 signal in 1-bit units. |
| KRM3 | Controls KR3 signal in 1-bit units. |
| KRM4 | Controls KR4 signal in 1-bit units. |
| KRM5 | Controls KR5 signal in 1-bit units. |
| KRM6 | Controls KR6 signal in 1-bit units. |
| KRM7 | Controls KR7 signal in 1-bit units. |

# 20.2 Configuration of Key Interrupt

The key interrupt includes the following hardware.

| Table 20-2. | Configuration of Key Inte | rrupt |
|-------------|---------------------------|-------|
|-------------|---------------------------|-------|

| Item             | Configuration                  |
|------------------|--------------------------------|
| Control register | Key return mode register (KRM) |

| Figure 20-1. | Block Diagram of | Key Interrupt |
|--------------|------------------|---------------|
|--------------|------------------|---------------|



# 20.3 Register Controlling Key Interrupt

## (1) Key return mode register (KRM)

This register controls the KRM0 to KRM7 bits using the KR0 to KR7 signals, respectively. This register is set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H.

# Figure 20-2. Format of Key Return Mode Register (KRM)

Address: FF6EH After reset: 00H R/W



| KRMn | Key interrupt mode control           |  |  |  |  |
|------|--------------------------------------|--|--|--|--|
| 0    | Does not detect key interrupt signal |  |  |  |  |
| 1    | Detects key interrupt signal         |  |  |  |  |

- Cautions 1. If any of the KRM0 to KRM7 bits used is set to 1, set bits 0 to 7 (PU70 to PU77) of the corresponding pull-up resistor register 7 (PU7) to 1.
  - 2. If KRM is changed, the interrupt request flag may be set. Therefore, disable interrupts and then change the KRM register. After that, clear the interrupt request flag and then enable interrupts.
  - 3. The bits not used in the key interrupt mode can be used as normal ports.

# **CHAPTER 21 STANDBY FUNCTION**

# 21.1 Standby Function and Configuration

## 21.1.1 Standby function

| Status            | Status High-Speed System<br>Clock Oscillator |                      | Internal Oscillator |                  | Subsystem<br>Clock        | CPU Clock<br>After | Prescaler Clock<br>Supplied to Peripherals |                      |                                   |
|-------------------|----------------------------------------------|----------------------|---------------------|------------------|---------------------------|--------------------|--------------------------------------------|----------------------|-----------------------------------|
| Operation<br>Mode | MSTOP = 0<br>MCC = 0                         | MSTOP = 1<br>MCC = 1 | Note 1              | Not<br>RSTOP = 0 | t <b>e 2</b><br>RSTOP = 1 | Oscillator         | Release                                    | MCM0 = 0             | MCM0 = 1                          |
| Reset             | Stopped                                      |                      | Stopped             |                  |                           | Oscillating        | Internal oscillation                       | Stopped              |                                   |
| STOP              |                                              |                      | Oscillating         | Oscillating      | Stopped                   |                    | Note 3                                     | Stopped              |                                   |
| HALT              | Oscillating                                  | Stopped              |                     |                  |                           |                    | Note 4                                     | Internal oscillation | High-<br>speed<br>system<br>clock |

## Table 21-1. Relationship Between Operation Clocks in Each Operation Status

Notes 1. When "Cannot be stopped" is selected for the internal oscillator by the option byte.

- 2. When "Can be stopped by software" is selected for the internal oscillator by the option byte.
- 3. Operates using the CPU clock at STOP instruction execution.
- 4. Operates using the CPU clock at HALT instruction execution.

# Caution The RSTOP setting is valid only when "Can be stopped by software" is set for the internal oscillator by the option byte.

| Remark | MSTOP: | Bit 7 of the main OSC control register (MOC)          |
|--------|--------|-------------------------------------------------------|
|        | MCC:   | Bit 7 of the processor clock control register (PCC)   |
|        | RSTOP: | Bit 0 of the internal oscillation mode register (RCM) |
|        | MCM0:  | Bit 0 of the main clock mode register (MCM)           |

The standby function is designed to reduce the operating current of the system. The following two modes are available.

## (1) HALT mode

HALT instruction execution sets the HALT mode. In the HALT mode, the CPU operation clock is stopped. If the high-speed system clock oscillator, internal oscillator, or subsystem clock oscillator is operating before the HALT mode is set, oscillation of each clock continues. In this mode, the operating current is not decreased as much as in the STOP mode, but the HALT mode is effective for restarting operation immediately upon interrupt request generation and carrying out intermittent operations.

## (2) STOP mode

STOP instruction execution sets the STOP mode. In the STOP mode, the high-speed system clock oscillator stops, stopping the whole system, thereby considerably reducing the CPU operating current.

Because this mode can be cleared by an interrupt request, it enables intermittent operations to be carried out. However, because a wait time is required to secure the oscillation stabilization time after the STOP mode is released, select the HALT mode if it is necessary to start processing immediately upon interrupt request generation.

In either of these two modes, all the contents of registers, flags and data memory just before the standby mode is set are held. The I/O port output latches and output buffer statuses are also held.

- Cautions 1. STOP mode can be used only when the CPU is operating on the high-speed system clock or internal oscillation clock. HALT mode can be used when the CPU is operating on the high-speed system clock, internal oscillation clock, or subsystem clock. However, when the STOP instruction is executed during internal oscillation clock operation, the high-speed system clock oscillator stops, but the internal oscillator does not stop.
  - 2. When shifting to the STOP mode, be sure to stop the peripheral hardware operation before executing STOP instruction.
  - 3. The following sequence is recommended for operating current reduction of the A/D converter when the standby function is used: First clear bit 7 (ADCS) of the A/D converter mode register (ADM) to 0 to stop the A/D conversion operation, and then execute the HALT or STOP instruction.
  - 4. If the internal oscillator is operating before the STOP mode is set, oscillation of the internal oscillation clock cannot be stopped in the STOP mode. However, when the internal oscillation clock is used as the CPU clock, the CPU operation is stopped for 17/f<sub>R</sub> (s) after STOP mode is released.

## 21.1.2 Registers controlling standby function

The standby function is controlled by the following two registers.

- Oscillation stabilization time counter status register (OSTC)
- Oscillation stabilization time select register (OSTS)

**Remark** For the registers that start, stop, or select the clock, see **CHAPTER 6 CLOCK GENERATOR**.

#### (1) Oscillation stabilization time counter status register (OSTC)

This is the status register of the high-speed system clock oscillation stabilization time counter. If the internal oscillation clock is used as the CPU clock, the high-speed system clock oscillation stabilization time can be checked.

OSTC can be read by a 1-bit or 8-bit memory manipulation instruction.

Reset release (reset by RESET input, POC, LVI, clock monitor, and WDT), the STOP instruction, MSTOP (bit 7 of MOC register) = 1, or MCC (bit 7 of PCC register) = 1 clear OSTC to 00H.

#### Figure 21-1. Format of Oscillation Stabilization Time Counter Status Register (OSTC)

Address: FFA3H After reset: 00H R

Syn

| Symbol | 7 | 6 | 5 | 4      | 3      | 2      | 1      | 0      |
|--------|---|---|---|--------|--------|--------|--------|--------|
| OSTC   | 0 | 0 | 0 | MOST11 | MOST13 | MOST14 | MOST15 | MOST16 |
|        |   |   |   |        |        |        |        |        |

| MOST11 | MOST13 | MOST14 | MOST15 | MOST16 | Oscillation stabilization time status |                       |                     |
|--------|--------|--------|--------|--------|---------------------------------------|-----------------------|---------------------|
|        |        |        |        |        |                                       | fxp = 10 MHz          | fxp = 16 MHz        |
| 1      | 0      | 0      | 0      | 0      | 2 <sup>11</sup> /fxp min.             | 204.8 <i>µ</i> s min. | 128 <i>µ</i> s min. |
| 1      | 1      | 0      | 0      | 0      | 2 <sup>13</sup> /fxp min.             | 819.2 <i>µ</i> s min. | 512 <i>µ</i> s min. |
| 1      | 1      | 1      | 0      | 0      | 2 <sup>14</sup> /fxp min.             | 1.64 ms min.          | 1.02 ms min.        |
| 1      | 1      | 1      | 1      | 0      | 2 <sup>15</sup> /fxp min.             | 3.27 ms min.          | 2.04 ms min.        |
| 1      | 1      | 1      | 1      | 1      | 2 <sup>16</sup> /fxp min.             | 6.55 ms min.          | 4.09 ms min.        |

Cautions 1. After the above time has elapsed, the bits are set to 1 in order from MOST11 and remain 1.

- 2. If the STOP mode is entered and then released while the internal oscillation clock is being used as the CPU clock, set the oscillation stabilization time as follows.
  - Desired OSTC oscillation stabilization time ≤ Oscillation stabilization time set by OSTS

The oscillation stabilization time counter counts only during the oscillation stabilization time set by OSTS. Therefore, note that only the statuses during the oscillation stabilization time set by OSTS are set to OSTC after STOP mode has been released.

3. The wait time when STOP mode is released does not include the time after STOP mode release until clock oscillation starts ("a" below) regardless of whether STOP mode is released by RESET input or interrupt generation.



**Remark** fxp: High-speed system clock oscillation frequency

## (2) Oscillation stabilization time select register (OSTS)

This register is used to select the high-speed system clock oscillation stabilization wait time when STOP mode is released. The wait time set by OSTS is valid only after STOP mode is released when the high-speed system clock is selected as the CPU clock. After STOP mode is released when the internal oscillation clock is selected, check the oscillation stabilization time using OSTC.

OSTS can be set by an 8-bit memory manipulation instruction.

RESET input sets OSTS to 05H.

. ..

---

. . .



| Address: FF | A4H Atter | reset: 05H | R/W |   |   |       |       |       |
|-------------|-----------|------------|-----|---|---|-------|-------|-------|
| Symbol      | 7         | 6          | 5   | 4 | 3 | 2     | 1     | 0     |
| OSTS        | 0         | 0          | 0   | 0 | 0 | OSTS2 | OSTS1 | OSTS0 |

| OSTS2 | OSTS1         | OSTS0 | Oscillation stabilization time selection |                  |                          |  |  |
|-------|---------------|-------|------------------------------------------|------------------|--------------------------|--|--|
|       |               |       |                                          | fxp = 10 MHz     | f <sub>XP</sub> = 16 MHz |  |  |
| 0     | 0             | 1     | 2 <sup>11</sup> /fxp                     | 204.8 <i>μ</i> s | 128 <i>μ</i> s           |  |  |
| 0     | 1             | 0     | 2 <sup>13</sup> /fxp                     | 819.2 <i>μ</i> s | 512 <i>μ</i> s           |  |  |
| 0     | 1             | 1     | 2 <sup>14</sup> /fxp                     | 1.64 ms          | 1.02 ms                  |  |  |
| 1     | 0             | 0     | 2 <sup>15</sup> /fxp                     | 3.27 ms          | 2.04 ms                  |  |  |
| 1     | 0             | 1     | 2 <sup>16</sup> /fxp                     | 6.55 ms          | 4.09 ms                  |  |  |
| 0     | ther than abo | ve    | Setting prohibited                       |                  |                          |  |  |

Cautions 1. To set the STOP mode when the high-speed system clock is used as the CPU clock, set OSTS before executing a STOP instruction.

- 2. Before setting OSTS, confirm with OSTC that the desired oscillation stabilization time has elapsed.
- 3. If the STOP mode is entered and then released while the internal oscillation clock is being used as the CPU clock, set the oscillation stabilization time as follows.
  - Desired OSTC oscillation stabilization time ≤ Oscillation stabilization time set by OSTS

The oscillation stabilization time counter counts only during the oscillation stabilization time set by OSTS. Therefore, note that only the statuses during the oscillation stabilization time set by OSTS are set to OSTC after STOP mode has been released.

4. The wait time when STOP mode is released does not include the time after STOP mode release until clock oscillation starts ("a" below) regardless of whether STOP mode is released by **RESET** input or interrupt generation.



**Remark** fxp: High-speed system clock oscillation frequency

# 21.2 Standby Function Operation

## 21.2.1 HALT mode

# (1) HALT mode

The HALT mode is set by executing the HALT instruction. HALT mode can be set regardless of whether the CPU clock before the setting was the high-speed system clock, Internal oscillation clock, or subsystem clock. The operating statuses in the HALT mode are shown below.

|                   | HALT Mode Setting                                             | When HAI                             | _T Instruction I               | s Executed W                                                                              | hile CPU Is                    | When HAI                                                                                                                         | LT Instruction I               | s Executed Wł                   | nile CPU Is                    |
|-------------------|---------------------------------------------------------------|--------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------------------------|--------------------------------|
|                   |                                                               | Operating on High-Speed System Clock |                                | Operating on Internal Oscillation Clock                                                   |                                |                                                                                                                                  |                                |                                 |                                |
|                   |                                                               |                                      |                                | When High-Speed System When High-Speed<br>Clock Oscillation Continues Clock Oscillation S |                                |                                                                                                                                  |                                |                                 |                                |
|                   |                                                               | When<br>Subsystem<br>Clock Used      | When<br>Subsystem<br>Clock Not | When<br>Subsystem<br>Clock Used                                                           | When<br>Subsystem<br>Clock Not | When<br>Subsystem<br>Clock Used                                                                                                  | When<br>Subsystem<br>Clock Not | When<br>Subsystem<br>Clock Used | When<br>Subsystem<br>Clock Not |
| Item              |                                                               |                                      | Used                           |                                                                                           | Used                           |                                                                                                                                  | Used                           |                                 | Used                           |
| System cloc       | k                                                             | Clock supply                         | to the CPU is                  | stopped                                                                                   |                                |                                                                                                                                  |                                |                                 |                                |
| CPU               |                                                               | Operation sto                        | pped                           |                                                                                           |                                |                                                                                                                                  |                                |                                 |                                |
| Port (output      | latch)                                                        | Status before                        | HALT mode v                    | vas set is retai                                                                          | ned                            |                                                                                                                                  |                                |                                 |                                |
| 16-bit timer/     | event counter 00                                              | Operable                             |                                |                                                                                           |                                | Operation no                                                                                                                     | t guaranteed                   |                                 |                                |
| 16-bit timer/     | event counter 01                                              | Operable                             |                                |                                                                                           |                                | Operation no                                                                                                                     | t guaranteed                   |                                 |                                |
| 8-bit timer/e     | vent counter 50                                               | Operable                             |                                |                                                                                           |                                | Operation no<br>TI50 is select                                                                                                   | t guaranteed w<br>ed           | hen count cloo                  | k other than                   |
| 8-bit timer/e     | vent counter 51                                               | Operable                             |                                |                                                                                           |                                | Operation no<br>TI51 is select                                                                                                   | t guaranteed w<br>ied          | hen count cloo                  | k other than                   |
| 8-bit timer H     | 10                                                            | Operable                             |                                |                                                                                           |                                | Operation not guaranteed when count clock other than<br>TM50 output is selected during 8-bit timer/event counter<br>50 operation |                                |                                 |                                |
| 8-bit timer H     | 11                                                            | Operable                             |                                |                                                                                           |                                | Operation no<br>f <sub>R</sub> /2 <sup>7</sup> is selected                                                                       | t guaranteed w<br>ed           | hen count cloo                  | k other than                   |
| Watch timer       |                                                               | Operable                             | Operable <sup>Note 2</sup>     | Operable                                                                                  | Operable <sup>Note 2</sup>     | Operable <sup>Note 3</sup>                                                                                                       | Operation not guaranteed       | Operable <sup>Note 3</sup>      | Operation not guaranteed       |
| Watchdog<br>timer | Internal oscillator<br>cannot be<br>stopped <sup>Note 4</sup> | Operable                             |                                |                                                                                           | _                              | Operable                                                                                                                         | -                              |                                 | -                              |
|                   | Internal oscillator can be stopped <sup>Note 4</sup>          | Operation sto                        | pped                           |                                                                                           |                                |                                                                                                                                  |                                |                                 |                                |
| A/D convert       |                                                               | Operable                             |                                |                                                                                           |                                | Operation no                                                                                                                     | t guaranteed                   |                                 |                                |
| Serial            | UART0                                                         | Operable                             |                                |                                                                                           |                                | Operation no                                                                                                                     | t guaranteed w                 | hen serial cloc                 | k other than                   |
| interface         | UART6                                                         | Operable                             |                                |                                                                                           |                                | TM50 output<br>50 operation                                                                                                      | is selected dur                | ing 8-bit timer/                | event count                    |
|                   | CSI10                                                         | Operable                             |                                |                                                                                           |                                | -                                                                                                                                | t guaranteed w                 | hen serial cloc                 | k other than                   |
|                   | CSI11                                                         | Operable                             |                                |                                                                                           |                                |                                                                                                                                  | t guaranteed w                 | hen serial cloc                 | k other than                   |
|                   | CSIA0                                                         | Operable                             |                                |                                                                                           |                                | Operation no                                                                                                                     | t guaranteed                   |                                 |                                |
| Clock monit       | or                                                            | Operable                             |                                | Operation sto                                                                             | opped                          | Operable                                                                                                                         | -                              | Operation sto                   | pped                           |
| Multiplier/div    | vider                                                         | Operable                             |                                | •                                                                                         |                                | Operation not guaranteed                                                                                                         |                                |                                 |                                |
| Power-on-cl       | lear function                                                 | Operable                             |                                |                                                                                           |                                | •                                                                                                                                |                                |                                 |                                |
| Low-voltage       | e detection function                                          | Operable                             |                                |                                                                                           |                                |                                                                                                                                  |                                |                                 |                                |
| External inte     | errupt                                                        | Operable                             |                                |                                                                                           |                                |                                                                                                                                  |                                |                                 |                                |

| Table 21-2. | Operating | Statuses | in HALT | Mode | (1/2) |
|-------------|-----------|----------|---------|------|-------|
|-------------|-----------|----------|---------|------|-------|

- **Notes 1.** When "Stopped by software" is selected for the internal oscillator by the option byte and the internal oscillator is stopped by software (for option bytes, see **CHAPTER 26 OPTION BYTE**).
  - 2. Operable when the high-speed system clock is selected.
  - 3. Operation not guaranteed when other than subsystem clock is selected.
  - **4.** "Internal oscillator cannot be stopped" or "Internal oscillator can be stopped by software" can be selected by the option byte.

|                   | HALT Mode Setting                                             | When HALT Instruction Is Executed While CPU Is Operating on Subsystem Clock |                                                                                        |                                                                                        |                                                              |  |  |  |
|-------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------|--|--|--|
|                   |                                                               | When High-Speed System                                                      | Clock Oscillation Continues                                                            | When High-Speed System Clock Oscillation Stopped                                       |                                                              |  |  |  |
| Item              |                                                               | When Internal Oscillation<br>Clock Continues                                | When Internal Oscillation<br>Clock Stopped <sup>Note 1</sup>                           | When Internal Oscillation<br>Clock Continues                                           | When Internal Oscillation<br>Clock Stopped <sup>Note 1</sup> |  |  |  |
| System cloc       | ck                                                            | Clock supply to the CPU is                                                  | Clock supply to the CPU is stopped                                                     |                                                                                        |                                                              |  |  |  |
| CPU               |                                                               | Operation stopped                                                           | -<br>Operation stopped                                                                 |                                                                                        |                                                              |  |  |  |
| Port (output      | t latch)                                                      | Status before HALT mode v                                                   | vas set is retained                                                                    |                                                                                        |                                                              |  |  |  |
| 16-bit timer/     | /event counter 00                                             | Operable                                                                    |                                                                                        | Operation stopped                                                                      |                                                              |  |  |  |
| 16-bit timer/     | event counter 01                                              | Operable                                                                    |                                                                                        | Operation stopped                                                                      |                                                              |  |  |  |
| 8-bit timer/e     | event counter 50                                              | Operable                                                                    |                                                                                        | Operable only when TI50 is                                                             | selected as the count clock                                  |  |  |  |
| 8-bit timer/e     | event counter 51                                              | Operable                                                                    |                                                                                        | Operable only when TI51 is                                                             | selected as the count clock                                  |  |  |  |
| 8-bit timer H     | 10                                                            | Operable                                                                    |                                                                                        | Operable only when TM50<br>count clock during 8-bit time<br>operation                  |                                                              |  |  |  |
| 8-bit timer H     | 11                                                            | Operable                                                                    | Operable only when the<br>high-speed system clock<br>is selected as the count<br>clock | Operable only when f <sub>P</sub> /2 <sup>7</sup><br>is selected as the count<br>clock | Operation stopped                                            |  |  |  |
| Watch time        | r                                                             | Operable                                                                    |                                                                                        | Operable only when subsystem clock is selected                                         |                                                              |  |  |  |
| Watchdog<br>timer | Internal oscillator<br>cannot be<br>stopped <sup>Note 2</sup> | Operable                                                                    | -                                                                                      | Operable                                                                               | -                                                            |  |  |  |
|                   | Internal oscillator<br>can be stopped <sup>Note 2</sup>       | Operation stopped                                                           |                                                                                        | •                                                                                      |                                                              |  |  |  |
| A/D convert       | ter                                                           | Operable                                                                    |                                                                                        | Not operable                                                                           |                                                              |  |  |  |
| Serial            | UART0                                                         | Operable                                                                    |                                                                                        | Operable only when TM50 output is selected as the                                      |                                                              |  |  |  |
| interface         | UART6                                                         | Operable                                                                    |                                                                                        | serial clock during 8-bit time operation                                               | er/event counter 50                                          |  |  |  |
|                   | CSI10                                                         | Operable                                                                    |                                                                                        | Operable only when external SCK10 is selected as the serial clock                      |                                                              |  |  |  |
|                   | CSI11                                                         | Operable                                                                    |                                                                                        | Operable only when external SCK11 is selected as the serial clock                      |                                                              |  |  |  |
|                   | CSIA0                                                         | Operable                                                                    |                                                                                        | Operation stopped                                                                      |                                                              |  |  |  |
| Clock monit       | tor                                                           | Operable Operation stopped                                                  |                                                                                        |                                                                                        |                                                              |  |  |  |
| Multiplier/div    | vider                                                         | Operable                                                                    |                                                                                        | Operation stopped                                                                      |                                                              |  |  |  |
| Power-on-c        | lear function                                                 | Operable                                                                    |                                                                                        |                                                                                        |                                                              |  |  |  |
| Low-voltage       | e detection function                                          | Operable                                                                    |                                                                                        |                                                                                        |                                                              |  |  |  |
| External inte     | errupt                                                        | Operable                                                                    |                                                                                        |                                                                                        |                                                              |  |  |  |

Table 21-2. Operating Statuses in HALT Mode (2/2)

**Notes 1.** When "Stopped by software" is selected for the internal oscillator by the option byte and the internal oscillator is stopped by software (for option bytes, see **CHAPTER 26 OPTION BYTE**).

2. "Internal oscillator cannot be stopped" or "Internal oscillator can be stopped by software" can be selected by the option byte.

### (2) HALT mode release

The HALT mode can be released by the following two sources.

#### (a) Release by unmasked interrupt request

When an unmasked interrupt request is generated, the HALT mode is released. If interrupt acknowledgment is enabled, vectored interrupt servicing is carried out. If interrupt acknowledgment is disabled, the next address instruction is executed.





**Remarks 1.** The broken lines indicate the case when the interrupt request which has released the standby mode is acknowledged.

- 2. The wait time is as follows:
  - When vectored interrupt servicing is carried out: 8 or 9 clocks
  - When vectored interrupt servicing is not carried out: 2 or 3 clocks

# (b) Release by RESET input

When the RESET signal is input, HALT mode is released, and then, as in the case with a normal reset operation, the program is executed after branching to the reset vector address.



### (1) When high-speed system clock is used as CPU clock



(2) When internal oscillation clock is used as CPU clock



Remarks 1. fxp: High-speed system clock oscillation frequency

2. fr: Internal oscillation clock frequency

# Figure 21-4. HALT Mode Release by RESET Input (2/2)

# (3) When subsystem clock is used as CPU clock





| Release Source             | MK×× | PR×× | IE | ISP | Operation                          |
|----------------------------|------|------|----|-----|------------------------------------|
| Maskable interrupt request | 0    | 0    | 0  | ×   | Next address instruction execution |
|                            | 0    | 0    | 1  | ×   | Interrupt servicing execution      |
|                            | 0    | 1    | 0  | 1   | Next address                       |
|                            | 0    | 1    | ×  | 0   | instruction execution              |
|                            | 0    | 1    | 1  | 1   | Interrupt servicing execution      |
|                            | 1    | ×    | ×  | ×   | HALT mode held                     |
| RESET input                | _    | _    | ×  | ×   | Reset processing                   |

Table 21-3. Operation in Response to Interrupt Request in HALT Mode

×: don't care

## 21.2.2 STOP mode

## (1) STOP mode setting and operating statuses

The STOP mode is set by executing the STOP instruction, and it can be set when the CPU clock before the setting was the high-speed system clock or internal oscillation clock.

Caution Because the interrupt request signal is used to release the standby mode, if there is an interrupt source with the interrupt request flag set and the interrupt mask flag reset, the standby mode is immediately released if set. Thus, the STOP mode is reset to the HALT mode immediately after execution of the STOP instruction and the system returns to the operating mode as soon as the wait time set using the oscillation stabilization time select register (OSTS) has elapsed.

The operating statuses in the STOP mode are shown below.

| STOP Mode Setting |                                                               | When STOP Instr                                                                                             |                                  | Vhile CPU Is Operatii<br>n Clock                             | ng on High-Speed                 |                              | uction Is Executed<br>erating on Internal |  |
|-------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------|--------------------------------------------------------------|----------------------------------|------------------------------|-------------------------------------------|--|
|                   |                                                               | When Internal Oscillation Clock<br>Continues                                                                |                                  | When Internal Oscillation Clock<br>Stopped <sup>Note 1</sup> |                                  | Oscillation Clock            |                                           |  |
| ltem              |                                                               | When Subsystem<br>Clock Used                                                                                | When Subsystem<br>Clock Not Used | When Subsystem<br>Clock Used                                 | When Subsystem<br>Clock Not Used | When Subsystem<br>Clock Used | When Subsystem<br>Clock Not Used          |  |
| System cloc       | k                                                             | Only high-speed s                                                                                           | ystem clock oscilla              | tor oscillation is stop                                      | oped. Clock supply               | to the CPU is stopp          | oed.                                      |  |
| CPU               |                                                               | Operation stopped                                                                                           | 1                                |                                                              |                                  |                              |                                           |  |
| Port (output      | latch)                                                        | Status before STC                                                                                           | P mode was set is                | retained                                                     |                                  |                              |                                           |  |
| 16-bit timer/     | event counter 00                                              | Operation stopped                                                                                           | 1                                |                                                              |                                  |                              |                                           |  |
| 16-bit timer/     | event counter 01                                              | Operation stopped                                                                                           | 1                                |                                                              |                                  |                              |                                           |  |
| 8-bit timer/e     | vent counter 50                                               | Operable only whe                                                                                           | en TI50 is selected              | as the count clock                                           |                                  |                              |                                           |  |
| 8-bit timer/e     | vent counter 51                                               | Operable only whe                                                                                           | en TI51 is selected              | as the count clock                                           |                                  |                              |                                           |  |
| 8-bit timer H     | 10                                                            | Operable only when TM50 output is selected as the count clock during 8-bit timer/event counter 50 operation |                                  |                                                              |                                  |                              |                                           |  |
| 8-bit timer H     | 1                                                             | Operable <sup>Note 2</sup> Operation stopped                                                                |                                  | k                                                            | Operable <sup>Note 2</sup>       |                              |                                           |  |
| Watch timer       |                                                               | Operable <sup>Note 3</sup>                                                                                  | Operation stopped                | Operable <sup>Note 3</sup>                                   | Operation stopped                | Operable <sup>Note 3</sup>   | Operation stopped                         |  |
| Watchdog<br>timer | Internal oscillator<br>cannot be<br>stopped <sup>Note 4</sup> | Operable                                                                                                    |                                  | -                                                            | -                                | Operable                     |                                           |  |
|                   | Internal oscillator<br>can be stopped <sup>Note 4</sup>       | Operation stopped                                                                                           | 1                                |                                                              |                                  |                              |                                           |  |
| A/D convert       | er                                                            | Operation stopped                                                                                           |                                  |                                                              |                                  |                              |                                           |  |
| Serial interfa    | ace UART0                                                     | Operable only when TM50 output is selected as the serial clock during TM50 operation                        |                                  |                                                              |                                  |                              |                                           |  |
|                   | UART6                                                         |                                                                                                             |                                  |                                                              |                                  |                              |                                           |  |
|                   | CSI10                                                         | Operable only when external SCK10 is selected as the serial clock                                           |                                  |                                                              |                                  |                              |                                           |  |
|                   | CSI11                                                         | Operable only when external SCK11 is selected as the serial clock                                           |                                  |                                                              |                                  |                              |                                           |  |
|                   | CSIA0                                                         | Operation stopped                                                                                           |                                  |                                                              |                                  |                              |                                           |  |
| Clock monit       | or                                                            | Operation stopped                                                                                           |                                  |                                                              |                                  |                              |                                           |  |
| Multiplier/div    | vider                                                         | Operation stopped                                                                                           |                                  |                                                              |                                  |                              |                                           |  |
| Power-on-cl       | ear function                                                  | Operable                                                                                                    |                                  |                                                              |                                  |                              |                                           |  |
| Low-voltage       | detection function                                            | Operable                                                                                                    |                                  |                                                              |                                  |                              |                                           |  |
| External inte     | errupt                                                        | Operable                                                                                                    |                                  |                                                              |                                  |                              |                                           |  |

#### Table 21-4. Operating Statuses in STOP Mode

- **Notes 1.** When "Stopped by software" is selected for the internal oscillator by the option byte and the internal oscillator is stopped by software (for option bytes, see **CHAPTER 26 OPTION BYTE**).
  - **2.** Operable only when  $f_{R}/2^{7}$  is selected as the count clock.
  - 3. Operable when the subsystem clock is selected.
  - **4.** "Internal oscillator cannot be stopped" or "Internal oscillator can be stopped by software" can be selected by the option byte.

### (2) STOP mode release



Figure 21-5. Operation Timing When STOP Mode Is Released

The STOP mode can be released by the following two sources.

## (a) Release by unmasked interrupt request

When an unmasked interrupt request is generated, the STOP mode is released. After the oscillation stabilization time has elapsed, if interrupt acknowledgment is enabled, vectored interrupt servicing is carried out. If interrupt acknowledgment is disabled, the next address instruction is executed.

#### Figure 21-6. STOP Mode Release by Interrupt Request Generation



#### (1) When high-speed system clock is used as CPU clock





- **Remarks 1.** The broken lines indicate the case when the interrupt request that has released the standby mode is acknowledged.
  - 2. fr: Internal oscillation clock frequency

# (b) Release by RESET input

When the RESET signal is input, STOP mode is released and a reset operation is performed after the oscillation stabilization time has elapsed.



#### (1) When high-speed system clock is used as CPU clock







Remarks 1. fxp: High-speed system clock oscillation frequency

2. fr: Internal oscillation clock frequency

| Table 21-5. | Operation in F | esponse to Interru | pt Request in | STOP Mode |
|-------------|----------------|--------------------|---------------|-----------|
|-------------|----------------|--------------------|---------------|-----------|

| Release Source             | MK×× | PR×× | IE | ISP | Operation                          |
|----------------------------|------|------|----|-----|------------------------------------|
| Maskable interrupt request | 0    | 0    | 0  | ×   | Next address instruction execution |
|                            | 0    | 0    | 1  | ×   | Interrupt servicing execution      |
|                            | 0    | 1    | 0  | 1   | Next address                       |
|                            | 0    | 1    | ×  | 0   | instruction execution              |
|                            | 0    | 1    | 1  | 1   | Interrupt servicing execution      |
|                            | 1    | ×    | ×  | ×   | STOP mode held                     |
| RESET input                | _    | _    | ×  | ×   | Reset processing                   |

×: don't care

## **CHAPTER 22 RESET FUNCTION**

The following five operations are available to generate a reset signal.

- (1) External reset input via RESET pin
- (2) Internal reset by watchdog timer program loop detection
- (3) Internal reset by clock monitor high-speed system clock oscillation stop detection
- (4) Internal reset by comparison of supply voltage and detection voltage of power-on-clear (POC) circuit
- (5) Internal reset by comparison of supply voltage and detection voltage of low-power-supply detector (LVI)

External and internal resets have no functional differences. In both cases, program execution starts at the address at 0000H and 0001H when the reset signal is input.

A reset is applied when a low level is input to the RESET pin, the watchdog timer overflows, high-speed system clock oscillation stop is detected by the clock monitor, or by POC and LVI circuit voltage detection, and each item of hardware is set to the status shown in Table 22-1. Each pin is high impedance during reset input or during the oscillation stabilization time just after reset release, except for P130, which is low-level output.

When a high level is input to the  $\overrightarrow{\text{RESET}}$  pin, the reset is released and program execution starts using the internal oscillation clock after the CPU clock operation has stopped for  $17/f_{\text{R}}$  (s). A reset generated by the watchdog timer and clock monitor sources is automatically released after the reset, and program execution starts using the internal oscillation clock after the CPU clock operation has stopped for  $17/f_{\text{R}}$  (s) (see **Figures 22-2** to **22-4**). Reset by POC and LVI circuit power supply detection is automatically released when  $V_{\text{DD}} > V_{\text{POC}}$  or  $V_{\text{DD}} > V_{\text{LVI}}$  after the reset, and program execution starts using the internal oscillation clock after the CPU clock operation as stopped for  $17/f_{\text{R}}$  (s) (see **CHAPTER 24 POWER-ON-CLEAR CIRCUIT** and **CHAPTER 25 LOW-VOLTAGE DETECTOR**).

Cautions 1. For an external reset, input a low level for 10  $\mu$ s or more to the RESET pin.

- 2. During reset input, the high-speed system clock and the internal oscillation clock stop oscillating.
- 3. When the STOP mode is released by a reset, the STOP mode contents are held during reset input. However, the port pins become high-impedance, except for P130, which is set to low-level output.



## Figure 22-1. Block Diagram of Reset Function

Caution An LVI circuit internal reset does not reset the LVI circuit.

Remarks 1. LVIM: Low-voltage detection register

2. LVIS: Low-voltage detection level selection register



Figure 22-2. Timing of Reset by RESET Input

Note Set P130 to high-level output by software.

**Remark** When reset is effected, P130 outputs a low level. If P130 is set to output a high level before reset is effected, the output signal of P130 can be dummy-output as the CPU reset signal.



### Figure 22-3. Timing of Reset Due to Watchdog Timer Overflow

**Note** Set P130 to high-level output by software.

## Caution A watchdog timer internal reset resets the watchdog timer.

**Remark** When reset is effected, P130 outputs a low level. If P130 is set to output a high level before reset is effected, the output signal of P130 can be dummy-output as the CPU reset signal.



Note Set P130 to high-level output by software.

- **Remarks 1.** When reset is effected, P130 outputs a low level. If P130 is set to output a high level before reset is effected, the output signal of P130 can be dummy-output as the CPU reset signal.
  - 2. For the reset timing of the power-on-clear circuit and low-voltage detector, see CHAPTER 24 POWER-ON-CLEAR CIRCUIT and CHAPTER 25 LOW-VOLTAGE DETECTOR.

|                           | Hardware                                                                  | Status After Reset<br>Acknowledgment <sup>Note 1</sup>                  |
|---------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------|
| Program counter (PC)      |                                                                           | The contents of the<br>reset vector table<br>(0000H, 0001H) are<br>set. |
| Stack pointer (SP)        |                                                                           | Undefined                                                               |
| Program status word       | (PSW)                                                                     | 02H                                                                     |
| RAM                       | Data memory                                                               | Undefined <sup>Note 2</sup>                                             |
|                           | General-purpose registers                                                 | Undefined <sup>Note 2</sup>                                             |
| Port registers (P0 to P   | 7, P12 to P14) (output latches)                                           | 00H (undefined only for P2)                                             |
| Port mode registers (F    | PM0, PM1, PM3 to PM7, PM12, PM14)                                         | FFH                                                                     |
| Pull-up resistor option   | registers (PU0, PU1, PU3 to PU7, PU12, PU14)                              | 00H                                                                     |
| Input switch control re   | gister (ISC)                                                              | 00H                                                                     |
| Internal memory size      | switching register (IMS)                                                  | CFH                                                                     |
| Internal expansion RA     | M size switching register (IXS)                                           | 0CH                                                                     |
| Memory expansion me       | ode register (MEM)                                                        | 00H                                                                     |
| Memory expansion wa       | ait setting register (MM)                                                 | 10H                                                                     |
| Processor clock control   | ol register (PCC)                                                         | 00H                                                                     |
| Internal oscillation mo   | de register (RCM)                                                         | 00H                                                                     |
| Main clock mode regis     | ster (MCM)                                                                | 00H                                                                     |
| Main OSC control reg      | ister (MOC)                                                               | 00H                                                                     |
| Oscillation stabilization | n time select register (OSTS)                                             | 05H                                                                     |
| Oscillation stabilization | n time counter status register (OSTC)                                     | 00H                                                                     |
| 16-bit timer/event        | Timer counters 00, 01 (TM00, TM01)                                        | 0000H                                                                   |
| counters 00, 01           | Capture/compare registers 000, 010, 001, 011 (CR000, CR010, CR001, CR011) | 0000H                                                                   |
|                           | Mode control registers 00, 01 (TMC00, TMC01)                              | 00H                                                                     |
|                           | Prescaler mode registers 00, 01 (PRM00, PRM01)                            | 00H                                                                     |
|                           | Capture/compare control registers 00, 01 (CRC00, CRC01)                   | 00H                                                                     |
|                           | Timer output control registers 00, 01 (TOC00, TOC01)                      | 00H                                                                     |
| 8-bit timer/event         | Timer counters 50, 51 (TM50, TM51)                                        | 00H                                                                     |
| counters 50, 51           | Compare registers 50, 51 (CR50, CR51)                                     | 00H                                                                     |
|                           | Timer clock selection registers 50, 51 (TCL50, TCL51)                     | 00H                                                                     |
|                           | Mode control registers 50, 51 (TMC50, TMC51)                              | 00H                                                                     |
| 8-bit timers H0, H1       | Compare registers 00, 10, 01, 11 (CMP00, CMP10, CMP01, CMP11)             | 00H                                                                     |
|                           | Mode registers (TMHMD0, TMHMD1)                                           | 00H                                                                     |
|                           | Carrier control register 1 (TMCYC1) <sup>Note 3</sup>                     | 00H                                                                     |
| Watch timer               | Operation mode register (WTM)                                             | 00H                                                                     |

## Table 22-1. Hardware Statuses After Reset Acknowledgment (1/3)

**Notes 1.** During reset input or oscillation stabilization time wait, only the PC contents among the hardware statuses become undefined. All other hardware statuses remain unchanged after reset.

2. When a reset is executed in the standby mode, the pre-reset status is held even after reset.

**3.** 8-bit timer H1 only.

|                                       | Hardware                                                                | Status After Reset<br>Acknowledgment |
|---------------------------------------|-------------------------------------------------------------------------|--------------------------------------|
| Clock output/buzzer output controller | Clock output selection register (CKS)                                   | 00H                                  |
| Watchdog timer                        | Mode register (WDTM)                                                    | 67H                                  |
|                                       | Enable register (WDTE)                                                  | 9AH                                  |
| A/D converter                         | Conversion result register (ADCR)                                       | Undefined                            |
|                                       | Mode register (ADM)                                                     | 00H                                  |
|                                       | Analog input channel specification register (ADS)                       | 00H                                  |
|                                       | Power-fail comparison mode register (PFM)                               | 00H                                  |
|                                       | Power-fail comparison threshold register (PFT)                          | 00H                                  |
| Serial interface UART0                | Receive buffer register 0 (RXB0)                                        | FFH                                  |
|                                       | Transmit shift register 0 (TXS0)                                        | FFH                                  |
|                                       | Asynchronous serial interface operation mode register 0 (ASIM0)         | 01H                                  |
|                                       | Baud rate generator control register 0 (BRGC0)                          | 1FH                                  |
| Serial interface UART6                | Receive buffer register 6 (RXB6)                                        | FFH                                  |
|                                       | Transmit buffer register 6 (TXB6)                                       | FFH                                  |
|                                       | Asynchronous serial interface operation mode register 6 (ASIM6)         | 01H                                  |
|                                       | Asynchronous serial interface reception error status register 6 (ASIS6) | 00H                                  |
|                                       | Asynchronous serial interface transmission status register 6 (ASIF6)    | 00H                                  |
|                                       | Clock selection register 6 (CKSR6)                                      | 00H                                  |
|                                       | Baud rate generator control register 6 (BRGC6)                          | FFH                                  |
|                                       | Asynchronous serial interface control register 6 (ASICL6)               | 16H                                  |
| Serial interfaces CSI10,              | Transmit buffer registers 10, 11 (SOTB10, SOTB11)                       | Undefined                            |
| CSI11                                 | Serial I/O shift registers 10, 11 (SIO10, SIO11)                        | 00H                                  |
|                                       | Serial operation mode registers 10, 11 (CSIM10, CSIM11)                 | 00H                                  |
|                                       | Serial clock selection registers 10, 11 (CSIC10, CSIC11)                | 00H                                  |
| Serial interface CSIA0                | Shift register 0 (SIOA0)                                                | 00H                                  |
|                                       | Operation mode specification register 0 (CSIMA0)                        | 00H                                  |
|                                       | Status register 0 (CSIS0)                                               | 00H                                  |
|                                       | Trigger register 0 (CSIT0)                                              | 00H                                  |
|                                       | Divisor selection register 0 (BRGCA0)                                   | 03H                                  |
|                                       | Automatic data transfer address point specification register 0 (ADTP0)  | 00H                                  |
|                                       | Automatic data transfer interval specification register 0 (ADTI0)       | 00H                                  |
|                                       | Automatic data transfer address count register 0 (ADTC0)                | 00H                                  |
| Multiplier/divider                    | Remainder data register 0 (SDR0)                                        | 0000H                                |
|                                       | Multiplication/division data register A0 (MDA0H, MDA0L)                 | 0000H                                |
|                                       | Multiplication/division data register B0 (MDB0)                         | 0000H                                |
|                                       | Multiplier/divider control register 0 (DMUC0)                           | 00H                                  |
| Key interrupt                         | Key return mode register (KRM)                                          | 00H                                  |
| Clock monitor                         | Mode register (CLM)                                                     | 00H                                  |

|                      | Hardware                                                                      |                       |  |  |  |
|----------------------|-------------------------------------------------------------------------------|-----------------------|--|--|--|
| Reset function       | Reset control flag register (RESF)                                            | 00H <sup>Note 1</sup> |  |  |  |
| Low-voltage detector | Low-voltage detection register (LVIM)                                         | 00H <sup>Note 1</sup> |  |  |  |
|                      | Low-voltage detection level selection register (LVIS)                         | 00H <sup>Note 1</sup> |  |  |  |
| Interrupt            | Request flag registers 0L, 0H, 1L, 1H (IF0L, IF0H, IF1L, IF1H)                | 00H                   |  |  |  |
|                      | Mask flag registers 0L, 0H, 1L (MK0L, MK0H, MK1L)                             | FFH                   |  |  |  |
|                      | Mask flag register 1H (MK1H)                                                  | DFH                   |  |  |  |
|                      | Priority specification flag registers 0L, 0H, 1L, 1H (PR0L, PR0H, PR1L, PR1H) | FFH                   |  |  |  |
|                      | External interrupt rising edge enable register (EGP)                          | 00H                   |  |  |  |
|                      | External interrupt falling edge enable register (EGN)                         | 00H                   |  |  |  |
| Flash memory         | Flash protect command register (PFCMD)                                        | Undefined             |  |  |  |
|                      | Flash status register (PFS)                                                   | 00H                   |  |  |  |
|                      | Flash programming mode control register (FLPMC)                               | 0XH <sup>Note 2</sup> |  |  |  |

**Notes 1.** These values vary depending on the reset source.

| Reset Source | RESET Input     | Reset by POC  | Reset by WDT  | Reset by CLM  | Reset by LVI |
|--------------|-----------------|---------------|---------------|---------------|--------------|
| Register     |                 |               |               |               |              |
| RESF         | See Table 22-2. |               |               |               |              |
| LVIM         | Cleared (00H)   | Cleared (00H) | Cleared (00H) | Cleared (00H) | Held         |
| LVIS         |                 |               |               |               |              |

- **2.** Varies depending on the operation mode.
  - User mode: 08H
  - On-board mode: 0CH

# 22.1 Register for Confirming Reset Source

Many internal reset generation sources exist in the 78K0/KF1+. The reset control flag register (RESF) is used to store which source has generated the reset request.

RESF can be read by an 8-bit memory manipulation instruction.

RESET input, reset input by power-on-clear (POC) circuit, and reading RESF clear RESF to 00H.

## Figure 22-5. Format of Reset Control Flag Register (RESF)



| WDTRF | Internal reset request by watchdog timer (WDT)               |  |  |  |  |  |
|-------|--------------------------------------------------------------|--|--|--|--|--|
| 0     | Internal reset request is not generated, or RESF is cleared. |  |  |  |  |  |
| 1     | 1 Internal reset request is generated.                       |  |  |  |  |  |

| CLMRF | Internal reset request by clock monitor (CLM)               |  |  |  |  |  |
|-------|-------------------------------------------------------------|--|--|--|--|--|
| 0     | nternal reset request is not generated, or RESF is cleared. |  |  |  |  |  |
| 1     | Internal reset request is generated.                        |  |  |  |  |  |

| LVIRF | Internal reset request by low-voltage detector (LVI)        |  |  |  |  |  |
|-------|-------------------------------------------------------------|--|--|--|--|--|
| 0     | nternal reset request is not generated, or RESF is cleared. |  |  |  |  |  |
| 1     | Internal reset request is generated.                        |  |  |  |  |  |

Note The value after reset varies depending on the reset source.

## Caution Do not read data by a 1-bit memory manipulation instruction.

The status of RESF when a reset request is generated is shown in Table 22-2.

## Table 22-2. RESF Status When Reset Request Is Generated

| Reset Source<br>Flag | RESET Input | Reset by POC | Reset by WDT | Reset by CLM | Reset by LVI |
|----------------------|-------------|--------------|--------------|--------------|--------------|
| WDTRF                | Cleared (0) | Cleared (0)  | Set (1)      | Held         | Held         |
| CLMRF                |             |              | Held         | Set (1)      | Held         |
| LVIRF                |             |              | Held         | Held         | Set (1)      |

# CHAPTER 23 CLOCK MONITOR

# 23.1 Functions of Clock Monitor

The clock monitor samples the high-speed system clock using the internal oscillator, and generates an internal reset signal when the high-speed system clock is stopped.

When a reset signal is generated by the clock monitor, bit 1 (CLMRF) of the reset control flag register (RESF) is set to 1. For details of RESF, see **CHAPTER 22 RESET FUNCTION**.

The clock monitor automatically stops under the following conditions.

- · Reset is released and during the oscillation stabilization time
- In STOP mode and during the oscillation stabilization time
- When the high-speed system clock is stopped by software (MSTOP = 1 or MCC = 1) and during the oscillation stabilization time
- · When the internal oscillation clock is stopped
- Remark
   MSTOP: Bit 7 of the main OSC control register (MOC)

   MCC:
   Bit 7 of the processor clock control register (PCC)

### 23.2 Configuration of Clock Monitor

The clock monitor includes the following hardware.

#### Table 23-1. Configuration of Clock Monitor

| Item             | Configuration                     |  |  |  |
|------------------|-----------------------------------|--|--|--|
| Control register | Clock monitor mode register (CLM) |  |  |  |





| Remark | MCC:   | Bit 7 of the processor clock control register (PCC)           |
|--------|--------|---------------------------------------------------------------|
|        | MSTOP: | Bit 7 of the main OSC control register (MOC)                  |
|        | OSTC:  | Oscillation stabilization time counter status register (OSTC) |

## 23.3 Registers Controlling Clock Monitor

The clock monitor is controlled by the clock monitor mode register (CLM).

## (1) Clock monitor mode register (CLM)

This register sets the operation mode of the clock monitor. This register can be set by a 1-bit or 8-bit memory manipulation instruction. RESET input clears this register to 00H.

#### Figure 23-2. Format of Clock Monitor Mode Register (CLM)

| Address: FFA9H After reset: 00H |   | R/W |   |   |   |   |   |      |
|---------------------------------|---|-----|---|---|---|---|---|------|
| Symbol                          | 7 | 6   | 5 | 4 | 3 | 2 | 1 | <0>  |
| CLM                             | 0 | 0   | 0 | 0 | 0 | 0 | 0 | CLME |
|                                 |   |     |   |   |   |   |   |      |

| CLME | Enables/disables clock monitor operation |  |  |  |
|------|------------------------------------------|--|--|--|
| 0    | Disables clock monitor operation         |  |  |  |
| 1    | Enables clock monitor operation          |  |  |  |

Cautions 1. Once bit 0 (CLME) is set to 1, it cannot be cleared to 0 except by RESET input or the internal reset signal.

2. If the reset signal is generated by the clock monitor, CLME is cleared to 0 and bit 1 (CLMRF) of the reset control flag register (RESF) is set to 1.

# 23.4 Operation of Clock Monitor

This section explains the functions of the clock monitor. The monitor start and stop conditions are as follows.

<Monitor start condition>

When bit 0 (CLME) of the clock monitor mode register (CLM) is set to operation enabled (1).

<Monitor stop condition>

- · Reset is released and during the oscillation stabilization time
- In STOP mode and during the oscillation stabilization time
- When the high-speed system clock is stopped by software (MSTOP = 1 or MCC = 1) and during the oscillation stabilization time
- When the internal oscillation clock is stopped

**Remark** MSTOP: Bit 7 of the main OSC control register (MOC)

MCC: Bit 7 of the processor clock control register (PCC)

#### Table 23-2. Operation Status of Clock Monitor (When CLME = 1)

| CPU Operation Clock  | Operation Mode        | High-Speed System<br>Clock Status | Internal Oscillation<br>Clock Status | Clock Monitor Status |
|----------------------|-----------------------|-----------------------------------|--------------------------------------|----------------------|
| High-speed system    | STOP mode             | Stopped                           | Oscillating                          | Stopped              |
| clock                |                       |                                   | Stopped <sup>Note</sup>              |                      |
|                      | RESET input           |                                   | Oscillating                          |                      |
|                      |                       |                                   | Stopped <sup>Note</sup>              |                      |
|                      | Normal operation mode | Oscillating                       | Oscillating                          | Operating            |
|                      | HALT mode             |                                   | Stopped <sup>Note</sup>              | Stopped              |
| Internal oscillation | STOP mode             | Stopped                           | Oscillating                          | Stopped              |
| clock                | RESET input           |                                   |                                      |                      |
|                      | Normal operation mode | Oscillating                       |                                      | Operating            |
|                      | HALT mode             | Stopped                           |                                      | Stopped              |

**Note** The internal oscillation clock is stopped only when the "Internal oscillator can be stopped by software" is selected by the option byte. If "Internal oscillator cannot be stopped" is selected, the internal oscillation clock cannot be stopped.

The clock monitor timing is as shown in Figure 23-3.

## Figure 23-3. Timing of Clock Monitor (1/4)

## (1) When internal reset is executed by oscillation stop of high-speed system clock





RESET input clears bit 0 (CLME) of the clock monitor mode register (CLM) to 0 and stops the clock monitor operation. Even if CLME is set to 1 by software during the oscillation stabilization time (reset value of OSTS register is 05H (2<sup>16</sup>/fxp)) of the high-speed system clock, monitoring is not performed until the oscillation stabilization time of the high-speed system clock ends. Monitoring is automatically started at the end of the oscillation stabilization time.

## Figure 23-3. Timing of Clock Monitor (2/4)



RESET input clears bit 0 (CLME) of the clock monitor mode register (CLM) to 0 and stops the clock monitor operation. When CLME is set to 1 by software at the end of the oscillation stabilization time (reset value of OSTS register is 05H ( $2^{16}$ /fxp)) of the high-speed system clock, monitoring is started.



(4) Clock monitor status after STOP mode is released (CLME = 1 is set when CPU clock operates on high-speed system clock and before entering STOP mode

When bit 0 (CLME) of the clock monitor mode register (CLM) is set to 1 before entering STOP mode, monitoring automatically starts at the end of the high-speed system clock oscillation stabilization time. Monitoring is stopped in STOP mode and during the oscillation stabilization time.

# Figure 23-3. Timing of Clock Monitor (3/4)



(5) Clock monitor status after STOP mode is released (CLME = 1 is set when CPU clock operates on internal oscillation clock and before entering STOP mode)

When bit 0 (CLME) of the clock monitor mode register (CLM) is set to 1 before entering STOP mode, monitoring automatically starts at the end of the high-speed system clock oscillation stabilization time. Monitoring is stopped in STOP mode and during the oscillation stabilization time.

# (6) Clock monitor status after high-speed system clock oscillation is stopped by software



When bit 0 (CLME) of the clock monitor mode register (CLM) is set to 1 before or while oscillation of the highspeed system clock is stopped, monitoring automatically starts at the end of the high-speed system clock oscillation stabilization time. Monitoring is stopped when oscillation of the high-speed system clock is stopped and during the oscillation stabilization time.

- Note The register that controls oscillation of the high-speed system clock differs depending on the type of the clock supplied to the CPU.
  - When CPU operates on internal oscillation clock:

Controlled by bit 7 (MSTOP) of the main OSC control register (MOC)

· When CPU operates on subsystem clock:

Controlled by bit 7 (MCC) of the processor clock control register (PCC)

## Figure 23-3. Timing of Clock Monitor (4/4)

## (7) Clock monitor status after internal oscillation clock is stopped by software



When bit 0 (CLME) of the clock monitor mode register (CLM) is set to 1 before or while oscillation of the internal oscillation clock is stopped, monitoring automatically starts after the internal oscillation clock is stopped. Monitoring is stopped when oscillation of the Internal oscillation clock is stopped.

**Note** If it is specified by the option byte that the internal oscillator cannot be stopped, the setting of bit 0 (RSTOP) of the internal oscillation mode register (RCM) is invalid. To set RSTOP, be sure to confirm that bit 1 (MCS) of the main clock mode register (MCM) is 1.

# CHAPTER 24 POWER-ON-CLEAR CIRCUIT

# 24.1 Functions of Power-on-Clear Circuit

The power-on-clear circuit (POC) has the following functions.

- Generates internal reset signal at power on.
- Compares supply voltage (V<sub>DD</sub>) and detection voltage (V<sub>POC</sub> = 2.1 V ±0.1 V), and generates internal reset signal when V<sub>DD</sub> < V<sub>POC</sub>.
- Cautions 1. If an internal reset signal is generated in the POC circuit, the reset control flag register (RESF) is cleared to 00H.
  - 2. The supply voltage is  $V_{DD} = 2.0$  to 5.5 V when the internal oscillation clock or subsystem clock is used, but be sure to use the product in a voltage range of 2.2 to 5.5 V because the detection voltage (V<sub>POC</sub>) of the POC circuit is 2.1 V ±0.1 V.
- **Remark** This product incorporates multiple hardware functions that generate an internal reset signal. A flag that indicates the reset cause is located in the reset control flag register (RESF) for when an internal reset signal is generated by the watchdog timer (WDT), low-voltage-detection (LVI) circuit, or clock monitor. RESF is not cleared to 00H and the flag is set to 1 when an internal reset signal is generated by WDT, LVI, or the clock monitor.

For details of the RESF, refer to CHAPTER 22 RESET FUNCTION.

# 24.2 Configuration of Power-on-Clear Circuit

The block diagram of the power-on-clear circuit is shown in Figure 24-1.





## 24.3 Operation of Power-on-Clear Circuit

In the power-on-clear circuit, the supply voltage (V<sub>DD</sub>) and detection voltage (V<sub>POC</sub>) are compared, and when  $V_{DD} < V_{POC}$ , an internal reset signal is generated.



Figure 24-2. Timing of Internal Reset Signal Generation in Power-on-Clear Circuit

### 24.4 Cautions for Power-on-Clear Circuit

In a system where the supply voltage (VDD) fluctuates for a certain period in the vicinity of the POC detection voltage (VPOC), the system may be repeatedly reset and released from the reset status. In this case, the time from release of reset to the start of the operation of the microcontroller can be arbitrarily set by taking the following action.

<Action>

After releasing the reset signal, wait for the supply voltage fluctuation period of each system by means of a software counter that uses a timer, and then initialize the ports.

#### Figure 24-3. Example of Software Processing After Release of Reset (1/2)

• If supply voltage fluctuation is 50 ms or less in vicinity of POC detection voltage





2. A flowchart is shown on the next page.



Checking reset cause



# CHAPTER 25 LOW-VOLTAGE DETECTOR

# 25.1 Functions of Low-Voltage Detector

The low-voltage detector (LVI) has following functions.

- Compares supply voltage (V<sub>DD</sub>) and detection voltage (V<sub>LVI</sub>), and generates an internal interrupt signal or internal reset signal when V<sub>DD</sub> < V<sub>LVI</sub>.
- Detection levels (nine levels) of supply voltage can be changed by software.
- Interrupt or reset function can be selected by software.
- Operable in STOP mode.

When the low-voltage detector is used to reset, bit 0 (LVIRF) of the reset control flag register (RESF) is set to 1 if reset occurs. For details of RESF, refer to **CHAPTER 22 RESET FUNCTION**.

# 25.2 Configuration of Low-Voltage Detector

The block diagram of the low-voltage detector is shown below.





## 25.3 Registers Controlling Low-Voltage Detector

The low-voltage detector is controlled by the following registers.

- Low-voltage detection register (LVIM)
- Low-voltage detection level selection register (LVIS)

#### (1) Low-voltage detection register (LVIM)

This register sets low-voltage detection and the operation mode. This register can be set by a 1-bit or 8-bit memory manipulation instruction. A reset other than LVI clears LVIM to 00H.

### Figure 25-2. Format of Low-Voltage Detection Register (LVIM)

| Address: | FFBEH A | fter reset: 00H | R/W <sup>Note 1</sup> |                     |   |   |       |      |
|----------|---------|-----------------|-----------------------|---------------------|---|---|-------|------|
| Symbol   | <7>     | 6               | 5                     | 4                   | 3 | 2 | <1>   | <0>  |
| LVIM     | LVION   | 0               | 0                     | 0 <sup>Note 2</sup> | 0 | 0 | LVIMD | LVIF |

| LVION <sup>Notes 3, 4</sup> | Enables low-voltage detection operation |  |  |  |  |
|-----------------------------|-----------------------------------------|--|--|--|--|
| 0                           | Disables operation                      |  |  |  |  |
| 1                           | Enables operation                       |  |  |  |  |

| LVIMD <sup>Note 3</sup> | Low-voltage detection operation mode selection                                                     |  |  |  |  |
|-------------------------|----------------------------------------------------------------------------------------------------|--|--|--|--|
| 0                       | Generates interrupt signal when supply voltage ( $V_{DD}$ ) < detection voltage ( $V_{LVI}$ )      |  |  |  |  |
| 1                       | Generates internal reset signal when supply voltage ( $V_{DD}$ ) < detection voltage ( $V_{LVI}$ ) |  |  |  |  |

| LVIF <sup>Note 5</sup> | Low-voltage detection flag                                                                        |  |  |  |
|------------------------|---------------------------------------------------------------------------------------------------|--|--|--|
| 0                      | Supply voltage ( $V_{DD}$ ) $\geq$ detection voltage ( $V_{LVI}$ ), or when operation is disabled |  |  |  |
| 1                      | Supply voltage (V <sub>DD</sub> ) < detection voltage (V <sub>LVI</sub> )                         |  |  |  |

### Notes 1. Bit 0 is read-only.

- 2. Bit 4 may be 0 or 1. This bit corresponds to the LVIE bit in the 78K0/KF1.
- 3. LVION and LVIMD are cleared to 0 in the case of a reset other than an LVI reset. These are not cleared to 0 in the case of an LVI reset.
- 4. When LVION is set to 1, operation of the comparator in the LVI circuit is started. Use software to instigate a wait of at least 0.2 ms from when LVION is set to 1 until the voltage is confirmed at LVIF.
- The value of LVIF is output as the interrupt request signal INTLVI when LVION = 1 and LVIMD = 0.

#### Caution To stop LVI, follow either of the procedures below.

- When using 8-bit manipulation instruction: Write 00H to LVIM.
- When using 1-bit memory manipulation instruction: Clear LVION to 0.

### (2) Low-voltage detection level selection register (LVIS)

0

0

0

1

1

1

1

1

0

0

Other than above

This register selects the low-voltage detection level. This register can be set by an 8-bit memory manipulation instruction. A reset other than LVI clears LVIS to 00H.

| Figure 25-3.  | Format of Low-Voltage      | <b>Detection Level</b> | Selection Register | (LVIS) |
|---------------|----------------------------|------------------------|--------------------|--------|
| 1 19010 20 0. | I officiation Long Voltage | Dottootion Eovor       | oblockion nogloko  |        |

| Address: | FFBFH Aft | er reset: 00H | H R/W |       |                                                                                                                                                                                                                                                                                                                                                                            |       |       |       |
|----------|-----------|---------------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|
| Symbol   | 7         | 6             | 5     | 4     | 3                                                                                                                                                                                                                                                                                                                                                                          | 2     | 1     | 0     |
| LVIS     | 0         | 0             | 0     | 0     | LVIS3                                                                                                                                                                                                                                                                                                                                                                      | LVIS2 | LVIS1 | LVIS0 |
|          |           |               |       |       |                                                                                                                                                                                                                                                                                                                                                                            |       |       |       |
|          | LVIS3     | LVIS2         | LVIS1 | LVIS0 | Detection level                                                                                                                                                                                                                                                                                                                                                            |       |       |       |
|          | 0         | 0             | 0     | 0     | $\begin{array}{c} V_{LV10} \left( 4.3 \text{ V} \pm 0.2 \text{ V} \right) \\ \hline \\ V_{LV11} \left( 4.1 \text{ V} \pm 0.2 \text{ V} \right) \\ \hline \\ V_{LV12} \left( 3.9 \text{ V} \pm 0.2 \text{ V} \right) \\ \hline \\ V_{LV13} \left( 3.7 \text{ V} \pm 0.2 \text{ V} \right) \\ \hline \\ V_{LV14} \left( 3.5 \text{ V} \pm 0.2 \text{ V} \right) \end{array}$ |       |       |       |
|          | 0         | 0             | 0     | 1     |                                                                                                                                                                                                                                                                                                                                                                            |       |       |       |
|          | 0         | 0             | 1     | 0     |                                                                                                                                                                                                                                                                                                                                                                            |       |       |       |
|          | 0         | 0             | 1     | 1     |                                                                                                                                                                                                                                                                                                                                                                            |       |       |       |
|          | 0         | 1             | 0     | 0     |                                                                                                                                                                                                                                                                                                                                                                            |       |       |       |

1

0

1

0

1

<R>

**Note** Do not set V<sub>LVI8</sub> or V<sub>LVI9</sub> when using the standard products and (A) grade products to evaluate the program of a mask ROM version of the 78K0/KF1 or when using the (A1) grade products.

<R>

Cautions 1. Be sure to clear bits 4 to 7 to 0.

0

1

1

0

0

2. Clear all port pins after the supply voltage (VDD) exceeds the preset detection voltage (VLVI) after POC release in the (A1) grade products.

VLVI5 (3.3 V ±0.15 V)

VLVI6 (3.1 V ±0.15 V)

VLVI7 (2.85 V ±0.15 V)

 $\frac{V_{LV18} (2.6 \text{ V} \pm 0.1 \text{ V})^{\text{Note}}}{V_{LV19} (2.35 \text{ V} \pm 0.1 \text{ V})^{\text{Note}}}$ 

Setting prohibited

# 25.4 Operation of Low-Voltage Detector

The low-voltage detector can be used in the following two modes.

• Used as reset

Compares the supply voltage (V<sub>DD</sub>) and detection voltage (V<sub>LVI</sub>), and generates an internal reset signal when  $V_{DD} < V_{LVI}$ .

• Used as interrupt

Compares the supply voltage (V<sub>DD</sub>) and detection voltage (V<sub>LVI</sub>), and generates an interrupt signal (INTLVI) when  $V_{DD} < V_{LVI}$ .

The operation is set as follows.

## (1) When used as reset

- When starting operation
- <1> Mask the LVI interrupt (LVIMK = 1).
- <2> Set the detection voltage using bits 3 to 0 (LVIS3 to LVIS0) of the low-voltage detection level selection register (LVIS).
- <3> Set bit 7 (LVION) of LVIM to 1 (enables LVI operation).
- <4> Use software to instigate a wait of at least 0.2 ms.
- <5> Confirm that "supply voltage ( $V_{DD}$ )  $\geq$  detection voltage ( $V_{LVI}$ )" with bit 0 (LVIF) of LVIM.
- <6> Set bit 1 (LVIMD) of LVIM to 1 (generates internal reset signal when supply voltage (V<sub>DD</sub>) < detection voltage (V<sub>LVI</sub>)).

Figure 25-4 shows the timing of the internal reset signal generated by the low-voltage detector. The numbers in this timing chart correspond to <1> to <6> above.

- Cautions 1. <1> must always be executed. When LVIMK = 0, an interrupt may occur immediately after the processing in <3>.
  - If supply voltage (V<sub>DD</sub>) ≥ detection voltage (V<sub>LVI</sub>) when LVIMD is set to 1, an internal reset signal is not generated.
- When stopping operation

Either of the following procedures must be executed.

- When using 8-bit memory manipulation instruction: Write 00H to LVIM.
- When using 1-bit memory manipulation instruction: Clear LVIMD to 0 and then LVION to 0.



Figure 25-4. Timing of Low-Voltage Detector Internal Reset Signal Generation

Notes 1. The LVIMK flag is set to "1" by RESET input.

- 2. The LVIF flag may be set (1).
- **3.** LVIRF is bit 0 of the reset control flag register (RESF). For details of RESF, see **CHAPTER 22 RESET FUNCTION**.
- **Remark** <1> to <6> in Figure 25-4 above correspond to <1> to <6> in the description of "when starting operation" in **25.4 (1) When used as reset**.

## (2) When used as interrupt

- When starting operation
- <1> Mask the LVI interrupt (LVIMK = 1).
- <2> Set the detection voltage using bits 3 to 0 (LVIS3 to LVIS0) of the low-voltage detection level selection register (LVIS).
- <3> Set bit 7 (LVION) of LVIM to 1 (enables LVI operation).
- <4> Use software to instigate a wait of at least 0.2 ms.
- <5> Confirm that "supply voltage (V<sub>DD</sub>)  $\geq$  detection voltage (V<sub>LVI</sub>)" with bit 0 (LVIF) of LVIM.
- <6> Clear the interrupt request flag of LVI (LVIIF) to 0.
- <7> Release the interrupt mask flag of LVI (LVIMK).
- <8> Execute the EI instruction (when vector interrupts are used).

Figure 25-5 shows the timing of the internal reset signal generated by the low-voltage detector. The numbers in this timing chart correspond to <1> to <7> above.

• When stopping operation

Either of the following procedures must be executed.

- When using 8-bit memory manipulation instruction: Write 00H to LVIM.
- When using 1-bit memory manipulation instruction: Clear LVION to 0.



Figure 25-5. Timing of Low-Voltage Detector Interrupt Signal Generation

- **Notes 1.** The LVIMK flag is set to "1" by **RESET** input.
  - 2. The LVIF and LVIIF flags may be set (1).
- **Remark** <1> to <7> in Figure 25-5 above correspond to <1> to <7> in the description of "when starting operation" in **25.4 (2) When used as interrupt**.

## 25.5 Cautions for Low-Voltage Detector

In a system where the supply voltage ( $V_{DD}$ ) fluctuates for a certain period in the vicinity of the LVI detection voltage ( $V_{LVI}$ ), the operation is as follows depending on how the low-voltage detector is used.

## (1) When used as reset

The system may be repeatedly reset and released from the reset status.

In this case, the time from release of reset to the start of the operation of the microcontroller can be arbitrarily set by taking action (a) below.

#### (2) When used as interrupt

Interrupt requests may be frequently generated. Take action (b) below.

In this system, take the following actions.

#### <Action>

## (a) When used as reset

After releasing the reset signal, wait for the supply voltage fluctuation period of each system by means of a software counter that uses a timer, and then initialize the ports.

## Figure 25-6. Example of Software Processing After Release of Reset (1/2)

• If supply voltage fluctuation is 50 ms or less in vicinity of LVI detection voltage



- Notes 1. If reset is generated again during this period, initialization processing is not started.
  - 2. A flowchart is shown on the next page.



Checking reset cause



#### (b) When used as interrupt

Check that "supply voltage (V<sub>DD</sub>)  $\geq$  detection voltage (V<sub>LVI</sub>)" in the servicing routine of the LVI interrupt by using bit 0 (LVIF) of the low-voltage detection register (LVIM). Clear bit 0 (LVIF) of interrupt request flag register 0L (IF0L) to 0 and enable interrupts (EI).

In a system where the supply voltage fluctuation period is long in the vicinity of the LVI detection voltage, wait for the supply voltage fluctuation period, check that "supply voltage ( $V_{DD}$ )  $\geq$  detection voltage ( $V_{LVI}$ )" using the LVIF flag, and then enable interrupts (EI).

# 26.1 Functions of Option Bytes

The flash memory at 0080H to 0084H of the 78K0/KF1+ is an option byte area. When power is turned on or when the device is restarted from the reset status, the device automatically references the option bytes and sets specified functions. When using the product, be sure to set the following functions by using the option bytes.

When the boot swap operation is used during self-programming, 0080H to 0084H are switched to 1080H to 1084H. Therefore, set values that are the same as those of 0080H to 0084H to 1080H to 1084H in advance.

## (1) 0080H/1080H

- O Internal oscillator operation
  - Can be stopped by software
  - · Cannot be stopped

## (2) 0084H/1084H

- O On-chip debug operation control
  - Disabling on-chip debug operation
  - Enabling on-chip debug operation and erasing data of the flash memory in case authentication of the onchip debug security ID fails
  - Enabling on-chip debug operation and not erasing data of the flash memory even in case authentication of the on-chip debug security ID fails
- Cautions 1. Be sure to set 00H (disabling on-chip debug operation) to 0084H for products not equipped with the on-chip debug function ( $\mu$ PD78F0148H). Also set 00H to 1084H because 0084H and 1084H are switched at boot swapping.
  - 2. To use the on-chip debug function with a product equipped with the on-chip debug function ( $\mu$ PD78F0148HD), set 02H or 03H to 0084H. Set a value that is the same as that of 0084H to 1084H because 0084H and 1084H are switched at boot swapping.
- Caution Be sure to set 00H to 0081H, 0082H, and 0083H (0081H/1081H, 0082H/1082H, and 0083H/1083H when the boot swap function is used).

<R>

# 26.2 Format of Option Byte

The format of the option byte is shown below.

Figure 26-1. Format of Option Byte (1/2)

Address: 0080H/1080H<sup>Note</sup>

| 7      | 6             | 5                                                                                       | 4 | 3 | 2 | 1 | 0      |  |  |  |
|--------|---------------|-----------------------------------------------------------------------------------------|---|---|---|---|--------|--|--|--|
| 0      | 0             | 0                                                                                       | 0 | 0 | 0 | 0 | LSROSC |  |  |  |
|        |               |                                                                                         |   |   |   |   |        |  |  |  |
| LSROSC |               | Internal oscillator operation                                                           |   |   |   |   |        |  |  |  |
| 0      | Can be stopp  | Can be stopped by software (stopped when 1 is written to bit 0 (RSTOP) of RCM register) |   |   |   |   |        |  |  |  |
| 1      | Cannot be sto | Cannot be stopped (not stopped even if 1 is written to RSTOP bit)                       |   |   |   |   |        |  |  |  |

- **Note** Set a value that is the same as that of 0080H to 1080H because 0080H and 1080H are switched during the boot swap operation.
- Cautions 1. If LSROSC = 0 (oscillation can be stopped by software), the count clock is not supplied to the watchdog timer in the HALT and STOP modes, regardless of the setting of bit 0 (RSTOP) of the internal oscillation mode register (RCM).
  - When 8-bit timer H1 operates with the internal oscillation clock, the count clock is supplied to 8-bit timer H1 even in the HALT/STOP mode.
  - 2. Be sure to clear bit 1 to 7 to 0.

Address: 0081H/1081H, 0082H/1082H, 0083H/1083H<sup>Note</sup>

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

**Note** Be sure to set 00H to 0081H, 0082H, and 0083H, as these addresses are reserved areas. Also set 00H to 1081H, 1082H, and 1083H because 0081H, 0082H, and 0083H are switched with 1081H, 1082H, and 1083H when the boot swap operation is used.

Address: 0084H/1084H<sup>Notes1, 2</sup>

| 7 | 6 | 5 | 4 | 3 | 2 | 1      | 0      |
|---|---|---|---|---|---|--------|--------|
| 0 | 0 | 0 | 0 | 0 | 0 | OCDEN1 | OCDEN0 |

| OCDEN1 | OCDEN0 | On-chip debug operation control                                                                                           |
|--------|--------|---------------------------------------------------------------------------------------------------------------------------|
| 0      | 0      | Operation disabled                                                                                                        |
| 0      | 1      | Setting prohibited                                                                                                        |
| 1      | 0      | Operation enabled. Does not erase data of the flash memory in case authentication of the on-chip debug security ID fails. |
| 1      | 1      | Operation enabled. Erases data of the flash memory in case authentication of the on-chip debug security ID fails.         |

- **Notes 1.** Be sure to set 00H (on-chip debug operation disabled) to 0084H for products not equipped with the onchip debug function (μPD78F0148H). Also set 00H to 1084H because 0084H and 1084H are switched at boot swapping.
  - **2.** To use the on-chip debug function with a product equipped with the on-chip debug function ( $\mu$ PD78F0148HD), set 02H or 03H to 0084H. Set a value that is the same as that of 0084H to 1084H because 0084H and 1084H are switched at boot swapping.
- Remark For the on-chip debug security ID, see CHAPTER 28 ON-CHIP DEBUG FUNCTION (µPD78F0148HD ONLY).

Here is an example of description of the software for setting the option bytes.

| OPT     | CSEG | AT 0080H |                                                   |
|---------|------|----------|---------------------------------------------------|
| OPTION: | DB   | 00H      | ; Internal oscillator can be stopped by software. |
|         | DB   | 00H      | ; Reserved area                                   |
|         | DB   | 00H      | ; Reserved area                                   |
|         | DB   | 00H      | ; Reserved area                                   |
|         | DB   | 00H      | ; On-chip debug operation disabled                |
|         |      |          |                                                   |

**Remark** Referencing of the option byte is performed during reset processing. For the reset processing timing, see **CHAPTER 22 RESET FUNCTION**.

# CHAPTER 27 FLASH MEMORY

The  $\mu$ PD78F0148H/HD replace the internal mask ROM of the  $\mu$ PD780148 of the 78K0/KF1 respectively with flash memory to which a program can be written, erased, and overwritten while mounted on the board. Table 27-1 lists the differences between the 78K0/KF1+ and the 78K0/KF1.

| Item                            | 78K0/KF1+                                                                          | 78K0/KF1                                                        |                                                                                      |  |  |
|---------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------|--|--|
|                                 | μPD78F0148H, 78F0148HD                                                             | μPD78F0148                                                      | Mask ROM Versions                                                                    |  |  |
| Internal ROM configuration      | Flash memory<br>(single power supply)                                              | Flash memory<br>(two power supplies)                            | Mask ROM                                                                             |  |  |
| Internal ROM capacity           | 60 KB <sup>Note 1</sup>                                                            |                                                                 | μΡD780143: 24 KB<br>μΡD780144: 32 KB<br>μΡD780146: 48 KB<br>μΡD780146: 60 KB         |  |  |
| Internal expansion RAM capacity | 1024 bytes <sup>Note 1</sup>                                                       |                                                                 | μPD780143: None<br>μPD780144: None<br>μPD780146: 1024 bytes<br>μPD780148: 1024 bytes |  |  |
| Pin 8                           | FLMD0 pin                                                                          | VPP pin                                                         | IC pin                                                                               |  |  |
| Pin 25                          | P17/TI50/TO50/FLMD1 pin                                                            | P17/TI50/TO50 pin                                               |                                                                                      |  |  |
| Power-on clear (POC) function   | Detection voltage is fixed (V <sub>POC</sub> = $2.1 \text{ V} \pm 0.1 \text{ V}$ ) | Enabling use of POC and detection voltage selectable by product | Enabling use of POC and detection voltage selectable by mask option                  |  |  |
| Regulator                       | None                                                                               | Available <sup>Note 2</sup>                                     |                                                                                      |  |  |
| Self-programming function       | Available                                                                          | None                                                            | -                                                                                    |  |  |
| On-chip debug function          | Available only in µPD78F0148HD                                                     | None                                                            | -                                                                                    |  |  |
| Electrical specifications       | Refer to the electrical specification                                              | ns chapter in the user's manual of                              | each product.                                                                        |  |  |

| Table 27-1. | <b>Differences</b> | Between | 78K0/KF1+ | and 78K0/KF1 |
|-------------|--------------------|---------|-----------|--------------|
|-------------|--------------------|---------|-----------|--------------|

**Notes 1.** The same capacity as the mask ROM versions can be specified by means of the internal memory size switching register (IMS) and the internal expansion RAM size switching register (IXS).

Caution There are differences in noise immunity and noise radiation between the flash memory and mask ROM versions. When pre-producing an application set with the flash memory version and then mass-producing it with the mask ROM version, be sure to conduct sufficient evaluations for the commercial samples (not engineering samples) of the mask ROM versions.

<sup>2.</sup> The regulator cannot be used in (A1) grade products and (A2) grade products.

## 27.1 Internal Memory Size Switching Register

The internal memory capacity can be selected using the internal memory size switching register (IMS). IMS is set by an 8-bit memory manipulation instruction.

RESET input sets IMS to CFH.

# Caution The initial value of IMS is CFH. When using the 78K0/KF1+ to evaluate the program of a mask ROM version of the 78K0/KF1, be sure to set the values shown in Table 27-2.

#### Figure 27-1. Format of Internal Memory Size Switching Register (IMS)

| Address: FFF | =0H After re | eset: CFH | R/W  |   |      |      |      |      |
|--------------|--------------|-----------|------|---|------|------|------|------|
| Symbol       | 7            | 6         | 5    | 4 | 3    | 2    | 1    | 0    |
| IMS          | RAM2         | RAM1      | RAM0 | 0 | ROM3 | ROM2 | ROM1 | ROM0 |

| RAM2 | RAM1             | RAM0 | Internal high-speed RAM capacity selection |  |  |  |  |
|------|------------------|------|--------------------------------------------|--|--|--|--|
| 1    | 1                | 0    | 1024 bytes                                 |  |  |  |  |
| C    | Other than above |      | Setting prohibited                         |  |  |  |  |

| ROM3 | ROM2     | ROM1     | ROM0 | Internal ROM capacity selection |
|------|----------|----------|------|---------------------------------|
| 0    | 1        | 1        | 0    | 24 KB                           |
| 1    | 0        | 0        | 0    | 32 KB                           |
| 1    | 1        | 0        | 0    | 48 KB                           |
| 1    | 1        | 1        | 1    | 60 KB                           |
|      | Other th | an above |      | Setting prohibited              |

The IMS settings required to obtain the same memory map as mask ROM versions of the 78K0/KF1 are shown in Table 27-2.

| Flash Memory Versions<br>(78K0/KF1+) | Target Mask ROM Versions<br>(78K0/KF1) | IMS Setting |
|--------------------------------------|----------------------------------------|-------------|
| -                                    | μPD780143                              | C6H         |
| -                                    | μPD780144                              | C8H         |
| -                                    | μPD780146                              | ССН         |
| μPD78F0148H, 78F0148HD               | μPD780148                              | CFH         |

# Table 27-2. Internal Memory Size Switching Register Settings

## 27.2 Internal Expansion RAM Size Switching Register

The internal expansion RAM capacity can be selected using the internal expansion RAM size switching register (IXS).

This register is set by an 8-bit memory manipulation instruction. RESET input sets IXS to 0CH.

Caution Since the initial value of IXS is 0CH, be sure to set IXS to 0AH. When using the 78K0/KF1+ to evaluate the program of a mask ROM version of the 78K0/KF1, be sure to set the values shown in Table 27-3.

Figure 27-2. Format of Internal Expansion RAM Size Switching Register (IXS)

| Address: FFF     | -4H After re | eset: 0CH | R/W    |        |              |                |               |                 |  |
|------------------|--------------|-----------|--------|--------|--------------|----------------|---------------|-----------------|--|
| Symbol           | 7            | 6         | 5      | 4      | 3            | 2              | 1             | 0               |  |
| IXS              | 0            | 0         | 0      | IXRAM4 | IXRAM3       | IXRAM2         | IXRAM1        | IXRAM0          |  |
|                  |              |           |        |        |              |                |               |                 |  |
|                  | IXRAM4       | IXRAM3    | IXRAM2 | IXRAM1 | IXRAM0       | Internal expan | ision RAM cap | acity selection |  |
|                  | 0            | 1         | 1      | 0      | 0            | 0 bytes        |               |                 |  |
|                  | 0            | 1         | 0      | 1      | 0            | 1024 bytes     |               |                 |  |
| Other than above |              |           |        |        | Setting proh | ibited         |               |                 |  |

The IXS settings required to obtain the same memory map as mask ROM versions of the 78K0/KF1 are shown in Table 27-3.

| Table 27-3. Internal Expansion RAM Size Switching Register Settings | Table 27-3. | n RAM Size Switching Register Settings |
|---------------------------------------------------------------------|-------------|----------------------------------------|
|---------------------------------------------------------------------|-------------|----------------------------------------|

| Flash Memory Versions<br>(78K0/KF1+) | Target Mask ROM Versions<br>(78K0/KF1) | IXS Setting |
|--------------------------------------|----------------------------------------|-------------|
| -                                    | μPD780143                              | 0CH         |
| -                                    | μPD780144                              | 0CH         |
| -                                    | μPD780146                              | 0AH         |
| μPD78F0148H, 78F0148HD               | μPD780148                              | 0AH         |

## 27.3 Writing with Flash Programmer

Data can be written to the flash memory on-board or off-board, by using a dedicated flash programmer.

## (1) On-board programming

The contents of the flash memory can be rewritten after the 78K0/KF1+ has been mounted on the target system. The connectors that connect the dedicated flash programmer must be mounted on the target system.

## (2) Off-board programming

Data can be written to the flash memory with a dedicated program adapter (FA series) before the 78K0/KF1+ is mounted on the target system.

**Remark** The FA series is a product of Naito Densei Machida Mfg. Co., Ltd.

#### Table 27-4. Wiring Between 78K0/KF1+ and Dedicated Flash Programmer

| Pin Configuration of Dedicated Flash<br>Programmer |        | With CSI10         |                         | With CSI10 + HS |                         | With UART6 |                         |               |
|----------------------------------------------------|--------|--------------------|-------------------------|-----------------|-------------------------|------------|-------------------------|---------------|
| Signal Name                                        | I/O    | Pin Function       | Pin Name                | Pin No.         | Pin Name                | Pin No.    | Pin Name                | Pin No.       |
| SI/RxD                                             | Input  | Receive signal     | SO10/P12                | 20              | SO10/P12                | 20         | TxD6/P13                | 21            |
| SO/TxD                                             | Output | Transmit signal    | SI10/RxD0/P11           | 19              | SI10/RxD0/P11           | 19         | RxD6/P14                | 22            |
| SCK                                                | Output | Transfer clock     | SCK10/TxD0/P10          | 18              | SCK10/TxD0/P10          | 18         | Not needed              | Not<br>needed |
| CLK                                                | Output | Clock to 78K0/KF1+ | X1                      | 12              | X1                      | 12         | X1                      | 12            |
|                                                    |        |                    | X2 <sup>Note</sup>      | 13              | X2 <sup>Note</sup>      | 13         | X2 <sup>Note</sup>      | 13            |
| /RESET                                             | Output | Reset signal       | RESET                   | 14              | RESET                   | 14         | RESET                   | 14            |
| FLMD0                                              | Output | Mode signal        | FLMD0                   | 8               | FLMD0                   | 8          | FLMD0                   | 8             |
| FLMD1                                              | Output | Mode signal        | FLMD1/TI50/<br>TO50/P17 | 25              | FLMD1/TI50/<br>TO50/P17 | 25         | FLMD1/TI50/<br>TO50/P17 | 25            |
| H/S                                                | Input  | Handshake signal   | Not needed              | Not<br>needed   | HS/P15/TOH0             | 23         | Not needed              | Not<br>needed |
| VDD                                                | I/O    | VDD voltage        | V <sub>DD</sub>         | 9               | V <sub>DD</sub>         | 9          | VDD                     | 9             |
|                                                    |        | generation/voltage | EVDD                    | 31              | EVDD                    | 31         | EVDD                    | 31            |
|                                                    |        | monitoring         | AVREF                   | 1               | AVREF                   | 1          | AVREF                   | 1             |
| GND                                                | -      | Ground             | Vss                     | 11              | Vss                     | 11         | Vss                     | 11            |
|                                                    |        |                    | EVss                    | 30              | EVss                    | 30         | EVss                    | 30            |
|                                                    |        |                    | AVss                    | 2               | AVss                    | 2          | AVss                    | 2             |

**Note** When using the clock out of the flash programmer, connect CLK of the programmer to X1, and connect its inverse signal to X2.

Examples of the recommended connection when using the adapter for flash memory writing are shown below.













## 27.4 Programming Environment

The environment required for writing a program to the flash memory of the 78K0/KF1+ is illustrated below.



Figure 27-6. Environment for Writing Program to Flash Memory

A host machine that controls the dedicated flash programmer is necessary.

To interface between the dedicated flash programmer and the 78K0/KF1+, CSI10 or UART6 is used for manipulation such as writing and erasing. To write the flash memory off-board, a dedicated program adapter (FA series) is necessary.

## 27.5 Communication Mode

Communication between the dedicated flash programmer and the 78K0/KF1+ is established by serial communication via CSI10 or UART6 of the 78K0/KF1+.

#### (1) CSI10

Transfer rate: 200 kHz to 2 MHz





## (2) CSI communication mode supporting handshake

Transfer rate: 200 kHz to 2 MHz





## (3) UART6

Transfer rate: 4800 to 76800 bps

## Figure 27-9. Communication with Dedicated Flash Programmer (UART6)



If Flashpro IV is used as the dedicated flash programmer, Flashpro IV generates the following signal for the 78K0/KF1+. For details, refer to the Flashpro IV manual.

|             | Flashpro IV |                                           |                        | Conn  | ection |
|-------------|-------------|-------------------------------------------|------------------------|-------|--------|
| Signal Name | I/O         | Pin Function Pin Name                     |                        | CSI10 | UART6  |
| FLMD0       | Output      | Mode signal                               | FLMD0                  | 0     | O      |
| FLMD1       | Output      | Mode signal                               | FLMD1                  | 0     | 0      |
| VDD         | I/O         | VDD voltage generation/voltage monitoring | VDD, EVDD, AVREF       | 0     | O      |
| GND         | _           | Ground                                    | Vss, EVss, AVss        | 0     | 0      |
| CLK         | Output      | Clock output to 78K0/KF1+                 | X1, X2 <sup>Note</sup> | 0     | 0      |
| /RESET      | Output      | Reset signal                              | RESET                  | 0     | 0      |
| SI/RxD      | Input       | Receive signal                            | SO10/TxD6              | 0     | 0      |
| SO/TxD      | Output      | Transmit signal                           | SI10/RxD6              | 0     | O      |
| SCK         | Output      | Transfer clock                            | SCK10                  | 0     | ×      |
| H/S         | Input       | Handshake signal                          | HS                     | Δ     | ×      |

#### Table 27-5. Pin Connection

**Note** When using the clock out of the flash programmer, connect CLK of the programmer to X1, and connect its inverse signal to X2.

**Remark**  $\bigcirc$ : Be sure to connect the pin.

- O: The pin does not have to be connected if the signal is generated on the target board.
- $\times$ : The pin does not have to be connected.
- $\triangle$ : In handshake mode

## 27.6 Connection of Pins on Board

To write the flash memory on-board, connectors that connect the dedicated flash programmer must be provided on the target system. First provide a function that selects the normal operation mode or flash memory programming mode on the board.

When the flash memory programming mode is set, all the pins not used for programming the flash memory are in the same status as immediately after reset. Therefore, if the external device does not recognize the state immediately after reset, the pins must be connected as described below.

### 27.6.1 FLMD0 pin

In the normal operation mode, 0 V is input to the FLMD0 pin. In the flash memory programming mode, the V<sub>DD</sub> write voltage is supplied to the FLMD0 pin. An FLMD0 pin connection example is shown below.





#### 27.6.2 FLMD1 pin

When 0 V is input to the FLMD0 pin, the FLMD1 pin does not function. When V<sub>DD</sub> is supplied to the FLMD0 pin, the flash memory programming mode is entered, so the same voltage as V<sub>SS</sub> must be supplied to the FLMD1 pin. An FLMD1 pin connection example is shown below.





If the  $V_{DD}$  signal is input to the FLMD1 pin from another device during on-board programming and immediately after reset, isolate this signal.

#### 27.6.3 Serial interface pins

The pins used by each serial interface are listed below.

| Serial Interface | Pins Used                 |
|------------------|---------------------------|
| CSI10            | SO10, SI10, SCK10         |
| CSI10 + HS       | SO10, SI10, SCK10, HS/P15 |
| UART6            | TxD6, RxD6                |

Table 27-6. Pins Used by Each Serial Interface

To connect the dedicated flash programmer to the pins of a serial interface that is connected to another device on the board, care must be exercised so that signals do not collide or that the other device does not malfunction.

## (1) Signal collision

If the dedicated flash programmer (output) is connected to a pin (input) of a serial interface connected to another device (output), signal collision takes place. To avoid this collision, either isolate the connection with the other device, or make the other device go into an output high-impedance state.





In the flash memory programming mode, the signal output by the device collides with the signal sent from the dedicated flash programmer. Therefore, isolate the signal of the other device.

## (2) Malfunction of other device

If the dedicated flash programmer (output or input) is connected to a pin (input or output) of a serial interface connected to another device (input), a signal may be output to the other device, causing the device to malfunction. To avoid this malfunction, isolate the connection with the other device.

Figure 27-13. Malfunction of Other Device



If the signal output by the 78K0/KF1+ in the flash memory programming mode affects the other device, isolate the signal of the other device.



If the signal output by the dedicated flash programmer in the flash memory programming mode affects the other device, isolate the signal of the other device.

#### 27.6.4 RESET pin

If the reset signal of the dedicated flash programmer is connected to the RESET pin that is connected to the reset signal generator on the board, signal collision takes place. To prevent this collision, isolate the connection with the reset signal generator.

If the reset signal is input from the user system while the flash memory programming mode is set, the flash memory will not be correctly programmed. Do not input any signal other than the reset signal of the dedicated flash programmer.

Figure 27-14. Signal Collision (RESET Pin)



In the flash memory programming mode, the signal output by the reset signal generator collides with the signal output by the dedicated flash programmer. Therefore, isolate the signal of the reset signal generator.

#### 27.6.5 Port pins

When the flash memory programming mode is set, all the pins not used for flash memory programming enter the same status as that immediately after reset. If external devices connected to the ports do not recognize the port status immediately after reset, the port pin must be connected to VDD or VSS via a resistor.

#### 27.6.6 Other signal pins

Connect X1 and X2 in the same status as in the normal operation mode when using the on-board clock.

To input the operating clock from the programmer, however, connect the clock out of the programmer to X1, and its inverse signal to X2.

#### 27.6.7 Power supply

To use the supply voltage output of the flash programmer, connect the V<sub>DD</sub> pin to V<sub>DD</sub> of the flash programmer, and the Vss pin to Vss of the flash programmer.

To use the on-board supply voltage, connect in compliance with the normal operation mode.

However, be sure to connect the VDD and VSS pins to VDD and GND of the flash programmer, respectively, because the voltage is monitored by the flash programmer.

Supply the same other power supplies (EVDD, EVSS, AVREF, and AVSS) as those in the normal operation mode.

# 27.7 Programming Method

# 27.7.1 Controlling flash memory

The following figure illustrates the procedure to manipulate the flash memory.





# 27.7.2 Flash memory programming mode

To rewrite the contents of the flash memory by using the dedicated flash programmer, set the 78K0/KF1+ in the flash memory programming mode. To set the mode, set the FLMD0 pin to V<sub>DD</sub> and clear the reset signal. Change the mode by using a jumper when writing the flash memory on-board.



Table 27-7. Relationship Between FLMD0, FLMD1 Pins and Operation Mode After Reset Release

| FLMD0 | FLMD1 | Operation Mode                |  |  |
|-------|-------|-------------------------------|--|--|
| 0     | Any   | Normal operation mode         |  |  |
| VDD   | 0     | Flash memory programming mode |  |  |
| VDD   | Vdd   | Setting prohibited            |  |  |

## 27.7.3 Selecting communication mode

In the 78K0/KF1+, a communication mode is selected by inputting pulses (up to 11 pulses) to the FLMD0 pin after the dedicated flash memory programming mode is entered. These FLMD0 pulses are generated by the flash programmer.

The following table shows the relationship between the number of pulses and communication modes.

<R>

| Communication Mode                                            |          | Standard Setting <sup>Note 1</sup>                                                     |           |                                      |               |                                 |                 |
|---------------------------------------------------------------|----------|----------------------------------------------------------------------------------------|-----------|--------------------------------------|---------------|---------------------------------|-----------------|
|                                                               | Port     | Speed                                                                                  | On Target | Frequency                            | Multiply Rate |                                 | FLMD0<br>Pulses |
| UART<br>(UART6)                                               | UART-ch0 | 9600, 19200, 31250,<br>38400, 76800,<br>153600 <sup>Note 3</sup> bps <sup>Note 4</sup> | Optional  | 2 MHz to<br>16 MHz <sup>Note 2</sup> | 1.0           | TxD6, RxD6                      | 0               |
| 3-wire serial I/O<br>(CSI10)                                  | SIO-ch0  | 2.4 kHz to 2.5 MHz                                                                     |           |                                      |               | SO10, SI10,<br>SCK10            | 8               |
| 3-wire serial I/O with<br>handshake supported<br>(CSI10 + HS) | SIO-H/S  | 2.4 kHz to 2.5 MHz                                                                     |           |                                      |               | SO10, SI10,<br>SCK10,<br>HS/P15 | 11              |

# Table 27-8. Communication Modes

Notes 1. Selection items for Standard settings on Flashpro IV.

2. The possible setting range differs depending on the voltage. For details, refer to the chapters of electrical specifications.

- 3. When peripheral hardware clock frequency is 2.5 MHz or less, this cannot be selected.
- **4.** Because factors other than the baud rate error, such as the signal waveform slew, also affect UART communication, thoroughly evaluate the slew as well as the baud rate error.
- Caution When UART6 is selected, the receive clock is calculated based on the reset command sent from the dedicated flash programmer after the FLMD0 pulse has been received.

### 27.7.4 Communication commands

The 78K0/KF1+ communicates with the dedicated flash programmer by using commands. The signals sent from the flash programmer to the 78K0/KF1+ are called commands, and the commands sent from the 78K0/KF1+ to the dedicated flash programmer are called response commands.

#### Figure 27-17. Communication Commands



The flash memory control commands of the 78K0/KF1+ are listed in the table below. All these commands are issued from the programmer and the 78K0/KF1+ perform processing corresponding to the respective commands.

| Classification          | Command Name                          | Function                                                                                                                                       |
|-------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| Verify                  | Batch verify command                  | Compares the contents of the entire memory with the input data.                                                                                |
| Erase                   | Batch erase command                   | Erases the contents of the entire memory.                                                                                                      |
| Blank check             | Batch blank check command             | Checks the erasure status of the entire memory.                                                                                                |
| Data write              | High-speed write command              | Writes data by specifying the write address and<br>number of bytes to be written, and executes a<br>verify check.                              |
|                         | Successive write command              | Writes data from the address following that of<br>the high-speed write command executed<br>immediately before, and executes a verify<br>check. |
| System setting, control | Status read command                   | Obtains the operation status                                                                                                                   |
|                         | Oscillation frequency setting command | Sets the oscillation frequency                                                                                                                 |
|                         | Erase time setting command            | Sets the erase time for batch erase                                                                                                            |
|                         | Write time setting command            | Sets the write time for writing data                                                                                                           |
|                         | Baud rate setting command             | Sets the baud rate when UART is used                                                                                                           |
|                         | Silicon signature command             | Reads the silicon signature information                                                                                                        |
|                         | Reset command                         | Escapes from each status                                                                                                                       |

Table 27-9. Flash Memory Control Commands

The 78K0/KF1+ return a response command for the command issued by the dedicated flash programmer. The response commands sent from the 78K0/KF1+ are listed below.

| Table 27-10. | Response | Commands |
|--------------|----------|----------|
|--------------|----------|----------|

| Command Name | Function                           |  |  |  |
|--------------|------------------------------------|--|--|--|
| ACK          | Acknowledges command/data.         |  |  |  |
| NAK          | Acknowledges illegal command/data. |  |  |  |

### 27.8 Flash Memory Programming by Self-Writing

The 78K0/KF1+ supports a self-programming function that can be used to rewrite the flash memory via a user program, so that the program can be upgraded in the field.

The programming mode is selected by bits 0 and 1 (FLSPM0 and FLSPM1) of the flash programming mode control register (FLPMC).

The procedure of self-programming is illustrated below.

Remark For details of the self programming function, refer to the 78K0/Kx1+ Flash Memory Self Programming User's Manual (U16701E).



Figure 27-18. Self-Programming Procedure

#### 27.8.1 Registers used for self-programming function

The following three registers are used for the self-programming function.

- Flash programming mode control register (FLPMC)
- Flash protect command register (PFCMD)
- Flash status register (PFS)

#### (1) Flash programming mode control register (FLPMC)

This register is used to enable or disable writing or erasing of the flash memory and to set the operation mode during self-programming.

FLPMC can be written only in a specific sequence (see **27.8.1 (2)** Flash protect command register (PFCMD)) so that the application system does not stop inadvertently due to malfunction caused by noise or program hangup.

FLPMC can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input sets this register to 0xH<sup>Note</sup>.

Note Differs depending on the operation mode.

- User mode: 08H
- On-board mode: 0CH

#### Figure 27-19. Format of Flash Programming Mode Control Register (FLPMC)

| Address: | FFC4H | After reset: | 0×H <sup>Note 1</sup> | R/W <sup>Note 2</sup> |
|----------|-------|--------------|-----------------------|-----------------------|
|          |       |              |                       |                       |

| Symbol | 7 | 6 | 5 | 4 | 3      | 2     | 1      | 0      |
|--------|---|---|---|---|--------|-------|--------|--------|
| FLPMC  | 0 | 0 | 0 | 0 | FWEDIS | FWEPR | FLSPM1 | FLSPM0 |

| FWEDIS | Control of flash memory writing/erasing   |  |  |  |  |
|--------|-------------------------------------------|--|--|--|--|
| 0      | Writing/erasing enabled <sup>Note 3</sup> |  |  |  |  |
| 1      | Writing/erasing disabled                  |  |  |  |  |

| FWEPR | Status of FLMD0 pin          |
|-------|------------------------------|
| 0     | Low level                    |
| 1     | High level <sup>Note 3</sup> |

| FLSPM1 <sup>Note 4</sup> | FLSPM0 <sup>Note 4</sup> | Selection of operation mode during self-programming                                                                                    |
|--------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 0                        | 0                        | Normal mode<br>Instructions of flash memory can be fetched from all<br>addresses.                                                      |
| 0                        | 1                        | Self-programming mode A1<br>Firmware can be called (CALL #8100H).                                                                      |
| 1                        | 1                        | Self-programming mode A2<br>Instructions are fetched from firmware ROM.<br>This mode is set in firmware and cannot be set by the user. |
| 1                        | 0                        | Setting prohibited                                                                                                                     |

**Notes 1.** Differs depending on the operation mode.

- User mode: 08H
- On-board mode: 0CH
- 2. Bit 2 (FWEPR) is read-only.
- **3.** For actual writing/erasing, the FLMD0 pin must be high (FWEPR = 1), as well as FWEDIS = 0.

| FWEDIS           | FWEPR | Enable or disable of flash memory writing/erasing |
|------------------|-------|---------------------------------------------------|
| 0                | 1     | Writing/erasing enabled                           |
| Other than above |       | Writing/erasing disabled                          |

**4.** The user ROM (flash memory) or firmware ROM can be selected by FLSPM1 and FLSPM0, and the operation mode set on the application system by the mode pin or the self-programming mode can be selected.

# Cautions 1. Be sure to keep FWEDIS at 0 until writing or erasing of the flash memory is completed.

- 2. Make sure that FWEDIS = 1 in the normal mode.
- Manipulate FLSPM1 and FLSPM0 after execution branches to the internal RAM. The address of the flash memory is specified by an address signal from the CPU when FLSPM1 = 0 or the set value of the firmware written when FLSPM1 = 1. In the on-board mode, the specifications of FLSPM1 and FLSPM0 are ignored.

#### (2) Flash protect command register (PFCMD)

If the application system stops inadvertently due to malfunction caused by noise or program hang-up, an operation to write the flash programming mode control register (FLPMC) may have a serious effect on the system. PFCMD is used to protect FLPMC from being written, so that the application system does not stop inadvertently. Writing FLPMC is enabled only when a write operation is performed in the following specific sequence.

- <1> Write a specific value to PFCMD (PFCMD = A5H)
- <2> Write the value to be set to FLPMC (writing in this step is invalid)
- <3> Write the inverted value of the value to be set to FLPMC (writing in this step is invalid)
- <4> Write the value to be set to FLPMC (writing in this step is valid)

This rewrites the value of the register, so that the register cannot be written illegally.

Occurrence of an illegal store operation can be checked by bit 0 (FPRERR) of the flash status register (PFS).

A5H must be written to PFCMD each time the value of FLPMC is changed.

PFCMD can be set by an 8-bit memory manipulation instruction.

RESET input makes this register undefined.

#### Figure 27-20. Format of Flash Protect Command Register (PFCMD)

| Address: FFC0H |      | After reset: | Undefined | W I  |      |      |      |      |
|----------------|------|--------------|-----------|------|------|------|------|------|
| Symbol 7 6 5   |      | 4            | 3         | 2    | 1    | 0    |      |      |
| PFCMD          | REG7 | REG6         | REG5      | REG4 | REG3 | REG2 | REG1 | REG0 |

#### (3) Flash status register (PFS)

If data is not written to the flash programming mode control register (FLPMC), which is protected, in the correct sequence (writing the flash protect command register (PFCMD)), FLPMC is not written and a protection error occurs. If this happens, bit 0 of PFS (FPRERR) is set to 1.

This bit is a cumulative flag. After checking FPRERR, clear it by writing 0 to it.

PFS can be set by a 1-bit or 8-bit memory manipulation instruction.

RESET input clears this register to 00H.

#### Figure 27-21. Format of Flash Status Register (PFS)

| Address: FFC2H |   | After reset: | 00H | R/W |   |   |   |        |
|----------------|---|--------------|-----|-----|---|---|---|--------|
| Symbol         | 7 | 6            | 5   | 4   | 3 | 2 | 1 | 0      |
| PFS            | 0 | 0            | 0   | 0   | 0 | 0 | 0 | FPRERR |

The operating conditions of the FPRERR flag are as follows.

<Setting conditions>

- If PFCMD is written when the store instruction operation recently performed on a peripheral register is not to write a specific value (A5H) to PFCMD
- If the first store instruction operation after <1> is on a peripheral register other than FLPMC
- If the first store instruction operation after <2> is on a peripheral register other than FLPMC
- If a value other than the inverted value of the value to be set to FLPMC is written by the first store instruction after <2>
- If the first store instruction operation after <3> is on a peripheral register other than FLPMC
- If a value other than the value to be set to FLPMC (value written in <2>) is written by the first store instruction after <3>
  - Remark The numbers in angle brackets above correspond to the those in (2) Flash protect command register (PFCMD).

<Reset conditions>

- If 0 is written to the FPRERR flag
- If RESET is input

<Example of description in specific sequence>

To write 05H to FLPMC

| MOV | PFCMD, #0A5H | ; Writes A5H to PFCMD.                          |
|-----|--------------|-------------------------------------------------|
| MOV | FLPMC, #05H  | ; Writes 05H to FLPMC.                          |
| MOV | FLPMC, #0FAH | ; Writes 0FAH (inverted value of 05H) to FLPMC. |
| MOV | FLPMC, #05H  | ; Writes 05H to FLPMC.                          |

## 27.9 Boot Swap Function

The 78K0/KF1+ has a boot swap function.

Even if a momentary power failure occurs for some reason while the boot area is being rewritten by selfprogramming and the program in the boot area is lost, the boot swap function can execute the program correctly after re-application of power, reset, and start.

#### 27.9.1 Outline of boot swap function

Before erasing the boot program area by self-programming, write a new boot program to the block to be swapped, and also set the boot flag<sup>Note</sup>. Even if a momentary power failure occurs, the address is swapped when the system is reset and started next time. Consequently, the above area to be swapped is used as a boot area, and the program is executed correctly. Figure 27-22 shows an image of the boot swap function.

Note The boot flag is controlled by the flash memory control firmware of the 78K0/KF1+.





#### (1) If boot swap is not supported



## 27.9.2 Memory map and boot area

Figure 27-23 shows the memory map and boot area. The boot program area of the 78K0/KF1+ is in 4 KB units. When boot swap is executed, boot cluster 0 and boot cluster 1 in the figure are exchanged.

## Figure 27-23. Memory Map and Boot Area (1/2)

# (1) *μ*PD78F0148H



#### Figure 27-23. Memory Map and Boot Area (2/2)

# (2) µPD78F0148HD



| <r></r> | Notes 1. | During on-chip debugging, about 7 to 16 bytes of this area are used as the user data backup area for |
|---------|----------|------------------------------------------------------------------------------------------------------|
|         |          | communication.                                                                                       |

<R> 2. During on-chip debugging, use of this area is disabled because it is used as the communication command area (008FH to 018FH: debugger's default setting).

The  $\mu$ PD78F0148HD uses the V<sub>DD</sub>, FLMD0, RESET, X1 (or P31), X2 (or P32), and V<sub>SS</sub> pins to communicate with the host machine via an on-chip debug emulator (QB-78K0MINI). Whether X1 and P31, or X2 and P32 are used can be selected.

- Caution The  $\mu$ PD78F0148HD has an on-chip debug function. Do not use this product for mass production because its reliability cannot be guaranteed after the on-chip debug function has been used, given the issue of the number of times the flash memory can be rewritten. NEC Electronics does not accept complaints concerning this product.
  - Figure 28-1. Connection Example of QB-78K0MINI and µPD78F0148HD (When X1 and X2 Are Used)



**Note** Make pull-down resistor 470  $\Omega$  or more.

Cautions 1. Input the clock from the X1 pin during on-chip debugging.

2. Control the X1 and X2 pins by externally pulling down the P31 pin.



## Figure 28-2. Connection Example of QB-78K0MINI and µPD78F0148HD (When P31 and P32 Are Used)

**Note** Make pull-down resistor 470  $\Omega$  or more.

## 28.1 On-Chip Debug Security ID

The  $\mu$ PD78F0148HD has an on-chip debug operation control flag in the flash memory at 0084H (see **CHAPTER 26 OPTION BYTE**) and an on-chip debug security ID setting area at 0085H to 008EH.

When the boot swap function is used, also set a value that is the same as that of 1084H and 1085H to 108EH in advance, because 0084H, 0085H to 008EH and 1084H, and 1085H to 108EH are switched.

For details on the on-chip debug security ID, refer to the QB-78K0MINI User's Manual (U17029E).

| Address        | On-Chip Debug Security ID |
|----------------|---------------------------|
| 0085H to 008EH | Any ID code of 10 bytes   |
| 1085H to 108EH |                           |

Table 28-1. On-Chip Debug Security ID

## **CHAPTER 29 INSTRUCTION SET**

This chapter lists each instruction set of the 78K0/KF1+ in table form. For details of each operation and operation code, refer to the separate document **78K/0 Series Instructions User's Manual (U12326E)**.

### 29.1 Conventions Used in Operation List

#### 29.1.1 Operand identifiers and specification methods

Operands are written in the "Operand" column of each instruction in accordance with the specification method of the instruction operand identifier (refer to the assembler specifications for details). When there are two or more methods, select one of them. Upper case letters and the symbols #, !, \$ and [] are keywords and must be written as they are. Each symbol has the following meaning.

- #: Immediate data specification
- !: Absolute address specification
- \$: Relative address specification
- []: Indirect address specification

In the case of immediate data, describe an appropriate numeric value or a label. When using a label, be sure to write the #, !, \$, and [] symbols.

For operand register identifiers r and rp, either function names (X, A, C, etc.) or absolute names (names in parentheses in the table below, R0, R1, R2, etc.) can be used for specification.

| Identifier | Specification Method                                                                                 |
|------------|------------------------------------------------------------------------------------------------------|
| r          | X (R0), A (R1), C (R2), B (R3), E (R4), D (R5), L (R6), H (R7),                                      |
| rp         | AX (RP0), BC (RP1), DE (RP2), HL (RP3)                                                               |
| sfr        | Special function register symbol <sup>Note</sup>                                                     |
| sfrp       | Special function register symbol (16-bit manipulatable register even addresses only) <sup>Note</sup> |
| saddr      | FE20H to FF1FH Immediate data or labels                                                              |
| saddrp     | FE20H to FF1FH Immediate data or labels (even address only)                                          |
| addr16     | 0000H to FFFFH Immediate data or labels                                                              |
|            | (Only even addresses for 16-bit data transfer instructions)                                          |
| addr11     | 0800H to 0FFFH Immediate data or labels                                                              |
| addr5      | 0040H to 007FH Immediate data or labels (even address only)                                          |
| word       | 16-bit immediate data or label                                                                       |
| byte       | 8-bit immediate data or label                                                                        |
| bit        | 3-bit immediate data or label                                                                        |
| RBn        | RB0 to RB3                                                                                           |

#### Table 29-1. Operand Identifiers and Specification Methods

**Note** Addresses from FFD0H to FFDFH cannot be accessed with these operands.

Remark For special function register symbols, refer to Table 3-4 Special Function Register List.

#### 29.1.2 Description of operation column

- A: A register; 8-bit accumulator
- X: X register
- B: B register
- C: C register
- D: D register
- E: E register
- H: H register
- L: L register
- AX: AX register pair; 16-bit accumulator
- BC: BC register pair
- DE: DE register pair
- HL: HL register pair
- PC: Program counter
- SP: Stack pointer
- PSW: Program status word
- CY: Carry flag
- AC: Auxiliary carry flag
- Z: Zero flag
- RBS: Register bank select flag
- IE: Interrupt request enable flag
- (): Memory contents indicated by address or register contents in parentheses
- $X_{H},\,X_{L}:\;\;$  Higher 8 bits and lower 8 bits of 16-bit register
- A: Logical product (AND)
- √: Logical sum (OR)
- $\forall$ : Exclusive logical sum (exclusive OR)
- ----: Inverted data
- addr16: 16-bit immediate data or label
- jdisp8: Signed 8-bit data (displacement value)

## 29.1.3 Description of flag operation column

- (Blank): Not affected
- 0: Cleared to 0
- 1: Set to 1
- ×: Set/cleared according to the result
- R: Previously saved value is restored

# 29.2 Operation List

| Instruction Mnemonic |          | Operanda       | Dutaa | Clocks |            | Operation                       |   | Fla | ag  |
|----------------------|----------|----------------|-------|--------|------------|---------------------------------|---|-----|-----|
| Group                | whemonic | Operands       | Bytes | Note 1 | Note 2     | Operation                       | Z | A   | ССҮ |
| 8-bit data           | MOV      | r, #byte       | 2     | 4      | -          | r ← byte                        |   |     |     |
| transfer             |          | saddr, #byte   | 3     | 6      | 7          | $(saddr) \leftarrow byte$       |   |     |     |
|                      |          | sfr, #byte     | 3     | -      | 7          | $sfr \leftarrow byte$           |   |     |     |
|                      |          | A, r           | 1     | 2      | -          | $A \leftarrow r$                |   |     |     |
|                      |          | r, A Note 3    | 1     | 2      | _          | $r \leftarrow A$                |   |     |     |
|                      |          | A, saddr       | 2     | 4      | 5          | $A \leftarrow (saddr)$          |   |     |     |
|                      |          | saddr, A       | 2     | 4      | 5          | $(saddr) \leftarrow A$          |   |     |     |
|                      |          | A, sfr         | 2     | -      | 5          | $A \leftarrow sfr$              |   |     |     |
|                      |          | sfr, A         | 2     | -      | 5          | $sfr \leftarrow A$              |   |     |     |
|                      |          | A, !addr16     | 3     | 8      | 9 + n      | $A \leftarrow (addr16)$         |   |     |     |
|                      |          | !addr16, A     | 3     | 8      | 9 + m      | $(addr16) \leftarrow A$         |   |     | -   |
|                      |          | PSW, #byte     | 3     | -      | 7          | $PSW \leftarrow byte$           | × | ×   | < × |
|                      |          | A, PSW         | 2     | -      | 5          | $A \leftarrow PSW$              |   |     |     |
|                      |          | PSW, A         | 2     | -      | 5          | $PSW \leftarrow A$              | × | ×   | < × |
|                      |          | A, [DE]        | 1     | 4      | 5 + n      | $A \leftarrow (DE)$             |   |     |     |
|                      |          | [DE], A        | 1     | 4      | 5 + m      | $(DE) \leftarrow A$             |   |     |     |
|                      |          | A, [HL]        | 1     | 4      | 5 + n      | $A \gets (HL)$                  |   |     | -   |
|                      |          | [HL], A        | 1     | 4      | 5 + m      | $(HL) \leftarrow A$             |   |     | -   |
|                      |          | A, [HL + byte] | 2     | 8      | 9 + n      | $A \leftarrow (HL + byte)$      |   |     |     |
|                      |          | [HL + byte], A | 2     | 8      | 9 + m      | (HL + byte) ← A                 |   |     |     |
|                      |          | A, [HL + B]    | 1     | 6      | 7 + n      | $A \gets (HL + B)$              |   |     | -   |
|                      |          | [HL + B], A    | 1     | 6      | 7 + m      | $(HL + B) \leftarrow A$         |   |     |     |
|                      |          | A, [HL + C]    | 1     | 6      | 7 + n      | $A \gets (HL + C)$              |   |     |     |
|                      |          | [HL + C], A    | 1     | 6      | 7 + m      | $(HL + C) \leftarrow A$         |   |     |     |
|                      | хсн      | A, r           | 1     | 2      | _          | $A \leftrightarrow r$           |   |     |     |
|                      |          | A, saddr       | 2     | 4      | 6          | $A \leftrightarrow (saddr)$     |   |     |     |
|                      |          | A, sfr         | 2     | -      | 6          | $A \leftrightarrow (sfr)$       |   |     |     |
|                      |          | A, !addr16     | 3     | 8      | 10 + n + m | $A \leftrightarrow (addr16)$    |   |     |     |
|                      |          | A, [DE]        | 1     | 4      | 6 + n + m  | $A \leftrightarrow (DE)$        |   |     |     |
|                      |          | A, [HL]        | 1     | 4      | 6 + n + m  | $A \leftrightarrow (HL)$        |   |     |     |
|                      |          | A, [HL + byte] | 2     | 8      | 10 + n + m | $A \leftrightarrow (HL + byte)$ |   |     |     |
|                      |          | A, [HL + B]    | 2     | 8      | 10 + n + m | $A \leftrightarrow (HL + B)$    |   |     |     |
|                      |          | A, [HL + C]    | 2     | 8      | 10 + n + m | $A \leftrightarrow (HL + C)$    | Τ |     |     |

Notes 1. When the internal high-speed RAM area is accessed or for an instruction with no data access

2. When an area except the internal high-speed RAM area is accessed

- 3. Except "r = A"
- **Remarks 1.** One instruction clock cycle is one cycle of the CPU clock (fcPu) selected by the processor clock control register (PCC).
  - 2. This clock cycle applies to the internal ROM program.
  - 3. n is the number of waits when the external memory expansion area is read.
  - 4. m is the number of waits when the external memory expansion area is written.

| Instruction | Mnemonic      | Operands       | Bytes | С      | locks   | Operation                                    | F | lag   |
|-------------|---------------|----------------|-------|--------|---------|----------------------------------------------|---|-------|
| Group       | WITHEITTOTTIC | Operands       | Dytes | Note 1 | Note 2  | Operation                                    | Z | AC CY |
| 16-bit data | MOVW          | rp, #word      | 3     | 6      | _       | $rp \leftarrow word$                         |   |       |
| transfer    |               | saddrp, #word  | 4     | 8      | 10      | $(saddrp) \leftarrow word$                   |   |       |
|             |               | sfrp, #word    | 4     | -      | 10      | $sfrp \leftarrow word$                       |   |       |
|             |               | AX, saddrp     | 2     | 6      | 8       | $AX \leftarrow (saddrp)$                     |   |       |
|             |               | saddrp, AX     | 2     | 6      | 8       | $(saddrp) \leftarrow AX$                     |   |       |
|             |               | AX, sfrp       | 2     | -      | 8       | $AX \gets sfrp$                              |   |       |
|             |               | sfrp, AX       | 2     | -      | 8       | $sfrp \leftarrow AX$                         |   |       |
|             |               | AX, rp         | 1     | 4      | _       | $AX \gets rp$                                |   |       |
|             |               | rp, AX         | 1     | 4      | -       | $rp \leftarrow AX$                           |   |       |
|             |               | AX, !addr16    | 3     | 10     | 12 + 2n | $AX \leftarrow (addr16)$                     |   |       |
|             |               | !addr16, AX    | 3     | 10     | 12 + 2m | $(addr16) \leftarrow AX$                     |   |       |
|             | XCHW          | AX, rp         | 1     | 4      | _       | $AX \leftrightarrow rp$                      |   |       |
| 8-bit       | ADD           | A, #byte       | 2     | 4      | _       | A, CY $\leftarrow$ A + byte                  | × | × ×   |
| operation   |               | saddr, #byte   | 3     | 6      | 8       | (saddr), CY $\leftarrow$ (saddr) + byte      | × | × ×   |
|             |               | A, r           | 2     | 4      | -       | $A,CY \gets A + r$                           | × | × ×   |
|             |               | r, A           | 2     | 4      | _       | $r, CY \leftarrow r + A$                     | × | × ×   |
|             |               | A, saddr       | 2     | 4      | 5       | A, CY $\leftarrow$ A + (saddr)               | × | × ×   |
|             |               | A, !addr16     | 3     | 8      | 9 + n   | A, CY $\leftarrow$ A + (addr16)              | × | × ×   |
|             |               | A, [HL]        | 1     | 4      | 5 + n   | $A,CY \gets A + (HL)$                        | × | × ×   |
|             |               | A, [HL + byte] | 2     | 8      | 9 + n   | A, CY $\leftarrow$ A + (HL + byte)           | × | × ×   |
|             |               | A, [HL + B]    | 2     | 8      | 9 + n   | $A,CY \gets A + (HL + B)$                    | × | × ×   |
|             |               | A, [HL + C]    | 2     | 8      | 9 + n   | $A,CY \gets A + (HL + C)$                    | × | × ×   |
|             | ADDC          | A, #byte       | 2     | 4      | _       | A, CY $\leftarrow$ A + byte + CY             | × | × ×   |
|             |               | saddr, #byte   | 3     | 6      | 8       | (saddr), $CY \leftarrow (saddr) + byte + CY$ | × | × ×   |
|             |               | A, r           | 2     | 4      | -       | $A,CY \gets A + r + CY$                      | × | × ×   |
|             |               | r, A           | 2     | 4      | -       | $r,CY \gets r + A + CY$                      | × | × ×   |
|             |               | A, saddr       | 2     | 4      | 5       | A, CY $\leftarrow$ A + (saddr) + CY          | × | × ×   |
|             |               | A, !addr16     | 3     | 8      | 9 + n   | A, CY $\leftarrow$ A + (addr16) + CY         | × | × ×   |
|             |               | A, [HL]        | 1     | 4      | 5 + n   | $A,CY \gets A + (HL) + CY$                   | × | × ×   |
|             |               | A, [HL + byte] | 2     | 8      | 9 + n   | A, CY $\leftarrow$ A + (HL + byte) + CY      | × | × ×   |
|             |               | A, [HL + B]    | 2     | 8      | 9 + n   | $A,CY \gets A + (HL + B) + CY$               | × | × ×   |
|             |               | A, [HL + C]    | 2     | 8      | 9 + n   | $A, CY \leftarrow A + (HL + C) + CY$         | × | × ×   |

- 2. When an area except the internal high-speed RAM area is accessed
- 3. Only when rp = BC, DE or HL
- 4. Except "r = A"
- **Remarks 1.** One instruction clock cycle is one cycle of the CPU clock (fcPu) selected by the processor clock control register (PCC).
  - 2. This clock cycle applies to the internal ROM program.
  - 3. n is the number of waits when the external memory expansion area is read.
  - 4. m is the number of waits when the external memory expansion area is written.

| Instruction | Magazia  | Onerende       | Dutes | С      | locks  | Oneration                                    |   | Flag | g  |
|-------------|----------|----------------|-------|--------|--------|----------------------------------------------|---|------|----|
| Group       | Mnemonic | Operands       | Bytes | Note 1 | Note 2 | Operation                                    | Z | AC   | СХ |
| 8-bit       | SUB      | A, #byte       | 2     | 4      | -      | A, CY $\leftarrow$ A – byte                  | × | ×    | ×  |
| operation   |          | saddr, #byte   | 3     | 6      | 8      | (saddr), CY $\leftarrow$ (saddr) – byte      | × | ×    | ×  |
|             |          | A, r           | 2     | 4      | -      | A, CY $\leftarrow$ A – r                     | × | ×    | ×  |
|             |          | r, A           | 2     | 4      | I      | $r,CY \gets r-A$                             | × | ×    | ×  |
|             |          | A, saddr       | 2     | 4      | 5      | A, CY $\leftarrow$ A – (saddr)               | × | ×    | ×  |
|             |          | A, !addr16     | 3     | 8      | 9 + n  | A, CY $\leftarrow$ A – (addr16)              | × | ×    | ×  |
|             |          | A, [HL]        | 1     | 4      | 5 + n  | A, CY $\leftarrow$ A – (HL)                  | × | ×    | ×  |
|             |          | A, [HL + byte] | 2     | 8      | 9 + n  | A, CY $\leftarrow$ A – (HL + byte)           | × | ×    | ×  |
|             |          | A, [HL + B]    | 2     | 8      | 9 + n  | $A, CY \leftarrow A - (HL + B)$              | × | ×    | ×  |
|             |          | A, [HL + C]    | 2     | 8      | 9 + n  | $A, CY \leftarrow A - (HL + C)$              | × | ×    | ×  |
|             | SUBC     | A, #byte       | 2     | 4      | _      | A, CY $\leftarrow$ A – byte – CY             | × | ×    | ×  |
|             |          | saddr, #byte   | 3     | 6      | 8      | (saddr), CY $\leftarrow$ (saddr) – byte – CY | × | ×    | ×  |
|             |          | A, r           | 2     | 4      | _      | $A, CY \leftarrow A - r - CY$                | × | ×    | ×  |
|             |          | r, A           | 2     | 4      | _      | $r,CY \gets r-A-CY$                          | × | ×    | ×  |
|             |          | A, saddr       | 2     | 4      | 5      | A, CY $\leftarrow$ A – (saddr) – CY          | × | ×    | ×  |
|             |          | A, !addr16     | 3     | 8      | 9 + n  | A, CY $\leftarrow$ A – (addr16) – CY         | × | ×    | ×  |
|             |          | A, [HL]        | 1     | 4      | 5 + n  | $A,CY \leftarrow A - (HL) - CY$              | × | ×    | ×  |
|             |          | A, [HL + byte] | 2     | 8      | 9 + n  | A, CY $\leftarrow$ A – (HL + byte) – CY      | × | ×    | ×  |
|             |          | A, [HL + B]    | 2     | 8      | 9 + n  | $A,CY \leftarrow A - (HL + B) - CY$          | × | ×    | ×  |
|             |          | A, [HL + C]    | 2     | 8      | 9 + n  | $A,CY \leftarrow A - (HL + C) - CY$          | × | ×    | ×  |
|             | AND      | A, #byte       | 2     | 4      | -      | $A \leftarrow A \land byte$                  | × |      |    |
|             |          | saddr, #byte   | 3     | 6      | 8      | $(saddr) \leftarrow (saddr) \land byte$      | × |      |    |
|             |          | A, r           | 2     | 4      | -      | $A \leftarrow A \wedge r$                    | × |      |    |
|             |          | r, A           | 2     | 4      | -      | $r \leftarrow r \land A$                     | × |      |    |
|             |          | A, saddr       | 2     | 4      | 5      | $A \leftarrow A \land (saddr)$               | × |      |    |
|             |          | A, !addr16     | 3     | 8      | 9 + n  | $A \leftarrow A \land (addr16)$              | × |      |    |
|             |          | A, [HL]        | 1     | 4      | 5 + n  | $A \leftarrow A \land (HL)$                  | × |      |    |
|             |          | A, [HL + byte] | 2     | 8      | 9 + n  | $A \leftarrow A \land (HL + byte)$           | × |      |    |
|             |          | A, [HL + B]    | 2     | 8      | 9 + n  | $A \leftarrow A \land (HL + B)$              | × |      |    |
|             |          | A, [HL + C]    | 2     | 8      | 9 + n  | $A \leftarrow A \land (HL + C)$              | × |      |    |

- 2. When an area except the internal high-speed RAM area is accessed
- 3. Except "r = A"
- **Remarks 1.** One instruction clock cycle is one cycle of the CPU clock (fcPu) selected by the processor clock control register (PCC).
  - 2. This clock cycle applies to the internal ROM program.
  - 3. n is the number of waits when the external memory expansion area is read.

| Instruction | Mnemonic  | Operands       | Putoo | С      | locks  | Operation                                     | Flag                       |
|-------------|-----------|----------------|-------|--------|--------|-----------------------------------------------|----------------------------|
| Group       | whethonic | Operands       | Bytes | Note 1 | Note 2 | Operation                                     | Z AC CY                    |
| 8-bit       | OR        | A, #byte       | 2     | 4      | _      | $A \leftarrow A \lor byte$                    | ×                          |
| operation   |           | saddr, #byte   | 3     | 6      | 8      | $(saddr) \leftarrow (saddr) \lor byte$        | ×                          |
|             |           | A, r           | 2     | 4      | _      | $A \leftarrow A \lor r$                       | ×                          |
|             |           | r, A           | 2     | 4      | _      | $r \leftarrow r \lor A$                       | ×                          |
|             |           | A, saddr       | 2     | 4      | 5      | $A \leftarrow A \lor (saddr)$                 | ×                          |
|             |           | A, !addr16     | 3     | 8      | 9 + n  | $A \leftarrow A \lor (addr16)$                | ×                          |
|             |           | A, [HL]        | 1     | 4      | 5 + n  | $A \leftarrow A \lor (HL)$                    | ×                          |
|             |           | A, [HL + byte] | 2     | 8      | 9 + n  | $A \leftarrow A \lor (HL + byte)$             | ×                          |
|             |           | A, [HL + B]    | 2     | 8      | 9 + n  | $A \leftarrow A \lor (HL + B)$                | ×                          |
|             |           | A, [HL + C]    | 2     | 8      | 9 + n  | $A \leftarrow A \lor (HL + C)$                | ×                          |
|             | XOR       | A, #byte       | 2     | 4      | —      | $A \leftarrow A \leftrightarrow byte$         | ×                          |
|             |           | saddr, #byte   | 3     | 6      | 8      | $(saddr) \leftarrow (saddr) + byte$           | ×                          |
|             |           | A, r           | 2     | 4      | _      | $A \leftarrow A \nleftrightarrow r$           | ×                          |
|             |           | r, A           | 2     | 4      | _      | $r \leftarrow r \nleftrightarrow A$           | ×                          |
|             |           | A, saddr       | 2     | 4      | 5      | $A \leftarrow A \leftrightarrow (saddr)$      | ×                          |
|             |           | A, laddr16     | 3     | 8      | 9 + n  | $A \leftarrow A \leftrightarrow (addr16)$     | ×                          |
|             |           | A, [HL]        | 1     | 4      | 5 + n  | $A \leftarrow A \nleftrightarrow (HL)$        | ×                          |
|             |           | A, [HL + byte] | 2     | 8      | 9 + n  | $A \leftarrow A \nleftrightarrow (HL + byte)$ | ×                          |
|             |           | A, [HL + B]    | 2     | 8      | 9 + n  | $A \leftarrow A \nleftrightarrow (HL + B)$    | ×                          |
|             |           | A, [HL + C]    | 2     | 8      | 9 + n  | $A \leftarrow A \nleftrightarrow (HL + C)$    | ×                          |
|             | СМР       | A, #byte       | 2     | 4      | _      | A – byte                                      | $\times$ $\times$ $\times$ |
|             |           | saddr, #byte   | 3     | 6      | 8      | (saddr) – byte                                | $\times$ $\times$ $\times$ |
|             |           | A, r           | 2     | 4      | _      | A – r                                         | $\times$ $\times$ $\times$ |
|             |           | r, A           | 2     | 4      | _      | r – A                                         | $\times$ $\times$ $\times$ |
|             |           | A, saddr       | 2     | 4      | 5      | A – (saddr)                                   | $\times$ $\times$ $\times$ |
|             |           | A, laddr16     | 3     | 8      | 9 + n  | A – (addr16)                                  | $\times$ $\times$ $\times$ |
|             |           | A, [HL]        | 1     | 4      | 5 + n  | A – (HL)                                      | $\times$ $\times$ $\times$ |
|             |           | A, [HL + byte] | 2     | 8      | 9 + n  | A – (HL + byte)                               | $\times$ $\times$ $\times$ |
|             |           | A, [HL + B]    | 2     | 8      | 9 + n  | A – (HL + B)                                  | $\times$ $\times$ $\times$ |
|             |           | A, [HL + C]    | 2     | 8      | 9 + n  | A – (HL + C)                                  | $\times$ $\times$ $\times$ |

- 3. Except "r = A"
- **Remarks 1.** One instruction clock cycle is one cycle of the CPU clock (fcPu) selected by the processor clock control register (PCC).
  - 2. This clock cycle applies to the internal ROM program.
  - 3. n is the number of waits when the external memory expansion area is read.

| Instruction | Macmonio | Onorondo      | Dutaa | C      | locks      | Onerstien                                                                                                          |   | Fla | g  |
|-------------|----------|---------------|-------|--------|------------|--------------------------------------------------------------------------------------------------------------------|---|-----|----|
| Group       | Mnemonic | Operands      | Bytes | Note 1 | Note 2     | Operation                                                                                                          | Z | AC  | CY |
| 16-bit      | ADDW     | AX, #word     | 3     | 6      | -          | AX, CY $\leftarrow$ AX + word                                                                                      | × | ×   | ×  |
| operation   | SUBW     | AX, #word     | 3     | 6      | -          | AX, CY $\leftarrow$ AX – word                                                                                      | × | ×   | ×  |
|             | CMPW     | AX, #word     | 3     | 6      | _          | AX – word                                                                                                          | × | ×   | ×  |
| Multiply/   | MULU     | х             | 2     | 16     | _          | $AX \leftarrow A \times X$                                                                                         |   |     |    |
| divide      | DIVUW    | С             | 2     | 25     | _          | AX (Quotient), C (Remainder) $\leftarrow$ AX ÷ C                                                                   |   |     |    |
| Increment/  | INC      | r             | 1     | 2      | _          | r ← r + 1                                                                                                          | × | ×   |    |
| decrement   |          | saddr         | 2     | 4      | 6          | $(saddr) \leftarrow (saddr) + 1$                                                                                   | × | ×   |    |
|             | DEC      | r             | 1     | 2      | -          | r ← r – 1                                                                                                          | × | ×   |    |
|             |          | saddr         | 2     | 4      | 6          | $(saddr) \leftarrow (saddr) - 1$                                                                                   | × | ×   |    |
|             | INCW     | rp            | 1     | 4      | -          | $rp \leftarrow rp + 1$                                                                                             |   |     |    |
|             | DECW     | rp            | 1     | 4      | -          | $rp \leftarrow rp - 1$                                                                                             |   |     |    |
| Rotate      | ROR      | A, 1          | 1     | 2      | -          | (CY, A <sub>7</sub> $\leftarrow$ A <sub>0</sub> , A <sub>m-1</sub> $\leftarrow$ A <sub>m</sub> ) $\times$ 1 time   |   |     | ×  |
|             | ROL      | A, 1          | 1     | 2      | -          | (CY, A <sub>0</sub> $\leftarrow$ A <sub>7</sub> , A <sub>m + 1</sub> $\leftarrow$ A <sub>m</sub> ) $\times$ 1 time |   |     | ×  |
|             | RORC     | A, 1          | 1     | 2      | -          | $(CY \leftarrow A_0, A_7 \leftarrow CY, A_{m-1} \leftarrow A_m) \times 1$ time                                     |   |     | ×  |
|             | ROLC     | A, 1          | 1     | 2      | -          | $(CY \leftarrow A_7, A_0 \leftarrow CY, A_{m+1} \leftarrow A_m) \times 1 \text{ time}$                             |   |     | ×  |
|             | ROR4     | [HL]          | 2     | 10     | 12 + n + m | $A_{3-0} \leftarrow (HL)_{3-0}, (HL)_{7-4} \leftarrow A_{3-0}, (HL)_{3-0} \leftarrow (HL)_{7-4}$                   |   |     |    |
|             | ROL4     | [HL]          | 2     | 10     | 12 + n + m | $A_{3-0} \leftarrow (HL)_{7-4}, (HL)_{3-0} \leftarrow A_{3-0}, \\ (HL)_{7-4} \leftarrow (HL)_{3-0}$                |   |     |    |
| BCD         | ADJBA    |               | 2     | 4      | -          | Decimal Adjust Accumulator after Addition                                                                          | × | ×   | ×  |
| adjustment  | ADJBS    |               | 2     | 4      | -          | Decimal Adjust Accumulator after Subtract                                                                          | × | ×   | ×  |
| Bit         | MOV1     | CY, saddr.bit | 3     | 6      | 7          | $CY \leftarrow (saddr.bit)$                                                                                        |   |     | ×  |
| manipulate  |          | CY, sfr.bit   | 3     | -      | 7          | $CY \leftarrow sfr.bit$                                                                                            |   |     | ×  |
|             |          | CY, A.bit     | 2     | 4      | -          | $CY \leftarrow A.bit$                                                                                              |   |     | ×  |
|             |          | CY, PSW.bit   | 3     | -      | 7          | $CY \leftarrow PSW.bit$                                                                                            |   |     | ×  |
|             |          | CY, [HL].bit  | 2     | 6      | 7 + n      | $CY \leftarrow (HL).bit$                                                                                           |   |     | ×  |
|             |          | saddr.bit, CY | 3     | 6      | 8          | $(saddr.bit) \leftarrow CY$                                                                                        |   |     |    |
|             |          | sfr.bit, CY   | 3     | -      | 8          | $sfr.bit \leftarrow CY$                                                                                            |   |     |    |
|             |          | A.bit, CY     | 2     | 4      | _          | $A.bit \gets CY$                                                                                                   |   |     |    |
|             |          | PSW.bit, CY   | 3     | -      | 8          | $PSW.bit \leftarrow CY$                                                                                            | × | ×   |    |
|             |          | [HL].bit, CY  | 2     | 6      | 8 + n + m  | (HL).bit $\leftarrow$ CY                                                                                           |   |     |    |

- **Remarks 1.** One instruction clock cycle is one cycle of the CPU clock (fcPu) selected by the processor clock control register (PCC).
  - 2. This clock cycle applies to the internal ROM program.
  - 3. n is the number of waits when the external memory expansion area is read.
  - 4. m is the number of waits when the external memory expansion area is written.

| Instruction | Mnemonic  | Onerende      | Dutes | C      | locks                      | Operation                                   | Flag                       |
|-------------|-----------|---------------|-------|--------|----------------------------|---------------------------------------------|----------------------------|
| Group       | whethonic | Operands      | Bytes | Note 1 | Note 2                     | Operation                                   | Z AC CY                    |
| Bit         | AND1      | CY, saddr.bit | 3     | 6      | 7                          | $CY \gets CY \land (saddr.bit)$             | ×                          |
| manipulate  |           | CY, sfr.bit   | 3     | -      | 7                          | $CY \gets CY \land sfr.bit$                 | ×                          |
|             |           | CY, A.bit     | 2     | 4      | -                          | $CY \leftarrow CY \land A.bit$              | ×                          |
|             |           | CY, PSW.bit   | 3     | -      | 7                          | $CY \gets CY \land PSW.bit$                 | ×                          |
|             |           | CY, [HL].bit  | 2     | 6      | 7 + n                      | $CY \gets CY \land (HL).bit$                | ×                          |
|             | OR1       | CY, saddr.bit | 3     | 6      | 7                          | $CY \gets CY \lor (saddr.bit)$              | ×                          |
|             |           | CY, sfr.bit   | 3     | -      | 7                          | $CY \gets CY \lor sfr.bit$                  | ×                          |
|             |           | CY, A.bit     | 2     | 4      | -                          | $CY \gets CY \lor A.bit$                    | ×                          |
|             |           | CY, PSW.bit   | 3     | -      | 7                          | $CY \gets CY \lor PSW.bit$                  | ×                          |
|             |           | CY, [HL].bit  | 2     | 6      | 7 + n                      | $CY \gets CY \lor (HL).bit$                 | ×                          |
|             | XOR1      | CY, saddr.bit | 3     | 6      | 7                          | $CY \gets CY \nleftrightarrow (saddr.bit)$  | ×                          |
|             |           | CY, sfr.bit   | 3     | -      | 7                          | $CY \gets CY \nleftrightarrow sfr.bit$      | ×                          |
|             | CY, A.bit | 2             | 4     | -      | $CY \leftarrow CY + A.bit$ | ×                                           |                            |
|             |           | CY, PSW.bit   | 3     | -      | 7                          | $CY \leftarrow CY \nleftrightarrow PSW.bit$ | ×                          |
|             |           | CY, [HL].bit  | 2     | 6      | 7 + n                      | $CY \leftarrow CY \leftrightarrow (HL).bit$ | ×                          |
|             | SET1      | saddr.bit     | 2     | 4      | 6                          | $(saddr.bit) \leftarrow 1$                  |                            |
|             |           | sfr.bit       | 3     | -      | 8                          | sfr.bit $\leftarrow$ 1                      |                            |
|             |           | A.bit         | 2     | 4      | -                          | A.bit ← 1                                   |                            |
|             |           | PSW.bit       | 2     | -      | 6                          | PSW.bit ← 1                                 | $\times$ $\times$ $\times$ |
|             |           | [HL].bit      | 2     | 6      | 8 + n + m                  | (HL).bit $\leftarrow$ 1                     |                            |
|             | CLR1      | saddr.bit     | 2     | 4      | 6                          | $(saddr.bit) \leftarrow 0$                  |                            |
|             |           | sfr.bit       | 3     | -      | 8                          | sfr.bit $\leftarrow$ 0                      |                            |
|             |           | A.bit         | 2     | 4      | -                          | A.bit $\leftarrow 0$                        |                            |
|             |           | PSW.bit       | 2     | -      | 6                          | $PSW.bit \gets 0$                           | $\times$ $\times$ $\times$ |
|             |           | [HL].bit      | 2     | 6      | 8 + n + m                  | (HL).bit $\leftarrow 0$                     |                            |
|             | SET1      | CY            | 1     | 2      | -                          | $CY \leftarrow 1$                           | 1                          |
|             | CLR1      | CY            | 1     | 2      | -                          | $CY \leftarrow 0$                           | 0                          |
|             | NOT1      | CY            | 1     | 2      | -                          | $CY \leftarrow \overline{CY}$               | ×                          |

- **Remarks 1.** One instruction clock cycle is one cycle of the CPU clock (fcPu) selected by the processor clock control register (PCC).
  - 2. This clock cycle applies to the internal ROM program.
  - 3. n is the number of waits when the external memory expansion area is read.
  - 4. m is the number of waits when the external memory expansion area is written.

| Instruction   | Mnemonic  | Operands  | Bytes | С      | locks  | Operation                                                                                                                                                                                                            | F | -lag |    |
|---------------|-----------|-----------|-------|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------|----|
| Group         | winemonic | Operands  | Bytes | Note 1 | Note 2 | Operation                                                                                                                                                                                                            | Ζ | AC C | Y; |
| Call/return   | CALL      | !addr16   | 3     | 7      | Ι      | $\begin{split} (SP-1) \leftarrow (PC+3)_{H},  (SP-2) \leftarrow (PC+3)_{L}, \\ PC \leftarrow addr16,  SP \leftarrow SP-2 \end{split}$                                                                                |   |      |    |
|               | CALLF     | !addr11   | 2     | 5      | _      | $\begin{split} (SP-1) \leftarrow (PC+2)_{H},  (SP-2) \leftarrow (PC+2)_{L}, \\ PC_{15-11} \leftarrow 00001,  PC_{10-0} \leftarrow addr11, \\ SP \leftarrow SP-2 \end{split}$                                         |   |      |    |
|               | CALLT     | [addr5]   | 1     | 6      | _      | $\begin{split} (SP-1) &\leftarrow (PC+1)_{H},  (SP-2) \leftarrow (PC+1)_{L}, \\ PC_{H} &\leftarrow (00000000,  addr5+1), \\ PC_{L} &\leftarrow (00000000,  addr5), \\ SP &\leftarrow SP-2 \end{split}$               |   |      |    |
|               | BRK       |           | 1     | 6      | _      | $\begin{split} (SP-1) &\leftarrow PSW,  (SP-2) \leftarrow (PC+1)_{H}, \\ (SP-3) &\leftarrow (PC+1)_{L},  PC_{H} \leftarrow (003FH), \\ PC_{L} \leftarrow (003EH),  SP \leftarrow SP-3,  IE \leftarrow 0 \end{split}$ |   |      |    |
|               | RET       |           | 1     | 6      | -      | $PC_{H} \leftarrow (SP + 1),  PC_{L} \leftarrow (SP),$<br>$SP \leftarrow SP + 2$                                                                                                                                     |   |      |    |
|               | RETI      |           | 1     | 6      | -      | $PC_{H} \leftarrow (SP + 1), PC_{L} \leftarrow (SP),$<br>$PSW \leftarrow (SP + 2), SP \leftarrow SP + 3$                                                                                                             | R | R    | R  |
|               | RETB      |           | 1     | 6      | -      | $PC_{H} \leftarrow (SP + 1), PC_{L} \leftarrow (SP),$<br>$PSW \leftarrow (SP + 2), SP \leftarrow SP + 3$                                                                                                             | R | R    | R  |
| Stack         | PUSH      | PSW       | 1     | 2      | -      | $(SP - 1) \leftarrow PSW, SP \leftarrow SP - 1$                                                                                                                                                                      |   |      |    |
| manipulate    |           | rp        | 1     | 4      | -      | $(SP - 1) \leftarrow rp_H, (SP - 2) \leftarrow rp_L,$<br>$SP \leftarrow SP - 2$                                                                                                                                      |   |      |    |
|               | POP       | PSW       | 1     | 2      | -      | $PSW \leftarrow (SP),  SP \leftarrow SP + 1$                                                                                                                                                                         | R | R    | R  |
|               |           | rp        | 1     | 4      | -      | $rp_{H} \leftarrow (SP + 1), rp_{L} \leftarrow (SP),$<br>$SP \leftarrow SP + 2$                                                                                                                                      |   |      |    |
|               | MOVW      | SP, #word | 4     | -      | 10     | $SP \leftarrow word$                                                                                                                                                                                                 |   |      |    |
|               |           | SP, AX    | 2     | -      | 8      | $SP \gets AX$                                                                                                                                                                                                        |   |      |    |
|               |           | AX, SP    | 2     | -      | 8      | $AX \leftarrow SP$                                                                                                                                                                                                   |   |      |    |
| Unconditional | BR        | !addr16   | 3     | 6      | -      | $PC \leftarrow addr16$                                                                                                                                                                                               |   |      |    |
| branch        |           | \$addr16  | 2     | 6      | _      | $PC \leftarrow PC + 2 + jdisp8$                                                                                                                                                                                      |   |      |    |
|               |           | AX        | 2     | 8      | -      | $PC_{H} \leftarrow A,  PC_{L} \leftarrow X$                                                                                                                                                                          |   |      |    |
| Conditional   | вс        | \$addr16  | 2     | 6      | -      | $PC \leftarrow PC + 2 + jdisp8$ if $CY = 1$                                                                                                                                                                          |   |      |    |
| branch        | BNC       | \$addr16  | 2     | 6      | -      | $PC \leftarrow PC + 2 + jdisp8$ if $CY = 0$                                                                                                                                                                          |   |      |    |
|               | BZ        | \$addr16  | 2     | 6      | -      | $PC \leftarrow PC + 2 + jdisp8$ if $Z = 1$                                                                                                                                                                           |   |      |    |
|               | BNZ       | \$addr16  | 2     | 6      | -      | $PC \leftarrow PC + 2 + jdisp8$ if $Z = 0$                                                                                                                                                                           |   |      |    |

- **Remarks 1.** One instruction clock cycle is one cycle of the CPU clock (fcPu) selected by the processor clock control register (PCC).
  - 2. This clock cycle applies to the internal ROM program.

| Instruction | Maamania | Onerende            | Dutoo | C      | locks      | Onevotion                                                                    | Flag    |
|-------------|----------|---------------------|-------|--------|------------|------------------------------------------------------------------------------|---------|
| Group       | Mnemonic | Operands            | Bytes | Note 1 | Note 2     | Operation                                                                    | Z AC CY |
| Conditional | вт       | saddr.bit, \$addr16 | 3     | 8      | 9          | $PC \leftarrow PC + 3 + jdisp8$ if (saddr.bit) = 1                           |         |
| branch      |          | sfr.bit, \$addr16   | 4     | -      | 11         | $PC \leftarrow PC + 4 + jdisp8$ if sfr.bit = 1                               |         |
|             |          | A.bit, \$addr16     | 3     | 8      | _          | $PC \leftarrow PC + 3 + jdisp8$ if A.bit = 1                                 |         |
|             |          | PSW.bit, \$addr16   | 3     | -      | 9          | $PC \leftarrow PC + 3 + jdisp8$ if PSW.bit = 1                               |         |
|             |          | [HL].bit, \$addr16  | 3     | 10     | 11 + n     | $PC \leftarrow PC + 3 + jdisp8$ if (HL).bit = 1                              |         |
|             | BF       | saddr.bit, \$addr16 | 4     | 10     | 11         | $PC \leftarrow PC + 4 + jdisp8$ if (saddr.bit) = 0                           |         |
|             |          | sfr.bit, \$addr16   | 4     | -      | 11         | $PC \leftarrow PC + 4 + jdisp8$ if sfr.bit = 0                               |         |
|             |          | A.bit, \$addr16     | 3     | 8      | -          | $PC \leftarrow PC + 3 + jdisp8$ if A.bit = 0                                 |         |
|             |          | PSW.bit, \$addr16   | 4     | _      | 11         | $PC \leftarrow PC + 4 + jdisp8$ if PSW. bit = 0                              |         |
|             |          | [HL].bit, \$addr16  | 3     | 10     | 11 + n     | $PC \leftarrow PC + 3 + jdisp8$ if (HL).bit = 0                              |         |
|             | BTCLR    | saddr.bit, \$addr16 | 4     | 10     | 12         | $PC \leftarrow PC + 4 + jdisp8$ if (saddr.bit) = 1<br>then reset (saddr.bit) |         |
|             |          | sfr.bit, \$addr16   | 4     | -      | 12         | $PC \leftarrow PC + 4 + jdisp8$ if sfr.bit = 1<br>then reset sfr.bit         |         |
|             |          | A.bit, \$addr16     | 3     | 8      | -          | $PC \leftarrow PC + 3 + jdisp8$ if A.bit = 1<br>then reset A.bit             |         |
|             |          | PSW.bit, \$addr16   | 4     | -      | 12         | $PC \leftarrow PC + 4 + jdisp8$ if PSW.bit = 1 then reset PSW.bit            | × × ×   |
|             |          | [HL].bit, \$addr16  | 3     | 10     | 12 + n + m | $PC \leftarrow PC + 3 + jdisp8$ if (HL).bit = 1 then reset (HL).bit          |         |
|             | DBNZ     | B, \$addr16         | 2     | 6      | _          | B ← B – 1, then<br>PC ← PC + 2 + jdisp8 if B ≠ 0                             |         |
|             |          | C, \$addr16         | 2     | 6      | -          | C ← C −1, then<br>PC ← PC + 2 + jdisp8 if C $\neq$ 0                         |         |
|             |          | Saddr, \$addr16     | 3     | 8      | 10         | (saddr) ← (saddr) – 1, then<br>PC ← PC + 3 + jdisp8 if(saddr) ≠ 0            |         |
| CPU         | SEL      | RBn                 | 2     | 4      | -          | RBS1, 0 $\leftarrow$ n                                                       |         |
| control     | NOP      |                     | 1     | 2      | _          | No Operation                                                                 |         |
|             | EI       |                     | 2     | -      | 6          | $IE \leftarrow 1(Enable Interrupt)$                                          |         |
|             | DI       |                     | 2     | -      | 6          | $IE \leftarrow 0(Disable Interrupt)$                                         |         |
|             | HALT     |                     | 2     | 6      | _          | Set HALT Mode                                                                |         |
|             | STOP     |                     | 2     | 6      | -          | Set STOP Mode                                                                |         |

2. When an area except the internal high-speed RAM area is accessed

**Remarks 1.** One instruction clock cycle is one cycle of the CPU clock (fcPu) selected by the processor clock control register (PCC).

- 2. This clock cycle applies to the internal ROM program.
- 3. n is the number of waits when the external memory expansion area is read.

4. m is the number of waits when the external memory expansion area is written.

## 29.3 Instructions Listed by Addressing Type

## (1) 8-bit instructions

MOV, XCH, ADD, ADDC, SUB, SUBC, AND, OR, XOR, CMP, MULU, DIVUW, INC, DEC, ROR, ROL, RORC, ROLC, ROR4, ROL4, PUSH, POP, DBNZ

| Second Operand<br>First Operand     | #byte                                                        | A                                                            | r <sup>Note</sup>                                                   | sfr        | saddr                                                               | !addr16                                                             | PSW | [DE]       | [HL]                                                                | [HL + byte]<br>[HL + B]<br>[HL + C]                                 |      | 1                          | None         |
|-------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------|------------|---------------------------------------------------------------------|---------------------------------------------------------------------|-----|------------|---------------------------------------------------------------------|---------------------------------------------------------------------|------|----------------------------|--------------|
| A                                   | ADD<br>ADDC<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP        |                                                              | MOV<br>XCH<br>ADD<br>ADDC<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP | MOV<br>XCH | MOV<br>XCH<br>ADD<br>ADDC<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP | MOV<br>XCH<br>ADD<br>ADDC<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP | MOV | MOV<br>XCH | MOV<br>XCH<br>ADD<br>ADDC<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP | MOV<br>XCH<br>ADD<br>ADDC<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP |      | ROR<br>ROL<br>RORC<br>ROLC |              |
| r                                   | MOV                                                          | MOV<br>ADD<br>ADDC<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP |                                                                     |            |                                                                     |                                                                     |     |            |                                                                     |                                                                     |      |                            | INC<br>DEC   |
| B, C                                |                                                              |                                                              |                                                                     |            |                                                                     |                                                                     |     |            |                                                                     |                                                                     | DBNZ |                            |              |
| sfr                                 | MOV                                                          | MOV                                                          |                                                                     |            |                                                                     |                                                                     |     |            |                                                                     |                                                                     |      |                            |              |
| saddr                               | MOV<br>ADD<br>ADDC<br>SUB<br>SUBC<br>AND<br>OR<br>XOR<br>CMP | MOV                                                          |                                                                     |            |                                                                     |                                                                     |     |            |                                                                     |                                                                     | DBNZ |                            | INC<br>DEC   |
| !addr16                             |                                                              | MOV                                                          |                                                                     |            |                                                                     |                                                                     |     |            |                                                                     |                                                                     |      |                            |              |
| PSW                                 | MOV                                                          | MOV                                                          |                                                                     |            |                                                                     |                                                                     |     |            |                                                                     |                                                                     |      |                            | PUSH<br>POP  |
| [DE]                                |                                                              | MOV                                                          |                                                                     |            |                                                                     |                                                                     |     |            |                                                                     |                                                                     |      |                            |              |
| [HL]                                |                                                              | MOV                                                          |                                                                     |            |                                                                     |                                                                     |     |            |                                                                     |                                                                     |      |                            | ROR4<br>ROL4 |
| [HL + byte]<br>[HL + B]<br>[HL + C] |                                                              | MOV                                                          |                                                                     |            |                                                                     |                                                                     |     |            |                                                                     |                                                                     |      |                            |              |
| х                                   |                                                              |                                                              |                                                                     |            |                                                                     |                                                                     |     |            |                                                                     |                                                                     |      |                            | MULU         |
| С                                   |                                                              |                                                              |                                                                     |            |                                                                     |                                                                     |     |            |                                                                     |                                                                     |      |                            | DIVUW        |

Note Except "r = A"

## (2) 16-bit instructions

MOVW, XCHW, ADDW, SUBW, CMPW, PUSH, POP, INCW, DECW

| Second Operand<br>First Operand | #word                | AX                   | rp <sup>Note</sup> | sfrp | saddrp | !addr16 | SP   | None                        |
|---------------------------------|----------------------|----------------------|--------------------|------|--------|---------|------|-----------------------------|
| AX                              | ADDW<br>SUBW<br>CMPW |                      | MOVW<br>XCHW       | MOVW | MOVW   | MOVW    | MOVW |                             |
| rp                              | MOVW                 | MOVW <sup>Note</sup> |                    |      |        |         |      | INCW<br>DECW<br>PUSH<br>POP |
| sfrp                            | MOVW                 | MOVW                 |                    |      |        |         |      |                             |
| saddrp                          | MOVW                 | MOVW                 |                    |      |        |         |      |                             |
| !addr16                         |                      | MOVW                 |                    |      |        |         |      |                             |
| SP                              | MOVW                 | MOVW                 |                    |      |        |         |      |                             |

**Note** Only when rp = BC, DE, HL

## (3) Bit manipulation instructions

MOV1, AND1, OR1, XOR1, SET1, CLR1, NOT1, BT, BF, BTCLR

| Second Operand | A.bit                       | sfr.bit                     | saddr.bit                   | PSW.bit                     | [HL].bit                    | CY   | \$addr16          | None                 |
|----------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|------|-------------------|----------------------|
| First Operand  |                             |                             |                             |                             |                             |      |                   |                      |
| A.bit          |                             |                             |                             |                             |                             | MOV1 | BT<br>BF<br>BTCLR | SET1<br>CLR1         |
| sfr.bit        |                             |                             |                             |                             |                             | MOV1 | BT<br>BF<br>BTCLR | SET1<br>CLR1         |
| saddr.bit      |                             |                             |                             |                             |                             | MOV1 | BT<br>BF<br>BTCLR | SET1<br>CLR1         |
| PSW.bit        |                             |                             |                             |                             |                             | MOV1 | BT<br>BF<br>BTCLR | SET1<br>CLR1         |
| [HL].bit       |                             |                             |                             |                             |                             | MOV1 | BT<br>BF<br>BTCLR | SET1<br>CLR1         |
| CY             | MOV1<br>AND1<br>OR1<br>XOR1 | MOV1<br>AND1<br>OR1<br>XOR1 | MOV1<br>AND1<br>OR1<br>XOR1 | MOV1<br>AND1<br>OR1<br>XOR1 | MOV1<br>AND1<br>OR1<br>XOR1 |      |                   | SET1<br>CLR1<br>NOT1 |

## (4) Call instructions/branch instructions

CALL, CALLF, CALLT, BR, BC, BNC, BZ, BNZ, BT, BF, BTCLR, DBNZ

| Second Operand<br>First Operand | AX | !addr16    | !addr11 | [addr5] | \$addr16                     |
|---------------------------------|----|------------|---------|---------|------------------------------|
| Basic instruction               | BR | CALL<br>BR | CALLF   | CALLT   | BR<br>BC<br>BNC<br>BZ<br>BNZ |
| Compound<br>instruction         |    |            |         |         | BT<br>BF<br>BTCLR<br>DBNZ    |

#### (5) Other instructions

ADJBA, ADJBS, BRK, RET, RETI, RETB, SEL, NOP, EI, DI, HALT, STOP

# CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS)

Target products: µPD78F0148H, 78F0148H(A), 78F0148HD

Caution The  $\mu$ PD78F0148HD has an on-chip debug function. Do not use this product for mass production because its reliability cannot be guaranteed after the on-chip debug function has been used, given the issue of the number of times the flash memory can be rewritten. NEC Electronics does not accept complaints concerning this product.

| Parameter            | Symbol |                                     | Conditions                                                                                      | Ratings                                                                           | Unit |
|----------------------|--------|-------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------|
| Supply voltage       | VDD    |                                     |                                                                                                 | -0.3 to +6.5                                                                      | V    |
|                      | EVDD   |                                     |                                                                                                 | -0.3 to +6.5                                                                      | V    |
|                      | Vss    |                                     |                                                                                                 | –0.3 to +0.3                                                                      | V    |
|                      | EVss   |                                     |                                                                                                 | –0.3 to +0.3                                                                      | V    |
|                      | AVREF  |                                     |                                                                                                 | $-0.3$ to V <sub>DD</sub> + $0.3^{Note}$                                          | V    |
|                      | AVss   |                                     |                                                                                                 | -0.3 to +0.3                                                                      | V    |
| Input voltage        | Vıı    | to P33, P40 to F<br>P64 to p67, P70 | to P17, P20 to P27, P30<br>47, P50 to P57, P60, P61,<br>to P77, P120, P140 to<br>T1, XT2, RESET | $-0.3$ to V <sub>DD</sub> + $0.3^{Note}$                                          | V    |
|                      | VI2    | P62, P63                            | N-ch open drain                                                                                 | -0.3 to +13                                                                       | V    |
| Output voltage       | Vo     |                                     | ·                                                                                               | $-0.3$ to V <sub>DD</sub> + $0.3^{Note}$                                          | V    |
| Analog input voltage | Van    |                                     |                                                                                                 | $AV_{SS} - 0.3$ to $AV_{REF} + 0.3^{Note}$<br>and $-0.3$ to $V_{DD} + 0.3^{Note}$ | V    |
| Output current, high | Іон    | Per pin                             |                                                                                                 | -10                                                                               | mA   |
|                      |        | Total of all pins<br>-60 mA         | P00 to P06, P40 to P47,<br>P50 to P57, P64 to P67,<br>P70 to P77, P142 to P145                  | -30                                                                               | mA   |
|                      |        |                                     | P10 to P17, P30 to P33,<br>P120, P130, P140, P141                                               | -30                                                                               | mA   |

#### Absolute Maximum Ratings (T<sub>A</sub> = 25°C) (1/2)

**Note** Must be 6.5 V or lower.

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins.

| Parameter           | Symbol |                            | Conditions                                                                                                               | Ratings     | Unit |
|---------------------|--------|----------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------|------|
| Output current, low | lol    | Per pin                    | P00 to P06, P10 to P17,<br>P30 to P33, P40 to P47,<br>P50 to P57, P64 to P67,<br>P70 to P77, P120, P130,<br>P140 to P145 | 20          | mA   |
|                     |        |                            | P60 to P63                                                                                                               | 30          | mA   |
|                     |        | Total of all pins<br>70 mA | P00 to P06, P40 to P47,<br>P50 to P57, P60, P61,<br>P64 to P67, P70 to P77,<br>P142 to P145                              | 35          | mA   |
|                     |        |                            | P10 to P17, P30 to P33,<br>P62, P63, P120, P130,<br>P140, P141                                                           | 35          | mA   |
| Operating ambient   | TA     | In normal operation        | tion mode                                                                                                                | -40 to +85  | °C   |
| temperature         |        | In flash memory            | programming mode                                                                                                         | -10 to +65  |      |
| Storage temperature | Tstg   | In flash memory            | blank state                                                                                                              | -65 to +150 | °C   |
|                     |        | In flash memory            | programmed state                                                                                                         | -40 to +125 |      |

## Absolute Maximum Ratings (T<sub>A</sub> = 25°C) (2/2)

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins.

| Resonator               | Recommended Circuit | Parameter                                                 | Conditions                                                | MIN. | TYP. | MAX. | Unit |
|-------------------------|---------------------|-----------------------------------------------------------|-----------------------------------------------------------|------|------|------|------|
| Ceramic<br>resonator    | Vss X1 X2           | Oscillation<br>frequency (fxp) <sup>Note 1</sup>          | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                     | 2.0  |      | 16   | MHz  |
| 1030114101              |                     |                                                           | $3.5 \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}$ | 2.0  |      | 10   |      |
|                         |                     |                                                           | $3.0~V \leq V_{\text{DD}} < 3.5~V$                        | 2.0  |      | 8.38 |      |
|                         |                     |                                                           | $2.5 \text{ V} \leq V_{\text{DD}} < 3.0 \text{ V}$        | 2.0  |      | 5.0  |      |
| Crystal<br>resonator    |                     | Oscillation<br>frequency (fxp) <sup>Note 1</sup>          | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                     | 2.0  |      | 16   | MHz  |
|                         |                     | $3.5 \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}$ | 2.0                                                       |      | 10   |      |      |
|                         | C1 <del>-</del> C2- |                                                           | $3.0 \text{ V} \leq \text{V}_{\text{DD}} < 3.5 \text{ V}$ | 2.0  |      | 8.38 |      |
|                         |                     |                                                           | $2.5 \text{ V} \leq \text{V}_{\text{DD}} < 3.0 \text{ V}$ | 2.0  |      | 5.0  |      |
| External                |                     | X1 input                                                  | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                     | 2.0  |      | 16   | MHz  |
| clock <sup>Note 2</sup> |                     | frequency (fxp) <sup>Note 1</sup>                         | $3.5~V \leq V_{\text{DD}} < 4.0~V$                        | 2.0  |      | 10   |      |
|                         | X1 X2               |                                                           | $3.0~V \leq V_{\text{DD}} < 3.5~V$                        | 2.0  |      | 8.38 |      |
|                         |                     |                                                           | $2.5~V \leq V_{\text{DD}} < 3.0~V$                        | 2.0  |      | 5.0  |      |
|                         |                     | X1 input high-                                            | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                     | 30   |      | 250  | ns   |
|                         | $\rightarrow$       | /low-level width<br>(tхрн, tхр∟)                          | $3.5~V \leq V_{\text{DD}} < 4.0~V$                        | 46   |      | 250  | I    |
|                         |                     |                                                           | $3.0~V \leq V_{\text{DD}} < 3.5~V$                        | 56   |      | 250  |      |
|                         |                     |                                                           | $2.5~V \leq V_{\text{DD}} < 3.0~V$                        | 96   |      | 250  |      |

| High-Speed               | System Clock (Crystal/Ceramic) Oscillator Characteristics                                                     |  |
|--------------------------|---------------------------------------------------------------------------------------------------------------|--|
| (T <sub>A</sub> = -40 to | $85^{\circ}$ C, 2.5 V $\leq$ VDD = EVDD $\leq$ 5.5 V, 2.5 V $\leq$ AVREF $\leq$ VDD, Vss = EVss = AVss = 0 V) |  |

Notes 1. Indicates only oscillator characteristics. Refer to AC Characteristics for instruction execution time.
2. Input a clock signal to the X1 pin and input the inverse clock signal to the X2 pin.

Cautions 1. When using the high-speed system clock oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance.

- Keep the wiring length as short as possible.
- Do not cross the wiring with the other signal lines.
- Do not route the wiring near a signal line through which a high fluctuating current flows.
- Always make the ground point of the oscillator capacitor the same potential as Vss.
- Do not ground the capacitor to a ground pattern through which a high current flows.
- Do not fetch signals from the oscillator.
- 2. Since the CPU is started by the internal oscillation clock after reset, check the oscillation stabilization time of the high-speed system clock using the oscillation stabilization time counter status register (OSTC). Determine the oscillation stabilization time of the OSTC register and oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

## Recommended Oscillator Constants

| <b>Ceramic Resor</b> | nator (T <sub>A</sub> = · | -40 to +85°C) |  |
|----------------------|---------------------------|---------------|--|
|                      |                           |               |  |

| Manufacturer | Part Number     | SMD/Lead | Frequency<br>(MHz) |                  | nded Circuit<br>stants | Oscillation Vo | oltage Range |
|--------------|-----------------|----------|--------------------|------------------|------------------------|----------------|--------------|
|              |                 |          |                    | C1<br>(pF)       | C2<br>(pF)             | MIN.<br>(V)    | MAX.<br>(V)  |
| Murata Mfg.  | CSTCC2M00G56-R0 | SMD      | 2.00               | Internal<br>(47) | Internal<br>(47)       | 2.5            | 5.5          |
|              | CSTCR4M00G55-R0 | -        | 4.00               | Internal<br>(39) | Internal<br>(39)       |                |              |
|              | CSTCR4M19G55-R0 |          | 4.194              | Internal<br>(39) | Internal<br>(39)       |                |              |
|              | CSTCR4M91G55-R0 |          | 4.915              | Internal<br>(39) | Internal<br>(39)       |                |              |
|              | CSTCR5M00G55-R0 |          | 5.00               | Internal<br>(39) | Internal<br>(39)       |                |              |
|              | CSTCR6M00G55-R0 |          | 6.00               | Internal<br>(39) | Internal<br>(39)       |                |              |
|              | CSTCE8M00G55-R0 |          | 8.00               | Internal<br>(33) | Internal<br>(33)       |                |              |
|              | CSTCE10M0G55-R0 |          | 10.0               | Internal<br>(33) | Internal<br>(33)       |                |              |
|              | CSTCE12M0G55-R0 |          | 12.0               | Internal<br>(33) | Internal<br>(33)       |                |              |
|              | CSTCE13M0V53-R0 |          | 13.0               | Internal<br>(15) | Internal<br>(15)       | _              |              |
| С            | CSTCE14M0V53-R0 |          | 14.0               | Internal<br>(15) | Internal<br>(15)       |                |              |
|              | CSTCE16M0V53-R0 |          | 16.0               | Internal<br>(15) | Internal<br>(15)       |                |              |

Caution The oscillator constants shown above are reference values based on evaluation in a specific environment by the resonator manufacturer. If it is necessary to optimize the oscillator characteristics in the actual application, apply to the resonator manufacturer for evaluation on the implementation circuit. The oscillation voltage and oscillation frequency only indicate the oscillator characteristic. Use the 78K0/KF1+ so that the internal operation conditions are within the specifications of the DC and AC characteristics.

#### Internal Oscillator Characteristics

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le \text{V}\text{dD} = \text{EV}\text{dD} \le 5.5 \text{ V}, 2.0 \text{ V} \le \text{AV}\text{ReF} \le \text{V}\text{dD}, \text{V}\text{ss} = \text{EV}\text{ss} = \text{AV}\text{ss} = 0 \text{ V})$

| Resonator           | Parameter                  | Conditions | MIN. | TYP. | MAX. | Unit |
|---------------------|----------------------------|------------|------|------|------|------|
| Internal oscillator | Oscillation frequency (fR) |            | 120  | 240  | 480  | kHz  |

#### Subsystem Clock Oscillator Characteristics

#### $(T_{A} = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, 2.0 \text{ V} \le \text{AV}_{REF} \le \text{V}_{DD}, \text{V}_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$

| Resonator            | Recommended Circuit                                                                                                                                            | Parameter                                       | Conditions | MIN. | TYP.   | MAX. | Unit |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------|------|--------|------|------|
| Crystal<br>resonator | $\begin{array}{c} V_{\text{SS}} \text{ XT2} \text{ XT1} \\ \hline Rd \\ \hline C4 = C3 = \\ \hline \\ \hline \\ \\ \hline \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\$ | Oscillation frequency<br>(fxT) <sup>Note</sup>  |            | 32   | 32.768 | 35   | kHz  |
| External clock       | XT2 XT1                                                                                                                                                        | XT1 input frequency<br>(fx⊤) <sup>Note</sup>    |            | 32   |        | 38.5 | kHz  |
|                      |                                                                                                                                                                | XT1 input high-/low-level<br>width (txтн, txть) |            | 12   |        | 15.6 | μs   |

Note Indicates only oscillator characteristics. Refer to AC Characteristics for instruction execution time.

- Keep the wiring length as short as possible.
- Do not cross the wiring with the other signal lines.
- Do not route the wiring near a signal line through which a high fluctuating current flows.
- Always make the ground point of the oscillator capacitor the same potential as Vss.
- Do not ground the capacitor to a ground pattern through which a high current flows.
- Do not fetch signals from the oscillator.
- The subsystem clock oscillator is designed as a low-amplitude circuit for reducing power consumption, and is more prone to malfunction due to noise than the high-speed system clock oscillator. Particular care is therefore required with the wiring method when the subsystem clock is used.
- **Remark** For the resonator selection and oscillator constant, customers are requested to either evaluate the oscillation themselves or apply to the resonator manufacturer for evaluation.

Cautions 1. When using the subsystem clock oscillator, wire as follows in the area enclosed by the broken lines in the above figure to avoid an adverse effect from wiring capacitance.

## DC Characteristics (1/3) (TA = -40 to +85°C, 2.0 V $\leq$ VDD = EVDD $\leq$ 5.5 V<sup>Note 1</sup>, 2.0 V $\leq$ AVREF $\leq$ VDD<sup>Note 1</sup>, VSS = EVSS = AVSS = 0 V)

| Parameter            | Symbol | Conditions                                                                                                                        |                                       | MIN.                | TYP. | MAX.               | Unit |
|----------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------|------|--------------------|------|
| Output current, high | Іон    | Per pin                                                                                                                           | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |                     |      | -5                 | mA   |
|                      |        | Total of P10 to P17, P30 to P33,<br>P120, P130, P140, P141                                                                        | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |                     |      | -25                | mA   |
|                      |        | Total of P00 to P06, P40 to P47,<br>P50 to P57, P64 to P67, P70 to<br>P77, P142 to P145                                           | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |                     |      | -25                | mA   |
|                      |        | All pins                                                                                                                          | $2.0~V \leq V_{\text{DD}} < 4.0~V$    |                     |      | -10                | mA   |
| Output current, low  | Iol    | Per pin for P00 to P06, P10 to P17,<br>P30 to P33, P40 to P47, P50 to<br>P57, P64 to P67, P70 to P77,<br>P120, P130, P140 to P145 | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |                     |      | 10                 | mA   |
|                      |        | Per pin for P60 to P63                                                                                                            | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |                     |      | 15                 | mA   |
|                      |        | Total of P10 to P17, P30 to P33,<br>P62, P63, P120, P130, P140, P141                                                              | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |                     |      | 30                 | mA   |
|                      |        | Total of P00 to P06, P40 to P47,<br>P50 to P57, P60, P61, P64 to P67,<br>P70 to P77, P142 to P145                                 | $4.0~V \leq V_{DD} \leq 5.5~V$        |                     |      | 30                 | mA   |
|                      |        | All pins                                                                                                                          | $2.0~V \leq V_{\text{DD}} < 4.0~V$    |                     |      | 10                 | mA   |
| Input voltage, high  | VIH1   | P12, P13, P15, P40 to P47, P50 to                                                                                                 | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 0.7V <sub>DD</sub>  |      | VDD                | V    |
|                      |        | P57, P64 to P67, P144, P145                                                                                                       | $2.0~V \leq V_{\text{DD}} < 2.7~V$    | 0.8VDD              |      | VDD                | V    |
|                      | VIH2   | P00 to P06, P10, P11, P14, P16,                                                                                                   | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 0.8VDD              |      | VDD                | V    |
|                      |        | P17, P30 to P33, P70 to P77,<br>P120, P140 to P143, RESET                                                                         | $2.0~V \leq V_{\text{DD}} < 2.7~V$    | 0.85V <sub>DD</sub> |      | Vdd                | V    |
|                      | Vінз   | P20 to P27 <sup>Note 2</sup>                                                                                                      | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 0.7AVREF            |      | AVREF              | V    |
|                      |        |                                                                                                                                   | $2.0~V \leq V_{\text{DD}} < 2.7~V$    | $0.8AV_{REF}$       |      | AVREF              | V    |
|                      | VIH4   | P60, P61                                                                                                                          | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 0.7V <sub>DD</sub>  |      | V <sub>DD</sub>    | V    |
|                      |        |                                                                                                                                   | $2.0~V \leq V_{\text{DD}} < 2.7~V$    | 0.8VDD              |      | Vdd                | V    |
|                      | VIH5   | P62, P63                                                                                                                          | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 0.7V <sub>DD</sub>  |      | 12                 | V    |
|                      |        |                                                                                                                                   | $2.0~V \leq V_{\text{DD}} < 2.7~V$    | 0.8VDD              |      | 12                 | V    |
|                      | VIH6   | X1, X2, XT1, XT2                                                                                                                  | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | $V_{\text{DD}}-0.5$ |      | VDD                | V    |
|                      |        |                                                                                                                                   | $2.0~V \leq V_{\text{DD}} < 2.7~V$    | $V_{\text{DD}}-0.2$ |      | Vdd                | V    |
| Input voltage, low   | VIL1   | P12, P13, P15, P40 to P47, P50 to                                                                                                 | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 0                   |      | 0.3VDD             | V    |
|                      |        | P57, P64 to P67, P144, P145                                                                                                       | $2.0~V \leq V_{\text{DD}} < 2.7~V$    | 0                   |      | 0.2V <sub>DD</sub> | V    |
|                      | VIL2   | P00 to P06, P10, P11, P14, P16,<br>P17, P30 to P33, P70 to P77,                                                                   | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 0                   |      | 0.2V <sub>DD</sub> | V    |
|                      |        | P120, P140 to P143, RESET                                                                                                         | $2.0~V \leq V_{\text{DD}} < 2.7~V$    | 0                   |      | 0.15VDD            | V    |
|                      | VIL3   | P20 to P27 <sup>Note 2</sup>                                                                                                      | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 0                   |      | 0.3AVREF           | V    |
|                      |        |                                                                                                                                   | $2.0~V \leq V_{\text{DD}} < 2.7~V$    | 0                   |      | 0.2AVREF           | V    |
|                      | VIL4   | P60, P61                                                                                                                          | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 0                   |      | 0.3VDD             | V    |
|                      |        |                                                                                                                                   | $2.0~V \leq V_{\text{DD}} < 2.7~V$    | 0                   |      | 0.2VDD             | V    |
|                      | VIL5   | P62, P63                                                                                                                          | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 0                   |      | 0.3VDD             | V    |
|                      |        |                                                                                                                                   | $2.0~V \leq V_{\text{DD}} < 2.7~V$    | 0                   |      | 0.2VDD             | V    |
|                      | VIL6   | X1, X2, XT1, XT2                                                                                                                  | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 0                   |      | 0.4                | V    |
|                      |        |                                                                                                                                   | $2.0~V \leq V_{\text{DD}} < 2.7~V$    | 0                   |      | 0.2                | V    |

**Notes 1.** When high-speed system clock is used:  $2.5 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ ,  $2.5 \text{ V} \le \text{AV}_{\text{REF}} \le \text{V}_{\text{DD}}$ 

**2.** When used as digital input ports, set  $AV_{REF} = V_{DD}$ .

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins.

## DC Characteristics (2/3)

## $(T_{A} = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}^{\text{Note 1}}, 2.0 \text{ V} \le \text{AV}_{\text{REF}} \le \text{V}_{DD}^{\text{Note 1}}, \text{Vss} = \text{EV}_{\text{SS}} = \text{AV}_{\text{SS}} = 0 \text{ V})$

| Parameter                    | Symbol |                                                                                      | Conditio                   | ns                                                                                                                            | MIN.      | TYP. | MAX.                 | Unit |
|------------------------------|--------|--------------------------------------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------|------|----------------------|------|
| Output voltage, high         | Vон    | Р10 to Р17, Р3<br>Р120, Р130, Р<br>Total Іон = –2                                    | 140, P141                  | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OH}} = -5 \ m\text{A} \end{array}$                     | Vdd - 1.0 |      |                      | V    |
|                              |        | Р00 to P06, P4<br>P50 to P57, P6<br>P70 to P77, P1<br>Total Іон = -2                 | 64 to P67,<br>142 to P145  | 4.0 V $\leq$ V_{DD} $\leq$ 5.5 V,<br>IOH = -5 mA                                                                              | Vdd - 1.0 |      |                      | V    |
|                              |        | Іон = -100 <i>µ</i> А                                                                |                            | $2.0~V \leq V_{\text{DD}} < 4.0~V$                                                                                            | Vdd - 0.5 |      |                      | V    |
| Output voltage, low          | Vol1   | P10 to P17, P3<br>P62, P63, P12<br>P140, P141<br>Total Io∟ = 30                      | 0, P130,                   | $\begin{array}{l} 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \\ I_{OL} = 10 \ mA \end{array}$                                          |           |      | 1.3                  | V    |
|                              |        | P00 to P06, P4<br>P50 to P57, P6<br>P64 to P67, P7<br>P142 to P145<br>Total lo∟ = 30 | 60, P61,<br>70 to P77,     | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL}} = 10 \ mA \end{array}$                            |           |      | 1.3                  | V    |
|                              |        | loι = 400 μA                                                                         |                            | $2.7~V \leq V_{\text{DD}} < 4.0~V$                                                                                            |           |      | 0.4                  | V    |
|                              |        |                                                                                      |                            | $2.0~V \leq V_{\text{DD}} < 2.7~V$                                                                                            |           |      | 0.5                  | V    |
|                              | Vol2   | P60 to P63                                                                           |                            | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL}} = 15 \ mA \end{array} \end{array} \label{eq:VDD}$ |           |      | 2.0                  | V    |
| Input leakage current, high  | Шнт    | Vi = Vdd                                                                             | P33, P40 to<br>P60, P61, F | , P10 to P17, P30 to<br>P47, P50 to P57,<br>P64 to P67, P70 to<br>P140 to P145,                                               |           |      | 3                    | μΑ   |
|                              |        | VI = AVREF                                                                           | P20 to P27                 |                                                                                                                               |           |      | 3                    | μA   |
|                              | ILIH2  | VI = VDD                                                                             | X1, X2 <sup>Note 2</sup> , | XT1, XT2 <sup>Note 2</sup>                                                                                                    |           |      | 20                   | μA   |
|                              | Іцнз   | Vi = 12 V                                                                            | P62, P63 (I                | N-ch open drain)                                                                                                              |           |      | 3                    | μA   |
| Input leakage current, low   | ILIL1  | V1 = 0 V                                                                             | P27, P30 to<br>P50 to P57  | , P10 to P17, P20 to<br>P33, P40 to P47,<br>, P60, P61, P64 to<br>P77, P120, P140 to<br>ET                                    |           |      | -3                   | μΑ   |
|                              | ILIL2  |                                                                                      | X1, X2 <sup>Note 2</sup> , | XT1, XT2 <sup>Note 2</sup>                                                                                                    |           |      | -20                  | μA   |
|                              | Ililis |                                                                                      | P62, P63 (I                | N-ch open drain)                                                                                                              |           |      | -3 <sup>Note 3</sup> | μA   |
| Output leakage current, high | Ігон   | Vo = Vdd                                                                             |                            |                                                                                                                               |           |      | 3                    | μA   |
| Output leakage current, low  | ILOL   | Vo = 0 V                                                                             |                            |                                                                                                                               |           |      | -3                   | μA   |
| Pull-up resistor             | R∟     | V1 = 0 V                                                                             |                            |                                                                                                                               | 10        | 30   | 100                  | kΩ   |
| FLMD0 supply voltage         | Flmd   | In normal oper                                                                       | ation mode                 |                                                                                                                               | 0         |      | 0.2VDD               | V    |

Notes 1. When high-speed system clock is used:  $2.5 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, 2.5 \text{ V} \le \text{AV}_{\text{REF}} \le \text{V}_{\text{DD}}$ 

2. When the inverse level of X1 is input to X2 and the inverse level of XT1 is input to XT2.

**3.** If port 6 has been set to input mode when a read instruction is executed to read from port 6, a low-level input leakage current of up to  $-45 \ \mu$ A flows during only one cycle. At all other times, the maximum leakage current is  $-3 \ \mu$ A.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins.

## DC Characteristics (3/3) (TA = -40 to +85°C, 2.0 V $\leq$ VDD = EVDD $\leq$ 5.5 V<sup>Note 1</sup>, 2.0 V $\leq$ AVREF $\leq$ VDD<sup>Note 1</sup>, Vss = EVss = AVss = 0 V)

| Parameter                 | Symbol |                                                                | Condit                                                   | ions                                              | MIN. | TYP. | MAX. | Unit |
|---------------------------|--------|----------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------|------|------|------|------|
| Supply                    | DD1    | Crystal/ceramic                                                | fxp = 16 MHz                                             | When A/D converter is stopped                     |      | 14.5 | 29.0 | mA   |
| current <sup>Note 2</sup> |        | oscillation                                                    | $V_{\text{DD}} = 5.0 \ V \pm 10\%^{\text{Note 4}}$       | When A/D converter is operating <sup>Note 7</sup> |      | 15.5 | 31.0 | mA   |
|                           |        | operating<br>mode <sup>Note 3</sup>                            | fxp = 10 MHz                                             | When A/D converter is stopped                     |      | 9.5  | 20.0 | mA   |
|                           |        |                                                                | $V_{\text{DD}} = 5.0 \text{ V} \pm 10\%^{\text{Note 4}}$ | When A/D converter is operating <sup>Note 7</sup> |      | 10.5 | 22.0 | mA   |
|                           |        |                                                                | fxp = 5 MHz                                              | When A/D converter is stopped                     |      | 3.0  | 7.0  | mA   |
|                           |        |                                                                | $V_{\text{DD}} = 3.0 \text{ V} \pm 10\%^{\text{Note 4}}$ | When A/D converter is operating <sup>Note 7</sup> |      | 3.6  | 8.0  | mA   |
|                           | IDD2   | Crystal/ceramic                                                | fxp = 16 MHz                                             | When peripheral functions are stopped             |      | 3.1  | 7.0  | mA   |
|                           |        | oscillation HALT                                               | $V_{DD} = 5.0 \text{ V} \pm 10\%$                        | When peripheral functions are operating           |      |      | 14.0 | mA   |
|                           |        | mode                                                           | fxp = 10 MHz                                             | When peripheral functions are stopped             |      | 2.5  | 5.5  | mA   |
|                           |        |                                                                | $V_{DD} = 5.0 \text{ V} \pm 10\%$                        | When peripheral functions are operating           |      |      | 11.5 | mA   |
|                           |        |                                                                | fxp = 5 MHz                                              | When peripheral functions are stopped             |      | 0.8  | 1.7  | mA   |
|                           |        | $V_{DD} = 3.0 \text{ V} \pm 10\%$                              | When peripheral functions are operating                  |                                                   |      | 4.5  | mA   |      |
|                           | Idd3   | Internal oscillation                                           | $V_{DD} = 5.0 \text{ V} \pm 10\%$                        |                                                   |      | 1.0  | 4.0  | mA   |
|                           |        | operating<br>mode <sup>∾te 5</sup>                             | $V_{DD} = 3.0 \text{ V} \pm 10\%$                        |                                                   |      | 0.45 | 1.8  | mA   |
|                           | IDD4   | Internal oscillation                                           | $V_{\text{DD}}=5.0~V\pm10\%$                             |                                                   |      | 0.4  | 1.6  | mA   |
|                           |        | HALT mode <sup>№te 5</sup>                                     | V <sub>DD</sub> = 3.0 V ±10%                             |                                                   |      | 0.25 | 1.0  | mA   |
|                           | Idd5   | 32.768 kHz                                                     | V <sub>DD</sub> = 5.0 V ±10%                             |                                                   |      | 50   | 100  | μA   |
|                           |        | crystal oscillation<br>operating<br>mode <sup>Notes 5, 6</sup> | $V_{\text{DD}}=3.0~V\pm10\%$                             |                                                   |      | 30   | 60   | μA   |
|                           | DD6    | 32.768 kHz                                                     | $V_{\text{DD}}=5.0~V\pm10\%$                             |                                                   |      | 20   | 40   | μA   |
|                           |        | crystal oscillation<br>HALT mode <sup>Notes 5, 6</sup>         | $V_{\text{DD}}=3.0~\text{V}\pm10\%$                      |                                                   |      | 10   | 20   | μA   |
|                           | DD7    | STOP mode                                                      | $V_{DD} = 5.0 \text{ V} \pm 10\%$                        | Internal oscillator: OFF                          |      | 3.5  | 35.5 | μA   |
|                           |        |                                                                |                                                          | Internal oscillator: ON                           |      | 17.5 | 63.5 | μA   |
|                           |        |                                                                | V <sub>DD</sub> = 3.0 V ±10%                             | Internal oscillator: OFF                          |      | 3.5  | 15.5 | μA   |
|                           |        |                                                                |                                                          | Internal oscillator: ON                           |      | 11   | 30.5 | μA   |

Notes 1. When high-speed system clock is used: 2.5 V  $\leq$  VDD  $\leq$  5.5 V, 2.5 V  $\leq$  AVREF  $\leq$  VDD

- 2. Total current flowing through the internal power supply (VDD). Peripheral operation current is included (however, the current that flows through the pull-up resistors of ports is not included).
- 3. IDD1 includes peripheral operation current.
- 4. When PCC = 00H.
- 5. When the high-speed system clock (crystal/ceramic) oscillator is stopped.
- 6. When the internal oscillator is stopped.
- 7. Including the current that flows through the AVREF pin.

## **AC Characteristics**

## (1) Basic operation

## $(T_{A} = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le \text{V}_{\text{DD}} = \text{EV}_{\text{DD}} \le 5.5 \text{ V}^{\text{Note 1}}, 2.0 \text{ V} \le \text{AV}_{\text{REF}} \le \text{V}_{\text{DD}}^{\text{Note 1}}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS}} = \text{AV}_{\text{SS}} = 0 \text{ V})$

| Parameter                                                             | Symbol          |                                                           | Conditions                                                |                                       | MIN.                                          | TYP. | MAX. | Unit |
|-----------------------------------------------------------------------|-----------------|-----------------------------------------------------------|-----------------------------------------------------------|---------------------------------------|-----------------------------------------------|------|------|------|
| Instruction cycle (minimum                                            | Тсч             | Main                                                      | High-speed system                                         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ | 0.125                                         |      | 16   | μs   |
| instruction execution time)                                           |                 | system                                                    | clock                                                     | $3.5~V \leq V_{\text{DD}} < 4.0~V$    | 0.2                                           |      | 16   | μs   |
|                                                                       |                 | clock Crystal/ceramic operation Oscillation clock         | $3.0~V \leq V_{\text{DD}} < 3.5~V$                        | 0.238                                 |                                               | 16   | μs   |      |
|                                                                       |                 | operation                                                 |                                                           | $2.5~V \leq V_{\text{DD}} < 3.0~V$    | 0.4                                           |      | 16   | μs   |
|                                                                       |                 |                                                           | Internal oscillation cl                                   | ock                                   | 4.17                                          | 8.33 | 33.3 | μs   |
|                                                                       |                 | Subsystem                                                 | n clock operation                                         |                                       | 114                                           | 122  | 125  | μs   |
| TI000, TI010, TI001, TI011 input<br>high-level width, low-level width | tтiнo,<br>tтi∟o | $4.0 V \leq V_{DI}$                                       | o ≤ 5.5 V                                                 |                                       | 2/f <sub>sam</sub> +<br>0.1 <sup>Note 2</sup> |      |      | μs   |
|                                                                       |                 |                                                           | 2/f <sub>sam</sub> +<br>0.2 <sup>Note 2</sup>             |                                       |                                               | μs   |      |      |
|                                                                       | 2.5             | $2.5 \text{ V} \leq \text{V}_{\text{DI}}$                 | $2.5 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$ |                                       |                                               |      |      | μs   |
| TI50, TI51 input frequency                                            | ft15            | $4.0 V \leq V_{DI}$                                       | o ≤ 5.5 V                                                 |                                       |                                               |      | 10   | MHz  |
|                                                                       |                 | $2.7 \text{ V} \leq V_{\text{DD}} < 4.0 \text{ V}$        |                                                           |                                       |                                               |      | 5    | MHz  |
|                                                                       |                 | $2.5 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$ |                                                           |                                       |                                               |      | 2.5  | MHz  |
| TI50, TI51 input high-level width,                                    | t⊤iн₅,          | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                     |                                                           |                                       | 50                                            |      |      | ns   |
| low-level width                                                       | <b>t</b> ⊤il5   | $2.7 \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}$ |                                                           |                                       | 100                                           |      |      | ns   |
|                                                                       |                 | $2.5 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$ |                                                           |                                       | 200                                           |      |      | ns   |
| Interrupt input high-level width,                                     | tintн,          | $2.7 \text{ V} \leq V_{\text{DI}}$                        | o ≤ <b>5.5 V</b>                                          |                                       | 1                                             |      |      | μs   |
| low-level width                                                       | <b>t</b> intl   | $2.0 V \le V_{DI}$                                        | o < 2.7 V                                                 |                                       | 2                                             |      |      | μs   |
| Key return input low-level width                                      | tкв             | $4.0 V \leq V_{DI}$                                       | o ≤ <b>5.5 V</b>                                          |                                       | 50                                            |      |      | ns   |
|                                                                       |                 | $2.7 \text{ V} \leq V_{\text{DI}}$                        | o < 4.0 V                                                 |                                       | 100                                           |      |      | ns   |
|                                                                       |                 | $2.0 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$ |                                                           |                                       | 200                                           |      |      | ns   |
| RESET low-level width                                                 | trsl            | $2.7 \text{ V} \leq V_{\text{DI}}$                        | o ≤ <b>5.5 V</b>                                          |                                       | 10                                            |      |      | μs   |
|                                                                       |                 | $2.0 V \le V_{DI}$                                        | o < 2.7 V                                                 |                                       | 20                                            |      |      | μs   |

Notes 1. When high-speed system clock is used:  $2.5 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, 2.5 \text{ V} \le \text{AV}_{\text{REF}} \le \text{V}_{\text{DD}}$ 

2. Selection of f<sub>sam</sub> = f<sub>XP</sub>, f<sub>XP</sub>/4, f<sub>XP</sub>/256, or f<sub>XP</sub>, f<sub>XP</sub>/16, f<sub>XP</sub>/64 is possible using bits 0 and 1 (PRM000, PRM001 or PRM010, PRM011) of prescaler mode registers 00 and 01 (PRM00, PRM01). Note that when selecting the TI000 or TI001 valid edge as the count clock, f<sub>sam</sub> = f<sub>XP</sub>.



TCY vs. VDD (Main System Clock Operation)



#### (2) Read/write operation

<R>

#### $(T_{A} = -40 \text{ to } +85^{\circ}\text{C}, 3.0 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, 3.0 \text{ V} \le \text{AV}_{\text{REF}} \le \text{V}_{DD}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS}} = \text{AV}_{\text{SS}} = 0 \text{ V})$

|                                                                                |                   |            |                    | 1                     | (1/2) |
|--------------------------------------------------------------------------------|-------------------|------------|--------------------|-----------------------|-------|
| Parameter                                                                      | Symbol            | Conditions | MIN.               | MAX.                  | Unit  |
| ASTB high-level width                                                          | tasth             |            | (0.3 + 2m)tcr      |                       | ns    |
| Address setup time                                                             | tads              |            | 20                 |                       | ns    |
| Address hold time                                                              | <b>t</b> adh      |            | 6                  |                       | ns    |
| Data input time from address                                                   | tadd1             |            |                    | (2 + 2n + 2m)tcr - 54 | ns    |
|                                                                                | tadd2             |            |                    | (3 + 2n + 2m)tcy - 60 | ns    |
| Address output time from $\overline{\text{RD}} {\downarrow}$                   | trdad             |            | 0                  | 100                   | ns    |
| Data input time from $\overline{\text{RD}} {\downarrow}$                       | trdd1             |            |                    | (2 + 2n)tcr – 87      | ns    |
|                                                                                | trdd2             |            |                    | (3 + 2n)tcr – 93      | ns    |
| Read data hold time                                                            | <b>t</b> RDH      |            | 0                  |                       | ns    |
| RD low-level width                                                             | t <sub>RDL1</sub> |            | (1.5 + 2n)tcr – 33 |                       | ns    |
|                                                                                | tRDL2             |            | (2.5 + 2n)tcr – 33 |                       | ns    |
| Input time from $\overline{RD} {\downarrow}$ to $\overline{WAIT} {\downarrow}$ | trdwt1            |            |                    | tcy – 43              | ns    |
|                                                                                | trdwt2            |            |                    | tcy - 43              | ns    |
| Input time from $\overline{WR} {\downarrow}$ to $\overline{WAIT} {\downarrow}$ | twrwт             |            |                    | tcy – 25              | ns    |
| WAIT low-level width                                                           | tw⊤∟              |            | (0.5 + 2n)tcr + 10 | (2 + 2n)tcr           | ns    |
| Write data setup time                                                          | twos              |            | 60                 |                       | ns    |
| Write data hold time                                                           | twdн              |            | 6                  |                       | ns    |
| WR low-level width                                                             | twRL1             |            | (1.5 + 2n)tcr – 15 |                       | ns    |
| Delay time from ASTB $\downarrow$ to $\overline{RD}\downarrow$                 | <b>t</b> ASTRD    |            | 6                  |                       | ns    |
| Delay time from ASTB $\downarrow$ to $\overline{\text{WR}}\downarrow$          | <b>t</b> astwr    |            | (2 + 2n)tcy – 15   |                       | ns    |
| Delay time from $\overline{\text{RD}} $ to ASTB $$ at external fetch           | <b>t</b> rdast    |            | 0.8tcy - 15        | 1.2tcy                | ns    |
| Address hold time from $\overline{\text{RD}} \uparrow$ at external fetch       | trdadh            |            | 0.8tcy - 15        | 1.2tcy + 30           | ns    |
| Write data output time from $\overline{\text{RD}}$                             | trdwd             |            | 40                 |                       | ns    |
| Write data output time from $\overline{\mathrm{WR}} \downarrow$                | twrwd             |            |                    | 60                    | ns    |
| Address hold time from $\overline{WR} \uparrow$                                | twradh            |            | 0.8tcy - 15        | 1.2tcy + 30           | ns    |
| Delay time from $\overline{WAIT}$ to $\overline{RD}$                           | twrrd             |            | 0.8tcy             | 3tcr + 25             | ns    |
| Delay time from $\overline{WAIT}^{\uparrow}$ to $\overline{WR}^{\uparrow}$     | twrwr             |            | 0.8tcy             | 3tcr + 25             | ns    |

#### Caution Tcy can only be used at 0.238 $\mu$ s (MIN).

#### Remarks 1. tcy = Tcy/4

- 2. m indicates the number of address waits. n indicates the number of data waits.
- **3.** C<sub>L</sub> = 100 pF (C<sub>L</sub> indicates the load capacitance of the AD0 to AD7, A8 to A15, RD, WR, WAIT, and ASTB pins.)

#### (2) Read/write operation

## $<\!\!R\!\!> (T_A = -40 \text{ to } +85^\circ\text{C}, 2.5 \text{ V} \le \text{V}_{\text{DD}} = \text{EV}_{\text{DD}} \le 5.5 \text{ V}, 2.5 \text{ V} \le \text{AV}_{\text{REF}} \le \text{V}_{\text{DD}}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS}} = \text{AV}_{\text{SS}} = 0 \text{ V})$

| Parameter                                                                                    | Symbol         | Conditions | MIN.               | MAX.                   | (2/2<br>Unit |
|----------------------------------------------------------------------------------------------|----------------|------------|--------------------|------------------------|--------------|
| ASTB high-level width                                                                        | <b>t</b> asth  |            | (0.3 + 2m)tcy      |                        | ns           |
| Address setup time                                                                           | tads           |            | 30                 |                        | ns           |
| Address hold time                                                                            | <b>t</b> adh   |            | 9                  |                        | ns           |
| Input time from address to data                                                              | tadd1          |            |                    | (2 + 2n + 2m)tcy - 108 | ns           |
|                                                                                              | tadd2          |            |                    | (3 + 2n + 2m)tcy - 120 | ns           |
| Output time from $\overline{\mathrm{RD}}\downarrow$ to address                               | <b>t</b> RDAD  |            | 0                  | 200                    | ns           |
| Input time from $\overline{\mathrm{RD}} \downarrow$ to data                                  | tRDD1          |            |                    | (2 + 2n)tcy - 148      | ns           |
|                                                                                              | trdd2          |            |                    | (3 + 2n)tcy - 162      | ns           |
| Read data hold time                                                                          | <b>t</b> RDH   |            | 0                  |                        | ns           |
| RD low-level width                                                                           | trdl1          |            | (1.5 + 2n)tcr – 40 |                        | ns           |
|                                                                                              | trdl2          |            | (2.5 + 2n)tcr – 40 |                        | ns           |
| Input time from $\overline{\mathrm{RD}} \downarrow$ to $\overline{\mathrm{WAIT}} \downarrow$ | trdwt1         |            |                    | tcy – 75               | ns           |
|                                                                                              | trdwt2         |            |                    | tcy - 60               | ns           |
| Input time from $\overline{WR} \downarrow$ to $\overline{WAIT} \downarrow$                   | twrwt          |            |                    | tcy – 50               | ns           |
| WAIT low-level width                                                                         | tw⊤∟           |            | (0.5 + 2n)tcr + 10 | (2 + 2n)tcr            | ns           |
| Write data setup time                                                                        | twos           |            | 60                 |                        | ns           |
| Write data hold time                                                                         | twoн           |            | 10                 |                        | ns           |
| WR low-level width                                                                           | twRL1          |            | (1.5 + 2n)tcr - 30 |                        | ns           |
| Delay time from ASTB $\downarrow$ to $\overline{\mathrm{RD}}\downarrow$                      | <b>t</b> astrd |            | 9                  |                        | ns           |
| Delay time from ASTB $\downarrow$ to $\overline{WR}\downarrow$                               | <b>t</b> ASTWR |            | (2 + 2n)tcy - 30   |                        | ns           |
| Delay time from $\overline{\text{RD}} $ to ASTB $$ at external fetch                         | <b>t</b> rdast |            | 0.8tcy – 30        | 1.2tcy                 | ns           |
| Hold time from $\overline{RD}\uparrow$ to address at external fetch                          | <b>t</b> rdadh |            | 0.8tcy - 30        | 1.2tcy + 60            | ns           |
| Write data output time from $\overline{\mathrm{RD}} \uparrow$                                | trdwd          |            | 40                 |                        | ns           |
| Write data output time from $\overline{\mathrm{WR}} \downarrow$                              | twrwd          |            |                    | 120                    | ns           |
| Hold time from $\overline{WR}\uparrow$ to address                                            | <b>t</b> wradh |            | 0.8tcy - 30        | 1.2tcy + 60            | ns           |
| Delay time from $\overline{WAIT}\uparrow$ to $\overline{RD}\uparrow$                         | <b>t</b> wtrd  |            | 0.5tcy             | 3tcr + 50              | ns           |
| Delay time from $\overline{WAIT}$ to $\overline{WR}$                                         | twrwr          |            | 0.5tcy             | 3tcr + 50              | ns           |

## Caution Tcr can only be used at 0.4 $\mu$ s (MIN).

**Remarks 1.** tcy = Tcy/4

- 2. m indicates the number of address waits. n indicates the number of data waits.
- **3.** C<sub>L</sub> = 100 pF (C<sub>L</sub> indicates the load capacitance of the AD0 to AD7, A8 to A15, RD, WR, WAIT, and ASTB pins.)

#### (3) Serial interface

#### $(T_{A} = -40 \text{ to } +85^{\circ}\text{C}, 2.5 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, 2.5 \text{ V} \le \text{AV}_{\text{REF}} \le \text{V}_{DD}, \text{Vss} = \text{EV}_{\text{SS}} = \text{AV}_{\text{SS}} = 0 \text{ V})$

#### (a) UART mode (UART6, dedicated baud rate generator output)

| Parameter     | Symbol | Conditions | MIN. | TYP. | MAX.  | Unit |
|---------------|--------|------------|------|------|-------|------|
| Transfer rate |        |            |      |      | 312.5 | kbps |

#### (b) UART mode (UART0, dedicated baud rate generator output)

| Parameter     | Symbol | Conditions | MIN. | TYP. | MAX.  | Unit |
|---------------|--------|------------|------|------|-------|------|
| Transfer rate |        |            |      |      | 312.5 | kbps |

#### (c) 3-wire serial I/O mode (master mode, SCK1n... internal clock output)

| Parameter                                              | Symbol        | C                                             | onditions                             | MIN.       | TYP. | MAX. | Unit |
|--------------------------------------------------------|---------------|-----------------------------------------------|---------------------------------------|------------|------|------|------|
| SCK1n cycle time                                       | tKCY1         | $4.0 V \le V_{DD} \le 8$                      | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |            |      |      | ns   |
|                                                        |               | $3.3 \text{ V} \leq \text{V}_{\text{DD}} < 4$ | 4.0 V                                 | 240        |      |      | ns   |
|                                                        |               | $2.7 \text{ V} \leq \text{V}_{\text{DD}} < 3$ | 3.3 V                                 | 400        |      |      | ns   |
|                                                        |               | $2.5 \text{ V} \leq \text{V}_{\text{DD}} < 2$ | 2.7 V                                 | 800        |      |      | ns   |
| SCK1n high-/low-level width                            | <b>t</b> кн1, | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$         |                                       | tксү1/2-10 |      |      | ns   |
|                                                        | tĸ∟1          | $2.5 \text{ V} \leq \text{V}_{\text{DD}} < 2$ | 2.7 V                                 | tксү1/2-50 |      |      | ns   |
| SI1n setup time (to SCK1n↑)                            | tsik1         | $2.7 V \le V_{DD} \le 5$                      | 5.5 V                                 | 30         |      |      | ns   |
|                                                        |               | $2.5 \text{ V} \leq \text{V}_{\text{DD}} < 2$ | 2.7 V                                 | 70         |      |      | ns   |
| SI1n hold time (from SCK1n↑)                           | tksii         | $2.7 \text{ V} \leq V_{\text{DD}} \leq 5$     | 5.5 V                                 | 30         |      |      | ns   |
|                                                        |               | $2.5 \text{ V} \leq \text{V}_{\text{DD}} < 2$ | 2.7 V                                 | 70         |      |      | ns   |
| Delay time from $\overline{\text{SCK1n}}\downarrow$ to | tkso1         | $C = 100 \text{ pF}^{Note}$                   | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ |            |      | 30   | ns   |
| SO1n output                                            |               |                                               | $2.5~V \leq V_{\text{DD}} < 2.7~V$    |            |      | 120  | ns   |

Note C is the load capacitance of the SCK1n and SO1n output lines.

#### (d) 3-wire serial I/O mode (slave mode, SCK1n... external clock input)

| Parameter                                       | Symbol        | Conditions                            | MIN.    | TYP. | MAX. | Unit |
|-------------------------------------------------|---------------|---------------------------------------|---------|------|------|------|
| SCK1n cycle time                                | <b>t</b> ксү2 | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 400     |      |      | ns   |
|                                                 |               | $2.5~V \leq V_{\text{DD}} < 2.7~V$    | 800     |      |      | ns   |
| SCK1n high-/low-level width                     | tкн2,         |                                       | tксү2/2 |      |      | ns   |
|                                                 | tkl2          |                                       |         |      |      |      |
| SI1n setup time (to $\overline{\text{SCK1n}}$ ) | tsik2         |                                       | 80      |      |      | ns   |
| SI1n hold time (from SCK1n↑)                    | tksi2         |                                       | 50      |      |      | ns   |
| Delay time from SCK1n↓ to<br>SO1n output        | tkso2         | $C = 100 \text{ pF}^{\text{Note}}$    |         |      | 120  | ns   |

**Note** C is the load capacitance of the SO1n output line.

**Remark** n = 0, 1

| Parameter                                                   | Symbol           | Co                                                         | nditions                              | MIN.              | TYP. | MAX.   | Unit |
|-------------------------------------------------------------|------------------|------------------------------------------------------------|---------------------------------------|-------------------|------|--------|------|
| SCKA0 cycle time                                            | tксүз            | $4.0~V \leq V_{\text{DD}} \leq$                            | 5.5 V                                 | 600               |      |        | ns   |
|                                                             |                  | $2.7 \text{ V} \leq V_{\text{DD}} <$                       | 4.0 V                                 | 1200              |      |        | ns   |
| SCKA0 high-/low-level width                                 | tтнз, tтLз       | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                      |                                       | tксүз/2 – 50      |      |        | ns   |
|                                                             |                  | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V}$ t |                                       | tксүз/2 – 100     |      |        | ns   |
| SIA0 setup time (to SCKA0↑)                                 | tsıкз            |                                                            |                                       | 100               |      |        | ns   |
| SIA0 hold time (from SCKA0↑)                                | tหรเง            |                                                            |                                       | 300               |      |        | ns   |
| Delay time from $\overline{\text{SCKA0}}\downarrow$ to SOA0 | tкsoз            | $C = 100 \text{ pF}^{\text{Note}}$                         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |                   |      | 200    | ns   |
| output                                                      |                  |                                                            | $2.7~V \leq V_{\text{DD}} < 4.0~V$    |                   |      | 300    |      |
| Time from SCKA0↑ to STB0↑                                   | t <sub>SBD</sub> |                                                            |                                       | tксүз/2 – 100     |      |        | ns   |
| Strobe signal high-level width                              | tsвw             | $4.0~V \leq V_{\text{DD}} \leq$                            | 5.5 V                                 | tксүз – <b>30</b> |      |        | ns   |
|                                                             |                  | $2.7 \text{ V} \leq V_{\text{DD}} <$                       | 4.0 V                                 | tксүз – 60        |      |        | ns   |
| Busy signal setup time (to busy signal detection timing)    | tвys             |                                                            |                                       | 100               |      |        | ns   |
| Busy signal hold time (from busy                            | tвүн             | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                      |                                       | 100               |      |        | ns   |
| signal detection timing)                                    |                  | $2.7 \text{ V} \leq \text{V}_{\text{DD}} <$                | 4.0 V                                 | 150               |      |        | ns   |
| Time from busy inactive to $\overline{SCKA0}\downarrow$     | tsps             |                                                            |                                       |                   |      | 2tксүз | ns   |

(e) 3-wire serial I/O mode with automatic transmit/receive function (SCKA0... internal clock output)

**Note** C is the load capacitance of the  $\overline{SCKA0}$  and SOA0 output lines.

## (f) 3-wire serial I/O mode with automatic transmit/receive function (SCKA0 ... external clock input)

| Parameter                                                   | Symbol     | Co                                              | Conditions                                                   |      | TYP. | MAX. | Unit |
|-------------------------------------------------------------|------------|-------------------------------------------------|--------------------------------------------------------------|------|------|------|------|
| SCKA0 cycle time                                            | tксү4      |                                                 |                                                              | 600  |      |      | ns   |
|                                                             |            |                                                 |                                                              | 1200 |      |      | ns   |
| SCKA0 high-/low-level width                                 | tkh4, tkl4 | $4.0 V \leq V_{DD} \leq$                        | $4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ |      |      |      | ns   |
|                                                             |            | $2.7~V \leq V_{\text{DD}} < 4.0~V$              |                                                              | 600  |      |      | ns   |
| SIA0 setup time (to SCKA0↑)                                 | tsik4      |                                                 |                                                              | 100  |      |      | ns   |
| SIA0 hold time (from SCKA0↑)                                | tksi4      |                                                 |                                                              | 300  |      |      | ns   |
| Delay time from $\overline{\text{SCKA0}}\downarrow$ to SOA0 | tĸso4      | $C = 100 \text{ pF}^{Note}$                     | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                        |      |      | 200  | ns   |
| output                                                      |            |                                                 | $2.7~V \leq V_{\text{DD}} < 4.0~V$                           |      |      | 300  | ns   |
| SCKA0 rise/fall time                                        | tr4, tr4   | When external device expansion function is used |                                                              |      |      | 120  | ns   |
|                                                             |            | When externation is not                         | al device expansion<br>t used                                |      |      | 1000 | ns   |

**Note** C is the load capacitance of the SOA0 output line.

## AC Timing Test Points (Excluding X1, XT1)



## **RESET** Input Timing



## **Read/Write Operation**

## External fetch (no wait):



#### External fetch (wait insertion):





## External data access (no wait):

#### External data access (wait insertion):



## Serial Transfer Timing

## 3-wire serial I/O mode:



**Remark** m = 1, 2 n = 0, 1



#### 3-wire serial I/O mode with automatic transmit/receive function:

## 3-wire serial I/O mode with automatic transmit/receive function (busy processing):



Note The signal is not actually driven low here; it is shown as such to indicate the timing.

## A/D Converter Characteristics

| Parameter                                      | Symbol | Conditions                                                  | MIN. | TYP. | MAX.  | Unit |
|------------------------------------------------|--------|-------------------------------------------------------------|------|------|-------|------|
| Resolution                                     |        |                                                             | 10   | 10   | 10    | bit  |
| Overall error <sup>Notes 1, 2</sup>            |        | $4.0~V \leq AV_{\text{REF}} \leq 5.5~V$                     |      | ±0.2 | ±0.4  | %FSR |
|                                                |        | $2.7 \text{ V} \leq AV_{\text{REF}} < 4.0 \text{ V}$        |      | ±0.3 | ±0.6  | %FSR |
|                                                |        | $2.5~V \leq AV_{\text{REF}} < 2.7~V$                        |      | ±0.6 | ±1.2  | %FSR |
| Conversion time                                | tconv  | $4.0~V \leq AV_{\text{REF}} \leq 5.5~V$                     | 14   |      | 100   | μs   |
|                                                |        | $2.7 \text{ V} \le \text{AV}_{\text{REF}} < 4.0 \text{ V}$  | 17   |      | 100   | μs   |
|                                                |        | $2.5~V \leq AV_{\text{REF}} < 2.7~V$                        | 48   |      | 100   | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>         |        | $4.0~V \leq AV_{\text{REF}} \leq 5.5~V$                     |      |      | ±0.4  | %FSR |
|                                                |        | $2.7 \text{ V} \le \text{AV}_{\text{REF}} < 4.0 \text{ V}$  |      |      | ±0.6  | %FSR |
|                                                |        | $2.5 \text{ V} \le \text{AV}_{\text{REF}} < 2.7 \text{ V}$  |      |      | ±1.2  | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>         |        | $4.0~V \leq AV_{\text{REF}} \leq 5.5~V$                     |      |      | ±0.4  | %FSR |
|                                                |        | $2.7 \text{ V} \le \text{AV}_{\text{REF}} < 4.0 \text{ V}$  |      |      | ±0.6  | %FSR |
|                                                |        | $2.5 \text{ V} \leq \text{AV}_{\text{REF}} < 2.7 \text{ V}$ |      |      | ±1.2  | %FSR |
| Integral non-linearity error <sup>Note 1</sup> |        | $4.0~V \leq AV_{\text{REF}} \leq 5.5~V$                     |      |      | ±2.5  | LSB  |
|                                                |        | $2.7 \text{ V} \leq AV_{\text{REF}} < 4.0 \text{ V}$        |      |      | ±4.5  | LSB  |
|                                                |        | $2.5 \text{ V} \le \text{AV}_{\text{REF}} < 2.7 \text{ V}$  |      |      | ±8.5  | LSB  |
| Differential non-linearity error Note 1        |        | $4.0~V \leq AV_{\text{REF}} \leq 5.5~V$                     |      |      | ±1.5  | LSB  |
|                                                |        | $2.7 \text{ V} \le \text{AV}_{\text{REF}} < 4.0 \text{ V}$  |      |      | ±2.0  | LSB  |
|                                                |        | $2.5 \text{ V} \leq \text{AV}_{\text{REF}} < 2.7 \text{ V}$ |      |      | ±3.5  | LSB  |
| Analog input voltage                           | VAIN   |                                                             | AVss |      | AVREF | V    |

**Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).

2. This value is indicated as a ratio (%FSR) to the full-scale value.

## POC Circuit Characteristics (T<sub>A</sub> = -40 to +85°C)

| Parameter                               | Symbol      | Conditions                                                       | MIN.   | TYP. | MAX. | Unit |
|-----------------------------------------|-------------|------------------------------------------------------------------|--------|------|------|------|
| Detection voltage                       | VPOC        |                                                                  | 2.0    | 2.1  | 2.2  | V    |
| Power supply rise time                  | tртн        | VDD: 0 V $\rightarrow$ 2.0 V                                     | 0.0015 |      |      | ms   |
| Response delay time 1 <sup>Note 1</sup> | tртно       | When power supply rises, after reaching detection voltage (MAX.) |        |      | 3.0  | ms   |
| Response delay time 2Note 2             | <b>t</b> PD | When VDD falls                                                   |        |      | 1.0  | ms   |
| Minimum pulse width                     | tew         |                                                                  | 0.2    |      |      | ms   |

Notes 1. Time required from voltage detection to reset release.

2. Time required from voltage detection to internal reset output.

## **POC Circuit Timing**



## LVI Circuit Characteristics ( $T_A = -40$ to $+85^{\circ}C$ )

| Parameter                                | Symbol         | Conditions | MIN. | TYP. | MAX. | Unit |
|------------------------------------------|----------------|------------|------|------|------|------|
| Detection voltage                        | VLVI0          |            | 4.1  | 4.3  | 4.5  | V    |
|                                          | VLVI1          |            | 3.9  | 4.1  | 4.3  | V    |
|                                          | VLVI2          |            | 3.7  | 3.9  | 4.1  | V    |
|                                          | <b>V</b> LVI3  |            | 3.5  | 3.7  | 3.9  | V    |
|                                          | VLVI4          |            | 3.3  | 3.5  | 3.7  | V    |
|                                          | VLVI5          |            | 3.15 | 3.3  | 3.45 | V    |
|                                          | VLVI6          |            | 2.95 | 3.1  | 3.25 | V    |
|                                          | VLVI7          |            | 2.7  | 2.85 | 3.0  | V    |
|                                          | VLVI8          |            | 2.5  | 2.6  | 2.7  | V    |
|                                          | VLVI9          |            | 2.25 | 2.35 | 2.45 | V    |
| Response time <sup>Note 1</sup>          | tld            |            |      | 0.2  | 2.0  | ms   |
| Minimum pulse width                      | t∟w            |            | 0.2  |      |      | ms   |
| Operation stabilization wait time Note 2 | <b>t</b> lwait |            |      | 0.1  | 0.2  | ms   |

Notes 1. Time required from voltage detection to interrupt output or internal reset output.

2. Time required from setting LVION to 1 to operation stabilization.

**Remarks 1.**  $V_{LV10} > V_{LV11} > V_{LV12} > V_{LV13} > V_{LV14} > V_{LV15} > V_{LV16} > V_{LV17} > V_{LV18} > V_{LV19}$ 

**2.**  $V_{POC} < V_{LVIm}$  (m = 0 to 9)

## LVI Circuit Timing



## Data Memory STOP Mode Low Supply Voltage Data Retention Characteristics (T<sub>A</sub> = -40 to +85°C)

| Parameter                     | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-------------------------------|--------|------------|------|------|------|------|
| Data retention supply voltage | VDDDR  |            | 2.0  |      | 5.5  | V    |
| Release signal set time       | tSREL  |            | 0    |      |      | μs   |

#### Flash Memory Programming Characteristics

## (TA = -10 to +65°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, 2.7 V $\leq$ AVREF $\leq$ VDD, Vss = 0 V)

#### **Basic characteristics**

| Parameter                                        |            | Symbol | Conditions                                                  | MIN. | TYP. | MAX. | Unit  |
|--------------------------------------------------|------------|--------|-------------------------------------------------------------|------|------|------|-------|
| VDD supply current                               |            | ldd    | fxp = 16 MHz, VDD = 5.5 V                                   |      |      | 35   | mA    |
| Unit erase time <sup>Note 1</sup>                |            | Terass |                                                             |      | 10   |      | ms    |
| Erase time <sup>Note 2</sup>                     | All blocks | Teraca |                                                             |      | 0.01 | 2.55 | s     |
|                                                  | Block unit | Terasa |                                                             |      | 0.01 | 2.55 | s     |
| Write time                                       |            | Twrwa  |                                                             |      | 50   | 500  | μs    |
| Number of rewrites per chip <sup>Note 3</sup> Ce |            | Cerwr  | 1 erase + 1 write after erase = 1 rewrite <sup>Note 4</sup> |      |      | 100  | Times |

Notes 1. Time required for one erasure execution

- The total time for repetition of the unit erase time (255 times max.) until the data is erased completely. Note that the prewrite time and the erase verify time (writeback time) before data erasure are not included.
- **3.** Number of rewrites per block
- 4. If a block erasure is executed after word units of data are written 512 times to a block (2 KB), it is considered as one rewrite. Overwriting the same address without erasing the data in it is prohibited.

Target product:  $\mu$ PD78F0148H(A1)

#### Caution The external bus interface function cannot be used in (A1) grade products.

| Parameter            | Symbol | Conditions                                                                                                                                                     |                                                                                | Ratings                                                                                                                                                | Unit |
|----------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Supply voltage       | VDD    |                                                                                                                                                                |                                                                                | –0.3 to +6.5                                                                                                                                           | V    |
|                      | EVDD   |                                                                                                                                                                |                                                                                | –0.3 to +6.5                                                                                                                                           | V    |
|                      | Vss    |                                                                                                                                                                |                                                                                | –0.3 to +0.3                                                                                                                                           | V    |
|                      | EVss   |                                                                                                                                                                |                                                                                | –0.3 to +0.3                                                                                                                                           | V    |
|                      | AVREF  |                                                                                                                                                                |                                                                                | -0.3 to V <sub>DD</sub> + 0.3 <sup>Note</sup>                                                                                                          | V    |
|                      | AVss   |                                                                                                                                                                |                                                                                | -0.3 to +0.3                                                                                                                                           | V    |
| Input voltage        | VII    | P00 to P06, P10 to P17, P20 to P27, P30<br>to P33, P40 to P47, P50 to P57, P60, P61,<br>P64 to p67, P70 to P77, P120, P140 to<br>P145, X1, X2, XT1, XT2, RESET |                                                                                | $-0.3$ to V <sub>DD</sub> + $0.3^{Note}$                                                                                                               | V    |
|                      | VI2    | P62, P63                                                                                                                                                       | N-ch open drain                                                                | –0.3 to +13                                                                                                                                            | V    |
| Output voltage       | Vo     |                                                                                                                                                                |                                                                                | $-0.3$ to V <sub>DD</sub> + $0.3^{Note}$                                                                                                               | V    |
| Analog input voltage | Van    |                                                                                                                                                                |                                                                                | $\begin{array}{l} AV_{\text{SS}}-0.3 \text{ to } AV_{\text{REF}}+0.3^{\text{Note}}\\ and -0.3 \text{ to } V_{\text{DD}}+0.3^{\text{Note}} \end{array}$ | V    |
| Output current, high | Іон    | Per pin                                                                                                                                                        |                                                                                | 8                                                                                                                                                      | mA   |
|                      |        | Total of all pins<br>-48 mA                                                                                                                                    | P00 to P06, P40 to P47,<br>P50 to P57, P64 to P67,<br>P70 to P77, P142 to P145 | -24                                                                                                                                                    | mA   |
|                      |        |                                                                                                                                                                | P10 to P17, P30 to P33,<br>P120, P130, P140, P141                              | -24                                                                                                                                                    | mA   |

#### Absolute Maximum Ratings (T<sub>A</sub> = 25°C) (1/2)

Note Must be 6.5 V or lower.

- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins.

<R>

| Parameter           | Symbol |                                  | Conditions                                                                                                               | Ratings     | Unit |
|---------------------|--------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------|------|
| Output current, low | lo∟    | Per pin                          | P00 to P06, P10 to P17,<br>P30 to P33, P40 to P47,<br>P50 to P57, P64 to P67,<br>P70 to P77, P120, P130,<br>P140 to P145 | 16          | mA   |
|                     |        |                                  | P60 to P63                                                                                                               | 24          | mA   |
|                     |        | Total of all pins<br>56 mA       | P00 to P06, P40 to P47,<br>P50 to P57, P60, P61,<br>P64 to P67, P70 to P77,<br>P142 to P145                              | 28          | mA   |
|                     |        |                                  | P10 to P17, P30 to P33,<br>P62, P63, P120, P130,<br>P140, P141                                                           | 28          | mA   |
| Operating ambient   | TA     | In normal opera                  | tion mode                                                                                                                | -40 to +110 | °C   |
| temperature         |        | In flash memory programming mode |                                                                                                                          | -10 to +65  |      |
| Storage temperature | Tstg   | In flash memory blank state      |                                                                                                                          | -65 to +150 | °C   |
|                     |        | In flash memory programmed state |                                                                                                                          | -40 to +125 |      |

## Absolute Maximum Ratings (T<sub>A</sub> = 25°C) (2/2)

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins.

| Resonator               | Recommended Circuit  | Parameter                                          | Conditions                                                | MIN. | TYP. | MAX. | Unit |
|-------------------------|----------------------|----------------------------------------------------|-----------------------------------------------------------|------|------|------|------|
| Ceramic<br>resonator    | Vss X1 X2<br>C1= C2= | Oscillation<br>frequency (fxp) <sup>Note 1</sup>   | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                     | 2.0  |      | 16   | MHz  |
| recondici               |                      |                                                    | $3.5 \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}$ | 2.0  |      | 10   |      |
|                         |                      |                                                    | $3.0 \text{ V} \leq \text{V}_{\text{DD}} < 3.5 \text{ V}$ | 2.0  |      | 8.38 | -    |
|                         |                      |                                                    | $2.7 \text{ V} \leq \text{V}_{\text{DD}} < 3.0 \text{ V}$ | 2.0  |      | 5.0  |      |
| Crystal<br>resonator    | Vss X1 X2<br>C1= C2= | Oscillation<br>frequency (fxp) <sup>Note 1</sup>   | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                     | 2.0  |      | 16   | MHz  |
| resonator               |                      |                                                    | $3.5 \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}$ | 2.0  |      | 10   |      |
|                         |                      |                                                    | $3.0 \text{ V} \leq \text{V}_{\text{DD}} < 3.5 \text{ V}$ | 2.0  |      | 8.38 |      |
|                         | ::[<br><i>117</i>    |                                                    | $2.7 \text{ V} \leq \text{V}_{\text{DD}} < 3.0 \text{ V}$ | 2.0  |      | 5.0  |      |
| External                |                      | X1 input<br>frequency (fxp) <sup>Note 1</sup>      | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                     | 2.0  |      | 16   | MHz  |
| clock <sup>Note 2</sup> |                      |                                                    | $3.5~V \leq V_{\text{DD}} < 4.0~V$                        | 2.0  |      | 10   |      |
|                         |                      |                                                    | $3.0~V \leq V_{\text{DD}} < 3.5~V$                        | 2.0  |      | 8.38 |      |
|                         |                      |                                                    | $2.7 \text{ V} \leq \text{V}_{\text{DD}} < 3.0 \text{ V}$ | 2.0  |      | 5.0  |      |
|                         |                      | X1 input high-<br>/low-level width<br>(txph, txpL) | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                     | 30   |      | 250  | ns   |
|                         |                      |                                                    | $3.5 \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}$ | 46   |      | 250  |      |
|                         |                      |                                                    | $3.0 \text{ V} \leq \text{V}_{\text{DD}} < 3.5 \text{ V}$ | 56   |      | 250  |      |
|                         |                      |                                                    | $2.7 \text{ V} \leq \text{V}_{\text{DD}} < 3.0 \text{ V}$ | 96   |      | 250  |      |

| High-Speed System Clock (Crystal/Ceramic) Oscillator Characteristics                                                                                                                                                                   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $(T_A = -40 \text{ to } +110^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{AV}_{REF} \le \text{V}_{DD}, \text{V}_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$ |

Notes 1. Indicates only oscillator characteristics. Refer to AC Characteristics for instruction execution time.
2. Input a clock signal to the X1 pin and input the inverse clock signal to the X2 pin.

Cautions 1. When using the high-speed system clock oscillator, wire as follows in the area enclosed by the

broken lines in the above figures to avoid an adverse effect from wiring capacitance.

- Keep the wiring length as short as possible.
- Do not cross the wiring with the other signal lines.
- Do not route the wiring near a signal line through which a high fluctuating current flows.
- Always make the ground point of the oscillator capacitor the same potential as Vss.
- Do not ground the capacitor to a ground pattern through which a high current flows.
- Do not fetch signals from the oscillator.
- 2. Since the CPU is started by the internal oscillation clock after reset, check the oscillation stabilization time of the high-speed system clock using the oscillation stabilization time counter status register (OSTC). Determine the oscillation stabilization time of the OSTC register and oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.
- **Remark** For the resonator selection and oscillator constant, users are required to either evaluate the oscillation themselves or apply to the resonator manufacturer for evaluation.

#### Internal Oscillator Characteristics

#### $(T_A = -40 \text{ to } +110^{\circ}\text{C}, 2.0 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, 2.0 \text{ V} \le \text{AV}_{REF} \le \text{V}_{DD}, \text{V}_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$

| Resonator           | Parameter                  | Conditions | MIN. | TYP. | MAX. | Unit |
|---------------------|----------------------------|------------|------|------|------|------|
| Internal oscillator | Oscillation frequency (fR) |            | 120  | 240  | 490  | kHz  |

#### Subsystem Clock Oscillator Characteristics

#### $(T_A = -40 \text{ to } +110^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{DD} = \text{EV}_{DD} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{AV}_{REF} \le \text{V}_{DD}, \text{V}_{SS} = \text{EV}_{SS} = \text{AV}_{SS} = 0 \text{ V})$

| Resonator            | Recommended Circuit                                                                                             | Parameter                                       | Conditions | MIN. | TYP.   | MAX. | Unit |
|----------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------|------|--------|------|------|
| Crystal<br>resonator | $\begin{array}{c} V_{\text{SS}} \text{ XT2} \text{ XT1} \\ \hline Rd \\ \hline C4 - C3 - \\ \hline \end{array}$ | Oscillation frequency<br>(fxT) <sup>Note</sup>  |            | 32   | 32.768 | 35   | kHz  |
| External clock       | XT2 XT1                                                                                                         | XT1 input frequency<br>(fxT) <sup>Note</sup>    |            | 32   |        | 38.5 | kHz  |
|                      |                                                                                                                 | XT1 input high-/low-level<br>width (txтн, txть) |            | 12   |        | 15.6 | μs   |

Note Indicates only oscillator characteristics. Refer to AC Characteristics for instruction execution time.

- Keep the wiring length as short as possible.
- Do not cross the wiring with the other signal lines.
- Do not route the wiring near a signal line through which a high fluctuating current flows.
- Always make the ground point of the oscillator capacitor the same potential as Vss.
- Do not ground the capacitor to a ground pattern through which a high current flows.
- Do not fetch signals from the oscillator.
- The subsystem clock oscillator is designed as a low-amplitude circuit for reducing power consumption, and is more prone to malfunction due to noise than the high-speed system clock oscillator. Particular care is therefore required with the wiring method when the subsystem clock is used.
- **Remark** For the resonator selection and oscillator constant, customers are requested to either evaluate the oscillation themselves or apply to the resonator manufacturer for evaluation.

Cautions 1. When using the subsystem clock oscillator, wire as follows in the area enclosed by the broken lines in the above figure to avoid an adverse effect from wiring capacitance.

# DC Characteristics (1/3) (TA = -40 to +110°C, 2.7 V $\leq$ VDD = EVDD $\leq$ 5.5 V, 2.7 V $\leq$ AVREF $\leq$ VDD, VSS = EVSS = AVSS = 0 V)

| Parameter            | Symbol | Conditions                                                                                                                        |                                                              | MIN.                | TYP. | MAX.               | Unit |
|----------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------|------|--------------------|------|
| Output current, high | Іон    | Per pin                                                                                                                           | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                        |                     |      | -4                 | mA   |
|                      |        | Total of P10 to P17, P30 to P33,<br>P120, P130, P140, P141                                                                        | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                        |                     |      | -20                | mA   |
|                      |        | Total of P00 to P06, P40 to P47,<br>P50 to P57, P64 to P67, P70 to<br>P77, P142 to P145                                           | $4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ |                     |      | -20                | mA   |
|                      |        | All pins                                                                                                                          | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                        |                     |      | -25                | mA   |
|                      |        |                                                                                                                                   | $2.7~V \leq V_{\text{DD}} < 4.0~V$                           |                     |      | -8                 | mA   |
| Output current, low  | lo∟    | Per pin for P00 to P06, P10 to P17,<br>P30 to P33, P40 to P47, P50 to<br>P57, P64 to P67, P70 to P77,<br>P120, P130, P140 to P145 | $4.0~V \le V_{\text{DD}} \le 5.5~V$                          |                     |      | 8                  | mA   |
|                      |        | Per pin for P60 to P63                                                                                                            | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                        |                     |      | 12                 | mA   |
|                      |        | Total of P10 to P17, P30 to P33,<br>P62, P63, P120, P130, P140, P141                                                              | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                        |                     |      | 24                 | mA   |
|                      |        | Total of P00 to P06, P40 to P47,<br>P50 to P57, P60, P61, P64 to P67,<br>P70 to P77, P142 to P145                                 | $4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ |                     |      | 24                 | mA   |
|                      |        | All pins                                                                                                                          | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                        |                     |      | 30                 | mA   |
|                      |        |                                                                                                                                   | $2.7~V \leq V_{\text{DD}} < 4.0~V$                           |                     |      | 8                  | mA   |
| Input voltage, high  | VIH1   | P12, P13, P15, P40 to P47, P50 to P144, P145                                                                                      | P57, P64 to P67,                                             | 0.7Vdd              |      | Vdd                | V    |
|                      | VIH2   | P00 to P06, P10, P11, P14, P16, P<br>to P77, P120, P140 to P143, RESE                                                             | <u> </u>                                                     | 0.8Vdd              |      | V <sub>DD</sub>    | V    |
|                      | VIH3   | P20 to P27 <sup>Note</sup>                                                                                                        |                                                              | 0.7AVREF            |      | AVREF              | V    |
|                      | VIH4   | P60, P61                                                                                                                          |                                                              | 0.7Vdd              |      | Vdd                | V    |
|                      | VIH5   | P62, P63                                                                                                                          |                                                              | 0.7Vdd              |      | 12                 | V    |
|                      | VIH6   | X1, X2, XT1, XT2                                                                                                                  |                                                              | $V_{\text{DD}}-0.5$ |      | Vdd                | V    |
| Input voltage, low   | VIL1   | P12, P13, P15, P40 to P47, P50 to P144, P145                                                                                      | P57, P64 to P67,                                             | 0                   |      | 0.3Vdd             | V    |
|                      | VIL2   | P00 to P06, P10, P11, P14, P16, P<br>to P77, P120, P140 to P143, RESE                                                             |                                                              | 0                   |      | 0.2V <sub>DD</sub> | V    |
|                      | VIL3   | P20 to P27 <sup>Note</sup>                                                                                                        |                                                              | 0                   |      | 0.3AVREF           | V    |
|                      | VIL4   | P60, P61                                                                                                                          |                                                              | 0                   |      | 0.3V <sub>DD</sub> | V    |
|                      | VIL5   | P62, P63                                                                                                                          |                                                              | 0                   |      | 0.3V <sub>DD</sub> | V    |
|                      | VIL6   | X1, X2, XT1, XT2                                                                                                                  |                                                              | 0                   |      | 0.4                | V    |

**Note** When used as digital input ports, set  $AV_{REF} = V_{DD}$ .

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins.

# DC Characteristics (2/3) (TA = -40 to +110°C, 2.7 V $\leq$ VDD = EVDD $\leq$ 5.5 V, 2.7 V $\leq$ AVREF $\leq$ VDD, VSS = EVSS = AVSS = 0 V)

| Parameter                    | Symbol |                                                                                      | Conditio                                | ns                                                                                                        | MIN.                  | TYP. | MAX.                  | Unit |
|------------------------------|--------|--------------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------|------|-----------------------|------|
| Output voltage, high         | Vон    | Р10 to P17, P3<br>P120, P130, P<br>Total Іон = –2                                    | 140, P141                               | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OH}} = -4 \ m\text{A} \end{array}$ | Vdd - 1.0             |      |                       | V    |
|                              |        | Р00 to P06, P4<br>P50 to P57, P6<br>P70 to P77, P1<br>Total Іон = -2                 | 64 to P67,<br>142 to P145               | 4.0 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V,<br>I <sub>OH</sub> = -4 mA                                     | Vdd - 1.0             |      |                       | V    |
|                              |        | Іон = -100 <i>µ</i> А                                                                |                                         | $2.7~V \leq V_{\text{DD}} < 4.0~V$                                                                        | $V_{\text{DD}} - 0.5$ |      |                       | V    |
| Output voltage, low          | Vol1   | P10 to P17, P3<br>P62, P63, P12<br>P140, P141<br>Total lo∟ = 24                      | 0, P130,                                | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL}} = 8 \ mA \end{array}$         |                       |      | 1.3                   | V    |
|                              |        | P00 to P06, P4<br>P50 to P57, P6<br>P64 to P67, P7<br>P142 to P145<br>Total lo∟ = 24 | 60, P61,<br>70 to P77,                  | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL}} = 8 \ mA \end{array}$         |                       |      | 1.3                   | V    |
|                              |        | Ιοι = 400 μΑ                                                                         |                                         | $2.7~V \leq V_{\text{DD}} < 4.0~V$                                                                        |                       |      | 0.4                   | V    |
|                              | Vol2   | P60 to P63                                                                           |                                         | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL}} = 12 \ mA \end{array}$        |                       |      | 2.0                   | V    |
| Input leakage current, high  | Цінт   | VI = VDD                                                                             | P33, P40 to<br>P60, P61, F              | , P10 to P17, P30 to<br>P47, P50 to P57,<br>P64 to P67, P70 to<br>P140 to P145,                           |                       |      | 10                    | μΑ   |
|                              |        | VI = AVREF                                                                           | P20 to P27                              |                                                                                                           |                       |      | 10                    | μA   |
|                              | ILIH2  | VI = VDD                                                                             | X1, X2 <sup>Note 1</sup> ,              | XT1, XT2 <sup>Note 1</sup>                                                                                |                       |      | 20                    | μA   |
|                              | Ілнз   | Vi = 12 V                                                                            |                                         | N-ch open drain)                                                                                          |                       |      | 10                    | μA   |
| Input leakage current, low   | ILIL1  | V1 = 0 V                                                                             | P00 to P06<br>P27, P30 to<br>P50 to P57 | , P10 to P17, P20 to<br>P33, P40 to P47,<br>, P60, P61, P64 to<br>P77, P120, P140 to                      |                       |      | -10                   | μA   |
|                              | ILIL2  |                                                                                      | X1, X2 <sup>Note 1</sup> ,              | XT1, XT2 <sup>Note 1</sup>                                                                                |                       |      | -20                   | μA   |
|                              | Ililis |                                                                                      | P62, P63 (I                             | N-ch open drain)                                                                                          |                       |      | -10 <sup>Note 2</sup> | μA   |
| Output leakage current, high | Ігон   | Vo = Vdd                                                                             |                                         |                                                                                                           |                       |      | 10                    | μA   |
| Output leakage current, low  | Ilol   | Vo = 0 V                                                                             |                                         |                                                                                                           |                       |      | -10                   | μA   |
| Pull-up resistor             | R∟     | V1 = 0 V                                                                             |                                         |                                                                                                           | 10                    | 30   | 120                   | kΩ   |
| FLMD0 supply voltage         | Flmd   | In normal oper                                                                       | ation mode                              |                                                                                                           | 0                     |      | 0.2VDD                | V    |

Notes 1. When the inverse level of X1 is input to X2 and the inverse level of XT1 is input to XT2.

2. If port 6 has been set to input mode when a read instruction is executed to read from port 6, a low-level input leakage current of up to  $-55 \ \mu$ A flows during only one cycle. At all other times, the maximum leakage current is  $-10 \ \mu$ A.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of port pins.

## DC Characteristics (3/3) (TA = -40 to +110°C, 2.7 V $\leq$ VDD = EVDD $\leq$ 5.5 V, 2.7 V $\leq$ AVREF $\leq$ VDD, VSS = EVSS = AVSS = 0 V)

| Parameter                 | Symbol |                                                                | Condit                                              | ions                                              | MIN. | TYP. | MAX. | Unit |
|---------------------------|--------|----------------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------|------|------|------|------|
| Supply                    | IDD1   | Crystal/ceramic                                                | fxp = 16 MHz                                        | When A/D converter is stopped                     |      | 14.5 | 30.4 | mA   |
| current <sup>Note 1</sup> |        | oscillation                                                    | $V_{\text{DD}} = 5.0 \ V \pm 10\%^{\text{Note 3}}$  | When A/D converter is operating <sup>Note 6</sup> |      | 15.5 | 32.4 | mA   |
|                           |        | operating<br>mode <sup>Note 2</sup>                            | fxp = 10 MHz                                        | When A/D converter is stopped                     |      | 9.5  | 21.4 | mA   |
|                           |        | inouo                                                          | $V_{\text{DD}} = 5.0 \; V \pm 10\%^{\text{Note 3}}$ | When A/D converter is operating <sup>Note 6</sup> |      | 10.5 | 23.4 | mA   |
|                           |        |                                                                | fxp = 5 MHz                                         | When A/D converter is stopped                     |      | 3.0  | 8.0  | mA   |
|                           |        |                                                                | $V_{\text{DD}}=3.0~V\pm10\%^{\text{Note 3}}$        | When A/D converter is operating <sup>Note 6</sup> |      | 3.6  | 9.0  | mA   |
|                           | IDD2   | Crystal/ceramic                                                | fxp = 16 MHz                                        | When peripheral functions are stopped             |      | 3.1  | 8.4  | mA   |
|                           |        | oscillation HALT                                               | $V_{DD} = 5.0 \text{ V} \pm 10\%$                   | When peripheral functions are operating           |      |      | 15.4 | mA   |
|                           |        | mode                                                           | fxp = 10 MHz                                        | When peripheral functions are stopped             |      | 2.5  | 6.9  | mA   |
|                           |        |                                                                | $V_{DD} = 5.0 \text{ V} \pm 10\%$                   | When peripheral functions are operating           |      |      | 12.9 | mA   |
|                           |        |                                                                | fxp = 5 MHz                                         | When peripheral functions are stopped             |      | 0.8  | 2.7  | mA   |
|                           |        |                                                                | $V_{DD} = 3.0 \text{ V} \pm 10\%$                   | When peripheral functions are operating           |      |      | 5.5  | mA   |
|                           | Idd3   | Internal oscillation                                           | $V_{\text{DD}}=5.0~V~\pm10\%$                       |                                                   |      | 1.0  | 5.4  | mA   |
|                           |        | operating<br>mode <sup>Note 4</sup>                            | $V_{\text{DD}}=3.0~\text{V}\pm10\%$                 |                                                   |      | 0.45 | 2.8  | mA   |
|                           | IDD4   | Internal oscillation                                           | $V_{\text{DD}}=5.0~V\pm10\%$                        |                                                   |      | 0.4  | 3.0  | mA   |
|                           |        | HALT mode <sup>Note 4</sup>                                    | $V_{\text{DD}}=3.0~V\pm10\%$                        |                                                   |      | 0.25 | 2.0  | mA   |
|                           | IDD5   | 32.768 kHz                                                     | $V_{\text{DD}}=5.0~V\pm10\%$                        |                                                   |      | 50   | 1500 | μA   |
|                           |        | crystal oscillation<br>operating<br>mode <sup>Notes 4, 5</sup> | $V_{\text{DD}}=3.0~V\pm10\%$                        |                                                   |      | 30   | 1100 | μA   |
|                           | IDD6   | 32.768 kHz                                                     | $V_{\text{DD}} = 5.0 \text{ V} \pm 10\%$            |                                                   |      | 20   | 1400 | μA   |
|                           |        | crystal oscillation<br>HALT mode <sup>Notes 4, 5</sup>         | $V_{\text{DD}}=3.0~\text{V}\pm10\%$                 |                                                   |      | 10   | 1000 | μA   |
|                           | IDD7   | STOP mode                                                      | $V_{DD} = 5.0 \text{ V} \pm 10\%$                   | Internal oscillator: OFF                          |      | 3.5  | 1400 | μA   |
|                           |        |                                                                |                                                     | Internal oscillator: ON                           |      | 17.5 | 1500 | μA   |
|                           |        |                                                                | V <sub>DD</sub> = 3.0 V ±10%                        | Internal oscillator: OFF                          |      | 3.5  | 1000 | μA   |
|                           |        |                                                                |                                                     | Internal oscillator: ON                           |      | 11   | 1000 | μA   |

**Notes 1.** Total current flowing through the internal power supply (V<sub>DD</sub>). Peripheral operation current is included (however, the current that flows through the pull-up resistors of ports is not included).

- 2. IDD1 includes peripheral operation current.
- **3.** When PCC = 00H.
- 4. When the high-speed system clock (crystal/ceramic) oscillator is stopped.
- **5.** When the internal oscillator is stopped.
- 6. Including the current that flows through the AVREF pin.

#### **AC Characteristics**

### (1) Basic operation

# $(T_{A} = -40 \text{ to } +110^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{\text{DD}} = \text{EV}_{\text{DD}} \le 5.5 \text{ V}^{\text{Note 1}}, 2.7 \text{ V} \le \text{AV}_{\text{REF}} \le \text{V}_{\text{DD}}^{\text{Note 1}}, \text{Vss} = \text{EV}_{\text{SS}} = \text{AV}_{\text{SS}} = 0 \text{ V})$

| Parameter                                                             | Symbol          |                                           | Conditions                           |                                       | MIN.                                          | TYP. | MAX.  | Unit |
|-----------------------------------------------------------------------|-----------------|-------------------------------------------|--------------------------------------|---------------------------------------|-----------------------------------------------|------|-------|------|
| Instruction cycle (minimum                                            | Тсү             | Main                                      | High-speed system                    | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ | 0.125                                         |      | 16    | μs   |
| instruction execution time)                                           |                 | system                                    | clock                                | $3.5~V \leq V_{\text{DD}} < 4.0~V$    | 0.2                                           |      | 16    | μs   |
|                                                                       |                 | clock<br>operation                        | Crystal/ceramic<br>oscillation clock | $3.0~V \leq V_{\text{DD}} < 3.5~V$    | 0.238                                         |      | 16    | μs   |
|                                                                       |                 | operation                                 |                                      | $2.7~V \leq V_{\text{DD}} < 3.0~V$    | 0.4                                           |      | 16    | μs   |
|                                                                       |                 |                                           | Internal oscillation cl              | ock <sup>Note 1</sup>                 | 4.09                                          | 8.33 | 16.67 | μs   |
|                                                                       |                 | Subsystem                                 | n clock operation                    |                                       | 114                                           | 122  | 125   | μs   |
| TI000, TI010, TI001, TI011 input<br>high-level width, low-level width | tтіно,<br>tті∟о | 4.0 V ≤ V <sub>DI</sub>                   | b ≤ 5.5 V                            |                                       | 2/f <sub>sam</sub> +<br>0.1 <sup>Note 2</sup> |      |       | μs   |
|                                                                       |                 | 3.3 V ≤ V <sub>D</sub>                    | D < 4.0 V                            |                                       | 2/f <sub>sam</sub> +<br>0.2 <sup>Note 2</sup> |      |       | μs   |
|                                                                       |                 | $2.7 \text{ V} \leq \text{V}_{\text{DI}}$ | < 3.3 V                              |                                       | 2/f <sub>sam</sub> +<br>0.5 <sup>Note 2</sup> |      |       | μs   |
| TI50, TI51 input frequency                                            | ft15            | $4.0 V \leq V_{DI}$                       | o ≤ 5.5 V                            |                                       |                                               |      | 10    | MHz  |
|                                                                       |                 | $3.3 \text{ V} \leq \text{V}_{\text{DI}}$ | d < 4.0 V                            |                                       |                                               |      | 5     | MHz  |
|                                                                       |                 | $2.7 \text{ V} \leq V_{\text{DI}}$        | ⊳ < 3.3 V                            |                                       |                                               |      | 2.5   | MHz  |
| TI50, TI51 input high-level width,                                    | tтiнs,          | $4.0 V \leq V_{DI}$                       | o ≤ 5.5 V                            |                                       | 50                                            |      |       | ns   |
| low-level width                                                       | t⊤iL5           | $3.3 V \leq V_{DI}$                       | o < 4.0 V                            |                                       | 100                                           |      |       | ns   |
|                                                                       |                 | $2.7 V \leq V_{DI}$                       | o < 3.3 V                            |                                       | 200                                           |      |       | ns   |
| Interrupt input high-level width,                                     | tinth,          | $3.3 V \leq V_{DI}$                       | o ≤ 5.5 V                            |                                       | 1                                             |      |       | μs   |
| low-level width                                                       | <b>t</b> intl   | $2.7 \text{ V} \leq \text{V}_{\text{DI}}$ | o < 3.3 V                            |                                       | 2                                             |      |       | μs   |
| Key return input low-level width                                      | tкв             | $4.0 V \leq V_{DI}$                       | o ≤ 5.5 V                            |                                       | 50                                            |      |       | ns   |
|                                                                       |                 | $3.3 V \leq V_{DI}$                       | o < 4.0 V                            |                                       | 100                                           |      |       | ns   |
|                                                                       |                 | $2.7 V \leq V_{DI}$                       | D < 3.3 V                            |                                       | 200                                           |      |       | ns   |
| RESET low-level width                                                 | trsl            | $3.3 V \leq V_{DI}$                       | D ≤ 5.5 V                            |                                       | 10                                            |      |       | μs   |
|                                                                       |                 | $2.7 \text{ V} \leq \text{V}_{\text{DI}}$ | o < 3.3 V                            |                                       | 20                                            |      |       | μs   |

- **Notes 1.** When the internal oscillation clock is used, the CPU can operate at 2.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V. However, perform I/O operations at 2.7 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V and 2.7 V  $\leq$  AV<sub>REF</sub>  $\leq$  V<sub>DD</sub>.
  - 2. Selection of fsam = fxP, fxP/4, fxP/256, or fxP, fxP/16, fxP/64 is possible using bits 0 and 1 (PRM000, PRM001 or PRM010, PRM011) of prescaler mode registers 00 and 01 (PRM00, PRM01). Note that when selecting the TI000 or TI001 valid edge as the count clock, fsam = fxP.



TCY vs. VDD (Main System Clock Operation)



#### (2) Serial interface

#### $(T_{\text{A}} = -40 \text{ to } +110^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{\text{DD}} = \text{EV}_{\text{DD}} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{AV}_{\text{REF}} \le \text{V}_{\text{DD}}, \text{V}_{\text{SS}} = \text{EV}_{\text{SS}} = \text{AV}_{\text{SS}} = 0 \text{ V})$

#### (a) UART mode (UART6, dedicated baud rate generator output)

| Parameter     | Symbol | Conditions | MIN. | TYP. | MAX.  | Unit |
|---------------|--------|------------|------|------|-------|------|
| Transfer rate |        |            |      |      | 312.5 | kbps |

#### (b) UART mode (UART0, dedicated baud rate generator output)

| Parameter     | Symbol | Conditions | MIN. | TYP. | MAX.  | Unit |
|---------------|--------|------------|------|------|-------|------|
| Transfer rate |        |            |      |      | 312.5 | kbps |

#### (c) 3-wire serial I/O mode (master mode, SCK1n... internal clock output)

| Parameter                                              | Symbol | C                                                | onditions                             | MIN.       | TYP. | MAX. | Unit |
|--------------------------------------------------------|--------|--------------------------------------------------|---------------------------------------|------------|------|------|------|
| SCK1n cycle time                                       | tKCY1  | $4.5 \text{ V} \leq \text{V}_{\text{DD}} \leq 5$ | 5.5 V                                 | 200        |      |      | ns   |
|                                                        |        | $4.0 \text{ V} \leq \text{V}_{\text{DD}} < 4$    | 4.5 V                                 | 240        |      |      | ns   |
|                                                        |        | $3.3 \text{ V} \leq \text{V}_{\text{DD}} < 4$    | 4.0 V                                 | 400        |      |      | ns   |
|                                                        |        | $2.7 \text{ V} \leq \text{V}_{\text{DD}} < 3$    | 3.3 V                                 | 800        |      |      | ns   |
| SCK1n high-/low-level width                            | tкнı,  | $3.3 V \le V_{DD} \le 5$                         | 5.5 V                                 | tксү1/2-10 |      |      | ns   |
|                                                        | tĸ∟1   | $2.7 \text{ V} \leq \text{V}_{\text{DD}} < 3$    | 3.3 V                                 | tксү1/2-50 |      |      | ns   |
| SI1n setup time (to SCK1n↑)                            | tsik1  | $3.3 V \le V_{DD} \le 5$                         | 5.5 V                                 | 30         |      |      | ns   |
|                                                        |        | $2.7 \text{ V} \leq \text{V}_{\text{DD}} < 3$    | 3.3 V                                 | 70         |      |      | ns   |
| SI1n hold time (from SCK1n↑)                           | tksii  | $3.3 \text{ V} \leq \text{V}_{\text{DD}} \leq 5$ | 5.5 V                                 | 30         |      |      | ns   |
|                                                        |        | $2.7 \text{ V} \leq \text{V}_{\text{DD}} < 3$    | 3.3 V                                 | 70         |      |      | ns   |
| Delay time from $\overline{\text{SCK1n}}\downarrow$ to | tkso1  | $C = 100 \text{ pF}^{Note}$                      | $3.3~V \leq V_{\text{DD}} \leq 5.5~V$ |            |      | 30   | ns   |
| SO1n output                                            |        |                                                  | $2.7~V \leq V_{\text{DD}} < 3.3~V$    |            |      | 120  | ns   |

**Note** C is the load capacitance of the SCK1n and SO1n output lines.

#### (d) 3-wire serial I/O mode (slave mode, SCK1n... external clock input)

| Parameter                                       | Symbol        | Conditions                            | MIN.    | TYP. | MAX. | Unit |
|-------------------------------------------------|---------------|---------------------------------------|---------|------|------|------|
| SCK1n cycle time                                | <b>t</b> ксү2 | $3.3~V \leq V_{\text{DD}} \leq 5.5~V$ | 400     |      |      | ns   |
|                                                 |               | $2.7~V \leq V_{\text{DD}} < 3.3~V$    | 800     |      |      | ns   |
| SCK1n high-/low-level width                     | tкн2,         |                                       | tксү2/2 |      |      | ns   |
|                                                 | tĸl2          |                                       |         |      |      |      |
| SI1n setup time (to $\overline{\text{SCK1n}}$ ) | tsik2         |                                       | 80      |      |      | ns   |
| SI1n hold time (from SCK1n↑)                    | tksi2         |                                       | 50      |      |      | ns   |
| Delay time from SCK1n↓ to<br>SO1n output        | tkso2         | $C = 100 \text{ pF}^{\text{Note}}$    |         |      | 120  | ns   |

**Note** C is the load capacitance of the SO1n output line.

**Remark** n = 0, 1

| Parameter                                                      | Symbol           | Co                                          | nditions                                                 | MIN.          | TYP. | MAX.   | Unit |
|----------------------------------------------------------------|------------------|---------------------------------------------|----------------------------------------------------------|---------------|------|--------|------|
| SCKA0 cycle time                                               | tксүз            | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$       |                                                          | 600           |      |        | ns   |
|                                                                |                  | $2.7 \text{ V} \leq \text{V}_{\text{DD}} <$ | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V}$ |               |      |        | ns   |
| SCKA0 high-/low-level width                                    | tтнз, tтLз       | $4.0~V \leq V_{\text{DD}} \leq$             | 5.5 V                                                    | tксүз/2 – 50  |      |        | ns   |
|                                                                |                  | $2.7 \text{ V} \leq \text{V}_{\text{DD}} <$ | 4.0 V                                                    | tксүз/2 – 100 |      |        | ns   |
| SIA0 setup time (to SCKA0↑)                                    | tsıкз            |                                             |                                                          | 100           |      |        | ns   |
| SIA0 hold time (from SCKA0↑)                                   | tหรเง            |                                             |                                                          | 300           |      |        | ns   |
| Delay time from $\overline{\text{SCKA0}}\downarrow$ to SOA0    | tкsoз            | $C = 100 \text{ pF}^{\text{Note}}$          | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                    |               |      | 200    | ns   |
| output                                                         |                  |                                             | $2.7~V \leq V_{\text{DD}} < 4.0~V$                       |               |      | 300    |      |
| Time from SCKA0↑ to STB0↑                                      | t <sub>SBD</sub> |                                             | •                                                        | tксүз/2 – 100 |      |        | ns   |
| Strobe signal high-level width                                 | tsвw             | $4.0~V \leq V_{\text{DD}} \leq$             | 5.5 V                                                    | tксүз – 30    |      |        | ns   |
|                                                                |                  | $2.7 \text{ V} \leq \text{V}_{\text{DD}} <$ | 4.0 V                                                    | tксүз – 60    |      |        | ns   |
| Busy signal setup time (to busy signal detection timing)       | tвys             |                                             |                                                          | 100           |      |        | ns   |
| Busy signal hold time (from busy                               | tвүн             | $4.0~V \leq V_{\text{DD}} \leq$             | 5.5 V                                                    | 100           |      |        | ns   |
| signal detection timing)                                       |                  | $2.7 \text{ V} \leq \text{V}_{\text{DD}} <$ | 4.0 V                                                    | 150           |      |        | ns   |
| Time from busy inactive to $\overline{\text{SCKA0}}\downarrow$ | tsps             |                                             |                                                          |               |      | 2tксүз | ns   |

(e) 3-wire serial I/O mode with automatic transmit/receive function (SCKA0... internal clock output)

Note C is the load capacitance of the SCKA0 and SOA0 output lines.

#### (f) 3-wire serial I/O mode with automatic transmit/receive function (SCKA0 ... external clock input)

| Parameter                                                   | Symbol     | Co                                                        | onditions                             | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------------|------------|-----------------------------------------------------------|---------------------------------------|------|------|------|------|
| SCKA0 cycle time                                            | tксү4      | $4.0 V \le V_{DD} \le$                                    | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |      |      |      | ns   |
|                                                             |            | $2.7 \text{ V} \leq \text{V}_{\text{DD}} < 4.0 \text{ V}$ |                                       | 1200 |      |      | ns   |
| SCKA0 high-/low-level width                                 | tkh4, tkl4 | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                     |                                       | 300  |      |      | ns   |
|                                                             |            | $2.7 \text{ V} \leq \text{V}_{\text{DD}} <$               | 4.0 V                                 | 600  |      |      | ns   |
| SIA0 setup time (to SCKA0↑)                                 | tsik4      |                                                           |                                       | 100  |      |      | ns   |
| SIA0 hold time (from SCKA0↑)                                | tksi4      |                                                           |                                       | 300  |      |      | ns   |
| Delay time from $\overline{\text{SCKA0}}\downarrow$ to SOA0 | tĸso4      | $C = 100 \text{ pF}^{Note}$                               | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |      |      | 200  | ns   |
| output                                                      |            |                                                           | $2.7~V \leq V_{\text{DD}} < 4.0~V$    |      |      | 300  | ns   |
| SCKA0 rise/fall time                                        | tr4, tr4   | When extern<br>function is us                             | al device expansion<br>ed             |      |      | 120  | ns   |
|                                                             |            | When externation is not                                   | al device expansion<br>t used         |      |      | 1000 | ns   |

**Note** C is the load capacitance of the SOA0 output line.

### AC Timing Test Points (Excluding X1, XT1)



# **RESET** Input Timing



## Serial Transfer Timing

3-wire serial I/O mode:







# 3-wire serial I/O mode with automatic transmit/receive function:

3-wire serial I/O mode with automatic transmit/receive function (busy processing):



Note The signal is not actually driven low here; it is shown as such to indicate the timing.

# A/D Converter Characteristics (TA = -40 to +110°C, 2.7 V $\leq$ VDD = EVDD $\leq$ 5.5 V, 2.7 V $\leq$ AVREF $\leq$ VDD, VSS = EVSS = AVSS = 0 V)

| Parameter                                      | Symbol        | Conditions                                                  | MIN. | TYP. | MAX.  | Unit |
|------------------------------------------------|---------------|-------------------------------------------------------------|------|------|-------|------|
| Resolution                                     |               |                                                             | 10   | 10   | 10    | bit  |
| Overall error <sup>Notes 1, 2</sup>            |               | $4.0~V \leq AV_{\text{REF}} \leq 5.5~V$                     |      | ±0.2 | ±0.6  | %FSR |
|                                                |               | $2.7~V \leq AV_{\text{REF}} < 4.0~V$                        |      | ±0.3 | ±0.8  | %FSR |
| Conversion time                                | <b>t</b> CONV | $4.0~V \leq AV_{\text{REF}} \leq 5.5~V$                     | 14   |      | 60    | μs   |
|                                                |               | $2.7 \text{ V} \leq \text{AV}_{\text{REF}} < 4.0 \text{ V}$ | 19   |      | 60    | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>         |               | $4.0~V \leq AV_{\text{REF}} \leq 5.5~V$                     |      |      | ±0.6  | %FSR |
|                                                |               | $2.7 \text{ V} \leq \text{AV}_{\text{REF}} < 4.0 \text{ V}$ |      |      | ±0.8  | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>         |               | $4.0~V \leq AV_{\text{REF}} \leq 5.5~V$                     |      |      | ±0.6  | %FSR |
|                                                |               | $2.7 \text{ V} \le \text{AV}_{\text{REF}} < 4.0 \text{ V}$  |      |      | ±0.8  | %FSR |
| Integral non-linearity error <sup>Note 1</sup> |               | $4.0~V \leq AV_{\text{REF}} \leq 5.5~V$                     |      |      | ±4.5  | LSB  |
|                                                |               | $2.7 \text{ V} \leq \text{AV}_{\text{REF}} < 4.0 \text{ V}$ |      |      | ±6.5  | LSB  |
| Differential non-linearity error Note 1        |               | $4.0~V \leq AV_{\text{REF}} \leq 5.5~V$                     |      |      | ±2.0  | LSB  |
|                                                |               | $2.7 \text{ V} \leq \text{AV}_{\text{REF}} < 4.0 \text{ V}$ |      |      | ±2.5  | LSB  |
| Analog input voltage                           | VAIN          |                                                             | AVss |      | AVREF | V    |

**Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).

2. This value is indicated as a ratio (%FSR) to the full-scale value.

#### POC Circuit Characteristics (T<sub>A</sub> = -40 to +110°C)

| Parameter                               | Symbol        | Conditions                                                       | MIN.   | TYP. | MAX. | Unit |
|-----------------------------------------|---------------|------------------------------------------------------------------|--------|------|------|------|
| Detection voltage                       | VPOC          |                                                                  | 2.0    | 2.1  | 2.25 | V    |
| Power supply rise time                  | tртн          | VDD: 0 V $\rightarrow$ 2.0 V                                     | 0.0015 |      |      | ms   |
| Response delay time 1 <sup>Note 1</sup> | <b>t</b> PTHD | When power supply rises, after reaching detection voltage (MAX.) |        |      | 3.0  | ms   |
| Response delay time 2 <sup>Note 2</sup> | <b>t</b> PD   | When VDD falls                                                   |        |      | 1.0  | ms   |
| Minimum pulse width                     | tpw           |                                                                  | 0.2    |      |      | ms   |

Notes 1. Time required from voltage detection to reset release.

2. Time required from voltage detection to internal reset output.

#### **POC Circuit Timing**



#### LVI Circuit Characteristics ( $T_A = -40$ to +110°C)

| Parameter                                | Symbol         | Conditions | MIN. | TYP. | MAX. | Unit |
|------------------------------------------|----------------|------------|------|------|------|------|
| Detection voltage                        | VLVIO          |            | 4.1  | 4.3  | 4.52 | V    |
|                                          | VLVI1          |            | 3.9  | 4.1  | 4.32 | V    |
|                                          | VLVI2          |            | 3.7  | 3.9  | 4.12 | V    |
|                                          | VLVI3          |            | 3.5  | 3.7  | 3.92 | V    |
|                                          | VLVI4          |            | 3.3  | 3.5  | 3.72 | V    |
|                                          | VLVI5          |            | 3.15 | 3.3  | 3.50 | V    |
|                                          | VLVI6          |            | 2.95 | 3.1  | 3.30 | V    |
|                                          | VLVI7          |            | 2.7  | 2.85 | 3.05 | V    |
|                                          | VLVI8          |            | 2.5  | 2.6  | 2.75 | V    |
|                                          | VLVI9          |            | 2.25 | 2.35 | 2.50 | V    |
| Response time <sup>Note 1</sup>          | tld            |            |      | 0.2  | 2.0  | ms   |
| Minimum pulse width                      | t∟w            |            | 0.2  |      |      | ms   |
| Operation stabilization wait time Note 2 | <b>t</b> lwait |            |      | 0.1  | 0.2  | ms   |

Notes 1. Time required from voltage detection to interrupt output or internal reset output.

2. Time required from setting LVION to 1 to operation stabilization.

**Remarks 1.**  $V_{LV10} > V_{LV11} > V_{LV12} > V_{LV13} > V_{LV14} > V_{LV15} > V_{LV16} > V_{LV17} > V_{LV18} > V_{LV19}$ 

**2.**  $V_{POC} < V_{LVIm}$  (m = 0 to 9)

### LVI Circuit Timing



## Data Memory STOP Mode Low Supply Voltage Data Retention Characteristics (T<sub>A</sub> = -40 to +110°C)

| Parameter                     | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-------------------------------|--------|------------|------|------|------|------|
| Data retention supply voltage | VDDDR  |            | 2.0  |      | 5.5  | V    |
| Release signal set time       | tSREL  |            | 0    |      |      | μs   |

#### Flash Memory Programming Characteristics

#### (TA = -10 to +65°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, 2.7 V $\leq$ AVREF $\leq$ VDD, Vss = 0 V)

#### **Basic characteristics**

| Parameter                               |                                               | Symbol | Conditions                                                  | MIN. | TYP. | MAX. | Unit  |
|-----------------------------------------|-----------------------------------------------|--------|-------------------------------------------------------------|------|------|------|-------|
| VDD supply current                      |                                               | ldd    | fxp = 16 MHz, VDD = 5.5 V                                   |      |      | 35   | mA    |
| Unit erase time <sup>Note 1</sup>       |                                               | Terass |                                                             |      | 10   |      | ms    |
| Erase time <sup>Note 2</sup> All blocks |                                               | Teraca |                                                             |      | 0.01 | 2.55 | s     |
|                                         | Block unit                                    |        |                                                             |      | 0.01 | 2.55 | s     |
| Write time                              |                                               | Twrwa  |                                                             |      | 50   | 500  | μs    |
| Number of rewrites p                    | Number of rewrites per chip <sup>Note 3</sup> |        | 1 erase + 1 write after erase = 1 rewrite <sup>Note 4</sup> |      |      | 100  | Times |

Notes 1. Time required for one erasure execution

- The total time for repetition of the unit erase time (255 times max.) until the data is erased completely. Note that the prewrite time and the erase verify time (writeback time) before data erasure are not included.
- **3.** Number of rewrites per block
- 4. If a block erasure is executed after word units of data are written 512 times to a block (2 KB), it is considered as one rewrite. Overwriting the same address without erasing the data in it is prohibited.

# 80-PIN PLASTIC TQFP (FINE PITCH) (12x12)



### NOTE

Each lead centerline is located within 0.08 mm of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS    |
|------|----------------|
| Α    | 14.0±0.2       |
| В    | 12.0±0.2       |
| С    | 12.0±0.2       |
| D    | 14.0±0.2       |
| F    | 1.25           |
| G    | 1.25           |
| Н    | 0.22±0.05      |
| I    | 0.08           |
| J    | 0.5 (T.P.)     |
| К    | 1.0±0.2        |
| L    | 0.5            |
| М    | 0.145±0.05     |
| N    | 0.08           |
| Р    | 1.0            |
| Q    | 0.1±0.05       |
| R    | 3°+4°<br>-3°   |
| S    | 1.1±0.1        |
| Т    | 0.25           |
| U    | 0.6±0.15       |
|      | P80GK-50-9EU-1 |

# 80-PIN PLASTIC QFP (14x14)



detail of lead end



Each lead centerline is located within 0.13 mm of

its true position (T.P.) at maximum material condition.

| ITEM           | MILLIMETERS                          |  |  |  |
|----------------|--------------------------------------|--|--|--|
| А              | 17.20±0.20                           |  |  |  |
| В              | 14.00±0.20                           |  |  |  |
| С              | 14.00±0.20                           |  |  |  |
| D              | 17.20±0.20                           |  |  |  |
| F              | 0.825                                |  |  |  |
| G              | 0.825                                |  |  |  |
| Н              | 0.32±0.06                            |  |  |  |
| I              | 0.13                                 |  |  |  |
| J              | 0.65 (T.P.)                          |  |  |  |
| к              | 1.60±0.20                            |  |  |  |
| L              | 0.80±0.20                            |  |  |  |
| М              | $0.17\substack{+0.03 \\ -0.07}$      |  |  |  |
| Ν              | 0.10                                 |  |  |  |
| Р              | 1.40±0.10                            |  |  |  |
| Q              | 0.125±0.075                          |  |  |  |
| R              | $3^{\circ + 7^{\circ}}_{-3^{\circ}}$ |  |  |  |
| S              | 1.70 MAX.                            |  |  |  |
| P80GC-65-8BT-1 |                                      |  |  |  |

#### CHAPTER 33 RECOMMENDED SOLDERING CONDITIONS

These products should be soldered and mounted under the following recommended conditions.

For soldering methods and conditions other than those recommended below, please contact an NEC Electronics sales representative.

For technical information, see the following website.

Semiconductor Device Mount Manual (http://www.necel.com/pkg/en/mount/index.html)

#### Table 33-1. Surface Mounting Type Soldering Conditions (1/2)

#### (1) µPD78F0148HGK-9EU, 78F0148HGK(A)-9EU, 78F0148HGK(A1)-9EU

| Soldering Method | Soldering Conditions                                                                                                                                                                                | Recommended<br>Condition Symbol |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Infrared reflow  | Package peak temperature: 235°C, Time: 30 seconds max. (at 210°C or higher),<br>Count: 3 times or less, Exposure limit: 7 days <sup>Note</sup> (after that, prebake at 125°C for<br>20 to 72 hours) | IR35-207-3                      |
| VPS              | Package peak temperature: 215°C, Time: 40 seconds max. (at 200°C or higher),<br>Count: 3 times or less, Exposure limit: 7 days <sup>Note</sup> (after that, prebake at 125°C for<br>20 to 72 hours) | VP15-207-3                      |
| Partial heating  | Pin temperature: 350°C max., Time: 3 seconds max. (per pin row)                                                                                                                                     | -                               |

Note After opening the dry pack, store it at 25°C or less and 65% RH or less for the allowable storage period.

Caution Do not use different soldering methods together (except for partial heating).

User's Manual U16819EJ3V0UD

<R>

#### Table 33-1. Surface Mounting Type Soldering Conditions (2/2)

#### (2) µPD78F0148HGC-8BT, 78F0148HGC(A)-8BT, 78F0148HGC(A1)-8BT

| Soldering Method | Soldering Conditions                                                                                                                                                                                                                      | Recommended<br>Condition Symbol |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Infrared reflow  | Package peak temperature: 235°C, Time: 30 seconds max. (at 210°C or higher),<br>Count: 3 times or less, Exposure limit: 7 days <sup>Note</sup> (after that, prebake at 125°C for<br>20 to 72 hours)                                       | IR35-207-3                      |
| VPS              | Package peak temperature: 215°C, Time: 40 seconds max. (at 200°C or higher),<br>Count: 3 times or less, Exposure limit: 7 days <sup>Note</sup> (after that, prebake at 125°C for<br>20 to 72 hours)                                       | VP15-207-3                      |
| Wave soldering   | Solder bath temperature: 260°C max., Time: 10 seconds max., Count: Once,<br>Preheating temperature: 120°C max. (package surface temperature), Exposure<br>limit: 7 days <sup>Note</sup> (after that, prebake at 125°C for 20 to 72 hours) | WS60-207-1                      |
| Partial heating  | Pin temperature: 350°C max., Time: 3 seconds max. (per pin row)                                                                                                                                                                           | -                               |

Note After opening the dry pack, store it at 25°C or less and 65% RH or less for the allowable storage period.

μPD78F0148HGK-9EU-A, 78F0148HGC-8BT-A,
 μPD78F0148HGK(A)-9EU-A, 78F0148HGC(A)-8BT-A,
 μPD78F0148HGK(A1)-9EU-A, 78F0148HGC(A1)-8BT-A

| Soldering Method | Soldering Conditions                                                                                                                                                                                    | Recommended<br>Condition Symbol |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Infrared reflow  | Package peak temperature: 260°C, Time: 60 seconds max. (at 220°C or higher),<br>Count: Three times or less, Exposure limit: 7 days <sup>Note</sup> (after that, prebake at 125°C<br>for 20 to 72 hours) | IR60-207-3                      |
| Partial heating  | Pin temperature: 350°C max., Time: 3 seconds max. (per pin row)                                                                                                                                         | _                               |

Note After opening the dry pack, store it at 25°C or less and 65% RH or less for the allowable storage period.

#### Caution Do not use different soldering methods together (except for partial heating).

**Remarks** Products that have the part numbers suffixed by "-A" are lead-free products.

### CHAPTER 34 CAUTIONS FOR WAIT

#### 34.1 Cautions for Wait

This product has two internal system buses.

One is a CPU bus and the other is a peripheral bus that interfaces with the low-speed peripheral hardware.

Because the clock of the CPU bus and the clock of the peripheral bus are asynchronous, unexpected illegal data may be passed if an access to the CPU conflicts with an access to the peripheral hardware.

When accessing the peripheral hardware that may cause a conflict, therefore, the CPU repeatedly executes processing, until the correct data is passed.

As a result, the CPU does not start the next instruction processing but waits. If this happens, the number of execution clocks of an instruction increases by the number of wait clocks (for the number of wait clocks, refer to **Table 34-1**). This must be noted when real-time processing is performed.

## 34.2 Peripheral Hardware That Generates Wait

Table 34-1 lists the registers that issue a wait request when accessed by the CPU, and the number of CPU wait clocks.

| Peripheral Hardware    | Register                                                                                                     | Access                                                                                                                                           | Number of Wait Clocks                                                                |  |  |
|------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|--|
| Watchdog timer         | WDTM                                                                                                         | Write                                                                                                                                            | 3 clocks (fixed)                                                                     |  |  |
| Serial interface UART0 | ASIS0                                                                                                        | Read                                                                                                                                             | 1 clock (fixed)                                                                      |  |  |
| Serial interface UART6 | ASIS6                                                                                                        | Read                                                                                                                                             | 1 clock (fixed)                                                                      |  |  |
| A/D converter          | ADM                                                                                                          | Write                                                                                                                                            | 2 to 5 clocks <sup>Note</sup>                                                        |  |  |
|                        | ADS                                                                                                          | Write                                                                                                                                            | (when ADM.5 flag = "1")                                                              |  |  |
|                        | PFM                                                                                                          | Write                                                                                                                                            | 2 to 9 clocks <sup>Note</sup><br>(when ADM.5 flag = "0")                             |  |  |
|                        | PFT                                                                                                          | Write                                                                                                                                            |                                                                                      |  |  |
|                        | ADCR                                                                                                         | Read                                                                                                                                             | 1 to 5 clocks<br>(when ADM.5 flag = "1")<br>1 to 9 clocks<br>(when ADM.5 flag = "0") |  |  |
|                        | <calculating maximum="" nu<br="">{(1/fMACRO) × 2/(1/fCPU)} + 1<br/>*The result after the decim</calculating> |                                                                                                                                                  | s less than tcput after it has been multiplied by                                    |  |  |
|                        | (1/fcpu), and is rounded up<br>fмасво: Macro operating                                                       | ad up if it exceeds $t_{CPUL}$ .<br>ating frequency<br>(FR2) of ADM = "1": fx/2, when bit 5 (FR2) of ADM = "0": fx/2 <sup>2</sup> )<br>frequency |                                                                                      |  |  |

 Table 34-1. Registers That Generate Wait and Number of CPU Wait Clocks

Note No wait cycle is generated for the CPU if the number of wait clocks calculated by the above expression is 1.

Caution When the CPU is operating on the subsystem clock and the high-speed system clock is stopped (MCC = 1), do not access the registers listed above using an access method in which a wait request is issued.

**Remark** The clock is the CPU clock (fcPu).

| Table 34-2. RAM | Accesses That Generate | e Wait and Number o | of CPU Wait Clocks |
|-----------------|------------------------|---------------------|--------------------|
|-----------------|------------------------|---------------------|--------------------|

| Target Area                                                                                                                                                 |                                                                          | Target Access | Number of Wait Clocks          |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------|--------------------------------|--|--|--|--|
| Buffer RAM                                                                                                                                                  |                                                                          | Write         | 0 to 41 clocks <sup>Note</sup> |  |  |  |  |
| <calcula< td=""><td colspan="7"><calculating clocks="" maximum="" number="" of="" wait=""></calculating></td></calcula<>                                    | <calculating clocks="" maximum="" number="" of="" wait=""></calculating> |               |                                |  |  |  |  |
| {(1/fmacro                                                                                                                                                  | $\{(1/f_{MACRO}) \times 5/(1/f_{CPU})\} + 1$                             |               |                                |  |  |  |  |
| * The result after the decimal point is truncated if it is less than tCPUL after it has been multiplied by (1/fCPU), and is rounded up if it exceeds tCPUL. |                                                                          |               |                                |  |  |  |  |
| fmacro:                                                                                                                                                     | fmacro: Macro operating frequency                                        |               |                                |  |  |  |  |
| fcpu:                                                                                                                                                       | CPU clock frequency                                                      |               |                                |  |  |  |  |
| tCPUL:                                                                                                                                                      | Low-level width of CPU clock                                             |               |                                |  |  |  |  |

**Note** No wait clock is generated if five macro operating clocks or more are inserted between writing from the macro to the buffer RAM and writing from the CPU to the buffer RAM.

## 34.3 Example of Wait Occurrence

<1> Watchdog timer

<On execution of MOV WDTM, A>

Number of execution clocks: 8

(5 clocks when data is written to a register that does not issue a wait (MOV sfr, A).)

<On execution of MOV WDTM, #byte>

Number of execution clocks: 10

(7 clocks when data is written to a register that does not issue a wait (MOV sfr, #byte).)

#### <2> Serial interface UART6

<On execution of MOV A, ASIS6>

Number of execution clocks: 6

(5 clocks when data is read from a register that does not issue a wait (MOV A, sfr).)

<3> A/D converter

#### Table 34-3. Number of Wait Clocks and Number of Execution Clocks on Occurrence of Wait (A/D Converter)

<On execution of MOV ADM, A; MOV ADS, A; or MOV A, ADCR>

• When fx = 10 MHz,  $t_{CPUL} = 50$  ns

| Value of Bit 5 (FR2)<br>of ADM Register | fcpu              | Number of Wait Clocks               | Number of Execution Clocks           |
|-----------------------------------------|-------------------|-------------------------------------|--------------------------------------|
| 0                                       | 0 fx 9 clocks     |                                     | 14 clocks                            |
|                                         | fx/2              | 5 clocks                            | 10 clocks                            |
|                                         | fx/2 <sup>2</sup> | 3 clocks                            | 8 clocks                             |
|                                         | fx/2 <sup>3</sup> | 2 clocks                            | 7 clocks                             |
|                                         | fx/2 <sup>4</sup> | 0 clocks (1 clock <sup>Note</sup> ) | 5 clocks (6 clocks <sup>Note</sup> ) |
| 1                                       | fx                | 5 clocks                            | 10 clocks                            |
|                                         | fx/2              | 3 clocks                            | 8 clocks                             |
|                                         | fx/2 <sup>2</sup> | 2 clocks                            | 7 clocks                             |
|                                         | fx/2 <sup>3</sup> | 0 clocks (1 clock <sup>Note</sup> ) | 5 clocks (6 clocks <sup>Note</sup> ) |
|                                         | fx/2 <sup>4</sup> | 0 clocks (1 clock <sup>Note</sup> ) | 5 clocks (6 clocks <sup>Note</sup> ) |

Note On execution of MOV A, ADCR

**Remark** The clock is the CPU clock (fcPu).

fx: High-speed system clock oscillation frequency tcPuL: Low-level width of CPU clock

# APPENDIX A DEVELOPMENT TOOLS

The following development tools are available for the development of systems that employ the 78K0/KF1+. Figure A-1 shows the development tool configuration.

#### • Support for PC98-NX series

Unless otherwise specified, products supported by IBM PC/AT<sup>™</sup> compatibles are compatible with PC98-NX series computers. When using PC98-NX series computers, refer to the explanation for IBM PC/AT compatibles.

## Windows<sup>™</sup>

Unless otherwise specified, "Windows" means the following OSs.

- Windows 3.1
- Windows 95
- Windows 98
- Windows NT<sup>™</sup> Ver 4.0
- Windows 2000
- Windows XP

Caution For the development tools of the 78K0/KF1+, contact an NEC Electronics sales representative.

Figure A-1. Development Tool Configuration (1/2)

When using the in-circuit emulator QB-78K0KX1H



**Notes 1.** The C library source file is not included in the software package.

- The project manager PM plus is included in the assembler package. PM plus is only used for Windows.
- In-circuit emulator QB-78K0KX1H is supplied with integrated debugger ID78K0-QB, flash memory programmer PG-FPL, power supply unit, and USB interface cable. Any other products are sold separately.

#### Figure A-1. Development Tool Configuration (2/2)



• When using the on-chip debug emulator QB-78K0MINI

- Notes 1. The C library source file is not included in the software package.
  - The project manager PM plus is included in the assembler package. PM plus is only used for Windows.
  - **3.** On-chip debug emulator QB-78K0MINI is supplied with integrated debugger ID78K0-QB, USB interface cable, and connection cable. Any other products are sold separately.

## A.1 Software Package

| SP78K0                        | Development tools (software) common to the 78K/0 Series are combined in this package. |  |  |
|-------------------------------|---------------------------------------------------------------------------------------|--|--|
| 78K/0 Series software package | Part number: µSxxxxSP78K0                                                             |  |  |

#### *μ*S<u>××××</u>SP78K0

| ×××× | Host Machine          | OS                         | Supply Medium |
|------|-----------------------|----------------------------|---------------|
| AB17 | PC-9800 series,       | Windows (Japanese version) | CD-ROM        |
| BB17 | IBM PC/AT compatibles | Windows (English version)  |               |

## A.2 Language Processing Software

| RA78K0                                               | This assembler converts programs written in mnemonics into object codes executable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Assembler package                                    | <ul> <li>with a microcontroller.</li> <li>This assembler is also provided with functions capable of automatically creating symbol tables and branch instruction optimization.</li> <li>This assembler should be used in combination with a device file (DF780148) (sold separately).</li> <li><precaution environment="" in="" pc="" ra78k0="" using="" when=""></precaution></li> <li>This assembler package is a DOS-based application. It can also be used in Windows, however, by using the project manager (included in assembler package) on Windows.</li> </ul> |  |  |  |
|                                                      | Part number: µSxxxxRA78K0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| CC78K0<br>C compiler package                         | This compiler converts programs written in C language into object codes executable with a microcontroller.         This compiler should be used in combination with an assembler package and device file (both sold separately). <precaution cc78k0="" environment="" in="" pc="" using="" when="">         This C compiler package is a DOS-based application. It can also be used in Windows, however, by using the project manager (included in assembler package) on Windows.</precaution>                                                                         |  |  |  |
|                                                      | Part number: µSxxxxCC78K0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| DF780148 <sup>Note 1</sup><br>Device file            | This file contains information peculiar to the device.<br>This device file should be used in combination with a tool (RA78K0, CC78K0, SM+ for<br>78K0, and ID78K0-QB) (all sold separately).<br>The corresponding OS and host machine differ depending on the tool to be used (all sold<br>separately).                                                                                                                                                                                                                                                                |  |  |  |
|                                                      | Part number: µSxxxxDF780148                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| CC78K/0-L <sup>Note 2</sup><br>C library source file | This is a source file of the functions that configure the object library included in the C compiler package (CC78K0).<br>This file is required to match the object library included in the C compiler package to the user's specifications.                                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                                      | Part number: µSxxxxCC78K0-L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |

Notes 1. The DF780148 can be used in common with the RA78K0, CC78K0, SM+ for 78K0, and ID78K0-QB.

2. The CC78K0-L is not included in the software package (SP78K0).

Remark xxxx in the part number differs depending on the host machine and OS used.

# μ\$>>>> RA78K0 μ\$>>>> CC78K0 μ\$>>>> CC78K0-L

| XXXX | Host Machine                   | OS                                | Supply Medium |
|------|--------------------------------|-----------------------------------|---------------|
|      |                                |                                   |               |
| AB17 | PC-9800 series,                | Windows (Japanese version)        | CD-ROM        |
| BB17 | IBM PC/AT compatibles          | Windows (English version)         |               |
| 3P17 | HP9000 series 700 <sup>™</sup> | HP-UX <sup>™</sup> (Rel. 10.10)   |               |
| 3K17 | SPARCstation <sup>™</sup>      | SunOS <sup>™</sup> (Rel. 4.1.4),  |               |
|      |                                | Solaris <sup>™</sup> (Rel. 2.5.1) |               |

### μS<u>××××</u>DF780148

| Host Machine         |      | Host Machine          | OS                         | Supply Medium   |  |
|----------------------|------|-----------------------|----------------------------|-----------------|--|
| AB13 PC-9800 series, |      | PC-9800 series,       | Windows (Japanese version) | 3.5-inch 2HD FD |  |
|                      | BB13 | IBM PC/AT compatibles | Windows (English version)  |                 |  |

## A.3 Control Software

| PM plus         | This is control software designed to enable efficient user program development in the    |  |
|-----------------|------------------------------------------------------------------------------------------|--|
| Project manager | Windows environment. All operations used in development of a user program, such as       |  |
|                 | starting the editor, building, and starting the debugger, can be performed from PM plus. |  |
|                 | <caution></caution>                                                                      |  |
|                 | PM plus is included in the assembler package (RA78K0).                                   |  |
|                 | It can only be used in Windows.                                                          |  |

# A.4 Flash Memory Writing Tools

| Flashpro IV<br>(part number: FL-PR4, PG-FP4)<br>Flash programmer | Flash programmer dedicated to microcontrollers with on-chip flash memory.                                                                                                                                      |  |
|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PG-FPL<br>Flash memory programmer                                | Flash memory programmer dedicated to microcontrollers with on-chip flash memory.<br>Included with in-circuit emulator QB-78K0KX1H.                                                                             |  |
| FA-80GK-9EU-A<br>FA-80GC-8BT-A<br>Flash memory writing adapter   | <ul> <li>Flash memory writing adapter used connected to the Flashpro IV.</li> <li>FA-80GK-9EU-A: For 80-pin plastic TQFP (GK-9EU type)</li> <li>FA-80GC-8BT-A: For 80-pin plastic QFP (GC-8BT type)</li> </ul> |  |

Remark FL-PR4, FA-80GK-9EU-A and FA-80GC-8BT-A are products of Naito Densei Machida Mfg. Co., Ltd. TEL: +81-45-475-4191 Naito Densei Machida Mfg. Co., Ltd.

# A.5 Debugging Tools (Hardware)

### A.5.1 When using in-circuit emulator QB-78K0KX1H

| QB-78K0KX1H <sup>Note</sup><br>In-circuit emulator   | The in-circuit emulator serves to debug hardware and software when developing application systems using the 78K0/Kx1 or 78K0/Kx1+. It supports the integrated debugger (ID78K0-QB). This emulator should be used in combination with a power supply unit and emulation probe. USB is used to connect this emulator to the host machine. |
|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| QB-144-CA-01<br>Check pin adapter                    | This adapter is used in waveform monitoring using the oscilloscope, etc.                                                                                                                                                                                                                                                                |
| QB-80-EP-01T<br>Emulation probe                      | This is a flexible type probe used to connect the in-circuit emulator to the target system.                                                                                                                                                                                                                                             |
| QB-80GK-EA-01T<br>QB-80GC-EA-01T<br>Exchange adapter | <ul> <li>This adapter is used to perform the pin conversion from the in-circuit emulator to the target connector.</li> <li>QB-80GK-EA-01T: For 80-pin plastic TQFP (GK-9EU type)</li> <li>QB-80GC-EA-01T: For 80-pin plastic QFP (GC-8BT type)</li> </ul>                                                                               |
| QB-80GK-YS-01T<br>QB-80GC-YS-01T<br>Space adapter    | <ul> <li>This adapter is used to adjust the height between the target system and in-circuit emulator if required.</li> <li>QB-80GK-YS-01T: For 80-pin plastic TQFP (GK-9EU type)</li> <li>QB-80GC-YS-01T: For 80-pin plastic QFP (GC-8BT type)</li> </ul>                                                                               |
| QB-80GK-YQ-01T<br>QB-80GC-YQ-01T<br>YQ connector     | <ul> <li>This connector is used to connect the target connector to the exchange adapter.</li> <li>QB-80GK-YQ-01T: For 80-pin plastic TQFP (GK-9EU type)</li> <li>QB-80GC-YQ-01T: For 80-pin plastic QFP (GC-8BT type)</li> </ul>                                                                                                        |
| QB-80GK-HQ-01T<br>QB-80GC-HQ-01T<br>Mount adapter    | This adapter is used to mount the target device onto the target device with socket.<br>• QB-80GK-HQ-01T: For 80-pin plastic TQFP (GK-9EU type)<br>• QB-80GC-HQ-01T: For 80-pin plastic QFP (GC-8BT type)                                                                                                                                |
| QB-80GK-NQ-01T<br>QB-80GC-NQ-01T<br>Target connector | This connector is used to mount the in-circuit emulator onto the target system.<br>• QB-80GK-NQ-01T: For 80-pin plastic TQFP (GK-8EU type)<br>• QB-80GC-NQ-01T: For 80-pin plastic QFP (GC-8BS type)                                                                                                                                    |

**Note** The QB-78K0KX1H is supplied with a power supply unit, USB interface cable, and flash memory programmer PG-FPL. It is also supplied with integrated debugger ID78K0-QB as control software.

| Package Contents  | In-Circuit Emulator | Emulation Probe | Exchange Adapter | YQ Connector   | Target Connector |
|-------------------|---------------------|-----------------|------------------|----------------|------------------|
| Part Number       |                     |                 |                  |                |                  |
| QB-78K0KX1H-ZZZ   | QB-78K0KX1H         | Not included    |                  |                |                  |
| QB-78K0KX1H-T80GK |                     | QB-80-EP-01T    | QB-80GK-EA-01T   | QB-80GK-YQ-01T | QB-80GK-NQ-01T   |
| QB-78K0KX1H-T80GC |                     |                 | QB-80GC-EA-01T   | QB-80GC-YQ-01T | QB-80GC-NQ-01T   |

| QB-78K0MINI<br>On-chip debug emulator | The on-chip debug emulator serves to debug hardware and software when developing application systems using the 78K0/Kx1+. It supports the integrated debugger (ID78K0-QB). This emulator uses a connection cable and a USB interface cable that is used to connect the host machine. |
|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Target connector specifications       | 10-pin general-purpose connector (2.54 mm pitch)                                                                                                                                                                                                                                     |

### A.5.2 When using on-chip debug emulator QB-78K0MINI

### A.6 Debugging Tools (Software)

| SM+ for 78K0 <sup>Note</sup><br>System simulator | <ul> <li>SM+ for 78K0 is Windows-based software.</li> <li>It is used to perform debugging at the C source level or assembler level while simulating the operation of the target system on a host machine.</li> <li>Use of SM+ for 78K0 allows the execution of application logical testing and performance testing on an independent basis from hardware development, thereby providing higher development efficiency and software quality.</li> <li>SM+ for 78K0 should be used in combination with the device file (DF780148) (sold separately).</li> </ul> |
|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ID78K0-QB<br>Integrated debugger                 | Part number: μSxxxxSM780000         This debugger supports the in-circuit emulators for the 78K0/Kx1+ Series. The ID78K0-QB is Windows-based software.         It has improved C-compatible debugging functions and can display the results of tracing with the source program using an integrating window function that associates the source program, disassemble display, and memory display with the trace result. It should be used in combination with the device file (sold separately).         Part number: μSxxxxID78K0-QB                          |

Note Under development

#### $\mu$ S××××SM780000

#### μS<u>××××</u>ID78K0-QB

| ×××× | Host Machine          | OS                         | Supply Medium |
|------|-----------------------|----------------------------|---------------|
| AB17 | PC-9800 series,       | Windows (Japanese version) | CD-ROM        |
| BB17 | IBM PC/AT compatibles | Windows (English version)  |               |

### APPENDIX B NOTES ON TARGET SYSTEM DESIGN

This section shows areas on the target system where component mounting is prohibited and areas where there are component mounting height restrictions when using the QB-78K0KX1H.

#### (a) For 80-pin GK package





Exchange adapter area: Components up to 17.45 mm in height can be mounted<sup>Note</sup>
 Emulation probe tip area: Components up to 24.45 mm in height can be mounted<sup>Note</sup>
 Note Height can be regulated by using space adapters (each adds 2.4 mm)

#### (b) 80-pin GC package



Figure B-2. Restricted Areas on Target System (80-Pin GC Package)

Exchange adapter area: Components up to 17.45 mm in height can be mounted<sup>Note</sup>
 Emulation probe tip area: Components up to 24.45 mm in height can be mounted <sup>Note</sup>
 Note Height can be regulated by using space adapters (each adds 2.4 mm)

# APPENDIX C REGISTER INDEX

# C.1 Register Index (In Alphabetical Order with Respect to Register Names)

# [A]

| A/D conversion result register (ADCR)                                   |     |
|-------------------------------------------------------------------------|-----|
| A/D converter mode register (ADM)                                       | 260 |
| Analog input channel specification register (ADS)                       |     |
| Asynchronous serial interface control register 6 (ASICL6)               | 312 |
| Asynchronous serial interface operation mode register 0 (ASIM0)         |     |
| Asynchronous serial interface operation mode register 6 (ASIM6)         |     |
| Asynchronous serial interface reception error status register 0 (ASIS0) | 284 |
| Asynchronous serial interface reception error status register 6 (ASIS6) |     |
| Asynchronous serial interface transmission status register 6 (ASIF6)    |     |
| Automatic data transfer address count register 0 (ADTC0)                |     |
| Automatic data transfer address point specification register 0 (ADTP0)  |     |
| Automatic data transfer interval specification register 0 (ADTI0)       | 367 |
| [B]                                                                     |     |
| Baud rate generator control register 0 (BRGC0)                          |     |
| Baud rate generator control register 6 (BRGC6)                          |     |
| [C]                                                                     |     |
| Capture/compare control register 00 (CRC00)                             | 156 |
| Capture/compare control register 01 (CRC01)                             |     |
| Clock monitor mode register (CLM)                                       | 449 |
| Clock output selection register (CKS)                                   |     |
| Clock selection register 6 (CKSR6)                                      | 310 |
| [D]                                                                     |     |
| Divisor selection register 0 (BRGCA0)                                   |     |
| [E]                                                                     |     |
| 8-bit timer compare register 50 (CR50)                                  | 194 |
| 8-bit timer compare register 51 (CR51)                                  | 194 |
| 8-bit timer counter 50 (TM50)                                           | 193 |
| 8-bit timer counter 51 (TM51)                                           |     |
| 8-bit timer H carrier control register 1 (TMCYC1)                       | 217 |
| 8-bit timer H compare register 00 (CMP00)                               |     |
| 8-bit timer H compare register 01 (CMP01)                               | 212 |
| 8-bit timer H compare register 10 (CMP10)                               | 212 |
| 8-bit timer H compare register 11 (CMP11)                               | 212 |
| 8-bit timer H mode register 0 (TMHMD0)                                  |     |
| 8-bit timer H mode register 1 (TMHMD1)                                  |     |
| 8-bit timer mode control register 50 (TMC50)                            |     |
| 8-bit timer mode control register 51 (TMC51)                            |     |
| External interrupt falling edge enable register (EGN)                   | 416 |

| External interrupt rising edge enable register | (EGP) | 416 |
|------------------------------------------------|-------|-----|
|------------------------------------------------|-------|-----|

# [F]

| Flash status register (PFS)                     |  |
|-------------------------------------------------|--|
| Flash programming mode control register (FLPMC) |  |
| Flash protect command register (PFCMD)          |  |

# [I]

| Input switch control register (ISC)<br>Internal expansion RAM size switching register (IXS) | 474 |
|---------------------------------------------------------------------------------------------|-----|
| Internal memory size switching register (IMS)<br>Internal oscillation mode register (RCM)   |     |
| Interrupt mask flag register 0H (MK0H)                                                      |     |
| Interrupt mask flag register 0L (MK0L)<br>Interrupt mask flag register 1H (MK1H)            |     |
| Interrupt mask flag register 1L (MK1L)                                                      |     |
| Interrupt request flag register 0H (IF0H)                                                   |     |
| Interrupt request flag register 0L (IF0L)<br>Interrupt request flag register 1H (IF1H)      |     |
| Interrupt request flag register 1L (IF1L)                                                   | 412 |

# [K]

| Key return mode register (k | KRM)4 | 126 |
|-----------------------------|-------|-----|
|-----------------------------|-------|-----|

# [L]

| Low-voltage detection level selection register (LVIS) | 461 |
|-------------------------------------------------------|-----|
| Low-voltage detection register (LVIM)                 | 460 |

# [M]

| Main clock mode register (MCM)                          | 125 |
|---------------------------------------------------------|-----|
| Main OSC control register (MOC)                         | 126 |
| Memory expansion mode register (MEM)                    | 112 |
| Memory expansion wait setting register (MM)             | 113 |
| Multiplication/division data register A0 (MDA0H, MDA0L) |     |
| Multiplication/division data register B0 (MDB0)         | 400 |
| Multiplier/divider control register 0 (DMUC0)           | 401 |

# [**O**]

| Oscillation stabilization time counter status register (OSTC) | 127, | 429 |
|---------------------------------------------------------------|------|-----|
| Oscillation stabilization time select register (OSTS)         | 128, | 430 |

# [P]

| Port mode register 0 (PM0)   |                              |
|------------------------------|------------------------------|
| Port mode register 1 (PM1)   | 103, 119, 218, 286, 314, 345 |
| Port mode register 12 (PM12) |                              |
| Port mode register 14 (PM14) |                              |
| Port mode register 3 (PM3)   |                              |
| Port mode register 4 (PM4)   |                              |
| Port mode register 5 (PM5)   |                              |

| Port mode register 6 (PM6)                     |  |
|------------------------------------------------|--|
| Port mode register 7 (PM7)                     |  |
| Port register 0 (P0)                           |  |
| Port register 1 (P1)                           |  |
| Port register 12 (P12)                         |  |
| Port register 13 (P13)                         |  |
| Port register 14 (P14)                         |  |
| Port register 2 (P2)                           |  |
| Port register 3 (P3)                           |  |
| Port register 4 (P4)                           |  |
| Port register 5 (P5)                           |  |
| Port register 6 (P6)                           |  |
| Port register 7 (P7)                           |  |
| Power-fail comparison mode register (PFM)      |  |
| Power-fail comparison threshold register (PFT) |  |
| Prescaler mode register 00 (PRM00)             |  |
| Prescaler mode register 01 (PRM01)             |  |
| Priority specification flag register 0H (PR0H) |  |
| Priority specification flag register 0L (PR0L) |  |
| Priority specification flag register 1H (PR1H) |  |
| Priority specification flag register 1L (PR1L) |  |
| Processor clock control register (PCC)         |  |
| Pull-up resistor option register 0 (PU0)       |  |
| Pull-up resistor option register 1 (PU1)       |  |
| Pull-up resistor option register 12 (PU12)     |  |
| Pull-up resistor option register 14 (PU14)     |  |
| Pull-up resistor option register 3 (PU3)       |  |
| Pull-up resistor option register 4 (PU4)       |  |
| Pull-up resistor option register 5 (PU5)       |  |
| Pull-up resistor option register 6 (PU6)       |  |
| Pull-up resistor option register 7 (PU7)       |  |

# [R]

| 281 |
|-----|
| 305 |
| 399 |
| 447 |
|     |

# [S]

| Serial clock selection register 11 (CSIC11)       .342         Serial I/O shift register 0 (SIOA0)       .360         Serial I/O shift register 10 (SIO10)       .339         Serial I/O shift register 11 (SIO11)       .339         Serial operation mode register 10 (CSIM10)       .340         Serial operation mode register 11 (CSIM11)       .340         Serial operation mode specification register 0 (CSIMA0)       .361         Serial status register 0 (CSIS0)       .362 | Serial clock selection register 10 (CSIC10)             | 342 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----|
| Serial I/O shift register 10 (SIO10)                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Serial clock selection register 11 (CSIC11)             | 342 |
| Serial I/O shift register 11 (SIO11)                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Serial I/O shift register 0 (SIOA0)                     | 360 |
| Serial operation mode register 10 (CSIM10)                                                                                                                                                                                                                                                                                                                                                                                                                                               | Serial I/O shift register 10 (SIO10)                    | 339 |
| Serial operation mode register 11 (CSIM11)                                                                                                                                                                                                                                                                                                                                                                                                                                               | Serial I/O shift register 11 (SIO11)                    | 339 |
| Serial operation mode specification register 0 (CSIMA0)                                                                                                                                                                                                                                                                                                                                                                                                                                  | Serial operation mode register 10 (CSIM10)              | 340 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Serial operation mode register 11 (CSIM11)              | 340 |
| Serial status register 0 (CSIS0)                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Serial operation mode specification register 0 (CSIMA0) | 361 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Serial status register 0 (CSIS0)                        | 362 |

| Serial trigger register 0 (CSIT0)                 | 364 |
|---------------------------------------------------|-----|
| 16-bit timer capture/compare register 000 (CR000) | 150 |
| 16-bit timer capture/compare register 001 (CR001) | 150 |
| 16-bit timer capture/compare register 010 (CR010) | 152 |
| 16-bit timer capture/compare register 011 (CR011) | 152 |
| 16-bit timer counter 00 (TM00)                    | 150 |
| 16-bit timer counter 01 (TM01)                    | 150 |
| 16-bit timer mode control register 00 (TMC00)     | 153 |
| 16-bit timer mode control register 01 (TMC01)     | 153 |
| 16-bit timer output control register 00 (TOC00)   | 157 |
| 16-bit timer output control register 01 (TOC01)   | 157 |
|                                                   |     |

# [T]

| Timer clock selection register 50 (TCL50) |  |
|-------------------------------------------|--|
| Timer clock selection register 51 (TCL51) |  |
| Transmit buffer register 10 (SOTB10)      |  |
| Transmit buffer register 11 (SOTB11)      |  |
| Transmit buffer register 6 (TXB6)         |  |
| Transmit shift register 0 (TXS0)          |  |

# [W]

| Watch timer operation mode register (WTM) | 237 |
|-------------------------------------------|-----|
| Watchdog timer enable register (WDTE)     | 246 |
| Watchdog timer mode register (WDTM)       | 245 |

# C.2 Register Index (In Alphabetical Order with Respect to Register Symbol)

# [**A**]

| ADCR:   | A/D conversion result register                                  | 263 |
|---------|-----------------------------------------------------------------|-----|
| ADM:    | A/D converter mode register                                     | 260 |
| ADS:    | Analog input channel specification register                     | 262 |
| ADTC0:  | Automatic data transfer address count register 0                | 360 |
| ADTI0:  | Automatic data transfer interval specification register 0       | 367 |
| ADTP0:  | Automatic data transfer address point specification register 0  | 365 |
| ASICL6: | Asynchronous serial interface control register 6                | 312 |
| ASIF6:  | Asynchronous serial interface transmission status register 6    | 309 |
| ASIM0:  | Asynchronous serial interface operation mode register 0         | 282 |
| ASIM6:  | Asynchronous serial interface operation mode register 6         | 306 |
| ASIS0:  | Asynchronous serial interface reception error status register 0 | 284 |
| ASIS6:  | Asynchronous serial interface reception error status register 6 | 308 |
| [B]     |                                                                 |     |
| BRGCA0: | Divisor selection register 0                                    | 365 |
| BRGC0:  | Baud rate generator control register 0                          | 285 |
| BRGC6:  | Baud rate generator control register 6                          | 311 |
| [C]     |                                                                 |     |
| CKS:    | Clock output selection register                                 | 254 |
| CKSR6:  | Clock selection register 6                                      | 310 |
| CLM:    | Clock monitor mode register                                     | 449 |
| CMP00:  | 8-bit timer H compare register 00                               | 212 |
| CMP01:  | 8-bit timer H compare register 01                               | 212 |
| CMP10:  | 8-bit timer H compare register 10                               | 212 |
| CMP11:  | 8-bit timer H compare register 11                               | 212 |
| CR000:  | 16-bit timer capture/compare register 000                       | 150 |
| CR001:  | 16-bit timer capture/compare register 001                       | 150 |
| CR010:  | 16-bit timer capture/compare register 010                       | 152 |
| CR011:  | 16-bit timer capture/compare register 011                       | 152 |
| CR50:   | 8-bit timer compare register 50                                 | 194 |
| CR51:   | 8-bit timer compare register 51                                 | 194 |
| CRC00:  | Capture/compare control register 00                             | 156 |
| CRC01:  | Capture/compare control register 01                             | 156 |
| CSIC10: | Serial clock selection register 10                              | 342 |
| CSIC11: | Serial clock selection register 11                              | 342 |
| CSIM10: | Serial operation mode register 10                               | 340 |
| CSIM11: | Serial operation mode register 11                               | 340 |
| CSIMA0: | Serial operation mode specification register 0                  |     |
| CSIS0:  | Serial status register 0                                        | 362 |
| CSIT0:  | Serial trigger register 0                                       | 364 |
| [D]     |                                                                 |     |
| DMUC0:  | Multiplier/divider control register 0                           | 401 |

| [E]    |                                                        |     |
|--------|--------------------------------------------------------|-----|
| EGN:   | External interrupt falling edge enable register        | 416 |
| EGP:   | External interrupt rising edge enable register         | 416 |
| [F]    |                                                        |     |
| FLPMC: | Flash programming mode control register                | 491 |
| [1]    |                                                        |     |
| IF0H:  | Interrupt request flag register 0H                     | 412 |
| IFOL:  | Interrupt request flag register 0L                     |     |
| IF1H:  | Interrupt request flag register 1H                     |     |
| IF1L:  | Interrupt request flag register 1L                     |     |
| IMS:   | Internal memory size switching register                |     |
| ISC:   | Input switch control register                          |     |
| IXS:   | Internal expansion RAM size switching register         | 474 |
| [K]    |                                                        |     |
| KRM:   | Key return mode register                               |     |
| [L]    |                                                        |     |
| LVIM:  | Low-voltage detection register                         | 460 |
| LVIS:  | Low-voltage detection level selection register         | 461 |
| [M]    |                                                        |     |
| MCM:   | Main clock mode register                               |     |
| MDA0H: | Multiplication/division data register A0               |     |
| MDA0L: | Multiplication/division data register A0               |     |
| MDB0:  | Multiplication/division data register B0               |     |
| MEM:   | Memory expansion mode register                         |     |
| MK0H:  | Interrupt mask flag register 0H                        | 414 |
| MK0L:  | Interrupt mask flag register 0L                        | 414 |
| MK1H:  | Interrupt mask flag register 1H                        | 414 |
| MK1L:  | Interrupt mask flag register 1L                        | 414 |
| MM:    | Memory expansion wait setting register                 |     |
| MOC:   | Main OSC control register                              |     |
| [0]    |                                                        |     |
| OSTC:  | Oscillation stabilization time counter status register |     |
| OSTS:  | Oscillation stabilization time select register         |     |
| [P]    |                                                        |     |
| P0:    | Port register 0                                        |     |
| P1:    | Port register 1                                        |     |
| P12:   | Port register 12                                       |     |
| P13:   | Port register 13                                       |     |
| P14:   | Port register 14                                       |     |
| P2:    | Port register 2                                        |     |
| P3:    | Port register 3                                        |     |
| P4:    | Port register 4                                        |     |

| P5:    | Port register 5                          |                              |
|--------|------------------------------------------|------------------------------|
| P6:    | Port register 6                          |                              |
| P7:    | Port register 7                          |                              |
| PCC:   | Processor clock control register         |                              |
| PFCMD: | Flash protect command register           |                              |
| PFM:   | Power-fail comparison mode register      |                              |
| PFS:   | Flash status register                    |                              |
| PFT:   | Power-fail comparison threshold register |                              |
| PM0:   | Port mode register 0                     |                              |
| PM1:   | Port mode register 1                     | 103, 119, 218, 286, 314, 345 |
| PM12:  | Port mode register 12                    |                              |
| PM14:  | Port mode register 14                    |                              |
| PM3:   | Port mode register 3                     |                              |
| PM4:   | Port mode register 4                     |                              |
| PM5:   | Port mode register 5                     |                              |
| PM6:   | Port mode register 6                     |                              |
| PM7:   | Port mode register 7                     |                              |
| PR0H:  | Priority specification flag register 0H  | 415                          |
| PR0L:  | Priority specification flag register 0L  | 415                          |
| PR1H:  | Priority specification flag register 1H  | 415                          |
| PR1L:  | Priority specification flag register 1L  | 415                          |
| PRM00: | Prescaler mode register 00               |                              |
| PRM01: | Prescaler mode register 01               |                              |
| PU0:   | Pull-up resistor option register 0       |                              |
| PU1:   | Pull-up resistor option register 1       |                              |
| PU12:  | Pull-up resistor option register 12      | 107                          |
| PU14:  | Pull-up resistor option register 14      | 107                          |
| PU3:   | Pull-up resistor option register 3       | 107                          |
| PU4:   | Pull-up resistor option register 4       | 107                          |
| PU5:   | Pull-up resistor option register 5       | 107                          |
| PU6:   | Pull-up resistor option register 6       | 107                          |
| PU7:   | Pull-up resistor option register 7       | 107                          |
| [R]    |                                          |                              |

| RCM:  | Internal oscillation mode register | .124 |
|-------|------------------------------------|------|
| RESF: | Reset control flag register        | .447 |
| RXB0: | Receive buffer register 0          | .281 |
| RXB6: | Receive buffer register 6          | .305 |

# [S]

| SDR0:   | Remainder data register 0    |  |
|---------|------------------------------|--|
| SIO10:  | Serial I/O shift register 10 |  |
| SIO11:  | Serial I/O shift register 11 |  |
| SIOA0:  | Serial I/O shift register 0  |  |
| SOTB10: | Transmit buffer register 10  |  |
| SOTB11: | Transmit buffer register 11  |  |

# [T]

WTM:

| TCL50:  | Timer clock selection register 50        | 195 |
|---------|------------------------------------------|-----|
| TCL51:  | Timer clock selection register 51        | 195 |
| TM00:   | 16-bit timer counter 00                  | 150 |
| TM01:   | 16-bit timer counter 01                  | 150 |
| TM50:   | 8-bit timer counter 50                   | 193 |
| TM51:   | 8-bit timer counter 51                   | 193 |
| TMC00:  | 16-bit timer mode control register 00    | 153 |
| TMC01:  | 16-bit timer mode control register 01    | 153 |
| TMC50:  | 8-bit timer mode control register 50     | 197 |
| TMC51:  | 8-bit timer mode control register 51     | 197 |
| TMCYC1: | 8-bit timer H carrier control register 1 | 217 |
| TMHMD0: | 8-bit timer H mode register 0            | 213 |
| TMHMD1: | 8-bit timer H mode register 1            | 213 |
| TOC00:  | 16-bit timer output control register 00  | 157 |
| TOC01:  | 16-bit timer output control register 01  | 157 |
| TXB6:   | Transmit buffer register 6               | 305 |
| TXS0:   | Transmit shift register 0                | 281 |
| [W]     |                                          |     |
| WDTE:   | Watchdog timer enable register           | 246 |
| WDTM:   | Watchdog timer mode register             | 245 |

# APPENDIX D LIST OF CAUTIONS

This appendix lists cautions described in this document.

"Classification (hard/soft)" in table is as follows.

Hard: Cautions for microcontroller internal/external hardware

Soft: Cautions for software such as register settings or programs

|           |                |                        |                                                              |                                                                                                                                                                                                                                                                                                                          | (1                                                                                             | /26)  |  |
|-----------|----------------|------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------|--|
| Chapter   | Classification | Function               | Details of<br>Function                                       | Cautions                                                                                                                                                                                                                                                                                                                 | Pag                                                                                            | e,    |  |
| Chapter 1 | Hard           | Pin<br>connection      | -                                                            | Connect the AVss pin to Vss.                                                                                                                                                                                                                                                                                             | p. 19                                                                                          |       |  |
| Chapter 2 | Hard           | Pin<br>functions       | P31                                                          | In the $\mu$ PD78F0148HD, be sure to pull the P31 pin down after reset to prevent malfunction.                                                                                                                                                                                                                           | p. 37                                                                                          |       |  |
| Cha       |                |                        | Port4, Port5,<br>Port6                                       | The external bus interface function cannot be used in (A1) grade products.                                                                                                                                                                                                                                               | p. 38                                                                                          |       |  |
|           |                |                        | P66                                                          | P66 can be used as an I/O port if the external wait is not used in external memory expansion mode.                                                                                                                                                                                                                       | p. 38                                                                                          |       |  |
| Chapter 3 | Soft           | Memory<br>space        | IXS: Internal<br>expansion RAM<br>size switching<br>register | Because the initial value of the internal expansion RAM size switching register (IXS) is 0CH, set IXS = 0AH as the initial setting. When using the $78K0/KF1$ + to evaluate the program of a mask ROM version of the $78K0/KF1$ , set the following values to the internal memory size switching register (IMS) and IXS. | p. 46                                                                                          |       |  |
|           |                |                        | SFR area:<br>Special function<br>register                    | Do not access addresses to which SFRs are not assigned.                                                                                                                                                                                                                                                                  | p. 50                                                                                          |       |  |
|           |                |                        | SP: Stack pointer                                            | Since RESET input makes the SP contents undefined, be sure to initialize the SP before using the stack.                                                                                                                                                                                                                  | p. 54                                                                                          |       |  |
| Chapter 4 | Soft           | functions              | P02, P03, P04                                                | To use P02/SO11, P03/SI11, and P04/SCK11 as general-purpose ports, set serial operation mode register 11 (CSIM11) and serial clock selection register 11 (CSIC11) to the default status (00H).                                                                                                                           | p. 79                                                                                          |       |  |
| 0         |                |                        | P10, P11, P12                                                | To use P10/SCK10/TxD0, P11/SI10/RxD0, and P12/SO10 as general-purpose ports, set serial operation mode register 10 (CSIM10) and serial clock selection register 10 (CSIC10) to the default status (00H).                                                                                                                 | p. 83                                                                                          |       |  |
|           | Hard           | Hard                   |                                                              | P31                                                                                                                                                                                                                                                                                                                      | In the $\mu$ PD78F0148HD, be sure to pull the P31 pin down after reset to prevent malfunction. | p. 89 |  |
|           |                |                        | P66                                                          | P66 can be used as an I/O port when an external wait is not used in external memory expansion mode.                                                                                                                                                                                                                      | p. 93                                                                                          |       |  |
|           | Soft           |                        | -                                                            | In the case of a 1-bit memory manipulation instruction, although a single bit is manipulated, the port is accessed as an 8-bit unit. Therefore, on a port with a mixture of input and output pins, the output latch contents for pins specified as input are undefined, even for bits other than the manipulated bit.    | p. 108                                                                                         |       |  |
| Chapter 5 | Hard           | External bus interface | _                                                            | When the external wait function is not used, the $\overline{\text{WAIT}}$ pin can be used as a port in all modes.                                                                                                                                                                                                        | p. 109                                                                                         |       |  |
| Cha       | Soft           |                        | MM: Memory<br>expansion wait                                 | To control wait with external wait pin, be sure to set $\overline{WAIT}/P66$ pin to input mode (set bit 6 (PM66) of port mode register 6 (PM6) to 1).                                                                                                                                                                    | p. 113                                                                                         |       |  |
|           | Hard           |                        | setting register                                             | If the external wait pin is not used for wait control, the $\overline{\text{WAIT}}/\text{P66}$ pin can be used as an I/O port pin.                                                                                                                                                                                       | p. 113                                                                                         |       |  |

|           |                |                        |                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | (2     | 26) |
|-----------|----------------|------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|
| Chapter   | Classification | Function               | Details of<br>Function                           | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Pag    | e   |
| Chapter 6 | Soft           | -                      | PCC:<br>Processor clock<br>control register      | Be sure to clear bit 3 to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | p. 123 |     |
| 0         |                | Internal<br>oscillator | RCM: internal<br>oscillation<br>mode register    | Make sure that bit 1 (MCS) of the main clock mode register (MCM) is 1 before setting RSTOP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | p. 124 |     |
|           | Hard           | Main clock             | MCM: Main<br>clock mode<br>register              | When the internal oscillation clock is selected as the clock to be supplied to the CPU, the divided clock of the internal oscillator output (fx) is supplied to the peripheral hardware (fx = 240 kHz (TYP.)).<br>Operation of the peripheral hardware with the internal oscillation clock cannot be guaranteed. Therefore, when the internal oscillation clock is selected as the clock supplied to the CPU, do not use peripheral hardware. In addition, stop the peripheral hardware before switching the clock supplied to the CPU from the high-speed system clock to the internal oscillation clock. Note, however, that the following peripheral hardware can be used when the CPU operates on the internal oscillation clock.<br>• Watchdog timer<br>• Clock monitor<br>• 8-bit timer H1 when $f_R/2^7$ is selected as count clock<br>• Peripheral hardware selecting external clock as the clock source (Except when external count clock of TMOn (n = 0, 1) is selected (TI00n valid edge)) | p. 125 |     |
|           |                | Subsystem<br>clock     |                                                  | Set MCS = 1 and MCM0 = 1 before switching subsystem clock operation to high-<br>speed system clock operation (bit 4 (CSS) of the processor clock control register<br>(PCC) is changed from 1 to 0).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | p. 125 |     |
|           | Soft           |                        | MOC: Main<br>OSC control<br>register             | Make sure that bit 1 (MCS) of the main clock mode register (MCM) is 0 before setting MSTOP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | p. 126 |     |
|           |                | Subsystem<br>clock     |                                                  | To stop high-speed system clock oscillation when the CPU is operating on the subsystem clock, set bit 7 (MCC) of the processor clock control register (PCC) to 1 (setting by MSTOP is not possible).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | p. 126 |     |
|           |                | Main clock             | OSTC:<br>Oscillation                             | After the above time has elapsed, the bits are set to 1 in order from MOST11 and remain 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | p. 127 |     |
|           |                | time cou               | stabilization<br>time counter<br>status register | <ul> <li>If the STOP mode is entered and then released while the internal oscillation clock is being used as the CPU clock, set the oscillation stabilization time as follows.</li> <li>Desired OSTC oscillation stabilization time ≤ Oscillation stabilization time set by OSTS</li> <li>The oscillation stabilization time counter counts up to the oscillation stabilization time set by OSTS. Note, therefore, that only the status up to the oscillation stabilization stabilization time set by OSTS is set to OSTC after STOP mode is released.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                     | p. 127 |     |
|           | Hard           |                        |                                                  | The wait time when STOP mode is released does not include the time after STOP mode release until clock oscillation starts ("a" below) regardless of whether STOP mode is released by RESET input or interrupt generation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | p. 127 |     |

|           |                | Γ                                                                                    |                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | (3/2     | 6)                                                                                                                                                                                                                     |          |
|-----------|----------------|--------------------------------------------------------------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Chapter   | Classification | Function                                                                             | Details of<br>Function       | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Page     |                                                                                                                                                                                                                        |          |
| Chapter 6 | Soft           | Main<br>clock                                                                        | OSTS:<br>Oscillation         | To set the STOP mode when the high-speed system clock is used as the CPU clock, set OSTS before executing a STOP instruction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | p. 128 [ |                                                                                                                                                                                                                        |          |
| Сһа       | Cliap          |                                                                                      | stabilization<br>time select | Before setting OSTS, confirm with OSTC that the desired oscillation stabilization time has elapsed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | p. 128 [ |                                                                                                                                                                                                                        |          |
|           |                |                                                                                      | register                     | <ul> <li>If the STOP mode is entered and then released while the internal oscillation clock is being used as the CPU clock, set the oscillation stabilization time as follows.</li> <li>Desired OSTC oscillation stabilization time ≤ Oscillation stabilization time set by OSTS</li> <li>The oscillation stabilization time counter counts up to the oscillation stabilization time set by OSTS. Note, therefore, that only the status up to the oscillation stabilization stabilization time set by OSTS is set to OSTC after STOP mode is released.</li> </ul>                                                                                                                                                                                                                                                                  | p. 128 [ |                                                                                                                                                                                                                        |          |
|           | Hard           | Hard                                                                                 |                              | The wait time when STOP mode is released does not include the time after STOP mode release until clock oscillation starts ("a" below) regardless of whether STOP mode is released by RESET input or interrupt generation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | p. 128 [ |                                                                                                                                                                                                                        |          |
|           |                | High-<br>speed<br>system<br>clock<br>oscillator,<br>subsystem<br>clock<br>oscillator | _                            | <ul> <li>When using the high-speed system clock oscillator and subsystem clock oscillator, wire as follows in the area enclosed by the broken lines in the Figures 6-8 and 6-9 to avoid an adverse effect from wiring capacitance.</li> <li>Keep the wiring length as short as possible.</li> <li>Do not cross the wiring with the other signal lines.</li> <li>Do not route the wiring near a signal line through which a high fluctuating current flows.</li> <li>Always make the ground point of the oscillator capacitor the same potential as Vss. Do not ground the capacitor to a ground pattern through which a high current flows.</li> <li>Do not fetch signals from the oscillator.</li> <li>Note that the subsystem clock oscillator is designed as a low-amplitude circuit for reducing power consumption.</li> </ul> | p. 130   |                                                                                                                                                                                                                        |          |
|           |                | Prescaler                                                                            | Ι                            | When the internal oscillation clock is selected as the clock supplied to the CPU, the prescaler generates various clocks by dividing the internal oscillator output (fx = $240 \text{ kHz}$ (TYP.)).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | p. 132 [ |                                                                                                                                                                                                                        |          |
|           | Soft           | Internal<br>oscillator                                                               | _                            | The RSTOP setting is valid only when "Can be stopped by software" is set for the internal oscillator by the option byte.<br>To calculate the maximum time, set $f_R = 120$ kHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | p. 139   |                                                                                                                                                                                                                        |          |
|           |                | CPU<br>clock                                                                         | _                            | Selection of the CPU clock cycle division factor (PCC0 to PCC2) and switchover<br>from the high-speed system clock to the subsystem clock (changing CSS from 0<br>to 1) should not beset simultaneously.<br>Simultaneous setting is possible, however, for selection of the CPU clock cycle<br>division factor (PCC0 to PCC2) and switchover from the subsystem clock to the<br>high-speed system clock (changing CSS from 1 to 0).<br>While the CPU is operating on internal oscillator, setting the following values is                                                                                                                                                                                                                                                                                                          | p. 141   |                                                                                                                                                                                                                        |          |
|           |                |                                                                                      |                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          | while the CPO is operating on internal oscillator, setting the following values is prohibited.<br>• CSS, PCC2, PCC1, PCC0 = 0, 0, 1, 0<br>• CSS, PCC2, PCC1, PCC0 = 0, 0, 1, 1<br>• CSS, PCC2, PCC1, PCC0 = 0, 1, 0, 0 | μ. 141 L |

|           | c              | E                                              | Dataila of                                                | Ocutions                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1                           | /26) |
|-----------|----------------|------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|
| Chapter   | Classification | Function                                       | Details of<br>Function                                    | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                     | Page                        | •    |
| Chapter 7 | Soft           | 16-bit<br>timer/                               | CR00n: 16-bit<br>timer                                    | Set a value other than 0000H in CR00n in the mode in which clear & start occurs on a match of TM0n and CR00n.                                                                                                                                                                                                                                                                                                                                | p. 151                      |      |
| Cha       |                | event<br>counters<br>00, 01<br>(TM00,<br>TM01) | capture/compare<br>register 00n                           | If CR00n is cleared to 0000H in the free-running mode and in the clear mode<br>using the valid edge of the TI00n pin, an interrupt request (INTTM00n) is<br>generated when the value of CR00n changes from 0000H to 0001H following<br>TM0n overflow (FFFFH). In addition, INTTM00n is generated after a match<br>between TM0n and CR00n, after detecting the valid edge of the TI01n pin, or<br>the timer is cleared by a one-shot trigger. | p. 151                      |      |
|           | Hard           |                                                |                                                           | When the valid edge of the TI01n pin is used, P01 or P06 cannot be used as the timer output pin (TO0n). When P01 or P06 is used as the TO0n pin, the valid edge of the TI01n pin cannot be used.                                                                                                                                                                                                                                             | p. 151                      |      |
|           |                |                                                |                                                           | When CR00n is used as a capture register, read data is undefined if the register read time and capture trigger input conflict (the capture data itself is the correct value). If a timer count stop and a capture trigger input conflict, the captured data is undefined.                                                                                                                                                                    | p. 151                      |      |
|           | Soft           |                                                |                                                           | Do not rewrite CR00n during TM0n operation.                                                                                                                                                                                                                                                                                                                                                                                                  | pp. 151,<br>164, 169<br>181 |      |
|           |                |                                                | CR01n: 16-bit<br>timer<br>capture/compare<br>register 01n | If the CR01n register is cleared to 0000H, an interrupt request (INTTM01n) is generated when the value of CR01n changes from 0000H to 0001H following TM0n overflow (FFFFH). In addition, INTTM01n is generated after a match between TM0n and CR01n, after detecting the valid edge of the TI00n pin, or the timer is cleared by a one-shot trigger.                                                                                        | p. 152                      |      |
|           | Hard           |                                                |                                                           | When CR01n is used as a capture register, read data is undefined if the register read time and capture trigger input conflict (the capture data itself is the correct value).<br>If count stop input and capture trigger input conflict, the captured data is undefined.                                                                                                                                                                     | p. 152                      |      |
|           | Soft           |                                                |                                                           | CR01n can be rewritten during TM0n operation. For details, see Caution 2 in Figure 7-20.                                                                                                                                                                                                                                                                                                                                                     | p. 152                      |      |
|           |                |                                                | TMC0n: 16-bit<br>timer mode<br>control register<br>0n     | 16-bit timer counter 0n (TM0n) starts operation at the moment TMC0n2 and TMC0n3 are set to values other than 0, 0 (operation stop mode), respectively. Set TMC0n2 and TMC0n3 to 0, 0 to stop the operation.                                                                                                                                                                                                                                  | p. 153                      |      |
|           |                |                                                | TMC00: 16-bit<br>timer mode<br>control register           | Timer operation must be stopped before writing to bits other than the OVF00 flag.<br>Set the valid edge of the TI000/P00 pin using prescaler mode register 00 (PRM00).                                                                                                                                                                                                                                                                       | p. 154<br>p. 154            |      |
|           |                |                                                | 00                                                        | If the following modes: the mode in which clear & start occurs on match between TM00 and CR000, the mode in which clear & start occurs at the TI000 pin valid edge, or free-running mode is selected, when the set value of CR000 is FFFFH and the TM00 value changes from FFFFH to 0000H, the OVF00 flag is set to 1.                                                                                                                       | p. 154                      |      |
|           |                |                                                | TMC01: 16-bit<br>timer mode                               | Timer operation must be stopped before writing to bits other than the OVF01 flag.<br>Set the valid edge of the TI001/P05 pin using prescaler mode register                                                                                                                                                                                                                                                                                   | p. 155<br>p. 155            |      |
|           |                |                                                | control register<br>01                                    | 01(PRM01).<br>If the following modes: the mode in which clear & start occurs on match between<br>TM01 and CR001, the mode in which clear & start occurs at the TI001 pin valid<br>edge, or free-running mode is selected, when the set value of CR001 is FFFFH<br>and the TM01 value changes from FFFFH to 0000H, the OVF01 flag is set to 1.                                                                                                | p. 155                      |      |

|           | _              |                             | Γ                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | T Ì    | 5/26) |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|-----------|----------------|-----------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|--|--|--|-----------------------------------------------------------------------------------------|--------|-----|--|--|--|--|--|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|
| Chapter   | Classification | Function                    | Details of<br>Function                     | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Pa     | je    |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
| er 7      | Soft           | 16-bit                      | CRC00:                                     | Timer operation must be stopped before setting CRC00.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | p. 156 | ; 🗆   |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
| Chapter 7 | 0,             | timer/<br>event<br>counters | Capture/<br>compare control<br>register 00 | When the mode in which clear & start occurs on a match between TM00 and CR000 is selected with 16-bit timer mode control register 00 (TMC00), CR000 should not be specified as a capture register.                                                                                                                                                                                                                                                                                                                                                                                  | p. 156 | ;     |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           | Hard           | 00, 01<br>(TM00,<br>TM01)   |                                            | To ensure that the capture operation is performed properly, the capture trigger requires a pulse longer than two cycles of the count clock selected by prescaler mode register 00 (PRM00).                                                                                                                                                                                                                                                                                                                                                                                          | p. 156 | ;     |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           | Soft           |                             | CRC01:                                     | Timer operation must be stopped before setting CRC01.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | p. 157 | , 🗌   |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           | S              |                             | Capture/<br>compare control<br>register 01 | When the mode in which clear & start occurs on a match between TM01 and CR001 is selected with 16-bit timer mode control register 01 (TMC01), CR001 should not be specified as a capture register.                                                                                                                                                                                                                                                                                                                                                                                  | p. 157 | , 🗌   |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           | Hard           |                             |                                            | To ensure that the capture operation is performed properly, the capture trigger requires a pulse longer than two cycles of the count clock selected by prescaler mode register 01 (PRM01).                                                                                                                                                                                                                                                                                                                                                                                          | p. 157 | , 🗆   |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           | Soft           |                             | TOC00: 16-bit                              | Timer operation must be stopped before setting other than TOC004.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | p. 158 | ; 🗆   |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           | 0              |                             | timer output                               | If LVS00 and LVR00 are read, 0 is read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | p. 158 | ; 🗆   |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           |                |                             | control register<br>00                     | OSPT00 is automatically cleared after data is set, so 0 is read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | p. 158 | ; 🗆   |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           |                |                             |                                            | Do not set OSPT00 to 1 other than in one-shot pulse output mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | p. 158 | ;     |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           | Hard           |                             |                                            | A write interval of two cycles or more of the count clock selected by prescaler mode register 00 (PRM00) is required to write to OSPT00 successively.                                                                                                                                                                                                                                                                                                                                                                                                                               | p. 158 | ; 🗆   |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           | Soft           |                             |                                            | Do not set LVS00 to 1 before TOE00, and do not set LVS00 and TOE00 to 1 simultaneously.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | p. 158 | ; 🗆   |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           |                |                             |                                            | Perform <1> and <2> below in the following order, not at the same time.<br><1> Set TOC001, TOC004, TOE00, OSPE00: Timer output operation setting<br><2> Set LVS00, LVR00: Timer output F/F setting                                                                                                                                                                                                                                                                                                                                                                                  | p. 158 | ; 🗆   |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           |                |                             | TOC01: 16-bit                              | Timer operation must be stopped before setting other than TOC014.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | p. 159 | , 🗆   |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           |                |                             | timer output                               | If LVS01 and LVR01 are read, 0 is read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | p. 159 | , 🗆   |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           |                |                             | control register<br>01                     | OSPT01 is automatically cleared after data is set, so 0 is read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | p. 159 | , 🗆   |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           |                |                             |                                            | Do not set OSPT01 to 1 other than in one-shot pulse output mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | p. 159 | )     |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           | Hard           |                             |                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |       |  |  |  |                                                                                         |        |     |  |  |  |  |  | A write interval of two cycles or more of the count clock selected by prescaler mode register 01 (PRM01) is required to write to OSPT01 successively. | p. 159 | , 🗆 |
|           | Soft           |                             |                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |       |  |  |  | Do not set LVS01 to 1 before TOE01, and do not set LVS01 and TOE01 to 1 simultaneously. | p. 159 | , 🗆 |  |  |  |  |  |                                                                                                                                                       |        |     |
|           |                |                             |                                            | Perform <1> and <2> below in the following order, not at the same time.<br><1> Set TOC011, TOC014, TOE01, OSPE01: Timer output operation setting<br><2> Set LVS01, LVR01: Timer output F/F setting                                                                                                                                                                                                                                                                                                                                                                                  | p. 159 | , 🗆   |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           | Hard           |                             | PRM00:<br>Prescaler mode<br>register 00    | When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 16-bit timer/event counter 00 is not guaranteed. When an external clock is used and when the internal oscillation clock is selected and supplied to the CPU, the operation of 16-bit timer/event counter 00 is not guaranteed, either, because the internal oscillation clock is supplied as the sampling clock to eliminate noise. | p. 161 |       |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           | Soft           |                             |                                            | Always set data to PRM00 after stopping the timer operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | p. 161 |       |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |
|           |                |                             |                                            | If the valid edge of the TI000 pin is to be set for the count clock, do not set the clear & start mode using the valid edge of the TI000 pin and the capture trigger.                                                                                                                                                                                                                                                                                                                                                                                                               | p. 161 |       |  |  |  |                                                                                         |        |     |  |  |  |  |  |                                                                                                                                                       |        |     |

|           | c              |                                                                    |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | r                                                                                                                                                                     | <u>`</u> | /26) |  |
|-----------|----------------|--------------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|--|
| Chapter   | Classification | Function                                                           | Details of<br>Function                                     | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | F                                                                                                                                                                     | 'age     | 9    |  |
| Chapter 7 | Soft           | 16-bit<br>timer/<br>event<br>counters<br>00, 01<br>(TM00,<br>TM01) | PRM00:<br>Prescaler mode<br>register 00                    | If the TI000 or TI010 pin is high level immediately after system reset, the rising edge is immediately detected after the rising edge or both the rising and falling edges are set as the valid edge(s) of the TI000 pin or TI010 pin to enable the operation of 16-bit timer counter 00 (TM00). Care is therefore required when pulling up the TI000 or TI010 pin. However, if the TI000 or TI010 pin is high level when re-enabling operation after the operation has been stopped, the rising edge is not detected.                                                              | p. 1                                                                                                                                                                  | 61       |      |  |
|           | Hard           |                                                                    |                                                            | When the valid edge of the TI010 pin is used, P01 cannot be used as the timer output pin (TO00). When P01 is used as the TO00 pin, the valid edge of the TI010 pin cannot be used.                                                                                                                                                                                                                                                                                                                                                                                                  | p. 1                                                                                                                                                                  | 61       |      |  |
|           |                |                                                                    | PRM01:<br>Prescaler mode<br>register 01                    | When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 16-bit timer/event counter 00 is not guaranteed. When an external clock is used and when the internal oscillation clock is selected and supplied to the CPU, the operation of 16-bit timer/event counter 00 is not guaranteed, either, because the internal oscillation clock is supplied as the sampling clock to eliminate noise. | p. 1                                                                                                                                                                  | 63       |      |  |
|           | Soft           |                                                                    |                                                            | Always set data to PRM01 after stopping the timer operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | p. 1                                                                                                                                                                  | 63       |      |  |
|           |                |                                                                    |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | If the valid edge of the TI001 pin is to be set for the count clock, do not set the clear & start mode using the valid edge of the TI001 pin and the capture trigger. | p. 1     | 63   |  |
|           |                |                                                                    |                                                            | If the TI001 or TI011 pin is high level immediately after system reset, the rising edge is immediately detected after the rising edge or both the rising and falling edges are set as the valid edge(s) of the TI001 pin or TI011 pin to enable the operation of 16-bit timer counter 01 (TM01). Care is therefore required when pulling up the TI001 or TI011 pin. However, if the TI001 or TI011 pin is high level when re-enabling operation after the operation has been stopped, the rising edge is not detected.                                                              | p. 1                                                                                                                                                                  | 63       |      |  |
|           | Hard           |                                                                    |                                                            | When the valid edge of the TI011 pin is used, P06 cannot be used as the timer output pin (TO01). When P06 is used as the TO01 pin, the valid edge of the TI011 pin cannot be used.                                                                                                                                                                                                                                                                                                                                                                                                  | p. 1                                                                                                                                                                  | 63       |      |  |
|           | Soft           |                                                                    | CR01n: 16-bit<br>timer capture/<br>compare<br>register 01n | To change the value of the duty factor (the value of the CR01n register) during operation, see Caution 2 in Figure 7-20 PPG Output Operation Timing.                                                                                                                                                                                                                                                                                                                                                                                                                                | p. 1                                                                                                                                                                  | 67       |      |  |
|           |                |                                                                    | CR00n, CR01n:<br>16-bit timer                              | Values in the following range should be set in CR00n and CR01n: $0000H \le CR01n < CR00n \le FFFFH$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | p. 1                                                                                                                                                                  | 68       |      |  |
|           |                |                                                                    | capture/compare<br>registers 00n,<br>01n                   | The pulse generated through PPG output has a cycle of [CR00n setting value + 1], and a duty of [(CR01n setting value + 1)/(CR00n setting value + 1)].                                                                                                                                                                                                                                                                                                                                                                                                                               | p. 1                                                                                                                                                                  | 68       |      |  |
|           |                |                                                                    | PPG output                                                 | In the PPG output operation, change the pulse width (rewrite CR01n) during<br>TM0n operation using the following procedure.<br><1> Disable the timer output inversion operation by match of TM0n and CR01n<br>(TOC0n4 = 0)<br><2> Disable the INTTM01n interrupt (TMMK01n = 1)<br><3> Rewrite CR01n<br><4> Wait for 1 cycle of the TM0n count clock<br><5> Enable the timer output inversion operation by match of TM0n and CR01n<br>(TOC0n4 = 1)<br><6> Clear the interrupt request flag of INTTM01n (TMIF01n = 0)<br><7> Enable the INTTM01n interrupt (TMMK01n = 0)              | p. 1                                                                                                                                                                  | 69       |      |  |

| Chapter   | Classification | Function                  | Details of<br>Function                              | Cautions                                                                                                                                                                                                                                                                                                                                                                                                   | (7<br>Paç | 7/26)<br>je |
|-----------|----------------|---------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------|
| Chapter 7 | Soft           | 16-bit<br>timer/          | Pulse width measurement                             | To use two capture registers, set the TI00n and TI01n pins.                                                                                                                                                                                                                                                                                                                                                | p. 170    |             |
| Chap      |                | event<br>counters         | External event counter                              | When reading the external event counter count value, TM0n should be read.                                                                                                                                                                                                                                                                                                                                  | p. 180    |             |
|           |                | 00, 01<br>(TM00,<br>TM01) | One-shot pulse<br>output:<br>Software trigger       | Do not set the OSPT0n bit to 1 while the one-shot pulse is being output. To output the one-shot pulse again, wait until the current one-shot pulse output is completed.                                                                                                                                                                                                                                    | p. 183    |             |
|           | Hard           |                           |                                                     | When using the one-shot pulse output of 16-bit timer/event counter 0n with a software trigger, do not change the level of the TI00n pin or its alternate-function port pin.<br>Because the external trigger is valid even in this case, the timer is cleared and started even at the level of the TI00n pin or its alternate-function port pin, resulting in the output of a pulse at an undesired timing. | p. 183    |             |
|           | Soft           |                           |                                                     | Do not set the CR00n and CR01n registers to 0000H.                                                                                                                                                                                                                                                                                                                                                         | p. 184    |             |
|           | S              |                           |                                                     | 16-bit timer counter 0n starts operating as soon as a value other than 00 (operation stop mode) is set to the TMC0n3 and TMC0n2 bits.                                                                                                                                                                                                                                                                      | р. 185    |             |
|           | Hard           |                           | One-shot pulse<br>output: External<br>trigger       | Do not input the external trigger again while the one-shot pulse is output.<br>To output the one-shot pulse again, wait until the current one-shot pulse output is<br>completed.                                                                                                                                                                                                                           | p. 185    |             |
|           | Soft           |                           |                                                     | Do not set the CR00n and CR01n registers to 0000H.                                                                                                                                                                                                                                                                                                                                                         | p. 186    | ;           |
|           | Š              |                           |                                                     | 16-bit timer counter 0n starts operating as soon as a value other than 00 (operation stop mode) is set to the TMC0n3 and TMC0n2 bits.                                                                                                                                                                                                                                                                      | p. 187    |             |
|           | Hard           |                           | Timer start<br>errors                               | An error of up to one clock may occur in the time required for a match signal to be generated after timer start. This is because 16-bit timer counter 0n (TM0n) is started asynchronously to the count clock.                                                                                                                                                                                              | p. 188    |             |
|           | Soft           |                           | 16-bit timer<br>capture/compare<br>register setting | In the mode in which clear & start occurs on a match between TM0n and CR00n, set 16-bit timer capture/compare register 00n (CR00n) to other than 0000H. This means a 1-pulse count operation cannot be performed when 16-bit timer/event counter 0n is used as an external event counter.                                                                                                                  | p. 188    |             |
|           |                |                           | Capture register<br>data retention<br>timing        | The values of 16-bit timer capture/compare registers 00n and 01n (CR00n and CR01n) are not guaranteed after 16-bit timer/event counter 0n has been stopped.                                                                                                                                                                                                                                                | p. 188    |             |
|           |                |                           | Valid edge<br>setting                               | Set the valid edge of the TI00n pin after setting bits 2 and 3 (TMC0n2 and TMC0n3) of 16-bit timer mode control register 0n (TMC0n) to 0, 0, respectively, and then stopping timer operation. The valid edge is set using bits 4 and 5 (ES0n0 and ES0n1) of prescaler mode register 0n (PRM0n).                                                                                                            | p. 188    |             |
|           |                |                           | One-shot pulse<br>output:<br>Software trigger       | When a one-shot pulse is output, do not set the OSPT0n bit to 1 again. To output the one-shot pulse again, wait until the current one-shot pulse output is completed.                                                                                                                                                                                                                                      | p. 188    |             |
|           |                |                           | One-shot pulse<br>output: External<br>trigger       | Do not input the external trigger again while a one-shot pulse is output.<br>To output the one-shot pulse again, wait until the current one-shot pulse output is<br>completed.                                                                                                                                                                                                                             | p. 188    |             |
|           | Hard           |                           | One-shot pulse<br>output function                   | When using the one-shot pulse output of 16-bit timer/event counter 0n with a software trigger, do not change the level of the TI00n pin or its alternate function port pin.<br>Because the external trigger is valid even in this case, the timer is cleared and started even at the level of the TI00n pin or its alternate function port pin, resulting in the output of a pulse at an undesired timing. | p. 188    |             |

|           | -              |                                                                    | 1                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1                                                                                                                               |     | /26) |                                                                                                                                                                                       |    |     |
|-----------|----------------|--------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|
| Chapter   | Classification | Function                                                           | Details of<br>Function  | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                 | Pag | e    |                                                                                                                                                                                       |    |     |
| Chapter 7 | Soft           | 16-bit<br>timer/<br>event<br>counters<br>00, 01<br>(TM00,<br>TM01) | OVF0n flag<br>operation | The OVF0n flag is also set to 1 in the following case.<br>When any of the following modes is selected: the mode in which clear & start occurs on a match between TM0n and CR00n, the mode in which clear & start occurs at the TI00n valid edge, or the free-running mode<br>$\rightarrow$ CR00n is set to FFFFH<br>$\rightarrow$ TM0n is counted up from FFFFH to 0000H.                                                                                                                                                               | p.                                                                                                                              | 189 |      |                                                                                                                                                                                       |    |     |
|           |                |                                                                    |                         | Even if the OVF0n flag is cleared before the next count clock is counted (before TM0n becomes 0001H) after the occurrence of TM0n overflow, the OVF0n flag is re-set newly so this clear is not valid.                                                                                                                                                                                                                                                                                                                                  | p.                                                                                                                              | 189 |      |                                                                                                                                                                                       |    |     |
|           |                |                                                                    | Conflict<br>operation   | When a read period of the 16-bit timer capture/compare register (CR00n/CR01n) and a capture trigger input (CR00n/CR01n used as capture register) conflict, the priority is given to the capture trigger input. The data read from CR00n/CR01n is undefined.                                                                                                                                                                                                                                                                             | p.                                                                                                                              | 189 |      |                                                                                                                                                                                       |    |     |
|           |                |                                                                    |                         | Timer operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Even if 16-bit timer counter 0n (TM0n) is read, the value is not captured by 16-bit timer capture/compare register 01n (CR01n). | p.  | 190  |                                                                                                                                                                                       |    |     |
|           | Hard           |                                                                    |                         | Regardless of the CPU's operation mode, when the timer stops, the input signals to the TI00n/TI01n pins are not acknowledged.                                                                                                                                                                                                                                                                                                                                                                                                           | p.                                                                                                                              | 190 |      |                                                                                                                                                                                       |    |     |
|           |                |                                                                    |                         | The one-shot pulse output mode operates correctly only in the free-running mode<br>and the mode in which clear & start occurs at the TI00n valid edge. In the mode<br>in which clear & start occurs on a match between the TM0n register and CR00n<br>register, one-shot pulse output is not possible because an overflow does not<br>occur.                                                                                                                                                                                            | p.                                                                                                                              | 190 |      |                                                                                                                                                                                       |    |     |
|           |                |                                                                    | Capture<br>operation    | If the TI00n pin valid edge is specified as the count clock, a capture operation by the capture register specified as the trigger for the TI00n pin is not possible.                                                                                                                                                                                                                                                                                                                                                                    | p.                                                                                                                              | 190 |      |                                                                                                                                                                                       |    |     |
|           |                |                                                                    |                         | To ensure the reliability of the capture operation, the capture trigger requires a pulse longer than two cycles of the count clock selected by prescaler mode register 0n (PRM0n).                                                                                                                                                                                                                                                                                                                                                      | p.                                                                                                                              | 190 |      |                                                                                                                                                                                       |    |     |
|           |                |                                                                    |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                 |     |      | The capture operation is performed at the falling edge of the count clock. An interrupt request input (INTTM00n/INTTM01n), however, is generated at the rise of the next count clock. | p. | 190 |
|           |                |                                                                    | Compare operation       | A capture operation may not be performed for CR00n/CR01n set in compare mode even if a capture trigger has been input.                                                                                                                                                                                                                                                                                                                                                                                                                  | p.                                                                                                                              | 190 |      |                                                                                                                                                                                       |    |     |
|           |                |                                                                    | Edge detection          | If the TI00n or TI01n pin is high level immediately after system reset and the rising edge or both the rising and falling edges are specified as the valid edge of the TI00n or TI01n pin to enable the 16-bit timer counter 0n (TM0n) operation, a rising edge is detected immediately after the operation is enabled. Be careful therefore when pulling up the TI00n or TI01n pin. However, if the TI00n or TI01n pin is high level when re-enabling operation after the operation has been stopped, the rising edge is not detected. | p.                                                                                                                              | 190 |      |                                                                                                                                                                                       |    |     |
|           |                |                                                                    |                         | The sampling clock used to remove noise differs when the TI00n pin valid edge is used as the count clock and when it is used as a capture trigger. In the former case, the count clock is fx, and in the latter case the count clock is selected by prescaler mode register 0n (PRM0n). The capture operation is started only after a valid edge is detected twice by sampling, thus eliminating noise with a short pulse width.                                                                                                        | p.                                                                                                                              | 190 |      |                                                                                                                                                                                       |    |     |

|           |                |                                     | ſ                                                                                                    |                                                                                                                                                                                                                                                                                                 |          | (9         | /26) |
|-----------|----------------|-------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|------|
| Chapter   | Classification | Function                            | Details of<br>Function                                                                               | Cautions                                                                                                                                                                                                                                                                                        |          | Pag        | Э    |
| Chapter 8 | Soft           | 8-bit<br>timer/                     | CR5n: 8-bit<br>timer compare                                                                         | In the mode in which clear & start occurs on a match of TM5n and CR5n (TMC5n6 = 0), do not write other values to CR5n during operation.                                                                                                                                                         | p.       | 194        |      |
| Cha       |                | event<br>counters                   | register 5n                                                                                          | In PWM mode, make the CR5n rewrite interval 3 count clocks of the count clock (clock selected by TCL5n) or more.                                                                                                                                                                                | p.       | 194        |      |
|           | Hard           | 50, 51<br>(TM50,<br>TM51)           | 50, clock selection                                                                                  | When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 8-bit timer/event counter 50 is not guaranteed. | p.       | 195        |      |
|           | Soft           |                                     |                                                                                                      | When rewriting TCL50 to other data, stop the timer operation beforehand.                                                                                                                                                                                                                        | p.       | 195        |      |
|           | 0)             |                                     |                                                                                                      | Be sure to clear bits 3 to 7 to 0.                                                                                                                                                                                                                                                              | p.       | 195        |      |
|           |                |                                     | TCL51: Timer<br>clock selection<br>register 51                                                       | When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 8-bit timer/event counter 51 is not guaranteed. | p.       | 196        |      |
|           |                |                                     |                                                                                                      | When rewriting TCL51 to other data, stop the timer operation beforehand.                                                                                                                                                                                                                        | p.       | 196        |      |
|           |                |                                     |                                                                                                      | Be sure to clear bits 3 to 7 to 0.                                                                                                                                                                                                                                                              | p.       | 196        |      |
|           |                |                                     | TMC5n: 8-bit                                                                                         | The settings of LVS5n and LVR5n are valid in other than PWM mode.                                                                                                                                                                                                                               | p.       | 198        |      |
|           |                |                                     | timer mode<br>control register<br>5n<br>Interval<br>timer/square<br>waveform<br>output<br>PWM output | Perform <1> to <4> below in the following order, not at the same time.<br><1> Set TMC5n1, TMC5n6: Operation mode setting<br><2> Set TOE5n to enable output: Timer output enable<br><3> Set LVS5n, LVR5n (see Caution 1): Timer F/F setting<br><4> Set TCE5n                                     | p.       | 198        |      |
|           |                |                                     |                                                                                                      | Stop operation before rewriting TMC5n6.                                                                                                                                                                                                                                                         | p.       | 198        |      |
|           |                |                                     |                                                                                                      | Do not write other values to CR5n during operation.                                                                                                                                                                                                                                             | рр<br>20 | . 200<br>3 |      |
|           |                |                                     |                                                                                                      | In PWM mode, make the CR5n rewrite interval 3 count clocks of the count clock (clock selected by TCL5n) or more.                                                                                                                                                                                | p.       | 204        |      |
|           |                |                                     |                                                                                                      | When reading from CR5n between <1> and <2> in Figure 8-15, the value read differs from the actual value (read value: M, actual value of CR5n: N).                                                                                                                                               | p.       | 207        |      |
|           | Hard           |                                     | Timer start error                                                                                    | An error of up to one clock may occur in the time required for a match signal to be generated after timer start. This is because 8-bit timer counters 50 and 51 (TM50, TM51) are started asynchronously to the count clock.                                                                     | p.       | 208        |      |
| Chapter 9 | Soft           | 8-bit<br>timers H0,<br>H1<br>(TMH0, | CMP0n: 8-bit<br>timer H<br>compare<br>register 0n                                                    | CMP0n cannot be rewritten during timer count operation.                                                                                                                                                                                                                                         | p.       | 212        |      |
|           |                | TMH1)                               | CMP1n: 8-bit<br>timer H<br>compare<br>register 1n                                                    | In the PWM output mode and carrier generator mode, be sure to set CMP1n when starting the timer count operation (TMHEn = 1) after the timer count operation was stopped (TMHEn = 0) (be sure to set again even if setting the same value to CMP1n).                                             | p.       | 212        |      |
|           | Hard           |                                     | TMHMD0: 8-bit<br>timer H mode<br>register 0                                                          | When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the Internal oscillation clock, the operation of 8-bit timer H0 is not guaranteed.               | p.       | 215        |      |

|            |                | r                                   | <b>-</b>                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                           | (10    | )/26) |
|------------|----------------|-------------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| Chapter    | Classification | Function                            | Details of<br>Function                         | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                  | Pag    | le    |
| er 9       | Soft           | 8-bit                               | TMHMD0: 8-bit                                  | When TMHE0 = 1, setting the other bits of the TMHMD0 register is prohibited.                                                                                                                                                                                                                                                                                                                                                              | p. 215 |       |
| Chapter 9  | S              | timers H0,<br>H1<br>(TMH0,<br>TMH1) | timer H mode<br>register 0                     | In the PWM output mode, be sure to set 8-bit timer H compare register 10 (CMP10) when starting the timer count operation (TMHE0 = 1) after the timer count operation was stopped (TMHE0 = 0) (be sure to set again even if setting the same value to CMP10).                                                                                                                                                                              | p. 215 |       |
|            | Hard           |                                     | TMHMD1: 8-bit<br>timer H mode<br>register 1    | When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the count clock is the internal oscillation clock, the operation of 8-bit timer H1 is not guaranteed (except when CKS12, CKS11, CKS10 = 1, 0, 1 $(f_{R}/2^7)$ ).                                                                                              | p. 217 |       |
|            | Soft           |                                     |                                                | When TMHE1 = 1, setting the other bits of the TMHMD1 register is prohibited.                                                                                                                                                                                                                                                                                                                                                              | p. 217 |       |
|            | S              |                                     |                                                | In the PWM output mode and carrier generator mode, be sure to set 8-bit timer H compare register 11 (CMP11) when starting the timer count operation (TMHE1 = 1) after the timer count operation was stopped (TMHE1 = 0) (be sure to set again even if setting the same value to CMP11).                                                                                                                                                   | p. 217 |       |
|            |                |                                     |                                                | When the carrier generator mode is used, set so that the count clock frequency of TMH1 becomes more than 6 times the count clock frequency of TM51.                                                                                                                                                                                                                                                                                       | p. 217 |       |
|            | Hard           |                                     | PWM output                                     | In PWM output mode, three operation clocks (signal selected using the CKSn2 to CKSn0 bits of the TMHMDn register) are required to transfer the CMP1n register value after rewriting the register.                                                                                                                                                                                                                                         | p. 223 |       |
|            | Soft           |                                     |                                                | Be sure to set the CMP1n register when starting the timer count operation (TMHEn = 1) after the timer count operation was stopped (TMHEn = 0) (be sure to set again even if setting the same value to the CMP1n register).                                                                                                                                                                                                                | p. 223 |       |
|            |                |                                     |                                                | Make sure that the CMP1n register setting value (M) and CMP0n register setting value (N) are within the following range.<br>$00H \le CMP1n (M) < CMP0n (N) \le FFH$                                                                                                                                                                                                                                                                       | p. 224 |       |
|            |                |                                     | Carrier<br>generator mode<br>(TMH1 only)       | Do not rewrite the NRZB1 bit again until at least the second clock after it has been rewritten, or else the transfer from the NRZB1 bit to the NRZ1 bit is not guaranteed.                                                                                                                                                                                                                                                                | p. 229 |       |
|            |                |                                     |                                                | When 8-bit timer/event counter 51 is used in the carrier generator mode, an interrupt is generated at the timing of <1>. When 8-bit timer/event counter 51 is used in a mode other than the carrier generator mode, the timing of the interrupt generation differs.                                                                                                                                                                       | p. 229 |       |
|            |                |                                     |                                                | Be sure to set the CMP11 register when starting the timer count operation (TMHE1 = 1) after the timer count operation was stopped (TMHE1 = 0) (be sure to set again even if setting the same value to the CMP11 register).                                                                                                                                                                                                                | p. 231 |       |
|            |                |                                     |                                                | Set so that the count clock frequency of TMH1 becomes more than 6 times the count clock frequency of TM51.                                                                                                                                                                                                                                                                                                                                | p. 231 |       |
|            |                |                                     |                                                | Set the values of the CMP01 and CMP11 registers in a range of 01H to FFH.                                                                                                                                                                                                                                                                                                                                                                 | p. 231 |       |
|            |                |                                     |                                                | In the carrier generator mode, three operating clocks (signal selected by CKS12 to CKS10 bits of TMHMD1 register) or more are required from when the CMP11 register value is changed to when the value is transferred to the register.                                                                                                                                                                                                    | p. 231 |       |
|            |                |                                     |                                                | Be sure to set the RMC1 bit before the count operation is started.                                                                                                                                                                                                                                                                                                                                                                        | p. 231 |       |
| Chapter 10 | Soft           | Watch<br>timer                      | WTM: Watch<br>timer operation<br>mode register | Do not change the count clock and interval time (by setting bits 4 to 7 (WTM4 to WTM7) of WTM) during watch timer operation.                                                                                                                                                                                                                                                                                                              | p. 238 |       |
| 0          | Hard           |                                     | Interrupt<br>request                           | When operation of the watch timer and 5-bit counter is enabled by the watch timer mode control register (WTM) (by setting bits 0 (WTM0) and 1 (WTM1) of WTM to 1), the interval until the first interrupt request (INTWT) is generated after the register is set does not exactly match the specification made with bits 2 and 3 (WTM2 and WTM3) of WTM. Subsequently, however, the INTWT signal is generated at the specified intervals. | p. 241 |       |

|            |                |                   |                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | (11    | /26) |
|------------|----------------|-------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|
| Chapter    | Classification | Function          | Details of<br>Function                                                                          | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Pag    | Ð    |
| Chapter 11 | Soft           | Watchdog<br>timer | WDTM:<br>Watchdog timer<br>mode register                                                        | If data is written to WDTM, a wait cycle is generated. Do not write data to WDTM when the CPU is operating on the subsystem clock and the high-speed system clock is stopped. For details, see CHAPTER 34 CAUTIONS FOR WAIT.                                                                                                                                                                                                                                                                               | p. 246 |      |
| S          |                |                   |                                                                                                 | Set bits 7, 6, and 5 to 0, 1, and 1, respectively (when "Internal oscillator cannot be stopped" is selected by the option byte, other values are ignored).                                                                                                                                                                                                                                                                                                                                                 | p. 246 |      |
|            |                |                   |                                                                                                 | After reset is released, WDTM can be written only once by an 8-bit memory manipulation instruction. If writing attempted a second time, an internal reset signal is generated. If the source clock to the watchdog timer is stopped, however, an internal reset signal is generated when the source clock to the watchdog timer resumes operation.                                                                                                                                                         | p. 246 |      |
|            |                |                   |                                                                                                 | WDTM cannot be set by a 1-bit memory manipulation instruction.                                                                                                                                                                                                                                                                                                                                                                                                                                             | p. 246 |      |
|            |                |                   | WDTE:<br>Watchdog timer<br>enable register                                                      | If "Internal oscillator can be stopped by software" is selected by the option byte<br>and the watchdog timer is stopped by setting WDCS4 to 1, the watchdog timer<br>does not resume operation even if WDCS4 is cleared to 0. In addition, the<br>internal reset signal is not generated.                                                                                                                                                                                                                  | p. 246 |      |
|            |                |                   |                                                                                                 | If a value other than ACH is written to WDTE, an internal reset signal is generated. If the source clock to the watchdog timer is stopped, however, an internal reset signal is generated when the source clock to the watchdog timer resumes operation.                                                                                                                                                                                                                                                   | p. 246 |      |
|            |                |                   |                                                                                                 | If a 1-bit memory manipulation instruction is executed for WDTE, an internal reset signal is generated. If the source clock to the watchdog timer is stopped, however, an internal reset signal is generated when the source clock to the watchdog timer resumes operation.                                                                                                                                                                                                                                | p. 246 |      |
|            |                |                   |                                                                                                 | The value read from WDTE is 9AH (this differs from the written value (ACH)).                                                                                                                                                                                                                                                                                                                                                                                                                               | p. 246 |      |
|            | Hard           |                   | When "Internal<br>oscillator cannot<br>be stopped" is<br>selected by<br>option byte             | In this mode, operation of the watchdog timer absolutely cannot be stopped even during STOP instruction execution. For 8-bit timer H1 (TMH1), a division of the internal oscillation clock can be selected as the count source, so clear the watchdog timer using the interrupt request of TMH1 before the watchdog timer overflows after STOP instruction execution. If this processing is not performed, an internal reset signal is generated when the watchdog timer overflows after STOP instruction. | p. 248 |      |
|            |                |                   | When "Internal<br>oscillator can be<br>stopped by<br>software" is<br>selected by<br>option byte | In this mode, watchdog timer operation is stopped during HALT/STOP instruction execution. After HALT/STOP mode is released, counting is started again using the operation clock of the watchdog timer set before HALT/STOP instruction execution by WDTM. At this time, the counter is not cleared to 0 but holds its value.                                                                                                                                                                               | p. 249 |      |
| er 13      | Soft           | A/D<br>converter  | ADM: A/D<br>converter mode                                                                      | A/D conversion must be stopped before rewriting bits FR0 to FR2 to values other than the identical data.                                                                                                                                                                                                                                                                                                                                                                                                   | p. 261 |      |
| Chapter 13 | Hard           |                   | register                                                                                        | For the sampling time of the A/D converter and the A/D conversion start delay time, see (11) in 13.6 Cautions for A/D Converter.                                                                                                                                                                                                                                                                                                                                                                           | p. 261 |      |
|            | Soft 1         |                   |                                                                                                 | If data is written to ADM, a wait cycle is generated. Do not write data to ADM when the CPU is operating on the subsystem clock and the high-speed system clock is stopped. For details, see CHAPTER 34 CAUTIONS FOR WAIT.                                                                                                                                                                                                                                                                                 | p. 261 |      |
|            |                |                   | ADS: Analog                                                                                     | Be sure to clear bits 3 to 7 of ADS to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | p. 262 |      |
|            |                |                   | input channel<br>specification<br>register                                                      | If data is written to ADS, a wait cycle is generated. Do not write data to ADS when the CPU is operating on the subsystem clock and the high-speed system clock is stopped. For details, see CHAPTER 34 CAUTIONS FOR WAIT.                                                                                                                                                                                                                                                                                 | р. 262 |      |

|            |                          |                  |                                                                  |                                                                                                                                                                                                                                                                                                                                                    | (12                                                                                                                                                                                                                              | 2/26)  |  |
|------------|--------------------------|------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|
| Chapter    | Classification           | Function         | Details of<br>Function                                           | Cautions                                                                                                                                                                                                                                                                                                                                           | Ρας                                                                                                                                                                                                                              | je     |  |
| Chapter 13 | Hard Soft Classification | A/D<br>converter | ADCR: A/D<br>conversion result<br>register                       | When writing to the A/D converter mode register (ADM) and analog input channel specification register (ADS), the contents of ADCR may become undefined. Read the conversion result following conversion completion before writing to ADM and ADS. Using timing other than the above may cause an incorrect conversion result to be read.           | p. 263                                                                                                                                                                                                                           |        |  |
|            |                          |                  |                                                                  | If data is read from ADCR, a wait cycle is generated. Do not read data from ADCR when the CPU is operating on the subsystem clock and the high-speed system clock is stopped. For details, see CHAPTER 34 CAUTIONS FOR WAIT.                                                                                                                       | p. 263                                                                                                                                                                                                                           |        |  |
|            |                          |                  | PFM: Power-fail<br>comparison<br>mode register                   | If data is written to PFM, a wait cycle is generated. Do not write data to PFM when the CPU is operating on the subsystem clock and the high-speed system clock is stopped. For details, see CHAPTER 34 CAUTIONS FOR WAIT.                                                                                                                         | p. 264                                                                                                                                                                                                                           | , 🗆    |  |
|            |                          |                  |                                                                  | PFT: Power-fail<br>comparison<br>threshold<br>register                                                                                                                                                                                                                                                                                             | If data is written to PFT, a wait cycle is generated. Do not write data to PFT when<br>the CPU is operating on the subsystem clock and the high-speed system clock is<br>stopped. For details, see CHAPTER 34 CAUTIONS FOR WAIT. | p. 264 |  |
|            |                          |                  | A/D conversion                                                   | Make sure the period of <1> to <3> is 14 $\mu$ s or more.                                                                                                                                                                                                                                                                                          | p. 270                                                                                                                                                                                                                           |        |  |
|            |                          |                  | operation                                                        | It is no problem if the order of <1> and <2> is reversed.                                                                                                                                                                                                                                                                                          | p. 270                                                                                                                                                                                                                           |        |  |
|            |                          |                  |                                                                  | <1> can be omitted. However, do not use the first conversion result after <3> in this case.                                                                                                                                                                                                                                                        | p. 270                                                                                                                                                                                                                           | , 🗆    |  |
|            |                          |                  |                                                                  | The period from <4> to <7> differs from the conversion time set using bits 5 to 3 (FR2 to FR0) of ADM. The period from <6> to <7> is the conversion time set using FR2 to FR0.                                                                                                                                                                     | p. 270                                                                                                                                                                                                                           |        |  |
|            |                          |                  | Power-fail                                                       | Make sure the period of <3> to <6> is 14 $\mu$ s or more.                                                                                                                                                                                                                                                                                          | p. 270                                                                                                                                                                                                                           |        |  |
|            |                          |                  | detection<br>function<br>Operating<br>current in<br>standby mode | It is no problem if order of <3>, <4>, and <5> is changed.                                                                                                                                                                                                                                                                                         | p. 270                                                                                                                                                                                                                           |        |  |
|            |                          |                  |                                                                  | <3> must not be omitted if the power-fail function is used.                                                                                                                                                                                                                                                                                        | p. 270                                                                                                                                                                                                                           |        |  |
|            |                          |                  |                                                                  | The period from <7> to <11> differs from the conversion time set using bits 5 to 3 (FR2 to FR0) of ADM. The period from <9> to <11> is the conversion time set using FR2 to FR0.                                                                                                                                                                   | p. 270                                                                                                                                                                                                                           |        |  |
|            | Hard                     |                  |                                                                  | The A/D converter stops operating in the standby mode. At this time, the operating current can be reduced by clearing bit 7 (ADCS) of the A/D converter mode register (ADM) to 0 (see Figure 13-2).                                                                                                                                                | p. 273                                                                                                                                                                                                                           | )      |  |
|            |                          |                  | ANI0 to ANI7<br>input range                                      | Observe the rated range of the ANI0 to ANI7 input voltage. If a voltage of $AV_{\text{REF}}$ or higher and AVss or lower (even in the range of absolute maximum ratings) is input to an analog input channel, the converted value of that channel becomes undefined. In addition, the converted values of the other channels may also be affected. | p. 273                                                                                                                                                                                                                           |        |  |
|            | Soft                     |                  | Conflict operation                                               | Conflict between A/D conversion result register (ADCR) write and ADCR read by instruction upon the end of conversion:<br>ADCR read has priority. After the read operation, the new conversion result is                                                                                                                                            | p. 273                                                                                                                                                                                                                           | , 🗆    |  |
|            |                          |                  |                                                                  | written to ADCR.                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                  |        |  |
|            |                          |                  |                                                                  | Conflict between ADCR write and A/D converter mode register (ADM) write or analog input channel specification register (ADS) write upon the end of conversion:                                                                                                                                                                                     | p. 273                                                                                                                                                                                                                           | , 🗆    |  |
|            |                          |                  |                                                                  | ADM or ADS write has priority. ADCR write is not performed, nor is the conversion end interrupt signal (INTAD) generated.                                                                                                                                                                                                                          |                                                                                                                                                                                                                                  |        |  |
|            | Hard                     |                  | Noise<br>countermeasures                                         | To maintain the 10-bit resolution, attention must be paid to noise input to the $AV_{\text{REF}}$ pin and pins ANI0 to ANI7.<br>Because the effect increases in proportion to the output impedance of the analog input source, it is recommended that a capacitor be connected externally, as shown in Figure 13-19, to reduce noise.              | p. 273                                                                                                                                                                                                                           |        |  |

|            | _ 1            |                  | 1                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | (13    | /26) |
|------------|----------------|------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|
| Chapter    | Classification | Function         | Details of<br>Function                                                      | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Page   | 9    |
| Chapter 13 | Hard           | A/D<br>converter | ANI0/P20 to<br>ANI7/P27                                                     | The analog input pins (ANI0 to ANI7) are also used as input port pins (P20 to P27).<br>When A/D conversion is performed with any of ANI0 to ANI7 selected, do not access port 2 while conversion is in progress; otherwise the conversion resolution may be degraded.                                                                                                                                                                                                                                                                                                                                                 | p. 274 |      |
|            |                |                  |                                                                             | If a digital pulse is applied to the pins adjacent to the pins currently used for A/D conversion, the expected value of the A/D conversion may not be obtained due to coupling noise. Therefore, do not apply a pulse to the pins adjacent to the pin undergoing A/D conversion.                                                                                                                                                                                                                                                                                                                                      | p. 274 |      |
|            |                |                  | Input<br>impedance of<br>ANI0 to ANI7<br>pins                               | In this A/D converter, the internal sampling capacitor is charged and sampling is performed for approx. one sixth of the conversion time.<br>Since only the leakage current flows other than during sampling and the current for charging the capacitor also flows during sampling, the input impedance fluctuates and has no meaning.<br>To perform sufficient sampling, however, it is recommended to make the output impedance of the analog input source 10 k $\Omega$ or lower, or connect a capacitor of around 100 pF to the ANI0 to ANI7 pins (see Figure 13-19).                                             | p. 274 |      |
|            |                |                  | AVREF pin input<br>impedance                                                | A series resistor string of several tens of k $\Omega$ is connected between the AV <sub>REF</sub> and AV <sub>SS</sub> pins.<br>Therefore, if the output impedance of the reference voltage source is high, this will result in a series connection to the series resistor string between the AV <sub>REF</sub> and AV <sub>SS</sub> pins, resulting in a large reference voltage error.                                                                                                                                                                                                                              | p. 274 |      |
|            | Soft           |                  | Interrupt<br>request flag<br>(ADIF)                                         | The interrupt request flag (ADIF) is not cleared even if the analog input channel specification register (ADS) is changed.<br>Therefore, if an analog input pin is changed during A/D conversion, the A/D conversion result and ADIF for the pre-change analog input may be set just before the ADS rewrite. Caution is therefore required since, at this time, when ADIF is read immediately after the ADS rewrite, ADIF is set despite the fact A/D conversion for the post-change analog input has not ended.<br>When A/D conversion is stopped and then resumed, clear ADIF before the A/D conversion is resumed. | p. 275 |      |
|            |                |                  | Conversion<br>result just after<br>A/D conversion<br>start                  | The A/D conversion value immediately after A/D conversion starts may not fall within the rating range if the ADCS bit is set to 1 within 14 $\mu$ s after the ADCE bit was set to 1, or if the ADCS bit is set to 1 with the ADCE bit = 0. Take measures such as polling the A/D conversion end interrupt request (INTAD) and removing the first conversion result.                                                                                                                                                                                                                                                   | p. 275 |      |
|            |                |                  | A/D conversion<br>result register<br>(ADCR) read<br>operation               | When a write operation is performed to the A/D converter mode register (ADM) and analog input channel specification register (ADS), the contents of ADCR may become undefined. Read the conversion result following conversion completion before writing to ADM and ADS. Using a timing other than the above may cause an incorrect conversion result to be read.                                                                                                                                                                                                                                                     | p. 275 |      |
|            | Hard           |                  | A/D converter<br>sampling time<br>and A/D<br>conversion start<br>delay time | The A/D converter sampling time differs depending on the set value of the A/D converter mode register (ADM).<br>The delay time exists until actual sampling is started after A/D converter operation is enabled.<br>When using a set in which the A/D conversion time must be strictly observed, care is required for the contents shown in Figure 13-21 and Table 13-3.                                                                                                                                                                                                                                              | p. 276 |      |
|            |                |                  | Register<br>generating wait<br>cycle                                        | Do not read data from the ADCR register and do not write data to the ADM, ADS, PFM, and PFT registers while the CPU is operating on the subsystem clock and while high-speed system clock oscillation is stopped.                                                                                                                                                                                                                                                                                                                                                                                                     | p. 276 |      |

|            | _              |                              | 1                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | (1                 | 4/26 |
|------------|----------------|------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|
| Chapter    | Classification | Function                     | Details of<br>Function                                   | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Pa                 | ge   |
| Chapter 14 | Soft           | Serial<br>interface<br>UART0 | UART mode                                                | If clock supply to serial interface UART0 is not stopped (e.g., in the HALT mode), normal operation continues. If clock supply to serial interface UART0 is stopped (e.g., in the STOP mode), each register stops operating, and holds the value immediately before clock supply was stopped. The TXD0 pin also holds the value immediately before clock supply was stopped and outputs it. However, the operation is not guaranteed after clock supply is resumed. Therefore, reset the circuit so that POWER0 = 0, RXE0 = 0, and TXE0 = 0. | p. 278             | 3 [  |
|            |                |                              |                                                          | Set POWER0 = 1 and then set TXE0 = 1 (transmission) or RXE0 = 1 (reception) to start communication.                                                                                                                                                                                                                                                                                                                                                                                                                                          | p. 278             | 3 [  |
|            |                |                              |                                                          | TXE0 and RXE0 are synchronized by the base clock ( $f_{XCLK0}$ ) set by BRGC0. To<br>enable transmission or reception again, set TXE0 or RXE0 to 1 at least two clocks<br>of base clock after TXE0 or RXE0 has been cleared to 0. If TXE0 or RXE0 is set<br>within two clocks of base clock, the transmission circuit or reception circuit may<br>not be initialized.                                                                                                                                                                        | p. 278             | 3 [  |
|            |                |                              | TXS0: Transmit shift register 0                          | Do not write the next transmit data to TXS0 before the transmission completion interrupt signal (INTST0) is generated.                                                                                                                                                                                                                                                                                                                                                                                                                       | p. 28 <sup>-</sup> | 1 [  |
|            |                |                              | ASIM0:<br>Asynchronous                                   | At startup, set POWER0 to 1 and then set TXE0 to 1. To stop the operation, clear TXE0 to 0, and then clear POWER0 to 0.                                                                                                                                                                                                                                                                                                                                                                                                                      | p. 28              | 3 [  |
|            |                |                              | serial interface<br>operation mode                       | At startup, set POWER0 to 1 and then set RXE0 to 1. To stop the operation, clear RXE0 to 0, and then clear POWER0 to 0.                                                                                                                                                                                                                                                                                                                                                                                                                      | p. 28              | 3 [  |
|            |                |                              | register 0                                               | Set POWER0 to 1 and then set RXE0 to 1 while a high level is input to the RxD0 pin. If POWER0 is set to 1 and RXE0 is set to 1 while a low level is input, reception is started.                                                                                                                                                                                                                                                                                                                                                             | p. 28              | 3 [  |
|            |                |                              |                                                          | TXE0 and RXE0 are synchronized by the base clock ( $f_{XCLK0}$ ) set by BRGC0. To<br>enable transmission or reception again, set TXE0 or RXE0 to 1 at least two clocks<br>of base clock after TXE0 or RXE0 has been cleared to 0. If TXE0 or RXE0 is set<br>within two clocks of base clock, the transmission circuit or reception circuit may<br>not be initialized.                                                                                                                                                                        | p. 28              | 3 [  |
|            |                |                              |                                                          | Clear the TXE0 and RXE0 bits to 0 before rewriting the PS01, PS00, and CL0 bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                             | p. 28              | 3 [  |
|            |                |                              |                                                          | Make sure that $TXE0 = 0$ when rewriting the SL0 bit. Reception is always performed with "number of stop bits = 1", and therefore, is not affected by the set value of the SL0 bit.                                                                                                                                                                                                                                                                                                                                                          | p. 28              | 3 [  |
|            |                |                              |                                                          | Be sure to set bit 0 to 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | p. 28              | _    |
|            |                |                              | ASIS0:<br>Asynchronous                                   | The operation of the PE0 bit differs depending on the set values of the PS01 and PS00 bits of asynchronous serial interface operation mode register 0 (ASIM0).                                                                                                                                                                                                                                                                                                                                                                               | p. 284             | 1 L  |
|            |                |                              | serial interface<br>reception error<br>status register 0 | Only the first bit of the receive data is checked as the stop bit, regardless of the number of stop bits.                                                                                                                                                                                                                                                                                                                                                                                                                                    | p. 284             | 4 L  |
|            |                |                              | Status register 0                                        | If an overrun error occurs, the next receive data is not written to receive buffer register 0 (RXB0) but discarded.                                                                                                                                                                                                                                                                                                                                                                                                                          | p. 284             | 4 L  |
|            |                |                              |                                                          | If data is read from ASIS0, a wait cycle is generated. Do not read data from ASIS0 when the CPU is operating on the subsystem clock and the high-speed system clock is stopped. For details, see CHAPTER 34 CAUTIONS FOR WAIT.                                                                                                                                                                                                                                                                                                               | p. 284             | 1    |
|            | Hard           |                              | BRGC0: Baud<br>rate generator<br>control register<br>0   | When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the base clock is the internal oscillation clock, the operation of serial interface UART0 is not guaranteed.                                                                                                                                                                                                                                                     | p. 280             | 3 [  |
|            | Soft           |                              |                                                          | Make sure that bit 6 (TXE0) and bit 5 (RXE0) of the ASIM0 register = 0 when rewriting the MDL04 to MDL00 bits.                                                                                                                                                                                                                                                                                                                                                                                                                               | p. 286             | 3    |
|            | Hard           |                              |                                                          | The baud rate value is the output clock of the 5-bit counter divided by 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | p. 286             | 3    |

|            |                |                              |                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | (15                                                                                                                                                    | /26)                                                                                                             |        |
|------------|----------------|------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------|
| Chapter    | Classification | Function                     | Details of<br>Function                                 | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Page                                                                                                                                                   | ÷                                                                                                                |        |
| Chapter 14 | Soft           | Serial<br>interface<br>UART0 | POWER0,<br>TXE0, RXE0:<br>Bits 7, 6, and 5<br>of ASIM0 | Clear POWER0 to 0 after clearing TXE0 and RXE0 to 0 to set the operation stop mode.<br>To start the operation, set POWER0 to 1, and then set TXE0 and RXE0 to 1.                                                                                                                                                                                                                                                                                                                                                                             | p. 287                                                                                                                                                 |                                                                                                                  |        |
|            |                |                              | UART mode                                              | Take relationship with the other party of communication when setting the port mode register and port register.                                                                                                                                                                                                                                                                                                                                                                                                                               | p. 288                                                                                                                                                 |                                                                                                                  |        |
|            |                |                              |                                                        | UART<br>transmission                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | After transmit data is written to TXS0, do not write the next transmit data before the transmission completion interrupt signal (INTST0) is generated. | p. 291                                                                                                           |        |
|            |                |                              | UART reception                                         | Be sure to read receive buffer register 0 (RXB0) even if a reception error occurs.<br>Otherwise, an overrun error will occur when the next data is received, and the<br>reception error status will persist.                                                                                                                                                                                                                                                                                                                                 | p. 292                                                                                                                                                 |                                                                                                                  |        |
|            |                |                              |                                                        | Reception is always performed with the "number of stop bits = 1". The second stop bit is ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                            | p. 292                                                                                                                                                 |                                                                                                                  |        |
|            |                |                              |                                                        | Be sure to read asynchronous serial interface reception error status register 0 (ASIS0) before reading RXB0.                                                                                                                                                                                                                                                                                                                                                                                                                                 | p. 292                                                                                                                                                 |                                                                                                                  |        |
|            |                |                              |                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Baud rate error                                                                                                                                        | Keep the baud rate error during transmission to within the permissible error range at the reception destination. | p. 295 |
|            |                |                              |                                                        | Make sure that the baud rate error during reception satisfies the range shown in (4) Permissible baud rate range during reception.                                                                                                                                                                                                                                                                                                                                                                                                           | p. 295                                                                                                                                                 |                                                                                                                  |        |
|            |                |                              | Allowable baud<br>rate range<br>during reception       | Make sure that the baud rate error during reception is within the permissible error range, by using the calculation expression shown below.                                                                                                                                                                                                                                                                                                                                                                                                  | p. 297                                                                                                                                                 |                                                                                                                  |        |
| Chapter 15 | Hard           | Serial<br>interface<br>UART6 |                                                        | The TXD6 output inversion function inverts only the transmission side and not the reception side. To use this function, the reception side must be ready for reception of inverted data.                                                                                                                                                                                                                                                                                                                                                     | p. 299                                                                                                                                                 |                                                                                                                  |        |
| C          | Soft           |                              |                                                        | If clock supply to serial interface UART6 is not stopped (e.g., in the HALT mode), normal operation continues. If clock supply to serial interface UART6 is stopped (e.g., in the STOP mode), each register stops operating, and holds the value immediately before clock supply was stopped. The TXD6 pin also holds the value immediately before clock supply was stopped and outputs it. However, the operation is not guaranteed after clock supply is resumed. Therefore, reset the circuit so that POWER6 = 0, RXE6 = 0, and TXE6 = 0. | p. 299                                                                                                                                                 |                                                                                                                  |        |
|            |                |                              |                                                        | If data is continuously transmitted, the communication timing from the stop bit to<br>the next start bit is extended two operating clocks of the macro. However, this<br>does not affect the result of communication because the reception side initializes<br>the timing when it has detected a start bit. Do not use the continuous<br>transmission function if UART6 is used in the LIN communication operation.                                                                                                                          | p. 299                                                                                                                                                 |                                                                                                                  |        |
|            |                |                              | TXB6: Transmit buffer register 6                       | Do not write data to TXB6 when bit 1 (TXBF6) of asynchronous serial interface transmission status register 6 (ASIF6) is 1.                                                                                                                                                                                                                                                                                                                                                                                                                   | p. 305                                                                                                                                                 |                                                                                                                  |        |
|            |                |                              |                                                        | Do not refresh (write the same value to) TXB6 by software during a communication operation (when bit 7 (POWER6) and bit 6 (TXE6) of asynchronous serial interface operation mode register 6 (ASIM6) are 1 or when bit 7 (POWER6) and bit 5 (RXE6) of ASIM6 are 1).                                                                                                                                                                                                                                                                           | p. 305                                                                                                                                                 |                                                                                                                  |        |
|            | Soft           |                              | ASIM6:<br>Asynchronous                                 | At startup, set POWER6 to 1 and then set TXE6 to 1. To stop the operation, clear TXE6 to 0, and then clear POWER6 to 0.                                                                                                                                                                                                                                                                                                                                                                                                                      | p. 307                                                                                                                                                 |                                                                                                                  |        |
|            |                |                              | serial interface<br>operation mode                     | At startup, set POWER6 to 1 and then set RXE6 to 1. To stop the operation, clear RXE6 to 0, and then clear POWER6 to 0.                                                                                                                                                                                                                                                                                                                                                                                                                      | p. 307                                                                                                                                                 |                                                                                                                  |        |
|            |                |                              | register 6                                             | Set POWER6 to 1 and then set RXE6 to 1 while a high level is input to the RxD6 pin. If POWER6 is set to 1 and RXE6 is set to 1 while a low level is input, reception is started.                                                                                                                                                                                                                                                                                                                                                             | p. 307                                                                                                                                                 |                                                                                                                  |        |

|            |                |                    |                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                      | (*    | 6/  | 26 |
|------------|----------------|--------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|----|
| Chapter    | Classification | Function           | Details of<br>Function                                                          | Cautions                                                                                                                                                                                                                                                                                                                                                                                             | Pa    | ige |    |
| 15         | Soft           | Serial             | ASIM6:                                                                          | Clear the TXE6 and RXE6 bits to 0 before rewriting the PS61, PS60, and CL6 bits.                                                                                                                                                                                                                                                                                                                     | p. 30 | 7   |    |
| Chapter 15 | 0)             | interface<br>UART6 | Asynchronous<br>serial interface<br>operation mode<br>register 6                | Fix the PS61 and PS60 bits to 0 when UART6 is used in the LIN communication operation.                                                                                                                                                                                                                                                                                                               | p. 30 | 7   |    |
| 0          |                |                    |                                                                                 | Pregister 6 Make sure that 1XE6 = 0 when rewriting the SL6 bit. Heception is always performed with "the number of stop bits = 1", and therefore, is not affected by the set value of the SL6 bit.                                                                                                                                                                                                    | p. 30 | 7   |    |
|            |                |                    | 40100                                                                           | Make sure that RXE6 = 0 when rewriting the ISRM6 bit.                                                                                                                                                                                                                                                                                                                                                | p. 30 | 7   |    |
|            |                |                    | ASIS6:<br>Asynchronous                                                          | The operation of the PE6 bit differs depending on the set values of the PS61 and PS60 bits of asynchronous serial interface operation mode register 6 (ASIM6).                                                                                                                                                                                                                                       | p. 30 | 8   |    |
|            |                |                    | serial interface<br>reception error                                             | The first bit of the receive data is checked as the stop bit, regardless of the number of stop bits.                                                                                                                                                                                                                                                                                                 | p. 30 | 8   |    |
|            |                |                    | status register 6                                                               | If an overrun error occurs, the next receive data is not written to receive buffer register 6 (RXB6) but discarded.                                                                                                                                                                                                                                                                                  | p. 30 | 8   |    |
|            |                |                    |                                                                                 | If data is read from ASIS6, a wait cycle is generated. Do not read data from ASIS6 when the CPU is operating on the subsystem clock and the high-speed system clock is stopped. For details, see CHAPTER 34 CAUTIONS FOR WAIT.                                                                                                                                                                       | p. 30 | 8   |    |
|            |                |                    | ASIF6:<br>Asynchronous<br>serial interface<br>transmission<br>status register 6 | To transmit data continuously, write the first transmit data (first byte) to the TXB6 register. After that, be sure to check that the TXBF6 flag is "0". If so, write the next transmit data (second byte) to the TXB6 register. If data is written to the TXB6 register while the TXBF6 flag is "1", the transmit data cannot be guaranteed.                                                        | p. 30 | 9   |    |
|            |                |                    | CKSR6: Clock<br>selection<br>register 6<br>BRGC6: Baud<br>rate generator        | To initialize the transmission unit upon completion of continuous transmission, be sure to check that the TXSF6 flag is "0" after generation of the transmission completion interrupt, and then execute initialization. If initialization is executed while the TXSF6 flag is "1", the transmit data cannot be guaranteed.                                                                           | p. 30 | 9   |    |
|            | Hard           |                    |                                                                                 | When the internal oscillation clock is selected as the clock to be supplied to the CPU, the clock of the internal oscillator is divided and supplied as the count clock. If the base clock is the internal oscillation clock, the operation of serial interface UART6 is not guaranteed.                                                                                                             | p. 31 | 0   |    |
| Ī          | Soft           |                    |                                                                                 | Make sure POWER6 = 0 when rewriting TPS63 to TPS60.                                                                                                                                                                                                                                                                                                                                                  | p. 31 | 0   |    |
|            | 0              |                    |                                                                                 | Make sure that bit 6 (TXE6) and bit 5 (RXE6) of the ASIM6 register = 0 when rewriting the MDL67 to MDL60 bits.                                                                                                                                                                                                                                                                                       | p. 31 | 1   |    |
|            | Soft Hard      |                    | control register<br>6                                                           | The baud rate is the output clock of the 8-bit counter divided by 2.                                                                                                                                                                                                                                                                                                                                 | p. 31 | 1   |    |
|            | Soft           |                    | ASICL6:<br>Asynchronous<br>serial interface<br>control register<br>6            | ASICL6 can be refreshed (the same value is written) by software during a communication operation (when bit 7 (POWER6) and bit 6 (TXE6) of ASIM6 = 1 or bit 7 (POWER6) and bit 5 (RXE6) of ASIM6 = 1). Note, however, that communication is started by the refresh operation because bit 6 (SBRT6) of ASICL6 is cleared to 0 when communication is completed (when an interrupt signal is generated). | p. 31 | 2   |    |
|            |                |                    |                                                                                 | In the case of an SBF reception error, return the mode to the SBF reception mode. The status of the SBRF6 flag is held (1).                                                                                                                                                                                                                                                                          | p. 31 | 3   |    |
|            |                |                    |                                                                                 | Before setting the SBRT6 bit, make sure that bit 7 (POWER6) and bit 5 (RXE6) of ASIM6 = 1.                                                                                                                                                                                                                                                                                                           | p. 31 | 3   |    |
|            |                |                    |                                                                                 | The read value of the SBRT6 bit is always 0. SBRT6 is automatically cleared to 0 after SBF reception has been correctly completed.                                                                                                                                                                                                                                                                   | p. 31 | 3   |    |
|            |                |                    |                                                                                 | Before setting the SBTT6 bit to 1, make sure that bit 7 (POWER6) and bit 6 (TXE6) of ASIM6 = 1.                                                                                                                                                                                                                                                                                                      | p. 31 | 3   |    |

|            | _              |                     |                                                               |                                                                                                                                                                                                                                                                                                                                                          | (17    |   |
|------------|----------------|---------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---|
| Chapter    | Classification | Function            | Details of<br>Function                                        | Cautions                                                                                                                                                                                                                                                                                                                                                 | Pag    | e |
| Chapter 15 | Soft           | Serial<br>interface | ASICL6:<br>Asynchronous                                       | The read value of the SBTT6 bit is always 0. SBTT6 is automatically cleared to 0 at the end of SBF transmission.                                                                                                                                                                                                                                         | p. 313 |   |
| chap       |                | UART6               | serial interface                                              | Before rewriting the DIR6 and TXDLV6 bits, clear the TXE6 and RXE6 bits to 0.                                                                                                                                                                                                                                                                            | p. 313 |   |
| C          |                |                     | control register<br>6                                         | When using the 78K0/KF1+ to evaluate the program of a mask ROM version of the 78K0/KF1, set the SBTT6, SBL62, SBL61, and SBL60 bits to 0, 1, 0, 1, respectively.                                                                                                                                                                                         | p. 313 |   |
|            |                |                     | POWER6,<br>TXE6, RXE6:<br>Bits 7, 6, and 5<br>of ASIM6        | Clear POWER6 to 0 after clearing TXE6 and RXE6 to 0 to set the operation stop mode.<br>To start the operation, set POWER6 to 1, and then set TXE6 and RXE6 to 1.                                                                                                                                                                                         | p. 315 |   |
|            |                |                     | UART mode                                                     | Take relationship with the other party of communication when setting the port mode register and port register.                                                                                                                                                                                                                                           | p. 316 |   |
|            |                |                     | Parity type and operation                                     | Fix the PS61 and PS60 bits to 0 when the device is incorporated in LIN.                                                                                                                                                                                                                                                                                  | p. 320 |   |
|            |                |                     | Continuous<br>transmission                                    | The TXBF6 and TXSF6 flags of the ASIF6 register change from "10" to "11", and to "01" during continuous transmission. To check the status, therefore, do not use a combination of the TXBF6 and TXSF6 flags for judgment. Read only the TXBF6 flag when executing continuous transmission.                                                               | p. 322 |   |
|            |                |                     |                                                               | When the device is incorporated in a LIN, the continuous transmission function cannot be used. Make sure that asynchronous serial interface transmission status register 6 (ASIF6) is 00H before writing transmit data to transmit buffer register 6 (TXB6).                                                                                             | p. 322 |   |
|            |                |                     | TXBF6 during<br>continuous<br>transmission:<br>Bit 1 of ASIF6 | To transmit data continuously, write the first transmit data (first byte) to the TXB6 register. Be sure to check that the TXBF6 flag is "0". If so, write the next transmit data (second byte) to the TXB6 register. If data is written to the TXB6 register while the TXBF6 flag is "1", the transmit data cannot be guaranteed.                        | p. 322 |   |
|            |                |                     | TXSF6 during<br>continuous<br>transmission:<br>Bit 0 of ASIF6 | To initialize the transmission unit upon completion of continuous transmission, be sure to check that the TXSF6 flag is "0" after generation of the transmission completion interrupt, and then execute initialization. If initialization is executed while the TXSF6 flag is "1", the transmit data cannot be guaranteed.                               | p. 322 |   |
|            |                |                     |                                                               | During continuous transmission, an overrun error may occur, which means that<br>the next transmission was completed before execution of INTST6 interrupt<br>servicing after transmission of one data frame. An overrun error can be detected<br>by developing a program that can count the number of transmit data and by<br>referencing the TXSF6 flag. | p. 322 |   |
|            |                |                     |                                                               | Be sure to read receive buffer register 6 (RXB6) even if a reception error occurs.<br>Otherwise, an overrun error will occur when the next data is received, and the<br>reception error status will persist.                                                                                                                                             | p. 326 |   |
|            |                |                     |                                                               | Reception is always performed with the "number of stop bits = 1". The second stop bit is ignored.                                                                                                                                                                                                                                                        | p. 326 |   |
|            |                |                     |                                                               | Be sure to read asynchronous serial interface reception error status register 6 (ASIS6) before reading RXB6.                                                                                                                                                                                                                                             | p. 326 |   |
|            |                |                     | Serial clock generation                                       | Keep the baud rate error during transmission to within the permissible error range at the reception destination.                                                                                                                                                                                                                                         | p. 332 |   |
|            |                |                     |                                                               | Make sure that the baud rate error during reception satisfies the range shown in (4) Permissible baud rate range during reception.                                                                                                                                                                                                                       | p. 332 |   |
|            |                |                     | Permissible<br>baud rate range<br>during reception            | Make sure that the baud rate error during reception is within the permissible error range, by using the calculation expression shown below.                                                                                                                                                                                                              | p. 334 |   |

|            |                |                              |                                                  |                                                                                                                                                                                                                                                         | (1                                                      | 8/    | (26)                                                         |                                                                                                                      |       |    |
|------------|----------------|------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------|----|
| Chapter    | Classification | Function                     | Details of<br>Function                           | Cautions                                                                                                                                                                                                                                                | Pa                                                      | age   | ;                                                            |                                                                                                                      |       |    |
| 16         | Soft           | Serial                       | SOTB1n:                                          | Do not access SOTB1n when CSOT1n = 1 (during serial communication).                                                                                                                                                                                     | p. 33                                                   | 9     |                                                              |                                                                                                                      |       |    |
| Chapter 16 | 0)             | interfaces<br>CSI10,         | Transmit buffer<br>register 1n                   | The SSI11 pin can be used in the slave mode. For details of the transmission/reception operation, see 16.4.2 (2) Communication operation.                                                                                                               | p. 33                                                   | 9     |                                                              |                                                                                                                      |       |    |
| 0          |                | CSI11                        | SIO1n: Serial I/O                                | Do not access SIO1n when CSOT1n = 1 (during serial communication).                                                                                                                                                                                      | p. 33                                                   | 9     |                                                              |                                                                                                                      |       |    |
|            |                |                              | shift register 1n                                | The SSI11 pin can be used in the slave mode. For details of the reception operation, see 16.4.2 (2) Communication operation.                                                                                                                            | p. 33                                                   | ;9    |                                                              |                                                                                                                      |       |    |
|            |                |                              | CSIM1n: Serial<br>operation mode<br>register 1n  | Be sure to clear bit 5 to 0.                                                                                                                                                                                                                            | p. 34                                                   | .0    |                                                              |                                                                                                                      |       |    |
|            | Hard           |                              | CSIC10: Serial<br>clock selection<br>register 10 | When the internal oscillation clock is selected as the clock supplied to the CPU, the clock of the internal oscillator is divided and supplied as the serial clock. At this time, the operation of serial interface CSI10 is not guaranteed.            | p. 34                                                   | .3    |                                                              |                                                                                                                      |       |    |
|            | Soft           |                              |                                                  |                                                                                                                                                                                                                                                         |                                                         |       | Do not write to CSIC10 while CSIE10 = 1 (operation enabled). | p. 34                                                                                                                | 3     |    |
|            | 0,             |                              |                                                  |                                                                                                                                                                                                                                                         |                                                         |       |                                                              | To use P10/SCK10/TxD0, P11/SI10/RxD0, and P12/SO10 as general-purpose ports, set CSIC10 in the default status (00H). | p. 34 | ,3 |
|            |                |                              |                                                  |                                                                                                                                                                                                                                                         | The phase type of the data clock is type 1 after reset. | p. 34 |                                                              |                                                                                                                      |       |    |
|            | Hard           |                              | CSIC11: Serial<br>clock selection<br>register 11 | When the internal oscillation clock is selected as the clock supplied to the CPU, the clock of the internal oscillator is divided and supplied as the serial clock. At this time, the operation of serial interface CSI11 is not guaranteed.            | p. 34                                                   | .4    |                                                              |                                                                                                                      |       |    |
|            | Soft           |                              |                                                  | Do not write to CSIC11 while CSIE11 = 1 (operation enabled).                                                                                                                                                                                            | p. 34                                                   | 4     |                                                              |                                                                                                                      |       |    |
|            | 0)             |                              |                                                  | To use P02/SO11, P03/SI11, and P04/SCK11 as general-purpose ports, set CSIC11 in the default status (00H).                                                                                                                                              | p. 34                                                   | 4     |                                                              |                                                                                                                      |       |    |
|            |                |                              |                                                  | The phase type of the data clock is type 1 after reset.                                                                                                                                                                                                 | p. 34                                                   | 4     |                                                              |                                                                                                                      |       |    |
|            |                |                              | 3-wire serial I/O<br>mode                        | Take relationship with the other party of communication when setting the port mode register and port register.                                                                                                                                          | p. 34                                                   | ,7    |                                                              |                                                                                                                      |       |    |
|            |                |                              | Communication operation                          | Do not access the control register and data register when CSOT1n = 1 (during serial communication).                                                                                                                                                     | p. 35                                                   | 0     |                                                              |                                                                                                                      |       |    |
|            |                |                              |                                                  | When using serial interface CSI11, wait for the duration of at least one clock before the clock operation is started to change the level of the SSI11 pin in the slave mode; otherwise, malfunctioning may occur.                                       | p. 35                                                   | 0     |                                                              |                                                                                                                      |       |    |
|            |                |                              | SO1n output                                      | If a value is written to TRMD1n, DAP1n, and DIR1n, the output value of SO1n changes.                                                                                                                                                                    | p. 35                                                   | 6     |                                                              |                                                                                                                      |       |    |
| Chapter 17 | Soft           | Serial<br>interface<br>CSIA0 | SIOA0: Serial I/O<br>shift register 0            | A communication operation is started by writing to SIOA0. Consequently, when transmission is disabled (bit 3 (TXEA0) of CSIMA0 = 0), write dummy data to the SIOA0 register to start the communication operation, and then perform a receive operation. | p. 36                                                   | 0     |                                                              |                                                                                                                      |       |    |
|            |                |                              |                                                  | Do not write data to SIOA0 while the automatic transmit/receive function is operating.                                                                                                                                                                  | p. 36                                                   | 60    |                                                              |                                                                                                                      |       |    |
|            |                |                              | CSIMA0: Serial                                   | When CSIAE0 = 0, the buffer RAM cannot be accessed.                                                                                                                                                                                                     | p. 36                                                   | 51    |                                                              |                                                                                                                      |       |    |
|            |                |                              | operation mode<br>specification<br>register 0    | When CSIAE0 is changed from 1 to 0, the registers and bits mentioned in Note above are asynchronously initialized. To set CSIAE0 = 1 again, be sure to re-set the initialized registers.                                                                | p. 36                                                   | i1    |                                                              |                                                                                                                      |       |    |
|            |                |                              |                                                  | When CSIAE0 is re-set to 1 after CSIAE0 is changed from 1 to 0, it is not guaranteed that the value of the buffer RAM will be retained.                                                                                                                 | p. 36                                                   | i1    |                                                              |                                                                                                                      |       |    |
|            |                |                              | CSIS0: Serial status register 0                  | Be sure to clear bit 7 to 0.                                                                                                                                                                                                                            | p. 36                                                   | 62    |                                                              |                                                                                                                      |       |    |

|            | -              |                              | 1                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (19/26                 |
|------------|----------------|------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| Chapter    | Classification | Function                     | Details of<br>Function                                                       | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Page                   |
| Chapter 17 | Soft           | Serial<br>interface<br>CSIA0 | CSIS0: Serial<br>status register 0                                           | When TSF0 is 1, rewriting serial operation mode specification register 0 (CSIMA0), serial status register 0 (CSIS0), divisor selection register 0 (BRGCA0), automatic data transfer address point specification register 0 (ADTP0), automatic data transfer interval specification register 0 (ADTI0), and serial I/O shift register 0 (SIOA0) are prohibited. However, these registers can be read and re-written to the same value. In addition, the buffer RAM can be rewritten during transfer.                                                                                         | p. 363 🔲               |
|            |                |                              | CSIT0: Serial<br>trigger register 0                                          | Even if ATSTP0 or ATSTA0 is set to 1, automatic transfer cannot be started/stopped until 1-byte transfer is complete.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | p. 364 🗌               |
|            |                |                              |                                                                              | ATSTP0 and ATSTA0 change to 0 automatically after the interrupt signal INTACSI is generated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | p. 364 🗌               |
|            |                |                              | ADTP0:<br>Automatic data<br>transfer address                                 | After automatic data transfer is stopped, the data address when the transfer stopped is stored in automatic data transfer address count register 0 (ADTC0). However, since no function to restart automatic data transfer is incorporated, when transfer is stopped by setting ATSTP0 = 1, start automatic data transfer by ATSTA0 after re-setting the registers.                                                                                                                                                                                                                          | p. 364 🗌               |
|            |                |                              | -                                                                            | Be sure to clear bits 7 to 5 to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | p. 365 🗌               |
|            |                |                              | ADTI0:<br>Automatic data<br>transfer interval<br>specification<br>register 0 | Because the setting of bit 5 (STBE0) and bit 4 (BUSYE0) of serial status register 0 (CSIS0) takes priority over the ADTI0 setting, the interval time based on the setting of STBE0 and BUSYE0 is generated even when ADTI0 is cleared to 00H.                                                                                                                                                                                                                                                                                                                                               | p. 367 🗌               |
|            |                |                              | 3-wire serial I/O<br>mode                                                    | Take relationship with the other party of communication when setting the port mode register and port register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | pp. 370, 🗌<br>377      |
|            |                |                              | 1-byte<br>transmission/<br>reception                                         | The SOA0 pin becomes low level by an SIOA0 write.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | p. 372 🗌               |
|            |                |                              | Communication start                                                          | If CSIAE0 is set to 1 after data is written to SIOA0, communication does not start.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | p. 374 🗌               |
|            |                |                              | Automatic<br>transmission/                                                   | A wait state may be generated when data is written to the buffer RAM. For details, see CHAPTER 34 CAUTIONS FOR WAIT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | p. 375 📋               |
|            |                |                              | reception mode                                                               | Because, in the automatic transmission/reception mode, the automatic transmit/receive function writes/reads data to/from the internal buffer RAM after 1-byte transmission/reception, an interval is inserted until the next transmission/reception. As the buffer RAM write/read is performed at the same time as CPU processing, the interval is dependent upon the value of automatic data transfer interval specification register 0 (ADTI0) and the set values of bits 5 and 4 (STBE0, BUSYE0) of serial status register 0 (CSIS0) (see (5) Automatic transmit/receive interval time). | p. 378 🗌               |
|            |                |                              |                                                                              | If an access to the buffer RAM by the CPU conflicts with an access to the buffer RAM by serial interface CSIA0 during the interval period, the interval time specified by automatic data transfer interval specification register 0 (ADTI0) may be extended.                                                                                                                                                                                                                                                                                                                                | pp. 378, 🗆<br>382, 386 |

|            |                                   |                        |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <u> </u>                                                                                                                                                                                                                                                                             | )/26)  |  |  |  |  |  |  |                              |                                                                                                                                                                                                                    |        |
|------------|-----------------------------------|------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|--|--|--|--|--|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Chapter    | Classification                    | Function               | Details of<br>Function                                            | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Pag                                                                                                                                                                                                                                                                                  | le     |  |  |  |  |  |  |                              |                                                                                                                                                                                                                    |        |
| Chapter 17 | で<br>Serial<br>interface<br>CSIA0 |                        | Automatic<br>transmission<br>mode                                 | Because, in the automatic transmission mode, the automatic transmit/receive<br>function reads data from the internal buffer RAM after 1-byte transmission, an<br>interval is inserted until the next transmission. As the buffer RAM read is<br>performed at the same time as CPU processing, the interval is dependent upon<br>the value of automatic data transfer interval specification register 0 (ADTI0) and<br>the set values of bits 5 and 4 (STBE0, BUSYE0) of serial status register 0<br>(CSIS0) (see (5) Automatic transmit/receive interval time). | p. 382                                                                                                                                                                                                                                                                               |        |  |  |  |  |  |  |                              |                                                                                                                                                                                                                    |        |
|            |                                   |                        | Repeat<br>transmission<br>mode                                    | Because, in the repeat transmission mode, a read is performed on the buffer<br>RAM after the transmission of one byte, the interval is included in the period up to<br>the next transmission. As the buffer RAM read is performed at the same time as<br>CPU processing, the interval is dependent upon automatic data transfer interval<br>specification register 0 (ADTI0) and the set values of bits 5 and 4 (STBE0,<br>BUSYE0) of serial status register 0 (CSIS0) (see (5) Automatic transmit/receive<br>interval time).                                   | p. 386                                                                                                                                                                                                                                                                               |        |  |  |  |  |  |  |                              |                                                                                                                                                                                                                    |        |
|            |                                   |                        |                                                                   | Automatic<br>transmission/<br>reception<br>suspension and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | If the HALT instruction is executed during automatic transmission/reception,<br>communication is suspended and the HALT mode is set if during 8-bit data<br>communication. When the HALT mode is cleared, automatic<br>transmission/reception is restarted from the suspended point. | p. 391 |  |  |  |  |  |  |                              |                                                                                                                                                                                                                    |        |
|            |                                   |                        | restart                                                           | When suspending automatic transmission/reception, do not change the operating mode to 3-wire serial $I/O$ mode while TSF0 = 1.                                                                                                                                                                                                                                                                                                                                                                                                                                  | p. 391                                                                                                                                                                                                                                                                               |        |  |  |  |  |  |  |                              |                                                                                                                                                                                                                    |        |
|            |                                   |                        | Busy control                                                      | Busy control cannot be used simultaneously with the interval time control function of automatic data transfer interval specification register 0 (ADTI0).                                                                                                                                                                                                                                                                                                                                                                                                        | p. 392                                                                                                                                                                                                                                                                               |        |  |  |  |  |  |  |                              |                                                                                                                                                                                                                    |        |
|            |                                   |                        | Busy & strobe<br>control                                          | When TSF0 is cleared, the SOA0 pin goes low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | p. 394                                                                                                                                                                                                                                                                               |        |  |  |  |  |  |  |                              |                                                                                                                                                                                                                    |        |
| Chapter 18 | Soft                              | Multiplier/<br>divider | divider Remainder or<br>register 0<br>MDA0H, MD<br>Multiplication | SDR0:<br>Remainder data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | The value read from SDR0 during operation processing (while bit 7 (DMUE) of multiplier/divider control register 0 (DMUC0) is 1) is not guaranteed.                                                                                                                                   | p. 399 |  |  |  |  |  |  |                              |                                                                                                                                                                                                                    |        |
| chap       |                                   |                        |                                                                   | register 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SDR0 is reset when the operation is started (when DMUE is set to 1).                                                                                                                                                                                                                 | p. 399 |  |  |  |  |  |  |                              |                                                                                                                                                                                                                    |        |
| 0          |                                   |                        |                                                                   | MDA0H, MDA0L:<br>Multiplication/                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MDA0H is cleared to 0 when an operation is started in the multiplication mode (when multiplier/divider control register 0 (DMUC0) is set to 81H).                                                                                                                                    | p. 399 |  |  |  |  |  |  |                              |                                                                                                                                                                                                                    |        |
|            |                                   |                        |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                      |        |  |  |  |  |  |  | division data<br>register A0 | Do not change the value of MDA0 during operation processing (while bit 7 (DMUE) of multiplier/divider control register 0 (DMUC0) is 1). Even in this case, the operation is executed, but the result is undefined. | p. 399 |
|            |                                   |                        |                                                                   | The value read from MDA0 during operation processing (while DMUE is 1) is not guaranteed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | p. 399                                                                                                                                                                                                                                                                               |        |  |  |  |  |  |  |                              |                                                                                                                                                                                                                    |        |
|            |                                   |                        | MDB0:<br>Multiplication/<br>division data                         | Do not change the value of MDB0 during operation processing (while bit 7 (DMUE) of multiplier/divider control register 0 (DMUC0) is 1). Even in this case, the operation is executed, but the result is undefined.                                                                                                                                                                                                                                                                                                                                              | p. 400                                                                                                                                                                                                                                                                               |        |  |  |  |  |  |  |                              |                                                                                                                                                                                                                    |        |
|            |                                   |                        | register B0                                                       | Do not clear MDB0 to 0000H in the division mode. If set, undefined operation results are stored in MDA0 and SDR0.                                                                                                                                                                                                                                                                                                                                                                                                                                               | p. 400                                                                                                                                                                                                                                                                               |        |  |  |  |  |  |  |                              |                                                                                                                                                                                                                    |        |
|            |                                   |                        | DMUC:<br>Multiplier/divider<br>control register 0                 | If DMUE is cleared to 0 during operation processing (when DMUE is 1), the operation result is not guaranteed. If the operation is completed while the clearing instruction is being executed, the operation result is guaranteed, provided that the interrupt flag is set.                                                                                                                                                                                                                                                                                      | p. 401                                                                                                                                                                                                                                                                               |        |  |  |  |  |  |  |                              |                                                                                                                                                                                                                    |        |
|            |                                   |                        |                                                                   | Do not change the value of DMUSEL0 during operation processing (while DMUE is 1). If it is changed, undefined operation results are stored in multiplication/division data register A0 (MDA0) and remainder data register 0 (SDR0).                                                                                                                                                                                                                                                                                                                             | p. 401                                                                                                                                                                                                                                                                               |        |  |  |  |  |  |  |                              |                                                                                                                                                                                                                    |        |

|            | _              |                              |                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (21/26)  |
|------------|----------------|------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Chapter    | Classification | Function                     | Details of<br>Function                                                           | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Page     |
| Chapter 18 | Soft           | Multiplier/<br>divider       | DMUC:<br>Multiplier/divider<br>control register<br>0                             | If DMUE is cleared to 0 during operation processing (while DMUE is 1), the operation processing is stopped. To execute the operation again, set multiplication/division data register A0 (MDA0), multiplication/division data register B0 (MDB0), and multiplier/divider control register 0 (DMUC0), and start the operation (by clearing DMUE to 1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | p. 401 🛛 |
| Chapter 19 | Soft           | Interrupt                    | IF1H: Interrupt<br>request flag<br>register                                      | Be sure to clear bits 4 to 7 of IF1H to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | p. 412 🛛 |
| C          |                |                              | IF0L, IF0H,<br>IF1L, IF1H:<br>Interrupt                                          | When operating a timer, serial interface, or A/D converter after standby release, operate it once after clearing the interrupt request flag. An interrupt request flag may be set by noise.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | p. 412 🛛 |
|            |                |                              | request flag<br>registers                                                        | Use the 1-bit memory manipulation instruction (CLR1) for manipulating the flag of<br>the interrupt request flag register. A 1-bit manipulation instruction such as "IFOL.0<br>= 0;" and "_asm("clr1 IFOL, 0");" should be used when describing in C language,<br>because assembly instructions after compilation must be 1-bit memory<br>manipulation instructions (CLR1).<br>If an 8-bit memory manipulation instruction "IFOL & = 0xfe;" is described in C<br>language, for example, it is converted to the following three assembly instructions<br>after compilation:<br>mov a, IFOL<br>and a, #0FEH<br>mov IFOL, a<br>In this case, at the timing after "mov a, IFOL" to "mov IFOL, a", if the request flag of<br>another bit of the identical interrupt request flag register (IFOL) is set to 1, it is<br>cleared to 0 by "mov IFOL, a". Therefore, care must be exercised when using the<br>8-bit memory manipulation instruction in C language. | p. 413 🗆 |
|            |                |                              | MK1H: Interrupt<br>mask flag<br>register                                         | Be sure to set bits 4, 6, and 7 of MK1H to 1. Be sure to clear bit 5 of MK1H to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | p. 414 🛛 |
|            |                |                              | PR1H: Priority<br>specification<br>flag register                                 | Be sure to set bits 4 to 7 of PR1H to 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | p. 415 🛛 |
|            |                |                              | EGP, EGN:<br>External<br>interrupt<br>rising/falling<br>edge enable<br>registers | Select the port mode by clearing EGPn and EGNn to 0 because an edge may be detected when the external interrupt function is switched to the port function.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | p. 416 🛛 |
|            |                |                              | Software<br>interrupt<br>request<br>acknowledgement                              | Do not use the RETI instruction for restoring from the software interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | р. 420 🛛 |
|            |                |                              | Interrupt<br>request hold                                                        | The BRK instruction is not one of the above-listed interrupt request hold instructions. However, the software interrupt activated by executing the BRK instruction causes the IE flag to be cleared. Therefore, even if a maskable interrupt request is generated during execution of the BRK instruction, the interrupt request is not acknowledged.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | p. 424 🛛 |
| Chapter 20 | Soft           | Key<br>interrupt<br>function | KRM: Key<br>return mode<br>register                                              | If any of the KRM0 to KRM7 bits used is set to 1, set bits 0 to 7 (PU70 to PU77) of the corresponding pull-up resistor register 7 (PU7) to 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | p. 426 🛛 |

|            |                |                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | (2    | 22/2 | 26) |
|------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-----|
| Chapter    | Classification | Function                                                                                                                                                                                                                                                                                                                                                                                                                          | Details of<br>Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Pa    | age  |     |
| Chapter 20 | Soft           | Key<br>interrupt<br>function                                                                                                                                                                                                                                                                                                                                                                                                      | KRM: Key<br>return mode<br>register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | If KRM is changed, the interrupt request flag may be set. Therefore, disable interrupts and then change the KRM register. After that, clear the interrupt request flag and then enable interrupts.                                                                                                                                                                                                                                                                                                                                                  | p. 42 | 6    |     |
| 0          |                |                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | The bits not used in the key interrupt mode can be used as normal ports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | p. 42 | :6   |     |
| Chapter 21 | Soft           | Standby function                                                                                                                                                                                                                                                                                                                                                                                                                  | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | The RSTOP setting is valid only when "Can be stopped by software" is set for the internal oscillator by the option byte.                                                                                                                                                                                                                                                                                                                                                                                                                            | p. 42 | 7    |     |
| Chap       | Hard           |                                                                                                                                                                                                                                                                                                                                                                                                                                   | STOP mode can be used only when the CPU is operating on the high-speed<br>system clock or internal oscillation clock. HALT mode can be used when the CPU<br>is operating on the high-speed system clock, internal oscillation clock, or<br>subsystem clock. However, when the STOP instruction is executed during<br>internal oscillation clock operation, the high-speed system clock oscillator stops,<br>but the internal oscillator does not stop.                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | p. 42 | 8    |     |
|            |                |                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | When shifting to the STOP mode, be sure to stop the peripheral hardware operation before executing STOP instruction.                                                                                                                                                                                                                                                                                                                                                                                                                                | p. 42 | 8    |     |
|            | Soft           | STOP mode,       The following sequence is recommended for or         HALT mode       A/D converter when the standby function is us         A/D converter mode register (ADM) to 0 to sto       then execute the HALT or STOP instruction.         STOP mode       If the internal oscillator is operating before the         the internal oscillation clock cannot be stopped when the internal oscillation clock is used as the |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | The following sequence is recommended for operating current reduction of the A/D converter when the standby function is used: First clear bit 7 (ADCS) of the A/D converter mode register (ADM) to 0 to stop the A/D conversion operation, and then execute the HALT or STOP instruction.                                                                                                                                                                                                                                                           | p. 42 | 8    |     |
|            | Hard           |                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | If the internal oscillator is operating before the STOP mode is set, oscillation of the internal oscillation clock cannot be stopped in the STOP mode. However, when the internal oscillation clock is used as the CPU clock, the CPU operation is stopped for $17/f_{\rm R}$ (s) after STOP mode is released.                                                                                                                                                                                                                                      | p. 42 | 8    |     |
|            | Soft           |                                                                                                                                                                                                                                                                                                                                                                                                                                   | OSTC: After the above time has elapsed, the bits are set to 1 in order from MOST11 and remain 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | p. 42 | :9   |     |
|            |                |                                                                                                                                                                                                                                                                                                                                                                                                                                   | stabilization       If the STOP mode is entered and then released while the internal oscillation clore is being used as the CPU clock, set the oscillation stabilization time as follows.         status register       If the STOP mode is entered and then released while the internal oscillation clore is being used as the CPU clock, set the oscillation stabilization time as follows.         • Desired OSTC oscillation stabilization time ≤ Oscillation stabilization time set by OSTS         The oscillation stabilization time set by OSTS. Therefore, note that only the statuses during the oscillation stabilization time set by OSTS are set to OSTC after STOP mode has |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | p. 42 | 9    |     |
|            | Hard           |                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | been released.<br>The wait time when STOP mode is released does not include the time after STOP mode release until clock oscillation starts ("a" below) regardless of whether STOP mode is released by RESET input or interrupt generation.                                                                                                                                                                                                                                                                                                         | p. 42 | :9   |     |
|            | Soft           |                                                                                                                                                                                                                                                                                                                                                                                                                                   | OSTS:<br>Oscillation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | To set the STOP mode when the high-speed system clock is used as the CPU clock, set OSTS before executing a STOP instruction.                                                                                                                                                                                                                                                                                                                                                                                                                       | p. 43 | 0    |     |
|            |                |                                                                                                                                                                                                                                                                                                                                                                                                                                   | stabilization<br>time select                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Before setting OSTS, confirm with OSTC that the desired oscillation stabilization time has elapsed                                                                                                                                                                                                                                                                                                                                                                                                                                                  | p. 43 | 0    |     |
|            |                |                                                                                                                                                                                                                                                                                                                                                                                                                                   | register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | If the STOP mode is entered and then released while the internal oscillation clock<br>is being used as the CPU clock, set the oscillation stabilization time as follows.<br>• Desired OSTC oscillation stabilization time ≤ Oscillation stabilization time set<br>by OSTS<br>The oscillation stabilization time counter counts only during the oscillation<br>stabilization time set by OSTS. Therefore, note that only the statuses during the<br>oscillation stabilization time set by OSTS are set to OSTC after STOP mode has<br>been released. | p. 43 | 0    |     |
|            | Hard           |                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | The wait time when STOP mode is released does not include the time after STOP mode release until clock oscillation starts ("a" below) regardless of whether STOP mode is released by RESET input or interrupt generation.                                                                                                                                                                                                                                                                                                                           | p. 43 | 0    |     |

|            |                |                                                                                                                                              |                                                                                                                                                                                                                      | r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (23    | /26) |
|------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|
| Chapter    | Classification | Function                                                                                                                                     | Details of<br>Function                                                                                                                                                                                               | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Pag    | Ð    |
| Chapter 21 | Soft           | Standby<br>function                                                                                                                          | STOP mode<br>setting and<br>operation status                                                                                                                                                                         | Because the interrupt request signal is used to release the standby mode, if there is an interrupt source with the interrupt request flag set and the interrupt mask flag reset, the standby mode is immediately released if set. Thus, the STOP mode is reset to the HALT mode immediately after execution of the STOP instruction and the system returns to the operating mode as soon as the wait time set using the oscillation stabilization time select register (OSTS) has elapsed. | p. 436 |      |
| 22         | Hard           | Reset                                                                                                                                        | -                                                                                                                                                                                                                    | For an external reset, input a low level for 10 $\mu$ s or more to the RESET pin.                                                                                                                                                                                                                                                                                                                                                                                                          | p. 440 |      |
| Chapter 22 | Ĥ              | function                                                                                                                                     | stop oscillating.                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | p. 440 |      |
| 0          |                |                                                                                                                                              |                                                                                                                                                                                                                      | When the STOP mode is released by a reset, the STOP mode contents are held during reset input. However, the port pins become high-impedance, except for P130, which is set to low-level output.                                                                                                                                                                                                                                                                                            | p. 440 |      |
|            |                |                                                                                                                                              |                                                                                                                                                                                                                      | An LVI circuit internal reset does not reset the LVI circuit.                                                                                                                                                                                                                                                                                                                                                                                                                              | p. 441 |      |
|            |                |                                                                                                                                              | Reset timing<br>due to<br>watchdog timer<br>overflow                                                                                                                                                                 | A watchdog timer internal reset resets the watchdog timer.                                                                                                                                                                                                                                                                                                                                                                                                                                 | p. 442 |      |
|            | Soft           |                                                                                                                                              | RESF: Reset<br>control flag<br>register                                                                                                                                                                              | Do not read data by a 1-bit memory manipulation instruction.                                                                                                                                                                                                                                                                                                                                                                                                                               | p. 447 |      |
| Chapter 23 | Soft           | Clock CLM: Clock Once bit 0 (CLME) is set to 1, it cannot be cleared to 0 except by RESET input c<br>monitor mode the internal reset signal. |                                                                                                                                                                                                                      | p. 449                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |      |
| Chap       |                |                                                                                                                                              |                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | p. 449 |      |
| Chapter 24 | Soft           | Power-<br>on-clear                                                                                                                           | 1 (CLMRF) of the reset control flag register (RESF) is set to 1.         Power-on-clear       If an internal reset signal is generated in the POC circuit, the reset control flag register (RESF) is cleared to 00H. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | p. 455 |      |
| Chap       | Hard           | circuit<br>(POC)                                                                                                                             |                                                                                                                                                                                                                      | The supply voltage is $V_{DD} = 2.0$ to 5.5 V when the internal oscillation clock or subsystem clock is used, but be sure to use the product in a voltage range of 2.2 to 5.5 V because the detection voltage (V <sub>Poc</sub> ) of the POC circuit is 2.1 V ±0.1 V.                                                                                                                                                                                                                      | p. 455 |      |
|            | Soft           |                                                                                                                                              | Cautions for<br>power-on-clear<br>circuit                                                                                                                                                                            | In a system where the supply voltage $(V_{DO})$ fluctuates for a certain period in the vicinity of the POC detection voltage $(V_{POC})$ , the system may be repeatedly reset and released from the reset status. In this case, the time from release of reset to the start of the operation of the microcontroller can be arbitrarily set by taking the following action.                                                                                                                 | p. 457 |      |
| Chapter 25 | Soft           | Low-<br>voltage<br>detector<br>(LVI)                                                                                                         | LVIM: Low-<br>voltage<br>detection<br>register                                                                                                                                                                       | <ul> <li>To stop LVI, follow either of the procedures below.</li> <li>When using 8-bit memory manipulation instruction: Write 00H to LVIM.</li> <li>When using 1-bit memory manipulation instruction: Clear LVION to 0.</li> </ul>                                                                                                                                                                                                                                                         | p. 460 |      |
|            |                |                                                                                                                                              | LVIS: Low-<br>voltage                                                                                                                                                                                                | Be sure to clear bits 4 to 7 to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                         | p. 461 |      |
|            |                |                                                                                                                                              | detection level<br>selection<br>register                                                                                                                                                                             | Clear all port pins after the supply voltage (VDD) exceeds the preset detection voltage (VLvI) after POC release in the (A1) grade products.                                                                                                                                                                                                                                                                                                                                               | p. 461 |      |
|            |                |                                                                                                                                              | When used as reset                                                                                                                                                                                                   | <1> must always be executed. When LVIMK = 0, an interrupt may occur immediately after the processing in <3>.                                                                                                                                                                                                                                                                                                                                                                               | p. 462 |      |
|            |                |                                                                                                                                              |                                                                                                                                                                                                                      | If supply voltage (V <sub>DD</sub> ) $\geq$ detection voltage (V <sub>LVI</sub> ) when LVIMD is set to 1, an internal reset signal is not generated.                                                                                                                                                                                                                                                                                                                                       | p. 462 |      |

|            |                |                                                                                                                                                                                                                                                                                                                                         | 1                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | (24    | /26) |
|------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|
| Chapter    | Classification | Function                                                                                                                                                                                                                                                                                                                                | Details of<br>Function                                          | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Ρας    | je   |
| Chapter 25 | Soft           | Low-<br>voltage<br>detector<br>(LVI)                                                                                                                                                                                                                                                                                                    | Cautions for<br>low-voltage<br>detector                         | In a system where the supply voltage (V <sub>DD</sub> ) fluctuates for a certain period in the vicinity of the LVI detection voltage (V <sub>LVI</sub> ), the operation is as follows depending on how the low-voltage detector is used.<br>(1) When used as reset<br>The system may be repeatedly reset and released from the reset status.<br>In this case, the time from release of reset to the start of the operation of the microcontroller can be arbitrarily set by taking action (a) below.<br>(2) When used as interrupt<br>Interrupt requests may be frequently generated. Take action (b) below. | p. 466 |      |
| Chapter 26 | Hard           | Product       0084H/1084H       Be sure to set 00H (disabling on-chip debug operation) to 0084H for products no equipped with the on-chip debug function (µPD78F0148H). Also set 00H to 1084H because 0084H and 1084H are switched at boot swapping.         To use the on-chip debug function with a product equipped with the on-chip |                                                                 | p. 469                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        |      |
| Ċ          |                |                                                                                                                                                                                                                                                                                                                                         |                                                                 | To use the on-chip debug function with a product equipped with the on-chip debug function ( $\mu$ PD78F0148HD), set 02H or 03H to 0084H. Set a value that is the same as that of 0084H to 1084H because 0084H and 1084H are switched at boot swapping.                                                                                                                                                                                                                                                                                                                                                       | p. 469 |      |
|            |                |                                                                                                                                                                                                                                                                                                                                         | 0081H/1081H,<br>0082H/1082H,<br>0083H/1083H                     | Be sure to set 00H to 0081H, 0082H, and 0083H (0081H/1081H, 0082H/1082H, and 0083H/1083H when the boot swap function is used).                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | p. 469 |      |
|            |                |                                                                                                                                                                                                                                                                                                                                         | 0080H/1080H                                                     | If LSROSC = 0 (oscillation can be stopped by software), the count clock is not supplied to the watchdog timer in the HALT and STOP modes, regardless of the setting of bit 0 (RSTOP) of the internal oscillation mode register (RCM). When 8-bit timer H1 operates with the internal oscillation clock, the count clock is supplied to 8-bit timer H1 even in the HALT/STOP mode.                                                                                                                                                                                                                            | p. 470 |      |
|            |                |                                                                                                                                                                                                                                                                                                                                         |                                                                 | Be sure to clear bit 1 to 7 to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | p. 470 |      |
| Chapter 27 | Hard           | Flash<br>memory                                                                                                                                                                                                                                                                                                                         | _                                                               | There are differences in noise immunity and noise radiation between the flash memory and mask ROM versions. When pre-producing an application set with the flash memory version and then mass-producing it with the mask ROM version, be sure to conduct sufficient evaluations for the commercial samples (not engineering samples) of the mask ROM versions.                                                                                                                                                                                                                                               | p. 472 |      |
| -          | Soft           |                                                                                                                                                                                                                                                                                                                                         | IMS: Internal<br>memory size<br>switching<br>register           | The initial value of IMS is CFH. When using the 78K0/KF1+ to evaluate the program of a mask ROM version of the 78K0/KF1, be sure to set the values shown in Table 27-2.                                                                                                                                                                                                                                                                                                                                                                                                                                      | p. 473 |      |
|            |                |                                                                                                                                                                                                                                                                                                                                         | IXS: Internal<br>expansion<br>RAM size<br>switching<br>register | Since the initial value of IXS is 0CH, be sure to set IXS to 0AH. When using the 78K0/KF1+ to evaluate the program of a mask ROM version of the 78K0/KF1, be sure to set the values shown in Table 27-3.                                                                                                                                                                                                                                                                                                                                                                                                     | p. 474 |      |
|            |                |                                                                                                                                                                                                                                                                                                                                         | UART6                                                           | When UART6 is selected, the receive clock is calculated based on the reset command sent from the dedicated flash programmer after the FLMD0 pulse has been received.                                                                                                                                                                                                                                                                                                                                                                                                                                         | p. 488 |      |
|            |                |                                                                                                                                                                                                                                                                                                                                         | FLPMC: Flash-<br>programming                                    | Be sure to keep FWEDIS at 0 until writing or erasing of the flash memory is completed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | p. 492 |      |
|            |                |                                                                                                                                                                                                                                                                                                                                         | mode control                                                    | Make sure that FWEDIS = 1 in the normal mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | p. 492 |      |
|            |                |                                                                                                                                                                                                                                                                                                                                         | register                                                        | Manipulate FLSPM1 and FLSPM0 after execution branches to the internal RAM.<br>The address of the flash memory is specified by an address signal from the CPU when FLSPM1 = 0 or the set value of the firmware written when FLSPM1 = 1. In the on-board mode, the specifications of FLSPM1 and FLSPM0 are ignored.                                                                                                                                                                                                                                                                                            | p. 492 |      |

|                |                |                                                                                      |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (25/2                        | 26) |
|----------------|----------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----|
| Chapter        | Classification | Function                                                                             | Details of<br>Function                                            | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Page                         |     |
| Chapter 28     | Hard           | On-chip<br>debug<br>function                                                         | μΡD78F0148<br>HD                                                  | , , , , , , , , , , , , , , , , , , , ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                              |     |
|                |                | When using Input the clock from the X1 pin during on-chip debugging. X1 and X2       |                                                                   | Input the clock from the X1 pin during on-chip debugging.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | p. 498                       |     |
|                |                | X1 and X2<br>pins Control the X1 and X2 pins by externally pulling down the P31 pin. |                                                                   | p. 498                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                              |     |
| Chapter 30, 31 | Hard           | Electrical<br>specifications<br>(standard<br>products, (A)<br>grade                  | μΡD78F0148<br>HD                                                  | The $\mu$ PD78F0148HD has an on-chip debug function. Do not use this product for mass production because its reliability cannot be guaranteed after the on-chip debug function has been used, given the issue of the number of times the flash memory can be rewritten. NEC Electronics does not accept complaints concerning this product.                                                                                                                                                                                                                                                                                                                                   | p. 513                       |     |
|                |                | products),<br>Electrical<br>specifications<br>((A1) grade<br>products)               | Absolute<br>maximum<br>ratings                                    | Product quality may suffer if the absolute maximum rating is exceeded even<br>momentarily for any parameter. That is, the absolute maximum ratings are rated<br>values at which the product is on the verge of suffering physical damage, and<br>therefore the product must be used under conditions that ensure that the<br>absolute maximum ratings are not exceeded.                                                                                                                                                                                                                                                                                                       | pp. 513,<br>514, 536,<br>537 |     |
|                |                |                                                                                      | High-speed<br>system clock<br>(crystal/<br>ceramic)<br>oscillator | <ul> <li>When using the high-speed system clock oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance.</li> <li>Keep the wiring length as short as possible.</li> <li>Do not cross the wiring with the other signal lines.</li> <li>Do not route the wiring near a signal line through which a high fluctuating current flows.</li> <li>Always make the ground point of the oscillator capacitor the same potential as Vss.</li> <li>Do not ground the capacitor to a ground pattern through which a high current flows.</li> <li>Do not fetch signals from the oscillator.</li> </ul> | pp. 515,<br>538              |     |
|                |                |                                                                                      |                                                                   | Since the CPU is started by the internal oscillation clock after reset, check the oscillation stabilization time of the high-speed system clock using the oscillation stabilization time status register (OSTC). Determine the oscillation stabilization time of the OSTC register and oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.                                                                                                                                                                                                                                  | pp. 515,<br>538              |     |
|                |                |                                                                                      | Recommended<br>oscillator<br>constants                            | The oscillator constants shown above are reference values based on evaluation<br>in a specific environment by the resonator manufacturer. If it is necessary to<br>optimize the oscillator characteristics in the actual application, apply to the<br>resonator manufacturer for evaluation on the implementation circuit. The<br>oscillation voltage and oscillation frequency only indicate the oscillator<br>characteristic. Use the 78K0/KF1+ so that the internal operation conditions are<br>within the specifications of the DC and AC characteristics.                                                                                                                | p. 516                       |     |

|                |                |                                                                                                                                               |                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | (26/                               | 26) |
|----------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----|
| Chapter        | Classification | Function                                                                                                                                      | Details of<br>Function           | Cautions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Page                               |     |
| Chapter 30, 31 | Hard           | Electrical<br>specifications<br>(standard<br>products, (A)<br>grade<br>products),<br>Electrical<br>specifications<br>((A1) grade<br>products) | Subsystem<br>clock<br>oscillator | <ul> <li>When using the subsystem clock oscillator, wire as follows in the area enclosed by the broken lines in the above figure to avoid an adverse effect from wiring capacitance.</li> <li>Keep the wiring length as short as possible.</li> <li>Do not cross the wiring with the other signal lines.</li> <li>Do not route the wiring near a signal line through which a high fluctuating current flows.</li> <li>Always make the ground point of the oscillator capacitor the same potential as Vss.</li> <li>Do not ground the capacitor to a ground pattern through which a high current flows.</li> <li>Do not fetch signals from the oscillator.</li> <li>The subsystem clock oscillator is designed as a low-amplitude circuit for reducing power consumption, and is more prone to malfunction due to noise than the high-speed system clock oscillator.</li> </ul> | pp. 517,<br>539<br>pp. 517,<br>539 |     |
|                |                |                                                                                                                                               | AC                               | method when the subsystem clock is used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | p. 523                             |     |
|                |                |                                                                                                                                               | AC<br>characteristics            | Tey can only be used at 0.238 $\mu$ s (MIN).<br>Tey can only be used at 0.4 $\mu$ s (MIN).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | p. 523<br>p. 524                   |     |
|                |                |                                                                                                                                               | _                                | The external bus interface function cannot be used in (A1) grade products.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | p. 536                             |     |
| Chapter 33     | Hard           | Recommended<br>soldering<br>conditions                                                                                                        |                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | pp. 556,<br>557                    |     |
| Chapter 34     | Soft           | Wait                                                                                                                                          | _                                | When the CPU is operating on the subsystem clock and the high-speed system clock is stopped ( $MCC = 1$ ), do not access the registers listed above using an access method in which a wait request is issued.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                    |     |

# E.1 Major Revisions in This Edition

| Page         | Description                                                                                                                                              |  |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Throughout   | Addition of product name, specification, and classification by case on (A) grade products and (A1) grade products                                        |  |
|              | Modification of Note and Caution in serial operation mode register (CSIM10, CSIM11) and serial clock selection register (CSIC10, CSIC11)                 |  |
| р. 18        | Modification of 1.3 Ordering Information                                                                                                                 |  |
| p. 47        | Modification of Figure 3-1. Memory Map (µPD78F0148H)                                                                                                     |  |
| p. 48        | Modification of Figure 3-2. Memory Map (µPD78F0148HD)                                                                                                    |  |
| p. 52        | Modification of Notes 1 and 2 in Figure 3-4. Correspondence Between Data Memory and Addressing (µPD78F0148HD)                                            |  |
| p. 123       | Addition of Note 5 to Figure 6-2. Format of Processor Clock Control Register (PCC)                                                                       |  |
| p. 461       | Modification of Note and addition of Caution 2 in Figure 25-3. Format of Low-Voltage Detection Level Selection Register (LVIS)                           |  |
| p. 469       | Revision of CHAPTER 26 OPTION BYTE                                                                                                                       |  |
| p. 488       | Modification of Table 27-8. Communication Modes                                                                                                          |  |
| p. 497       | Modification of Notes 1 and 2 in Figure 27-23. Memory Map and Boot Area (2) µPD78F0148HD                                                                 |  |
| p. 498       | Revision of CHAPTER 28 ON-CHIP DEBUG FUNCTION (#PD78F0148HD ONLY)                                                                                        |  |
| pp. 523, 524 | Modification of condition of AC Characteristics (2) Read/write operation in CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS, (A) GRADE PRODUCTS) |  |
| p. 536       | Addition of CHAPTER 31 ELECTRICAL SPECIFICATIONS ((A1) GRADE PRODUCTS)                                                                                   |  |
| p. 556       | Revision of CHAPTER 33 RECOMMENDED SOLDERING CONDITIONS                                                                                                  |  |

# E.2 Revision History up to Previous Edition

The following table shows the revision history up to this edition. The "Applied to:" column indicates the chapters of each edition in which the revision was applied.

|             |                                                                                                                                                                               | (1/3)                           |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Edition     | Description                                                                                                                                                                   | Applied to:                     |
| 2nd edition | Addition of µPD78F0148HD                                                                                                                                                      | Throughout                      |
|             | Modification of 1.5 Kx1 Series Lineup                                                                                                                                         | CHAPTER 1 OUTLINE               |
|             | Modification of recommended connection for unused RESET pin in Table 2-2 Pin I/O Circuit Types                                                                                | CHAPTER 2 PIN<br>FUNCTIONS      |
|             | Addition of <b>Cautions 1</b> and <b>2</b> to <b>Figure 6-7</b> Format of Oscillation Stabilization Time Select Register (OSTS)                                               | CHAPTER 6 CLOCK<br>GENERATOR    |
|             | Deletion of (7) System wait control register (VSWC) in 6.3 Registers Controlling<br>Clock Generator                                                                           |                                 |
|             | Addition of description for when used as capture register to Interrupt request generation column in <b>Figure 7-6 Format of 16-Bit Timer Mode Control Register 00 (TMC00)</b> | CHAPTER 7 16-BIT<br>TIMER/EVENT |
|             | Addition of description for when used as capture register to Interrupt request generation column in <b>Figure 7-7 Format of 16-Bit Timer Mode Control Register 01 (TMC01)</b> | COUNTERS 00 AND 01              |

| Edition     | Description                                                                                                                      | Applied to:                                               |
|-------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
| 2nd edition | Modification of Note 1 and correction of Cautions 4 and 5 in Figure 7-12 Format of Prescaler Mode Register 00 (PRM00)            | CHAPTER 7 16-BIT<br>TIMER/EVENT                           |
|             | Modification of Note 1 and correction of Cautions 4 and 5 in Figure 7-13 Format of Prescaler Mode Register 01 (PRM01)            | COUNTERS 00 AND 01                                        |
|             | Modification of Note in Figure 8-5 Format of Timer Clock Selection Register 50 (TCL50)                                           | CHAPTER 8 8-BIT<br>TIMER/EVENT                            |
|             | Modification of Note in Figure 8-6 Format of Timer Clock Selection Register 51 (TCL51)                                           | COUNTERS 50 AND 51                                        |
|             | Modification of Note 1 in Figure 9-5 Format of 8-Bit Timer H Mode Register 0<br>(TMHMD0)                                         | CHAPTER 9 8-BIT<br>TIMERS H0 AND H1                       |
|             | Modification of Note in Figure 9-6 Format of 8-Bit Timer H Mode Register 1<br>(TMHMD1)                                           |                                                           |
|             | Correction of Table 11-1 Loop Detection Time of Watchdog Timer                                                                   | CHAPTER 11<br>WATCHDOG TIMER                              |
|             | Addition of Note to Figure 12-2 Format of Clock Output Selection Register (CKS)                                                  | CHAPTER 12 CLOCK<br>OUTPUT/BUZZER<br>OUTPUT<br>CONTROLLER |
|             | Modification of Note 1 in Figure 14-4 Format of Baud Rate Generator Control Register 0 (BRGC0)                                   | CHAPTER 14 SERIAL<br>INTERFACE UART0                      |
|             | Modification of Note 1 in Figure 15-8 Format of Clock Selection Register 6 (CKSR6)                                               | CHAPTER 15 SERIAL                                         |
|             | Modification of (h) SBF transmission in 15.4.2 Asynchronous serial interface (UART) mode                                         | INTERFACE UART6                                           |
|             | Modification of Note in Figure 16-5 Format of Serial Clock Selection Register 10 (CSIC10)                                        | CHAPTER 16 SERIAL<br>INTERFACES CSI10                     |
|             | Modification of Note in Figure 16-6 Format of Serial Clock Selection Register 11<br>(CSIC11)                                     | AND CSI11                                                 |
|             | Modification of Caution 3 in Figure 19-2 Format of Interrupt Request Flag Registers<br>(IF0L, IF0H, IF1L, IF1H)                  | CHAPTER 19<br>INTERRUPT<br>FUNCTIONS                      |
|             | Addition of <b>Cautions 1</b> and <b>2</b> to <b>Figure 21-2</b> Format of Oscillation Stabilization Time Select Register (OSTS) | CHAPTER 21<br>STANDBY FUNCTION                            |
|             | Modification of Figure 22-1 Block Diagram of Reset Function                                                                      | CHAPTER 22 RESET<br>FUNCTION                              |
|             | Modification of Note in Figure 25-3 Format of Low-Voltage Detection Level Selection Register (LVIS)                              | CHAPTER 25 LOW-<br>VOLTAGE DETECTOR                       |
|             | Modification of Figure 27-11 FLMD1 Pin Connection Example                                                                        | CHAPTER 27 FLASH                                          |
|             | Addition of description to 27.6.7 Power supply                                                                                   | MEMORY                                                    |
|             | Revision of <b>CHAPTER 30 ELECTRICAL SPECIFICATIONS</b> from target specifications to official specifications                    | CHAPTER 30<br>ELECTRICAL<br>SPECIFICATIONS                |
|             | Addition of CHAPTER                                                                                                              | CHAPTER 32<br>PACKAGE DRAWINGS                            |

|                       |                                                            | (3/3)                                                |
|-----------------------|------------------------------------------------------------|------------------------------------------------------|
| Edition               | Description                                                | Applied to:                                          |
| 2nd edition           | Revision of <b>APPENDIX</b>                                | APPENDIX A<br>DEVELOPMENT<br>TOOLS                   |
|                       | Revision of <b>APPENDIX</b>                                | APPENDIX B NOTES<br>ON TARGET SYSTEM<br>DESIGN       |
|                       | Addition of APPENDIX                                       | APPENDIX D LIST OF<br>CAUTIONS                       |
|                       | Addition of APPENDIX                                       | APPENDIX E<br>REVISION HISTORY                       |
| 2nd edition           | Addition of lead-free products to 1.3 Ordering Information | CHAPTER 1 OUTLINE                                    |
| (Modified<br>version) | Addition of lead-free products to CHAPTER                  | CHAPTER 32<br>RECOMMENDED<br>SOLDERING<br>CONDITIONS |

# For further information, please contact:

#### **NEC Electronics Corporation**

1753, Shimonumabe, Nakahara-ku, Kawasaki, Kanagawa 211-8668, Japan Tel: 044-435-5111 http://www.necel.com/

## [America]

# NEC Electronics America, Inc.

2880 Scott Blvd. Santa Clara, CA 95050-2554, U.S.A. Tel: 408-588-6000 800-366-9782 http://www.am.necel.com/ [Europe]

#### NEC Electronics (Europe) GmbH Arcadiastrasse 10

40472 Düsseldorf, Germany Tel: 0211-65030 http://www.eu.necel.com/

#### Hanover Office

Podbielskistrasse 164 30177 Hannover Tel: 0 511 33 40 2-0

#### Munich Office

Werner-Eckert-Strasse 9 81829 München Tel: 0 89 92 10 03-0

# Stuttgart Office

Industriestrasse 3 70565 Stuttgart Tel: 0 711 99 01 0-0

#### United Kingdom Branch

Cygnus House, Sunrise Parkway Linford Wood, Milton Keynes MK14 6NP, U.K. Tel: 01908-691-133

#### Succursale Française

9, rue Paul Dautier, B.P. 52180 78142 Velizy-Villacoublay Cédex France Tel: 01-3067-5800

# Sucursal en España

Juan Esplandiu, 15 28007 Madrid, Spain Tel: 091-504-2787

# **Tyskland Filial**

Täby Centrum Entrance S (7th floor) 18322 Täby, Sweden Tel: 08 638 72 00

# Filiale Italiana

Via Fabio Filzi, 25/A 20124 Milano, Italy Tel: 02-667541

# **Branch The Netherlands**

Limburglaan 5 5616 HR Eindhoven The Netherlands Tel: 040 265 40 10

# [Asia & Oceania]

# NEC Electronics (China) Co., Ltd

7th Floor, Quantum Plaza, No. 27 ZhiChunLu Haidian District, Beijing 100083, P.R.China TEL: 010-8235-1155 http://www.cn.necel.com/

# NEC Electronics Shanghai Ltd.

Room 2509-2510, Bank of China Tower, 200 Yincheng Road Central, Pudong New Area, Shanghai P.R. China P.C:200120 Tel: 021-5888-5400 http://www.cn.necel.com/

#### NEC Electronics Hong Kong Ltd.

12/F., Cityplaza 4, 12 Taikoo Wan Road, Hong Kong Tel: 2886-9318 http://www.hk.necel.com/

## Seoul Branch

11F., Samik Lavied'or Bldg., 720-2, Yeoksam-Dong, Kangnam-Ku, Seoul, 135-080, Korea Tel: 02-558-3737

# NEC Electronics Taiwan Ltd.

7F, No. 363 Fu Shing North Road Taipei, Taiwan, R. O. C. Tel: 02-2719-2377

## NEC Electronics Singapore Pte. Ltd.

238A Thomson Road, #12-08 Novena Square, Singapore 307684 Tel: 6253-8311 http://www.sg.necel.com/

G05.11-1A