#### **General Description** The MAX16033-MAX16040 supervisory circuits reduce the complexity and number of components required for power-supply monitoring and battery control functions in microprocessor (µP) systems. The devices significantly improve system reliability and accuracy compared to other ICs or discrete components. The MAX16033-MAX16040 provide µP reset, backup-battery switchover, power-fail warning, watchdog, and chip-enable gating features. The MAX16033-MAX16040 operate from supply voltages up to 5.5V. The factory-set reset threshold voltage ranges from 2.32V to 4.63V. The devices feature a manual-reset input (MAX16033/MAX16037), a watchdog timer input (MAX16034/MAX16038), a battery-on output (MAX16035/MAX16039), an auxiliary adjustable reset input (MAX16036/MAX16040), and chip-enable gating (MAX16033-MAX16036). Each device includes a power-fail comparator and offers an active-low pushpull reset or an active-low open-drain reset. The MAX16033-MAX16040 are available in 2mm x 2mm, 8-pin or 10-pin µDFN packages and are fully specified from -40°C to +85°C. #### **Applications** | Portable/Battery- | Controllers | |----------------------|------------------------| | Powered Equipment | Computers | | POS Equipment | Fax Machines | | Critical µP/µC Power | Industrial Control | | Monitoring | Real-Time Clocks | | Set-Top Boxes | Intelligent Instrument | Pin Configurations and Typical Operating Circuit appear at end of data sheet. #### **Features** - **♦ Low 1.2V Operating Supply Voltage** - Precision Monitoring of 5.0V, 3.3V, 3.0V, and 2.5V **Power-Supply Voltages** - **♦ Independent Power-Fail Comparator** - **♦ Debounced Manual-Reset Input** - ♦ Watchdog Timer, 1.6s Timeout - Battery-On Output Indicator - **♦ Auxiliary User-Adjustable RESETIN** - ♦ Low 13µA Quiescent Supply Current - **♦ Two Available Output Structures:** Active-Low Push-Pull Reset **Active-Low Open-Drain Reset** - ♦ Active-Low Reset Valid Down to 1.2V - **♦ Power-Supply Transient Immunity** - ◆ 140ms (min) Reset Timeout Period - ♦ Small 2mm x 2mm, 8-Pin and 10-Pin µDFN **Packages** #### **Ordering Information** | PART* | TEMP RANGE | PIN-<br>PACKAGE | PKG<br>CODE | |---------------|----------------|-----------------|-------------| | MAX16033LLB+T | -40°C to +85°C | 10 μDFN-10 | L1022-1 | | MAX16033PLB+T | -40°C to +85°C | 10 μDFN-10 | L1022-1 | | MAX16034LLB+T | -40°C to +85°C | 10 μDFN-10 | L1022-1 | | MAX16034PLB+T | -40°C to +85°C | 10 μDFN-10 | L1022-1 | #### Ordering Information continued on last page. \*These parts offer a choice of reset threshold voltages. From the Reset Threshold Ranges table, insert the desired threshold voltage code in the blank to complete the part number. See Selector Guide for a listing of device features. #### **Selector Guide** | PART | MR | WATCHDOG | BATTON | RESETIN | CEIN/CEOUT | PFI, PFO | PIN-PACKAGE | |-----------|----|----------|--------|---------|------------|----------|-------------| | MAX16033_ | ✓ | | | | 1 | <b>√</b> | 10 μDFN-10 | | MAX16034_ | | 1 | | | 1 | <b>√</b> | 10 μDFN-10 | | MAX16035_ | | | ✓ | | 1 | ✓ | 10 μDFN-10 | | MAX16036_ | | | | 1 | 1 | <b>√</b> | 10 μDFN-10 | | MAX16037_ | ✓ | | | | | ✓ | 8 µDFN-8 | | MAX16038_ | | 1 | | | | ✓ | 8 µDFN-8 | | MAX16039_ | | | 1 | | | 1 | 8 µDFN-8 | | MAX16040_ | | | | 1 | | 1 | 8 µDFN-8 | Note: Replace "\_" with L for push-pull or P for open-drain RESET and PFO outputs. Maxim Integrated Products 1 <sup>+</sup>Denotes a lead-free package. T = Tape and reel. #### **ABSOLUTE MAXIMUM RATINGS** | Terminal Voltages (with respect to GND) VCC, BATT, OUT | 0.3V to +6V<br>TON, RESETIN, WDI | |---------------------------------------------------------|----------------------------------| | Input Current | | | V <sub>CC</sub> Peak | 1△ | | V <sub>CC</sub> Continuous | 250mA | | BATT Peak | 250mA | | BATT Continuous | 40mA | | GND | 75mA | | | | | Output Current | |-------------------------------------------------| | OUTShort-Circuit Protected for up to 5s | | RESET, BATTON20mA | | Continuous Power Dissipation ( $T_A = +70$ °C) | | 8-Pin μDFN (derate 4.8mW/°C above +70°C)380.6mW | | 10-Pin µDFN (derate 5mW/°C above +70°C)402.8mW | | Operating Temperature Range40°C to +85°C | | Storage Temperature Range65°C to +150°C | | Lead Temperature (soldering, 10s)+300°C | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{CC} = 2.25V \text{ to } 5.5V, V_{BATT} = 3V, \overline{RESET} \text{ not asserted, } T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted.}$ Typical values are at $T_A = +25^{\circ}C.$ ) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | | |------------------------------------------|-------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------|-------------------------|-----|-------|------| | Operating Voltage Range | VCC, VBATT | No load (Note 2) | | | 0 | | 5.5 | V | | | | | VCC = | = 2.8V | | 13 | 30 | | | Supply Current | Icc | No load, V <sub>CC</sub> > V <sub>TH</sub> | V <sub>CC</sub> = | = 3.6V | | 16 | 35 | μΑ | | | | | V <sub>C</sub> C = | = 5.5V | | 22 | 50 | | | Supply Current in Battery | | $V_{BATT} = 2.8V,$<br>$V_{CC} = 0V,$ | T <sub>A</sub> = - | +25°C | | | 1 | ^ | | Backup Mode | | excluding I <sub>OUT</sub> | T <sub>A</sub> = - | -40°C to +85°C | | | 2 | μΑ | | DATT Ctondby Cymront (Noto 2) | 1 | (V <sub>BATT</sub> + 0.2V) < V <sub>CC</sub> | | +25°C | -0.1 | | +0.02 | ^ | | BATT Standby Current (Note 3) | I <sub>BATT</sub> | | | -40°C to +85°C | -0.3 | | +0.02 | μΑ | | | | $V_{CC} = 4.75V, V_{CC} > V_{T}$ | H, IOUT | = 150 mA | | | 3.1 | | | V <sub>CC</sub> to OUT On-Resistance | Ron | $V_{CC} = 3.15V, V_{CC} > V_{T}$ | H, Iout | = 65mA | | | 3.7 | Ω | | | | $V_{CC} = 2.5V, V_{CC} > V_{TH}$ | i, lout : | = 25mA | | | 4.6 | | | | | V <sub>BATT</sub> = 4.50V, V <sub>CC</sub> = | V <sub>BATT</sub> = 4.50V, V <sub>CC</sub> = 0V, I <sub>OUT</sub> = 20mA | | V <sub>BATT</sub> - 0.2 | | | | | Output Voltage in Battery<br>Backup Mode | V <sub>OUT</sub> | V <sub>BATT</sub> = 3.15V, V <sub>CC</sub> = 0V, I <sub>OUT</sub> = 10mA | | V <sub>BATT</sub> - 0.15 | | | V | | | | | V <sub>BATT</sub> = 2.5V, V <sub>CC</sub> = 0V, I <sub>OUT</sub> = 5mA | | V <sub>BATT</sub> - 0.15 | | | | | | Pattony Switchover Threshold | Vou | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | V <sub>CC</sub> rising | | 0 | | mV | | Battery-Switchover Threshold | V <sub>SW</sub> | VCC - VBATT, VCC < VTH | | V <sub>CC</sub> falling | | -40 | | IIIV | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{CC} = 2.25V \text{ to } 5.5V, V_{BATT} = 3V, \overline{RESET} \text{ not asserted, } T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}C.)$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------------------|------------------|------------------------------------------|----------------------------------------------------------------|---------------------------|-------|----------|-------| | RESET OUTPUT | | | | | | | | | | | MAX160L_46 | 6 | 4.50 | 4.63 | 4.75 | | | | | MAX160L_44 | 4 | 4.25 | 4.38 | 4.50 | | | Reset Threshold | \/ · | MAX160L_3 | 1 | 3.00 | 3.08 | 3.15 | V | | Reset mreshold | V <sub>TH</sub> | MAX160L_29 | 9 | 2.85 | 2.93 | 3.00 | V | | | | MAX160L_26 | 6 | 2.55 | 2.63 | 2.70 | | | | | MAX160L_23 | 3 | 2.25 | 2.32 | 2.38 | | | V <sub>CC</sub> Falling Reset Delay | | V <sub>CC</sub> falling at 10\ | //ms | | 25 | | μs | | Reset Active Timeout Period | t <sub>RP</sub> | | | 140 | | 280 | ms | | RESET Output Low Voltage | V <sub>OL</sub> | RESET asserted | $I_{SINK} = 1.6 \text{mA}, V_{CC} \ge 2.1 \text{V}$ | | | 0.3 | V | | The Set Toutput Low Voltage | VOL | TILOLI asserted | ISINK = $100\mu$ A, $V_{CC} \ge 1.2V$ | | | 0.4 | V | | RESET Output High Voltage | VoH | MAX160L only | (push-pull), RESET not | 0.8 x | | | V | | NESET Output High Voltage | VOH | asserted, Isourc | $E = 500\mu A, VCC \ge VTH(MAX)$ | Vcc | | | V | | RESET Output Leakage<br>Current | I <sub>LKG</sub> | MAX160P only | (open drain), not asserted | | | 1 | μΑ | | POWER-FAIL COMPARATOR | | | | | | | | | PFI Input Threshold | VPFI | V <sub>PFI</sub> falling | | 1.185 | 1.235 | 1.285 | V | | PFI Hysteresis | | | | | 1 | | % | | PFI Input Current | | V <sub>PFI</sub> = 0V or V <sub>CC</sub> | | -100 | | +100 | nA | | DEO Output Low Voltage | \/o: | Output apported | $V_{CC} \ge 2.1V$ , $I_{SINK} = 1.6mA$ | | | 0.3 | V | | PFO Output Low Voltage | V <sub>OL</sub> | Output asserted | $V_{CC} \ge 1.2V$ , $I_{SINK} = 100\mu A$ | | | 0.4 | V | | PFO Output High Voltage | VoH | | (push-pull), $V_{CC} \ge V_{TH(MAX)}$ , A, output not asserted | 0.8 x<br>V <sub>C</sub> C | | | V | | PFO Leakage Current | | MAX160P only not asserted | (open drain), V <sub>PFO</sub> = 5.5V, | | | 1 | μΑ | | PFO Delay Time | | V <sub>PFI</sub> + 100mV to | V <sub>PFI</sub> - 100mV | | 4 | | μs | | MANUAL RESET (MAX16033/ | MAX16037) | | | | | | | | | V | | | | | 0.3 x | | | <del>100</del> 1 | VIL | | | | | $V_{CC}$ | | | MR Input Voltage | VIH | | | 0.7 x<br>V <sub>C</sub> C | | | V | | Pullup Resistance to V <sub>CC</sub> | | | | 20 | | 165 | kΩ | | Minimum Pulse Width | | | | 1 | | | μs | | Glitch Immunity | | V <sub>C</sub> C = 3.3V | | | 100 | | ns | | MR to Reset Delay | | | | | 120 | | ns | #### **ELECTRICAL CHARACTERISTICS (continued)** ( $V_{CC}$ = 2.25V to 5.5V, $V_{BATT}$ = 3V, $\overline{RESET}$ not asserted, $T_A$ = -40°C to +85°C, unless otherwise noted. Typical values are at $T_A$ = +25°C.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |-------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------|-------|--------------------------|-------| | WATCHDOG (MAX16034/MAX1 | 6038) | | | | | | | | Watchdog Timeout Period | twD | | | 1.00 | 1.65 | 2.25 | S | | Minimum WDI Input Pulse Width | twDI | (Note 4) | 100 | | | ns | | | WDI Input Voltage | VIL | | | | | 0.3 x<br>V <sub>CC</sub> | V | | won input voitage | V <sub>IH</sub> | | | 0.7 x<br>V <sub>CC</sub> | | | V | | WDI Input Current | | | | -1.0 | | +1.0 | μΑ | | BATTON (MAX16035/MAX1603 | 9) | | | | | | | | Output Voltage | V <sub>OL</sub> | $I_{SINK} = 3.2mA, V_{BATT} = 2.1V$ | | | | 0.4 | V | | Output Short Circuit Current | | Sink current, V <sub>CC</sub> = 5V | | | 60 | | mA | | Output Short-Circuit Current | | Source current, V <sub>BATT</sub> ≥ 2V | | 10 | 30 | 120 | μΑ | | RESETIN (MAX16036/MAX1604 | l <b>0</b> ) | | | | | | | | RESETIN Threshold | V <sub>RTH</sub> | | | 1.185 | 1.235 | 1.285 | V | | RESETIN Input Current | | | | | 0.01 | 25 | nA | | RESETIN to Reset Delay | | (V <sub>RTH</sub> + 100mV) to (V <sub>RTH</sub> - 100r | mV) | | 1.5 | | μs | | CHIP-ENABLE GATING (MAX1) | 6033-MAX16 | 036) | | | | | | | CEIN Leakage Current | | RESET asserted | | | | ±1 | μΑ | | CEIN to CEOUT Resistance | | RESET not asserted, V <sub>CC</sub> = V <sub>TH</sub><br>V <sub>CEIN</sub> = V <sub>CC</sub> / 2, I <sub>SINK</sub> = 10mA | H(MAX), | | | 100 | Ω | | CEOUT Short-Circuit Current | | RESET asserted, VCEOUT = 0V | | | 1 | 2.0 | mA | | CEIN to CEOUT Propagation | | 50Ω source impedance driver, | $V_{CC} = 4.75V$ | | 1.5 | 7 | 20 | | Delay (Note 4) | | $C_{LOAD} = 50pF$ | $V_{CC} = 3.15V$ | | 2 | 9 | ns | | | | $V_{CC} = 5V$ , $V_{CC} \ge V_{BATT}$ , $I_{SOURCE} = 100\mu A$<br>$V_{CC} = 0V$ , $V_{BATT} \ge 2.2V$ , $I_{SOURCE} = 1\mu A$ | | 0.7 x<br>V <sub>CC</sub> | | | - V | | CEOUT Output-Voltage High | | | | V <sub>BATT</sub> - 0.1 | | | | | RESET to CEOUT Delay | | | | | 1 | | μs | Note 1: All devices are 100% production tested at $T_A = +25$ °C. All overtemperature limits are guaranteed by design. Note 2: VBATT can be 0V any time, or VCC can go down to 0V if VBATT is active (except at startup). Note 3: Positive current flows into BATT. Note 4: Guaranteed by design. **Typical Operating Characteristics** RESET THRESHOLD OVERDRIVE (V<sub>TH</sub> - V<sub>CC</sub>) (mV) $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ TEMPERATURE (°C) ### Typical Operating Characteristics (continued) $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ ## Pin Description | PI | N | | | | | | | | | | | | |----------------------------------------|---------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|---|---|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MAX16033-<br>MAX16036<br>(10-pin μDFN) | MAX16037-<br>MAX16040<br>(8-pin µDFN) | NAME | FUNCTION | | | | | | | | | | | 1 | 1 | RESET | Active-Low Reset Output. RESET remains low when V <sub>CC</sub> is below the reset threshold (V <sub>TH</sub> ), the manual-reset input is low, or RESETIN is low. It asserts low in pulses when the internal watchdog times out. RESET remains low for the reset timeout period (t <sub>RP</sub> ) after V <sub>CC</sub> rises above the reset threshold, after the manual-reset input goes from low to high, after RESETIN goes high, or after the watchdog triggers a reset event. The MAX160_ L is an active-low push-pull output, while the MAX160_ P is an active-low open-drain output. | | | | | | | | | | | 2 | _ | CEIN | Chip-Enable Input. The input to the chip-enable gating circuit. Connect to GND or OUT if not used. | | | | | | | | | | | 3 | 2 | PFI | Power-Fail Input. PFO goes low when V <sub>PFI</sub> falls below 1.235V. | | | | | | | | | | | 4 | 3 | GND | Ground | | | | | | | | | | | | | MR | Manual-Reset Input (MAX16033/MAX16037). Driving $\overline{\text{MR}}$ low asserts $\overline{\text{RESET}}$ remains asserted as long as $\overline{\text{MR}}$ is low and for the reset timeout period (t <sub>RP</sub> ) after $\overline{\text{MR}}$ transitions from low to high. Leave unconnected, or connect to V <sub>CC</sub> if not used. $\overline{\text{MR}}$ has an internal 20k $\Omega$ pullup to V <sub>CC</sub> . | | | | | | | | | | | 5 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | WDI | Watchdog Input (MAX16034/MAX16038). If WDI remains high or low for longer than the watchdog timeout period (twd), the internal watchdog timer runs out and a reset pulse is triggered for the reset timeout period (trp). The internal watchdog clears whenever RESET asserts or whenever WDI sees a rising or falling edge (Figure 2). | | | | BATTON | Battery-On Output (MAX16035/MAX16039). BATTON goes high during battery backup mode. | | | | | | | | | | | | RESETIN | | Reset Input (MAX16036/MAX16040). When RESETIN falls below 1.235V, RESET asserts. RESET remains asserted as long as RESETIN is low and for at least the latter RESETIN goes high. | | | | | | | | | | | 6 | 5 | PFO | Active-Low Power-Fail Output. PFO goes low when V <sub>PFI</sub> falls below 1.235V. PFO stays low until V <sub>PFI</sub> goes above 1.235V. PFO also goes low when V <sub>CC</sub> falls below the reset threshold voltage. | | | | | | | | | | | 7 | 6 | Vcc | Supply Voltage, 1.2V to 5.5V | | | | | | | | | | | 8 | 7 | OUT | Output. OUT sources from V <sub>CC</sub> when RESET is not asserted and from the greater of V <sub>CC</sub> or BATT when V <sub>CC</sub> is below the reset threshold voltage. | | | | | | | | | | | 9 | 8 | BATT | Backup Battery Input. When $V_{CC}$ falls below the reset threshold, OUT switches to BATT if $V_{BATT}$ is 40mV greater than $V_{CC}$ . When $V_{CC}$ rises above $V_{BATT}$ , OUT switches to $V_{CC}$ . The 40mV hysteresis prevents repeated switching if $V_{CC}$ falls slowly. | | | | | | | | | | | 10 | _ | CEOUT | Chip-Enable Output. CEOUT goes low only when CEIN is low and reset is not asserted. When CEOUT is disconnected from CEIN, CEOUT is actively pulled up to OUT. | | | | | | | | | | ## **Functional Diagram** #### **Detailed Description** The *Typical Operating Circuit* shows a typical connection for the MAX16033–MAX16040. OUT powers the static random-access memory (SRAM). If V<sub>CC</sub> is greater than the reset threshold (V<sub>TH</sub>), or if V<sub>CC</sub> is lower than V<sub>TH</sub> but higher than V<sub>BATT</sub>, V<sub>CC</sub> is connected to OUT. If V<sub>CC</sub> is lower than V<sub>TH</sub> and V<sub>CC</sub> is less than V<sub>BATT</sub>, BATT is connected to OUT. OUT supplies up to 200mA from V<sub>CC</sub>. In battery-backup mode, an internal MOSFET connects the backup battery to OUT. The onresistance of the MOSFET is a function of the backup-battery voltage and temperature and is shown in the BATT-to-OUT On-Resistance vs. Temperature graph in the *Typical Operating Characteristics*. # Chip-Enable Signal Gating (MAX16033-MAX16036 Only) The MAX16033–MAX16036 provide internal gating of chip-enable ( $\overline{\text{CE}}$ ) signals to prevent erroneous data from being written to CMOS RAM in the event of a power failure or brownout condition. During normal operation, the $\overline{\text{CE}}$ gate is enabled and passes all $\overline{\text{CE}}$ transitions. When reset asserts, this path becomes disabled, preventing erroneous data from corrupting the CMOS RAM. The MAX16033–MAX16036 provide a series transmission gate from $\overline{\text{CE}}$ IN to $\overline{\text{CE}}$ OUT. A 2ns (typ) propagation delay from $\overline{\text{CE}}$ IN to $\overline{\text{CE}}$ OUT allows these devices to be used with most $\mu Ps$ and high-speed DSPs. When $\overline{\text{RESET}}$ is deasserted, $\overline{\text{CEIN}}$ is connected to $\overline{\text{CEOUT}}$ through a low on-resistance transmission gate. If $\overline{\text{CEIN}}$ is high when $\overline{\text{RESET}}$ is asserted, $\overline{\text{CEOUT}}$ remains high regardless of any subsequent transitions on $\overline{\text{CEIN}}$ during the reset event. If $\overline{\text{CE}}\text{IN}$ is low when $\overline{\text{RESET}}$ is asserted, $\overline{\text{CE}}\text{OUT}$ is held low for 1µs to allow completion of the read/write operation (Figure 1). After the 1µs delay expires, $\overline{\text{CE}}\text{OUT}$ goes high and stays high regardless of any subsequent transitions on $\overline{\text{CE}}\text{IN}$ during the reset event. When $\overline{\text{CE}}\text{OUT}$ is disconnected from $\overline{\text{CE}}\text{IN}$ , $\overline{\text{CE}}\text{OUT}$ is actively pulled up to OUT. The propagation delay through the chip-enable circuitry depends on both the source impedance of the drive to $\overline{\text{CEIN}}$ and the capacitive loading at $\overline{\text{CEOUT}}$ . The chip-enable propagation delay is specified from the 50% point of $\overline{\text{CEIN}}$ to the 50% point of $\overline{\text{CEOUT}}$ , using a 50 $\Omega$ driver and 50pF load capacitance. Minimize the capacitive load at $\overline{\text{CEOUT}}$ and use a low output-impedance driver to minimize propagation delay. In high-impedance mode, the leakage current at $\overline{\text{CEIN}}$ is $\pm 1\mu\text{A}$ (max) over temperature. In low-impedance mode, the impedance of $\overline{\text{CEIN}}$ appears as a $75\Omega$ resistor in series with the load at $\overline{\text{CEOUT}}$ . Figure 1. RESET and Chip-Enable Timing #### **Backup Battery Switchover** To preserve the contents of the RAM in a brownout or power failure, the MAX16033–MAX16040 automatically switch to back up the battery installed at BATT when the following two conditions are met: - 1) VCC falls below the reset threshold voltage. - 2) V<sub>CC</sub> is below V<sub>BATT</sub>. Table 1 lists the status of the inputs and outputs in battery-backup mode. The devices do not power-up if the only voltage source is $V_{BATT}$ . OUT only powers up from $V_{CC}$ at startup. # Table 1. Input and Output Status in Battery-Backup Mode | PIN | STATUS | |----------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | Vcc | Disconnected from OUT | | OUT | Connected to BATT | | BATT | Connected to OUT. Current drawn from the battery is less than $1\mu A$ (at $V_{BATT}=2.8V$ , excluding $I_{OUT}$ ) when $V_{CC}=0V$ . | | RESET | Asserted | | BATTON | High state | | MR, RESETIN, CEIN, and WDI | Inputs ignored | | CEOUT | Connected to OUT | | PFO | Asserted | # Manual-Reset Input (MAX16033/MAX16037 Only) Many $\mu P$ -based products require manual-reset capability, allowing the user or external logic circuitry to initiate a reset. For the MAX16033/MAX16037, a logic-low on $\overline{MR}$ asserts $\overline{RESET}$ . $\overline{RESET}$ remains asserted while $\overline{MR}$ is low and for a minimum of 140ms (tRP) after it returns high. $\overline{MR}$ has an internal 20k $\Omega$ (min) pullup resistor to VCC. This input can be driven from TTL/CMOS logic outputs or with open-drain/collector outputs. Connect a normally-open momentary switch from $\overline{\text{MR}}$ to GND to create a manual-reset function; external debounce circuitry is not required. When driving $\overline{\text{MR}}$ from long cables or when using the device in a noisy environment, connect a 0.1µF capacitor from $\overline{\text{MR}}$ to GND to provide additional noise immunity. # Watchdog Input (MAX16034/MAX16038 Only) The watchdog monitors $\mu P$ activity through the watchdog input (WDI). RESET asserts when the $\mu P$ fails to toggle WDI. Connect WDI to a bus line or $\mu P$ I/O line. A change of state (high to low, low to high, or a minimum 100ns pulse) resets the watchdog timer. If WDI remains high or low for longer than the watchdog timeout period (twD), the internal watchdog timer runs out and triggers a reset pulse for the reset timeout period (tRP). The internal watchdog timer clears whenever reset is asserted or whenever WDI sees a rising or falling edge. If WDI remains in either a high or low state, a reset pulse periodically asserts after every watchdog timeout period (twD); see Figure 2. Figure 2. MAX16034/MAX16038 Watchdog Timeout Period and Reset Active Time # BATTON Indicator (MAX16035/MAX16039 Only) BATTON is a push-pull output that asserts high when in battery-backup mode. BATTON typically sinks 3.2mA at a 0.4V saturation voltage. In battery-backup mode, this terminal sources approximately 10µA from OUT. Use BATTON to indicate battery-switchover status or to supply base drive to an external pass transistor for higher current applications (see Figure 3). # RESETIN Comparator (MAX16036/MAX16040 Only) An internal 1.235V reference sets the RESETIN threshold voltage. RESET asserts when the voltage at RESETIN is below 1.235V. Use the RESETIN function to monitor a secondary power supply. Use the following equations to set the reset threshold voltage (V<sub>RTH</sub>) of the secondary power supply (see Figure 4): $$V_{RTH} = V_{REF} (R1 / R2 + 1)$$ where $V_{REF} = 1.235V$ . To simplify the resistor selection, choose a value for R2 and calculate R1. $$R1 = R2 [(V_{RTH} / V_{REF}) - 1]$$ Since the input current at RESETIN is 25nA (max), large values (up to $1M\Omega$ ) can be used for R2 with no significant loss in accuracy. #### **Power-Fail Comparator** The MAX16033–MAX16040 issue an interrupt (nonmaskable or regular) to the $\mu P$ when a power failure occurs. The power line is monitored by two external resistors connected to the power-fail input (PFI). When the voltage at PFI falls below 1.235V, the power-fail output (PFO) drives the processor's NMI input low. An earlier power-fail warning can be generated if the unregulated DC input of the regulator is available for monitoring. The MAX16033–MAX16040 turn off the power-fail comparator and force PFO low when VCC falls below the reset threshold voltage (see Figure 1). The MAX160\_ \_L devices provide push-pull PFO outputs. The MAX160\_ \_P devices provide open-drain PFO outputs. Figure 4. Setting RESETIN Voltage for the MAX16036/MAX16040 Figure 3. MAX16035/MAX16039 BATTON Driving an External Pass Transistor #### RESE A µP's reset input puts the µP in a known state. The MAX16033–MAX16040 µP supervisory circuits assert a reset to prevent code-execution errors during powerup, power-down, and brownout conditions. RESET asserts when VCC is below the reset threshold voltage and for at least 140ms (tRP) after VCC rises above the reset threshold. RESET also asserts when $\overline{\text{MR}}$ is low (MAX16033/MAX16037) or when RESETIN is below 1.235V (MAX16036/MAX16040). The MAX16034/ MAX16038 watchdog function causes RESET to assert in pulses following a watchdog timeout (Figure 2). The MAX160\_ \_L devices provide push-pull RESET outputs. The MAX160\_ \_P devices provide open-drain RESET outputs. #### **Applications Information** # **Operation Without a Backup Power Source**The MAX16033–MAX16040 provide a battery backup function. If a backup power source is not used, connect BATT to GND and OUT to VCC. # Using a Super Cap as a Backup Power Source Super caps are capacitors with extremely high capacitance, such as 0.47F. Figure 5 shows two methods to use a super cap as a backup power source. Connect the super cap through a diode to the 3V input (Figure 5a) or connect the super cap through a diode to 5V (Figure 5b) if a 5V supply is available. The 5V supply charges the super cap to a voltage close to 5V, allowing a longer backup period. Since $V_{BATT}$ can be higher than $V_{CC}$ while $V_{CC}$ is above the reset threshold voltage, there are no special precautions required when using these $\mu P$ supervisors with a super cap. Figure 5. Using a Super Cap as a Backup Source Figure 6. Watchdog Flow Diagram Figure 7. Monitoring an Additional Power Supply #### **Watchdog Software Considerations** One way to help the watchdog timer to monitor software execution more closely is to set and reset the watchdog at different points in the program, rather than pulsing the watchdog input periodically. Figure 6 shows a flow diagram where the I/O driving the watchdog is set low in the beginning of the program, set high at the beginning of every subroutine or loop, and set low again when the program returns to the beginning. If the program should hang in any subroutine, the watchdog would timeout and reset the $\mu P$ . #### Replacing the Backup Battery Decouple BATT to GND with a $0.1\mu F$ capacitor. The backup power source may be removed while $V_{CC}$ remains valid without the danger of triggering a reset pulse. The device does not enter battery-backup mode when $V_{CC}$ stays above the reset threshold voltage. #### **Power-Fail Comparator** #### Monitoring an Additional Power Supply Monitor another voltage by connecting a resistive divider to PFI as shown in Figure 7. The threshold voltage is: $$V_{TH(PFI)} = 1.235 (R1 / R2 + 1)$$ where $V_{TH(PFI)}$ is the threshold at which the monitored voltage will trip $\overline{PFO}$ . To simplify the resistor selection, choose a value for R2 and calculate R1. $R1 = R2 [(V_{TH(PFI)} / 1.235) - 1]$ Connect $\overline{PFO}$ to $\overline{MR}$ in applications that require $\overline{RESET}$ to assert when the second voltage falls below its threshold. $\overline{RESET}$ remains asserted as long as $\overline{PFO}$ holds $\overline{MR}$ low, and for 140ms (min) after $\overline{PFO}$ goes high. #### Adding Hysteresis to the Power-Fail Comparator The power-fail comparator provides a typical hysteresis of 12mV, which is sufficient for most applications where a power-supply line is being monitored through an external voltage-divider. Connect a voltage-divider between PFI and PFO as shown in Figure 8a to provide additional noise immunity. Select the ratio of R1 and R2 such that VPFI falls to 1.235V when VIN drops to its trip point, VTRIP. R3 adds hysteresis and is typically more than 10 times the value of R1 or R2. The hysteresis window extends above (V<sub>H</sub>) and below (V<sub>L</sub>) the original trip point, VTRIP. Connecting an ordinary signal diode in series with R3 as shown in Figure 8b causes the lower trip point (VL) to coincide with the trip point without hysteresis (VTRIP). This method provides additional noise margin without compromising the accuracy of the power-fail threshold when the monitored voltage is falling. Set the current through R1 and R2 to be at least 10µA to ensure that the 100nA (max) PFI input current does not shift the trip point. Set R3 to be higher than $10k\Omega$ to reduce the load at $\overline{PFO}$ . Capacitor C1 adds additional noise rejection. Figure 8. (a) Adding Additional Hysteresis to the Power-Fail Comparator. (b) Shifting the Additional Hysteresis above V<sub>TRIP</sub> #### Monitoring a Negative Voltage Connect the circuit as shown in Figure 9 to use the power-fail comparator to monitor a negative supply rail. $\overline{PFO}$ stays low when V- is good. When V- rises to cause PFI to be above +1.235V, $\overline{PFO}$ goes high. Ensure $V_{CC}$ comes up before the negative supply. #### **Negative-Going Vcc Transients** The MAX16033–MAX16040 are relatively immune to short-duration, negative-going VCC transients. Resetting the $\mu P$ when VCC experiences only small glitches is not usually desired. The *Typical Operating Characteristics* section contains a Maximum Transient Duration vs. Reset Threshold Overdrive graph. The graph shows the maximum pulse width of a negative-going V<sub>CC</sub> transient that would not trigger a reset pulse. As the amplitude of the transient increases (i.e., goes further below the reset threshold voltage), the maximum allowable pulse width decreases. Typically, a V<sub>CC</sub> transient that goes 100mV below the reset threshold and lasts for 25µs does not trigger a reset pulse. A $0.1\mu F$ bypass capacitor mounted close to $V_{CC}$ provides additional transient immunity. Figure 9. Monitoring a Negative Voltage ### **Device Marking Codes** | PART | TOP<br>MARK | PART | TOP<br>MARK | PART | TOP<br>MARK | PART | TOP<br>MARK | |-----------------|-------------|-----------------|-------------|-----------------|-------------|-----------------|-------------| | MAX16033LLB23+T | +ABE | MAX16035LLB23+T | +ACC | MAX16037LLA23+T | +ABX | MAX16039LLA23+T | +ACV | | MAX16033LLB26+T | +ABF | MAX16035LLB26+T | +ACD | MAX16037LLA26+T | +ABY | MAX16039LLA26+T | +ACW | | MAX16033LLB29+T | +ABG | MAX16035LLB29+ | +ACE | MAX16037LLA29+ | +ABZ | MAX16039LLA29+T | +ACX | | MAX16033LLB31+T | +ABH | MAX16035LLB31+ | +ACF | MAX16037LLA31+ | +ACA | MAX16039LLA31+T | +ACY | | MAX16033LLB44+T | +ABI | MAX16035LLB44+T | +ACG | MAX16037LLA44+T | +ACB | MAX16039LLA44+T | +ACZ | | MAX16033LLB46+T | +ABJ | MAX16035LLB46+ | +ACH | MAX16037LLA46+ | +ACC | MAX16039LLA46+T | +ADA | | MAX16033PLB23+T | +ABK | MAX16035PLB23+T | +ACI | MAX16037PLA23+T | +ACD | MAX16039PLA23+T | +ADB | | MAX16033PLB26+T | +ABL | MAX16035PLB26+T | +ACJ | MAX16037PLA26+T | +ACE | MAX16039PLA26+T | +ADC | | MAX16033PLB29+ | +ABM | MAX16035PLB29+ | +ACK | MAX16037PLA29+ | +ACF | MAX16039PLA29+ | +ADD | | MAX16033PLB31+ | +ABN | MAX16035PLB31+ | +ACL | MAX16037PLA31+ | +ACG | MAX16039PLA31+ | +ADE | | MAX16033PLB44+T | +ABO | MAX16035PLB44+T | +ACM | MAX16037PLA44+T | +ACH | MAX16039PLA44+T | +ADF | | MAX16033PLB46+ | +ABP | MAX16035PLB46+ | +ACN | MAX16037PLA46+ | +ACI | MAX16039PLA46+ | +ADG | | MAX16034LLB23+T | +ABQ | MAX16036LLB23+T | +ACO | MAX16038LLA23+T | +ACJ | MAX16040LLA23+T | +ADH | | MAX16034LLB26+T | +ABR | MAX16036LLB26+T | +ACP | MAX16038LLA26+T | +ACK | MAX16040LLA26+T | +ADI | | MAX16034LLB29+T | +ABS | MAX16036LLB29+ | +ACQ | MAX16038LLA29+ | +ACL | MAX16040LLA29+T | +ADJ | | MAX16034LLB31+T | +ABT | MAX16036LLB31+ | +ACR | MAX16038LLA31+ | +ACM | MAX16040LLA31+T | +ADK | | MAX16034LLB44+T | +ABU | MAX16036LLB44+T | +ACS | MAX16038LLA44+T | +ACN | MAX16040LLA44+T | +ADL | | MAX16034LLB46+T | +ABV | MAX16036LLB46+ | +ACT | MAX16038LLA46+ | +ACO | MAX16040LLA46+T | +ADM | | MAX16034PLB23+T | +ABW | MAX16036PLB23+T | +ACU | MAX16038PLA23+T | +ACP | MAX16040PLA23+T | +ADN | | MAX16034PLB26+T | +ABX | MAX16036PLB26+T | +ACV | MAX16038PLA26+T | +ACQ | MAX16040PLA26+T | +ADO | | MAX16034PLB29+ | +ABY | MAX16036PLB29+ | +ACW | MAX16038PLA29+ | +ACR | MAX16040PLA29+ | +ADP | | MAX16034PLB31+ | ABZ | MAX16036PLB31+ | +ACX | MAX16038PLA31+ | +ACS | MAX16040PAL31+ | +ADQ | | MAX16034PLB44+T | +ACA | MAX16036PLB44+T | +ACY | MAX16038PLA44+T | +ACT | MAX16040PLA44+T | +ADR | | MAX16034PLB46+ | +ACB | MAX16036PLB46+ | +ACZ | MAX16038PLA46+ | +ACU | MAX16040PLA46+ | +ADS | **Note:** 48 standard versions shown in bold are available. Sample stock is generally held on standard versions only. Contact factory for nonstandard versions availability. Pin Configurations ## **Typical Operating Circuit** ## \_Ordering Information (continued) | PART* | TEMP RANGE | PIN-<br>PACKAGE | PKG<br>CODE | |-----------------------|----------------|-----------------|-------------| | <b>MAX16035</b> LLB+T | -40°C to +85°C | 10 μDFN-10 | L1022-1 | | MAX16035PLB+T | -40°C to +85°C | 10 μDFN-10 | L1022-1 | | <b>MAX16036</b> LLB+T | -40°C to +85°C | 10 μDFN-10 | L1022-1 | | MAX16036PLB+T | -40°C to +85°C | 10 μDFN-10 | L1022-1 | | <b>MAX16037</b> LLA+T | -40°C to +85°C | 8 µDFN-8 | L822-1 | | MAX16037PLA+T | -40°C to +85°C | 8 µDFN-8 | L822-1 | | <b>MAX16038</b> LLA+T | -40°C to +85°C | 8 µDFN-8 | L822-1 | | MAX16038PLA+T | -40°C to +85°C | 8 µDFN-8 | L822-1 | | <b>MAX16039</b> LLA+T | -40°C to +85°C | 8 µDFN-8 | L822-1 | | MAX16039PLA+T | -40°C to +85°C | 8 μDFN-8 | L822-1 | | <b>MAX16040</b> LLA+T | -40°C to +85°C | 8 μDFN-8 | L822-1 | | MAX16040PLA+T | -40°C to +85°C | 8 µDFN-8 | L822-1 | <sup>\*</sup>These parts offer a choice of reset threshold voltages. From the Reset Threshold Ranges table, insert the desired threshold voltage code in the blank to complete the part number. See Selector Guide for a listing of device features. ### Reset Threshold Ranges | SUFFIX | RESET THRESHOLD VOLTAGE (V) | | | | | |--------|-----------------------------|------|------|--|--| | | MIN | TYP | MAX | | | | 46 | 4.50 | 4.63 | 4.75 | | | | 44 | 4.25 | 4.38 | 4.50 | | | | 31 | 3.00 | 3.08 | 3.15 | | | | 29 | 2.85 | 2.93 | 3.00 | | | | 26 | 2.55 | 2.63 | 2.70 | | | | 23 | 2.25 | 2.32 | 2.38 | | | **Chip Information** PROCESS: BiCMOS <sup>+</sup>Denotes a lead-free package. T = Tape and reel. #### **Package Information** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) #### Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.) | COMMON DIMENSIONS | | | | | | | | |-------------------|-----------|-------|-------|--|--|--|--| | SYMBOL | MIN. | NOM. | MAX. | | | | | | Α | 0.70 | 0.75 | 0.80 | | | | | | A1 | 0.15 | 0.20 | 0.25 | | | | | | A2 | 0.020 | 0.025 | 0.035 | | | | | | D | 1.95 | 2.00 | 2.05 | | | | | | Е | 1.95 | 2.00 | 2.05 | | | | | | L | 0.30 | 0.40 | 0.50 | | | | | | L1 | 0.10 REF. | | | | | | | | PACKAGE VARIATIONS | | | | | | | |--------------------|----|----------|-----------|--------------|--|--| | PKG. CODE | N | е | b | (N/2 -1) x e | | | | L622-1 | 6 | 0.65 BSC | 0.30±0.05 | 1.30 REF. | | | | L822-1 | 8 | 0.50 BSC | 0.25±0.05 | 1.50 REF. | | | | L1022-1 | 10 | 0.40 BSC | 0.20±0.03 | 1.60 REF. | | | #### NOTES: - 1. ALL DIMENSIONS ARE IN mm. ANGLES IN DEGREES. 2. COPLANARITY SHALL NOT EXCEED 0.08mm. - 3. WARPAGE SHALL NOT EXCEED 0.10mm. - 4. PACKAGE LENGTH/PACKAGE WIDTH ARE CONSIDERED AS SPECIAL CHARACTERISTIC(S). - "N" IS THE TOTAL NUMBER OF LEADS. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY. 6. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY. MARKING IS FOR PACKAGE DRIENTATION REFERENCE ONLY. -DRAWING NOT TO SCALE- Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.