

# NDT3055 N-Channel Enhancement Mode Field Effect Transistor

## **General Description**

These N-Channel enhancement mode power field effect transistors are produced using Fairchild's proprietary, high cell density, DMOS technology. This very high density process is especially tailored to minimize on-state resistance and provide superior switching performance. These devices are particularly suited for low voltage applications such as DC motor control and DC/DC conversion where fast switching, low in-line power loss, and resistance to transients are needed.

## Features

- 4 A, 60 V.  $R_{DS(ON)} = 0.100 \Omega @ V_{GS} = 10 V.$
- High density cell design for extremely low R<sub>DS(ON)</sub>.
- High power and current handling capability in a widely used surface mount package.



(J23Z)

### **Absolute Maximum Ratings** $T_{A} = 25^{\circ}C$ unless otherwise noted

| Symbol              | Parameter                                    |                  | NDT3055    | Units |
|---------------------|----------------------------------------------|------------------|------------|-------|
| V <sub>DSS</sub>    | Drain-Source Voltage                         |                  | 60         | V     |
| V <sub>GSS</sub>    | Gate-Source Voltage - Continuous             |                  | ±20        | V     |
| D                   | Maximum Drain Current - Continuous (Note 1a) |                  | 4          | A     |
|                     | - Pulse                                      | 1                | 25         |       |
| P <sub>D</sub>      | Maximum Power Dissipation                    | (Note 1a)        | 3          | W     |
|                     |                                              | (Note 1b)        | 1.3        |       |
|                     |                                              | (Note 1c)        | 1.1        |       |
| Tj,T <sub>stg</sub> | Operating and Storage Temperature            | Range            | -65 to 150 | C°    |
| THERMA              | L CHARACTERISTICS                            |                  |            |       |
| R <sub>eja</sub>    | Thermal Resistance, Junction-to-Ar           | nbient (Note 1a) | 42         | °C/W  |
| R <sup>өлс</sup>    | Thermal Resistance, Junction-to-Ca           | ISE (Note 1)     | 12         | °C/W  |

© 1998 Fairchild Semiconductor Corporation

May 1998

| Electrical                       | <b>Characteristics</b> ( $T_A = 25$ °C unless of                                                                                               | herwise noted )                                                |                              |              |                            |             |                           |  |
|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------|--------------|----------------------------|-------------|---------------------------|--|
| Symbol                           | Parameter                                                                                                                                      | Conditions                                                     |                              | Min          | Тур                        | Max         | Units                     |  |
| OFF CHARA                        | CTERISTICS                                                                                                                                     |                                                                |                              |              |                            |             |                           |  |
| BV <sub>DSS</sub>                | Drain-Source Breakdown Voltage                                                                                                                 | $V_{GS} = 0 \text{ V}, I_{D} = 250 \mu\text{A}$                |                              | 60           |                            |             | V                         |  |
| $\Delta BV_{DSS} / \Delta T_{J}$ | Breakdown Voltage Temp. Coefficient                                                                                                            | $I_{\rm D}$ = 250 µA, Referenced to 25 °C                      |                              |              | 63                         |             | mV/°C                     |  |
| DSS                              | Zero Gate Voltage Drain Current                                                                                                                | $V_{\rm DS} = 48 \text{ V}, V_{\rm GS} = 0 \text{ V}$          |                              |              |                            | 10          | μA                        |  |
|                                  |                                                                                                                                                |                                                                | T <sub>J</sub> =125°C        |              |                            | 100         | μA                        |  |
| GSSF                             | Gate - Body Leakage, Forward                                                                                                                   | $V_{GS} = 20 \text{ V}, \text{ V}_{DS} = 0 \text{ V}$          |                              |              |                            | 100         | nA                        |  |
| GSSR                             | Gate - Body Leakage, Reverse                                                                                                                   | $V_{GS} = -20 \text{ V}, \text{ V}_{DS} = 0 \text{ V}$         |                              |              |                            | -100        | nA                        |  |
| ON CHARAC                        | CTERISTICS (Note 2)                                                                                                                            |                                                                |                              |              |                            |             | •                         |  |
| V <sub>GS(th)</sub>              | Gate Threshold Voltage                                                                                                                         | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                           |                              | 2            | 3                          | 4           | 4 V                       |  |
|                                  |                                                                                                                                                |                                                                | T_=125°C                     | 1.5          | 2.4                        | 3           |                           |  |
| R <sub>DS(ON)</sub>              | Static Drain-Source On-Resistance                                                                                                              | $V_{GS} = 10 \text{ V}, I_{D} = 4 \text{ A}$                   |                              |              | 0.084                      | 0.1         | Ω                         |  |
| ()                               |                                                                                                                                                |                                                                | T_=125°C                     |              | 0.14                       | 0.18        |                           |  |
| I <sub>D(ON)</sub>               | On-State Drain Current                                                                                                                         | $V_{GS} = 10 \text{ V}, V_{DS} = 10 \text{ V}$                 |                              | 15           |                            |             | Α                         |  |
| g <sub>FS</sub>                  | Forward Transconductance                                                                                                                       | $V_{DS} = 15 \text{ V}, I_D = 4 \text{ A}$                     |                              |              | 6                          |             | S                         |  |
| -                                | HARACTERISTICS                                                                                                                                 |                                                                |                              | i            |                            | i           |                           |  |
| C <sub>iss</sub>                 | Input Capacitance                                                                                                                              | $V_{DS} = 30 \text{ V}, V_{GS} = 0 \text{ V},$<br>f = 1.0 MHz  |                              |              | 250                        |             | pF                        |  |
| C <sub>oss</sub>                 | Output Capacitance                                                                                                                             | f = 1.0 MHz                                                    |                              |              | 100                        |             | pF                        |  |
| C <sub>rss</sub>                 | Reverse Transfer Capacitance                                                                                                                   |                                                                |                              |              | 30                         |             | pF                        |  |
|                                  | CHARACTERISTICS (Note 2)                                                                                                                       |                                                                |                              |              |                            |             |                           |  |
| t <sub>D(on)</sub>               | Turn - On Delay Time                                                                                                                           | $V_{DD} = 25 \text{ V}, \text{ I}_{D} = 1.2 \text{ A},$        |                              |              | 10                         | 25          | ns                        |  |
| <u>-()</u><br>t,                 | Turn - On Rise Time                                                                                                                            | $V_{GS} = 10 \text{ V}, \text{ R}_{GEN} = 50 \Omega$           |                              |              | 18                         | 50          | ns                        |  |
| t <sub>D(off)</sub>              | Turn - Off Delay Time                                                                                                                          |                                                                |                              |              | 37                         | 65          | ns                        |  |
| t <sub>r</sub>                   | Turn - Off Fall Time                                                                                                                           |                                                                |                              |              | 30                         | 60          | ns                        |  |
| Q <sub>g</sub>                   | Total Gate Charge                                                                                                                              | $V_{\rm DS} = 40 \text{ V}, \ \text{I}_{\rm D} = 4 \text{ A},$ |                              |              | 9                          | 15          | nC                        |  |
| Q <sub>gs</sub>                  | Gate-Source Charge                                                                                                                             | $V_{GS} = 10 V$                                                |                              |              | 2.3                        |             | nC                        |  |
| Q <sub>gd</sub>                  | Gate-Drain Charge                                                                                                                              |                                                                |                              |              | 2.6                        |             | nC                        |  |
| •                                | RCE DIODE CHARACTERISTICS AND MAXI                                                                                                             | MUM RATINGS                                                    |                              |              |                            |             |                           |  |
| l <sub>s</sub>                   | Maximum Continuous Drain-Source Diode For                                                                                                      | ward Current                                                   |                              |              |                            | 2.5         | Α                         |  |
| V <sub>SD</sub>                  | Drain-Source Diode Forward Voltage                                                                                                             | $V_{GS} = 0 V, I_{S} = 2.5 A$ (Note                            | 2)                           |              | 0.85                       | 1.2         | V                         |  |
| Notes:                           | 5                                                                                                                                              | 63 - 7 3 - 7 7                                                 | ,                            |              |                            |             |                           |  |
| -                                | of the junction-to-case and case-to-ambient thermal resistance wh                                                                              | here the case thermal reference is define                      | ed as the solder more        | unting surfa | ice of                     | the drain p | bins. R <sub>euc</sub> is |  |
|                                  | design while R <sub>8CA</sub> is determined by the user's board design.<br>ing the board layouts shown below on FR-4 PCB in a still air enviro | nment:                                                         |                              |              |                            |             |                           |  |
| JI BUA                           | · · · · · · · · · · · · · · · · · · ·                                                                                                          |                                                                |                              |              |                            |             |                           |  |
|                                  |                                                                                                                                                |                                                                |                              |              |                            |             |                           |  |
|                                  |                                                                                                                                                | မှ                                                             |                              | φ            |                            |             |                           |  |
|                                  | a. 42°C/W when mounted on a 1 in <sup>2</sup> pad of                                                                                           | b. 95°C/W when mounted                                         | d on a 0.066 in <sup>2</sup> |              | c. 110°C/W w               |             | d on a 0.0012             |  |
| T I                              | 2oz Cu.                                                                                                                                        | pad of 2oz Cu.                                                 |                              | գգգ          | in <sup>2</sup> pad of 2oz | cu.         |                           |  |
|                                  |                                                                                                                                                | 999                                                            |                              | 000          |                            |             |                           |  |
|                                  |                                                                                                                                                |                                                                |                              |              |                            |             |                           |  |
| Scale 1 : 1 on                   | letter size paper                                                                                                                              |                                                                |                              |              |                            |             |                           |  |
| 2. Pulse Test: Pulse             | e Width $\leq$ 300µs, Duty Cycle $\leq$ 2.0%                                                                                                   |                                                                |                              |              |                            |             |                           |  |
|                                  |                                                                                                                                                |                                                                |                              |              |                            |             |                           |  |
|                                  |                                                                                                                                                |                                                                |                              |              |                            |             |                           |  |
|                                  |                                                                                                                                                |                                                                |                              |              |                            |             |                           |  |
|                                  |                                                                                                                                                |                                                                |                              |              |                            |             |                           |  |
|                                  |                                                                                                                                                |                                                                |                              |              |                            |             |                           |  |









\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. TO OBTAIN THE LATEST, MOST UP-TO-DATE DATASHEET AND PRODUCT INFORMATION, VISIT OUR WEBSITE AT <u>HTTP://WWW.FAIRCHILDSEMI.COM</u>, FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### AUTHORIZED USE

Unless otherwise specified in this data sheet, this product is a standard commercial product and is not intended for use in applications that require extraordinary levels of quality and reliability. This product may not be used in the following applications, unless specifically approved in writing by a Fairchild officer: (1) automotive or other transportation, (2) military/aerospace, (3) any safety critical application – including life critical medical equipment – where the failure of the Fairchild product reasonably would be expected to result in personal injury, death or property damage. Customer's use of this product is subject to agreement of this Authorized Use policy. In the event of an unauthorized use of Fairchild's product, Fairchild accepts no liability in the event of product failure. In other respects, this product shall be subject to Fairchild's Worldwide Terms and Conditions of Sale, unless a separate agreement has been signed by both Parties.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Terms of Use

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

## **PRODUCT STATUS DEFINITIONS**

| Definition of Terms      |                       |                                                                                                                                                                                                     |  |  |  |  |  |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |  |  |  |  |  |
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |  |  |  |  |  |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |  |  |  |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |  |  |  |  |  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                 |  |  |  |  |  |

Rev. 177