

March 2008

# FMS6143 Low-Cost Three-Channel 4th-Order Standard Definition Video Filter Driver

### **Features**

- Three 4th-order 8MHz (SD) filters
- $\blacksquare$  Drives single, AC- or DC-coupled, video loads (2V<sub>pp</sub>, 150 $\Omega$ )
- Drives dual, AC- or DC-coupled, video loads (2V<sub>pp</sub>, 75Ω)
- Transparent input clamping
- AC- or DC-coupled inputs
- AC- or DC-coupled outputs
- DC-coupled outputs eliminate AC-coupling capacitors
- 5V only
- Robust 8kV ESD protection
- Lead-free SOIC-8 package

## **Applications**

- Cable set-top boxes
- Satellite set-top boxes
- DVD players
- HDTV
- Personal Video Recorders (PVR)
- Video On Demand (VOD)

### Description

The FMS6143 Low-Cost Video Filter (LCVF) is intended to replace passive LC filters and drivers with a low-cost integrated device. Three 4th-order filters provide improved image quality compared to typical 2nd or 3rd-order passive solutions.

The FMS6143 may be directly driven by a DC-coupled DAC output or an AC-coupled signal. Internal diode clamps and bias circuitry may be used if AC-coupled inputs are required (see *Applications* section for details).

The outputs can drive AC- or DC-coupled single  $(150\Omega)$  or dual  $(75\Omega)$  loads. DC-coupling the outputs removes the need for output coupling capacitors. The input DC-levels are offset approximately +280mV at the output (see the *Applications* section for details).

## **Related Application Notes**

AN-8002 — FMS6418B 4:2:2 Application Note

AN-6024 — FMS6xxx Product Series Understanding Analog Video Signal Clamps, Bias, DC-Restore, and AC or DC Coupling Methods

AN-6041 — PCB Layout Considerations for Video Filter / Drivers

# **Functional Block Diagram**



Figure 1. AC-Coupled Inputs and Outputs

# **Ordering Information**

| Part Number | Package                 | Pb-Free Operating Temperture Range |                  | Packaging<br>Method |
|-------------|-------------------------|------------------------------------|------------------|---------------------|
| FMS6143CS   | SOIC-8                  | Yes                                | Yes -40 to +85°C |                     |
| FMS6143CSX  | SOIC-8 Yes -40 to +85°C |                                    | Tape and Reel    |                     |



All packages are lead free per JEDEC: J-STD-020B standard.

# **Pin Configuration**



Figure 2. AC-Coupled Inputs and Outputs

# **Pin Assignments**

| Pin# | Name            | Туре   | Description                          |
|------|-----------------|--------|--------------------------------------|
| 1    | IN1             | Input  | Video input, Channel 1               |
| 2    | IN2             | Input  | Video input, Channel 2               |
| 3    | IN3             | Input  | Video input, Channel 3               |
| 4    | V <sub>CC</sub> | Input  | +5V supply, do not float             |
| 5    | GND             | Output | Must be tied to ground, do not float |
| 6    | OUT3            | Output | Filtered output, Channel 3           |
| 7    | OUT2            | Output | Filtered output, Channel 2           |
| 8    | OUT1            | Output | Filtered output, Channel 1           |

## **Absolute Maximum Ratings**

The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table defines the conditions for actual device operation.

| Symbol          | Parameter                                        | Min. | Max.                  | Unit |
|-----------------|--------------------------------------------------|------|-----------------------|------|
| V <sub>CC</sub> | DC Supply Voltage                                | -0.3 | 6.0                   | V    |
|                 | Analog and Digital I/O                           | -0.3 | V <sub>CC</sub> + 0.3 | V    |
|                 | Output Channel - Any One Channel (Do Not Exceed) |      | 50                    | mA   |

#### Note:

1. Functional operation under any of these conditions is NOT implied. Performance and reliability are guaranteed only if operating conditions are not exceeded.

## **Reliability Information**

| Symbols        | Parameter                                                             |     | Тур. | Max. | Unit |
|----------------|-----------------------------------------------------------------------|-----|------|------|------|
| $T_J$          | Junction Temperature                                                  |     |      | 150  | °C   |
| $T_{STG}$      | Storage Temperature Range                                             | -65 |      | +150 | °C   |
| T <sub>L</sub> | Lead Temperature (Soldering, 10s)                                     |     |      | +300 | °C   |
| $\theta_{JA}$  | Thermal Resistance, JEDEC Standard Multi-layer Test Boards, Still Air |     | 115  |      | °C/W |

# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbols  | Parameter                   |      | Тур. | Max. | Unit |
|----------|-----------------------------|------|------|------|------|
| $T_A$    | Operating Temperature Range | -40  |      | +85  | °C   |
| $V_{CC}$ | V <sub>CC</sub> Range       | 4.75 | 5.00 | 5.25 | V    |

### **DC Electrical Characteristics**

 $T_A$  = 25°C,  $V_{CC}$  = 5V,  $R_{SOURCE}$  = 37.5 $\Omega$ ; all inputs are AC-coupled with 0.1 $\mu$ F; all outputs are AC-coupled with 220 $\mu$ F into 150 $\Omega$  loads; unless otherwise noted.

| Symbol          | Parameter                     | rameter Conditions I            |  | Тур. | Max. | Units           |
|-----------------|-------------------------------|---------------------------------|--|------|------|-----------------|
| I <sub>CC</sub> | Supply Current <sup>(1)</sup> | FMS6143 (No Load)               |  | 19   | 27   | mA              |
| V <sub>IN</sub> | Video Input Voltage Range     | Referenced to GND if DC-coupled |  | 1.4  |      | V <sub>pp</sub> |
| PSRR            | Power Supply Rejection        | DC (All Channels)               |  | -50  |      | dB              |

### **AC Electrical Characteristics**

 $T_A$  = 25°C,  $V_{IN}$  = 1 $V_{pp}$ ,  $V_{CC}$  = 5V,  $R_{SOURCE}$  = 37.5 $\Omega$ ; all inputs are AC-coupled with 0.1 $\mu$ F; all outputs are AC-coupled with 220 $\mu$ F into 150 $\Omega$  loads; unless otherwise noted.

| Symbol            | Parameter                        | Conditions                                      | Min. | Тур. | Max. | Units |
|-------------------|----------------------------------|-------------------------------------------------|------|------|------|-------|
| AV                | Channel Gain <sup>(1)</sup>      | All Channels                                    | 6.0  | 6.2  | 6.4  | dB    |
| f <sub>1dB</sub>  | -1dB Bandwidth <sup>(1)</sup>    | All Channels                                    | 5.6  | 6.5  |      | MHz   |
| f <sub>C</sub>    | -3dB Bandwidth                   | All Channels                                    |      | 7.7  |      | MHz   |
| $f_{SB}$          | Attenuation (Stopband Reject)    | All Channels at f = 27MHz                       |      | 48   |      | dB    |
| DG                | Differential Gain                | All Channels                                    |      | 0.3  |      | %     |
| DP                | Differential Phase               | All Channels                                    |      | 0.6  |      | 0     |
| THD               | Output Distortion (All Channels) | $V_{OUT} = 1.8V_{pp}$ , 1MHz                    |      | 0.4  |      | %     |
| X <sub>TALK</sub> | Crosstalk (Channel-to-Channel)   | at 1MHz                                         |      | -60  |      | dB    |
| SNR               | Signal-to-Noise Ratio            | All Channels, NTC-7 Weighting: 100kHz to 4.2MHz |      | 75   |      | dB    |
| t <sub>pd</sub>   | Propagation Delay                | Delay from Input-to-Output, 4.5MHz              |      | 59   |      | ns    |

#### Note:

1. 100% tested at 25°C.

# **Typical Performance Characteristics**

 $T_A$  = 25°C,  $V_{CC}$  = 5V,  $R_{SOURCE}$  = 37.5 $\Omega$ ; all inputs AC-coupled with 0.1 $\mu$ F; all outputs are AC-coupled with 220 $\mu$ F into 150 $\Omega$  loads; unless otherwise noted.



Figure 3. Frequency Response



Figure 5. Noise vs. Frequency



Figure 7. Differential Phase



Figure 4. Group Delay vs. Frequency



Figure 6. Differential Gain

# **Typical Application Diagrams**

The following circuit may be used for direct DC-coupled drive by DACs with an output voltage range of 0V to 1.4V. AC-coupled or DC-coupled outputs may be used with AC-coupled outputs, offering slightly lower power dissipation.



Figure 8. Typical Application Diagram

## **Application Information**

### **Application Circuits**

0.28V

The FMS6143 Low Cost Video Filter (LCVF) provides 6dB gain from input to output. In addition, the input is slightly offset to optimize the output driver performance. The offset is held to the minimum required value to decrease the standing DC current into the load. Typical voltage levels are shown in the diagram below:



There is a 280mV offset from the DC input level to the DC output level.  $V_{OUT}$  = 2 \*  $V_{IN}$  + 280mV.

Vout



Figure 9. Typical Voltage Levels

The FMS6143 provides an internal diode clamp to support AC-coupled input signals. If the input signal does not go below ground, the input clamp does not operate. This allows DAC outputs to directly drive the FMS6143 without an AC coupling capacitor. When the input is AC-coupled, the diode clamp sets the sync tip (or lowest voltage) just below ground. The worst-case sync tip compression due to the clamp can not exceed 7mV. The input level set by the clamp, combined with the internal DC offset, keeps the output within its acceptable range.

For symmetric signals like Chroma, U, V, Pb, and Pr, the average DC bias is fairly constant and the inputs can be AC-coupled with the addition of a pull-up resistor to set the DC input voltage. DAC outputs can also drive these same signals without the AC coupling capacitor. A conceptual illustration of the input clamp circuit is shown in Figure 10:



Figure 10. Input Clamp Circuit

### I/O Configurations

For a DC-coupled DAC drive with DC-coupled outputs, use this configuration:



Figure 11. DC-Coupled Inputs and Outputs

Alternatively, if the DAC's average DC output level causes the signal to exceed the range of 0V to 1.4V, it can be AC coupled as follows:



Figure 12. AC-Coupled Inputs, DC-Coupled Outputs

When the FMS6143 is driven by an unknown external source or a SCART switch with its own clamping circuitry, the inputs should be AC coupled like this:



Figure 13. SCART with DC-Coupled Outputs

The same method can be used for biased signals, with the addition of a pull-up resistor to make sure the clamp never operates. The internal pull-down resistance is  $800k\Omega$  ±20%, so the external resistance should be  $7.5M\Omega$  to set the DC level to 500mV:



Figure 14. Biased SCART with DC-Coupled Outputs

The same circuits can be used with AC-coupled outputs if desired.



Figure 15. DC-Coupled Inputs, AC-Coupled Outputs



Figure 16. AC-Coupled Inputs and Outputs



Figure 17. Biased SCART with AC-Coupled Outputs

**NOTE:** The video tilt or line time distortion is dominated by the AC-coupling capacitor. The value may need to be increased beyond  $220\mu F$  to obtain satisfactory operation in some applications.

### **Power Dissipation**

The FMS6143 output drive configuration must be considered when calculating overall power dissipation. Care must be taken not to exceed the maximum die junction temperature. The following example can be used to calculate the power dissipation and internal temperature rise.

$$T_{J} = T_{A} + P_{d} \cdot \theta_{JA} \tag{1}$$

where: 
$$P_d = P_{CH1} + P_{CH2} + P_{CH3}$$
 and (2)

$$P_{CHx} = V_{CC} \cdot I_{CH} - (V_O^2/R_L)$$
 (3)

where: 
$$V_0 = 2V_{IN} + 0.280V$$
 (4)

$$I_{CH} = (I_{CC}/3) + (V_O/R_L)$$
 (5)

V<sub>IN</sub> = RMS value of input signal

 $I_{CC} = 19mA$ 

 $V_{CC} = 5V$ 

R<sub>I</sub> = channel load resistance

Board layout can also affect thermal characteristics. Refer to the *Layout Considerations* section for details.

The FMS6143 is specified to operate with output currents typically less than 50mA, more than sufficient for a dual (75 $\Omega$ ) video load. Internal amplifiers are current limited to a maximum of 100mA and should withstand brief-duration short-circuit conditions. This capability is not guaranteed.

## **Layout Considerations**

General layout and supply bypassing play a major role in high-frequency performance and thermal characteristics. Fairchild offers a demonstration board to guide layout and aid device evaluation. The demo board is a four-layer board with full power and ground planes. Following this layout configuration provides optimum performance and thermal characteristics for the device. For the best results, follow the steps and recommended routing rules listed below.

### **Recommended Routing/Layout Rules**

- Do not run analog and digital signals in parallel.
- Use separate analog and digital power planes to supply power.
- Traces should run on top of the ground plane at all times.
- No trace should run over ground/power splits.
- Avoid routing at 90-degree angles.
- Minimize clock and video data trace length differences.
- Include 10µF and 0.1µF ceramic power supply bypass capacitors.
- Place the 0.1µF capacitor within 0.1 inches of the device power pin.
- Place the 10µF capacitor within 0.75 inches of the device power pin.
- For multi-layer boards, use a large ground plane to help dissipate heat.
- For two-layer boards, use a ground plane that extends beyond the device body at least 0.5 inches on all sides. Include a metal paddle under the device on the top layer.
- Minimize all trace lengths to reduce series inductance.

#### **Thermal Considerations**

Since the interior of most systems, such as set-top boxes, TVs, and DVD players, are at +70°C; consideration must be given to providing an adequate heat sink for the device package for maximum heat dissipation. When designing a system board, determine how much power each device dissipates. Ensure that devices of high power are not placed in the same location, such as directly above (top plane) or below (bottom plane), each other on the PCB.

### **PCB Thermal Layout Considerations**

- Understand the system power requirements and environmental conditions.
- Maximize thermal performance of the PCB.
- Consider using 70µm of copper for high-power designs.
- Make the PCB as thin as possible by reducing FR4 thickness.
- Use vias in power pad to tie adjacent layers together.
- Remember that baseline temperature is a function of board area, not copper thickness.
- Modeling techniques provide a first-order approximation.

## **Mechanical Dimensions** 5.00 4.80 0.65 3.81 1.75 6.20 4.00 5.60 5.80 3.80 PIN ONE **INDICATOR** 1.27 (0.33)⊕ 0.25 M C B A LAND PATTERN RECOMMENDATION SEE DETAIL A 0.25 0.10 0.25 С 1.75 MAX 0.19 □ 0.10 C 0.51 0.33 **OPTION A - BEVEL EDGE** 0.50<sub>x 45°</sub> 0.25 R<sub>0.10</sub> GAGE PLANE R<sub>0.10</sub> OPTION B - NO BEVEL EDGE 0.36 NOTES: UNLESS OTHERWISE SPECIFIED 0°= A) THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AA, ISSUE C, 0.90 SEATING PLANE B) ALL DIMENSIONS ARE IN MILLIMETERS.

Figure 18. SOIC-8 Package

C) DIMENSIONS DO NOT INCLUDE MOLD

E) DRAWING FILENAME: M08AREV13

D) LANDPATTERN STANDARD: SOIC127P600X175-8M.

FLASH OR BURRS.

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/

(1.04)

**DETAIL A** 

0.406





#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

ACEx<sup>®</sup> Build it Now™ CorePLUS™ CorePOWER™ CROSSVOL™ CTL TM Current Transfer Logic™ EcoSPARK® EfficentMax™ EZSWITCH™ \*

Fairchild<sup>®</sup> Fairchild Semiconductor® FACT Quiet Series™ FACT® FAST®

F-PFS™ FRFET® Global Power Resources Green FPS™ Green FPS™ e-Series™ GTO™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MillerDrive™ MotionMax™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR®

FPS™

PDP SPM™ Power-SPM™ PowerTrench® Programmable Active Droop™ **QFET** QSTM Quiet Series™ RapidConfigure™ Saving our world, 1mW at a time ™ SmartMax™ SMART START™ SPM® STEALTH™ SuperFET™ SuperSOT™-3 SuperSOT™-6

SuperSOT™-8

SupreMOS™

SyncFET™

SYSTEM ®

The Power Franchise® power TinyBoost™ TinyBuck™ TinyLogic<sup>®</sup> TINYOPTO\*\* TinyPower™ TinyPWM™ TinyWire™ μSerDes™ LIHO Ultra FRFET™ UniFET™  $VCX^{TM}$ VisualMax™

\* EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FastvCore™

FlashWriter®\*

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS. NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- 1. Life support devices or systems are devices or systems 2. A critical component in any component of a life support, which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
  - device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS

#### Definition of Terms

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                               |  |  |  |
|--------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Advance Information      | Formative / In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |  |  |  |
| Preliminary              | First Production      | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |  |
| No Identification Needed | Full Production       | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |  |  |  |
|                          |                       | This datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |  |  |  |

Rev. 134