# 67C401/13 67C402/23 Advanced Micro Devices First-In First-Out (FIFO) 64x4, 64x5 Memory 10/15 MHz (Cascadable) CMOS #### **Features** - Zero standby power - . High-speed 15-MHz shift-in/shift-out rates - · Very low active power consumption - TTL-compatible inputs and outputs - · Readily expandable in word width and depth - · RAM-based architecture for short fall-through delay - Full CMOS 8-transistor cell for maximum noise immunity - Asynchronous operation - Output Enable feature (67C4013/23) #### **General Description** The 67C40X/XX series devices are high-performance CMOS RAM-based First-In First-Out (FIFO) buffer memory products organized as 64 words by 4 or by 5 bits wide. These devices use Monolithic Memories' latest CMOS process technology and meet the demands for high-speed, low-power operation. By utilizing an on-chip, dual-port RAM, a very short fall-through time is realized, thus improving overall system performance. By using both Read and Write pointers for addressing each memory location, the data can propagate to the outputs in much less time than in traditional register-based FIFOs. These FIFOs are easily integrated into many applications and perform particularly well for high-speed disc controllers, graphics, and communication network systems. The 550-µwatt standby power specification makes these devices ideal for ultra-low-power and battery-powered systems. #### **Block Diagram** ## **Ordering Information** | Part<br>Number | Package | Temp | Output | Description | |----------------|--------------------|------|------------|-------------| | 67401-10 | | Com | Totem Pole | 10 MHz 64x4 | | 67401-15 | | Com | Totem Pole | 15 MHz 64x4 | | 674013-10 | 00.000 | Com | 3-State | 10 MHz 64x4 | | 674013-15 | CD 020,<br>PD 020, | Com | 3-State | 15MHz 64x4 | | 67C402-10 | PL 020 | Com | Totem Pole | 10MHz 64x5 | | 67C402-15 | | Com | Totem Pole | 15MHz 64x5 | | 67C4023-10 | | Com | 3-State | 10MHz 64x5 | | 67C4023-15 | | Com | 3-State | 15MHz 64x5 | ### Pin Configurations 67C401/13 Publication # Rev. Amendment 10683 A /0 Issue Date: May 1988 # **Absolute Maximum Ratings** | Supply voltage V <sub>CC</sub> | 0.5 V to 7 V | |----------------------------------------|----------------| | Input voltage | | | Off-state output voltage | | | Storage temperature | 65°C to +150°C | | Power dissipation | | | Latch-up trigger current (all outputs) | | # **Operating Conditions** Over Temperature Range | SYMBOL. | PARAMETER | FIGURE | 67C402<br>MIN | K/XX-10<br>MAX | 67C40 | X/XX-15<br>MAX | UNIT | |-------------------|--------------------------------------------|--------|---------------|----------------|-------|----------------|------| | v <sub>CC</sub> | Supply voltage | | 4.5 | 5.5 | 4.5 | 5.5 | ٧ | | T <sub>A</sub> | Operating free-air temperature | | 0 | 70 | 0 | 70 | °C | | ¹IN | Shift in rate | 1 | | 10 | | 15 | MHz | | t <sub>SIH</sub> | Shift in HIGH time | 1,B | 14 | | 14 | | ns | | t <sub>SIL</sub> | Shift in LOW time | 1 | 25 | | 25 | | ns | | tiDS | Input data setup to SI (Shift In) | 1 | 0 | | 0 | | ns | | <sup>†</sup> IDH | Input data hold time from SI (Shift In) | 1 | 40 | | 40 | | ns | | <sup>†</sup> RIDS | Input data setup to IR (Input Ready) | 3 | 0 | | 0 | | ns | | <sup>t</sup> RIDH | Input data hold time from IR (Input Ready) | 3 | 30 | | 30 | | ns | | four | Shift out rate | 4 | | 10 | | 15 | MHz | | <sup>1</sup> SOH | Shift out HIGH time | 4,B | 24 | | 21 | | ns | | <sup>t</sup> SOL | Shift out LOW time | 4 | 25 | | 25 | | ns | | tMRW* | Master Reset pulse | 8 | 35 | | 35 | | ns | | t <sub>MRS</sub> | Master Reset to SI | 8 | 65 | | 65 | | ns | <sup>\*</sup> See AC test and high-speed application note # **Electrical Characteristics** Over Operating Conditions | SYMBOL | PARAMETER | TEST CONDITION | | 67C402<br>MIN | K/XX-10<br>MAX | 67C402<br>MIN | K/XX-15<br>MAX | UNIT | | | | | |-------------------|------------------------------|-----------------------|---------------------------------------------------------------------------------------|---------------|----------------|---------------|----------------|-------------|-------------|-----|--|-----| | VIL* | Low-level input voltage | | ( | | 8.0 | } | 0.8 | ٧ | | | | | | V <sub>IH</sub> * | High-level input voltage | | | 2 | | 2 | | V | | | | | | IN | Input current | V <sub>CC</sub> = MAX | GND <vin <vcc<="" td=""><td>-1</td><td>1</td><td>-1</td><td>1</td><td>μА</td></vin> | -1 | 1 | -1 | 1 | μА | | | | | | loz | Off-state output current | V <sub>CC</sub> = MAX | GND <vout <vcc<="" td=""><td>-5</td><td>5</td><td>-5</td><td>5</td><td>μА</td></vout> | -5 | 5 | -5 | 5 | μА | | | | | | VOL | Low-level output voltage | V <sub>CC</sub> = MIN | IOL = 20 μA | | 0.1 | | 0.1 | V | | | | | | | | | IOL = 8 mA | | 0.4 | | 0.4 | | | | | | | | High-level output voltage | VCC = MIN | I <sub>OH</sub> = -20 μA | VCC - | 0.1 | VCC - | 0.1 | V | | | | | | ∨он | | | ACC = WIN | ACC = MIIA | ACC = MIIIA | ACC - MILA | ACC - MILA | ACC = MIIIA | IOH = -4 mA | 2.4 | | 2.4 | | los** | Output short-circuit current | V <sub>CC</sub> = MAX | VO = 0 V | -90 | -20 | -90 | - 20 | mA | | | | | | Icc | Standby supply current | V <sub>CC</sub> = MAX | VIH = VCC<br>VIL = GND | | 100 | | 100 | μА | | | | | | | Operating supply current | IOUT = 0 | VIH = MIN, VIL = MAX | | 35 | | 45 | mA | | | | | <sup>\*</sup> These are absolute voltages with respect to GND (Pin 9) and include all overshoots due to system and or tester noise <sup>\*\*</sup> Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second # Switching Characteristics Over Operating Conditions | SYMBOL | PARAMETER | FIGURE | 67C40X/XX-10<br>MIN MAX | 67C40X/XX-15<br>MIN MAX | UNIT | |--------------------|------------------------------------|--------|-------------------------|-------------------------|-------| | tIRL* | Shift In 1 to Input Ready LOW | 1 | 60 | 55 | ns | | tiRH* | Shift In I to Input Ready HIGH | | 50 | 50 | пѕ | | torl* | Shift Out 1 to Output Ready LOW | | 55 | 45 | ns | | torh* | Shift Out ↓ to Output Ready HIGH | 4 | 50 | 41 | ns | | <sup>t</sup> ODH | Output Data Hold (previous word) | | 5 | 5 | ns | | tops | Output Data Shift (next word) | | 35 | 30 | ns | | tpT | Data throughput | 3,6 | 100 | 90 | ns | | <sup>t</sup> MRORL | Master Reset ↓ to Output Ready LOW | | 100 | 100 | ns | | <sup>t</sup> MRIRH | Master Reset i to Input Ready HIGH | 8 | 100 | 100 | ns | | <sup>t</sup> MRO | Master Reset I to Outputs LOW | | 35 | 35 | ns | | <sup>t</sup> IPH | Input ready pulse HIGH | 3,B | 19 | 16 | ns | | <sup>t</sup> OPH | Output ready pulse HIGH | 6,B | 14 | 14 | ns | | <sup>t</sup> ORD | Output ready ! to Data Valid | 4 | -3 | -3 | ns | | <sup>t</sup> PHZ | Output Disable Date: | | 25 | 25 | | | <sup>t</sup> PLZ | Output Disable Delay | A | 25 | 25 | ns | | <sup>t</sup> PZL | Output Enghis Polov | ^ | 30 | 30 | ns | | <sup>t</sup> PZH | Output Enable Delay | | 30 | 30 | ] ''5 | <sup>\*</sup> See AC test and high-speed application note. # Capacitances\* | SYMBOL | PARAMETER | TEST CONDITION | 67C40X/XX-10<br>MIN MAX | 67C40X/XX-15<br>MIN MAX | UNIT | |--------|--------------------|----------------------------------|-------------------------|-------------------------|------| | CIN | Input capacitance | T <sub>A</sub> = 25°C, f = 1 MHz | 10 | 10 | рF | | COUT | Output capacitance | V <sub>CC</sub> = 4.5 V | 7 | 7 | рF | <sup>\*</sup> Not tested in production. Figure A. Enable and Disable Waveform 1 is for a data output with internal conditions such that the output is low except when disabled by the output control $% \left( 1\right) =\left\{ 1\right\} =\left\{$ Waveform 2 is for a data output with internal conditions such that the output is high except when disabled by the output control. #### Standard AC Test Load Input Pulse Amplitude = 3 V Input Rise and Fall Time (10%-90%) = 2.5 ns Measurements made at 1.5 V All Diodes are 1N916 or 1N3064 #### **Resistor Values** | lor | R1 | R2 | | |------|-------|---------|--| | 8 mA | 600 n | 1200 () | | ### Three-State Test Load ### **Functional Description** #### Data input The FIFO consists of a dual-port RAM and two ring counters for read and write. After power-up, the Master Reset should be pulsed LOW, which internally resets both the read and write counters. When the Input Ready (IR) is HIGH, the FIFO is ready to accept DATA from the $D_{\rm X}$ inputs. Data then present at the inputs is written into the first location of the RAM when Shift-In (SI) is brought HIGH. A SI HIGH signal causes the IR to go LOW. When the SI is brought LOW and the FIFO is not full, IR will go HIGH, indicating that more room is available. The write pointer now points to the next location in the RAM. If the memory is full, then the IR will remain LOW. #### **Data Output** Data is read from the $O_X$ outputs. Just after the first shift-in, the first data word is available at the outputs, which is indicated by the Output Ready (OR) going HIGH. When the OR is HIGH, data may be shifted out by bringing the Shift-Out (SO) HIGH. A HIGH signal at SO causes the read pointer to point to the next location in the RAM, and also the OR to go LOW. Valid data is maintained while the SO is HIGH. When the SO is brought LOW, the OR goes HIGH, indicating the presence of new valid data. If the FIFO is emptied, OR stays LOW, and $O_X$ remains as before, (i.e., data does not change if the FIFO is empty). A dual-port RAM inside the chip provides the capability of simultaneous and asynchronous writes (Shift-Ins) and reads (Shift-Outs). # AC Test and High-Speed App. Notes Since the FIFO is a very-high-speed device, care must be exercised in the design of the hardware and the timing utilized within the design. Device grounding and decoupling is crucial to correct operation as the FIFO will respond to very small glitches due to long reflective lines, high capacitances and/or poor supply decoupling and grounding. Monolithic Memories recommends a monolithic ceramic capacitor of 0.1 µF directly between VCC and GND with very short lead length. In addition, care must be exercised in how the timing is set up and how the parameters are measured. For example, since an AND gate function is associated with both the Shift-In-Input Ready combination, as well as the Shift-Out-Output Ready combination, timing measurements may be misleading; i.e., rising edge of the Shift-In pulse is not recognized until Input ready is HIGH. If Input Ready is not high due to (a) too high a frequency, or (b) FIFO being full or effected by Master Reset, the Shift-In activity will be ignored. This will affect the device from a functional standpoint, and will also cause the "effective" timing of Input Data Hold time (TIDH) and the next activity of Input Ready (TIRL) to be extended relative to Shift-In going HIGH. This same type of problem is also related to TIRH, TORL, and TORH as related to Shift-In and Shift-Out. For high-speed applications, proper grounding technique is essential. Figure 1. Input Timing Floure 2. The Mechanism of Shifting Data into the FIFO - ① Input Ready HIGH indicates space is available and a Shift-In pulse may be applied. - 1 Input Data is loaded into the first available memory location. - ① Input Ready goes LOW indicating this memory location is full. - Shift-In going LOW allows Input Ready to sense the status of the next memory location. The next memory location is empty as indicated by Input Ready HIGH. - ① If the FIFO is already full then the Input Ready remains low. Note: Shift-In pulses applied while Input Ready is LOW will be ignored. Figure 3. Data is Shifted in Whenever Shift in and Input Ready are Both HIGH - ① FIFO is initially full. - ① Shift In is held HIGH. - Shift Out pulse is applied. An empty location is detected by the internal pointers on the falling edge of SO. - As soon as Input Ready becomes HIGH the Input Data is loaded into this location. Figure 4. Output Timing - ① The diagram assumes that the FIFO contains at least three words: A-Data (first input word), B-Data (second input word), and C-Data (third input word) - ① Output data changes on the falling edge of SO after a valid Shift-Out Sequence, i.e., OR and SO are both high together. Figure 5. The Mechanism of Shifting Data Out of the FIFO - ① Output Ready HIGH indicates that data is available and a Shift-Out pulse may be applied. - ① Shift-Out goes HIGH causing B-Data (second input word) to advance to the output register. Output data remains as valid A-Data while Shift-Out is HIGH. - Output Ready goes LOW. - Shift-out goes LOW causing Output Ready to go HIGH and new data (B) to appear at the data outputs. - f) If the FIFO has only one word loaded (A-Data) then Output Ready stays LOW and the output data remains the same (A-Data). Figure 6. tpT and topH Specification - ① FIFO initially empty. - Shift-Out held HIGH. - ① Shift-In pulse applied. A full location is detected by the internal pointers on the falling edge of Shift-In. - (1) As soon as Output Ready becomes HIGH, the word is shifted out. Figure 7. Data is Shifted Out Whenever Shift Out and Output Ready are Both HIGH - 1) The internal logic does not detect the presence of any words in the FIFO - ① New data (A) arrives at the outputs - Output Ready goes HIGH indicating arrival of the new data. - Since Shift Out is held HIGH, Output Ready goes immediately LOW. - ① As soon as Shift Outgoes LOW the Output Data is subject to change. Output Ready will go HIGH or remain LOW depending on whether there are any additional words in the FIFO. Figure 8. Master Reset Timing ① FIFO is initially full ### ICC vs. Frequency # Guaranteed Distribution of IpH, ISOH vs. Temperature (For Cascadability Only) #### Guaranteed Distribution of toph, tsih vs. Temperature (For Cascadability Only) Figure B. Cascadability