National Semiconductor is now part of

Texas Instruments.

Search <u>http://www.ti.com/</u> for the latest technical

information and details on our current products and services.

# 4-Channel LVDS Buffer/Repeater with Pre-Emphasis

## **General Description**

The SCAN90004 is a four channel 1.5 Gbps LVDS buffer/repeater. High speed data paths and flow-through pinout minimize internal device jitter and simplify board layout, while configurable pre-emphasis overcomes ISI jitter effects from lossy backplanes and cables. The differential inputs interface to LVDS, and Bus LVDS signals such as those on National's 10-, 16-, and 18- bit Bus LVDS SerDes, as well as CML and LVPECL. The differential inputs and outputs are internally terminated with a 100 $\Omega$  resistor to improve performance and minimize board space. The repeater function is especially useful for boosting signals for longer distance transmission over lossy cables and backplanes.

Integrated testability circuitry supports IEEE1149.1 (JTAG) on single-ended LVTTL/CMOS I/O and limited IEEE1149.6 capability on high-speed differential LVDS interconnects. The 3.3V supply, CMOS process, and LVDS I/O ensure stable high performance at low power over the entire industrial -40 to +85°C temperature range.

# Typical Application

### **Features**

- 1.5 Gbps maximum data rate per channel
- Configurable pre-emphasis drives lossy backplanes and cables
- Low output skew and jitter
- LVDS/CML/LVPECL compatible input, LVDS output
- On-chip 100Ω input and output termination
  - 12 kV ESD protection on LVDS Outputs
- IEEE 1149.1 JTAG interface
- IEEE 1149.6 limited capability
- Fault Insertion
- Single 3.3V supply
- Very low power consumption
- Industrial -40 to +85°C temperature range
- Small TQFP Package Footprint
- See DS90LV004 for non-JTAG version



TRI-STATE® is a registered trademark of National Semiconductor Corporation.

# SCAN90004

## **Block and Connection Diagrams**





SCAN90004 Block Diagram

| S  |
|----|
| 0  |
| Ď  |
| Ż  |
| 0  |
| 0  |
| 2  |
| N. |

| Pin             | TQFP Pin                             | I/O, Type | Description                                                                   |  |  |  |  |
|-----------------|--------------------------------------|-----------|-------------------------------------------------------------------------------|--|--|--|--|
| Name            |                                      |           | -                                                                             |  |  |  |  |
|                 | NTIAL INPUTS                         | 1         |                                                                               |  |  |  |  |
| IN0+            | 13                                   | I, LVDS   | Channel 0 inverting and non-inverting differential inputs.                    |  |  |  |  |
| IN0-            | 14                                   |           |                                                                               |  |  |  |  |
| IN1+            | 15                                   | I, LVDS   | Channel 1 inverting and non-inverting differential inputs.                    |  |  |  |  |
| IN1-            | 16                                   |           |                                                                               |  |  |  |  |
| IN2+            | 19                                   | I, LVDS   | Channel 2 inverting and non-inverting differential inputs.                    |  |  |  |  |
| IN2-            | 20                                   |           |                                                                               |  |  |  |  |
| IN3+            | 21                                   | I, LVDS   | Channel 3 inverting and non-inverting differential inputs.                    |  |  |  |  |
| IN3-            |                                      |           |                                                                               |  |  |  |  |
|                 |                                      |           |                                                                               |  |  |  |  |
| OUT0+           | 48                                   | O, LVDS   | Channel 0 inverting and non-inverting differential outputs. ( <i>Note 1</i> ) |  |  |  |  |
| OUT0-           | 47                                   | 0.11/00   |                                                                               |  |  |  |  |
| OUT1+           | 46                                   | O, LVDS   | Channel 1 inverting and non-inverting differential outputs. ( <i>Note 1</i> ) |  |  |  |  |
| OUT1-           | 45                                   | 0.11/00   |                                                                               |  |  |  |  |
| OUT2+           | 42                                   | O, LVDS   | Channel 2 inverting and non-inverting differential outputs. ( <i>Note 1</i> ) |  |  |  |  |
| OUT2-<br>OUT3+  | 41                                   |           |                                                                               |  |  |  |  |
| OUT3+<br>OUT3-  | 40<br>39                             | O, LVDS   | Channel 3 inverting and non-inverting differential outputs. ( <i>Note 1</i> ) |  |  |  |  |
|                 |                                      |           |                                                                               |  |  |  |  |
|                 |                                      |           |                                                                               |  |  |  |  |
| PWDN            | 12                                   | I, LVTTL  | A logic low at PWDN activates the hardware power down mode.                   |  |  |  |  |
| PEM0            | 1                                    | I, LVTTL  | Pre-emphasis Control Inputs (affects all Channels)                            |  |  |  |  |
| PEM1            | 2                                    |           |                                                                               |  |  |  |  |
|                 | 34                                   |           | Test Data Input to support IEEE 1149.1 features                               |  |  |  |  |
| TDO             | 35                                   | O, LVTTL  | Test Data Output to support IEEE 1149.1 features                              |  |  |  |  |
| TMS             | 27                                   | I, LVTTL  | Test Mode Select to support IEEE 1149.1 features                              |  |  |  |  |
| ТСК             | 26                                   | I, LVTTL  | Test Clock to support IEEE 1149.1 features                                    |  |  |  |  |
| TRST            | 25                                   | I, LVTTL  | Test Reset to support IEEE 1149.1 features                                    |  |  |  |  |
| POWER           | ,                                    |           |                                                                               |  |  |  |  |
| V <sub>DD</sub> | 3, 4, 5, 7, 10, 11, 28, 29, 32, 33   | I, Power  | V <sub>DD</sub> = 3.3V, ±5%                                                   |  |  |  |  |
| GND             | 8, 9, 17, 18, 23, 24, 37, 38, 43, 44 | I, Power  | Ground                                                                        |  |  |  |  |
| N/C             | 6, 30, 31, 36                        |           | No Connect                                                                    |  |  |  |  |

Note 1: The LVDS outputs do not support a multidrop (BLVDS) environment. The LVDS output characteristics of the SCAN90004 device have been optimized for point-to-point backplane and cable applications.

# Absolute Maximum Ratings (Note 2)

| Supply Voltage (V <sub>DD</sub> )  | -0.3V to +4.0V                   |
|------------------------------------|----------------------------------|
| CMOS Input Voltage                 | -0.3V to (V <sub>DD</sub> +0.3V) |
| LVDS Input Voltage (Note 3)        | -0.3V to (V <sub>DD</sub> +0.3V) |
| LVDS Output Voltage                | -0.3V to (V <sub>DD</sub> +0.3V) |
| LVDS Output Short Circuit Current  | +40 mA                           |
| Junction Temperature               | +150°C                           |
| Storage Temperature                | –65°C to +150°C                  |
| Lead Temperature (Solder, 4sec)    | 260°C                            |
| Max Pkg Power Capacity @ 25°C      | 1.64W                            |
| Thermal Resistance $(\theta_{JA})$ | 76°C/W                           |
| Package Derating above +25°C       | 13.2mW/°C                        |
| ESD Last Passing Voltage (LVDS ou  | utput pins)                      |
| HBM, 1.5kΩ, 100pF                  | 12kV                             |
| EIAJ, 0Ω, 200pF                    | 250V                             |
|                                    |                                  |

ESD Last Passing Voltage (All other pins) HBM, 1.5kΩ, 100pF EIAJ, 0Ω, 200pF

8kV

250V

# Recommended Operating Conditions

| Supply Voltage (V <sub>DD</sub> )                 | 3.15V to 3.45V        |
|---------------------------------------------------|-----------------------|
| Input Voltage (V <sub>I</sub> ) ( <i>Note 3</i> ) | 0V to V <sub>DD</sub> |
| Output Voltage (V <sub>O</sub> )                  | 0V to V <sub>DD</sub> |
| Operating Temperature (T <sub>A</sub> )           |                       |
| Industrial                                        | –40°C to +85°C        |

**Note 2:** Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of products outside of recommended operation conditions.

Note 3:  $V_{ID}$  max < 2.4V

# **Electrical Characteristics**

Over recommended operating supply and temperature ranges unless other specified.

| Symbol                                                               | Parameter                                           | Conditions                                          | Min                  | Typ<br>( <i>Note 4</i> ) | Max      | Units |  |
|----------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|----------------------|--------------------------|----------|-------|--|
| LVTTL DC SPECIFICATIONS (PWDN, PEM0, PEM1, TDI, TDO, TCK, TMS, TRST) |                                                     |                                                     |                      |                          |          |       |  |
| V <sub>IH</sub>                                                      | High Level Input Voltage                            |                                                     | 2.0                  |                          | $V_{DD}$ | V     |  |
| V <sub>IL</sub>                                                      | Low Level Input Voltage                             |                                                     | GND                  |                          | 0.8      | V     |  |
| I <sub>IH</sub>                                                      | High Level Input Current                            | $V_{IN} = V_{DD} = V_{DDMAX}$                       | -10                  |                          | +10      | μA    |  |
| I                                                                    | Low Level Input Current                             | $V_{IN} = V_{SS}, V_{DD} = V_{DDMAX}$               | -10                  |                          | +10      | μA    |  |
| I <sub>ILR</sub>                                                     | Low Level Input Current                             | TDI, TMS, TRST                                      | -40                  |                          | -200     | μA    |  |
| C <sub>IN1</sub>                                                     | Input Capacitance                                   | Any Digital Input Pin to V <sub>SS</sub>            |                      | 3.5                      |          | pF    |  |
| C <sub>OUT1</sub>                                                    | Output Capacitance                                  | Any Digital Output Pin to V <sub>SS</sub>           |                      | 5.5                      |          | pF    |  |
| V <sub>CL</sub>                                                      | Input Clamp Voltage                                 | I <sub>CL</sub> = -18 mA                            | -1.5                 | -0.8                     |          | V     |  |
| V <sub>OH</sub>                                                      | High Level Output Voltage                           | I <sub>OH</sub> = -12 mA, V <sub>DD</sub> = 3.15 V  | 2.4                  |                          |          | V     |  |
|                                                                      | (TDO)                                               | I <sub>OH</sub> = -100 μA, V <sub>DD</sub> = 3.15 V | V <sub>DD</sub> -0.2 |                          |          | V     |  |
| V <sub>OL</sub>                                                      | Low Level Output Voltage                            | I <sub>OL</sub> = 12 mA, V <sub>DD</sub> = 3.15 V   |                      |                          | 0.5      | V     |  |
|                                                                      | (TDO)                                               | I <sub>OL</sub> = 100 μA, V <sub>DD</sub> = 3.15 V  |                      |                          | 0.2      | V     |  |
| I <sub>os</sub>                                                      | Output Short Circuit Current                        | TDO                                                 | -15                  |                          | -125     | mA    |  |
| I <sub>oz</sub>                                                      | Output TRI-STATE <sup>®</sup> Current               | TDO                                                 | -10                  |                          | +10      | μA    |  |
|                                                                      | UT DC SPECIFICATIONS (INn±)                         |                                                     |                      | II                       |          |       |  |
| V <sub>TH</sub>                                                      | Differential Input High Threshold ( <i>Note 5</i> ) | $V_{CM} = 0.8V$ to 3.4V,<br>$V_{DD} = 3.45V$        |                      | 0                        | 100      | mV    |  |
| V <sub>TL</sub>                                                      | Differential Input Low Threshold ( <i>Note 5</i> )  | $V_{CM} = 0.8V$ to 3.4V,<br>$V_{DD} = 3.45V$        | -100                 | 0                        |          | mV    |  |
| V <sub>ID</sub>                                                      | Differential Input Voltage                          | $V_{CM} = 0.8V$ to 3.4V, $V_{DD} = 3.45V$           | 100                  |                          | 2400     | mV    |  |
| V <sub>CMR</sub>                                                     | Common Mode Voltage Range                           | V <sub>ID</sub> = 150 mV, V <sub>DD</sub> = 3.45V   | 0.05                 |                          | 3.40     | V     |  |
| C <sub>IN2</sub>                                                     | Input Capacitance                                   | IN+ or IN– to V <sub>SS</sub>                       |                      | 5.2                      |          | pF    |  |
| I <sub>IN</sub>                                                      | Input Current                                       | $V_{IN} = 3.45V, V_{DD} = V_{DDMAX}$                | -10                  |                          | +10      | μΑ    |  |
|                                                                      |                                                     | $V_{\rm IN} = 0V, V_{\rm DD} = V_{\rm DDMAX}$       | -10                  |                          | +10      | μΑ    |  |

| Symbol            | Parameter                                                         | Conditions                                                                                                                                  | Min  | Typ<br>( <i>Note 4</i> ) | Мах   | Units |
|-------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------|-------|-------|
| LVDS OU           | TPUT DC SPECIFICATIONS (OU                                        | Tn±)                                                                                                                                        |      |                          |       |       |
| V <sub>OD</sub>   | Differential Output Voltage,<br>0% Pre-emphasis ( <i>Note 5</i> ) | $R_L = 100\Omega$ external resistor between OUT+ and OUT-                                                                                   |      | 500                      | 600   | mV    |
| ΔV <sub>OD</sub>  | Change in V <sub>OD</sub> between<br>Complementary States         |                                                                                                                                             |      |                          | 35    | mV    |
| V <sub>OS</sub>   | Offset Voltage (Note 6)                                           | -                                                                                                                                           | 1.05 | 1.18                     | 1.475 | V     |
| ΔV <sub>OS</sub>  | Change in V <sub>OS</sub> between<br>Complementary States         |                                                                                                                                             | -35  |                          | 35    | mV    |
| I <sub>OS</sub>   | Output Short Circuit Current                                      | OUT+ or OUT- Short to GND                                                                                                                   |      | -60                      | -90   | mA    |
| C <sub>OUT2</sub> | Output Capacitance                                                | OUT+ or OUT- to GND when TRI-STATE                                                                                                          |      | 5.5                      |       | pF    |
| SUPPLY            | CURRENT (Static)                                                  |                                                                                                                                             |      |                          |       |       |
| I <sub>CC</sub>   | Supply Current                                                    | All inputs and outputs enabled and active, terminated with external differential load of $100\Omega$ between OUT+ and OUT-, 0% pre-emphasis |      | 117                      | 140   | mA    |
| I <sub>CCZ</sub>  | Supply Current - Power Down<br>Mode                               | PWDN = L, 0% pre-emphasis                                                                                                                   |      | 2.7                      | 6     | mA    |
| SWITCHI           | NG CHARACTERISTICS—LVDS                                           | OUTPUTS                                                                                                                                     |      |                          |       |       |
| t <sub>LHT</sub>  | Differential Low to High<br>Transition Time                       | Use an alternating 1 and 0 pattern at 200 Mb/s,<br>measure between 20% and 80% of V <sub>OD</sub> . ( <i>Note</i><br>11)                    |      | 210                      | 300   | ps    |
| t <sub>HLT</sub>  | Differential High to Low<br>Transition Time                       |                                                                                                                                             |      | 210                      | 300   | ps    |
| t <sub>PLHD</sub> | Differential Low to High<br>Propagation Delay                     | Use an alternating 1 and 0 pattern at 200 Mb/s,<br>measure at 50% V <sub>OD</sub> between input to output.                                  |      | 2.0                      | 3.2   | ns    |
| t <sub>PHLD</sub> | Differential High to Low<br>Propagation Delay                     |                                                                                                                                             |      | 2.0                      | 3.2   | ns    |
| t <sub>SKD1</sub> | Pulse Skew                                                        | It <sub>PLHD</sub> t <sub>PHLD</sub> I ( <i>Note 11</i> )                                                                                   |      | 25                       | 80    | ps    |
| t <sub>skcc</sub> | Output Channel to Channel Skew                                    | Difference in propagation delay (t <sub>PLHD</sub> or t <sub>PHLD</sub> )<br>among all output channels. ( <i>Note 11</i> )                  |      | 50                       | 125   | ps    |
| t <sub>SKP</sub>  | Part to Part Skew ( <i>Note 11</i> )                              | Common edge, parts at same temp and V <sub>CC</sub> ( <i>Note</i> 11)                                                                       |      |                          | 1.1   | ns    |
| t <sub>JIT</sub>  | Jitter (0% Pre-emphasis)                                          | RJ - Alternating 1 and 0 at 750 MHz (Note 8)                                                                                                |      | 1.1                      | 1.5   | psrms |
| - 1               | (Note 7)                                                          | DJ - K28.5 Pattern, 1.5 Gbps ( <i>Note 9</i> )                                                                                              |      | 43                       | 62    | psp-p |
|                   |                                                                   | TJ - PRBS 2 <sup>23</sup> -1 Pattern, 1.5 Gbps (Note 10)                                                                                    |      | 35                       | 85    | psp-p |
| t <sub>ON</sub>   | LVDS Output Enable Time                                           | Time from PWDN to OUT± change from TRI-<br>STATE to active.                                                                                 |      |                          | 300   | ns    |
| t <sub>OFF</sub>  | LVDS Output Disable Time                                          | Time from PWDN to OUT± change from active to TRI-STATE.                                                                                     |      |                          | 12    | ns    |

| Symbol           | Parameter                   | Conditions             | Min  | Typ<br>( <i>Note 4</i> ) | Мах | Units |
|------------------|-----------------------------|------------------------|------|--------------------------|-----|-------|
| SWITCHI          | NG CHARACTERISTICS—SCAN F   | EATURES                |      |                          |     |       |
| f <sub>MAX</sub> | Maximum TCK Clock Frequency | R <sub>L</sub> = 500Ω, | 25.0 |                          |     | MHz   |
| t <sub>s</sub>   | TDI to TCK, H or L          | C <sub>L</sub> = 35 pF | 3.0  |                          |     | ns    |
| t <sub>H</sub>   | TDI to TCK, H or L          |                        | 0.5  |                          |     | ns    |
| t <sub>s</sub>   | TMS to TCK, H or L          |                        | 2.5  |                          |     | ns    |
| t <sub>H</sub>   | TMS to TCK, H or L          |                        | 0.5  |                          |     | ns    |
| t <sub>w</sub>   | TCK Pulse Width, H or L     |                        | 10.0 |                          |     | ns    |
| t <sub>w</sub>   | TRST Pulse Width, L         |                        | 2.5  |                          |     | ns    |
| t <sub>REC</sub> | Recovery Time, TRST to TCK  |                        | 1.0  |                          |     | ns    |

Note 4: Typical parameters are measured at  $V_{DD}$  = 3.3V,  $T_A$  = 25°C. They are for reference purposes, and are not production-tested.

Note 5: Differential output voltage  $V_{OD}$  is defined as ABS(OUT+-OUT-). Differential input voltage  $V_{ID}$  is defined as ABS(IN+-IN-).

Note 6: Output offset voltage V<sub>OS</sub> is defined as the average of the LVDS single-ended output voltages at logic high and logic low states.

Note 7: Jitter is not production tested, but guaranteed through characterization on a sample basis.

**Note 8:** Random Jitter, or RJ, is measured RMS with a histogram including 1500 histogram window hits. The input voltage =  $V_{ID}$  = 500mV, 50% duty cycle at 750MHz,  $t_r = t_f = 50$ ps (20% to 80%).

**Note 9:** Deterministic Jitter, or DJ, is measured to a histogram mean with a sample size of 350 hits. The input voltage =  $V_{ID}$  = 500mV, K28.5 pattern at 1.5 Gbps,  $t_r = t_f = 500$ s (20% to 80%). The K28.5 pattern is repeating bit streams of (0011111010 110000101).

**Note 10:** Total Jitter, or TJ, is measured peak to peak with a histogram including 3500 window hits. Stimulus and fixture jitter has been subtracted. The input voltage =  $V_{ID}$  = 500mV, 2<sup>23</sup>-1 PRBS pattern at 1.5 Gbps,  $t_r = t_f = 50$ ps (20% to 80%).

Note 11: Not production tested. Guaranteed by a statistical analysis on a sample basis at the time of characterization.

# **Feature Descriptions**

#### INTERNAL TERMINATIONS

The SCAN90004 has integrated termination resistors on both the input and outputs. The inputs have a  $100\Omega$  resistor across the differential pair, placing the receiver termination as close as possible to the input stage of the device. The LVDS outputs also contain an integrated  $100\Omega$  ohm termination resistor, this resistor is used to reduce the effects of Near End Crosstalk (NEXT) and does not take the place of the 100 ohm termination at the inputs to the receiving device. The integrated terminations improve signal integrity and decrease the external component count resulting in space savings.

#### **OUTPUT CHARACTERISTICS**

The output characteristics of the SCAN90004 have been optimized for point-to-point backplane and cable applications, and are not intended for multipoint or multidrop signaling.

#### **POWERDOWN MODE**

The PWDN input activates a hardware powerdown mode. When the powerdown mode is active (PWDN=L), all input and output buffers and internal bias circuitry are powered off and disabled. Outputs are tri-stated in powerdown mode. JTAG Circuitry is active per the IEEE standard, but does not switch unless TCK is toggling. When exiting powerdown mode, there is a delay associated with turning on bandgap references and input/output buffer circuits as indicated in the LVDS Output Switching Characteristics

Upon asserting the power down function ( $\overline{PWDN}$  = Low), and if the Pre-emphasis feature is enable, it is possible for the driver output to source current for a short amount of time lifting the output common mode to  $V_{DD}$ . To prevent this occurrence, a load discharge pull down path can be used on either output (1 k $\Omega$  to ground recommended). Alternately, a commonly deployed external failsafe network will also provide this path (see INPUT FAILSAFE BIASING). The occurrence of this is application dependant, and parameters that will affect if this is of concern include: AC coupling, use of the powerdown feature, presence of the discharge path, presence of the failsafe biasing, the usage of the pre-emphasis feature, and input characteristics of the downstream LVDS Receiver.

#### **PRE-EMPHASIS**

Pre-emphasis dramatically reduces ISI jitter from long or lossy transmission media. Two pins are used to select the preemphasis level for all outputs: off, low, medium, or high.

| PEM1 | PEM0 | Pre-Emphasis |
|------|------|--------------|
| 0    | 0    | Off          |
| 0    | 1    | Low          |
| 1    | 0    | Medium       |
| 1    | 1    | High         |

#### Pre-emphasis Control Selection Table

#### INPUT FAILSAFE BIASING

Failsafe biasing of the LVDS link should be considered if the downstream Receiver is ON and enabled when the source is in TRI-STATE, powered off, or removed. This will set a valid known input state to the active receiver. This is accomplished by using a pull up resistor to  $V_{DD}$  on the 'plus' line, and a pull down resistor to GND on the 'minus' line. Resistor values are in the 750  $\Omega$  to several k  $\Omega$  range. The exact value depends upon the desired common mode bias point, termination resistor(s) and desired input differential voltage setting. Please refer to application note AN-1194 "Failsafe Biasing of LVDS interfaces" for more information and a general discussion.

# **Design-for-Test (DfT) Features**

#### IEEE 1149.1 (JTAG) SUPPORT

The SCAN90004 supports a fully compliant IEEE 1149.1 interface. The Test Access Port (TAP) provides access to boundary scan cells at each LVTTL I/O on the device for interconnect testing. Differential pins are included in the same boundary scan chain but instead contain IEEE1149.6 cells. IEEE1149.6 is the improved IEEE standard for testing highspeed differential signals.

Refer to the BSDL file located on National's website for the details of the SCAN90004 IEEE 1149.1 implementation.

#### **IEEE 1149.6 SUPPORT**

AC-coupled differential interconnections on very high speed (1+ Gbps) data paths are not testable using traditional IEEE 1149.1 techniques. The IEEE 1149.1 structures and methods are intended to test static (DC-coupled), single ended networks. IEEE 1149.6 is targeted for the testing of high-speed differential (including AC coupled) networks. The SCAN90004 includes circuitry to support AC-coupled testing on all differential inputs and outputs and offers limited test capability. The limitations are due to several application specific factors (board layout, capacitor value, data rate etc.), and also IO compliance (LVDS links in general are DC coupled). The SCAN90004 has not been tested for full compliance or full compatibility to the IEEE1149.6 standard. Testing of the device in the targeted application with the appropriate JTAG software will determine what extent of IEEE 1149.6 support is provided by the device.

#### **FAULT INSERTION**

Fault Insertion is a technique used to assist in the verification and debug of diagnostic software. During system testing faults are "injected" to simulate hardware failure and thus help verify the monitoring software can detect and diagnose these faults. In the SCAN90004 an IEEE1149.1 "stuck-at" instruction can create a stuck-at condition, either high or low, on any pin or combination of pins. A more detailed description of the stuck-at feature can be found in NSC Applications note AN-1313.

# **Application Information**

#### INPUT INTERFACING

The SCAN90004 accepts differential signals and allow simple AC or DC coupling. With a wide common mode range, the

SCAN90004 can be DC-coupled with all common differential drivers (i.e. LVPECL, LVDS, CML). The following three figures illustrate typical DC-coupled interface to common differential drivers. Note that the SCAN90004 inputs are internally terminated with a  $100\Omega$  resistor.



#### **OUTPUT INTERFACING**

The SCAN90004 outputs signals that are compliant to the LVDS standard. Their outputs can be DC-coupled to most common differential receivers. The following figure illustrates typical DC-coupled interface to common differential receivers

and assumes that the receivers have high impedance inputs. While most differential receivers have a common mode input range that can accommodate LVDS compliant signals, it is recommended to check respective receiver's data sheet prior to implementing the suggested interface implementation.



Typical SCAN90004 Output DC-Coupled Interface to an LVDS, CML or LVPECL Receiver

# **Typical Performance Characteristics**





Total Jitter (T<sub>J</sub>) vs. Bit Data Rate



Total Jitter measured at 0V differential while running a PRBS 2<sup>23</sup>-1 pattern with a single channel active.  $V_{CC} = 3.3V$ ,  $T_A = +25^{\circ}C$ ,  $V_{ID} = 0.5V$ , 0% Pre-emphasis







Total Jitter (U.I.) vs. Bit Data Rate

Total Jitter measured at SCAN90004 receiver outputs after receiving a PRBS 27-1 NRZ pattern over the specified cable length.  $V_{CC} = 3.3V$ ,  $T_A = +25^{\circ}C$ ,  $V_{ID} = 0.5V$ , data collected at receiver outputs, receiver located at end of specified Belden 1700A cable lenath.

Positive Edge Transition vs. Pre-emphasis Level



20113044





Total Jitter measured at 0V differential while running a PRBS 2<sup>23</sup>-1 pattern with a single channel active.  $V_{CC} = 3.3V, V_{ID} = 0.5V, V_{CM} = 1.2V, 1.5$ Gbps data rate, 0% Pre-emphasis

TOTAL JITTER - t<sub>.</sub> (ps)

50



# Notes

For more National Semiconductor product information and proven design tools, visit the following Web sites at: www.national.com

| Pr                             | oducts                       | Design Support                  |                                |  |
|--------------------------------|------------------------------|---------------------------------|--------------------------------|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools                  | www.national.com/webench       |  |
| Audio                          | www.national.com/audio       | App Notes                       | www.national.com/appnotes      |  |
| Clock and Timing               | www.national.com/timing      | Reference Designs               | www.national.com/refdesigns    |  |
| Data Converters                | www.national.com/adc         | Samples                         | www.national.com/samples       |  |
| Interface                      | www.national.com/interface   | Eval Boards                     | www.national.com/evalboards    |  |
| LVDS                           | www.national.com/lvds        | Packaging                       | www.national.com/packaging     |  |
| Power Management               | www.national.com/power       | Green Compliance                | www.national.com/quality/green |  |
| Switching Regulators           | www.national.com/switchers   | Distributors                    | www.national.com/contacts      |  |
| LDOs                           | www.national.com/ldo         | Quality and Reliability         | www.national.com/quality       |  |
| LED Lighting                   | www.national.com/led         | Feedback/Support                | www.national.com/feedback      |  |
| Voltage References             | www.national.com/vref        | Design Made Easy                | www.national.com/easy          |  |
| PowerWise® Solutions           | www.national.com/powerwise   | Applications & Markets          | www.national.com/solutions     |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                        | www.national.com/milaero       |  |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™                     | www.national.com/solarmagic    |  |
| PLL/VCO                        | www.national.com/wireless    | PowerWise® Design<br>University | www.national.com/training      |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

#### Copyright© 2010 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959

National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com