# Am27S35/S35A/Am27S37/S37A

Advanced Micro Devices

8,192-Bit (1024x8) Bipolar Registered PROM with Programmable INITIALIZE Input

#### DISTINCTIVE CHARACTERISTICS

- Slim, 24-pin, 300-mil lateral center package occupies approximately 1/3 the board space required by standard discrete PROM and register
- Consumes approximately 1/2 the power of separate PROM/register combination for improved system reliability
- Versatile programmable asynchronous or synchronous enable for simplified word expansion
- Buffered common INITIALIZE input either asynchronous (Am27S35) or synchronous (Am27S37)
- Platinum-Silicide fuses guarantee high reliability, fast programming and exceptionally high programming yields (tvp. > 98%)

#### **GENERAL DESCRIPTION**

The Am27S35 and the Am27S37 (1024 words by 8 bits) are fully decoded, Schottky array, TTL Programmable Read-Only Memories (PROMs), incorporating D-type master-slave data registers on chip. These devices have three-state outputs compatible with low-power Schottky bus standards capable of satisfying the requirements of a variety of microprogrammable controls and state machines.

These devices contain an 8-bit parallel data register in the array-to-output path which allows PROM data to be stored while other data is being addressed. This meets the requirements for pipelined microprogrammable control

stores where instruction execute and instruction fetch are performed in parallel

To offer the system designer maximum flexibility, these devices contain both asynchronous  $(\overline{G})$  and synchronous  $(\overline{G})$  output enables.

These devices contain a single pin initialize function capable of loading any arbitrary microinstruction for system interrupt or initialization. On the Am27S35 this function operates asynchronously, independent of clock. The Am27S37 provides synchronous operation of this function.

Upon power-up the outputs  $(Q_0-Q_7)$  will be in a floating or high-impedance state.

#### **BLOCK DIAGRAM**



BD006352

#### PRODUCT SELECTOR GUIDE

| Part Number Asynchronous initialize | Am27S35A<br>Am27S37A |       | Am27S35<br>Am27S37 |       |  |
|-------------------------------------|----------------------|-------|--------------------|-------|--|
| Part Number Synchronous Initialize  |                      |       |                    |       |  |
| Address Setup Time                  | 35 ns                | 40 ns | 40 ns              | 45 ns |  |
| Clock-to-Output Delay               | 20 ns                | 25 ns | 25 ns              | 30 ns |  |
| Operating Range                     | С                    | М     | С                  | М     |  |

Publication # Rev. Amendment 03187 D /0 Issue Date. January 1989

# CONNECTION DIAGRAMS TOP View



- \*Also available in a 24-pin Flatpack. Pinout identical to DIPs.
- \*\*Also available in a 28-pin Square PLCC. Pinout identical to LCC.

Note: Pin 1 is marked for orientation.

#### LOGIC SYMBOL



#### ORDERING INFORMATION

#### Standard Products

AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number

- b. Speed Option (if applicable)
- c. Package Type
- d. Temperature Range
- e. Optional Processing



| Valid Co | ombinations                                |
|----------|--------------------------------------------|
| AM27S35  |                                            |
| AM27S35A | DC, DCB, PC, PCB,<br>LC, LCB, LC-S, LCB-S, |
| AM27S37  | JC, JCB                                    |
| AM27S37A |                                            |

#### **Valid Combinations**

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products.

#### MILITARY ORDERING INFORMATION

#### **APL Products**

AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) for APL products is formed by a combination of: a. Device Number



| Valid Combinations |            |  |  |  |
|--------------------|------------|--|--|--|
| AM27S35            |            |  |  |  |
| AM27S35A           | /BLA, /BKA |  |  |  |
| AM27S37            | /BUA, /B3A |  |  |  |
| AM27S37A           |            |  |  |  |

#### Valid Combinations

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations.

#### **Group A Tests**

Group A tests consist of Subgroups 1, 2, 3, 7, 8, 9, 10, 11.

#### MILITARY BURN-IN

Military burn-in is in accordance with the current revision of MIL-STD-883, Test Method 1015, Conditions A through E. Test conditions are selected at AMD's option.

#### PIN DESCRIPTION

#### A<sub>0</sub> - A<sub>9</sub> Address Inputs

The 10-bit field presented at the address inputs selects one of 1024 memory locations to be read from.

#### K Clock

The clock is used to load data into the parallel registers from the memory array. Data transfer occurs on the LOW-to-HIGH transition of K.

#### Q<sub>0</sub> - Q<sub>7</sub> Data Output Port

Parallel data output from the pipeline register. The disabled state of these outputs is floating or high impedance.

#### G Asynchronous Output Enable

Provides direct control of the Q-output, three-state drivers independent of K.

#### **G**S Synchronous Output Enable

Controls the state of the Q-output, three-state drivers in conjunction with K. This is useful where more than one registered PROM is bussed together for word-depth

expansion. In this case, the enable becomes the most significant address bit and, as such, must be synchronized with the data.

#### i Asynchronous Initialize (Am27S35)

Control pin used to initialize the output data registers from a programmable word independent of K. This can be used to generate any arbitrary microinstruction for system interrupt or initialization.

#### Synchronous Initialize (Am27S37)

Control pin used to initialize the output data registers from a programmable word in conjunction with K. This can be used to generate any arbitrary microinstruction for system interrupt or initialization.

#### V<sub>CC</sub> Device Power Supply Pin

The most positive of the logic power supply pins.

#### GND Device Power Supply Pin

The most negative of the logic power supply pins.

#### **FUNCTIONAL DESCRIPTION**

The Am27S35A/35 and Am27S37A/37 are Schottky TTL programmable read only memories (PROMs) incorporating true D-type, master-slave data registers on chip. These devices feature the versatile 1024-word by 8-bit organization and are available with three-state outputs. Designed to optimize system performance, these devices also substantially reduce the cost and size of pipelined microprogrammed systems and other designs where accessed PROM data is temporarily stored in a register. The Am27S35A/35 and Am27S37A/37 also offer maximum flexibility for memory expansion and data bus control by providing both synchronous and asynchronous output enables.

When VCC power is first applied, the synchronous enable (Gs) flip-flop will be in the set condition causing the outputs (Q0-Q7) to be in the OFF or high-impedance state. This occurs regardless of the state of the asynchronous enable input. A LOW-to-HIGH transition of the clock input (K) while Gs input is low is required after power-up in order to enable the outputs to an active state. Reading data is accomplished by first applying the binary word address to the address inputs (A0-A9) and a logic LOW to the synchronous enable (GS). During the address setup time, stored data is accessed and loaded into the master flip-flops of the data register. Since the synchronous enable setup time is less than the address setup requirement, additional decoding delays may occur in the enable path without reducing memory performance. Upon the next LOW-to-HIGH transition of the clock (K), data is transferred to the slave flip-flops which drive the output buffers. Provided that the asynchronous enable (G) is also LOW, stored data will appear on the outputs ( $Q_0$ – $Q_7$ ). If ( $\overline{G_S}$ ) is HIGH when the positive clock edge occurs, outputs go to the OFF or high-impedance state regardless of the value of (G). The outputs may be disabled at any time by switching (G) to a HIGH level. Following the positive clock edge, the address and synchronous enable inputs are free to change; changes will not affect the outputs until another positive clock edge occurs. This unique feature allows the PROM decoders and sense amplifiers to access the next location while previously addressed data remains stable on the outputs. For less complex applications either enable may be effectively eliminated by tying it to ground.

These devices also contain a built-in initialize function. When activated, the initialize control input (i) causes the contents of an additional (1025th) 8-bit word to be loaded into the on-chip register. This extra word is user programmable. Since each bit is individually programmable, the initialize function can be used to load any desired combination of HIGHs and LOWs into the register. In the unprogrammed state, activating i will perform a register CLEAR (all outputs LOW). If all bits of the initialize word are programmed, activating i performs a register PRESET (all outputs HIGH).

This ability to tailor the initialize outputs to the system requirements simplifies system design and enhances performance. The initialize function is useful during power-up and timeout sequences. This flexible feature can also facilitate implementation of other sophisticated functions such as a built-in "jump-start" address.

The Am27S35A/35 has an asynchronous initialize input  $(\overline{I})$ . Applying a LOW to the  $\overline{I}$  input causes an immediate load of the programmed initialize word into the slave flip-flops of the register independent of all other inputs (including K). The including a couple of the outputs are enabled by bringing the asynchronous enable  $(\overline{G})$ 

The Am27S37A/37 has a synchronous  $\overline{|S|}$  input. Applying a LOW to the  $\overline{|S|}$  input causes an immediate load of the programmed initialize word into the master flip-flops of the register only independent of all other inputs (including K). To bring this data to the device outputs, the synchronous enable  $\overline{(GS)}$  should be held LOW until the next LOW-to-HIGH transition of the clock (K). Following this, the data will appear on the outputs after the asynchronous enable  $\overline{(G)}$  is brought LOW.

#### **ABSOLUTE MAXIMUM RATINGS**

|                                    | - · · · · · · · · · · · · · · · · · · · |
|------------------------------------|-----------------------------------------|
| Storage Temperature                | 65 to +150°C                            |
| Ambient Temperature with           |                                         |
| Power Applied                      | 55 to +125°C                            |
| Supply Voltage                     | 0.5 V to +7.0 V                         |
| DC Voltage Applied to Outputs      |                                         |
| (Except During Programming)        | -0.5 V to +V <sub>CC</sub> Max.         |
| DC Voltage Applied to Outputs      |                                         |
| During Programming                 | 21 V                                    |
| Output Current into Outputs During |                                         |
| Programming (Max. Duration of 1    | sec) 250 mA                             |
| DC Input Voltage                   |                                         |
| DC Input Current                   | 30 mA to +5 mA                          |
|                                    |                                         |

Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

#### **OPERATING RANGES**

| Commercial (C) Devices             |                    |
|------------------------------------|--------------------|
| Ambient Temperature (TA)           | 0 to +75°C         |
| Supply Voltage (VCC)               | +4.75 V to +5.25 V |
| Military (M) Devices*              |                    |
| Case Temperature (T <sub>C</sub> ) | 55 to +125°C       |
| Supply Voltage (VCC)               | +4.5 V to +5.5 V   |

Operating ranges define those limits between which the functionality of the device is guaranteed.

\*Military product 100% tested at T<sub>C</sub> = +25°C, +125°C, and -55°C.

#### DC CHARACTERISTICS over operating ranges unless otherwise specified (for APL Products, Group A, Subgroups 1, 2, 3 are tested unless otherwise noted)

| Parameter<br>Symbol | Parameter<br>Description     | Test Conditions                                                                                           |                        | Min. | Тур. | Max.   | Unit |
|---------------------|------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------|------|------|--------|------|
| V <sub>OH</sub>     | Output HIGH Voltage          | V <sub>CC</sub> = Min., 1 <sub>OH</sub> = ~2.0 mA<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> |                        | 2.4  |      |        | ٧    |
| VOL                 | Output LOW Voltage           | V <sub>CC</sub> = Min., I <sub>OL</sub> = 16 mA<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub>   |                        |      |      | 0.50   | ٧    |
| VIH                 | Input HIGH Level             | Guaranteed input logical HIGH voltage for all inputs (Note 1)                                             |                        | 2.0  |      |        | ٧    |
| VIL                 | Input LOW Level              | Guaranteed input logical LOW voltage for all inputs (Note 1)                                              |                        |      |      | 0.8    | ٧    |
| I <sub>I</sub> L    | Input LOW Current            | V <sub>CC</sub> = Max., V <sub>IN</sub> = 0.45 V                                                          |                        |      |      | -0.250 | mA   |
| lін                 | Input HIGH Current           | V <sub>CC</sub> = Max., V <sub>IN</sub> = V <sub>CC</sub>                                                 |                        |      |      | 40     | μΑ   |
| Isc                 | Output Short-Circuit Current | V <sub>CC</sub> = Max., V <sub>OUT</sub> = 0.0 V (Note 2)                                                 |                        | - 20 |      | -90    | mA   |
| lcc                 | Power Supply Current         | All inputs = GND, V <sub>CC</sub> = Max.                                                                  |                        |      |      | 185    | mA   |
| VI                  | Input Clamp Voltage          | V <sub>CC</sub> = Min., I <sub>IN</sub> = -18 mA                                                          |                        |      |      | 1.2    | ٧    |
| 1                   | Cutant Laskana Curant        | V <sub>CC</sub> = Max.                                                                                    | Vo = Vcc               |      |      | 40     |      |
| ICEX                | Output Leakage Current       | $V_{\overline{G}} = 2.4 \text{ V}$ $V_{O} = 0.4 \text{ V}$                                                | V <sub>O</sub> = 0.4 V |      |      | -40    | μΑ   |
| CiN                 | Input Capacitance            | V <sub>IN</sub> = 2.0 V @ f = 1 MHz (Note 3)<br>V <sub>CC</sub> = 5 V, T <sub>A</sub> = 25°C              |                        |      | 5    |        | ρF   |
| Cour                | Output Capacitance           | V <sub>OUT</sub> = 2.0 V @ f = 1 MHz (Note 3)<br>V <sub>CC</sub> = 5 V, T <sub>A</sub> = 25°C             |                        |      | 12   |        | PF   |

Notes: 1. Vit. and ViH are input conditions of output tests and are not themselves directly tested. Vit. and ViH are absolute voltages with respect to device ground and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.

2. Only one output should be shorted at a time. Duration of the short-circuit test should not be more than one second.

3. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where

capacitance may be affected.

SWITCHING CHARACTERISTICS over operating ranges unless otherwise specified (For APL Products, Group A, Subgroups 9, 10, 11 are tested unless otherwise noted\*) (Note 1)

| Parameter  | Parameter<br>Description                                            |                                                         | Am27S35A/<br>Am27S37A |      | Am27S35/<br>Am27S37 |      |         |       |
|------------|---------------------------------------------------------------------|---------------------------------------------------------|-----------------------|------|---------------------|------|---------|-------|
| No. Symbol |                                                                     |                                                         | Min.                  | Max. | Min.                | Max. | Unit    |       |
| 1          | 1 TAVKH Address to K HIGH Setup                                     | Address to K HIGH Setup                                 | COM'L                 | 35   | 1                   | 40   |         | ns    |
| 1          | IAVAN                                                               | Time                                                    | MIL                   | 40   |                     | 45   |         | ] ''' |
| 2          | TKHAX                                                               | Address to K HIGH Hold                                  | COM'L                 | 0    |                     | 0    |         | ns    |
| -          | TRUBA                                                               | Time                                                    | MIL                   | 0    |                     | 0    |         |       |
| 3          | TKHQV <sub>1</sub> Delay from K HIGH to Output Valid, for initially |                                                         | COM'L                 |      | 20                  |      | 25      | ns    |
|            |                                                                     | LOW)                                                    | MIL                   |      | 25                  |      | 30      |       |
| 4          | TKHKL                                                               | K Pulse Width (HIGH or                                  | COM'L                 | 20   |                     | 20   |         |       |
| 4          | TKLKH                                                               | LOW)                                                    | MIL                   | 20   |                     | 20   |         | ns    |
| 5          | TGLQV                                                               | Asynchronous Output Enable<br>LOW to Output Valid (HIGH | COM'L                 |      | 25                  |      | 30      | ns    |
| ·          |                                                                     | or LOW) (See Note 3)                                    | MIL.                  |      | 30                  | L    | 35      |       |
| 6          | TGHQZ                                                               | Asynchronous Output Enable<br>HIGH to Output Hi-Z       | COM, F                |      | 25                  |      | 30      | ns    |
|            |                                                                     | (See Notes 2 & 3)                                       | MIL                   |      | 30                  |      | 35      |       |
| 7          | TGSVKH                                                              | Gs to K HIGH Setup Time                                 | COM, L                | 15   |                     | 15   |         | ns    |
|            | 70071                                                               | (See Note 4)                                            | MIL                   | 15   |                     | 15   |         |       |
| 8          | TKHGSX                                                              | Gs to K HIGH Hold Time                                  | COM, L                | 5    |                     | 5    | L .     | ns    |
|            | 1111001                                                             | (See Note 4)                                            | MIL                   | 5    |                     | 5    |         |       |
| 9          | TKHQV2                                                              | Delay from K HIGH to<br>Output Valid, for initially Hi- | COM'L                 | ļ    | 25                  |      | 30      | ns    |
|            |                                                                     | Z outputs (See Note 4)                                  | MIL                   | ļ    | 30                  | ļ    | 35      |       |
| 10         | TKHQZ                                                               | Delay from K HIGH to<br>Output Hi-Z (See Notes 2 &      | COM.F                 |      | 25                  |      | 30      | ns    |
|            |                                                                     | 4)                                                      | MIL                   |      | 30                  |      | 35      | 1 ''' |
| 11         | TILOV                                                               | Delay from I LOW to Output<br>Valid (HIGH or LOW) (See  | COM'L                 |      | 30                  |      | 35      | ns    |
|            |                                                                     | Note 5)                                                 | MIL                   |      | 35                  |      | 40      | ]     |
| 12         | тінкн                                                               | Asynchronous Î Recovery                                 | COM.F                 | 20   |                     | 20   |         | ns    |
| , ,        | THIRN                                                               | Time (See Note 5)                                       | MIL                   | 20   |                     | 25   | <u></u> |       |
| 13         | TILIH                                                               | Asynchronous Î Pulse Width                              | COM'L                 | 25   |                     | 25   |         | ns    |
|            |                                                                     | (See Note 5)                                            | MIL                   | 30   |                     | 30   |         |       |
| 14         | TISVKH                                                              | is to K HIGH Setup Time                                 | COM.F                 | 25   |                     | 30   |         | ns    |
| 17         | 11041111                                                            | (See Note 6)                                            | MIL                   | 30   |                     | 35   | ļ       | 1     |
| 15         | TKHISX                                                              | is to K HIGH Hold Time                                  | COM'L                 | 0    |                     | 0    |         | ns    |
| 15 INHISX  | (See Note 6)                                                        | MIL                                                     | 0                     |      | 0                   |      | 1 113   |       |

See also Switching Test Circuits.

See also Switching Test Circuits.

Notes: 1. Tests are performed with input transition time of 5 ns or less, timing reference levels of 1.5 V, and input pulse levels of 0 to 3.0 V using test load in A under Switching Test Circuits.

2. TGHQZ and TKHQZ are measured at steady state HIGH output voltage -0.5 V and steady state LOW output voltage +0.5 V output levels using the test load in B under Switching Test Circuits.

3. Applies only when Asynchronous Enable (G) function is used.

4. Applies only when Synchronous Enable (G) function is used.

5. Applies only to the Am27S35 (Asynchronous Initialize (l)) version.

6. Applies only to the Am27S37 (Synchronous Initialize (l)) version.

<sup>\*</sup>Subgroups 7 and 8 apply to functional tests.

#### SWITCHING TEST CIRCUITS



- A. Output Load for All AC Tests Except TGHQZ and TKHQZ
- B. Output Load for TGHQZ and TKHQZ
- Notes: 1. All device test loads should be located within 2" of device output pin.
  - S<sub>1</sub> is open for Output Data HIGH to Hi-Z and Hi-Z to Output Data HIGH tests. S<sub>1</sub> is closed for all other AC tests.
  - 3. Load capacitance includes all stray and fixture capacitance.

# SWITCHING WAVEFORMS KEY TO SWITCHING WAVEFORMS



### SWITCHING WAVEFORMS (Cont'd.)



Timing Set 1. Using Asynchronous Enable



Timing Set 2. Using Synchronous Enable

## SWITCHING WAVEFORMS (Cont'd.)



Timing Set 3. Using Asynchronous Initialize Am27S35 Only

ADDRESS
Ag - Ag

OUTPUTS
QB - Q7

INITIALIZE

TS

WF021601

Timing Set 4. Using Synchronous Initialize Am27S37 Only