

# 93L34 8-Bit Addressable Latch

### **General Description**

The 93L34 is an 8-bit addressable latch designed for general purpose storage applications in digital systems. It is a multifunctional device capable of storing single line data in eight addressable latches, and being a one-of-eight decoder and demultiplexer with active level HIGH outputs. The device also incorporates an active LOW common clear for resetting all latches, as well as, an active LOW enable.

### **Features**

- Serial to parallel capability
- Eight bits of storage with output of each bit available
- Random (addressable) data entry
- Active high demultiplexing or decoding capability
- Easily expandable
- Common conditional clear

### **Connection Diagram**



## **Logic Symbol**



TL/F/10201-1
Order Number 93L34DMQB or 93L34FMQB
See NS Package Number J16A or W16A

| Pin Names | Description               |
|-----------|---------------------------|
| A0-A3     | Address Inputs            |
| D         | Data Input                |
| Ē         | Enable Input (Active LOW) |
| CL        | Clear Input (Active LOW)  |
| Q0-Q7     | Parallel Latch Outputs    |

#### **Absolute Maximum Ratings (Note)**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage 7V
Input Voltage 5.5V
Operating Free Air Temperature Range
Military -55°C to +125°C

 teed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaran-

### **Recommended Operating Conditions**

| Symbol                                   | Parameter                                     |          | Units |      |       |
|------------------------------------------|-----------------------------------------------|----------|-------|------|-------|
|                                          | raiametei                                     | Min      | Nom   | Max  | Oille |
| V <sub>CC</sub>                          | Supply Voltage                                | 4.5      | 5     | 5.5  | V     |
| V <sub>IH</sub>                          | High Level Input Voltage                      | 2        |       |      | V     |
| V <sub>IL</sub>                          | Low Level Input Voltage                       |          |       | 0.7  | V     |
| I <sub>OH</sub>                          | High Level Output Voltage                     |          |       | -400 | μΑ    |
| loL                                      | Low Level Output Current                      |          |       | 4.8  | mA    |
| T <sub>A</sub>                           | Free Air Operating Temperature                | -55      |       | 125  | °C    |
| t <sub>s</sub> (H)                       | Setup Time HIGH, D to Ē                       | 45       |       |      | ns    |
| t <sub>h</sub> (H)                       | Hold Time HIGH, D to Ē                        | -5       |       |      | ns    |
| t <sub>s</sub> (L)                       | Setup Time LOW, D to E                        | 45       |       |      | ns    |
| t <sub>h</sub> (L)                       | Hold Time LOW, D to <del>E</del>              | -7       |       |      | ns    |
| t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup Time HIGH or LOW<br>A <sub>n</sub> to E | 10<br>10 |       |      | ns    |
| t <sub>w</sub> (L)                       | E Pulse Width LOW                             | 26       |       |      | ns    |
| t <sub>w</sub> (L)                       | CL Pulse Width LOW                            | 35       |       |      | ns    |

## **Electrical Characteristics** over recommended operating free air temperature range (unless otherwise noted)

| Symbol          | Parameter                            | Conditions                                                    |        | Min  | Typ<br>(Note 1) | Max  | Units |
|-----------------|--------------------------------------|---------------------------------------------------------------|--------|------|-----------------|------|-------|
| VI              | Input Clamp Voltage                  | $V_{CC} = Min, I_I = -10 \text{ mA}$                          |        |      |                 | -1.5 | V     |
| V <sub>OH</sub> | High Level Output Voltage            | $V_{CC} = Min, I_{OH} = Max,$<br>$V_{IL} = Max, V_{IH} = Min$ |        | 2.4  |                 |      | V     |
| V <sub>OL</sub> | Low Level Output Voltage             | $V_{CC} = Min, I_{OL} = Max,$<br>$V_{IH} = Min, V_{IL} = Max$ |        |      |                 | 0.3  | ٧     |
| I <sub>I</sub>  | Input Current @ Max<br>Input Voltage | $V_{CC} = Max, V_I = 5.5V$                                    |        |      |                 | 1    | mA    |
| I <sub>IH</sub> | High Level Input Current             | $V_{CC} = Max, V_I = 2.4V$                                    | Inputs |      |                 | 20   | μΑ    |
|                 |                                      |                                                               | Ē      |      |                 | 30   | μπ    |
| I <sub>IL</sub> | Low Level Input Current              | $V_{CC} = Max, V_I = 0.3V$                                    | Inputs |      |                 | -0.4 | mA    |
|                 |                                      |                                                               | Ē      |      |                 | -0.6 | 1117  |
| los             | Short Circuit<br>Output Current      | V <sub>CC</sub> = Max (Note 2)                                |        | -2.5 |                 | -25  | mA    |
| Icc             | Supply Current                       | V <sub>CC</sub> = Max (Note 3)                                |        |      |                 | 21   | mA    |

Note 1: All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25$ °C.

Note 2: Not more than one output should be shorted at a time, and the duration should not exceed one second.

Note 3:  $I_{CC}$  is measured with all outputs open and all inputs grounded.

### Switching Characteristics $V_{CC} = +5.0V$ , $T_A = +25^{\circ}C$ (See Section 1 for Test Waveforms and Output Load)

| Symbol                               | Parameter                                             | C <sub>L</sub> = | Units    |    |
|--------------------------------------|-------------------------------------------------------|------------------|----------|----|
|                                      | rarameter                                             | Min              | 30       |    |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>E to Q <sub>n</sub>              |                  | 45<br>42 | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>D to Q <sub>n</sub>              |                  | 65<br>45 | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>A <sub>n</sub> to Q <sub>n</sub> |                  | 66<br>66 | ns |
| t <sub>PHL</sub>                     | Propagation Delay<br>CL to Q <sub>n</sub>             |                  | 55       | ns |

### **Functional Description**

The 93L34 has four modes of operation which are shown in the Mode Select Table. In the addressable latch mode, data on the data line (D) is written into the addressed latch. The addressed latch will follow the Data input with all non-addressed latches remaining in their previous states. In the memory mode, all latches remain in their previous state and are unaffected by the data or address inputs. To eliminate the possibility of entering erroneous data into the latches, the Enable should be held HIGH while the Address lines are changing. In the 1-of-8 decoding or demultiplexing mode, the addressed output will follow the state of the D input with all other outputs in the LOW state. In the clear mode all outputs are LOW and unaffected by the address and data inputs. When operating the 93L34 as an addressable latch, changing more than one bit of the address could impose a transient wrong address. Therefore, this should only be done while in the memory mode.

#### **Mode Select Table**

| Ē | CL | Mode                                |  |  |  |  |  |
|---|----|-------------------------------------|--|--|--|--|--|
| L | н  | Addressable Latch                   |  |  |  |  |  |
| Н | Н  | Memory                              |  |  |  |  |  |
| L | L  | Active HIGH 8-Channel Demultiplexer |  |  |  |  |  |
| Н | L  | Clear                               |  |  |  |  |  |

| Truth Table |                                                                                          |    |            |    |      |         |          |         |          |               |           |      |             |
|-------------|------------------------------------------------------------------------------------------|----|------------|----|------|---------|----------|---------|----------|---------------|-----------|------|-------------|
| Inputs      |                                                                                          |    |            |    |      | Outputs |          |         |          |               |           | Mode |             |
| CL          | Ē                                                                                        | Α0 | <b>A</b> 1 | A2 | Q0   | Q1      | Q2       | Q3      | Q4       | Q5            | Q6        | Q7   | Wode        |
| L           | Н                                                                                        | Χ  | Χ          | Χ  | L    | L       | L        | L       | L        | L             | L         | L    | Clear       |
| L           | L                                                                                        | L  | L          | L  | D    | L       | L        | L       | L        | L             | L         | L    | Demultiplex |
| L           | L                                                                                        | Н  | L          | L  | L    | D       | L        | L       | L        | L             | L         | L    |             |
| L           | L                                                                                        | L  | Н          | L  | L    | L       | D        | L       | L        | L             | L         | L    |             |
| •           | •                                                                                        | •  | •          | •  | •    | •       | •        | •       | •        | •             | •         | •    |             |
| •           | •                                                                                        | •  | •          | •  | •    | •       | •        | •       | •        | •             | •         | •    |             |
| L           | L                                                                                        | Н  | Н          | Н  | L    | L       | L        | L       | L        | L             | L         | L    |             |
| Н           | Н                                                                                        | Х  | Χ          | Χ  | Qt-1 | Qt-1    | Qt-1     | Qt-1    | Qt-1     | Qt-1          | Qt-1      | Qt-1 | Memory      |
| Н           | L                                                                                        | L  | L          | L  | D    | Qt-1    | Qt-1     | Qt-1    | Qt-1     | Qt-1          | Qt-1      | Qt-1 | Addressable |
| Н           | L                                                                                        | Н  | L          | L  | Qt-1 | D       | Qt-1     | Qt-1    | Qt-1     | Qt-1          | Qt-1      | Qt-1 | Latch       |
| Н           | L                                                                                        | L  | Н          | L  | Qt-1 | Qt-1    | D        | Qt-1    | Qt-1     | Qt-1          | Qt-1      | Qt-1 |             |
| •           | •                                                                                        | •  | •          | •  | •    | •       | •        | •       | •        | •             | •         | •    |             |
| •           | •                                                                                        | •  | •          | •  | •    | •       | •        | •       | •        | •             | •         | •    |             |
| Н           | L                                                                                        | Н  | Н          | Н  | Qt-1 | Qt-1    | Qt-1     | Qt-1    | Qt-1     | Qt-1          | Qt-1      | D    |             |
| H =         | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial Qt-1 = Previous Output State |    |            |    |      |         | X = Imma | aterial | Qt-1 = F | Previous Outp | out State |      |             |







### Physical Dimensions inches (millimeters) (Continued)



16-Lead Ceramic Flat Package (W) Order Number 93L34FMQB NS Package Number W16A

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



**National Semiconductor** 

National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

**National Semiconductor** Europe

Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwge@tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80

**National Semiconductor** National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408