

# **High Performance Resonant Mode Controller**

## FEATURES

- Zero Voltage Switch Resonant Mode Operation
- Variable Frequency Oscillator with a Control Range Exceeding 1000:1
- Precision One-Shot Timer for Controlled Off-Time
- Internally Trimmed Bandgap Reference
- 4.0MHz Error Amplifier
- Dual High Current Totem Pole Outputs
- Selectable Undervoltage Lockout Thresholds with Hysteresis
- Enable Input
- Programmable Soft–Start Circuitry
- Low Startup Current for Off–Line Operation

## APPLICATIONS

- DC-to-DC Converter Applications
- AC-to-DC Off-Line Power Supplies
- Telecom
- Networking
- Aviation Equipment

### **ORDERING INFORMATION**

| Part       |                 | Temperature  |
|------------|-----------------|--------------|
| Number     | Package         | Range        |
| TC33067EOE | 16-Pin SOIC (W) | –40 to +85°C |
| TC33067EPE | 16-Pin PDIP (N) | –40 to +85°C |

#### FUNCTIONAL BLOCK DIAGRAM

## **GENERAL DESCRIPTION**

The TC33067 is a high performance zero voltage switch resonant mode controller designed for off-line and DC-to-DC converter applications that utilize frequency modulated constant off-time or constant deadtime control. This integrated circuit features a variable frequency oscillator, a precise retriggerable one-shot timer, temperature compensated reference, high gain wide bandwidth error amplifier, steering flip-flop, and dual high current totem pole outputs ideally suited for driving power MOSFETs.

Also included are protective features consisting of a high speed fault comparator, programmable soft-start circuitry, input undervoltage lockout with selectable thresholds, and reference undervoltage lockout.

This device is available in dual-in-line and surface mount packages.

#### PIN CONFIGURATIONS





### **ABSOLUTE MAXIMUM RATINGS\***

| Power Supply Voltage $V_{CC} = 20V$                                  |
|----------------------------------------------------------------------|
| Drive Output Current, Source or Sink (Note 1):                       |
| Continuous $I_0 = 0.3A$                                              |
| Pulsed (0.5µsec, 25% Duty Cycle)1.5A                                 |
| Error Amplifier, Fault, One-Shot, Oscillator and                     |
| Soft-Start Inputs $V_{IN} = -1.0$ to + 6.0V                          |
| UVLO Adjust Input $V_{IN}(UVLO) = -1.0$ to $V_{CC}V$                 |
| Power Dissipation and Thermal Characteristics                        |
| 16-Pin SOIC (W) Package:                                             |
| $T_A = 25^{\circ}C$ $P_D = 862mW$                                    |
| Thermal Resistance, Junction-to-Air $R_{\theta JA} = 145^{\circ}C/W$ |

#### 16-Pin PDIP (N) Package:

| $T_A = 25^{\circ}C$                               | P <sub>D</sub> = 1.25W                          |
|---------------------------------------------------|-------------------------------------------------|
| Thermal Resistance, Junction-to-Air               | R <sub>0JA</sub> = 100°C/W                      |
| Operating Junction Temperature                    | T <sub>J</sub> = +150°C                         |
| Operating Ambient Temperature (T <sub>A</sub> °C) | –40 to + 85°C                                   |
| Storage Temperature                               | $c_{3} = -55 \text{ to } + 150^{\circ}\text{C}$ |

\*This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the operation section of the specifications is not implied. Exposure to absolute maximum ratings conditions for extended periods of time may affect device reliability.

**ELECTRICAL CHARACTERISTICS:** ( $V_{CC} = 12V$  [Note 2],  $R_{OSC} = 18.2k$ ,  $R_{VFO} = 2940$ ,  $C_{OSC} = 300pF$ ,  $R_T = 2370k$ ,  $C_T = 300pF$ ,  $C_L = 1.0nF$ . For typical values  $T_A = 25^{\circ}C$ , for min/max values  $T_A$  is the operating ambient temperature range that applies [Note 3], unless otherwise noted.)

| Symbol                             | Parameter                                                  | Test Conditions                    | Min      | Тур        | Max | Units |
|------------------------------------|------------------------------------------------------------|------------------------------------|----------|------------|-----|-------|
| V <sub>REF</sub>                   | Reference Output Voltage                                   | $I_{O} = 0mA, T_{J} = 25^{\circ}C$ | 5.0      | 5.1        | 5.2 | V     |
| Reg <sub>LINE</sub>                | Line Regulation                                            | $V_{CC} = 10 \text{ to } 8V$       | _        | 1.0        | 20  | mV    |
| Reg <sub>LOAD</sub>                | Load Regulation                                            | $I_{O} = 0$ mA to 10mA             | _        | 1.0        | 20  | mV    |
| V <sub>REF</sub>                   | Total Output Variation Over Line,<br>Load, and Temperature |                                    | 4.9      | —          | 5.3 | V     |
| lo                                 | Output Short Circuit Current                               |                                    | 25       | 100        | 190 | mA    |
| V <sub>TH</sub>                    | Reference Undervoltage<br>Lockout Threshold                |                                    | 3.8      | 4.3        | 4.8 | V     |
| Error Ampli                        | ier                                                        |                                    |          |            | 1   | •     |
| V <sub>IO</sub>                    | Input Offset Voltage                                       | V <sub>CM</sub> = 1.5V             | _        | 1.0        | 10  | mV    |
| I <sub>IB</sub>                    | Input Bias Current                                         | V <sub>CM</sub> = 1.5V             | _        | 0.2        | 1.0 | μA    |
| l <sub>IO</sub>                    | Input Offset Current                                       | V <sub>CM</sub> = 1.5V             | _        | 0          | 0.5 | μA    |
| A <sub>VOL</sub>                   | Open Loop Voltage Gain                                     | $V_{CM} = 1.5 V, V_{O} = 2.0 V$    | 70       | 100        | _   | dB    |
| GBW                                | Gain Bandwidth Product                                     | f = 100kHz                         | 3.0      | 5.0        | _   | MHz   |
| CMR                                | Input Common Mode Rejection Ratio                          | V <sub>CM</sub> = 1.5 to 5.0V      | 70       | 95         | _   | dB    |
| PSR                                | Power Supply Rejection Ratio                               | $V_{CC} = 10$ to 18V, f = 120Hz    | 80       | 100        | _   | dB    |
|                                    | Output Voltage Swing                                       |                                    |          |            |     | V     |
| V <sub>OH</sub><br>V <sub>OL</sub> |                                                            | High State<br>Low State            | 2.8<br>— | 3.2<br>0.6 | 0.8 |       |

NOTES: 1. Maximum package power dissipation limits must be observed.

2. Adjust  $V_{CC}$  above the Startup threshold before setting to 12V.

3. Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible.  $T_{LOW} = -40^{\circ}C$ ,  $T_{HIGH} = +85^{\circ}C$  **ELECTRICAL CHARACTERISTICS:** ( $V_{CC} = 12 V$  [Note 2],  $R_{OSC} = 18.2k$ ,  $R_{VFO} = 2940$ ,  $C_{OSC} = 300 pF$ ,  $R_T = 2370k$ ,  $C_T = 300 pF$ , C L = 1.0 nF. For typical values  $T_A = 25^{\circ}C$ , for min/max values  $T_A$  is the operating ambient temperature range that applies [Note 3], unless otherwise noted.)

| Symbol                   | Parameter                                                                                                                                                | Test Conditions                                                                        | Min            | Тур                       | Max             | Units |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------|---------------------------|-----------------|-------|
| Oscillator               |                                                                                                                                                          |                                                                                        |                | 1                         | 1               | 1     |
| fosc (LOW)               | Frequency (Error Amp C<br>$T_A = 25^{\circ}C$<br>Total Variation                                                                                         | utput Low)<br>V <sub>CC</sub> = 10 to 18V, $T_A = T_{LOW}$ to $T_{HIGH}$               | 500<br>490     | 525<br>—                  | 540<br>550      | kHz   |
| fosc (HIGH)              | Frequency (Error Amp C<br>$T_A = 25^{\circ}C$<br>Total Variation                                                                                         | utput High) $V_{CC} = 10$ to 18V, $T_A = T_{LOW}$ to $T_{HIGH}$                        | 1900<br>1850   | 2050<br>—                 | 2150<br>2200    | kHz   |
| V <sub>IN</sub>          | Oscillator Control Input                                                                                                                                 | /oltage, Pin 3 @ 25°C                                                                  | —              | 2.5                       | —               | V     |
| One Shot                 |                                                                                                                                                          |                                                                                        |                |                           |                 |       |
| t <sub>BLANK</sub>       | Drive Output Off–Time<br>$T_A = 25^{\circ}C$<br>Total Variation                                                                                          | V <sub>CC</sub> = 10 to 18V, $T_A = T_{LOW}$ to $T_{HIGH}$                             | 235<br>225     | 250<br>—                  | 270<br>280      | nsec  |
| Drive Output             | ts                                                                                                                                                       |                                                                                        |                |                           |                 |       |
| V <sub>OL</sub><br>Voн   | Output Voltage<br>Low State (I <sub>Sink</sub> = 2<br>(I <sub>Sink</sub> = 2<br>High State (I <sub>Source</sub> = 20n<br>High State (I <sub>Source</sub> | 20mA)<br>20mA)<br>iA)<br>= 200mA)                                                      | <br>9.5<br>9.0 | 0.8<br>1.5<br>10.3<br>9.7 | 1.2<br>2.0<br>— | V     |
|                          | Output Voltage with UVL                                                                                                                                  | Output Voltage with UVLO Activated ( $V_{CC} = 6.0V$ . $I_{Sink} = 1.0mA$              |                | 0.8                       | 1.2             | V     |
| $\frac{t_r}{t_r}$        | Output Voltage Rise Tim                                                                                                                                  | $e C_L = 1.0nF$                                                                        | _              | 20                        | 50              | nsec  |
| t <sub>f</sub>           | Output Voltage Fall Time                                                                                                                                 | $C_L = 1.0 nF$                                                                         | _              | 15                        | 50              | nsec  |
| Fault Compa              | rator                                                                                                                                                    |                                                                                        |                |                           |                 |       |
| V <sub>TH</sub>          | Input Threshold                                                                                                                                          |                                                                                        | 0.93           | 1.0                       | 1.07            | V     |
| I <sub>IB</sub>          | Input Bias Current                                                                                                                                       | V Pin 10 = 0V                                                                          | _              | -2.0                      | -10             | μA    |
| t <sub>PLH(IN/OUT)</sub> | Propagation Delay to Dr                                                                                                                                  | ve Outputs (10mV Overdrive)                                                            | —              | 60                        | 100             | nsec  |
| Soft-Start               |                                                                                                                                                          |                                                                                        |                |                           |                 |       |
| I <sub>CHG</sub>         | Capacitor Charge Curre                                                                                                                                   | nt (V Pin 11 = 2.5 V)                                                                  | 4.5            | 9.0                       | 14              | μΑ    |
| I <sub>DISCHG</sub>      | Capacitor Discharge Cu                                                                                                                                   | rrent (V Pin 11 = 2.5 V)                                                               | 3.0            | 8.0                       | _               | mA    |
| Undervoltag              | e Lockout                                                                                                                                                |                                                                                        | _              | 1                         |                 |       |
| V <sub>TH(UVLO</sub> )   | Startup Threshold, V <sub>CC</sub> I<br>Enable/UVLO Adju<br>Enable/UVLO Adju                                                                             | ncreasing<br>ıst Pin Open<br>ıst Pin Connected to V <sub>CC</sub>                      | 14.8<br>8.0    | 16<br>9.0                 | 17.2<br>10      | V     |
| V <sub>CC(MIN)</sub>     | Minimum Operating Voltage After Turn-On<br>Enable/UVLO Adjust Pin Open<br>Enable/UVLO Adjust Pin Connected to V <sub>CC</sub>                            |                                                                                        | 8.0<br>7.6     | 9.0<br>8.6                | 10<br>9.6       | V     |
| V <sub>TH(Enable)</sub>  | Enable/UVLO Adjust Sh                                                                                                                                    | utdown Threshold Voltage                                                               | 6.0            | 7.0                       | —               | V     |
| I <sub>IN(Enable)</sub>  | Enable/UVLO Adjust Inp                                                                                                                                   | ut Current (Pin 9 = 0V)                                                                | —              | -0.2                      | -1.0            | mA    |
| TOTAL DEVI               | CE                                                                                                                                                       |                                                                                        |                |                           |                 |       |
|                          | Power Supply Current (E<br>Startup (V <sub>CC</sub> = 13.                                                                                                | nable/UVLO Adjust Pin Open)<br>5V) —<br>Operating (f <sub>OSC</sub> = 500kHz) (Note 2) | _              | 0.5<br>27                 | 0.8<br>35       | mA    |

NOTES: 1. Maximum package power dissipation limits must be observed.

2. Adjust  $V_{CC}$  above the Startup threshold before setting to 12V.

3. Low duty cycle pulse techniques are used during test to maintain junction temperature as close to ambient as possible.  $T_{LOW} = -40^{\circ}$ C,  $T_{HIGH} = + 85^{\circ}$ C



Figure 1. Representative Block Diagram

### INTRODUCTION

As power supply designers have strived to increase power conversion efficiency and reduce passive component size, high frequency resonant mode power converters have emerged as attractive alternatives to conventional pulse–width modulated control. When compared to pulse– width modulated converters, resonant mode control offers several benefits including lower switching losses, higher efficiency, lower EMI emission, and smaller size. A new integrated circuit has been developed to support this trend in power supply design. The TC33067 Resonant Mode Controller is a high performance bipolar IC dedicated to variable frequency power control at frequencies exceeding 1.0 MHz. This integrated circuit provides the features and performance specifically for zero voltage switching resonant mode power supply applications.

The primary purpose of the control chip is to provide a fixed off-time to the gates of external power MOSFETs at a repetition rate regulated by a feedback control loop. Additional features of the IC ensure that system startup and fault conditions are administered in a safe, controlled manner.

A simplified block diagram of the IC is shown on the front page, which identifies the main functional blocks and the block-to-block interconnects. Figure 1 is a detailed functional diagram which accurately represents the internal circuitry. The various functions can be divided into two sections. The first section includes the primary control path which produces precise output pulses at the desired frequency. Included in this section are a variable frequency Oscillator, a One–Shot, a pulse Steering Flip–Flop, a pair of power MOSFET Drivers, and a wide bandwidth Error Amplifier. The second section provides several peripheral support functions including a voltage reference, undervoltage lockout, Soft–Start circuit, and a fault detector.

## **Primary Control Path**

The output pulse width and repetition rate are regulated through the interaction of the variable frequency Oscillator, One–Shot timer and Error Amplifier. The Oscillator triggers the One–Shot which generates a pulse that is alternately steered to a pair of totem pole output drivers by a toggle Flip–Flop. The Error Amplifier monitors the output of the regulator and modulates the frequency of the Oscillator. High speed Schottky logic is used throughout the primary control channel to minimize delays and enhance high frequency characteristics.

### Oscillator

The characteristics of the variable frequency Oscillator are crucial for precise controller performance at high operating frequencies. In addition to triggering the One–Shot timer and initiating the output deadtime, the oscillator also determines the initial voltage for the one-shot capacitor. The Oscillator is designed to operate at frequencies exceeding 1.0MHz. The Error Amplifier can control the oscillator frequency over a 1000:1 frequency range, and both the minimum and maximum frequencies are easily and accurately programmed by the proper selection of external components.

The functional diagram of the Oscillator and One–Shot timer is shown in Figure 2. The oscillator capacitor ( $C_{OSC}$ ) is initially charged by transistor Q1. When  $C_{OSC}$  exceeds the 4.9V upper threshold of the oscillator comparator, the base of Q1 is pulled low allowing  $C_{OSC}$  to discharge through the external resistor, ( $R_{OSC}$ ), and the oscillator control current, ( $I_{OSC}$ ). When the voltage on  $C_{OSC}$  falls below the comparator's 3.6V lower threshold, Q1 turns on and again charges  $C_{OSC}$ .

 $C_{OSC}$  charges from 3.6V to 5.1V in less than 50nsec. The high slew rate of  $C_{OSC}$  and the propagation delay of the comparator make it difficult to control the peak voltage. This accuracy issue is overcome by clamping the base of Q1 through a diode to a voltage reference. The peak voltage of the oscillator waveform is thereby precisely set at 5.1V.



Figure 2. Ocillator and One-Shot Timer

The frequency of the Oscillator is modulated by varying the current flowing out of the Oscillator Control Current ( $I_{OSC}$ ) pin. The  $I_{OSC}$  pin is the output of a voltage regulator. The input of the voltage regulator is tied to the variable frequency oscillator. The discharge current of the Oscillator increases by increasing the current out of the  $I_{OSC}$  pin. Resistor  $R_{VFO}$  is used in conjunction with the Error Amp output to change the  $I_{OSC}$  current. Maximum frequency occurs when the Error Amplifier output is at its low state with a saturation voltage of 0.1V at 1.0mA.

The minimum oscillator frequency will result when the  $I_{OSC}$  current is zero, and  $C_{OSC}$  is discharged through the external resistor ( $R_{OSC}$ ). This occurs when the Error Amplifier output is at its high state of 2.5V. The minimum and maximum oscillator frequencies are programmed by the

proper selection of resistor  $R_{OSC}$  and  $R_{VFO}$  . The minimum frequency is programmed by ROSC using Equation 1:



Equation 1.

where t<sub>PD</sub> is the internal propagation delay.

The maximum oscillator frequency is set by the current through resistor R  $_{VFO}$ . The current required to discharge COSC at the maximum oscillator frequency can be calculated by Equation 2:



Equation 2.

The discharge current through  $R_{OSC}$  must also be known and can be calculated by Equation 3:



Equation 3.

Resistor R<sub>VFO</sub> can now be calculated by Equation 4:

$$R_{VFO} = \frac{2.5 - V_{EAsat}}{I_{(max)} - I_{ROSC}}$$

Equation 4.

### **One–Shot Timer**

The One–Shot is designed to disable both outputs simultaneously providing a deadtime before either output is enabled. The One–Shot capacitor (C<sub>T</sub>) is charged concurrently with the oscillator capacitor by transistor Q1, as shown in Figure 2. The one–shot period begins when the oscillator comparator turns off Q1, allowing C<sub>T</sub> to discharge.

The period ends when resistor  $R_T$  discharges  $C_T$  to the threshold of the One-Shot comparator. The lower threshold of the One-Shot is 3.6 V. By choosing  $C_T$ ,  $R_T$  can by solved by Equation 5:



Errors in the threshold voltage and propagation delaysthrough the output drivers will affect the One-Shot period. To guarantee accuracy, the output pulse of the control chip is trimmed to within 5% of 250nsec with nominal values of  $R_T$  and  $C_T$ .

The outputs of the Oscillator and One–Shot comparators are OR'd together to produce the pulse  $t_{\rm OS}$ , which drives the Flip–Flop and output drivers. The output pulse ( $t_{\rm OS}$ ) is initiated by the Oscillator and terminated by the One-Shot comparator. With zero–voltage resonant mode converters, the oscillator discharge time should never be set less than the one–shot period.

## **Error Amplifier**

A fully accessible high performance Error Amplifier is provided for feedback control of the power supply system.

The Error Amplifier is internally compensated and features dc open loop gain greater than 70dB, input offset voltage of less than 10 mV and a guaranteed minimum gain– bandwidth product of 2.5 MHz. The input common mode range extends from 1.5V to 5.1V, which includes the reference voltage.

When the Error Amplifier output is coupled to the  $I_{OSC}$  pin by  $R_{VFO}$ , as illustrated in Figure 3, it provides the Oscillator Control Current,  $I_{OSC}$ . The output swing of the Error Amplifier is restricted by a clamp circuit to improve its transient recovery time.



Figure 3. Error Amplifier and Clamp

### **Output Section**

The pulse( $t_{OS}$ ), generated by the Oscillator and One– Shot timer is gated to dual totem–pole output drives by the Steering Flip-Flop shown in Figure 4. Positive transitions of  $t_{OS}$  toggle the Flip-Flop, which causes the pulses to alternate between Output A and Output B. The flip-flop is reset by the undervoltage lockout circuit during startup to guarantee that the first pulse appears at Output A.



Figure 4. Steering Flip-Flop and Output Drivers

The totem-pole output drivers are ideally suited for driving power MOSFETs and are capable of sourcing and sinking 1.5A. Rise and fall times are typically 20nsec when driving a 1.0nF load. High source/sink capability in a totempole driver normally increases the risk of high cross conduction current during output transitions. The TC33067 utilizes a unique design that virtually eliminates cross conduction, thus controlling the chip power dissipation at high frequencies. A separate power ground pin is provided to isolate the sensitive analog circuitry from large transient currents.

### PERIPHERAL SUPPORT FUNCTIONS

The TC33067 Resonant Controller provides a number of support and protection functions including a precision voltage reference, undervoltage lockout comparators, soft– start circuitry, and a fault detector. These peripheral circuits ensure that the power supply can be turned on and off in a controlled manner and that the system will be quickly disabled when a fault condition occurs.

#### Undervoltage Lockout and Voltage Reference

Separate undervoltage lockout comparators sense the input V<sub>CC</sub> voltage and the regulated reference voltage as illustrated in Figure 5. When V<sub>CC</sub> increases to the upper threshold voltage, the V<sub>CC</sub> UVLO comparator enables the Reference Regulator. After the V<sub>REF</sub> output of the Reference Regulator rises to 4.2V, the V<sub>REF</sub> UVLO comparator switches the UVLO signal to a logic zero state enabling the primary control path. Reducing V<sub>CC</sub> to the lower threshold voltage causes the V<sub>CC</sub> UVLO comparator to disable the Reference Regulator. The V<sub>REF</sub> UVLO comparator then switches the UVLO output to a logic one state disabling the controller.

The Enable/UVLO Adjust pin allows the power supply designer to select the V<sub>CC</sub> UVLO threshold voltages. When this pin is open, the comparator switches the controller on at 16V and off at 9.0V. If this pin is connected to the V<sub>CC</sub> terminal, the upper and lower thresholds are reduced to 9.0V and 8.6V, respectively. Forcing the Enable/UVLO adjust pin low will pull the V<sub>CC</sub> UVLO comparator input low (through an internal diode) turning off the controller.

The Reference Regulator provides a precise 5.1V reference to internal circuitry and can deliver up to 10mA to external loads. The reference is trimmed to better than 2% initial accuracy and includes active short circuit protection.

#### **Fault Detector**

The high speed Fault Comparator illustrated in Figure 6 can protect a power supply from destruction under fault conditions. The Fault Input pin connects to the input of the Fault Comparator. The Fault Comparator output connects to the output drivers. This direct path reduces the propagation delay from the Fault Input to the A and B outputs to typically 70nsec. The Fault Comparator output is also OR'd with the UVLO output from the V<sub>REF</sub> UVLO comparator to produce the logic output labeled "UVLO+Fault". This signal disables the Oscillator and One-Shot by forcing both the C<sub>OSC</sub> and C<sub>T</sub> capacitors to be continually charged.



Figure 5. Undervoltage Lockout and Reference





## Soft–Start Circuit

The Soft-Start circuit shown in Figure 6 forces the variable frequency Oscillator to start at the maximum frequency and ramp downward until regulated by the feedback control loop. The external capacitor at the C<sub>Soft-Start</sub> terminal is initially discharged by the UVLO+Fault signal. The low voltage on the capacitor passes through the Soft-Start Buffer to hold the Error Amplifier output low. After UVLO+Fault switches to a logic zero, the soft-start capacitor is charged by a 9.0 $\mu$ A current source. The buffer allows the Error Amplifier output to follow the soft-start capacitor until it is regulated by the Error Amplifier inputs. The soft-start function is generally applicable to controllers operating below resonance and can be disabled by simply opening the C<sub>Soft-Start</sub> terminal.

The TC33067 is specifically designed for zero voltage switching (ZVS) quasi-resonant converter (QRC) applications. The IC is optimized for double-ended push-pull or bridge type converters operating in continuous conduction mode. Operation of this type of ZVS with resonant properties is similar to standard push-pull or bridge circuits in that the energy is transferred during the transistor on-time. The difference is that a series resonant tank is usually introduced to shape the voltage across the power transistor prior to turn-on. The resonant tank in this topology is not used to deliver energy to the output as is the case with zero current switch topologies. When the power transistor is enabled the voltage across it should already be zero, yielding minimal switching loss. Figure 7 shows a timing diagram for a halfbridge ZVS QRC. An application circuit is shown in Figure 8. The circuit built is a DC-to-DC half-bridge converter delivering 75W to the output from a 48V source.

When building a zero voltage switch (ZVS) circuit, the objective is to waveshape the power transistor's voltage waveform so that the voltage across the transistor is zero when the device is turned on. The purpose of the control IC is to allow a resonant tank to waveshape the voltage across the power transistor while still maintaining regulation. This is accomplished by maintaining a fixed deadtime and by varying the frequency; thus the effective duty cycle is changed.

Primary side resonance can be used with ZVS circuits. In the application circuit, the elements that make the resonant tank are the primary leakage inductance of the transformer ( $L_L$ ) and the average output capacitance ( $C_{OSS}$ ) of a power MOSFET ( $C_R$ ). The desired resonant frequency for the application circuit is calculated by Equation 6:

## High Performance Resonant Mode Controller

## TC33067

$$f_r = \frac{1}{2 \pi \sqrt{-L_L 2C_R}}$$

In the application circuit, the operating voltage is low and the value of  $C_{OSS}$  versus Drain Voltage is known. Because the  $C_{OSS}$  of a MOSFET changes with drain voltage, the value of the  $C_R$  is approximated as the average  $C_{OSS}$  of the MOSFET. For the application circuit the average  $C_{OSS}$  can be calculated by Equation 7.

$$C_R = \sqrt{2} \times C_{OSS}$$
 measured at  $\frac{1}{2}V_{IN}$ 

The MOSFET chosen fixes  $C_R$  and that LL is adjusted to achieve the desired resonant frequency.

However, the desired resonant frequency is less critical than the leakage inductance. Figure 7 shows the primary current ramping toward its peak value during the resonant transition. During this time, there is circulating current flowing through the secondary inductance, which effectively makes the primary inductance appear shorted. Therefore, the current through the primary will ramp to its peak value at a rate controlled by the leakage inductance and the applied voltage. Energy is not transferred to the secondary during this stage, because the primary current has not overcome the circulating current in the secondary. The larger the leakage inductance, the longer it takes for the primary current to slew. The practical effect of this is to lower the duty cycle, thus reducing the operating range.

The maximum duty cycle is controlled by the leakage inductance, not by the TC33067. The One-Shot in the TC33067 only assures that the power switch is turned on under a zero voltage condition. Adjust the one-shot period so that the output switch is activated while the primary current is slewing but before the current changes polarity. The resonant stage should then be designed to be as long as the time for the primary current to go to zero amps.



Figure 7. Fault Detector and Soft-Start



Figure 8. Application Circuit

## High Performance Resonant Mode Controller

TC33067



Figure 9. Printed Circuit Board and Component Layout

## High Performance Resonant Mode Controller

## TC33067

### **TYPICAL CHARACTERISTICS**



### TYPICAL CHARACTERISTICS



### TAPE AND REEL SPECIFICATIONS



## High Performance Resonant Mode Controller

## TC33067



#### **Sales Offices**

#### TelCom Semiconductor, Inc.

1300 Terra Bella Avenue P.O. Box 7267 Mountain View, CA 94039-7267 TEL: 650-968-9241 FAX: 650-967-1590 E-Mail: liter@telcom-semi.com

#### TelCom Semiconductor, GmbH Lochhamer Strasse 13 D-82152 Martinsried Germany TEL: (011) 49 89 895 6500 FAX: (011) 49 89 895 6502 2

#### **TelCom Semiconductor H.K. Ltd.** 10 Sam Chuk Street, Ground Floor

San Po Kong, Kowloon Hong Kong TEL: (011) 852-2350-7380 FAX: (011) 852-2354-9957