

# FDC633N

# N-Channel Enhancement Mode Field Effect Transistor

## **General Description**

This N-Channel enhancement mode power field effect transistors is produced using Fairchild's proprietary, high cell density, DMOS technology. This very high density process is tailored to minimize on-state resistance. These devices are particularly suited for low voltage applications in notebook computers, portable phones, PCMICA cards, and other battery powered circuits where fast switching,low in-line power loss and resistance to transients are needed in a very small outline surface mount package.

#### **Features**

- SuperSOT<sup>™</sup>-6 package design using copper lead frame for superior thermal and electrical capabilities.
- High density cell design for extremely low R<sub>DS(ON)</sub>.
- Exceptional on-resistance and maximum DC current capability.









# Absolute Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Symbol                           | Parameter                               |             | FDC633N    | Units |
|----------------------------------|-----------------------------------------|-------------|------------|-------|
| V <sub>DSS</sub>                 | Drain-Source Voltage                    |             | 30         | V     |
| V <sub>GSS</sub>                 | Gate-Source Voltage - Continuous        |             | ±8         | V     |
| I <sub>D</sub>                   | Drain Current - Continuous              | (Note 1a)   | 5.2        | Α     |
|                                  | - Pulsed                                |             | 16         |       |
| P <sub>D</sub>                   | Maximum Power Dissipation               | (Note 1a)   | 1.6        | W     |
|                                  |                                         | (Note 1b)   | 0.8        |       |
| T <sub>J</sub> ,T <sub>STG</sub> | Operating and Storage Temperature Range | ge          | -55 to 150 | °C    |
| THERMA                           | AL CHARACTERISTICS                      |             |            |       |
| R <sub>eJA</sub>                 | Thermal Resistance, Junction-to-Ambient | t (Note 1a) | 78         | °C/W  |
| $R_{\theta JC}$                  | Thermal Resistance, Junction-to-Case    | (Note 1)    | 30         | °C/W  |

| Symbol                           | Parameter                              | Conditions                                        |                         | Min | Тур   | Max   | Units |
|----------------------------------|----------------------------------------|---------------------------------------------------|-------------------------|-----|-------|-------|-------|
| OFF CHAR                         | ACTERISTICS                            |                                                   |                         |     |       |       |       |
| BV <sub>DSS</sub>                | Drain-Source Breakdown Voltage         | $V_{GS} = 0 \text{ V}, I_{D} = 250 \mu\text{A}$   |                         | 30  |       |       | V     |
| $\Delta BV_{DSS}/\Delta T_{J}$   | Breakdown Voltage Temp. Coefficient    | $I_D = 250 \mu\text{A}$ , Referenced to           | o 25 °C                 |     | 42    |       | mV/°C |
| I <sub>DSS</sub>                 | Zero Gate Voltage Drain Current        | $V_{DS} = 24 \text{ V}, \ V_{GS} = 0 \text{ V}$   |                         |     |       | 1     | μA    |
|                                  |                                        |                                                   | T <sub>J</sub> = 55 °C  |     |       | 10    | μA    |
| GSSF                             | Gate - Body Leakage, Forward           | $V_{GS} = 8 \text{ V}, V_{DS} = 0 \text{ V}$      | •                       |     |       | 100   | nA    |
| I <sub>GSSR</sub>                | Gate - Body Leakage, Reverse           | $V_{GS} = -8 \text{ V}, V_{DS} = 0 \text{ V}$     |                         |     |       | -100  | nA    |
| ON CHARA                         | CTERISTICS (Note 2)                    | <u> </u>                                          |                         | •   |       |       |       |
| V <sub>GS(th)</sub>              | Gate Threshold Voltage                 | $V_{DS} = V_{GS}, I_{D} = 250 \mu\text{A}$        |                         | 0.4 | 0.67  | 1     | V     |
| $\Delta V_{GS(th)}/\Delta T_{J}$ | Gate Threshold VoltageTemp.Coefficient | $I_D = 250 \mu\text{A}$ , Referenced to           | o 25 °C                 |     | -2.4  |       | mV/°C |
| R <sub>DS(ON)</sub>              | Static Drain-Source On-Resistance      | $V_{GS} = 4.5 \text{ V}, I_{D} = 5.2 \text{ A}$   |                         |     | 0.033 | 0.042 | Ω     |
| -(-)                             |                                        |                                                   | T <sub>J</sub> = 125 °C |     | 0.051 | 0.07  | 1     |
|                                  |                                        | $V_{GS} = 2.5 \text{ V}, I_D = 4.5 \text{ A}$     | 1                       |     | 0.043 | 0.054 | 1     |
| I <sub>D(on)</sub>               | On-State Drain Current                 | $V_{GS} = 4.5 \text{ V}, V_{DS} = 5 \text{ V}$    |                         | 11  |       |       | Α     |
| g <sub>FS</sub>                  | Forward Transconductance               | $V_{DS} = 10 \text{ V}, I_{D} = 5.2 \text{ A}$    |                         |     | 15    |       | S     |
| DYNAMIC C                        | HARACTERISTICS                         | ·                                                 |                         |     |       |       |       |
| C <sub>iss</sub>                 | Input Capacitance                      | $V_{DS} = 10 \text{ V}, \ V_{GS} = 0 \text{ V},$  |                         |     | 538   |       | pF    |
| C <sub>oss</sub>                 | Output Capacitance                     | f = 1.0 MHz                                       |                         |     | 226   |       | pF    |
| C <sub>rss</sub>                 | Reverse Transfer Capacitance           |                                                   |                         |     | 51    |       | pF    |
| SWITCHING                        | CHARACTERISTICS (Note 2)               |                                                   |                         |     |       |       |       |
| t <sub>D(on)</sub>               | Turn - On Delay Time                   | $V_{DD} = 5 \text{ V}, I_{D} = 1 \text{ A},$      |                         |     | 5     | 12    | ns    |
| t <sub>r</sub>                   | Turn - On Rise Time                    | $V_{GS} = 4.5 \text{ V}, \ R_{GEN} = 6 \Omega$    |                         |     | 17    | 27    | ns    |
| t <sub>D(off)</sub>              | Turn - Off Delay Time                  |                                                   |                         |     | 25    | 40    | ns    |
| t,                               | Turn - Off Fall Time                   |                                                   |                         |     | 5.3   | 11    | ns    |
| $Q_g$                            | Total Gate Charge                      | $V_{DS} = 10 \text{ V}, I_{D} = 5.2 \text{ A},$   |                         |     | 11    | 16    | nC    |
| $Q_{gs}$                         | Gate-Source Charge                     | V <sub>GS</sub> = 4.5 V                           |                         |     | 2     |       | nC    |
| $Q_{gd}$                         | Gate-Drain Charge                      |                                                   |                         |     | 2.4   |       | nC    |
| DRAIN-SOU                        | RCE DIODE CHARACTERISTICS              |                                                   |                         |     |       |       |       |
| I <sub>s</sub>                   | Continuous Source Diode Current        |                                                   |                         |     |       | 1.3   | Α     |
| V <sub>SD</sub>                  | Drain-Source Diode Forward Voltage     | $V_{GS} = 0 \text{ V}, I_{S} = 1.3 \text{ A}$ (No | te 2)                   |     | 0.7   | 1.2   | V     |
|                                  |                                        |                                                   | T <sub>J</sub> = 125°C  |     | 0.57  | 1     |       |

#### Notes:

<sup>1.</sup>  $R_{\text{BM}}$  is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\text{BM}}$  is guaranteed by design while  $R_{\text{RCA}}$  is determined by the user's board design.

a. 78°C/W when mounted on a 1 in² pad of 2oz Cu on FR-4 board.

b. 156°C/W when mounted on a minimum pad of 2oz Cu on FR-4 board.

<sup>2.</sup> Pulse Test: Pulse Width  $\leq$  300 $\mu$ s, Duty Cycle  $\leq$  2.0%.

# **Typical Electrical Characteristics**



Figure 1. On-Region Characteristics.



Figure 3. On-Resistance Variation with Temperature.



Figure 5. Transfer Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 6. Body Diode Forward Voltage
Variation with Source Current
and Temperature.

# **Typical Electrical Characteristics (continued)**



Figure 7. Gate Charge Characteristics.



Figure 8. Capacitance Characteristics.



Figure 9. Maximum Safe Operating Area.



Figure 10. Single Pulse Maximum Power Dissipation.



Figure 11. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in note 1b. Transient thermal response will change depending on the circuit board design.

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

SMART START™  $VCX^{TM}$ FAST ® OPTOLOGIC™ STAR\*POWER™ FASTr™ Bottomless™ OPTOPLANAR™ Stealth™ CoolFET™ FRFET™ PACMAN™ SuperSOT™-3 CROSSVOLT™ GlobalOptoisolator™ POP™ SuperSOT™-6 DenseTrench™ GTO™ Power247™  $HiSeC^{TM}$ SuperSOT™-8  $Power Trench^{\, @}$ DOME™ SyncFET™ EcoSPARK™ ISOPLANAR™ QFET™ TinyLogic™ E<sup>2</sup>CMOS<sup>TM</sup> LittleFET™  $OS^{TM}$ 

EnSigna™ MicroFET™ QT Optoelectronics™ TruTranslation™
FACT™ MicroPak™ Quiet Series™ UHC™
FACT Quiet Series™ MICROWIRE™ SILENT SWITCHER® UltraFET®

STAR\*POWER is used under license

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS. NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

# **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. H4

Search:

Go

Home >> Find products >>

# FDC633N

30V N-Channel Enhancement Mode Field Effect Transistor

#### Contents

- General description
- Features
- Product status/pricing/packaging
- Order Samples

## **General description**

This N-Channel enhancement mode power field effect transistors is produced using Fairchild's proprietary, high cell density, DMOS technology. This very high density process is tailored to minimize on-state resistance. These devices are particularly suited for low voltage applications in notebook computers, portable phones, PCMICA cards, and other battery powered circuits where fast switching, low in-line power loss and resistance to transients are needed in a very small outline surface mount package.

Models

Qualification Support

#### back to top

#### **Features**

- 5.2 A, 30 V.  $R_{DS(ON)} = 0.042 \Omega @ V_{GS} = 4.5 V, R_{DS(ON)} = 0.054$  $\Omega$  @ VGS = 2.5 V.
- SuperSOT™-6 package design using copper lead frame for superior thermal and electrical capabilities.
- High density cell design for extremely low R<sub>DS(ON)</sub>.
- Exceptional on-resistance and maximum DC current capability.

# back to top

Product status/pricing/packaging

BUY

# BUY

Datasheet Download this datasheet



e-mail this datasheet



This page Print version

This product Use in FETBench Analysis



#### **Related Links**

Request samples

How to order products

**Product Change Notices** (PCNs)

Support

Sales support

Quality and reliability

Design center

| Product | Product status | Pb-free Status | Pricing* | Package type | Leads | Packing method | Package Marking Convention** |
|---------|----------------|----------------|----------|--------------|-------|----------------|------------------------------|
|         |                |                |          |              |       |                |                              |

| FDC633N       | Full Production | Full<br>Production | \$0.366 | SSOT-6 | 6 | Line 1: &E& <b>Y</b> (Binary Calendar Year Coding) Line 2: .633 |
|---------------|-----------------|--------------------|---------|--------|---|-----------------------------------------------------------------|
| FDC633N_NF073 | Full Production | Full<br>Production | N/A     | SSOT-6 | 6 | Line 1: &E& <b>Y</b> (Binary Calendar Year Coding) Line 2: .633 |

<sup>\*</sup> Fairchild 1,000 piece Budgetary Pricing

\*\* A sample button will appear if the part is available through Fairchild's on-line samples program. If there is no sample button, please contact a Fairchild distributor to obtain samples



Indicates product with Pb-free second-level interconnect. For more information click here.

Package marking information for product FDC633N is available. Click here for more information .

## back to top

#### Models

| Package & leads                    | Package & leads Condition Temperature range Soft |               | Software version | Revision date |  |
|------------------------------------|--------------------------------------------------|---------------|------------------|---------------|--|
|                                    |                                                  | PSPICE        |                  |               |  |
| SSOT-6-6 <u>Electrical/Thermal</u> |                                                  | 25°C to 125°C | N/A              | Jul 13, 2004  |  |

## back to top

# **Qualification Support**

Click on a product for detailed qualification data

| Product       |
|---------------|
| FDC633N       |
| FDC633N_NF073 |

# back to top

© 2007 Fairchild Semiconductor

