SDAS236A - DECEMBER 1982 - REVISED JANUARY 1995

SN54AS885 ... JT PACKAGE

- Latchable P-Input Ports With Power-Up Clear
- Choice of Logical or Arithmetic (Two's Complement) Comparison
- Data and PLE Inputs Utilize pnp Input Transistors to Reduce dc Loading Effects
- Approximately 35% Improvement in ac Performance Over Schottky TTL While **Performing More Functions**
- Cascadable to n Bits While Maintaining **High Performance**
- 10% Less Power Than STTL for an 8-Bit Comparison
- Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (NT) and Ceramic (JT) 300-mil DIPs

#### description

These advanced Schottky devices are capable of performing high-speed arithmetic or logic comparisons on two 8-bit binary or two's complement words. Two fully decoded decisions about words P and Q are externally available at two outputs. These devices are fully expandable to any number of bits without external gates. To compare words of longer lengths, the P > QOUT and P < QOUT outputs of a stage handling less significant bits can be connected to the P > QIN and P < QIN inputs of the next stage handling more significant bits. The cascading paths are implemented with only a two-gate-level delay to reduce overall comparison times for long words. Two alternative methods of cascading are shown in application information.

The latch is transparent when P latch-enable (PLE) input is high; the P-input port is latched

when PLE is low. This provides the designer with temporary storage for the P-data word. The enable circuitry is implemented with minimal delay times to enhance performance when cascaded for longer words. The PLE, P, and Q data inputs utilize pnp input transistors to reduce the low-level current input requirement to typically -0.25 mA, which minimizes dc loading effects.

The SN54AS885 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74AS885 is characterized for operation from 0°C to 70°C.



| SN74AS885 DW OR NT PACKAGE<br>(TOP VIEW)                             |  |  |  |  |  |  |  |  |  |  |
|----------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $               |  |  |  |  |  |  |  |  |  |  |
| SN54AS885 FK PACKAGE<br>(TOP VIEW)                                   |  |  |  |  |  |  |  |  |  |  |
| $\begin{array}{c} Z \\ Z \\ Z \\ Z \\ Z \\ Q \\ Q \\ Q \\ Q \\ Q \\$ |  |  |  |  |  |  |  |  |  |  |



R

à

12 13 14 15 16 17 18

S

QOUT

DOQ

v

Q5 🛛 7

NC 🛛 8

Q4 🛛 9

10

11

Q3 [

Q2 🛛

P4 23

NC 22

P3 21

P1 19

20 P2

Ы

SDAS236A - DECEMBER 1982 - REVISED JANUARY 1995

| FUNCTION TABLE          |     |                         |         |         |          |          |  |  |  |  |
|-------------------------|-----|-------------------------|---------|---------|----------|----------|--|--|--|--|
|                         |     | INF                     | OUTPUTS |         |          |          |  |  |  |  |
| COMPARISON              | L/A | DATA<br>P0–P7,<br>Q0–Q7 | P > QIN | P < QIN | P > QOUT | P < QOUT |  |  |  |  |
| Logical                 | Н   | P > Q                   | Х       | Х       | Н        | L        |  |  |  |  |
| Logical                 | н   | P < Q                   | Х       | Х       | L        | Н        |  |  |  |  |
| Logical <sup>†</sup>    | н   | P = Q                   | H or L  | H or L  | H or L   | H or L   |  |  |  |  |
| Arithmetic              | L   | P AG Q                  | Х       | Х       | н        | L        |  |  |  |  |
| Arithmetic              | L   | Q AG P                  | Х       | Х       | L        | Н        |  |  |  |  |
| Arithmetic <sup>†</sup> | L   | P = Q                   | H or L  | H or L  | H or L   | H or L   |  |  |  |  |

<sup>†</sup> In these cases, P > QOUT follows P > QIN and P < QOUT follows P < QIN.

AG = arithmetically greater than

### logic symbol<sup>‡</sup>



<sup>‡</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DW, JT, and NT packages.



SDAS236A - DECEMBER 1982 - REVISED JANUARY 1995

#### logic diagram (positive logic)



Pin numbers shown are for the DW, JT, and NT packages.



SDAS236A - DECEMBER 1982 - REVISED JANUARY 1995

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub><br>Input voltage, V <sub>I</sub> |                |
|------------------------------------------------------------------|----------------|
| Operating free-air temperature range, TA: SN54AS885              | –55°C to 125°C |
| SN74AS885                                                        | 0°C to 70°C    |
| Storage temperature range                                        | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions

|                   |                                           | SN54AS885 |     |     | SN74AS885 |     |     | UNIT |
|-------------------|-------------------------------------------|-----------|-----|-----|-----------|-----|-----|------|
|                   |                                           | MIN       | NOM | MAX | MIN       | NOM | MAX | UNIT |
| VCC               | Supply voltage                            | 4.5       | 5   | 5.5 | 4.5       | 5   | 5.5 | V    |
| VIH               | High-level input voltage                  | 2         |     |     | 2         |     |     | V    |
| VIL               | Low-level input voltage                   |           |     | 0.8 |           |     | 0.8 | V    |
| IOH               | High-level output current                 |           |     | -2  |           |     | -2  | mA   |
| IOL               | Low-level output current                  |           |     | 20  |           |     | 20  | mA   |
| t <sub>su</sub> * | Setup time, data before $PLE{\downarrow}$ | 2         |     |     | 2         |     |     | ns   |
| t <sub>h</sub> *  | Hold time, data after $PLE{\downarrow}$   | 4.5       |     |     | 4         |     |     | ns   |
| ТА                | Operating free-air temperature            | -55       |     | 125 | 0         |     | 70  | °C   |

\* On products compliant to MIL-STD-883, Class B, this parameter is based on characterization data but is not production tested.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        |                  | TEST CON                          | TEST CONDITIONS          |                    |      |      | SN                 | LINUT |      |    |
|------------------|------------------|-----------------------------------|--------------------------|--------------------|------|------|--------------------|-------|------|----|
|                  | PARAMETER        | TESTCON                           | MIN                      | TYP <sup>‡</sup>   | MAX  | MIN  | TYP‡               | MAX   | UNIT |    |
| VIK              |                  | V <sub>CC</sub> = 4.5 V,          | lı = – 18 mA             |                    |      | -1.2 |                    |       | -1.2 | V  |
| VOH              |                  | V <sub>CC</sub> = 4.5 V to 5.5 V, | $I_{OH} = -2 \text{ mA}$ | V <sub>CC</sub> -2 | 2    |      | V <sub>CC</sub> -2 | 2     |      | V  |
| VOL              |                  | V <sub>CC</sub> = 4.5 V,          | I <sub>OL</sub> = 20 mA  |                    | 0.35 | 0.5  |                    | 0.35  | 0.5  | V  |
| Ι                |                  | V <sub>CC</sub> = 5.5 V,          | V <sub>I</sub> = 7 V     |                    |      | 0.1  |                    |       | 0.1  | mA |
| 1                | L/A              |                                   | V1 = 2.7 V               |                    |      | 40   |                    |       | 40   |    |
| ΙН               | Others           | $V_{CC} = 5.5 V,$                 | v = 2.7 v                |                    |      | 20   |                    |       | 20   | μA |
|                  | L/A              |                                   |                          |                    |      | -4   |                    |       | -4   |    |
| IIL              | P > QIN, P < QIN | V <sub>CC</sub> = 5.5 V,          | $V_I = 0.4 V$            |                    |      | -2   |                    |       | -2   | mA |
|                  | P, Q, PLE        | 7                                 |                          |                    |      | -1   |                    |       | -1   |    |
| ۱ <sub>0</sub> § |                  | V <sub>CC</sub> = 5.5 V,          | V <sub>O</sub> = 2.25 V  | -20                |      | -112 | -20                |       | -112 | mA |
| ICC              |                  | V <sub>CC</sub> = 5.5 V,          | See Note 1               |                    | 130  | 210  |                    | 130   | 210  | mA |

<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

\$ The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>. NOTE 1: I<sub>CC</sub> is measured with all inputs high except LA, which is low.



SDAS236A - DECEMBER 1982 - REVISED JANUARY 1995

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)        |     | UNIT      |     |     |           |      |     |
|------------------|-----------------|-----------------------|-----|-----------|-----|-----|-----------|------|-----|
|                  | , , ,           | , <i>,</i> ,          | SI  | SN54AS885 |     |     | SN74AS885 |      |     |
|                  |                 |                       | MIN | түр†      | MAX | MIN | TYP†      | MAX  |     |
| <sup>t</sup> PLH |                 | P < QOUT,<br>P > QOUT | 2   | 8.5       | 14  | 1   | 8.5       | 13   |     |
| <sup>t</sup> PHL | L/Ā             |                       | 2   | 7.5       | 14  | 1   | 7.5       | 13   | ns  |
| <sup>t</sup> PLH | P < QIN,        | P < QOUT,             | 2   | 5         | 10  | 1   | 5         | 8    | ns  |
| <sup>t</sup> PHL | P > QIN         | P > QOUT              | 2   | 5.5       | 10  | 1   | 5.5       | 8    | 115 |
| <sup>t</sup> PLH | Any P or Q      | P < QOUT,             | 2   | 13.5      | 21  | 1   | 13.5      | 17.5 |     |
| <sup>t</sup> PHL | data input      | P > QOUT              | 2   | 10        | 17  | 1   | 10        | 15   | ns  |

#### switching characteristics (see Figure 3)

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

#### **APPLICATION INFORMATION**

The 'AS885 can be cascaded to compare words longer than eight bits. Figure 1 shows the comparison of two 32-bit words; however, the design is expandable to n bits. Figure 1 shows the optimum cascading arrangement for comparing words of 32 bits or greater. Typical delay times shown are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$  and use the standard advanced Schottky load of  $R_L = 500 \Omega$ ,  $C_L = 50 \text{ pF}$ .

Figure 2 shows the fastest cascading arrangement for comparing 16-bit or 24-bit words. Typical delay times shown are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C and use the standard advanced Schottky load of  $R_L$  = 500  $\Omega$ ,  $C_L$ = 50 pF.



SDAS236A - DECEMBER 1982 - REVISED JANUARY 1995



#### **APPLICATION INFORMATION**

Figure 1. 32-Bit to 72 (n)-Bit Magnitude Comparator



SDAS236A – DECEMBER 1982 – REVISED JANUARY 1995



**APPLICATION INFORMATION** 

Figure 2. Fastest Cascading Arrangement for Comparing 16-Bit or 24-Bit Words



SDAS236A - DECEMBER 1982 - REVISED JANUARY 1995



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
- D. All input pulses have the following characteristics: PRR  $\leq$  1 MHz,  $t_{f}$  =  $t_{f}$  = 2 ns, duty cycle = 50%.
- E. The outputs are measured one at a time with one transition per measurement.

#### Figure 3. Load Circuits and Voltage Waveforms





6-Feb-2020

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type |         | Pins | -   | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking                         | Samples |
|------------------|--------|--------------|---------|------|-----|----------------------------|------------------|--------------------|--------------|----------------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)                        | (6)              | (3)                |              | (4/5)                                  |         |
| 5962-89757013A   | ACTIVE | LCCC         | FK      | 28   | 1   | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 5962-<br>89757013A<br>SNJ54AS<br>885FK | Samples |
| 5962-8975701LA   | ACTIVE | CDIP         | JT      | 24   | 1   | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-8975701LA<br>SNJ54AS885JT         | Samples |
| SN54AS885JT      | ACTIVE | CDIP         | JT      | 24   | 1   | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | SN54AS885JT                            | Samples |
| SN74AS885DW      | ACTIVE | SOIC         | DW      | 24   | 25  | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | AS885                                  | Samples |
| SNJ54AS885FK     | ACTIVE | LCCC         | FK      | 28   | 1   | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 5962-<br>89757013A<br>SNJ54AS<br>885FK | Samples |
| SNJ54AS885JT     | ACTIVE | CDIP         | JT      | 24   | 1   | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-8975701LA<br>SNJ54AS885JT         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



## PACKAGE OPTION ADDENDUM

6-Feb-2020

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54AS885, SN74AS885 :

Catalog: SN74AS885

• Military: SN54AS885

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

### **MECHANICAL DATA**

MCER004A - JANUARY 1995 - REVISED JANUARY 1997

### JT (R-GDIP-T\*\*)

#### **CERAMIC DUAL-IN-LINE**

24 LEADS SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification.
- E. Falls within MIL STD 1835 GDIP3-T24, GDIP4-T28, and JEDEC MO-058 AA, MO-058 AB



LEADLESS CERAMIC CHIP CARRIER

FK (S-CQCC-N\*\*) 28 TERMINAL SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



DW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AD.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated