# Silicon N-Channel/P-Channel Complementary Power MOS FET Array

## **HITACHI**

ADE-208-1212 (Z) 1st. Edition Mar. 2001

#### **Application**

High speed power switching

#### **Features**

• Low on-resistance

$$\begin{split} &\text{N-channel:} \;\; R_{\text{DS(on)}} \leq 0.17 \;\; \text{, V}_{\text{GS}} \;\; = 10 \; \text{V, I}_{\text{D}} = 4 \; \text{A} \\ &\text{P-channel:} \;\; R_{\text{DS(on)}} \leq 0.2 \;\; \text{, V}_{\text{GS}} \;\; = -10 \; \text{V, I}_{\text{D}} = -4 \; \text{A} \end{split}$$

- Capable of 4 V gate drive
- Low drive current
- High speed switching
- High density mounting
- Suitable for H-bridged motor driver



#### Outline



#### **Absolute Maximum Ratings** $(Ta = 25^{\circ}C)$

|                                           |                          | Ratings   |     |      |
|-------------------------------------------|--------------------------|-----------|-----|------|
| Item                                      | Symbol                   | Nch       | Pch | Unit |
| Drain to source voltage                   | V <sub>DSS</sub>         | 60        | -60 | V    |
| Gate to source voltage                    | V <sub>GSS</sub>         | ±20       | ±20 | V    |
| Drain current                             | I <sub>D</sub>           | 8         | -8  | A    |
| Drain peak current                        | l <sub>D(pulse)</sub> *1 | 32        | -32 | A    |
| Body to drain diode reverse drain current | I <sub>DR</sub>          | 8         | -8  | A    |
| Channel dissipation                       | Pch (Tc = 25°C)*2        | 32        |     | W    |
| Channel dissipation                       | Pch*2                    | 4         |     | W    |
| Channel temperature                       | Tch                      | 150       |     | °C   |
| Storage temperature                       | Tstg                     | -55 to +1 | 150 | °C   |

Notes: 1. PW  $\leq$  10 µs, duty cycle  $\leq$  1%

2. 4 devices operation

#### **Electrical Characteristics** (Ta = 25°C) (1 Unit)

|                                           |                                 | N ch | annel |      | P channel |      |      |      |                                                                         |
|-------------------------------------------|---------------------------------|------|-------|------|-----------|------|------|------|-------------------------------------------------------------------------|
| Item                                      | Symbol                          | Min  | Тур   | Max  | Min       | Тур  | Max  | Unit | Test conditions                                                         |
| Drain to source breakdown voltage         | $V_{(BR)DSS}$                   | 60   | _     | _    | -60       | _    | _    | V    | $I_{D} = 10 \text{ mA}, V_{GS} = 0$                                     |
| Gate to source breakdown voltage          | $V_{(BR)GSS}$                   | ±20  | _     | _    | ±20       | _    | _    | V    | $I_{G} = \pm 100 \ \mu A, \ V_{DS} = 0$                                 |
| Gate to source leak current               | I <sub>GSS</sub>                | _    | _     | ±10  | _         | _    | ±10  | μΑ   | $V_{GS} = \pm 16 \text{ V}, V_{DS} = 0$                                 |
| Zero gate voltage drain current           | I <sub>DSS</sub>                | _    | _     | 250  | _         | _    | -250 | μΑ   | $V_{DS} = 50 \text{ V}, V_{GS} = 0$                                     |
| Gate to source cutoff voltage             | $V_{\text{GS(off)}}$            | 1.0  | _     | 2.0  | -1.0      | _    | -2.0 | V    | $I_{D} = 1 \text{ mA}, V_{DS} = 10 \text{ V}$                           |
| Static drain to source                    | $R_{\scriptscriptstyle DS(on)}$ |      | 0.13  | 0.17 | _         | 0.15 | 0.2  | Ω    | $I_D = 4 \text{ A}, V_{GS} = 10 \text{ V}^{*1}$                         |
| on state resistance                       |                                 | _    | 0.18  | 0.24 | _         | 0.20 | 0.27 | Ω    | $I_D = 4 \text{ A}, V_{GS} = 4 \text{ V}^{*1}$                          |
| Forward transfer admittance               | y <sub>fs</sub>                 | 3.5  | 5.5   | _    | 3.5       | 6.0  | _    | S    | $I_D = 4 \text{ A}, V_{DS} = 10 \text{ V}^{*1}$                         |
| Input capacitance                         | Ciss                            | _    | 400   | _    | _         | 900  | _    | pF   | $V_{DS} = 10 \text{ V}, V_{GS} = 0,$                                    |
| Output capacitance                        | Coss                            | _    | 220   | _    | _         | 460  | _    | pF   | f = 1 MHz                                                               |
| Reverse transfer capacitance              | Crss                            | _    | 60    | _    | _         | 130  | _    | pF   | _                                                                       |
| Turn-on delay time                        | t <sub>d(on)</sub>              | _    | 5     | _    | _         | 8    | _    | ns   | $I_D = 4 A, V_{GS} = 10 V,$                                             |
| Rise time                                 | t <sub>r</sub>                  | _    | 45    | _    | _         | 50   | _    | ns   | $R_L = 7.5 \Omega$                                                      |
| Turn-off delay time                       | t <sub>d(off)</sub>             | _    | 150   | _    | _         | 180  | _    | ns   | _                                                                       |
| Fall time                                 | t <sub>f</sub>                  |      | 85    | _    | _         | 95   | _    | ns   | _                                                                       |
| Body to drain diode forward voltage       | $V_{DF}$                        | _    | 1.2   |      |           | -1.2 | _    | V    | $I_F = 8 \text{ A}, V_{GS} = 0$                                         |
| Body to drain diode reverse recovery time | t <sub>rr</sub>                 | _    | 120   | _    | _         | 185  | _    | ns   | $I_F = 8 \text{ A}, V_{GS} = 0,$<br>$dIF/dt = 50 \text{ A/}\mu\text{s}$ |

Note: 1. Pulse Test

Polarity of test conditions for P channel device is reversed.























#### **Package Dimensions**



#### **Cautions**

- 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as failsafes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

### IITACE

Semiconductor & Integrated Circuits.

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109

URL NorthAmerica : http://semiconductor.hitachi.com/ Europe http://www.hitachi-eu.com/hel/ecg Asia http://sicapac.hitachi-asia.com Japan http://www.hitachi.co.jp/Sicd/indx.htm

#### For further information write to:

Hitachi Semiconductor (America) Inc. 179 East Tasman Drive, San Jose,CA 95134 Tel: <1> (408) 433-1990 Germany

Hitachi Europe GmbH Electronic Components Group Dornacher Straße 3 D-85622 Feldkirchen, Munich Fax: <1>(408) 433-0223 Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00

> Hitachi Europe Ltd. Electronic Components Group. Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA, United Kingdom Tel: <886>-(2)-2718-3666 Tel: <44> (1628) 585000 Fax: <44> (1628) 585160

Hitachi Asia Ltd. Hitachi Tower 16 Collyer Quay #20-00, Singapore 049318 Tel: <65>-538-6533/538-8577

Fax: <65>-538-6933/538-3877 URL: http://www.hitachi.com.sg

Hitachi Asia Ltd (Taipei Branch Office) 4/F, No. 167, Tun Hwa North Road, Hung-Kuo Building.

Taipei (105), Taiwan Fax: <886>-(2)-2718-8180 Telex: 23222 HAS-TP

URL: http://www.hitachi.com.tw

Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) 7/F., North Tower, World Finance Centre, Harbour City, Canton Road Tsim Sha Tsui, Kowloon, Hong Kong

Tel: <852>-(2)-735-9218 Fax: <852>-(2)-730-0281 URL: http://www.hitachi.com.hk

Copyright © Hitachi, Ltd., 2000. All rights reserved. Printed in Japan. Colophon 2.0