

## **DS14C88 Quad CMOS Line Driver**

Check for Samples: DS14C88

#### **FEATURES**

- Meets EIA-232D and CCITT V.28 Standards
- LOW Power Consumption
- Wide Power Supply Range: ±5V to ±12V
- Available in SOIC Package

#### DESCRIPTION

The DS14C88, pin-for-pin compatible to the DS1488/MC1488, is a quad line drivers designed to interface data terminal equipment (DTE) with data circuit-terminating equipment (DCE). This device translates standard TTL/CMOS logic levels to levels conforming to EIA-232-D and CCITT V.28 standards.

The device is fabricated in low threshold CMOS metal gate technology. The device provides very low power consumption compared to its bipolar equivalents: 500 µA (DS14C88) versus 25 mA (DS1488).

The DS14C88 simplifies designs by eliminating the need for external slew rate control capacitors. Slew rate control in accordance with EIA-232D is provided on-chip, eliminating the output capacitors.

### **Connection Diagram**



Figure 1. SOIC or PDIP Package- Top View See Package Number NFF0014A or D0014A



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## Absolute Maximum Ratings (1)(2)(3)(4)

| Supply Voltage                         |                                      |
|----------------------------------------|--------------------------------------|
| V <sup>+</sup> Pin                     | +13V                                 |
| V <sup>-</sup> Pin                     | -13V                                 |
| Driver Input Voltage                   | (V <sup>+</sup> ) +0.3V to GND -0.3V |
| Driver Output Voltage                  | $ (V^+) - V_O  \le 30V$              |
|                                        | $ (V^{-}) - V_{O}  \le 30V$          |
| Continuous Power Dissipation @+25°C(5) |                                      |
| NFF0014A Package                       | 1513 mW                              |
| D0014A Package                         | 1063 mW                              |
| Junction Temperature                   | +150°C                               |
| Lead Temperature (Soldering 4 seconds) | +260°C                               |
| Storage Temperature Range              | −65°C to +150°C                      |

- (1) "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be Ensured. They are not meant to imply that the devices should be operated at these limits. The tables of "Electrical Characteristics" specify conditions for device operation.
- (2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.
- 3) This Product does not meet 2000V ESD rating.
- (4) ESD Rating (HBM, 1.5 kΩ, 100 pF) ≥ 1.0 kV.
- (5) Derate NFF0014A Package 12.1 mW/°C, and D0014A Package 8.5 mW/°C above +25°C.

### **Recommended Operating Conditions**

|                                            | Min  | Max   | Units |
|--------------------------------------------|------|-------|-------|
| V <sup>+</sup> Supply (GND = 0V)           | +4.5 | +12.6 | V     |
| V Supply (GND = 0V)                        | -4.5 | -12.6 | V     |
| Operating Free Air Temp. (T <sub>A</sub> ) |      |       |       |
| DS14C88                                    | 0    | +75   | °C    |

#### **Electrical Characteristics**

Over Recommended Operating Conditions, unless otherwise specified

|                   | Parameter                                             | Test C                                                                             | onditions                                     | Min                       | Тур   | Max            | Units |   |
|-------------------|-------------------------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------|---------------------------|-------|----------------|-------|---|
| I <sub>IL</sub>   | Maximum Low Input Current                             | V <sub>IN</sub> = GND                                                              |                                               |                           | +10   | μA             |       |   |
| I <sub>IH</sub>   | Maximum High Input Current                            | $V_{IN} = V^+$                                                                     |                                               |                           |       |                | μA    |   |
| V <sub>IL</sub>   | Low Level Input Voltage                               | $V^{+} \ge +7V, \ V^{-} \le -7V$                                                   |                                               | GND                       |       | 0.8            | V     |   |
|                   |                                                       | V <sup>+</sup> < +7V, V <sup>-</sup> > -7V                                         | V <sup>+</sup> < +7V, V <sup>-</sup> > −7V    |                           |       | 0.6            | V     |   |
| V <sub>IH</sub>   | High Level Input Voltage                              |                                                                                    |                                               | 2.0                       |       | V <sup>+</sup> | V     |   |
| V <sub>OL</sub>   | Low Level Output Level                                | $V_{IN} = V_{IH}$                                                                  | V <sup>+</sup> = 4.5V, V <sup>−</sup> = −4.5V |                           | -4.0  | -3.0           | V     |   |
|                   |                                                       | $R_L = 3 k\Omega \text{ or } 7 k\Omega$                                            | $V^{+} = 9V, V^{-} = 9V$                      |                           | -8.0  | -6.5           | V     |   |
|                   |                                                       |                                                                                    | $V^+ = 12V, V^- = -12V$                       |                           | -10.5 | -9.0           | V     |   |
| V <sub>OH</sub>   | High Level Output Level                               | $V_{IN} = V_{IL}$                                                                  | V <sup>+</sup> = 4.5V, V <sup>−</sup> = −4.5V | 3.0                       | 4.0   |                | V     |   |
|                   |                                                       | $V_{IN} = V_{IL}$ $R_L = 3 \text{ k}\Omega \text{ or } 7 \text{ k}\Omega$          | $R_L = 3 k\Omega \text{ or } 7 k\Omega$       | $V^{+} = 9V, V^{-} = -9V$ | 6.5   | 8.0            |       | V |
|                   |                                                       |                                                                                    | $V^+ = 12V, V^- = -12V$                       | 9.0                       | 10.5  |                | V     |   |
| I <sub>OS+</sub>  | High Level Output Short Circuit Current (1)           | $V_{IN} = 0.8V, V_O = GND$                                                         | V <sup>+</sup> = +12V, V <sup>-</sup> = −12V  | -45                       |       |                | mA    |   |
| I <sub>OS</sub> - | Low Level Output Short Circuit Current <sup>(1)</sup> | $V_{IN} = 2.0V, V_O = GND$                                                         |                                               |                           |       | +45            | mA    |   |
| R <sub>OUT</sub>  | Output Resistance                                     | $V^{+} = V^{-} = GND = 0V$<br>-2V \le V <sub>O</sub> \le +2V <sup>(2)</sup> (Figur | e 2)                                          | 300                       |       |                | Ω     |   |

Submit Documentation Feedback

I<sub>OS+</sub> and I<sub>OS-</sub> values are for one output at a time. If more than one output is shorted simultaneously, the device dissipation may be exceeded.

<sup>(2)</sup> Power supply (V<sup>+</sup>, V<sup>−</sup>) and GND pins are connected to ground for the Output Resistance Test (R<sub>O</sub>).



### **Electrical Characteristics (continued)**

Over Recommended Operating Conditions, unless otherwise specified

|                   | Parameter               | T                                                  | est Conditions                | Min | Тур | Max | Units |
|-------------------|-------------------------|----------------------------------------------------|-------------------------------|-----|-----|-----|-------|
| I <sub>CC+</sub>  | Positive Supply Current | $V_{IN} = V_{ILmax}$                               | $V^+ = 4.5V, V^- = -4.5V$     |     |     | 10  | μΑ    |
|                   |                         | $R_L = OPEN$                                       | $V^{+} = 9V, V^{-} = -9V$     |     |     | 30  | μA    |
|                   |                         |                                                    | $V^+ = 12V, V^- = -12V$       |     |     | 60  | μA    |
|                   |                         | $V_{IN} = V_{IHmin}$ $V^{+} = 4.5V, V^{-} = -4.5V$ |                               |     | 50  | μA  |       |
|                   |                         | R <sub>L</sub> = OPEN                              | $V^+ = 9V, V^- = -9V$         |     |     | 300 | μA    |
|                   |                         |                                                    | $V^+ = 12V, V^- = -12V$       |     |     | 500 | μΑ    |
| I <sub>CC</sub> - | Negative Supply Current | $V_{IN} = V_{ILmax}$                               | $V^{+} = 4.5V, V^{-} = -4.5V$ |     |     | -10 | μA    |
|                   |                         | $R_L = OPEN$                                       | $V^{+} = 9V, V^{-} = -9V$     |     |     | -10 | μA    |
|                   |                         |                                                    | $V^+ = 12V, V^- = -12V$       |     |     | -10 | μA    |
|                   |                         | $V_{IN} = V_{IHmin}$                               | $V^+ = 4.5V, V^- = -4.5V$     |     |     | -30 | μA    |
|                   |                         | $R_L = OPEN$                                       | $V^+ = 9V, V^- = -9V$         |     |     | -30 | μA    |
|                   |                         |                                                    | $V^+ = 12V, V^- = -12V$       |     |     | -60 | μA    |

## Switching Characteristics (1)(2)

Over Recommended Operating Conditions, unless otheriwse specified (Figure 3, Figure 4)

|                  | Parameter                       | Test Conditions                                  | Min | Тур  | Max | Units |
|------------------|---------------------------------|--------------------------------------------------|-----|------|-----|-------|
| t <sub>PLH</sub> | Propagation Delay Low to High   | $V^{+} = +4.5V, V^{-} = -4.5V$                   |     | 1.5  | 6.0 | μs    |
|                  |                                 | $V^{+} = +9.0V, V^{-} = -9.0V$                   |     | 1.2  | 5.0 | μs    |
|                  |                                 | V <sup>+</sup> = +12V, V <sup>−</sup> = −12V     |     | 1.2  | 4.0 | μs    |
| t <sub>PHL</sub> | Propagation Delay High to Low   | $V^+ = +4.5V, V^- = -4.5V$                       |     | 1.5  | 6.0 | μs    |
|                  |                                 | $V^{+} = +9.0V, V^{-} = -9.0V$                   |     | 1.35 | 5.0 | μs    |
|                  |                                 | V <sup>+</sup> = +12V, V <sup>−</sup> = −12V     |     | 1.3  | 4.0 | μs    |
| t <sub>r</sub>   | Rise Time <sup>(3)</sup>        |                                                  | 0.2 | 1.0  |     | μs    |
| t <sub>f</sub>   | Fall Time <sup>(3)</sup>        |                                                  | 0.2 | 1.0  |     | μs    |
| tsk              | Typical Propagation Delay Skew  | $V^+ = +4.5V, V^- = -4.5V$                       |     | 250  |     | ns    |
|                  |                                 | $V^+ = +9.0V, V^- = -9.0V$                       |     | 200  |     | ns    |
|                  |                                 | V <sup>+</sup> = +12V, V <sup>−</sup> = −12V     |     | 150  |     | ns    |
| S <sub>R</sub>   | Output Slew Rate <sup>(3)</sup> | $R_L$ = 3 kΩ to 7 kΩ<br>$C_L$ = 15 pF to 2500 pF |     |      | 30  | V/µs  |

<sup>(1)</sup> AC input test waveforms for test purposes:  $t_r = t_f \le 20$  ns,  $V_{IH} = 2V$ ,  $V_{IL} = 0.8V$  (0.6V at  $V^+ = 4.5V$ ,  $V^- = -4.5V$ )

Product Folder Links: DS14C88

<sup>(2)</sup> Input rise and rall times must not exceed 5 µs.

<sup>(3)</sup> The output slew rate, rise time, and fall time are measured from the +3.0V to the -3.0V level on the output waveform.



#### **Parameter Measure Information**



Figure 2. Output Resistance Test Circuit (Power-Off)



Figure 3. Driver Load Circuit<sup>(4)</sup>



Figure 4. Driver Switching Waveform

(4) C<sub>L</sub> include jig and probe capacitances.

### TYPICAL APPLICATION INFORMATION



Figure 5. EIA-232D Data Transmission

Product Folder Links: DS14C88





## **REVISION HISTORY**

| CI | hanges from Revision B (April 2013) to Revision C  | Pag | je |
|----|----------------------------------------------------|-----|----|
| •  | Changed layout of National Data Sheet to TI format |     | 4  |

Product Folder Links: DS14C88



## PACKAGE OPTION ADDENDUM

6-Feb-2020

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type | _       | Pins | _    |                            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| DS14C88M/NOPB    | ACTIVE | SOIC         | D       | 14   | 55   | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | 0 to 70      | DS14C88M       | Samples |
| DS14C88MX/NOPB   | ACTIVE | SOIC         | D       | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | 0 to 70      | DS14C88M       | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





6-Feb-2020

## PACKAGE MATERIALS INFORMATION

www.ti.com 1-Oct-2016

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS14C88MX/NOPB | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |

www.ti.com 1-Oct-2016



#### \*All dimensions are nominal

| Device         | Package Type | ackage Type Package Drawing Pins |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|----------------------------------|----|------|-------------|------------|-------------|
| DS14C88MX/NOPB | SOIC         | D                                | 14 | 2500 | 367.0       | 367.0      | 35.0        |

## D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated