

### 1. Global joint venture starts operations as WeEn Semiconductors

Dear customer.

As from November 9th, 2015 NXP Semiconductors N.V. and Beijing JianGuang Asset Management Co. Ltd established Bipolar Power joint venture (JV), **WeEn Semiconductors**, which will be used in future Bipolar Power documents together with new contact details.

In this document where the previous NXP references remain, please use the new links as shown below.

WWW - For www.nxp.com use www.ween-semi.com

Email - For salesaddresses@nxp.com use salesaddresses@ween-semi.com

For the copyright notice at the bottom of each page (or elsewhere in the document, depending on the version) "© NXP Semiconductors N.V. {year}. All rights reserved" becomes "© WeEn Semiconductors Co., Ltd. {year}. All rights reserved"

If you have any questions related to this document, please contact our nearest sales office via e-mail or phone (details via <a href="mailto:salesaddresses@ween-semi.com">salesaddresses@ween-semi.com</a>).

Thank you for your cooperation and understanding,

WeEn Semiconductors



**Product data sheet** 

## 1. General description

Planar passivated very sensitive gate four quadrant triac in a SOT54 (TO-92) plastic package intended for use in applications requiring direct interfacing to logic ICs and low power gate drivers.

#### 2. Features and benefits

- Direct interfacing to logic level ICs
- Direct interfacing to low power gate drive circuits
- High blocking voltage capability
- Planar passivated for voltage ruggedness and reliability
- Triggering in all four quadrants
- Very sensitive gate

## 3. Applications

- General purpose low power motor control
- Home appliances
- Industrial process control
- Low power AC Fan controllers

#### 4. Quick reference data

Table 1. Quick reference data

| Symbol              | Parameter                                | Conditions                                                                                     | Min | Тур | Max | Unit |
|---------------------|------------------------------------------|------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| $V_{DRM}$           | repetitive peak off-<br>state voltage    |                                                                                                | -   | -   | 800 | V    |
| I <sub>TSM</sub>    | non-repetitive peak on-<br>state current | full sine wave; $T_{j(init)} = 25 \text{ °C}$ ; $t_p = 20 \text{ ms}$                          | -   | -   | 8   | Α    |
| I <sub>T(RMS)</sub> | RMS on-state current                     | full sine wave; $T_{lead} \le 45 ^{\circ}\text{C}$ ; Fig. 1;<br>Fig. 2; Fig. 3                 | -   | -   | 1   | Α    |
| Static characte     | eristics                                 |                                                                                                |     |     |     |      |
| I <sub>GT</sub>     | gate trigger current                     | $V_D = 12 \text{ V; } I_T = 0.1 \text{ A; } T2+ \text{ G+;}$<br>$T_j = 25 \text{ °C; } Fig. 7$ | -   | -   | 5   | mA   |
|                     |                                          | $V_D = 12 \text{ V; } I_T = 0.1 \text{ A; } T2 + \text{G-;}$<br>$T_j = 25 \text{ °C; } Fig. 7$ | -   | -   | 5   | mA   |





**4Q Triac** 

| Symbol | Parameter | Conditions                                                                                                 | Min | Тур | Max | Unit |
|--------|-----------|------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|        |           | $V_D = 12 \text{ V; } I_T = 0.1 \text{ A; T2- G-;}$<br>$T_j = 25 \text{ °C; } Fig. 7$                      | -   | -   | 5   | mA   |
|        |           | $V_D = 12 \text{ V}; I_T = 0.1 \text{ A}; T2- \text{G+};$<br>$T_j = 25 \text{ °C}; \frac{\text{Fig. 7}}{}$ | -   | -   | 7   | mA   |

# 5. Pinning information

Table 2. Pinning information

| Pin | Symbol | Description     | Simplified outline                           | Graphic symbol |
|-----|--------|-----------------|----------------------------------------------|----------------|
| 1   | T2     | main terminal 2 |                                              | T2—T1          |
| 2   | G      | gate            | <u>                                     </u> | G<br>sym051    |
| 3   | T1     | main terminal 1 |                                              |                |
|     |        |                 | TO-92 (SOT54)                                |                |

# 6. Ordering information

Table 3. Ordering information

| Type number | Package |                                                             |         |  |  |  |
|-------------|---------|-------------------------------------------------------------|---------|--|--|--|
|             | Name    | Description                                                 | Version |  |  |  |
| Z0107NA     | TO-92   | plastic single-ended leaded (through hole) package; 3 leads | SOT54   |  |  |  |
| Z0107NA/DG  | TO-92   | plastic single-ended leaded (through hole) package; 3 leads | SOT54   |  |  |  |

**4Q Triac** 

## 7. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol              | Parameter                         | Conditions                                                                                       | Min | Max  | Unit             |
|---------------------|-----------------------------------|--------------------------------------------------------------------------------------------------|-----|------|------------------|
| $V_{DRM}$           | repetitive peak off-state voltage |                                                                                                  | -   | 800  | V                |
| I <sub>T(RMS)</sub> | RMS on-state current              | full sine wave; $T_{lead} \le 45$ °C; Fig. 1;<br>Fig. 2; Fig. 3                                  | -   | 1    | A                |
| I <sub>TSM</sub>    | non-repetitive peak on-state      | full sine wave; $T_{j(init)} = 25 ^{\circ}C$ ; $t_p = 20  \text{ms}$                             | -   | 8    | Α                |
|                     | current                           | full sine wave; $T_{j(init)} = 25 \text{ °C}$ ;<br>$t_p = 16.7 \text{ ms}$ ; $Fig. 4$ ; $Fig. 5$ | -   | 8.5  | A                |
| I <sup>2</sup> t    | I2t for fusing                    | $t_p = 10 \text{ ms; SIN}$                                                                       | -   | 0.32 | A <sup>2</sup> s |
| dl <sub>T</sub> /dt | rate of rise of on-state current  | I <sub>G</sub> = 10 mA; T2+ G+                                                                   | -   | 50   | A/µs             |
|                     |                                   | I <sub>G</sub> = 10 mA; T2+ G-                                                                   | -   | 50   | A/µs             |
|                     |                                   | I <sub>G</sub> = 14 mA; T2- G+                                                                   | -   | 20   | A/µs             |
|                     |                                   | I <sub>G</sub> = 10 mA; T2- G-                                                                   | -   | 50   | A/µs             |
| I <sub>GM</sub>     | peak gate current                 |                                                                                                  | -   | 1    | Α                |
| P <sub>GM</sub>     | peak gate power                   |                                                                                                  | -   | 2    | W                |
| $P_{G(AV)}$         | average gate power                | over any 20 ms period                                                                            | -   | 0.1  | W                |
| T <sub>stg</sub>    | storage temperature               |                                                                                                  | -40 | 150  | °C               |
| Tj                  | junction temperature              |                                                                                                  | -   | 125  | °C               |



Fig. 1. RMS on-state current as a function of lead temperature; maximum values



f = 50 Hz;  $T_{lead}$  = 45 °C

Fig. 2. RMS on-state current as a function of surge duration; maximum values

**4Q Triac** 



Fig. 3. Total power dissipation as a function of RMS on-state current; maximum values



Fig. 4. Non-repetitive peak on-state current as a function of the number of sinusoidal current cycles; maximum values

**4Q Triac** 



**4Q Triac** 

## 8. Thermal characteristics

Table 5. Thermal characteristics

| Symbol                  | Parameter                                   | Conditions                                               | Min | Тур | Max | Unit |
|-------------------------|---------------------------------------------|----------------------------------------------------------|-----|-----|-----|------|
| R <sub>th(j-lead)</sub> | thermal resistance from junction to lead    | full cycle; Fig. 6                                       | -   | -   | 60  | K/W  |
| R <sub>th(j-a)</sub>    | thermal resistance from junction to ambient | full cycle; printed circuit board; lead<br>length = 4 mm | -   | 150 | -   | K/W  |



**4Q Triac** 

## 9. Characteristics

#### Table 6. Characteristics

| Symbol                | Parameter                             | Conditions                                                                                                          | Min | Тур | Max | Unit |
|-----------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Static chara          | acteristics                           |                                                                                                                     |     |     |     |      |
| I <sub>GT</sub>       | gate trigger current                  | $V_D = 12 \text{ V}; I_T = 0.1 \text{ A}; T2+ G+;$<br>$T_j = 25 \text{ °C}; Fig. 7$                                 | -   | -   | 5   | mA   |
|                       |                                       | $V_D = 12 \text{ V}; I_T = 0.1 \text{ A}; T2+ \text{ G-};$<br>$T_j = 25 ^{\circ}\text{C}; Fig. 7$                   | -   | -   | 5   | mA   |
|                       |                                       | $V_D = 12 \text{ V}; I_T = 0.1 \text{ A}; T2- \text{G-};$<br>$T_j = 25 \text{ °C}; Fig. 7$                          | -   | -   | 5   | mA   |
|                       |                                       | $V_D = 12 \text{ V}; I_T = 0.1 \text{ A}; T2- G+;$<br>$T_j = 25 \text{ °C}; Fig. 7$                                 | -   | -   | 7   | mA   |
| I <sub>L</sub> l      | latching current                      | $V_D = 12 \text{ V}; I_G = 0.1 \text{ A}; T2+ G+;$<br>$T_j = 25 \text{ °C}; Fig. 8$                                 | -   | -   | 20  | mA   |
|                       |                                       | $V_D = 12 \text{ V}; I_G = 0.1 \text{ A}; T2+ G-;$<br>$T_j = 25 \text{ °C}; Fig. 8$                                 | -   | -   | 10  | mA   |
|                       |                                       | $V_D = 12 \text{ V}; I_G = 0.1 \text{ A}; \text{ T2- G-};$<br>$T_j = 25 \text{ °C}; \underline{\text{Fig. 8}}$      | -   | -   | 10  | mA   |
|                       |                                       | $V_D = 12 \text{ V}; I_G = 0.1 \text{ A}; T2- G+;$<br>$T_j = 25 \text{ °C}; Fig. 8$                                 | -   | -   | 10  | mA   |
| l <sub>H</sub>        | holding current                       | V <sub>D</sub> = 12 V; T <sub>j</sub> = 25 °C; <u>Fig. 9</u>                                                        | -   | -   | 10  | mA   |
| V <sub>T</sub>        | on-state voltage                      | I <sub>T</sub> = 1 A; T <sub>j</sub> = 25 °C; <u>Fig. 10</u>                                                        | -   | 1.3 | 1.6 | V    |
| $V_{GT}$              | gate trigger voltage                  | $V_D = 12 \text{ V}; I_T = 0.1 \text{ A}; T_j = 25 \text{ °C};$<br>Fig. 11                                          | -   | -   | 1   | V    |
|                       |                                       | $V_D = 800 \text{ V}; I_T = 0.1 \text{ A}; T_j = 125 ^{\circ}\text{C}$                                              | 0.2 | -   | -   | V    |
| I <sub>D</sub>        | off-state current                     | V <sub>D</sub> = 800 V; T <sub>j</sub> = 125 °C                                                                     | -   | -   | 0.5 | mA   |
| Dynamic ch            | naracteristics                        |                                                                                                                     |     |     |     |      |
| dV <sub>D</sub> /dt   | rate of rise of off-state voltage     | $V_{DM}$ = 536 V; $T_j$ = 110 °C; ( $V_{DM}$ = 67% of $V_{DRM}$ ); exponential waveform; gate open circuit; Fig. 12 | 20  | -   | -   | V/µs |
| dV <sub>com</sub> /dt | rate of change of commutating voltage | $V_D$ = 400 V; $T_j$ = 110 °C; $dI_{com}$ /<br>dt = 0.44 A/ms; $I_T$ = 1 A; gate open<br>circuit                    | 1   | -   | -   | V/µs |

**4Q Triac** 



- (1) T2- G+
- (2) T2- G-
- (3) T2+ G-
- (4) T2+ G+

Fig. 7. Normalized gate trigger current as a function of junction temperature



Fig. 8. Normalized latching current as a function of junction temperature



Fig. 9. Normalized holding current as a function of junction temperature



 $V_0 = 1.13 \text{ V}$ 

 $R_s = 0.31 \Omega$ 

(1) T<sub>i</sub> = 125 °C; typical values

(2) T<sub>i</sub> = 125 °C; maximum values

(3) T<sub>j</sub> = 25 °C; maximum values

Fig. 10. On-state current as a function of on-state voltage

8 / 13

**4Q Triac** 



junction temperature



Fig. 11. Normalized gate trigger voltage as a function of Fig. 12. Normalized critical rate of rise of off-state voltage as a function of junction temperature; typical values

$$A = \frac{d\mathrm{V}_{D(Tj\,^{\circ}\,C)}\,/\,\,dt}{d\mathrm{V}_{D(25\,^{\circ}\,C)}/\,\,dt}$$

9/13

**4Q Triac** 

## 10. Package outline



Fig. 13. Package outline TO-92 (SOT54)

Z0107NA All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2015. All rights reserved

**4Q Triac** 

## 11. Legal information

#### 11.1 Data sheet status

| Document status [1][2]               | Product status [3] | Definition                                                                            |
|--------------------------------------|--------------------|---------------------------------------------------------------------------------------|
| Objective<br>[short] data<br>sheet   | Development        | This document contains data from the objective specification for product development. |
| Preliminary<br>[short] data<br>sheet | Qualification      | This document contains data from the preliminary specification.                       |
| Product<br>[short] data<br>sheet     | Production         | This document contains the product specification.                                     |

- Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 11.2 Definitions

**Preview** — The document is a preview version only. The document is still subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 11.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the

Z0107NA

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2015. All rights reserved

**4Q Triac** 

grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 11.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

Bitsound, CoolFlux, CoReUse, DESFire, FabKey, GreenChip, HiPerSmart, HITAG, I<sup>2</sup>C-bus logo, ICODE, I-CODE, ITEC, MIFARE, MIFARE Plus, MIFARE Ultralight, SmartXA, STARplug, TOPFET, TrenchMOS, TriMedia and UCODE — are trademarks of NXP Semiconductors N.V.

 ${\bf HD}$   ${\bf Radio}$  and  ${\bf HD}$   ${\bf Radio}$   ${\bf logo}$  — are trademarks of iBiquity Digital Corporation.

#### **4Q Triac**

## 12. Contents

| 1    | General description     | 1  |
|------|-------------------------|----|
| 2    | Features and benefits   | 1  |
| 3    | Applications            | 1  |
| 4    | Quick reference data    | 1  |
| 5    | Pinning information     | 2  |
| 6    | Ordering information    | 2  |
| 7    | Limiting values         | 3  |
| 8    | Thermal characteristics | 6  |
| 9    | Characteristics         | 7  |
| 10   | Package outline         | 10 |
| 11   | Legal information       |    |
| 11.1 | Data sheet status       | 11 |
| 11.2 | Definitions             | 11 |
| 11.3 | Disclaimers             | 11 |
| 11.4 | Trademarks              | 12 |

#### © NXP Semiconductors N.V. 2015. All rights reserved

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 6 May 2015