#### features

- Multi-Rate Operation from 155 Mbps Up To 3.3 Gbps
- 106-mW Power Consumption
- Input Offset Cancellation
- High Input Dynamic Range
- Output Disable
- Output Polarity Select
- CML Data Outputs
- Receive Signal Strength Indicator (RSSI)
- Loss of Signal Detection

- Single 3.3-V Supply
- Surface Mount Small Footprint 3 mm × 3 mm 16-Pin QFN Package

### applications

- SONET/SDH Transmission Systems at OC3, OC12, OC24, OC48
- 1.0625-Gbps and 2.125-Gbps Fibre Channel Receivers
- Gigabit Ethernet Receivers

### description

The ONET3301PA is a versatile high-speed limiting amplifier for multiple fiber optic applications with data rates up to 3.3 Gbps.

This device provides a gain of about 50 dB, which ensures a fully differential output swing for input signals as low as  $3 \text{ mV}_{D-D}$ .

The high input signal dynamic range ensures low jitter output signals even when overdriven with input signal swings as high as  $1200 \text{ mV}_{p-p}$ .

The ONET3301PA includes loss of signal detection, as well as a received signal strength indicator.

The ONET3301PA is available in a small footprint 3 mm  $\times$  3 mm 16-pin QFN package and requires a single 3.3-V supply.

This power efficient limiting amplifier typically dissipates less than 106 mW. It is characterized for operation from –40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



### block diagram

A simplified block diagram of the ONET3301PA is shown in Figure 1.

This compact, low power 3.3-Gbps limiting amplifier consists of a high-speed data path with offset cancellation block, a loss of signal and RSSI detection block, and a bandgap voltage reference and bias current generation block.

The limiting amplifier requires a single 3.3-V supply voltage. All circuit parts are described in detail below.



Figure 1. Block Diagram

### high-speed data path

The high-speed data signal is applied to the data path by means of the input signal pins DIN+/DIN–. The data path consists of the input stage with  $2\times50$ - $\Omega$  on-chip line termination to VCC, three gain stages, which provide the required typical gain of about 50 dB and a CML output stage. The amplified data output signal is available at the output pins DOUT+/DOUT-, which provide  $2\times50$ - $\Omega$  back-termination to VCCO. The output stage also includes a data polarity switching function, which is controlled by the OUTPOL input and a disable function, controlled by the signal applied to the DISABLE input pin.

An offset cancellation compensates inevitable internal offset voltages and thus ensures proper operation even for small input data signals.

The low frequency cutoff is as low as 45 kHz with the built-in filter capacitor.

For applications, which require even lower cutoff frequencies, an additional external filter capacitor may be connected to the COC1/COC2 pins.

#### loss of signal and RSSI detection

The output signal of the input buffer is monitored by the loss of signal and RSSI detection circuitry. In this block a signal is generated, which is linearly proportional to the input amplitude over a wide input voltage range. This signal is available at the RSSI output pin.

Furthermore, this circuit block compares the input signal to a threshold, which can be programmed by means of an external resistor connected to the TH pin. If the input signal falls below the specified threshold, a loss of signal is indicated at the LOS pin.



The relation between the LOS assert voltage  $V_{AST}$  (in  $mV_{D-D}$ ) and the external resistor  $R_{TH}$  (in  $k\Omega$ ) connected to the TH pin can be approximated as given below:

$$R_{TH} \approx \frac{43 \text{ k}\Omega}{\text{VAST} / \text{mVp-p}} - 600 \Omega \tag{1}$$

$$V_{AST} \approx \frac{43 \text{ mV}_{p-p}}{R_{TH} / k\Omega + 0.6}$$
 (2)

### bandgap voltage and bias generation

The ONET3301PA limiting amplifier is supplied by a single 3.3-V ±10% supply voltage connected to the VCC and VCCO pins. This voltage is referred to ground (GND).

An on-chip bandgap voltage circuitry generates a supply voltage independent reference from which all other internally required voltages and bias currents are derived.

### package

For the ONET3301PA, a small footprint 3 mm × 3 mm 16-pin QFN package is used with a lead pitch of 0,5 mm. The pin out is shown in Figure 2.



Figure 2. Pinout of ONET3301PA in a 3 mm × 3 mm 16-Pin QFN Package (Top View)



### terminal functions

The following table shows a pin description for the ONET3301PA in a 3 mm x 3 mm 16-pin QFN package.

| TERMINAL |           | TYPE       | DESCRIPTION                                                                                                                                                                                                 |  |  |  |  |  |
|----------|-----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME     | NO.       | ITPE       | DESCRIPTION                                                                                                                                                                                                 |  |  |  |  |  |
| VCC      | 1, 4      | Supply     | 3.3-V ±10% supply voltage                                                                                                                                                                                   |  |  |  |  |  |
| DIN+     | 2         | Analog in  | Noninverted data input. On-chip 50-Ω terminated to VCC                                                                                                                                                      |  |  |  |  |  |
| DIN-     | 3         | Analog in  | Inverted data input. On-chip $50-\Omega$ terminated to VCC                                                                                                                                                  |  |  |  |  |  |
| TH       | 5         | Analog in  | LOS threshold adjustment with resistor to GND.                                                                                                                                                              |  |  |  |  |  |
| DISABLE  | 6         | CMOS in    | Disables CML output stage when set to high level.                                                                                                                                                           |  |  |  |  |  |
| LOS      | 7         | CMOS out   | High level indicates that the input signal amplitude is below the programmed threshold level.                                                                                                               |  |  |  |  |  |
| GND      | 8, 16, EP | Supply     | Circuit ground. Exposed die pad (EP) must be grounded.                                                                                                                                                      |  |  |  |  |  |
| OUTPOL   | 9         | CMOS in    | Output data signal polarity select (internally pulled up): Setting to high level or leaving pin open selects normal polarity. Low level selects inverted polarity.                                          |  |  |  |  |  |
| DOUT-    | 10        | CML out    | Inverted data output. On-chip 50-Ω back-terminated to VCCO                                                                                                                                                  |  |  |  |  |  |
| DOUT+    | 11        | CML out    | Noninverted data output. On-chip 50-Ω back-terminated to VCCO                                                                                                                                               |  |  |  |  |  |
| VCCO     | 12        | Supply     | 3.3-V ±10% supply voltage for output stage                                                                                                                                                                  |  |  |  |  |  |
| RSSI     | 13        | Analog out | Analog output voltage proportional to the input data amplitude. Indicates the strength of the received signal (RSSI).                                                                                       |  |  |  |  |  |
| COC1     | 14        | Analog     | Offset cancellation filter capacitor terminal 1. Connect an additional filter capacitor between this pin and COC2 (pin 15). To disable the offset cancellation loop connect COC1 and COC2 (pins 14 and 15). |  |  |  |  |  |
| COC2     | 15        | Analog     | Offset cancellation filter capacitor terminal 2. Connect an additional filter capacitor between this pin and COC1 (pin 14). To disable the offset cancellation loop connect COC1 and COC2 (pins 14 and 15). |  |  |  |  |  |

### absolute maximum ratings

over operating free-air temperature range unless otherwise noted<sup>†</sup>

|                                                               |                                                                                     | VALUE     | UNIT     |
|---------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------|----------|
| VCC, VCCO                                                     | Supply voltage, See Note 1                                                          | -0.3 to 4 | V        |
| V <sub>DIN+</sub> , V <sub>DIN</sub>                          | Voltage at DIN+, DIN-, See Note 1                                                   | 0.5 to 4  | V        |
| VTH, DISABLE, LOS, OUTPOL, DOUT+, VDOUT-, VRSSI, VCOC1, VCOC2 | Voltage at TH, DISABLE, LOS, OUTPOL, DOUT+, DOUT-, RSSI, COC1, and COC2, See Note 1 | -0.3 to 4 | V        |
| VCOC_DIFF                                                     | Differential voltage between COC1 and COC2                                          | ±1        | V        |
| VDIN_DIFF                                                     | Differential voltage between DIN+ and DIN-                                          | ±2.5      | V        |
| ILOS                                                          | Current into LOS                                                                    | -1 to 9   | mA       |
| IDIN+, IDIN-, IDOUT+, IDOUT-                                  | Continuous current at inputs and outputs                                            | -25 to 25 | mA       |
| ESD                                                           | ESD rating at all pins                                                              | 3         | kV (HBM) |
| T <sub>J(max)</sub>                                           | Maximum junction temperature                                                        | 125       | °C       |
| T <sub>stg</sub>                                              | Storage temperature range                                                           | -65 to 85 | °C       |
| TA                                                            | Characterized free-air operating temperature range                                  | -40 to 85 | °C       |
| TL                                                            | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                        | 260       | °C       |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values are with respect to network ground terminal.



### recommended operating conditions

|                                                    | MIN | TYP | MAX | UNIT |
|----------------------------------------------------|-----|-----|-----|------|
| Supply voltage, V <sub>CC</sub> , V <sub>CCO</sub> | 3   | 3.3 | 3.6 | V    |
| Operating free-air temperature, T <sub>A</sub>     | -40 |     | 85  | °C   |

### dc electrical characteristics

over recommended operating conditions (unless otherwise noted), typical operating condition is at  $V_{CC} = 3.3 \text{ V}$  and  $T_A = 25^{\circ}C$ 

|                        | PARAMETER                              | TEST CONDITIONS                                                       | MIN                                                                            | TYP                                                           | MAX  | UNIT       |
|------------------------|----------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------|------|------------|
| Vcc,\co                | Supply voltage                         |                                                                       | 3                                                                              | 3.3                                                           | 3.6  | V          |
| Icc                    | Supply current                         | DISABLE = low (excludes CML output current)                           |                                                                                | 32                                                            | 40   | mA         |
|                        | Differential data autout value avaira  | DISABLE = high                                                        |                                                                                | 0.25                                                          | 10   | $mV_{p-p}$ |
| $V_{OD}$               | Differential data output voltage swing | DISABLE = low                                                         | 600                                                                            | 780                                                           | 1200 | $mV_{p-p}$ |
| r <sub>IN</sub> , rout | Data input/output resistance           | Single ended                                                          |                                                                                | 3 3.3<br>32<br>0.25<br>0 780<br>50<br>100<br>2800<br>±3%<br>3 |      | Ω          |
|                        | DOOL and and analysis                  | Input = 2 mV <sub>p-p</sub> , R <sub>RSSI</sub> $\geq$ 10 k $\Omega$  | 3 3.3<br>32<br>0.25<br>600 780<br>50<br>100<br>2800<br>±3%<br>3<br>1200<br>2.1 |                                                               |      |            |
|                        | RSSI output voltage                    | Input = 80 mV <sub>p-p</sub> , R <sub>RSSI</sub> $\geq$ 10 k $\Omega$ |                                                                                | 2800                                                          |      | mV         |
|                        | RSSI linearity                         | 20–dB input signal, V <sub>IN</sub> ≤ 80 mVpp                         |                                                                                | ±3%                                                           | ±8%  |            |
| V(IN_MIN)              | Data input sensitivity                 | BER < 10 <sup>-10</sup>                                               |                                                                                | 3                                                             | 5    | $mV_{p-p}$ |
| V(IN_MAX)              | Data input overload                    |                                                                       | 1200                                                                           |                                                               |      | $mV_{p-p}$ |
|                        | CMOS input high voltage                |                                                                       | 2.1                                                                            |                                                               |      | V          |
|                        | CMOS input low voltage                 |                                                                       |                                                                                |                                                               | 0.6  | V          |
|                        | LOS high voltage                       | I <sub>SINK</sub> = -30 μA                                            | 2.4                                                                            |                                                               |      | V          |
|                        | LOS low voltage                        | ISOURCE = 1 mA                                                        |                                                                                |                                                               | 0.4  | V          |
|                        | LOS hysteresis                         | 2 <sup>23</sup> –1 PRBS (at 2.5 Gbps and 155 Mbps)                    | 2.5                                                                            | 4.5                                                           |      | dB         |
| VTH                    | LOS assert threshold range             | 2 <sup>23</sup> –1 PRBS (at 2.5 Gbps and 155 Mbps)                    |                                                                                | 5-40                                                          |      | $mV_{p-p}$ |

### ac electrical characteristics

over recommended operating conditions (unless otherwise noted), typical operating condition is at  $V_{CC} = 3.3 \text{ V}$  and  $T_A = 25^{\circ}C$ 

|                | PARAMETER                        | TEST CONDITIONS                                        | MIN                                | TYP | MAX | UNIT              |  |  |
|----------------|----------------------------------|--------------------------------------------------------|------------------------------------|-----|-----|-------------------|--|--|
|                |                                  | C <sub>OC</sub> = open                                 |                                    | 45  | 70  |                   |  |  |
|                | Low frequency –3-dB bandwidth    | C <sub>OC</sub> = 100 nF                               |                                    | 0.8 |     | kHz               |  |  |
|                | Data rate                        |                                                        | 3.3                                |     |     | Gb/s              |  |  |
| ۷NI            | Input referred noise             |                                                        |                                    | 180 |     | $\mu V_{RMS}$     |  |  |
|                |                                  | K28.5 pattern at 3.3 Gbps                              |                                    | 8.5 | 25  |                   |  |  |
| <b>D</b> .     | D                                |                                                        | 9.3                                | 30  | ]   |                   |  |  |
| DJ             | Deterministic jitter, See Note 2 | K28.5 pattern at 2.1 Gbps                              |                                    | 7.8 | 25  | ps <sub>p-p</sub> |  |  |
|                |                                  | 2 <sup>23</sup> –1 PRBS equivalent pattern at 155 Mbps | RBS equivalent pattern at 155 Mbps |     |     |                   |  |  |
| D.             | D 1 ""                           | Input = 5 mVpp                                         |                                    | 6.5 |     |                   |  |  |
| RJ             | Random jitter                    | Input = 10 mVpp                                        |                                    | 3   |     | psRMS             |  |  |
| t <sub>r</sub> | Output rise time                 | 20% to 80%                                             |                                    | 60  | 85  | ps                |  |  |
| t <sub>f</sub> | Output fall time                 | 20% to 80%                                             |                                    | 60  | 85  | ps                |  |  |
| PSNR           | Power supply noise rejection     | f < 2 MHz                                              | 26                                 |     |     | dB                |  |  |
| tDIS           | Disable response time            |                                                        |                                    | 20  |     | ns                |  |  |
| tLOS           | LOS assert/deassert time         |                                                        | 2                                  |     | 100 | μs                |  |  |

NOTE 2: Deterministic jitter does not include pulse-width distortion due to residual small output offset voltage.



### **APPLICATION INFORMATION**

Figure 3 shows the ONET3301PA connected with an ac-coupled interface to the data signal source as well as to the output load.

Besides the ac-coupling capacitors,  $C_1$  through  $C_4$  in the input and output data signal lines, the only required external component is the LOS threshold setting resistor  $R_{TH}$ . In addition, an optional external filter capacitor  $(C_{OC})$  may be used if a lower cutoff frequency is desired.



Figure 3. Basic Application Circuit With AC-Coupled I/Os











## OUTPUT EYE-DIAGRAM AT 3.3 GBPS AND MINIMUM INPUT VOLTAGE (5 $mV_{p-p}$ )



OUTPUT EYE-DIAGRAM AT 3.3 GBPS AND MAXIMUM INPUT VOLTAGE (1200  $mV_{p-p}$ )



t - Time - 100 ps/Div

Figure 8

Figure 9

# OUTPUT EYE-DIAGRAM AT 3.3 GBPS, 85°C, AND MINIMUM INPUT VOLTAGE (5 $\mathrm{mV_{p-p}}$ )



Figure 10



### **OUTPUT EYE-DIAGRAM AT 2.5 GBPS AND** MINIMUM INPUT VOLTAGE (5 mV<sub>p-p</sub>)



Figure 11

### **OUTPUT EYE-DIAGRAM AT 2.5 GBPS AND** MAXIMUM INPUT VOLTAGE (1200 mV<sub>p-p</sub>)



Figure 12

### LOS ASSERT/DEASSERT VOLTAGE



### **DIFFERENTIAL INPUT RETURN GAIN**



### **DIFFERENTIAL OUTPUT RETURN GAIN FREQUENCY** 0 SDD22 - Differential Output Return Gain - dB -5 -10 -15 -20 -25 -30 -35 -40 -45 -50 0.1 5 f - Frequency - GHz Figure 15







9-Aug-2013

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                 |              | (4/5)          |         |
| ONET3301PARGTR   | NRND   | QFN          | RGT     | 16   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 301P<br>PYML   |         |
| ONET3301PARGTRG4 | NRND   | QFN          | RGT     | 16   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 301P<br>PYML   |         |
| ONET3301PARGTT   | NRND   | QFN          | RGT     | 16   |         | TBD                        | Call TI          | Call TI             | -40 to 85    | 301P<br>PYML   |         |
| ONET3301PARGTTG4 | NRND   | QFN          | RGT     | 16   |         | TBD                        | Call TI          | Call TI             | -40 to 85    | 301P<br>PYML   |         |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



### **PACKAGE OPTION ADDENDUM**

9-Aug-2013

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com 12-Aug-2013

### TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   | В0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ı | P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ONET3301PARGTR | QFN             | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 12-Aug-2013



#### \*All dimensions are nominal

| Device         | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|---------------------|-----|------|------|-------------|------------|-------------|--|
| ONET3301PARGTR | QFN                 | RGT | 16   | 3000 | 338.1       | 338.1      | 20.6        |  |

# RGT (S-PVQFN-N16) PLASTIC QUAD FLATPACK NO-LEAD 3,15 2,85 - A В 3,15 2,85 PIN 1 INDEX AREA TOP AND BOTTOM 0,20 REF. SEATING PLANE 0,08 0,05 0,00 Ċ 16 THERMAL PAD SIZE AND SHAPE SHOWN ON SEPARATE SHEET

NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

12

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.

13

- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

16X  $\frac{0,30}{0,18}$ 

0,50

0,10 M C A B 0,05 M C

4203495/H 10/11

F. Falls within JEDEC MO-220.



### RGT (S-PVQFN-N16)

### PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206349-2/T 05/13

NOTE: All linear dimensions are in millimeters



### RGT (S-PVQFN-N16)

### PLASTIC QUAD FLATPACK NO-LEAD



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>