## +1.8 V to +5.5V, $5 \Omega$, Single SPDT Analog Switch

## ISL54500

The Intersil ISL54500 device is a low ON-resistance, low voltage, bidirectional, single pole/double throw (SPDT) analog switch designed to operate from a single +1.8 V to +5.5 V supply. Targeted applications include battery powered equipment that benefit from low ON-resistance and fast switching speeds ( $\mathrm{t}_{\mathrm{ON}}=22 \mathrm{~ns}, \mathrm{t}_{\mathrm{OFF}}=15 \mathrm{~ns}$ ). The digital logic input is 1.8V CMOS compatible when using a single +3 V supply.

Cell phones, for example, often face ASIC functionality limitations. The number of analog input or GPIO pins may be limited and digital geometries are not well suited to analog switch performance. This part may be used to "mux-in" additional functionality while reducing ASIC design risk. The ISL54500 is offered in the 6 Ld $1.2 \mathrm{mmx1.0mmx0.4mm}$ pitch $\mu$ TDFN package, and 6 Ld SOT-23 package, alleviating board space limitations.

The ISL54500 is a committed SPDT that consists of one normally open (NO) and one normally closed (NC) switch. This configuration can also be used as a 2-to-1 multiplexer.

TABLE 1. FEATURES AT A GLANCE

|  | ISL54500 |
| :---: | :---: |
| Number of Switches | 1 |
| $\mathbf{S W}$ | SPDT or $2-1$ MUX |
| $\mathbf{1 . 8 V}$ roN | $12 \Omega$ |
| $\mathbf{1 . 8 V}$ toN/tOFF | $70 \mathrm{~ns} / 52 \mathrm{~ns}$ |
| $\mathbf{3 V}$ roN | $6.0 \Omega$ |
| $\mathbf{3 V}$ toN/toFF | $30 \mathrm{~ns} / 20 \mathrm{~ns}$ |
| $\mathbf{5 V}$ roN | $5.0 \Omega$ |
| $\mathbf{5 V}$ toN/toFF | $22 \mathrm{~ns} / 15 \mathrm{~ns}$ |
| Packages | 6 Ld $\mu$ TDFN, 6 Ld SOT- 23 |

## Features

- ON-resistance (ron)
- $\mathrm{V}_{\mathrm{CC}}=+5.0 \mathrm{~V}$
$5.0 \Omega$
$-\mathrm{V}_{\mathrm{CC}}=+3.0 \mathrm{~V}$ $7.0 \Omega$
- $\mathrm{V}_{\mathrm{CC}}=+1.8 \mathrm{~V}$ $13 \Omega$
- ron Matching Between Channels . . . . . . . . . 46m
- ron Flatness (+4.5V Supply) . . . . . . . . . . . . . $1.1 \Omega$
- Single Supply Operation . . . . . . . . +1.8 V to +5.5 V
- Fast Switching Action (+4.5V Supply)
- ton . . . . . . . . . . . . . . . . . . . . . . . . . . . $22 n s$
- toff . . . . . . . . . . . . . . . . . . . . . . . . $15 n s$
- Guaranteed Break-Before-Make
- ESD HBM Rating
- 1.8V, CMOS logic compatible (+3V supply)
- Available in 6 Ld $\mu$ TDFN and 6 Ld SOT-23 Packages
- Pb-free Available (RoHS compliant)


## Applications

- Battery powered, handheld, and portable equipment
- Cellular/Mobile Phones
- Pagers
- Laptops, notebooks, palmtops
- Portable Test and Measurement
- Medical Equipment
- Audio and Video Switching


## Related Literature

- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"


## Ordering Information

| PART NUMBER <br> (Notes 1, 4) | PART MARKING | TEMP. RANGE <br> ( ${ }^{\circ}$ C) | PACKAGE <br> (Pb-Free) <br> (Tape and Reel) | PKG. DWG. \# |
| :--- | :--- | :---: | :--- | :--- |
| ISL54500IRUZ-T (Note 2) | 0 | -40 to +85 | 6 Ld $\mu$ TDFN | L6.1.2×1.0A |
| ISL54500I HZ-T (Note 3) | 4500 | -40 to +85 | 6 Ld SOT-23 | MDP0038 |

NOTES:

1. Please refer to TB347 for details on reel specifications.
2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and NiPdAu plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.
3. These Intersil Pb -free plastic packaged products employ special Pb -free material sets, molding compounds/die attach materials, and $100 \%$ matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.
4. For Moisture Sensitivity Level (MSL), please see device information page for ISL54500. For more information on MSL please see techbrief TB363.

## Pin Configuration (Note 5)



NOTE:
5. Switches Shown for Logic "0" Input.

## Truth Table

| LOGIC | PIN NC | PIN NO |
| :---: | :---: | :---: |
| 0 | ON | OFF |
| 1 | OFF | ON |

NOTE: Logic " 0 " $\leq 0.5 \mathrm{~V}$. Logic " 1 " $\geq 1.4 \mathrm{~V}$ with a 3 V supply.

ISL54500
(6 LD SOT-23)
TOP VIEW


## Pin Descriptions

| NAME | $\mu$ TDFN PIN NUMBER | $\begin{array}{\|l} \text { SOT-23 } \\ \text { PIN } \\ \text { NUMBER } \end{array}$ | FUNCTION |
| :---: | :---: | :---: | :---: |
| V+ | 5 | 4 | System Power Supply Input $(+1.8 \mathrm{~V}$ to $+5.5 \mathrm{~V})$ |
| GND | 2 | 6 | Ground Connection |
| IN | 6 | 2 | Digital Control Input |
| COM | 4 | 5 | Analog Switch Common Pin |
| NO | 1 | 3 | Analog Switch Normally Open Pin |
| NC | 3 | 1 | Analog Switch Normally Closed Pin |


| Absolute Maximum Ratings |  |
| :---: | :---: |
| V+ to GND | -0.5 to 6.5V |
| Input Voltages |  |
| NO, NC, IN (Note 6) | -0.5 to ((V+) + 0.5V) |
| Output Voltages |  |
| COM (Note 6) | -0.5 to ((V+) + 0.5V) |
| Continuous Current NO, NC, or COM. | $\pm 300 \mathrm{~mA}$ |
| Peak Current NO, NC, or COM |  |
| (Pulsed 1ms, 10\% Duty Cycle, Max) | $\pm 500 \mathrm{~mA}$ |
| ESD Rating: |  |
| Human Body Model | $>6 \mathrm{kV}$ |
| Machine Model. | >200V |
| Charged Device Model | . $>2.2 \mathrm{kV}$ |

## Thermal Information

Thermal Resistance (Typical) 6 Ld $\mu$ TDFN Package (Notes 7, 9). . $239.2 \quad 111.6$ 6 Ld SOT-23 Package (Note 8, 9) . . 260120
Maximum Junction Temperature (Plastic Package). . $+150^{\circ} \mathrm{C}$ Maximum Storage Temperature Range. . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Pb-free reflow profile. . . . . . . . . . . . . . . . . . . see link below http://www.intersil.com/pbfree/Pb-FreeReflow.asp

## Operating Conditions

| V+ (Positive DC Supply Voltage) | 1.8 V to 5.5 V |
| :---: | :---: |
| Analog Signal Range | OV to V+ |
| $\mathrm{V}_{\text {IN }}$ ( Digital Logic Input Voltage (IN) | OV to V+ |
|  | ${ }^{\circ} \mathrm{C}$ to $+85^{\circ}$ |

1.8 V to 5.5 V

Analog Signal Range . . . . . . . . . . . . . . . . . . . . . . OV to V+
$V_{\text {IN }}$ (Digital Logic Input Voltage (IN) . . . . . . . . . . . OV to V+
Temperature Range . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.
NOTES:
6. Signals on NC, NO, IN, or COM exceeding V+ or GND are clamped by internal diodes. Limit forward diode current to maximum current ratings.
7. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
8. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
9. For $\theta_{J C}$, the "case temp" location is taken at the package top center.

## Electrical Specifications - 5V Supply

Test Conditions: $\mathrm{V}+=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 10), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | $\begin{array}{c\|} \hline \text { MIN } \\ \text { (Notes 11, 12) } \end{array}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 11, 12) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON-Resistance, ron | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V}$ to V+, (Note 14, See Figure 5) | 25 | - | 4.2 | 5 | $\Omega$ |
|  |  | Full | - | - | 6 | $\Omega$ |
| ron Matching Between Channels, $\Delta$ ron | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I} \mathrm{ICOM}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \\ & \mathrm{V}_{\mathrm{NC}}=2.5 \mathrm{~V}(\text { Note } 14) \end{aligned}$ | 25 | - | 0.046 | 0.2 | $\Omega$ |
|  |  | Full | - | - | 0.3 | $\Omega$ |
| ron Flatness, $\mathrm{r}_{\text {FLAT( }}$ ON) | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\text {com }}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V} \\ & \text { to } \mathrm{V}+,(\text { Notes } 13,14) \end{aligned}$ | 25 | - | 1.1 | 1.3 | $\Omega$ |
|  |  | Full | - | - | 1.5 | $\Omega$ |
| NO or NC OFF Leakage Current, ${ }^{\prime}$ NO(OFF) or $I^{\prime} \mathrm{NC}($ OFF) | $\begin{aligned} & \mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=0.3 \mathrm{~V}, 5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \\ & \mathrm{V}_{\mathrm{NC}}=5 \mathrm{~V}, 0.3 \mathrm{~V} \end{aligned}$ | 25 | -25 | 1.2 | 25 | nA |
|  |  | Full | -150 | - | 150 | nA |
| COM ON Leakage Current, ${ }^{1}$ COM(ON) | $\begin{aligned} & \mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}=0.3 \mathrm{~V}, 5 \mathrm{~V} \text {, or } \mathrm{V}_{\mathrm{NO}} \text { or } \\ & \mathrm{V}_{\mathrm{NC}}=0.3 \mathrm{~V}, 5 \mathrm{~V} \text {, or Floating } \end{aligned}$ | 25 | -30 | 1.7 | 30 | nA |
|  |  | Full | -300 | - | 300 | nA |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn- ON Time, ton | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { See Figure 1) } \end{aligned}$ | 25 | - | 22 | - | ns |
|  |  | Full | - | 23 | - | ns |
| Turn- OFF Time, toff | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { See Figure } 1) \end{aligned}$ | 25 | - | 15 | - | ns |
|  |  | Full | - | 15 | - | ns |
| Break-Before-Make Time Delay, ${ }^{\mathrm{t}} \mathrm{D}$ | $\begin{aligned} & \mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=3.0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { See Figure } 3) \end{aligned}$ | Full | - | 18 | - | ns |
| Charge Injection, Q | $\mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}$ (See Figure 2) | 25 | - | 16 | - | pC |
| OFF-Isolation | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz} \\ & \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}_{\mathrm{P}-\mathrm{P}} \text { (See Figure 4) } \end{aligned}$ | 25 | - | 75 | - | dB |
| Total Harmonic Distortion | $\mathrm{f}=20 \mathrm{~Hz}$ to $20 \mathrm{kHz}, \mathrm{V}_{\text {COM }}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P},} \mathrm{R}_{\mathrm{L}}=32 \Omega$ | 25 | - | 0.12 | - | \% |

## Electrical Specifications - 5V Supply

Test Conditions: $\mathrm{V}+=+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.8 \mathrm{~V}$ (Note 10), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | $\begin{gathered} \text { MIN } \\ \text { (Notes 11, 12) } \end{gathered}$ | TYP | $\begin{array}{\|c\|} \hline \text { MAX } \\ \text { (Notes 11, 12) } \end{array}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Total Harmonic Distortion | $\begin{aligned} & \mathrm{f}=20 \mathrm{~Hz} \text { to } 20 \mathrm{kHz}, \mathrm{~V}_{\mathrm{COM}}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P},} \\ & \mathrm{R}_{\mathrm{L}}=600 \Omega \end{aligned}$ | 25 | - | 0.01 | - | \% |
| -3dB Bandwidth | Signal $=0 \mathrm{dBm}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ | 25 | - | 350 | - | MHz |
| NO or NC OFF Capacitance, COFF | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{NO}} \text { or } \\ & \left.\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V} \text { (See Figure } 7\right) \end{aligned}$ | 25 | - | 6 | - | pF |
| COM ON Capacitance, CCOM(ON) | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{NO}} \text { or } \\ & \left.\mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V} \text { (See Figure } 7\right) \end{aligned}$ | 25 | - | 12 | - | pF |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range |  | Full | 1.8 | - | 5.5 | V |
| Positive Supply Current, I+ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | 25 | - | 0.02 | 0.1 | $\mu \mathrm{A}$ |
|  |  | Full | - | 0.5 | 2.5 | $\mu \mathrm{A}$ |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | - | 0.8 | V |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 2.4 | - | - | V |
| Input Current, I ${ }_{\text {INH, }}$ I INL | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -0.1 | 0.044 | 0.1 | $\mu \mathrm{A}$ |

## Electrical Specifications - 3V Supply

Test Conditions: $\mathrm{V}+=+2.7 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.5 \mathrm{~V}$ (Note 10), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDITIONS | TEMP $\left({ }^{\circ} \mathrm{C}\right)$ | $\begin{gathered} \text { MIN } \\ \text { (Notes 11, 12) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 11, 12) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON-Resistance, ron | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V} \\ & \text { to } \mathrm{V}+\text {, (Note 14, See Figure 5) } \end{aligned}$ | 25 | - | 6.3 | 7 | $\Omega$ |
|  |  | Full | - | - | 8 | $\Omega$ |
| ron Matching Between Channels, $\Delta r_{\text {ON }}$ | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \\ & \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}(\text { Note } 14) \end{aligned}$ | 25 | - | 0.05 | 0.3 | $\Omega$ |
|  |  | Full | - | - | 0.4 | $\Omega$ |
| ron Flatness, r riAt(on) | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V} \\ & \text { to } \mathrm{V}+\text {, (Notes } 13,14) \end{aligned}$ | 25 | - | 1.8 | 2.3 | $\Omega$ |
|  |  | Full | - | - | 2.5 | $\Omega$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn- ON Time, ton | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { See Figure } 1) \end{aligned}$ | 25 | - | 28 | - | ns |
|  |  | Full | - | 30 | - | ns |
| Turn-OFF Time, toff | $\begin{aligned} & \mathrm{V}+=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { See Figure } 1) \end{aligned}$ | 25 | - | 20 | - | ns |
|  |  | Full | - | 30 | - | ns |
| Break-Before-Make Time Delay, $\mathrm{t}_{\mathrm{D}}$ | $\begin{aligned} & \mathrm{V}+=3.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { See Figure } 3) \end{aligned}$ | Full | - | 22 | - | ns |
| Charge Injection, Q | $\mathrm{V}_{\mathrm{G}}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{G}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}$ (See Figure 2) | 25 | - | 12 | - | pC |
| OFF-Isolation | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=50 \Omega, C_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{COM}}=1 \mathrm{~V}_{\mathrm{P}-\mathrm{p}} \\ & \text { (See Figure 4) } \end{aligned}$ | 25 | - | 75 | - | dB |
| Total Harmonic Distortion | $\mathrm{f}=20 \mathrm{~Hz}$ to $20 \mathrm{kHz}, \mathrm{V}_{\text {COM }}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P},} \mathrm{R}_{\mathrm{L}}=32 \Omega$ | 25 | - | 0.4 | - | \% |
| Total Harmonic Distortion | $\begin{aligned} & \mathrm{f}=20 \mathrm{~Hz} \text { to } 20 \mathrm{kHz}, \mathrm{~V}_{\mathrm{COM}}=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P}} \\ & \mathrm{R}_{\mathrm{L}}=600 \Omega \end{aligned}$ | 25 | - | 0.053 | - | \% |
| -3dB Bandwidth | Signal $=0 \mathrm{dBM}, \mathrm{R}_{\mathrm{L}}=50 \Omega$ | 25 | - | 350 | - | MHz |
| NO or NC OFF Capacitance, Coff | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V} \\ & \text { (See Figure 7) } \end{aligned}$ | 25 | - | 6 | - | pF |
| COM ON Capacitance, CCOM(ON) | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=\mathrm{V}_{\mathrm{COM}}=0 \mathrm{~V} \\ & \text { (See Figure 7) } \end{aligned}$ | 25 | - | 12 | - | pF |

## Electrical Specifications - 3V Supply

Test Conditions: $\mathrm{V}+=+2.7 \mathrm{~V}$ to $+3.6 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.5 \mathrm{~V}$ (Note 10), Unless Otherwise Specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDITIONS | TEMP $\left({ }^{\circ} \mathrm{C}\right)$ | $\begin{gathered} \text { MIN } \\ \text { (Notes 11, 12) } \end{gathered}$ | TYP | MAX (Notes 11, 12) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Positive Supply Current, I+ | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | 25 | - | 0.02 | - | $\mu \mathrm{A}$ |
|  |  | Full | - | 0.11 | - | $\mu \mathrm{A}$ |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | - | 0.5 | V |
| Input Voltage High, $\mathrm{V}_{\text {INH }}$ |  | Full | 1.4 | - | - | V |
| Input Current, I INH, I INL | $\mathrm{V}+=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}+$ | Full | -0.1 | 0.049 | 0.1 | $\mu \mathrm{A}$ |

## Electrical Specifications -1.8V Supply Test Conditions: $\mathrm{V}+=+1.8 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1 \mathrm{~V}, \mathrm{~V}_{\mathrm{INL}}=0.4 \mathrm{~V}$ (Note 10),

 Unless Otherwise Specified.| PARAMETER | TEST CONDITIONS | $\begin{gathered} \text { TEMP } \\ \left({ }^{\circ} \mathrm{C}\right) \end{gathered}$ | $\begin{gathered} \text { MIN } \\ \text { (Notes 11, 12) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Notes 11, 12) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Analog Signal Range, $\mathrm{V}_{\text {ANALOG }}$ |  | Full | 0 | - | V+ | V |
| ON-Resistance, ron | $\mathrm{V}+=1.8 \mathrm{~V}, \mathrm{I}_{\mathrm{COM}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=0 \mathrm{~V}$ to $\mathrm{V}+$, (Note 14, See Figure 5) | 25 | - | 11.9 | 12.8 | $\Omega$ |
|  |  | Full | - | - | 13.8 | $\Omega$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn- ON Time, ${ }^{\text {toN }}$ | $\begin{aligned} & \mathrm{V}+=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { See Figure } 1) \end{aligned}$ | 25 | - | 70 | - | ns |
|  |  | Full | - | 130 | - | ns |
| Turn- OFF Time, ${ }^{\text {tofF }}$ | $\begin{aligned} & \mathrm{V}+=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { See Figure } 1) \end{aligned}$ | 25 | - | 52 | - | ns |
|  |  | Full | - | 100 | - | ns |
| Break-Before-Make Time Delay, ${ }^{t} D$ | $\begin{aligned} & \mathrm{V}+=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{NO}} \text { or } \mathrm{V}_{\mathrm{NC}}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}(\text { See Figure 3) } \end{aligned}$ | Full | - | 42 | - | ns |
| Charge Injection, Q | $\mathrm{V}_{\mathrm{G}}=0, \mathrm{R}_{\mathrm{G}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}$ (See Figure 2) | 25 | - | 5.8 | - | pC |
| DIGITAL INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Input Voltage Low, $\mathrm{V}_{\text {INL }}$ |  | Full | - | - | 0.4 | V |
| Input Voltage High, V ${ }_{\text {INH }}$ |  | Full | 1 | - | - | V |

NOTES:
10. $\mathrm{V}_{I N}=$ input voltage to perform proper function.
11. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
12. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.
13. Flatness is defined as the difference between maximum and minimum value of on-resistance over the specified analog signal range.
14. Limits established by characterization and are not production tested.

## ISL54500

## Test Circuits and Waveforms



Note: Logic input waveform is inverted for switches that have the opposite logic sense.


Note: Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.

$$
V_{\mathrm{OUT}}^{\text {ance. }}=\mathrm{V}_{(\mathrm{NO} \text { or } N C)} \frac{R_{L}}{R_{L}+r_{(O N)}}
$$

FIGURE 1B. TEST CIRCUIT

FIGURE 1A. MEASUREMENT POINTS
FIGURE 1. SWITCHING TIMES


FIGURE 2A. MEASUREMENT POINTS


FIGURE 2B. TEST CIRCUIT

FIGURE 2. CHARGE INJECTION


FIGURE 3. BREAK-BEFORE-MAKE TIME

## Test Circuits and Waveforms (Continued)



FIGURE 4. OFF-ISOLATION TEST CIRCUIT


FIGURE 6. CROSSTALK TEST CIRCUIT

## Detailed Description

The ISL54500 is a bi-directional, single pole/double throw (SPDT) analog switch that offers precise switching capability from a single 1.8 V to 5.5 V supply with low ON-resistance ( $5 \Omega$ ) and high speed operation ( $\mathrm{t}_{\mathrm{ON}}=22 \mathrm{~ns}$, $\mathrm{t}_{\text {OFF }}=15 \mathrm{~ns}$ ). The device is especially well suited for portable battery powered equipment due to its low operating supply voltage (1.8V), low power consumption $(0.11 \mu \mathrm{~W})$, low leakage currents (300nA max) and small $\mu$ TDFN and SOT- 23 packages. The low ON-resistance and ron flatness provide very low insertion loss and distortion to application that require signal reproduction.

## External V+ Series Resistor

For improved ESD and latch-up immunity Intersil recommends adding a $100 \Omega$ resistor in series with the V+ power supply pin of the ISL54050 IC (see Figure 8).
During an overvoltage transient event (such as occurs during system level IEC 61000 ESD testing), substrate currents can be generated in the IC that can trigger


FIGURE 5. ron TEST CIRCUIT


FIGURE 7. CAPACITANCE TEST CIRCUIT
parasitic SCR structures to turn ON, creating a low impedance path from the V+ power supply to ground. This will result in a significant amount of current flow in the IC, which can potentially create a latch-up state or permanently damage the IC. The external V+ resistor limits the current during this over-stress situation and has been found to prevent latch-up or destructive damage for many over voltage transient events.
Under normal operation, the sub-microamp IDD current of the IC produces an insignificant voltage drop across the $100 \Omega$ series resistor resulting in no impact to switch operation or performance.


FIGURE 8. $\mathrm{V}+$ SERIES RESISTOR FOR ENHANCED ESD AND LATCH-UP IMMUNITY

## Supply Sequencing And Overvoltage Protection

With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents, which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to V+ and to GND (see Figure 9). To prevent forward biasing these diodes, $\mathrm{V}+$ must be applied before any input signals, and the input signal voltages must remain between V+ and GND.
If these conditions cannot be guaranteed then precautions must be implemented to prohibit the current and voltage at the logic pin and signal pins from exceeding the maximum ratings of the switch. The following two methods can be used to provide additional protection to limit the current in the event that the voltage at a signal pin or logic pin goes below ground or above the $\mathrm{V}+$ rail.
Logic inputs can easily be protected by adding a $1 \mathrm{k} \Omega$ resistor in series with the input (see Figure 9). The resistor limits the input current below the threshold that produces permanent damage, and the sub-microamp input current produces an insignificant voltage drop during normal operation.
This method is not acceptable for the signal path inputs. Adding a series resistor to the switch input defeats the purpose of using a low ron switch. Connecting Schottky diodes to the signal pins (as shown in Figure 9) will shunt the fault current to the supply or to ground, thereby protecting the switch. These Schottky diodes must be sized to handle the expected fault current.


FIGURE 9. OVERVOLTAGE PROTECTION

## Power-Supply Considerations

The ISL54500 construction is typical of most single supply CMOS analog switches, in that they have two supply pins: V+ and GND. V+ and GND drive the internal CMOS switches and set their analog voltage limits. Unlike switches with a 4 V maximum supply voltage, the ISL54500 5.5 V maximum supply voltage provides plenty of room for the $10 \%$ tolerance of 3.6 V supplies, as well as room for overshoot and noise spikes.
The minimum recommended supply voltage is 1.8 V but the part will operate with a supply below 1.8 V . It is important to note that the input signal range, switching times, and ON-resistance degrade at lower supply voltages. Refer to the "Electrical Specifications" tables starting on page 3 and the "Typical Performance Curves" starting on page 9 for details.
V+ and GND also power the internal logic and level shifters. The level shifters convert the input logic levels to switched V+ and GND signals to drive the analog switch gate terminals.
This family of switches cannot be operated with bipolar supplies because the input switching point becomes negative in this configuration.

## Logic-Level Thresholds

This switch family is 1.8 V CMOS compatible ( 0.5 V and 1.4 V ) over a supply range of 2 V to 3.6 V (see Figure 16). At 3.6 V the $\mathrm{V}_{\mathrm{IH}}$ level is about 0.98 V . This is still below the 1.8 V CMOS guaranteed high output minimum level of 1.4 V , but noise margin is reduced.

The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. Driving the digital input signals from GND to V+ with a fast transition time minimizes power dissipation.

## High-Frequency Performance

In $50 \Omega$ systems, the ISL54500 has a -3dB bandwidth of 350 MHz (see Figure 17). The frequency response is
very consistent over a wide $\mathrm{V}+$ range, and for varying analog signal levels.
An OFF switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feedthrough from a switch's input to its output. Off-isolation is the resistance to this feedthrough, while crosstalk indicates the amount of feedthrough from one switch to another. Figure 18 details the high off-isolation provided by this family. At 1 MHz , of-isolation is about 75 dB in $50 \Omega$ systems, decreasing approximately 20 dB per decade as frequency increases. Higher load impedances decrease off-isolation due to the voltage divider action of the switch OFF impedance and the load impedance.

## Leakage Considerations

ESD protection diodes are internally connected between each analog-signal pin and both V+ and GND.

One of these diodes conducts if any analog signal exceeds V+ or GND.
Virtually all the analog leakage current comes from the ESD diodes to V+ or GND. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased by either V+ or GND and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the V+ and GND pins constitutes the analog-signal-path leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog signal paths and V+ or GND.

Typical Performance Curves $T_{A}=+25^{\circ} \mathrm{C}$, Unless otherwise specified


FIGURE 10. ON-RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE


FIGURE 12. ON-RESISTANCE vs SWITCH VOLTAGE


FIGURE 11. ON-RESISTANCE vs SWITCH VOLTAGE


FIGURE 13. ON-RESISTANCE vs SWITCH VOLTAGE

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 14. TURN-ON TIME vs SUPPLY VOLTAGE


FIGURE 16. DIGITAL SWITCHING POINT vs SUPPLY VOLTAGE


FIGURE 15. TURN-OFF TIME vs SUPPLY VOLTAGE


FIGURE 17. FREQUENCY RESPONSE

## Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)



FIGURE 18. OFF-ISOLATION


FIGURE 19. CHARGE INJECTION vs SWITCH VOLTAGE

## Die Characteristics

## SUBSTRATE POTENTIAL (POWERED UP): <br> GND

TRANSISTOR COUNT:

## PROCESS:

Submicron CMOS

## SOT-23 Package Family



MDP0038
SOT-23 PACKAGE FAMILY

| SYMBOL | MILLIMETERS |  |  |
| :---: | :---: | :---: | :---: |
|  | SOT23-5 | SOT23-6 |  |
| A | 1.45 | 1.45 | MAX |
| A1 | 0.10 | 0.10 | $\pm 0.05$ |
| A2 | 1.14 | 1.14 | $\pm 0.15$ |
| b | 0.40 | 0.40 | $\pm 0.05$ |
| c | 0.14 | 0.14 | $\pm 0.06$ |
| D | 2.90 | 2.90 | Basic |
| E | 2.80 | 2.80 | Basic |
| E1 | 1.60 | 1.60 | Basic |
| e | 0.95 | 0.95 | Basic |
| e1 | 1.90 | 1.90 | Basic |
| L | 0.45 | 0.45 | $\pm 0.10$ |
| L1 | 0.60 | 0.60 | Reference |
| N | 5 | 6 | Reference |

NOTES:
15. Plastic or metal protrusions of 0.25 mm maximum per side are not included.
16. Plastic interlead protrusions of 0.25 mm maximum per side are not included.
17. This dimension is measured at Datum Plane " H ".
18. Dimensioning and tolerancing per ASME Y14.5M-1994.
19. Index area - Pin \#1 I.D. will be located within the indicated zone (SOT23-6 only).
20. SOT23-5 version has no center lead (shown as a dashed line).

For additional products, see www.intersil.com/product_tree
Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at www.intersil.com/design/quality


#### Abstract

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.


For information regarding Intersil Corporation and its products, see www.intersil.com

## Ultra Thin Dual Flat No-Lead Plastic Package (UTDFN)



L6.1.2x1.0A
6 LEAD ULTRA THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE

| SYMBOL | MILLIMETERS |  |  | NOTES |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOMINAL | MAX |  |
| A | 0.45 | 0.50 | 0.55 | - |
| A1 | - | - | 0.05 | - |
| A3 | 0.127 REF |  |  | - |
| b | 0.15 | 0.20 | 0.25 | 5 |
| D | 0.95 | 1.00 | 1.05 | - |
| E | 1.15 | 1.20 | 1.25 | - |
| e | 0.40 BSC |  |  | - |
| L | 0.30 | 0.35 | 0.40 | - |
| L1 | 0.40 | 0.45 | 0.50 | - |
| N |  | 6 |  | 2 |
| Ne |  | 3 |  | 3 |
| $\theta$ | 0 | - | 12 | 4 |

Rev. 2 8/06
NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.51994.
2. $N$ is the number of terminals.
3. Ne refers to the number of terminals on $E$ side.
4. All dimensions are in millimeters. Angles are in degrees.
5. Dimension b applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
6. The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Maximum package warpage is 0.05 mm .
8. Maximum allowable burrs is 0.076 mm in all directions.
9. JEDEC Reference MO-255.
10. For additional information, to assist with the PCB Land Pattern Design effort, see Intersil Technical Brief TB389.
