

# PCM Repeaters

# **RPT-82/RPT-83**

#### **FEATURES**

- Automatic ALBO Function
- Clock-Shutdown Circuit (RPT-83)
- Low-Power Operation (100mW)
- Pin Compatible with XR-C277

#### **GENERAL DESCRIPTION**

The RPT-82/83 are integrated circuits that perform the active functions required for regenerative PCM repeaters. They can operate from less than 100kHz to greater than 3MHz. In PCM systems, information is transmitted by the presence or absence of bipolar pulses in specified time slots. The RPT-82/83 repeaters automatically adjust gain to optimize signal levels, determine if a pulse is present or not, and retransmit the reconstructed pulses.

The difference between the RPT-82 and the RPT-83 is that the RPT-83 contains a **clock-shutdown circuit**. This shutdown circuit senses the incoming signal level and disables the clock

drive if the incoming signal is below the level where accurate reconstruction is possible. This prevents noise or cross-talk from appearing as a valid signal that would be retransmitted.

#### PIN CONNECTIONS & ORDERING INFORMATION



HERMETIC DIP RPT82FQ RPT83FQ SO RPT82FS RPT83FS

#### **RPT-83 SIMPLIFIED SCHEMATIC**



| ABSOLUTE MAXIMUM RATINGS                        |                  |
|-------------------------------------------------|------------------|
| Pin 10 to Pin 7 or 6                            | ±16.0V, -0.2V    |
| Pin 15 to Pin 7 or 6                            | 8.0V, -0.2V      |
| Maximum Voltage at Pins 8 or 9                  | 30V, -0.2V       |
| Maximum Voltage at Pins 2, 3, 4, 5, 11, 12, 14. | V <sub>CC2</sub> |
| Maximum Sinking Current at Pin 8 or 9           |                  |
| Operating Temperature Range                     | -40°C to +85°C   |
| Storage Temperature Range                       | 65°C to +150°C   |
| Lead Solding Temperature                        |                  |

|                          |                          | 150°C  |
|--------------------------|--------------------------|--------|
| ⊖ <sub>jA</sub> (Note 1) | Θ <sub>jc</sub>          | UNITS  |
| 100                      | 16                       | °C/W   |
| 111                      | 35                       | °C/W   |
|                          | Θ <sub>jA</sub> (Note 1) | 100 16 |

Θ<sub>jA</sub> is specified for worst case mounting conditions, i.e., Θ<sub>jA</sub> is specified for device in socket for CerDIP package; Θ<sub>jA</sub> is specified for device soldered to printed circuit board for SO package.

**ELECTRICAL CHARACTERISTICS** at  $V_{CC1}$  = 4.4V,  $V_{CC2}$  = 6.8V, -40°C  $\leq$  T<sub>A</sub>  $\leq$  +85°C, unless otherwise noted.  $V_{PIN 6}$  =  $V_{PIN 7}$  =  $V_{PIN 13}$  = GND.

| PARAMETER                                                              |                                     |                                                                                     | RPT-82/RPT-83 |      |      |       |  |
|------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------|---------------|------|------|-------|--|
|                                                                        | SYMBOL                              | CONDITIONS                                                                          | MIN           | TYP  | MAX  | UNITS |  |
| SUPPLY                                                                 |                                     |                                                                                     |               |      |      |       |  |
| Supply Current                                                         | l <sub>CC1</sub>                    | T <sub>A</sub> = +25°C (Note 1)                                                     | 5.0           | 8.5  | 9.5  | mA    |  |
| Supply Current                                                         | I <sub>CC2</sub>                    | T <sub>A</sub> = +25°C (Note 1)                                                     | 1.0           | 2.5  | 3.5  | mA    |  |
| Total Supply Current                                                   | I <sub>CC1</sub> + I <sub>CC2</sub> | T <sub>A</sub> = +25°C (Note 1)                                                     | 6             | 11   | 13   | mA_   |  |
| PREAMPLIFIER                                                           |                                     |                                                                                     |               |      |      |       |  |
| Preamplifier Open-Loop Gain ΔV <sub>PIN 5</sub><br>ΔV <sub>PIN 2</sub> | A <sub>o</sub>                      | Measure ΔV <sub>Pin 2</sub> necessary to change pins from 1.9V to 3.2V              | 44            | 48   | 51   | dB    |  |
| Preamplifier Bandwidth                                                 | B <sub>w</sub>                      | 3dB Points (Note 2)                                                                 | 3             | 5    |      | MHz   |  |
| Preamplifier Input Impedance                                           | Z <sub>IN</sub>                     |                                                                                     | -             | 600  |      | kΩ    |  |
| Preamplifier Input Offset Voltage                                      | Vos                                 | V <sub>PIN 2</sub> - V <sub>PIN 3</sub> (Note 1)                                    |               | 1    | 15   | mV    |  |
| Preamplifier Output Impedance                                          | Z <sub>out</sub>                    | (Note 2)                                                                            | -             | 80   | 150  | Ω     |  |
| Preamplifier Output High                                               | V <sub>OHA</sub>                    | $V_{PIN 4}$ with $V_{PIN 2} = 2.5V$ , $V_{PIN 3} = 2.7V$ , $T_A = +25$ °C           | 3.35          | 3.45 | 3.75 | · V   |  |
| Preamplifier Output Low                                                | V <sub>OLA</sub>                    | $V_{PIN 4}$ with $V_{PIN 2} = 2.5V$ , $V_{PIN 3} = 2.3V$ , $T_A = +25$ °C           | 1.0           | 1.4  | 1.45 | V     |  |
| Preamplier Input Bias Current                                          | I <sub>B</sub>                      | I <sub>PIN 2</sub> or I <sub>PIN 3</sub> (Note 1)                                   | _             | 1    | 4    | μА    |  |
| Preamplifier Input Offset Current                                      | los                                 | I <sub>PIN 2</sub> - I <sub>PIN 3</sub> (Note 1)                                    | _             | 0.05 | 2    | μΑ    |  |
| OUTPUT DRIVE                                                           |                                     |                                                                                     |               |      |      |       |  |
| Output Voltage Swing                                                   | V <sub>OP</sub>                     | VPIN 8 High - VPIN 8 Low VPIN 9 High - VPIN 9 Low                                   | -             | 6    | -    | V     |  |
| Output Voltage, Low                                                    | V <sub>OL</sub>                     | T <sub>A</sub> = +25°C. 1 <sub>LOAD</sub> = 15mA                                    | 0.5           | 0.8  | 1.1  | V     |  |
| Differential Output Voltage, Low                                       | V <sub>OLD</sub>                    | T <sub>A</sub> = +25°C. I <sub>LOAD</sub> = 15mA                                    | -             | 0.02 | 0.15 | ٧     |  |
| Output Leakage Current                                                 | Гон                                 | $V_{PIN 14} = 4.9V, V_{PIN 8} = V_{PIN 9} = 20V, (Note 1)$<br>$T_A = +25^{\circ}C$  | -             | 0.05 | 50   | μА    |  |
| Output Pulse Rise-Time                                                 | Tos                                 | (Note 2)                                                                            | _             | 30   | 50   | ns    |  |
| Output Pulse Fall-Time                                                 | T <sub>OF</sub>                     | (Note 2)                                                                            | _             | 10   | 60   | ns    |  |
| Output Pulse Width                                                     | P <sub>w</sub>                      | At f = 1.544MHz                                                                     | -             | 324  | _    | ns    |  |
| Pulse-Width Differential                                               | P <sub>WD</sub>                     | (Note 2)                                                                            | _             | 3    | 12   | ns    |  |
| Bipolar Violations at Maximum Density                                  | BV, MAX                             |                                                                                     | _             | 0    |      | -     |  |
| Bipolar Violations with Quasi-Random Input Pattern                     | BV <sub>R</sub> MAX                 |                                                                                     | _             | 0    |      | -     |  |
| CLOCK CIRCUIT                                                          |                                     |                                                                                     |               |      |      |       |  |
| Tank Emitter-Follower Base Current                                     | I <sub>TB</sub>                     | I <sub>PIN 14</sub> , VP <sub>IN 14</sub> = 4.9V (Note 1)                           | _             | 4    | 15   | μА    |  |
| Tank Input Impedance                                                   | Z <sub>INT</sub>                    | Measured from pin 14 to pin 15                                                      | -             | 300  |      | kΩ    |  |
| Oscillator Bias Current                                                | losc                                | V <sub>PIN 14</sub> = 3.9V (I <sub>OSC</sub> -I <sub>TB</sub> ) (Note 1)            | 10            | 30   | 50   | μА    |  |
| Oscillator Injection Current                                           | I <sub>INJ</sub>                    | Set $V_{PIN 4} - V_{PIN 5} \pm 1.4V$ , $V_{PIN 14} = 3.9V$<br>$(I_{INJ} - I_{OSC})$ | 60            | 160  | 190  | μА    |  |
| Delay Circuit Resistor                                                 | R <sub>d</sub>                      | Measured from pin 11 or pin 12 to pin 15,  T <sub>A</sub> = +25°C                   | 3.2           | 4.0  | 4.8  | kΩ    |  |

**ELECTRICAL CHARACTERISTICS** at  $V_{CC1}$  = 4.4V,  $V_{CC2}$  = 6.8V, -40°C  $\leq$  T<sub>A</sub>  $\leq$  +85°C, unless otherwise noted.  $V_{PIN 6}$  =  $V_{PIN 7}$  =  $V_{PIN 13}$  = GND. *Continued* 

|                                      |                    |                                                                                                                   |      |      | RPT-82/RPT-83 |       |  |  |
|--------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------|------|------|---------------|-------|--|--|
| PARAMETER                            | SYMBOL             | CONDITIONS                                                                                                        | MIN  | TYP  | MAX           | UNITS |  |  |
| MISCELLANEOUS                        |                    |                                                                                                                   |      |      |               | _     |  |  |
| ALBO Threshold                       | V <sub>TA</sub>    | Differential voltage, measured between pins 4 and 5, required to activate the Peak Detector. $T_A = +25^{\circ}C$ | 1.35 | 1.5  | 1.65          | V     |  |  |
| Clock Threshold                      | V <sub>TC</sub>    | Differential voltage, measured between pins 4 and 5, required to activate the Data Detector $T_A = +25^{\circ}C$  | 0.85 | 1.0  | 1.2           | V     |  |  |
| Data Threshold                       | V <sub>TL</sub>    | Differential voltage, measured between pins 4 and 5, required to activate the Data Detector $T_A = +25^{\circ}C$  | 0.65 | 0.75 | 0.85          | V     |  |  |
| Clock Threshold as % of ALBO Voltage | V <sub>TC%</sub>   | T <sub>A</sub> = +25°C                                                                                            | 67   | 73   | 78            | %     |  |  |
| Data Threshold as % of ALBO Voltage  | V <sub>TL%</sub>   | T <sub>A</sub> = +25°C                                                                                            | 46   | 54   | 58            | %     |  |  |
| ALBO ON Voltage                      | V <sub>016</sub>   | Measured at pin 16, $[V_{p4} - V_{p5}] = ALBO$ Threshold                                                          | 1.0  | 1.7  | 2.5           | v     |  |  |
| ALBO OFF Voltage                     | V <sub>F16</sub>   | Measured at pin 16 and pin 1<br>T <sub>A</sub> = +25°C                                                            | -    | -    | 75            | mV    |  |  |
| Minimum ALBO Diode Resistance        | R <sub>D</sub> MIN |                                                                                                                   |      | 8    | -             | Ω     |  |  |
| Maximum ALBO Diode Impedance         | R <sub>D</sub> MAX | f = 1.544MHz                                                                                                      | _    | 30   | -             | kΩ    |  |  |
| ALBO Gain Range                      | A <sub>m</sub>     | (Note 3)                                                                                                          | 36   | 48   | _             | dB    |  |  |

NOTES:

#### **FUNCTIONAL DESCRIPTION**

**Bipolar-pulse transmission**, the transmission of alternately positive and negative pulses, is used on repeater lines to remove the DC component present in unipolar PCM pulse trains. This also places the principal energy components in the 0–1.544MHz band, as opposed to the 0–3.088MHz band for

unipolar pulse trains. The absence of a DC component in bipolar pulse trains permits the repeater to be transformer-coupled to the repeater line and helps prevent time-shifting of the regenerator firing levels with variations in input pulse density (see Figure 1).

#### **ENERGY SPECTRA OF BIPOLAR AND UNIPOLAR PULSE TRAINS**



<sup>1.</sup>  $V_{PIN}^2 = 2.5V$ ; adjust  $V_{PIN 3}$  until  $V_{PIN 4} = V_{PIN 5}$ .

<sup>2.</sup> Sample tested.

Guaranteed by design.

#### **FUNCTIONAL BLOCK DIAGRAM**



The bipolar-PCM pulse train is transformer-coupled into the preamplifier as shown in the functional block diagram (Figure 2). The secondary of the input transformer is loaded with the proper terminating resistor, R<sub>T</sub>, to match the line impedance. One side of the transformer secondary is AC-coupled to ground by capacitor C1; the other side of the secondary winding is in series with resistance Rs. Resistor Rs and the RC network RACA are AC-coupled to the ALBO input by capacitor C2. The impedance of the ALBO (Automatic Line Build-Out) input to ground is governed by the amount of current through the ALBO diode. R<sub>S</sub>, in series with R<sub>A</sub>C<sub>A</sub>, provides signal attenuation proportional to the current flowing through the ALBO diode. When minimum current flows through the ALBO diode. C2 is effectively isolated from ground and the input signal attentuation is minimal. The ALBO diode range of  $8\Omega$  to  $30k\Omega$  provides compensation for line losses of approximately 5dB to 41dB.

The preamplifier stage amplifies the input signal and applies it to the three comparators labeled **data detector**, **clock detector**, and **peak detector**, respectively. Each comparator provides an output whenever the signal exceeds the trip point on both positive and negative pulses. Each comparator trips at a different threshold. The data detector is set to trip at the 54% point; the clock detector trips at the 73% point; and the peak detector trips at peak amplitude. Thresholds and waveforms are shown in Figure 3.

Current pulses from the peak detector are integrated by the capacitor in the ALBO filter. This causes a relatively constant

current to flow through the emitter follower and D1. In the RPT-83, a low voltage at the ALBO filter enables the clock-shutdown circuit when there is no input signal. The clock-shutdown circuit turns off the clock amplifier so that neither the regenerated clock, nor the strobe outputs, are sent to the flip-flops. This prevents the RPT-83 from sending noise or cross-talk out as valid-appearing data pulses when the incoming data level is too low.

The clock detector output locks the oscillator to the input frequency. The following amplifier stages shape the oscillator

#### THRESHOLDS AND WAVEFORMS



output and shift it in time. The phase-shift capacitor is selected to provide additional phase-shift so that the strobe pulses will occur at the center of the incoming pulses. This provides optimum timing for determining if a "1" or a "0" is present. A 0-to-30pF capacitor (10pF is typical at 1.544MHz) will optimize the performance of the complete repeater.

The delayed regenerated clock and the data-detector outputs drive the input flip-flops and output transistors. The output transistors are coupled to the transmission line through an output transformer.

#### **DETAILED DESCRIPTION**

#### **PREAMPLIFIER**

The preamplifier performs two basic functions. The first is to raise the level of the incoming signal to the correct level to trip the comparators. The second is to provide frequency/gain compensation to enhance the signal-to-noise ratio of the incoming signal. The preamp is designed to be operated in a near open-loop condition. A limited amount of feedback is used to control the frequency response. The gain-phase relationship of the preamp (see Figures 4 and 5) implies that the feedback network must have 40dB attenuation or more at 20MHz and above to ensure stability.

#### **ALBO**

To enable the preamp to operate open-loop with a wide range of signal levels, the ALBO diode is connected between the preamp input and ground. Since the ALBO-diode conductance is directly proportional to the ALBO-diode current, and the ALBO diode is driven by the peak detector, any signal in excess of that required to trip the peak detector will be shunted to ground through the ALBO diode. This automatic-gain-control function maintains the signal at the optimum level to operate the clock and data detectors.

The combination of  $\rm R_S$  and  $\rm R_A$ , in parallel with both  $\rm C_A$  and the series impedance of the ALBO diode, perform the following two functions: 1) the automatic-gain-control function previously described, and 2) the frequency/phase compensation for transmission-line losses.

Frequency/phase compensation is desirable for three reasons:

- If the bandwidth is wider than necessary, noise and crosstalk outside of the signal-frequency band will appear at the threshold detectors. Out-of-band signals increase the probability that an incorrect logic decision will be made. These incorrect logic decisions will increase the bit error rate.
- Nonlinear phase-shifts in the transmission line may cause the signal to be distorted to the extent that bit errors occur. Phase compensation in the repeater can partly correct for this problem.
- Large phase-shifts in the preamplifier at high frequencies can cause instability if not compensated for by the feedback network. (See Figures 4 and 5).

#### CLOCK DETECTOR

The clock detector drives the clock-tank circuit with a pulse each time that the incoming signal is greater than 73% of the average peak signal.

#### **PEAK DETECTOR**

The peak detector drives the ALBO buffer and ALBO diode at the peak of the amplified "1" bits. Whenever the preamp AC-signal-output exceeds about 1.5V peak-to-peak, the ALBO buffer becomes forward biased and drives current into both the ALBO diode and the ALBO filter. This closed-loop AGC action maintains the preamp input signal at about 5mVp-p.





#### RPT-82/83 IN TYPICAL 1.544MHz T1 REPEATER SYSTEM



#### **APPLICATION**

In a typical T1, 1.544MHz repeater system (see Figure 6), the repeater is placed in series with a twisted-pair transmission line at distances of up to approximately 6000 feet. The power is supplied by a constant current of 60mA that is sent commonmode down the transmission line. This constant current is separated from the signal by input transformer T1 and output transformer T2, and is converted to voltages V<sub>CC1</sub> and V<sub>CC2</sub> by zener diodes Z<sub>D1</sub> and Z<sub>D2</sub>. The signal is coupled into the input network by T1. One end of T1 is held at AC ground by C2; and the other end is terminated by the line-matching resistor R1. The line-matching resistor is followed with a resistive attenuator consisting of R2 and R3, and the ALBO series impedance R4. The two resistors, R2 and R3, isolate the changing ALBO-diode impedance from the transmission line such that the transmission line is always correctly terminated. Resistor R4, in series with the shunt ALBO-diode impedance, determines the amount of attenuation provided at any given ALBO-diode current. Capacitor C1 provides a shunt path to ground for signals that are above the signal frequency.

When the ALBO-diode impedance is high, the ALBO series and shunt impedances have very little effect, so the unattenuated signal is applied to the preamp input with only C1 affecting the frequency response. When the ALBO-diode input impedance is reduced by higher signal levels, more of the input signal is shunted to ground through the ALBO shunt impedance.

The ALBO shunt impedance, C3 and R5, changes the input attenuation vs. frequency such that the system has more high frequency response at low signal levels, and less high frequency response at high signal levels. This change in bandwidth with signal level is intended to partially compensate for the increased high-frequency losses that occur in long transmission lines.

The bias feedback components between pin 4 and pin 2, consisting of C7, R7, and C2, operate as a DC self-biasing network. This C-R-C network prevents AC feedback and allows the preamp to establish a balanced input-and-output DC bias of 2.5 to 2.6 volts. Resistor R11 provides the DC path for biasing between pins 5 and 3.

Resistor R11 and capacitor C6 provide an AC feedback path. Resistors R10 and R11 act as an AC voltage divider that is shunted by the variable impedance of the resonant circuit comprised of L2 and C9. This frequency-selective feedback path, between pin 5 and pin 3, increases preamp gain at approximately 900kHz which further improves the system signal-tonoise ratio. The beneficial effect of the frequency-selective network is shown in Figure 7. The lower trace is a typical input signal (all 1's in this example) and the upper trace is the preamp output.

Figures 8 and 9 show the appearance of different preamp inputs measured at pin 5. Figure 8 is typical of an all 1's signal pattern with very little cross-talk or noise. Figure 9 shows a normal pattern of random 1's and 0's.

Due to the automatic-gain-control action of the ALBO circuitry, the peak amplitude is held constant for line losses of approximately 5dB to greater than 36dB. These signals are superimposed on a DC level of approximately 2.5V.

The preamp output drives the clock detector (reference Figures 2 and 6) which drives the clock-tank circuitry (L1, C8, and R12). The signal at pin 14, a sine wave of 0.2 to 1.0Vp-p (depending upon the percentage of 1-bits), drives the clock amplifier. The phase-shift capacitor, C11, provides the additional phase shift so that this integrated and phase-shifted signal (Figure 10) will strobe the output flip-flops at the optimum time to determine if a 1-bit is present. If a 1-bit is present, outputs from the data detector and the strobe cause the flip-flops to drive alternate output transistors. This signal is coupled through the output transformer into the next section of transmission line (see Figure 11, all 1's; and Figure 12, a random 1-0 pattern).

Figure 13 is a scope photograph of the signals as observed at several locations in the system. All traces are DC coupled and referenced to zero volts at the bottom graticule line. All signals, except the output, are displayed at 1-volt-per-division. The output is shown at 2-volts-per-division. The signal is all 1's. The phase relationships are typical for this type of repeater.

The signals shown are:

- 1. The preamp output at pin 5.
- 2. The clock-tank at pin 14.
- 3. The phase-shifted clock at pin 11.
- 4. The output signal at pin 8.

R13, 14, 15, and C12 control ringing and overshoot in the output waveform.

The fault-locating winding with L3 and R16 is used in long-line systems to determine which repeater, in a large series of repeaters, has become defective.

The RPT-82 and RPT-83 can be used in a variety of systems over a wide range of frequencies. The low-frequency response is limited by the difficulty in maintaining useable Q in the clock-tank circuit and by transformer-coupling losses. At high frequencies, the major limitation is the output-pulse rise-and-fall time

The preamp is a high-gain, wide-bandwidth linear amplifier. Analog circuits do not have the noise rejection that is common with most digital circuits. To obtain best performance, certain precautions should be observed.















Circuit layout techniques used for R.F. amplifiers should be followed. Use of double-sided boards with all unused circuit-board area made into a ground plane is highly recommended. Keep input and output leads as far apart as possible, and signal runs as short as possible. Locate the attenuator network and the ALBO series impedance R4 as close to pin 2 as possible.

Power supply voltages  $V_{\rm CC1}$  and  $V_{\rm CC2}$  should be bypassed near pins 10 and 15. A bypass capacitor between the  $V_{\rm CC2}$  connection on  $T_2$  and pin 7 is also recommended.