

# THIS SPEC IS OBSOLETE

**Spec No**: 38-07402

**Spec Title:** CY24212 MEDIACLOCK(TM) MPEG CLOCK GENERATOR WITH VCXO PRELIMINARY

Sunset Owner: Brijesh A Shah (BASH)

Replaced by: None



# MediaClock™ MPEG Clock Generator with VCXO

## **Features**

- Integrated phase-locked loop (PLL)
- Low jitter, high-accuracy outputs
- VCXO with analog adjust
- 3.3V operation

### **Benefits**

- Highest-performance PLL tailored for multimedia applications
- Meets critical timing requirements in complex system designs
- Large ±150-ppm range, better linearity
- Enables application compatibility



Table 1. CY24212-5 Frequency Select Option

| FSEL | Reference | CLKA   | CLKB       |  |
|------|-----------|--------|------------|--|
| 0    | 27 MHz    | 27 MHz | 27 MHz     |  |
| 1    | 27 MHz    | 27 MHz | 27.027 MHz |  |

**Cypress Semiconductor Corporation** Document #: 38-07402 Rev. \*F

198 Champion Court



## **Pin Configurations**

Figure 1. CY24212, 8-pin SOIC



Table 2. Pin Definition

| Name                                                                                                                                      | Pin Number | Description                            |  |
|-------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------------------------|--|
| XIN                                                                                                                                       | 1          | Reference Input.                       |  |
| VDD                                                                                                                                       | 2          | Voltage Supply.                        |  |
| VCXO                                                                                                                                      | 3          | Input Analog Control for VCXO.         |  |
| VSS                                                                                                                                       | 4          | Ground.                                |  |
| CLKA                                                                                                                                      | 5          | 27-MHz Clock Output.                   |  |
| FSEL  Output Frequency Select, Weak Internal Pull up.  FSEL = 0, CLKA = 27 MHz, CLKB = 27 MHz  FSEL = 1, CLKA = 27 MHz, CLKB = 27.027 MHz |            | FSEL = 0, CLKA = 27 MHz, CLKB = 27 MHz |  |
| CLKB                                                                                                                                      | 7          | 27 MHz/27.027 MHz.                     |  |
| XOUT <sup>[1]</sup>                                                                                                                       | 8          | Reference Output.                      |  |

# Pullable Crystal Specifications

| Parameter          | Name                                 | Min | Тур. | Max  | Unit |
|--------------------|--------------------------------------|-----|------|------|------|
| CR <sub>load</sub> | Crystal Load Capacitance             |     | 14   |      | pF   |
| C0/C1              |                                      |     |      | 240  |      |
| ESR                | Equivalent Series Resistance         |     | 35   | 50   | Ω    |
| T <sub>o</sub>     | Operating Temperature                | 0   |      | 70   | °C   |
| Crystal Accuracy   | Crystal Accuracy                     |     |      | ± 20 | ppm  |
| TT <sub>s</sub>    | Stability over Temperature and Aging |     |      | ± 50 | ppm  |

#### **Absolute Maximum Conditions**

| Parameter      | Description                        | Min                   | Max                   | Unit |
|----------------|------------------------------------|-----------------------|-----------------------|------|
| $V_{DD}$       | Supply Voltage                     | -0.5                  | 7.0                   | V    |
| T <sub>S</sub> | Storage Temperature <sup>[2]</sup> | -65                   | 125                   | °C   |
| T <sub>J</sub> | Junction Temperature               |                       | 125                   | °C   |
|                | Digital Inputs                     | V <sub>SS</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |
|                | Electrostatic Discharge            | 2                     |                       | kV   |

# **Recommended Operating Conditions**

| Parameter         | Description           | Min   | Тур. | Max   | Unit |
|-------------------|-----------------------|-------|------|-------|------|
| $V_{DD}$          | Operating Voltage     | 3.135 | 3.3  | 3.465 | V    |
| T <sub>A</sub>    | Ambient Temperature   | 0     |      | 70    | °C   |
| C <sub>LOAD</sub> | Max. Load Capacitance |       |      | 15    | pF   |
| f <sub>REF</sub>  | Reference Frequency   | 13.5  |      | 27    | MHz  |

- Float XOUT if XIN is externally driven.
   Rated for ten years.



# **DC Electrical Specifications**

| Parameter                         | Name                       | Description                                        | Min  | Тур | Max      | Unit     |
|-----------------------------------|----------------------------|----------------------------------------------------|------|-----|----------|----------|
| I <sub>OH</sub>                   | Output High Current        | $V_{OH} = V_{DD} - 0.5$ , $V_{DD} = 3.3V$ (source) | 12   | 24  |          | mA       |
| I <sub>OL</sub>                   | Output Low Current         | $V_{OL} = 0.5, V_{DD} = 3.3V \text{ (sink)}$       | 12   | 24  |          | mA       |
| C <sub>IN</sub>                   | Input Capacitance          |                                                    |      |     | 7        | pF       |
| I <sub>IH</sub>                   | Input High Current         | $V_{IH} = V_{DD}$                                  | _    | 5   | 10       | μΑ       |
| $I_{IL}$                          | Input Low Current          | V <sub>IL</sub> = 0V                               | _    | _   | 50       | μΑ       |
| $f_{\Delta XO}$                   | VCXO Pullability Range     |                                                    | ±150 |     |          | ppm      |
| V <sub>VCXO</sub>                 | VCXO Input Range           |                                                    | 0    |     | $V_{DD}$ | V        |
| I <sub>DD</sub>                   | Supply Current             | Sum of Core and Output Current                     |      |     | 35       | mA       |
| V <sub>IH</sub>                   | Input High Voltage         | CMOS levels, 70% of V <sub>DD</sub>                | 0.7  |     |          | $V_{DD}$ |
| V <sub>IL</sub> Input Low Voltage |                            | CMOS levels, 30% of V <sub>DD</sub>                |      |     | 0.3      | $V_{DD}$ |
| R <sub>UP</sub>                   | Pull up resistor on inputs | $V_{DD}$ = 3.14 to 3.47V, measured $V_{IN}$ = 0V   |      | 100 | 150      | kΩ       |

# AC Electrical Specifications $(V_{DD} = 3.3V)$

| Parameter <sup>[3]</sup> | Name              | Description                                                                                                    | Min | Тур | Max | Unit |
|--------------------------|-------------------|----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| DC                       | Output Duty Cycle | Duty Cycle is defined in <i>Figure</i> 2, 50% of V <sub>DD</sub>                                               | 45  | 50  | 55  | %    |
| ER                       | Rising Edge Rate  | Output Clock Edge Rate, Measured from 20% to 80% of V <sub>DD</sub> , C <sub>LOAD</sub> = 15 pF. See Figure 3. | 0.8 | 1.4 |     | V/ns |
| EF                       | Falling Edge Rate | Output Clock Edge Rate, Measured from 80% to 20% of V <sub>DD</sub> , C <sub>LOAD</sub> = 15 pF. See Figure 3. | 0.8 | 1.4 |     | V/ns |
| t <sub>9</sub>           | Clock Jitter      | Peak-to-peak period jitter                                                                                     |     | 300 |     | ps   |
| t <sub>10</sub>          | PLL Lock Time     |                                                                                                                |     |     | 3   | ms   |

# **Test and Measurement Setup**



Note

3. Not 100% tested.



# **Voltage and Timing Definitions**



Figure 3. ER =  $(0.6 \times V_{DD}) / t3$ , EF =  $(0.6 \times V_{DD}) / t4$ 



# **Ordering Information**

| Ordering Code | Package Name | Package Type | Operating Range | Operating Voltage |
|---------------|--------------|--------------|-----------------|-------------------|
| Pb-free       |              |              |                 |                   |
| CY24212KSXC-5 | S8           | 8-Pin SOIC   | Commercial      | 3.3V              |

#### Note

4. Not recommended for new designs.



## **Package Drawing and Dimensions**

Figure 4. 8-lead (150-Mil) SOIC S8

8 Lead (150 Mil) SOIC - S08



- 1. DIMENSIONS IN INCHESIMM) MIN. MAX.
- 2. PIN 1 ID IS OPTIONAL, ROUND ON SINGLE LEADFRAME RECTANGULAR ON MATRIX LEADFRAME
- 3. REFERENCE JEDEC MS-012
- 4. PACKAGE WEIGHT 0.07gms

|         | PART #         |
|---------|----------------|
| \$08.15 | STANDARD PKG.  |
| SZ08.15 | LEAD FREE PKG. |





## **Document History Page**

|      | Document Title: CY24212 MediaClock™ MPEG Clock Generator with VCXO<br>Document Number: 38-07402 |                        |                    |                                                                                                                                |  |  |  |
|------|-------------------------------------------------------------------------------------------------|------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| REV. | ECN NO.                                                                                         | Issue Date             | Orig. of<br>Change | Description of Change                                                                                                          |  |  |  |
| **   | 117089                                                                                          | 09/09/02               | CKN                | New Data Sheet                                                                                                                 |  |  |  |
| *A   | 120888                                                                                          | 12/06/02               | CKN                | Added -3                                                                                                                       |  |  |  |
| *B   | 123064                                                                                          | 02/19 <mark>/03</mark> | CKN                | Added -5                                                                                                                       |  |  |  |
| *C   | 345540                                                                                          | See ECN                | RGL                | Added Pb-free for -5 part                                                                                                      |  |  |  |
| *D   | 2447126                                                                                         | See ECN                | AESA               | Updated template. Added Note "Not recommended for new designs." Added part number CY24212KSXC-5 in ordering information table. |  |  |  |
| *E   | 2902315                                                                                         | 03/31/10               | KVM                | Removed inactive parts from the ordering information table. Updated contents and package diagram.                              |  |  |  |
| *F   | 3052224                                                                                         | 10/08/2010             | BASH               | Pruned part; obsolete datasheet                                                                                                |  |  |  |

© Cypress Semiconductor Corporation, 2002-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.