# Am27S33/27S33A 4,096-Bit (1024x4) Bipolar PROM #### **DISTINCTIVE CHARACTERISTICS** - High speed - Highly reliable, ultra-fast programming Platinum-Silicide fuses - High programming yield - Low-current PNP inputs - · High-current open-collector and three-state outputs - Fast chip select #### **GENERAL DESCRIPTION** The Am27S33 (1024 words by 4 bits) is a Schottky TTL Programmable Read-Only Memory (PROM). This device is available in three-state (Am27S33) output versions. These outputs are compatible with low-power Schotkky bus standards capable of satisfying the require- ments of a variety of microprogrammable controls, mapping functions, code conversion, or logic replacement. Easy word-depth expansion is facilitated by active LOW ( $\overline{G_1}$ & $\overline{G_2}$ ) output enables. # **BLOCK DIAGRAM** # PRODUCT SELECTOR GUIDE | Three-State<br>Part Number | Am27 | /S33A | Am27S33 | | | | | |----------------------------|-------|-------|---------|-------|--|--|--| | Address<br>Access Time | 35 ns | 45 ns | 55 ns | 70 ns | | | | | Operating<br>Range | С | М | С | М | | | | Publication # Rev. Amendment 03226 D /0 Issue Date: January 1989 # CONNECTION DIAGRAMS Top View \*Also available in 18-pin Flatpack. Pinout identical to DIPs. Note: Pin 1 is marked for orientation. # LOGIC SYMBOL <sup>\*\*</sup>Also available in a 20-pin square PLCC. Pinout identical to LCC. #### ORDERING INFORMATION #### Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Package Type - d. Temperature Range - e. Optional Processing | Valid Co | ombinations | | | | | | |----------|-----------------------------|--|--|--|--|--| | AM27S33 | PC, PCB, DC, DCB, | | | | | | | AM27S33A | FC, FCB, LC, LCB, JC<br>JCB | | | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. # MILITARY ORDERING INFORMATION #### **APL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) for APL products is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Device Class - d. Package Type - e. Lead Finish | Valid Combinations | | | | | | | | | |--------------------|----------------|--|--|--|--|--|--|--| | AM27S33 | /BVA,<br>/BYA. | | | | | | | | | AM27S33A | /B2A | | | | | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. #### **Group A Tests** Group A tests consist of Subgroups 1, 2, 3, 7, 8, 9, 10, 11. #### MILITARY BURN-IN Military burn-in is in accordance with the current revision of MIL-STD-883, Test Method 1015, Conditions A through E. Test conditions are selected at AMD's option. #### PIN DESCRIPTION # A<sub>0</sub> - A<sub>9</sub> Address Inputs The 10-bit field presented at the address inputs selects one of 1024 memory locations to be read from. ### Q<sub>0</sub>-Q<sub>3</sub> Data Output Port The outputs whose state represents the data read from the selected memory locations. # G<sub>1</sub>,G<sub>2</sub> Output Enable Provides direct control of the Q-output buffers. Outputs disabled forces all open-collector outputs to an OFF state and all three-state outputs to a floating or high-impedance state. Enable = $$\overline{G_1} \cdot \overline{G_2}$$ Disable = $\overline{G_1} \cdot \overline{G_2}$ = $G_1 + G_2$ # V<sub>CC</sub> Device Power Supply Pin The most positive of the logic power supply pins. # GND Device Power Supply Pin The most negative of the logic power supply pins. # **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature65 Ambient Temperature with | to +150°C | |------------------------------------------------|------------------------| | Power Applied – 55 | to +125°C | | Supply Voltage0.5 V | to +7.0 V | | DC Voltage Applied to Outputs | | | (Except During Programming)0.5 V to | + V <sub>CC</sub> Max. | | DC Voltage Applied to Outputs | | | During Programming | 21 V | | Output Current into Outputs During | | | Programming (Max Duration of 1 sec) | 250 mA | | DC Input Voltage0.5 V | to +5.5 V | | DC Input Current30 mA | | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. ## **OPERATING RANGES** | Commercial (C) Devices | | |--------------------------------------------------|-----| | Ambient Temperature (T <sub>A</sub> ) 0 to +75 | °C | | Supply Voltage (V <sub>CC</sub> )+475 V to +5.25 | ٧ ز | | Military (M) Devices* | | | Case Temperature (T <sub>C</sub> )55 to +125 | °C | | Supply Voltage (VCC)+4.5 V to +5.5 | V | Operating ranges define those limits between which the functionality of the device is guaranteed. \*Military Product 100% tested at $T_C = +25$ °C, +125°C, and -55°C. ### DC CHARACTERISTICS over operating ranges unless otherwise specified (for APL Products, Group A, Subgroups 1, 2, 3 are tested unless otherwise noted) | Parameter<br>Symbol | Parameter<br>Description | Test Conditions | | | Min. | Тур. | Max. | Unit | |---------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|------|------|--------|------| | Vон | Output HIGH Voltage | V <sub>CC</sub> = Min., I <sub>OH</sub> = -2.0 mA<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | | | | | ٧ | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min., I <sub>OL</sub> = 16 mA<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | | | | 0.45 | ٧ | | VIH | Input HIGH Level | Guaranteed input logical HIGH voltage for all inputs (Note 1) | | | 2.0 | | | ٧ | | ViL | Input LOW Level | Guaranteed input logical LOW voltage for all inputs (Note 1) | | | | | 0.8 | ٧ | | t <sub>fL</sub> | Input LOW Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = 0.45 V | | | | | -0.250 | mA | | IH | Input HIGH Current | VCC = Max., VIN = 2.7 V | | | | | 25 | μА | | ISC<br>(Note 1) | Output Short-Circuit Current | V <sub>CC</sub> = Max., V <sub>OUT</sub> = 0.0 V (Note 2) | | | -20 | | -90 | mA | | lcc | Power Supply Current | All inputs = GN | D, | COM'L | 1 | | 140 | | | | теле сфру оштел | V <sub>CC</sub> ≃ Max. | | MiL | | | 145 | mA | | VI | Input Clamp Voltage | VCC = Min., IIN | =-18 mA | | | | -1.2 | ٧ | | | Output Leakage Current | [ ] | | Vo = Vcc | | | 40 | | | CEX | | V <sub>CC</sub> = Max.<br>VG <sub>1</sub> = 2.4 V | (Note 1) | Vo = 2.4 V | | | 40 | μΑ | | | | V <sub>O</sub> = 0.4 V | | | | | -40 | | | CiN | Input Capacitance | V <sub>IN</sub> = 2.0 V @ f = 1 MHz (Note 3)<br>V <sub>CC</sub> = 5 V, T <sub>A</sub> = 25°C<br>V <sub>OUT</sub> = 2.0 V @ f = 1 MHz (Note 3)<br>V <sub>CC</sub> = 5 V, T <sub>A</sub> = 25°C | | | | 5 | | | | COUT | Output Capacitance | | | | | 8 | | pF | Notes: 1. V<sub>IL</sub> and V<sub>IH</sub> are input conditions of output tests and are not themselves directly tested. V<sub>IL</sub> and V<sub>IH</sub> are absolute voltages with respect to device ground and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment. 2. Not more than one output should be shorted at a time. Duration of the short circuit should not be more than one second. 3. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. # SWITCHING CHARACTERISTICS over operating ranges unless otherwise specified (for APL Products, Group A, Subgroups 9, 10, 11 are tested unless otherwise noted\*) | | | Am27S33A | | | | Am27S33 | | | | | | |------------|---------------------|---------------------------------------------------|-------|------|------|---------|-------|------|------|------|------| | | | | COM'L | | MIL | | COM'L | | MIL | | † | | No. Symbol | Parameter<br>Symbol | Parameter Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | 1 | TAVQV | Address Valid to Output Valid<br>Access Time | | 35 | | 45 | | 55 | | 70 | ns | | 2 | TGVQZ | Delay from Output Enable Valid to<br>Output Hi-Z | | 20 | | 25 | | 25 | | 30 | ns | | 3 | TGVQV | Delay from Output Enable Valid to<br>Output Valid | | 20 | | 25 | | 25 | | 30 | ns | See also Switching Test Circuit. Notes: 1. Tests are performed with input transition time of 5 ns or less, timing reference levels of 1.5 V, and input pulse levels of 0 to 3.0 V. \*Subgroups 7 and 8 apply to functional tests. # SWITCHING TEST CIRCUIT Notes: 1. TAVQV is tested with switch $S_1$ closed and $C_L$ = 50 pF. 2. For three-state outputs, TGVQV is tested with C<sub>L</sub> = 50 pF to the 1.5 V level; S<sub>1</sub> is open for high impedance to HIGH tests and closed for high impedance to LOW tests. TGVQZ is tested with C<sub>L</sub> = 5 pF. HIGH to high-impedance tests are made with S<sub>1</sub> open to an output voltage of steady state HIGH -0.5 V; LOW to high-impedance tests are made with S<sub>1</sub> closed to the steady state LOW +0.5 V level. # SWITCHING WAVEFORMS KEY TO SWITCHING WAVEFORM