- Meets Standard EIA-485
- Designed for High-Speed Multipoint Transmission on Long Bus Lines in Noisy Environments
- Supports Data Rates up to and Exceeding Ten Million Transfers Per Second
- Common-Mode Output Voltage Range of -7 V to 12 V
- Positive- and Negative-Current Limiting
- Low Power Consumption . . . 1.5 mA Max (Output Disabled)

### description

The SN55LBC172 is a monolithic quadruple differential line driver with 3-state outputs. This device is designed to meet the requirements of the Electronics Industry Association (EIA) standard RS-485. The SN55LBC172 is optimized for balanced multipoint bus transmission at data rates up to and exceeding 10 million bits per second. The driver features wide positive and negative common-mode output voltage ranges, current limiting, and thermal-shutdown circuitry, making it suitable for party-line applications in noisy environments. The device is designed using the LinBiCMOS<sup>™</sup> process, facilitating ultralow power consumption and inherent robustness.

SGLS084C - MARCH 1995 - REVISED JANUARY 2003



NC - No internal connection

The SN55LBC172 provides positive- and negative-current limiting and thermal shutdown for protection from line fault conditions on the transmission bus line. This device offers optimum performance when used with the SN55LBC173M quadruple line receiver.

| TA             | PACKA     | AGE§ | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |  |  |  |  |  |  |
|----------------|-----------|------|--------------------------|---------------------|--|--|--|--|--|--|
|                | LCCC – FK | Tube | SNJ55LBC172FK            | SNJ55LBC172FK       |  |  |  |  |  |  |
| –55°C to 125°C | CDIP – J  | Tube | SNJ55LBC172J             | SNJ55LBC172J        |  |  |  |  |  |  |
|                | CFP – W   | Tube | SNJ55LBC172W             | SNJ55LBC172W        |  |  |  |  |  |  |

### **ORDERING INFORMATION<sup>‡</sup>**

<sup>‡</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

LinBiCMOS is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



SGLS084C - MARCH 1995 - REVISED JANUARY 2003

| FUNCTION TABLE<br>(each driver) |     |      |     |      |  |  |  |  |  |
|---------------------------------|-----|------|-----|------|--|--|--|--|--|
| INPUT                           | ENA | BLES | OUT | PUTS |  |  |  |  |  |
| A                               | G   | G    | Y   | Z    |  |  |  |  |  |
| Н                               | Н   | Х    | Н   | L    |  |  |  |  |  |
| L                               | Н   | Х    | L   | н    |  |  |  |  |  |
| н                               | х   | L    | н   | L    |  |  |  |  |  |
| L                               | х   | L    | L   | н    |  |  |  |  |  |
| х                               | L   | Н    | Z   | Z    |  |  |  |  |  |

H = high level, L = low level, X = irrelevant, Z = high impedance (off)

### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the J or W package.

# logic diagram (positive logic)





SGLS084C - MARCH 1995 - REVISED JANUARY 2003

### schematic diagrams of inputs and outputs





#### SGLS084C - MARCH 1995 - REVISED JANUARY 2003

### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub> (see Note 1)           | –0.3 V to 7 V                   |
|--------------------------------------------------------------|---------------------------------|
| Output voltage range, V <sub>O</sub>                         | –10 V to 15 V                   |
| Input voltage range, V <sub>1</sub>                          | $\ldots$ –0.3 V to 7 V          |
| Continuous power dissipation                                 | Internally limited <sup>‡</sup> |
| Operating free-air temperature range, T <sub>A</sub>         | –55°C to 125°C                  |
| Storage temperature range, T <sub>stg</sub>                  | –65°C to 150°C                  |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | –65°C to 150°C                  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>‡</sup> The maximum operating junction temperature is internally limited. Use the dissipation rating table to operate below this temperature.

NOTE 1: All voltage values are with respect to GND.

| DISSIPATION RATING TABLE |                                       |                                                |                                        |  |  |  |  |  |  |
|--------------------------|---------------------------------------|------------------------------------------------|----------------------------------------|--|--|--|--|--|--|
| PACKAGE                  | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> =125°C | T <sub>A</sub> = 125°C<br>POWER RATING |  |  |  |  |  |  |
| FK                       | 1375 mW                               | 11.0 mW/°C                                     | 275 mW                                 |  |  |  |  |  |  |
| J                        | 1375 mW                               | 11.0 mW/°C                                     | 275 mW                                 |  |  |  |  |  |  |
| W                        | 1000 mW                               | 8.0 mW/°C                                      | 200 mW                                 |  |  |  |  |  |  |

### recommended operating conditions

|                                                                         |                 |            | MIN       | NOM     | MAX | UNIT |
|-------------------------------------------------------------------------|-----------------|------------|-----------|---------|-----|------|
| Supply voltage, V <sub>CC</sub>                                         | 4.75            | 5          | 5.25      | V       |     |      |
| High-level input voltage, V <sub>IH</sub>                               |                 |            | 2         |         |     | V    |
| Low-level input voltage, VIL                                            |                 |            |           | 0.8     | V   |      |
| Output voltage at any bus terminal (separately or common mode), $V_{O}$ | ode), VO Y or Z |            |           |         | 12  | V    |
| ouput voltage at any bus terminal (separately of common mode), vo       |                 |            |           |         | -7  | v    |
| High-level output current, I <sub>OH</sub>                              | Y or Z          |            |           |         | -60 | mA   |
| Low-level output current, IOL                                           | Y or Z          |            |           |         | 60  | mA   |
| Continuous total power dissipation                                      | See D           | Dissipatic | on Rating | g Table |     |      |
| Operating free-air temperature, TA                                      |                 |            | -55       |         | 125 | °C   |



SGLS084C - MARCH 1995 - REVISED JANUARY 2003

### electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                           | TEST                            | CONDITIONS                   | MIN | түр† | MAX      | UNIT |
|-------------------|-----------------------------------------------------|---------------------------------|------------------------------|-----|------|----------|------|
| VIK               | Input clamp voltage                                 | lj = – 18 mA                    |                              |     |      | -1.5     | V    |
| Wast              |                                                     | RL = 54 Ω,                      | = 54 $\Omega$ , See Figure 1 |     | 1.8  | 5        | V    |
| IVODI             | Differential output voltage‡                        | $R_{L}$ = 60 $\Omega$ ,         | See Figure 2                 | 1.1 | 1.7  | 5        | v    |
| $\Delta  V_{OD} $ | Change in magnitude of differential output voltage§ |                                 |                              |     |      | ±0.2     | V    |
| Voc               | Common-mode output voltage                          | R <sub>L</sub> = 54 Ω,          | See Figure 1                 |     |      | 3<br>- 1 | V    |
| $\Delta  VOC $    | Change in magnitude of common-mode output voltage§  | 1                               |                              |     |      | ±0.2     | V    |
| lo                | Output current with power off                       | $V_{CC} = 0,$                   | $V_{O} = -7$ V to 12 V       |     |      | ±100     | μA   |
| IOZ               | High-impedance-state output current                 | $V_{O} = -7 V$ to 12 V          |                              |     |      | ±100     | μA   |
| IIН               | High-level input current                            | V <sub>I</sub> = 2.4 V          |                              |     |      | -100     | μA   |
| ۱ <sub>IL</sub>   | Low-level input current                             | V <sub>I</sub> = 0.4 V          |                              |     |      | -100     | μA   |
| los               | Short-circuit output current                        | $V_{O} = -7 V \text{ to } 12 V$ |                              |     |      | ±250     | mA   |
|                   | Supply current (all drivers)                        | No load                         | Outputs enabled              |     |      | 7        | mA   |
| ICC               | Supply current (an unvers)                          | INU IUdu                        | Outputs disabled             |     |      | 1.5      | ША   |

<sup>†</sup> All typical values are at  $V_{CC}$  = 5 V and  $T_A$  = 25°C. <sup>‡</sup> The minimum  $V_{OD}$  specification does not fully comply with EIA-485 at operating temperatures below 0°C. The lower output signal should be used to determine the maximum signal transmission distance.

§ Δ|V<sub>OD</sub>| and Δ|V<sub>OC</sub>| are the changes in magnitude of V<sub>OD</sub> and V<sub>OC</sub>, respectively, that occur when the input is changed from a high level to a low level.

## switching characteristics, $V_{CC} = 5 V$

|                    | PARAMETER                           | TEST CO                 | NDITIONS     | TA             | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------|-------------------------|--------------|----------------|-----|-----|-----|------|
| t yop)             | Differential output delay time      | $R_1 = 54 \Omega$ ,     | See Figure 3 | 25°C           | 2   | 11  | 20  | ns   |
| <sup>t</sup> d(OD) |                                     | Γ <u>Γ</u> = 54 32,     | See Figure 5 | -55°C to 125°C | 2   |     | 40  | 115  |
| turan              | Differential output transition time | $R_1 = 54 \Omega$ ,     | See Figure 3 | 25°C           | 10  | 15  | 25  | ns   |
| <sup>t</sup> t(OD) |                                     | $K_{L} = 54.52$         | See Figure 5 | -55°C to 125°C | 4   |     | 60  | 115  |
| t==                | Output enable time to high level    | R <sub>L</sub> = 110 Ω, | See Figure 4 | 25°C           |     |     | 30  | ns   |
| <sup>t</sup> PZH   | Output enable time to high level    |                         |              | -55°C to 125°C |     |     | 40  | 115  |
| t                  | Output enable time to low level     | $P_{1} = 110.0$         | See Figure 5 | 25°C           |     |     | 30  | 20   |
| <sup>t</sup> PZL   |                                     | R <sub>L</sub> = 110 Ω, | See Figure 5 | -55°C to 125°C |     |     | 40  | ns   |
| t                  | Output disable time from high level | R <sub>I</sub> = 110 Ω, | See Figure 4 | 25°C           |     |     | 60  | ns   |
| <sup>t</sup> PHZ   | Output disable time from high level | $R_{L} = 110.22$        | See Figure 4 | -55°C to 125°C |     |     | 115 | 115  |
|                    | Output disable time from low level  | R <sub>I</sub> = 110 Ω, | See Figure 5 | 25°C           |     |     | 30  | ns   |
| <sup>t</sup> PLZ   |                                     | INC = 110 32,           | See rigule 5 | -55°C to 125°C |     |     | 55  | 115  |



SGLS084C - MARCH 1995 - REVISED JANUARY 2003

### PARAMETER MEASUREMENT INFORMATION



Figure 1. Differential and Common-Mode Output Voltages



Figure 2. Driver V<sub>OD</sub> Test Circuit



- NOTES: A. The input pulses are supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, duty cycle  $\leq$  50%, t<sub>r</sub>  $\leq$  5 ns, t<sub>f</sub>  $\leq$  5 ns, Z<sub>O</sub> = 50  $\Omega$ .
  - B.  $\ C_L$  includes probe and stray capacitance.

### Figure 3. Driver Differential-Output Test Circuit and Delay and Transition-Time Waveforms



SGLS084C - MARCH 1995 - REVISED JANUARY 2003

### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, duty cycle  $\leq$  50%, t<sub>r</sub>  $\leq$  5 ns, t<sub>f</sub>  $\leq$  5 ns, Z<sub>O</sub> = 50  $\Omega$ .
  - B. CL includes probe and stray capacitance.

### Figure 4. t<sub>PZH</sub> and t<sub>PHZ</sub> Test Circuit and Voltage Waveforms



- TEST CIRCUIT
- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, duty cycle  $\leq$  50%, t<sub>f</sub>  $\leq$  5 ns, t<sub>f</sub>  $\leq$  5 ns, Z<sub>O</sub> = 50  $\Omega$ .
  - B.  $C_L$  includes probe and stray capacitance.
  - C. To test the active-low enable  $\overline{G}$ , ground G and apply an inverted waveform to  $\overline{G}$ .

### Figure 5. tpzL and tpLZ Test Circuit and Waveforms



SGLS084C - MARCH 1995 - REVISED JANUARY 2003



### **TYPICAL CHARACTERISTICS**

SGLS084C - MARCH 1995 - REVISED JANUARY 2003



### **TYPICAL CHARACTERISTICS**





6-Feb-2020

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead/Ball Finish<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)                  | Samples |
|------------------|--------|--------------|--------------------|------|----------------|-----------------|-------------------------|--------------------|--------------|------------------------------------------|---------|
| 5962-9076503Q2A  | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD             | POST-PLATE              | N / A for Pkg Type | -55 to 125   | 5962-<br>9076503Q2A<br>SNJ55<br>LBC172FK | Samples |
| 5962-9076503QEA  | ACTIVE | CDIP         | J                  | 16   | 1              | TBD             | Call TI                 | N / A for Pkg Type | -55 to 125   | 5962-9076503QE<br>A<br>SNJ55LBC172J      | Samples |
| 5962-9076503QFA  | ACTIVE | CFP          | W                  | 16   | 1              | TBD             | Call TI                 | N / A for Pkg Type | -55 to 125   | 5962-9076503QF<br>A<br>SNJ55LBC172W      | Samples |
| SNJ55LBC172FK    | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD             | POST-PLATE              | N / A for Pkg Type | -55 to 125   | 5962-<br>9076503Q2A<br>SNJ55<br>LBC172FK | Samples |
| SNJ55LBC172J     | ACTIVE | CDIP         | J                  | 16   | 1              | TBD             | Call TI                 | N / A for Pkg Type | -55 to 125   | 5962-9076503QE<br>A<br>SNJ55LBC172J      | Samples |
| SNJ55LBC172W     | ACTIVE | CFP          | W                  | 16   | 1              | TBD             | Call TI                 | N / A for Pkg Type | -55 to 125   | 5962-9076503QF<br>A<br>SNJ55LBC172W      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



#### www.ti.com

# PACKAGE OPTION ADDENDUM

6-Feb-2020

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN55LBC172 :

• Catalog: SN75LBC172

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

LEADLESS CERAMIC CHIP CARRIER

FK (S-CQCC-N\*\*) 28 TERMINAL SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



W (R-GDFP-F16)

CERAMIC DUAL FLATPACK



- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package can be hermetically sealed with a ceramic lid using glass frit.
  - D. Index point is provided on cap for terminal identification only.
  - E. Falls within MIL STD 1835 GDFP2-F16



J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated