# S71VS/XS-R Memory Subsystem Solutions

MirrorBit® 1.8 Volt-Only Simultaneous Read/Write, Burst Mode Multiplexed Flash Memory and Burst Mode pSRAM



256/128/64 Mb (16/8/4 Mb x 16-bit) Flash, 128/64/32 Mb (8/4/2 Mb x 16-bit) pSRAM

Data Sheet

**Notice to Readers:** This document states the current technical specifications regarding the Spansion product(s) described herein. Each product described herein may be designated as Advance Information, Preliminary, or Full Production. See *Notice On Data Sheet Designations* for definitions.



# **Notice On Data Sheet Designations**

Spansion Inc. issues data sheets with Advance Information or Preliminary designations to advise readers of product information or intended specifications throughout the product life cycle, including development, qualification, initial production, and full production. In all cases, however, readers are encouraged to verify that they have the latest information before finalizing their design. The following descriptions of Spansion data sheet designations are presented here to highlight their presence and definitions.

## **Advance Information**

The Advance Information designation indicates that Spansion Inc. is developing one or more specific products, but has not committed any design to production. Information presented in a document with this designation is likely to change, and in some cases, development on the product may discontinue. Spansion Inc. therefore places the following conditions upon Advance Information content:

"This document contains information on one or more products under development at Spansion Inc. The information is intended to help you evaluate this product. Do not design in this product without contacting the factory. Spansion Inc. reserves the right to change or discontinue work on this proposed product without notice."

# **Preliminary**

The Preliminary designation indicates that the product development has progressed such that a commitment to production has taken place. This designation covers several aspects of the product life cycle, including product qualification, initial production, and the subsequent phases in the manufacturing process that occur before full production is achieved. Changes to the technical specifications presented in a Preliminary document should be expected while keeping these aspects of production under consideration. Spansion places the following conditions upon Preliminary content:

"This document states the current technical specifications regarding the Spansion product(s) described herein. The Preliminary status of this document indicates that product qualification has been completed, and that initial production has begun. Due to the phases of the manufacturing process that require maintaining efficiency and quality, this document may be revised by subsequent versions or modifications due to changes in technical specifications."

### Combination

Some data sheets contain a combination of products with different designations (Advance Information, Preliminary, or Full Production). This type of document distinguishes these products and their designations wherever necessary, typically on the first page, the ordering information page, and pages with the DC Characteristics table and the AC Erase and Program table (in the table notes). The disclaimer on the first page refers the reader to the notice on this page.

## Full Production (No Designation on Document)

When a product has been in production for a period of time such that no changes or only nominal changes are expected, the Preliminary designation is removed from the data sheet. Nominal changes may include those affecting the number of ordering part numbers available, such as the addition or deletion of a speed option, temperature range, package type, or  $V_{IO}$  range. Changes may also include those needed to clarify a description or to correct a typographical error or incorrect specification. Spansion Inc. applies the following conditions to documents in this category:

"This document states the current technical specifications regarding the Spansion product(s) described herein. Spansion Inc. deems the products to have been in sufficient production volume such that subsequent versions of this document are not expected to change. However, typographical or specification corrections, or modifications to the valid combinations offered may occur."

Questions regarding these document designations may be directed to your local sales office.

# S71VS/XS-R Memory Subsystem Solutions

MirrorBit® 1.8 Volt-Only Simultaneous Read/Write, Burst Mode Multiplexed Flash Memory and Burst Mode pSRAM



256/128/64 Mb (16/8/4 Mb x 16-bit) Flash, 128/64/32 Mb (8/4/2 Mb x 16-bit) pSRAM

Data Sheet

# **Features**

- Power supply voltage of 1.7V to 1.95V
- Flash / pSRAM Burst Speed: 108 MHz, 104 MHz, 83 MHz

### ■ MCP BGA Packages

- 52 ball, 6.0 x 5.0 mm, 0.5 mm ball pitch
- 56 ball, 7.7 x 6.2 mm, 0.5 mm ball pitch
- 56 ball, 9.2 x 8.0 mm, 0.5 mm ball pitch

# ■ Operating Temperature

- Wireless, -25°C to +85°C
- Industrial, -40°C to +85°C

# **General Description**

The S71VS-R Series is a product line of stacked Multi-Chip Package (MCP) memory solutions and consists of the following items:

- One or more S29VS-R Flash memory die
- One or more pSRAM

The products covered by this document are listed in the table below. For details about their specifications, please refer to their individual data sheet for further details.

| Flash Density | pSRAM Density | Product     |
|---------------|---------------|-------------|
| 64 Mb         | 32 Mb         | S71VS064RB0 |
| 128 Mb        | 32 Mb         | S71VS128RB0 |
| 128 Mb        | 64 Mb         | S71VS128RC0 |
| 256 Mb        | 64 Mb         | S71VS256RC0 |
| 256 Mb        | 128 Mb        | S71VS256RD0 |



For detailed specifications, please refer to the individual data sheets:

| Document                                    | Publication Identification Number |
|---------------------------------------------|-----------------------------------|
| S29VS/XS-R                                  | S29VS_XS-R_00                     |
| S29VS/XS-R Supplement                       | S29VS_XS-R_SP                     |
| S29VS064R/XS064R                            | S29VS_XS064R_00                   |
| S29VS064R/XS064R Supplement                 | S29VS064R_XS064R_SP               |
| 128 Mb MUX pSRAM Type 5                     | pSRAM_39                          |
| 32 Mb CellularRAM Address/Data multiplexed  | SWM032D108M1R                     |
| 32 Mb CellularRAM Address/Data multiplexed  | SWM032D108M3R                     |
| 64 Mb CellularRAM Address/Data multiplexed  | SWM064D108M1R                     |
| 128 Mb CellularRAM Address/Data multiplexed | SWM128D108M1R                     |
| 128 Mb CellularRAM Address/Data multiplexed | SWM128D108M3R                     |



# 1. Ordering Information

The order number is formed by a valid combinations of the following:





# 1.1 Valid Combinations

Valid Combinations list configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations.

| Base Ordering<br>Part Number | Package | Model Number | Packing<br>Type | pSRAM Type         | Flash Boot | Temperature<br>Range | Flash /<br>pSRAM Speed | Pinout and Package<br>Notes                |
|------------------------------|---------|--------------|-----------------|--------------------|------------|----------------------|------------------------|--------------------------------------------|
|                              |         | 0L           |                 |                    | Тор        |                      |                        | Pinout: S71VS-R 52-ball                    |
|                              |         | 8L           |                 |                    | Bottom     | Wireless             |                        | Package: RSE052                            |
|                              |         | 3L           |                 | SWM032D108M1R      | Тор        |                      |                        | Pinout: S71VS-R 52-ball                    |
|                              |         | BL           |                 | 3WW032D106WTH      | Bottom     | Wileless             |                        | Package: RLG052                            |
| S71VS064RB0                  | AHT     | 4L           |                 |                    | Тор        |                      | 108 MHz                |                                            |
| 571V5064RB0                  | АПІ     | CL           |                 |                    | Bottom     |                      | 108 MH2                | Pinout: S71VS-R 52-ball                    |
|                              |         | ОМ           |                 |                    | Тор        |                      |                        | Package: RSE052                            |
|                              |         | 8M           |                 | CIA/MACCODA COMACD | Bottom     | lando adolal         |                        |                                            |
|                              |         | ЗМ           |                 | SWM032D108M3R      | Тор        | Industrial           |                        | Pinout: S71VS-R 52-ball                    |
|                              |         | ВМ           |                 |                    | Bottom     |                      |                        | Package: RLG052                            |
|                              |         | 0L           |                 | SWM032D108M1R      | Тор        |                      | 108 MHz                |                                            |
|                              | AHK     | 8L           |                 |                    | Bottom     |                      |                        | Pinout: S71VS-R 56-ball                    |
| S71VS128RB0                  |         | 3L           |                 |                    | Тор        |                      |                        | Package: RLA056                            |
| 5/1V5128HBU                  |         | BL           | 0, 3            |                    | Bottom     |                      |                        |                                            |
|                              |         | 4L           |                 |                    | Тор        |                      |                        | Pinout: S71VS-R 56-ball                    |
|                              |         | CL           |                 |                    | Bottom     |                      |                        | Package: RSD056                            |
| 0741/0400000                 | A1.116  | 4L           |                 | SWM064D108M1R      | Тор        | \\/:                 | 108 MHz                | Pinout: S71VS-R 56-ball                    |
| S71VS128RC0                  | AHK     | CL           |                 |                    | Bottom     | Wireless             |                        | Package: RSD056                            |
| 0741/0050000                 | AHK     | 4L           |                 | CWANCO AD A COMA D | Тор        | 1                    | 400 MH-                | Pinout: S71VS-R 56-ball                    |
| S71VS256RC0                  | AHK     | CL           |                 | SWM064D108M1R      | Bottom     |                      | 108 MHz                | Package: RLA056                            |
|                              |         | 3L           |                 |                    | Тор        |                      | 108 MHz                |                                            |
|                              |         | BL           |                 | SWM128D108M1R      | Bottom     |                      |                        |                                            |
|                              |         | 3C           |                 |                    | Тор        |                      | 83 MHz                 |                                            |
| S71VS256RD0                  | AHK     | BC           |                 |                    | Bottom     |                      |                        | Pinout: S71VS-R 56-ball<br>Package: RSD056 |
|                              |         | ЗМ           |                 | SWM128D108M3R      | Тор        | Industrial           | 108 MHz                | Fackage. NoDuob                            |
|                              |         | 40           |                 | MILLY SCRAM To     | Тор        | Windoos              | 100/104 MU-            |                                            |
|                              |         | CO           |                 | MUX pSRAM Type 5   | Bottom     | Wireless             | 108/104 MHz            |                                            |

### Note:

If a choice exists, Spansion recommends Top Boot.



# 2. Input/Output Descriptions

Table 2.1 identifies the input and output package connections provided on the device.

Table 2.1 Input/Output Descriptions

| Symbol            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Flash | RAM |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|
| AMAX – A16        | Address inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Х     | Х   |
| A/DQ15-A/DQ0      | Multiplexed Address/Data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Х     | Х   |
| AVD#              | Address Valid input. Indicates to device that the valid address is present on the address inputs.  Low = for asynchronous mode, indicates valid address; for burst mode, causes starting                                                                                                                                                                                                                                                                                                                                                                      | Х     | Х   |
|                   | address to be latched. High = device ignores address inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |     |
| CLK               | Clock input. In burst mode, after the initial word is output, subsequent active edges of CLK increment the internal address counter. Should be at $V_{\rm IL}$ or $V_{\rm IH}$ while in asynchronous mode.                                                                                                                                                                                                                                                                                                                                                    | Х     | Х   |
| DNU               | Do Not Use. A device internal signal may be connected to the package connector. The connection may be used by Spansion for test or other purposes and is not intended for connection to any host system signal. Any DNU signal related function will be inactive when the signal is at $V_{\rm IL}$ . The signal has an internal pull-down resistor and may be left unconnected in the host system or may be tied to $V_{\rm SS}$ . Do not use these connections for PCB signal routing channels. Do not connect any host system signal to these connections. |       |     |
| OE#               | Output Enable input. Asynchronous relative to CLK for the Burst mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Χ     | Х   |
| F-CE#             | Chip-enable input for Flash. Asynchronous relative to CLK for Burst Mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Х     |     |
|                   | Ready output; indicates the status of the Burst read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |     |
|                   | Flash Memory RDY (using default "Active HIGH" configuration)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |     |
|                   | V <sub>OL</sub> = data invalid                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |     |
|                   | V <sub>OH</sub> = data valid                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |     |
| F-RDY/R-WAIT      | Note: The default polarity for the pSRAM WAIT signal is opposite the default polarity of the Flash RDY signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                | X     | X   |
| T HBI/H WAIT      | pSRAM WAIT (using default "Active HIGH" configuration)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Λ.    |     |
|                   | V <sub>OL</sub> = data valid                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |     |
|                   | V <sub>OH</sub> = data invalid                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |     |
|                   | To match polarities, change bit 10 of the pSRAM Bus Configuration Register to 0 (Active LOW WAIT). Alternately, change bit 10 of the Flash Configuration Register to 0 (Active LOW RDY).                                                                                                                                                                                                                                                                                                                                                                      |       |     |
| F-RST#            | Hardware reset input. Low = device resets and returns to reading array data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Χ     |     |
| F-V <sub>PP</sub> | Accelerated input. At $V_{HH}$ , accelerates programming; automatically places device in unlock bypass mode. At $V_{IL}$ , disables all program and erase functions. Should be at $V_{IH}$ for all other conditions.                                                                                                                                                                                                                                                                                                                                          | Х     |     |
| NC                | Not Connected. No device internal signal is connected to the package connector nor is there any future plan to use the connector for a signal. The connection may safely be used for routing space for a signal on a Printed Circuit Board (PCB).                                                                                                                                                                                                                                                                                                             |       |     |
| R-CE#             | Chip-enable input for pSRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       | Х   |
| R-CRE             | Control Register Enable (pSRAM).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       | Х   |
| R-LB#             | Lower Byte Control (pSRAM).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       | Х   |
| R-UB#             | Upper Byte Control (pSRAM).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       | Х   |
| RFU               | Reserved For Future Use. No device internal signal is currently connected to the package connector but there is potential future use for the connector for a signal. It is recommended to not use RFU connectors for PCB routing channels so that the PCB may take advantage of future enhanced features in compatible footprint devices.                                                                                                                                                                                                                     |       |     |
| V <sub>CC</sub>   | Flash and pSRAM 1.8 Volt-only single power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Х     | Х   |
| V <sub>CCQ</sub>  | Flash and pSRAM Input/Output Power Supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Х     | Х   |
| V <sub>SS</sub>   | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Х     | Х   |
| V <sub>SSQ</sub>  | Input/Output Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Х     | Х   |
| WE#               | Write Enable input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Х     | Х   |



# **MCP Block Diagram**

Figure 3.1 S71VS-R MCP Block Diagram F-RST# RST# A/DQ15-A/DQ0 ADQ15-ADQ0 F-VPP VPP MUX CLK CLK F-RDY/R-WAIT RDY **FLASH** CE# F-CE# OE# OE# **MEMORY** WE# Amax-A16 Amax-A16 VS-R AVD# AVD# VCC - VCC VSS, VSSQ VSS VCCQ - VCCQ VSSQ UB# A/DQ15-A/DQ0 R-UB# LB# R-LB# CLK MUX CE# R-CE# OE# pSRAM WE# Amax-A16 **MEMORY** ADV# VCC VCCQ VSS VSSQ WAIT CRE R-CRE



# 4. Connection Diagrams/Physical Dimensions

This section contains the I/O designations and package specifications for the S71VS-R.

# 4.1 Special Handling Instructions for FBGA Packages

Special handling is required for Flash Memory products in FBGA packages.

Flash memory devices in FBGA packages may be damaged if exposed to ultrasonic cleaning methods. The package and/or data integrity may be compromised if the package body is exposed to temperatures above 150°C for prolonged periods of time.

# 4.2 Connection Diagrams

Figure 4.1 S71VS-R 56-ball Fine-Pitch Ball Grid Array

(Top View, Balls Facing Down)

13 12 Legend NC В С Do Not Use D Reserved for Future Use Е Flash/RAM Shared F G Н J Κ NC



Figure 4.2 S71VS-R 52-ball Fine-Pitch Ball Grid Array



## Notes:

- 1. Addresses are shared between Flash and RAM depending on the density of the pSRAM.
- 2.  $V_{SS}$  and  $V_{SSQ}$  must be connected together.

| MCP         | Flash-Only Addresses | Shared Addresses | Shared ADQ Pins |
|-------------|----------------------|------------------|-----------------|
| S71VS064RB0 | A21                  | A20-A16          |                 |
| S71VS128RB0 | A22-A21              | A20-A16          |                 |
| S71VS128RC0 | A22                  | A21-A16          | A/DQ15-A/DQ0    |
| S71VS256RC0 | A23-A22              | A21-A16          |                 |
| S71VS256RD0 | A23                  | A22-A16          |                 |



#### 4.3 **Physical Dimensions**

Figure 4.3 RLG052 - 52-ball VFRBGA 6.0 x 5.0 mm



| PACKAGE | RLG 052                      |      |      |                          |
|---------|------------------------------|------|------|--------------------------|
| JEDEC   | N/A                          |      |      |                          |
|         | 6.00 mm x 5.00 mm<br>PACKAGE |      |      |                          |
| SYMBOL  | MIN                          | NOM  | MAX  | NOTE                     |
| Α       |                              |      | 1.00 | PROFILE                  |
| A1      | 0.18                         |      |      | BALL HEIGHT              |
| D       | 6.00 BSC.                    |      |      | BODY SIZE                |
| E       | 5.00 BSC.                    |      |      | BODY SIZE                |
| D1      | 4.50 BSC.                    |      |      | MATRIX FOOTPRINT         |
| E1      | 2.50 BSC.                    |      |      | MATRIX FOOTPRINT         |
| MD      | 10                           |      |      | MATRIX SIZE D DIRECTION  |
| ME      |                              | 6    |      | MATRIX SIZE E DIRECTION  |
| n       |                              | 52   |      | BALL COUNT               |
| φb      | 0.25                         | 0.30 | 0.35 | BALL DIAMETER            |
| е       | 0.50 BSC.                    |      |      | BALL PITCH               |
| SE/SD   | 0:25 BSC.                    |      |      | SOLDER BALL PLACEMENT    |
|         |                              |      |      |                          |
|         | 3A,3F,4A,4F,7A,7F,8A,8F      |      |      | DEPOPULATED SOLDER BALLS |

### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- ALL DIMENSIONS ARE IN MILLIMETERS.
- BALL POSITION DESIGNATION PER JEP 95, SECTION 4.3, SPP-010.
- 4. e REPRESENTS THE SOLDER BALL GRID PITCH.
- SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION.

SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION.

 $\ensuremath{\mathsf{n}}$  IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME

DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.

 SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.

WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW SD OR SE = 0.000.

WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE =  $\boxed{e/2}$ 

"+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS. 41 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.



<u></u> PIN A1 CORNER еD PIN A1 CORNER INDEX MARK △ 0.15 C 2X eE – SEA E E1 F G H 14 13 12 11 10 9 8 7 6 5 4 3 2 1 В TOP VIEW SD △ 0.15 C 2X BOTTOM VIEW A2 // 0.20 C <del>0 0 0 0 0 0 0 0 0 <u>0 - 0</u></del> 1 <u>6</u> 56X øb △|0.08|C| Ф Ø0.15 (M C A B Ø0.08 (M C SIDE VIEW

Figure 4.4 RLA056 - 56-ball VFRBGA 7.7 x 6.2 mm

| PACKAGE | RLA 056                                                                                                                                                                                                         |                        |      |                          |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|--------------------------|
| JEDEC   | N/A                                                                                                                                                                                                             |                        |      |                          |
| DXE     | 7.7                                                                                                                                                                                                             | 0 mm x 6.20<br>PACKAGE | mm   |                          |
| SYMBOL  | MIN                                                                                                                                                                                                             | NOM                    | MAX  | NOTE                     |
| Α       |                                                                                                                                                                                                                 |                        | 1.00 | PROFILE                  |
| A1      | 0.18                                                                                                                                                                                                            |                        |      | BALL HEIGHT              |
| A2      | 0.62                                                                                                                                                                                                            |                        | 0.74 | BODY THICKNESS           |
| D       |                                                                                                                                                                                                                 | 7.70 BSC.              |      | BODY SIZE                |
| Е       |                                                                                                                                                                                                                 | 6.20 BSC.              |      | BODY SIZE                |
| D1      |                                                                                                                                                                                                                 | 6.50 BSC.              |      | MATRIX FOOTPRINT         |
| E1      |                                                                                                                                                                                                                 | 4.50 BSC.              |      | MATRIX FOOTPRINT         |
| MD      | 14                                                                                                                                                                                                              |                        |      | MATRIX SIZE D DIRECTION  |
| ME      | 10                                                                                                                                                                                                              |                        |      | MATRIX SIZE E DIRECTION  |
| n       |                                                                                                                                                                                                                 | 56                     |      | BALL COUNT               |
| b       | 0.25                                                                                                                                                                                                            | 0.30                   | 0.35 | BALL DIAMETER            |
| eЕ      |                                                                                                                                                                                                                 | 0:50 BSC.              |      | BALL PITCH               |
| eD      |                                                                                                                                                                                                                 | 0.50 BSC.              |      | BALL PITCH               |
| SE SD   | 0.25 BSC.                                                                                                                                                                                                       |                        |      | SOLDER BALL PLACEMENT    |
|         | A2~A9, B1~B10, C1,C2,<br>G9,C10,D1,D2,D9,D10<br>E1,E2,E3,E8,E9,E10,F1,F2,<br>F3,F8,F9,F10,G1,G2,G9,G10<br>H1,H2,H9,H10,J1,J2,J3,J8,J9,<br>J10,K1,K2,K3,K8,K9,K10<br>L1,L1,L9,L10,M1,M2,M9,M10,<br>M1-M10, P2~P9 |                        |      | DEPOPULATED SOLDER BALLS |

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- 3. BALL POSITION DESIGNATION PER JEP 95, SECTION 4.3, SPP-010.
- 5. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION.
  - SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION.
  - n IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X  $\ensuremath{\mathsf{E}}$
- DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.
- SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.
  - WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN
  - THE OUTER ROW SD OR SE = 0.000. WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE =  $\boxed{e/2}$
- "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS. 9 A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.
- 10. OUTLINE AND DIMENSIONS PER CUSTOMER REQUIREMENT.

g1007 \f16-038.63 \ 08.18.10



- A PIN A1 eD-CORNER - PIN A1 CORNER INDEX MARK △ 0.15 C A B 2X еE C SE/A Ė E1 F +0000000000++ Н ++00++00++00++ J 0+++++ 14 13 12 11 10 9 8 6 5 4 3 2 1 B TOP VIEW SD △ 0.15 C 2X BOTTOM VIEW // 0.20 C 00000100000

Ċ

SIDE VIEW

Figure 4.5 RSD056—56-ball VFRBGA 7.7 x 6.2 mm

| PACKAGE |                                                                                                                                                                                               | RSD 056  |      |                          |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|--------------------------|
| JEDEC   | N/A                                                                                                                                                                                           |          |      |                          |
| DxE     | 7.70 mm x 6.20 mm<br>PACKAGE                                                                                                                                                                  |          | mm   | NOTE                     |
| SYMBOL  | MIN                                                                                                                                                                                           | NOM      | MAX  |                          |
| Α       | 0.80                                                                                                                                                                                          | 0.90     | 1.00 | PROFILE                  |
| A1      | 0.18                                                                                                                                                                                          |          |      | BALL HEIGHT              |
| A2      | 0.62                                                                                                                                                                                          |          | 0.74 | BODY THICKNESS           |
| D       |                                                                                                                                                                                               | 7.70 BSC |      | BODY SIZE                |
| E       |                                                                                                                                                                                               | 6.20 BSC |      | BODY SIZE                |
| D1      | 6.50 BSC                                                                                                                                                                                      |          |      | MATRIX FOOTPRINT         |
| E1      | 4.50 BSC                                                                                                                                                                                      |          |      | MATRIX FOOTPRINT         |
| MD      | 14                                                                                                                                                                                            |          |      | MATRIX SIZE D DIRECTION  |
| ME      | 10                                                                                                                                                                                            |          |      | MATRIX SIZE E DIRECTION  |
| n       |                                                                                                                                                                                               | 56       |      | BALL COUNT               |
| Øb      | 0.25                                                                                                                                                                                          | 0.30     | 0.35 | BALL DIAMETER            |
| eE      | 0.50 BSC                                                                                                                                                                                      |          |      | BALL PITCH               |
| eD      | 0.50 BSC                                                                                                                                                                                      |          |      | BALL PITCH               |
| SE SD   | 0.25 BSC                                                                                                                                                                                      |          |      | SOLDER BALL PLACEMENT    |
|         | A2~A9, B1~B10, C1,C2,C9,10,D1,D2,D9,D10<br>E1,E2,E3,E8,E9,E10,F1,F2,F3,F8,F9,F10,G1,G2,G9,G10<br>H1,H2,H9,H10,J1,42,J3,B,J9,J10,K1,X2,K3,K8,9,K10<br>L1,L2,L9,L10,M1,M2,M9,M10, N1~N10, P2~P9 |          |      | DEPOPULATED SOLDER BALLS |

6

56X Øb-/ | Ø0.15(M) C| A| B | Ø0.08(M) C

#### NOTES:

20.08C

- DIMENSIONING AND TOLERANCING METHODS PER ASME Y14.5M-1994.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS
- BALL POSITION DESIGNATION PER JEP95, SECTION 4.3, SPP-010.
- 5. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION.

SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION.

 $\ensuremath{\text{n}}$  is the number of populated solder ball positions for matrix size MD x ME.

DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.

DIAMETER IN A PLANE PARALLEL TO DATUM C.

SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.

WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW SD OR SE = 0.000.

WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE =  $\boxed{e/2}$ 

8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS.

9 A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.

10. OUTLINE AND DIMENSIONS PER CUSTOMER REQUIREMENT.

3719 \ f16-038.63 \ 1.26.9





Figure 4.6 RSE052—52-ball VFRBGA 6.0 x 5.0 mm

| PACKAGE | RSE 052                      |           |      |                          |
|---------|------------------------------|-----------|------|--------------------------|
| JEDEC   | N/A                          |           |      |                          |
| DXE     | 6.00 mm x 5.00 mm<br>PACKAGE |           |      |                          |
| SYMBOL  | MIN                          | NOM       | MAX  | NOTE                     |
| Α       |                              |           | 1.00 | PROFILE                  |
| A1      | 0.18                         |           |      | BALL HEIGHT              |
| D       |                              | 6.00 BSC. |      | BODY SIZE                |
| Е       |                              | 5.00 BSC. |      | BODY SIZE                |
| D1      | 4.50 BSC.                    |           |      | MATRIX FOOTPRINT         |
| E1      | 2.50 BSC.                    |           |      | MATRIX FOOTPRINT         |
| MD      | 10                           |           |      | MATRIX SIZE D DIRECTION  |
| ME      |                              | 6         |      | MATRIX SIZE E DIRECTION  |
| n       |                              | 52        |      | BALL COUNT               |
| b       | 0.25                         | 0.30      | 0.35 | BALL DIAMETER            |
| е       | 0.50 BSC.                    |           |      | BALL PITCH               |
| SE/SD   | 0:25 BSC.                    |           |      | SOLDER BALL PLACEMENT    |
|         |                              |           |      |                          |
|         | 3A,3F,4A,4F,7A,7F,8A,8F      |           |      | DEPOPULATED SOLDER BALLS |

# NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- 3. BALL POSITION DESIGNATION PER JEP 95, SECTION 4.3, SPP-010.
- 4. e REPRESENTS THE SOLDER BALL GRID PITCH.
- 5. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION.

SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION.

 $\ensuremath{\mathsf{n}}$  IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME

Ó DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C.

SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW.

WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW SD OR SE = 0.000.

WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE =  $\frac{6}{2}$ 

8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS.

9 A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK
MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.

g1004-1 \ f16-038.63 \ 08.25.10



# 5. Revision History

| Section                          | Description                                                                |  |  |  |  |
|----------------------------------|----------------------------------------------------------------------------|--|--|--|--|
| Revision 01 (August 25, 2008)    |                                                                            |  |  |  |  |
|                                  | Initial release                                                            |  |  |  |  |
| Revision 02 (November 4, 2008)   |                                                                            |  |  |  |  |
| Global                           | Added OPNs S71VS064RB0AHT00/04/80/84                                       |  |  |  |  |
| Connection Diagrams              | Added S71VS-R 52-ball connection diagram                                   |  |  |  |  |
| Physical Dimensions              | Added RSB052                                                               |  |  |  |  |
| General Description              | Changed 128 Mb Mux pSRAM PID from TBD to pSRAM_39                          |  |  |  |  |
| Revision 03 (November 10, 2008)  |                                                                            |  |  |  |  |
| General Description              | Changed 64 Mb MUX pSRAM Type 3 PID from muxpsram_14 to muxpsram_15         |  |  |  |  |
| Revision 04 (January 13, 2009)   |                                                                            |  |  |  |  |
| Physical Dimensions              | Replaced NLD056 with NSD056                                                |  |  |  |  |
| Revision 05 (January 23, 2009)   |                                                                            |  |  |  |  |
| Valid Combinations               | Added OPN S71VS128RC0AHK20                                                 |  |  |  |  |
| Physical Dimensions              | Added RSD056                                                               |  |  |  |  |
| Revision 06 (March 11, 2009)     |                                                                            |  |  |  |  |
| Valid Combinations               | Added 108 MHz speed grade to S71VS128RC0 and S71VS256RC0                   |  |  |  |  |
| Revision 07 (September 29, 2009) |                                                                            |  |  |  |  |
| General Description              | Added S71VS128RB0; added muxpsram_10                                       |  |  |  |  |
| Valid Combinations               | Added OPN S71VS128RB0                                                      |  |  |  |  |
| Revision 08 (April 9, 2010)      | 74464 61 11 61 11 61 125 125                                               |  |  |  |  |
| Tievision oo (April 5, 2016)     | Added SWM064D108M1R                                                        |  |  |  |  |
| General Description              | Updated pSRAM documentation names                                          |  |  |  |  |
|                                  | Added OPNs:                                                                |  |  |  |  |
| W. 11. 0 . 1                     | S71VS128RC0AHK4L                                                           |  |  |  |  |
| Valid Combinations               | S71VS256RC0AHK4L                                                           |  |  |  |  |
|                                  | Removed Bottom Boot options                                                |  |  |  |  |
| Connection Diagrams              | Updated V <sub>SSQ</sub> ball to V <sub>SS</sub>                           |  |  |  |  |
| Revision 09 (May 4, 2010)        |                                                                            |  |  |  |  |
| General Description              | Added reference to S29VS064R data sheet                                    |  |  |  |  |
|                                  | Removed CustComspec_01 for 32 Mb MUX pSRAM                                 |  |  |  |  |
|                                  | Corrected pSRAM type for S71VS064RB0 from CustComspec_01 to SWM032D108M1R  |  |  |  |  |
| Valid Combinations               | Added OPNs:                                                                |  |  |  |  |
|                                  | S71VS064RB0AHT0L                                                           |  |  |  |  |
| Parisian 40 ( luna 44 0040)      | S71VS256RD0AHK40                                                           |  |  |  |  |
| Revision 10 (June 14, 2010)      | Demoved C71VC0ECDD0 from table                                             |  |  |  |  |
|                                  | Removed S71XS256RD0 from table Unified data sheet reference for S29VS/XS-R |  |  |  |  |
| General Description              | Removed MUX pSRAM Type 3                                                   |  |  |  |  |
|                                  | Added SWM128D108M1R                                                        |  |  |  |  |
|                                  | Restored necessary bottom boot options.                                    |  |  |  |  |
|                                  | Added OPNs: S71VS256RD0AHK3L/BL/3C/BC                                      |  |  |  |  |
|                                  | Removed OPNs: S71VS064RB0AHT00/04                                          |  |  |  |  |
| Valid Combinations               | Updated MUX pSRAM Type 3 entries to the Common RAM type specifications     |  |  |  |  |
| Valid Combinations               | Removed table after Figure 4.3 S71XS-R 56-ball Fine-Pitch Ball Grid Array  |  |  |  |  |
|                                  |                                                                            |  |  |  |  |
|                                  |                                                                            |  |  |  |  |
|                                  |                                                                            |  |  |  |  |



| Section                        | Description                                                                                                                   |  |  |  |  |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Revision 11 (July 28, 2010)    |                                                                                                                               |  |  |  |  |
| Features                       | Corrected MCP BGA Packages information                                                                                        |  |  |  |  |
| Ordering Information           | Corrected Package Modifier information                                                                                        |  |  |  |  |
| Ordering Information           | Removed 7 inch Tape and Reel option                                                                                           |  |  |  |  |
|                                | Corrected package information for S71VS064RB0AHT0L                                                                            |  |  |  |  |
| Valid Combinations             | Added OPN S71VS064RB0AHT8L, S71VS128RC0AHKCL, S71VS256RC0AHKCL                                                                |  |  |  |  |
|                                | Removed OPN S71VS256RD0AHK40                                                                                                  |  |  |  |  |
| MCP Block Diagram              | Removed figure S71XS-R MCP Block Diagram                                                                                      |  |  |  |  |
|                                | Corrected figure S71VS-R 52-ball Fine-Pitch Ball Grid Array                                                                   |  |  |  |  |
| Connection Diagrams/Physical   | Removed figure S71XS-R 56-ball Fine-Pitch Ball Grid Array                                                                     |  |  |  |  |
| Dimensions                     | Replaced figure RSB052—52-ball VFBGA 5.0 x 7.5 mm                                                                             |  |  |  |  |
|                                | with RSE052—52-ball VFRBGA 6.0 x 5.0 mm                                                                                       |  |  |  |  |
|                                | Refreshed DNU/RFU/NC definitions                                                                                              |  |  |  |  |
| Revision 12 (August 27, 2010)  |                                                                                                                               |  |  |  |  |
| Valid Combinations             | Corrected package information for S71VS128RB0AHK0L/8L (RLA056)                                                                |  |  |  |  |
|                                | Corrected speed for OPNs S71VS256RD0AHK3L/BL to 108 MHz                                                                       |  |  |  |  |
| Connection Diagrams            | Reverted DNU balls to RFU                                                                                                     |  |  |  |  |
| Physical Dimensions            | Added diagram for RLA056                                                                                                      |  |  |  |  |
| Revision 13 (December 9, 2010) |                                                                                                                               |  |  |  |  |
| Features                       | Added Industrial temperature                                                                                                  |  |  |  |  |
| General Description            | Added references to S29VS_XS-R_SP, S29VS064R_XS064R_SP, SWM032D108M3R, SWM128D108M3R                                          |  |  |  |  |
| Valid Combinations             | Added OPNs S71VS064RB0AHT3L/BL/0M/8M, S71VS128RB0AHK3L/BL, S71VS256RD0AHK3M, S71VS256RD0AHK40/C0                              |  |  |  |  |
|                                | Added Temperature Range Column                                                                                                |  |  |  |  |
| Revision 14 (April 13, 2011)   |                                                                                                                               |  |  |  |  |
| General Description            | Removed SWM032D108M1N and SWM064D108M1N references                                                                            |  |  |  |  |
| Valid Combinations             | Removed OPNs S71VS064RB0AHT3M/BM, S71VS128RB0AHK2L/AL, S71VS128RC0AHK20, S71VS128RC0ZHKxx, S71VS256RC0ZHKxx, S71VS256RD0ZHExx |  |  |  |  |
|                                | Physical Dimensions: Removed NLB056 and NSD056 diagrams. Added diagram for RLG052                                             |  |  |  |  |
| Revision 15 (June 20, 2011)    |                                                                                                                               |  |  |  |  |
| Valid Combinations             | Added OPNs S71VS128RB0AHK4L/CL, , S71VS064RB0AHT4L/CL                                                                         |  |  |  |  |
| Revision 16 (June 29, 2012)    |                                                                                                                               |  |  |  |  |
| Valid Combinations             | Added OPNs S71VS064RB0AHT3M/BM                                                                                                |  |  |  |  |
| Revision 17 (October 2, 2012)  |                                                                                                                               |  |  |  |  |
| Valid Combinations             | Updated the S71VS256RC0AHK4L/CL package from RSD056 to RLA056                                                                 |  |  |  |  |
|                                |                                                                                                                               |  |  |  |  |



## Colophon

The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for any use that includes fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for any use where chance of failure is intolerable (i.e., submersible repeater and artificial satellite). Please note that Spansion will not be liable to you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the US Export Administration Regulations or the applicable laws of any other country, the prior authorization by the respective government entity will be required for export of those products.

### Trademarks and Notice

The contents of this document are subject to change without notice. This document may contain information on a Spansion product under development by Spansion. Spansion reserves the right to change or discontinue work on any product without notice. The information in this document is provided as is without warranty or guarantee of any kind as to its accuracy, completeness, operability, fitness for particular purpose, merchantability, non-infringement of third-party rights, or any other warranty, express, implied, or statutory. Spansion assumes no liability for any damages of any kind arising out of the use of the information in this document.

Copyright © 2008-2012 Spansion Inc. All rights reserved. Spansion<sup>®</sup>, the Spansion Logo, MirrorBit<sup>®</sup>, MirrorBit<sup>®</sup> Eclipse<sup>™</sup>, ORNAND<sup>™</sup> and combinations thereof, are trademarks and registered trademarks of Spansion LLC in the United States and other countries. Other names used are for informational purposes only and may be trademarks of their respective owners.