

# *μ*PD46184184B

## 18M-BIT DDR II SRAM 4-WORD BURST OPERATION

R10DS0120EJ0200 Rev.2.00 Nov 09, 2012

#### **Description**

The  $\mu$ PD46184184B is a 1,048,576-word by 18-bit synchronous double data rate static RAM fabricated with advanced CMOS technology using full CMOS six-transistor memory cell.

The  $\mu$ PD46184184B integrate unique synchronous peripheral circuitry and a burst counter. All input registers controlled by an input clock pair (K and K#) are latched on the positive edge of K and K#. These products are suitable for application which require synchronous operation, high speed, low voltage, high density and wide bit configuration.

These products are packaged in 165-pin PLASTIC BGA.

#### **Features**

- $1.8 \pm 0.1$  V power supply
- 165-pin PLASTIC BGA (13 x 15)
- HSTL interface
- PLL circuitry for wide output data valid window and future frequency scaling
- Pipelined double data rate operation
- Common data input/output bus
- Two-tick burst for low DDR transaction size
- Two input clocks (K and K#) for precise DDR timing at clock rising edges only
- Two output clocks (C and C#) for precise flight time and clock skew matching-clock and data delivered together to receiving device
- Internally self-timed write control
- Clock-stop capability. Normal operation is restored in 20  $\mu$ s after clock is resumed.
- User programmable impedance output (35 to 70  $\Omega$ )
- Fast clock cycle time: 3.3 ns (300 MHz), 4.0 ns (250 MHz)
- Simple control logic for easy depth expansion
- JTAG 1149.1 compatible test access port

## **Ordering Information**

| Part No.                  | Organization (word x bit) | Cycle<br>time | Clock<br>frequency | Operating Ambient<br>Temperature           | Package     |
|---------------------------|---------------------------|---------------|--------------------|--------------------------------------------|-------------|
| μPD46184184BF1-E33-EQ1-A  | 1M x 18                   | 3.3ns         | 300MHz             | T <sub>A</sub> = 0 to 70°C                 | 165-pin     |
| μPD46184184BF1-E40-EQ1-A  |                           | 4.0ns         | 250MHz             |                                            | PLASTIC BGA |
| μPD46184184BF1-E33Y-EQ1-A | 1M x 18                   | 3.3ns         | 300MHz             | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ | (13 x 15)   |
| μPD46184184BF1-E40Y-EQ1-A |                           | 4.0ns         | 250MHz             |                                            | Lead-free   |
| μPD46184184BF1-E33-EQ1    | 1M x 18                   | 3.3ns         | 300MHz             | T <sub>A</sub> = 0 to 70°C                 | 165-pin     |
| μPD46184184BF1-E40-EQ1    |                           | 4.0ns         | 250MHz             |                                            | PLASTIC BGA |
| μPD46184184BF1-E33Y-EQ1   | 1M x 18                   | 3.3ns         | 300MHz             | T <sub>A</sub> = -40 to 85°C               | (13 x 15)   |
| μPD46184184BF1-E40Y-EQ1   |                           | 4.0ns         | 250MHz             |                                            | Lead        |

### **Pin Arrangement**

## 165-pin PLASTIC BGA (13 x 15) (Top View)

|   | 1    | 2       | 3         | 4         | 5           | 6   | 7           | 8                 | 9    | 10      | 11  |
|---|------|---------|-----------|-----------|-------------|-----|-------------|-------------------|------|---------|-----|
| Α | CQ#  | Vss/72M | Α         | R, W#     | BW1#        | K#  | NC/144M     | LD#               | Α    | Vss/36M | CQ  |
| В | NC   | DQ9     | NC        | Α         | NC/288M     | K   | BW0#        | Α                 | NC   | NC      | DQ8 |
| С | NC   | NC      | NC        | Vss       | Α           | Α0  | <b>A</b> 1  | Vss               | NC   | DQ7     | NC  |
| D | NC   | NC      | DQ10      | Vss       | Vss         | Vss | Vss         | Vss               | NC   | NC      | NC  |
| Е | NC   | NC      | DQ11      | VDDQ      | Vss         | Vss | Vss         | V <sub>DD</sub> Q | NC   | NC      | DQ6 |
| F | NC   | DQ12    | NC        | VDDQ      | <b>V</b> DD | Vss | <b>V</b> DD | V <sub>DD</sub> Q | NC   | NC      | DQ5 |
| G | NC   | NC      | DQ13      | VDDQ      | <b>V</b> DD | Vss | <b>V</b> DD | V <sub>DD</sub> Q | NC   | NC      | NC  |
| н | DLL# | VREF    | $V_{DD}Q$ | VDDQ      | <b>V</b> DD | Vss | <b>V</b> DD | V <sub>DD</sub> Q | VDDQ | VREF    | ZQ  |
| J | NC   | NC      | NC        | VDDQ      | <b>V</b> DD | Vss | <b>V</b> DD | V <sub>DD</sub> Q | NC   | DQ4     | NC  |
| κ | NC   | NC      | DQ14      | VDDQ      | <b>V</b> DD | Vss | <b>V</b> DD | V <sub>DD</sub> Q | NC   | NC      | DQ3 |
| L | NC   | DQ15    | NC        | $V_{DD}Q$ | Vss         | Vss | <b>V</b> ss | $V_{DD}Q$         | NC   | NC      | DQ2 |
| М | NC   | NC      | NC        | Vss       | Vss         | Vss | Vss         | Vss               | NC   | DQ1     | NC  |
| N | NC   | NC      | DQ16      | Vss       | Α           | Α   | Α           | Vss               | NC   | NC      | NC  |
| Р | NC   | NC      | DQ17      | Α         | Α           | С   | Α           | Α                 | NC   | NC      | DQ0 |
| R | TDO  | тск     | Α         | Α         | Α           | C#  | Α           | Α                 | Α    | TMS     | TDI |

**TMS** A0, A1, A : Address inputs : IEEE 1149.1 Test input DQ0 to DQ17 TDI : Data inputs / outputs : IEEE 1149.1 Test input LD# : Synchronous load TCK : IEEE 1149.1 Clock input R, W# TDO : Read Write input : IEEE 1149.1 Test output BW0#, BW1# : Byte Write data select  $V_{REF}$ : HSTL input reference input

K, K# : Input clock  $V_{\mathrm{DD}}$ : Power Supply C, C# : Output clock  $V_{DD}Q$ : Power Supply CQ, CQ# : Echo clock  $V_{SS}$ : Ground ZQ : Output impedance matching NC : No connection

DLL# : PLL disable NC/xxM : Expansion address for xxMb

**Remarks 1.** ×××# indicates active LOW.

2. Refer to Package Dimensions for the index mark.

3. 2A, 7A, 10A and 5B are expansion addresses : 10A for 36Mb

: 10A and 2A for 72Mb : 10A, 2A and 7A for 144Mb : 10A, 2A, 7A and 5B for 288Mb

2A and 10A of this product can also be used as NC.



## **Pin Description**

(1/2)

| Symbol        | Туре         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0<br>A1<br>A | Input        | Synchronous Address Inputs: These inputs are registered and must meet the setup and hold times around the rising edge of K. All transactions operate on a burst of four words (two clock periods of bus activity). A0 and A1 are used as the lowest two address bits for BURST READ and BURST WRITE operations permitting a random burst start address. These inputs are ignored when device is deselected, i.e., NOP (LD# = HIGH), or once BURST operation is in progress.                      |
| DQ0 to DQ17   | Input/Output | Synchronous Data IOs: Input data must meet setup and hold times around the rising edges of K and K#. Output data is synchronized to the respective C and C# data clocks or to K and K# if C and C# are tied to HIGH.                                                                                                                                                                                                                                                                             |
| LD#           | Input        | Synchronous Load: This input is brought LOW when a bus cycle sequence is to be defined. This definition includes address and read/write direction. All transactions operate on a burst of 4 data (two clock periods of bus activity).                                                                                                                                                                                                                                                            |
| R, W#         | Input        | Synchronous Read/Write Input: When LD# is LOW, this input designates the access type (READ when R, W# is HIGH, WRITE when R, W# is LOW) for the loaded address. R, W# must meet the setup and hold times around the rising edge of K. If a synchronous load command (LD# = LOW) is input, inputs of R, W# and LD# on the subsequent rising edge of K are ignored.                                                                                                                                |
| BW0#, BW1#.   | Input        | Synchronous Byte Writes: When LOW these inputs cause their respective byte to be registered and written during WRITE cycles. These signals must meet setup and hold times around the rising edges of K and K# for each of the two rising edges comprising the WRITE cycle. See <b>Pin Arrangement</b> for signal to data relationships.  See <b>Byte Write Operation</b> for relation between BWx# and Dxx.                                                                                      |
| K, K#         | Input        | Input Clock: This input clock pair registers address and control inputs on the rising edge of K, and registers data on the rising edge of K and the rising edge of K#. K# is ideally 180 degrees out of phase with K. All synchronous inputs must meet setup and hold times around the clock rising edges.                                                                                                                                                                                       |
| C, C#         | Input        | Output Clock: This clock pair provides a user controlled means of tuning device output data. The rising edge of C# is used as the output timing reference for first output data. The rising edge of C is used as the output reference for second output data. Ideally, C# is 180 degrees out of phase with C. When use of K and K# as the reference instead of C and C#, then fixed C and C# to HIGH. Operation cannot be guaranteed unless C and C# are fixed to HIGH (i.e. toggle of C and C#) |

(2/2)

|                  | T _    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol           | Туре   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| CQ, CQ#          | Output | Synchronous Echo Clock Outputs. The rising edges of these outputs are tightly matched to the synchronous data outputs and can be used as a data valid indication. These signals run freely and do not stop when DQ tristates. If C and C# are stopped (if K and K# are stopped in the single clock mode), CQ and CQ# will also stop.                                                                                                                                                                                                                                                                           |
| ZQ               | Input  | Output Impedance Matching Input: This input is used to tune the device outputs to the system data bus impedance. DQ, CQ and CQ# output impedance are set to $0.2 \times RQ$ , where RQ is a resistor from this bump to ground. The output impedance can be minimized by directly connect ZQ to $V_{DD}Q$ . This pin cannot be connected directly to GND or left unconnected. The output impedance is adjusted every $20 \ \mu s$ upon power-up to account for drifts in supply voltage and temperature. After replacement for a resistor, the new output impedance is reset by implementing power-on sequence. |
| DLL#             | Input  | PLL Disable: When debugging the system or board, the operation can be performed at a clock frequency slower than TKHKH (MAX.) without the PLL circuit being used, if DLL# = LOW. The AC/DC characteristics cannot be guaranteed. For normal operation, DLL# must be HIGH and it can be connected to $V_{DD}Q$ through a 10 k $\Omega$ or less resistor.                                                                                                                                                                                                                                                        |
| TMS<br>TDI       | Input  | IEEE 1149.1 Test Inputs: 1.8 V I/O level. These balls may be left Not Connected if the JTAG function is not used in the circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| TCK              | Input  | IEEE 1149.1 Clock Input: 1.8 V I/O level. This pin must be tied to V <sub>SS</sub> if the JTAG function is not used in the circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| TDO              | Output | IEEE 1149.1 Test Output: 1.8 V I/O level. When providing any external voltage to TDO signal, it is recommended to pull up to <b>V</b> <sub>DD</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| V <sub>REF</sub> | -      | HSTL Input Reference Voltage: Nominally $V_{DD}Q/2$ . Provides a reference voltage for the input buffers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| V <sub>DD</sub>  | Supply | Power Supply: 1.8 V nominal. See <b>Recommended DC Operating Conditions</b> and <b>DC Characteristics</b> for range.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| $V_{DD}Q$        | Supply | Power Supply: Isolated Output Buffer Supply. Nominally 1.5 V. 1.8 V is also permissible. See <b>Recommended DC Operating Conditions</b> and <b>DC Characteristics</b> for range.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| V <sub>SS</sub>  | Supply | Power Supply: Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| NC               | _      | No Connect: These signals are not connected internally.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                  |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

## **Block Diagram**



#### **Power-On Sequence in DDR II SRAM**

DDR II SRAMs must be powered up and initialized in a predefined manner to prevent undefined operations. The following timing charts show the recommended power-on sequence.

The following power-up supply voltage application is recommended:  $V_{SS}$ ,  $V_{DD}$ ,  $V_{DD}Q$ ,  $V_{REF}$ , then  $V_{IN}$ .  $V_{DD}$  and  $V_{DD}Q$  can be applied simultaneously, as long as  $V_{DD}Q$  does not exceed  $V_{DD}$  by more than 0.5 V during power-up. The following power-down supply voltage removal sequence is recommended:  $V_{IN}$ ,  $V_{REF}$ ,  $V_{DD}Q$ ,  $V_{DD}$ ,  $V_{SS}$ .  $V_{DD}$  and  $V_{DD}Q$  can be removed simultaneously, as long as  $V_{DD}Q$  does not exceed  $V_{DD}$  by more than 0.5 V during power-down.

#### **Power-On Sequence**

Apply power and tie DLL# to HIGH.

Apply  $V_{DD}Q$  before  $V_{REF}$  or at the same time as  $V_{REF}$ .

Provide stable clock for more than 20  $\mu$ s to lock the PLL.

Continuous min.4 NOP(LD# = high) cycles are required after PLL lock up is done.

#### **PLL Constraints**

The PLL uses K clock as its synchronizing input and the input should have low phase jitter which is specified as TKC var. The PLL can cover 120 MHz as the lowest frequency. If the input clock is unstable and the PLL is enabled, then the PLL may lock onto an undesired clock frequency.

#### **Power-On Waveforms**



## **Burst Sequence**

#### **Linear Burst Sequence Table**

|                            | A1, A0 | A1, A0 | A1, A0 | A1, A0 |
|----------------------------|--------|--------|--------|--------|
| External Address           | 0, 0   | 0, 1   | 1, 0   | 1, 1   |
| 1st Internal Burst Address | 0, 1   | 1, 0   | 1, 1   | 0, 0   |
| 2nd Internal Burst Address | 1, 0   | 1, 1   | 0, 0   | 0, 1   |
| 3rd Internal Burst Address | 1, 1   | 0, 0   | 0, 1   | 1, 0   |

#### **Truth Table**

| Operation                         | LD# | R, W# | CLK     |          | DQ           |           |           |           |           |  |
|-----------------------------------|-----|-------|---------|----------|--------------|-----------|-----------|-----------|-----------|--|
| WRITE cycle                       | L   | L     | $L\toH$ | Data in  |              |           |           |           |           |  |
| Load address, input write data on |     |       |         |          | Input data   | D(A1)     | D(A2)     | D(A3)     | D(A4)     |  |
| consecutive K and K# rising edge  |     |       |         |          | Input clock  | K(t+1) ↑  | K#(t+1) ↑ | K(t+2) ↑↑ | K#(t+2) ↑ |  |
| READ cycle                        | L   | Н     | $L\toH$ | Data out |              |           |           |           |           |  |
| Load address, read data on        |     |       |         |          | Output data  | Q(A1)     | Q(A2)     | Q(A3)     | Q(A4)     |  |
| consecutive C and C# rising edge  |     |       |         |          | Output clock | C#(t+1) ↑ | C(t+2) ↑  | C#(t+2) ↑ | C(t+3) ↑  |  |
| NOP (No operation)                | Н   | ×     | $L\toH$ | High-Z   |              |           |           |           |           |  |
| Clock stop                        | ×   | ×     | Stopped | Previou  | ıs state     |           |           |           |           |  |

**Remarks 1.** H: HIGH, L: LOW,  $\times$ : don't care,  $\uparrow$ : rising edge.

- 2. Data inputs are registered at K and K# rising edges. Data outputs are delivered at C and C# rising edges except if C and C# are HIGH then Data outputs are delivered at K and K# rising edges.
- **3.** All control inputs in the truth table must meet setup/hold times around the rising edge (LOW to HIGH) of K. All control inputs are registered during the rising edge of K.
- 4. This device contains circuitry that ensure the outputs to be in high impedance during power-up.
- **5.** Refer to state diagram and timing diagrams for clarification.
- **6.** A1 refers to the address input during a WRITE or READ cycle. A2, A3 and A4 refers to the next internal burst address in accordance with the linear burst sequence.
- 7. It is recommended that K = K# = C = C# when clock is stopped. This is not essential but permits most rapid restart by overcoming transmission line charging symmetrically.

## **Byte Write Operation**

| Operation         | К                 | K#                | BW0# | BW1# |
|-------------------|-------------------|-------------------|------|------|
| Write DQ0 to DQ17 | $L \rightarrow H$ | -                 | 0    | 0    |
|                   | -                 | $L \rightarrow H$ | 0    | 0    |
| Write DQ0 to DQ8  | $L \rightarrow H$ | -                 | 0    | 1    |
|                   | -                 | $L \rightarrow H$ | 0    | 1    |
| Write DQ9 to DQ17 | $L \rightarrow H$ | _                 | 1    | 0    |
|                   | -                 | $L \rightarrow H$ | 1    | 0    |
| Write nothing     | $L \rightarrow H$ | _                 | 1    | 1    |
|                   | -                 | $L \rightarrow H$ | 1    | 1    |

**Remarks 1.**  $H: HIGH, L: LOW, \rightarrow : rising edge.$ 

2. Assumes a WRITE cycle was initiated. BW0# and BW1# can be altered for any portion of the BURST WRITE operation provided that the setup and hold requirements are satisfied.

## **Bus Cycle State Diagram**



**Remarks 1.** A0 and A1 are internally advanced in accordance with the burst order table.

Bus cycle is terminated after burst count = 4.

- **2.** State transitions: L = (LD# = LOW); L# = (LD# = HIGH); R = (R#, W = HIGH); W = (R#, W = LOW).
- 3. State machine control timing sequence is controlled by K.

#### **Electrical Characteristics**

#### **Absolute Maximum Ratings**

| Parameter                     | Symbol           | Conditions    | Rating                                     | Unit |
|-------------------------------|------------------|---------------|--------------------------------------------|------|
| Supply voltage                | $V_{DD}$         |               | −0.5 to +2.5                               | V    |
| Output supply voltage         | $V_{DD}Q$        |               | −0.5 to V <sub>DD</sub>                    | V    |
| Input voltage                 | V <sub>IN</sub>  |               | -0.5 to V <sub>DD</sub> +0.5 (2.5 V MAX.)  | V    |
| Input / Output voltage        | V <sub>I/O</sub> |               | -0.5 to V <sub>DD</sub> Q+0.5 (2.5 V MAX.) | V    |
| Operating ambient temperature | TA               | (E** series)  | 0 to 70                                    | °C   |
|                               |                  | (E**Y series) | -40 to 85                                  | °C   |
| Storage temperature           | Tstg             |               | -55 to +125                                | °C   |

Caution Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

#### Recommended DC Operating Conditions ( $T_A = 0$ to $70^{\circ}$ C, $T_A = -40$ to $85^{\circ}$ C)

| Parameter             | Symbol               | Conditions | MIN.                  | TYP. | MAX.                  | Unit | Note |
|-----------------------|----------------------|------------|-----------------------|------|-----------------------|------|------|
| Supply voltage        | $V_{DD}$             |            | 1.7                   | 1.8  | 1.9                   | V    |      |
| Output supply voltage | $V_{DD}Q$            |            | 1.4                   |      | $V_{DD}$              | V    | 1    |
| Input HIGH voltage    | V <sub>IH (DC)</sub> |            | V <sub>REF</sub> +0.1 |      | V <sub>DD</sub> Q+0.3 | V    | 1, 2 |
| Input LOW voltage     | V <sub>IL (DC)</sub> |            | -0.3                  |      | V <sub>REF</sub> -0.1 | V    | 1, 2 |
| Clock input voltage   | V <sub>IN</sub>      |            | -0.3                  |      | V <sub>DD</sub> Q+0.3 | V    | 1, 2 |
| Reference voltage     | $V_{REF}$            |            | 0.68                  |      | 0.95                  | V    |      |

Notes 1. During normal operation,  $V_{DD}Q$  must not exceed  $V_{DD}$ .

2. Power-up: VIH  $\leq$  V<sub>DD</sub>Q + 0.3 V and V<sub>DD</sub>  $\leq$  1.7 V and V<sub>DD</sub>Q  $\leq$  1.4 V for t  $\leq$  200 ms

#### Recommended AC Operating Conditions ( $T_A = 0$ to $70^{\circ}$ C, $T_A = -40$ to $85^{\circ}$ C)

| Parameter          | Symbol               | Conditions | MIN.                  | MAX.                  | Unit | Note |
|--------------------|----------------------|------------|-----------------------|-----------------------|------|------|
| Input HIGH voltage | V <sub>IH (AC)</sub> |            | V <sub>REF</sub> +0.2 |                       | V    | 1    |
| Input LOW voltage  | V <sub>IL (AC)</sub> |            |                       | V <sub>REF</sub> -0.2 | V    | 1    |

**Note 1.** Overshoot:  $V_{IH (AC)} \le V_{DD} + 0.7 \text{ V } (2.5 \text{ V MAX.}) \text{ for } t \le TKHKH/2$ 

Undershoot:  $V_{IL (AC)} \ge -0.5 \text{ V for } t \le TKHKH/2$ 

Control input signals may not have pulse widths less than TKHKL (MIN.) or operate at cycle rates less than

TKHKH (MIN.).

#### DC Characteristics 1 (T<sub>A</sub> = 0 to 70°C, $V_{DD}$ = 1.8 $\pm$ 0.1 V)

| Parameter                  | Symbol               | Test condition                                  |      | MIN.                     | MAX.                     | Unit | Note |
|----------------------------|----------------------|-------------------------------------------------|------|--------------------------|--------------------------|------|------|
| Input leakage current      | ILI                  |                                                 |      | -2                       | +2                       | μΑ   |      |
| I/O leakage current        | I <sub>LO</sub>      |                                                 |      | -2                       | +2                       | μΑ   |      |
| Operating supply current   | I <sub>DD</sub>      | $V_{IN} \leq V_{IL} \ or \ V_{IN} \geq V_{IH},$ | -E33 |                          | 440                      | mA   |      |
| (Read cycle / Write cycle) |                      | $I_{I/O} = 0 \text{ mA},$                       |      |                          |                          |      |      |
|                            |                      | Cycle = MAX.                                    | -E40 |                          | 400                      |      |      |
|                            |                      |                                                 |      |                          |                          |      |      |
| Standby supply current     | I <sub>SB1</sub>     | $V_{IN} \leq V_{IL} \ or \ V_{IN} \geq V_{IH},$ | -E33 |                          | 400                      | mA   |      |
| (NOP)                      |                      | $I_{I/O} = 0 \text{ mA},$                       |      |                          |                          |      |      |
|                            |                      | Cycle = MAX.                                    | -E40 |                          | 380                      |      |      |
|                            |                      | Inputs static                                   |      |                          |                          |      |      |
| Output HIGH voltage        | V <sub>OH(Low)</sub> | I <sub>OH</sub>   ≤ 0.1 mA                      |      | V <sub>DD</sub> Q-0.2    | $V_{DD}Q$                | V    | 3, 4 |
|                            | V <sub>OH</sub>      | Note1                                           |      | V <sub>DD</sub> Q/2-0.12 | V <sub>DD</sub> Q/2+0.12 | V    | 3, 4 |
| Output LOW voltage         | V <sub>OL(Low)</sub> | I <sub>OL</sub> ≤ 0.1 mA                        |      | V <sub>SS</sub>          | 0.2                      | V    | 3, 4 |
|                            | V <sub>OL</sub>      | Note2                                           |      | V <sub>DD</sub> Q/2-0.12 | V <sub>DD</sub> Q/2+0.12 | V    | 3, 4 |

- Notes 1. Outputs are impedance-controlled.  $|I_{OH}| = (V_{DD}Q/2)/(RQ/5) \pm 15\%$  for values of 175  $\Omega \le RQ \le 350 \ \Omega$ .
  - 2. Outputs are impedance-controlled.  $I_{OL} = (V_{DD}Q/2)/(RQ/5) \pm 15\%$  for values of 175  $\Omega \le RQ \le 350 \Omega$ .
  - **3.** AC load current is higher than the shown DC values.
  - **4.** HSTL outputs meet JEDEC HSTL Class I standards.

### DC Characteristics 2 (T<sub>A</sub> = -40 to 85°C, $V_{DD}$ = 1.8 $\pm$ 0.1 V)

| Parameter                  | Symbol               | Test condition                                     |       | MIN.                     | MAX.                     | Unit | Note |
|----------------------------|----------------------|----------------------------------------------------|-------|--------------------------|--------------------------|------|------|
| Input leakage current      | ILI                  |                                                    |       | -2                       | +2                       | μΑ   |      |
| I/O leakage current        | I <sub>LO</sub>      |                                                    |       | -2                       | +2                       | μΑ   |      |
| Operating supply current   | I <sub>DD</sub>      | $V_{IN} \le V_{IL} \text{ or } V_{IN} \ge V_{IH},$ | -E33Y |                          | 560                      | mA   |      |
| (Read cycle / Write cycle) |                      | $I_{I/O} = 0 \text{ mA},$                          |       |                          |                          |      |      |
|                            |                      | Cycle = MAX.                                       | -E40Y |                          | 520                      |      |      |
|                            |                      |                                                    |       |                          |                          |      |      |
| Standby supply current     | I <sub>SB1</sub>     | $V_{IN} \le V_{IL} \text{ or } V_{IN} \ge V_{IH},$ | -E33Y |                          | 520                      | mA   |      |
| (NOP)                      |                      | $I_{I/O} = 0 \text{ mA},$                          |       |                          |                          |      |      |
|                            |                      | Cycle = MAX.                                       | -E40Y |                          | 500                      |      |      |
|                            |                      | Inputs static                                      |       |                          |                          |      |      |
| Output HIGH voltage        | V <sub>OH(Low)</sub> | I <sub>OH</sub>   ≤ 0.1 mA                         |       | V <sub>DD</sub> Q-0.2    | $V_{DD}Q$                | V    | 3, 4 |
|                            | V <sub>OH</sub>      | Note1                                              |       | V <sub>DD</sub> Q/2-0.12 | V <sub>DD</sub> Q/2+0.12 | V    | 3, 4 |
| Output LOW voltage         | V <sub>OL(Low)</sub> | $I_{OL} \le 0.1 \text{ mA}$                        |       | V <sub>SS</sub>          | 0.2                      | V    | 3, 4 |
|                            | V <sub>OL</sub>      | Note2                                              |       | V <sub>DD</sub> Q/2-0.12 | V <sub>DD</sub> Q/2+0.12 | V    | 3, 4 |

- Notes 1. Outputs are impedance-controlled.  $|I_{OH}| = (V_{DD}Q/2)/(RQ/5) \pm 15\%$  for values of 175  $\Omega \le RQ \le 350 \ \Omega$ .
  - 2. Outputs are impedance-controlled.  $I_{OL} = (V_{DD}Q/2)/(RQ/5) \pm 15\%$  for values of 175  $\Omega \le RQ \le 350 \Omega$ .
  - **3.** AC load current is higher than the shown DC values.
  - 4. HSTL outputs meet JEDEC HSTL Class I standards.

## Capacitance (T<sub>A</sub> = 25°C, f = 1 MHz)

| Parameter                  | Symbol           | Test conditions        | MIN. | MAX. | Unit |
|----------------------------|------------------|------------------------|------|------|------|
| Input capacitance          | C <sub>IN</sub>  | V <sub>IN</sub> = 0 V  |      | 5    | pF   |
| (Address, Control)         |                  |                        |      |      |      |
| Input / Output capacitance | C <sub>I/O</sub> | V <sub>I/O</sub> = 0 V |      | 7    | pF   |
| (DQ, CQ, CQ#)              |                  |                        |      |      |      |
| Clock Input capacitance    | C <sub>clk</sub> | V <sub>clk</sub> = 0 V |      | 6    | pF   |

**Remark** These parameters are periodically sampled and not 100% tested.

#### **Thermal Characteristics**

| Parameter                          | Symbol                       | Substrate | Airflow | TYP. | Unit |
|------------------------------------|------------------------------|-----------|---------|------|------|
| Thermal resistance                 | $	heta_{ja}$                 | 4-layer   | 0 m/s   | 16.5 | °C/W |
| from junction to ambient air       |                              |           | 1 m/s   | 13.2 | °C/W |
|                                    |                              | 8-layer   | 0 m/s   | 15.5 | °C/W |
|                                    |                              |           | 1 m/s   | 12.6 | °C/W |
| Thermal characterization parameter | $oldsymbol{\psi}_{	ext{jt}}$ | 4-layer   | 0 m/s   | 0.07 | °C/W |
| from junction to the top center    |                              |           | 1 m/s   | 1.13 | °C/W |
| of the package surface             |                              | 8-layer   | 0 m/s   | 0.06 | °C/W |
|                                    |                              |           | 1 m/s   | 0.12 | °C/W |
| Thermal resistance                 | $\theta_{  m jc}$            |           |         | 3.86 | °C/W |
| from junction to case              |                              |           |         |      |      |

AC Characteristics (Ta = 0 to 70°C, Ta = -40 to 85°C,  $V_{DD}$  = 1.8  $\pm$  0.1 V)

AC Test Conditions (VDD = 1.8  $\pm$  0.1 V, VDDQ = 1.4 V to VDD)

Input waveform (Rise / Fall time ≤ 0.3 ns)



#### **Output load condition**

Figure 1. External load at test



## **Read and Write Cycle**

| Parameter                                | Symbol    | -     | E33Y<br>MHz) | 1     | E40Y<br>MHz) | Unit | Note |
|------------------------------------------|-----------|-------|--------------|-------|--------------|------|------|
|                                          |           | MIN.  | MAX.         | MIN.  | MAX.         |      |      |
| Clock                                    |           |       |              |       | •            |      |      |
| Average Clock cycle time                 | TKHKH     | 3.3   | 8.4          | 4.0   | 8.4          | ns   | 1    |
| (K, K#, C, C#)                           |           |       |              |       |              |      |      |
| Clock phase jitter (K, K#, C, C#)        | TKC var   |       | 0.2          |       | 0.2          | ns   | 2    |
| Clock HIGH time (K, K#, C, C#)           | TKHKL     | 1.32  |              | 1.6   |              | ns   |      |
| Clock LOW time (K, K#, C, C#)            | TKLKH     | 1.32  |              | 1.6   |              | ns   |      |
| Clock HIGH to Clock# HIGH                | TKHK#H    | 1.49  |              | 1.8   |              | ns   |      |
| $(K \rightarrow K\#, C \rightarrow C\#)$ |           |       |              |       |              |      |      |
| Clock# HIGH to Clock HIGH                | TK#HKH    | 1.49  |              | 1.8   |              | ns   |      |
| $(K\#\toK,C\#\toC)$                      |           |       |              |       |              |      |      |
| Clock to data clock                      | TKHCH     | 0     | 1.45         | 0     | 1.8          | ns   |      |
| $(K \rightarrow C, K\# \rightarrow C\#)$ |           |       |              |       |              |      |      |
| PLL lock time (K, C)                     | TKC lock  | 20    |              | 20    |              | μS   | 3    |
| K static to PLL reset                    | TKC reset | 30    |              | 30    |              | ns   | 4    |
|                                          | •         |       |              |       |              |      |      |
| Output Times                             |           |       |              |       |              |      |      |
| CQ HIGH to CQ# HIGH                      | TCQHCQ#H  | 1.24  |              | 1.55  |              | ns   | 5    |
| $(CQ \rightarrow CQ\#)$                  |           |       |              |       |              |      |      |
| CQ# HIGH to CQ HIGH                      | TCQ#HCQH  | 1.24  |              | 1.55  |              | ns   | 5    |
| $(CQ\# \to CQ)$                          |           |       |              |       |              |      |      |
| C, C# HIGH to output valid               | TCHQV     |       | 0.45         |       | 0.45         | ns   |      |
| C, C# HIGH to output hold                | TCHQX     | -0.45 |              | -0.45 |              | ns   |      |
| C, C# HIGH to echo clock valid           | TCHCQV    |       | 0.45         |       | 0.45         | ns   |      |
| C, C# HIGH to echo clock hold            | TCHCQX    | -0.45 |              | -0.45 |              | ns   |      |
| CQ, CQ# HIGH to output valid             | TCQHQV    |       | 0.27         |       | 0.3          | ns   | 6    |
| CQ, CQ# HIGH to output hold              | TCQHQX    | -0.27 |              | -0.3  |              | ns   | 6    |
| C HIGH to output High-Z                  | TCHQZ     |       | 0.45         |       | 0.45         | ns   |      |
| C HIGH to output Low-Z                   | TCHQX1    | -0.45 |              | -0.45 |              | ns   |      |
|                                          | •         |       |              |       |              |      |      |
| Setup Times                              |           |       |              |       |              |      |      |
| Address valid to K rising edge           | TAVKH     | 0.4   |              | 0.5   |              | ns   | 7    |
| Synchronous load input (LD#),            | TIVKH     | 0.4   |              | 0.5   |              | ns   | 7    |
| read write input (R, W#) valid to        |           |       |              |       |              |      |      |
| K rising edge                            |           |       |              |       |              |      |      |
| Data inputs and write data               | TDVKH     | 0.3   |              | 0.35  |              | ns   | 7    |
| select inputs (BWx#) valid to            |           |       |              |       |              |      |      |
| K, K# rising edge                        |           |       |              |       |              |      |      |
|                                          | 1         |       |              |       |              |      |      |
| Hold Times                               |           |       |              |       |              |      |      |
| K rising edge to address hold            | TKHAX     | 0.4   |              | 0.5   |              | ns   | 7    |
| K rising edge to                         | TKHIX     | 0.4   |              | 0.5   |              | ns   | 7    |
| synchronous load input (LD#),            |           |       |              |       |              |      |      |
| read write input (R, W#) hold            |           |       |              |       |              |      |      |
| K, K# rising edge to data inputs         | TKHDX     | 0.3   |              | 0.35  |              | ns   | 7    |
| and write data select inputs             |           |       |              |       |              |      |      |
| (BWx#) hold                              |           |       |              |       |              |      |      |

- Notes 1. When debugging the system or board, these products can operate at a clock frequency slower than TKHKH (MAX.) without the PLL circuit being used, if DLL# = LOW. Read latency (RL) is changed to 1.0 clock cycle in this operation. The AC/DC characteristics cannot be guaranteed, however.
  - 2. Clock phase jitter is the variance from clock rising edge to the next expected clock rising edge. TKC var (MAX.) indicates a peak-to-peak value.
  - 3.  $V_{DD}$  slew rate must be less than 0.1 V DC per 50 ns for PLL lock retention. PLL lock time begins once  $V_{DD}$  and input clock are stable. It is recommended that the device is kept NOP (LD# = HIGH) during these cycles.
  - **4.** K input is monitored for this operation. See below for the timing.



- 5. Guaranteed by design.
- **6.** Echo clock is very tightly controlled to data valid / data hold. By design, there is a  $\pm$  0.1 ns variation from echo clock to data. The data sheet parameters reflect tester guardbands and test setup variations.
- 7. This is a synchronous device. All addresses, data and control lines must meet the specified setup and hold times for all latching clock edges.
- **Remarks 1.** This parameter is sampled.
  - Test conditions as specified with the output loading as shown in AC Test Conditions unless otherwise noted.
  - 3. Control input signals may not be operated with pulse widths less than TKHKL (MIN.).
  - **4.** If C, C# are tied HIGH, K, K# become the references for C, C# timing parameters.
  - **5.**  $V_{DD}Q$  is 1.5 V DC.

### **Read and Write Timing**



**Remarks 1.** Q01 refers to output from address A0.

- Q02 refers to output from the next internal burst address following A0, etc.
- 2. Outputs are disabled (high impedance) 3.5 clock cycles after the last READ (LD# = LOW, R, W# = HIGH) is input in the sequences of [READ]-[NOP].
- **3.** The second NOP cycle at the cycle "7" is not necessary for correct device operation; however, at high clock frequencies it may be required to prevent bus contention.

#### **Application Example**



Remark AC characteristics are defined at the condition of SRAM outputs, CQ, CQ# and DQ with termination.

## **JTAG Specification**

These products support a limited set of JTAG functions as in IEEE standard 1149.1.

**Test Access Port (TAP) Pins** 

| Pin name | Pin assignments | Description                                                                                                                                                                                                                                                             |
|----------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TCK      | 2R              | Test Clock Input. All input are captured on the rising edge of TCK and all outputs propagate from the falling edge of TCK.                                                                                                                                              |
| TMS      | 10R             | Test Mode Select. This is the command input for the TAP controller state machine.                                                                                                                                                                                       |
| TDI      | 11R             | Test Data Input. This is the input side of the serial registers placed between TDI and TDO. The register placed between TDI and TDO is determined by the state of the TAP controller state machine and the instruction that is currently loaded in the TAP instruction. |
| TDO      | 1R              | Test Data Output. This is the output side of the serial registers placed between TDI and TDO. Output changes in response to the falling edge of TCK.                                                                                                                    |

**Remark** The device does not have TRST (TAP reset). The Test-Logic Reset state is entered while TMS is held HIGH for five rising edges of TCK. The TAP controller state is also reset on the SRAM POWER-UP.

JTAG DC Characteristics (TA = 0 to 70°C,  $V_{DD}$  = 1.8  $\pm$  0.1 V, unless otherwise noted)

| Parameter                  | Symbol           | Conditions                            | MIN. | MAX.                 | Unit |
|----------------------------|------------------|---------------------------------------|------|----------------------|------|
| JTAG Input leakage current | ILI              | $0 \text{ V} \leq V_{IN} \leq V_{DD}$ | -5.0 | +5.0                 | μΑ   |
| JTAG I/O leakage current   | I <sub>LO</sub>  | $0\ V \leq V_{IN} \leq V_{DD}Q,$      | -5.0 | +5.0                 | μΑ   |
|                            |                  | Outputs disabled                      |      |                      |      |
| JTAG input HIGH voltage    | $V_{IH}$         |                                       | 1.3  | V <sub>DD</sub> +0.3 | V    |
| JTAG input LOW voltage     | $V_{IL}$         |                                       | -0.3 | +0.5                 | V    |
| JTAG output HIGH voltage   | $V_{\text{OH1}}$ | I <sub>OHC</sub>   = 100 μA           | 1.6  |                      | V    |
|                            | $V_{\text{OH2}}$ | I <sub>OHT</sub>   = 2 mA             | 1.4  |                      | V    |
| JTAG output LOW voltage    | V <sub>OL1</sub> | I <sub>OLC</sub> = 100 μA             |      | 0.2                  | V    |
|                            | $V_{OL2}$        | I <sub>OLT</sub> = 2 mA               |      | 0.4                  | V    |

#### **JTAG AC Test Conditions**

## Input waveform (Rise / Fall time ≤ 1 ns)



### **Output waveform**



### **Output load**

Figure 2. External load at test



JTAG AC Characteristics (T<sub>A</sub> = 0 to 70°C)

| Parameter               | Symbol            | Conditions | MIN. | MAX. | Unit |
|-------------------------|-------------------|------------|------|------|------|
| Clock                   |                   |            |      |      |      |
| Clock cycle time        | t <sub>тнтн</sub> |            | 50   |      | ns   |
| Clock frequency         | f <sub>TF</sub>   |            |      | 20   | MHz  |
| Clock HIGH time         | t <sub>THTL</sub> |            | 20   |      | ns   |
| Clock LOW time          | t <sub>TLTH</sub> |            | 20   |      | ns   |
| Output time             |                   |            |      |      |      |
| TCK LOW to TDO unknown  | t <sub>TLOX</sub> |            | 0    |      | ns   |
| TCK LOW to TDO valid    | t <sub>TLOV</sub> |            |      | 10   | ns   |
| Setup time              |                   |            |      |      |      |
| TMS setup time          | t <sub>MVTH</sub> |            | 5    |      | ns   |
| TDI valid to TCK HIGH   | t <sub>DVTH</sub> |            | 5    |      | ns   |
| Capture setup time      | t <sub>CS</sub>   |            | 5    |      | ns   |
| Hold time               |                   |            |      |      |      |
| TMS hold time           | t <sub>THMX</sub> |            | 5    |      | ns   |
| TCK HIGH to TDI invalid | t <sub>THDX</sub> |            | 5    |      | ns   |
| Capture hold time       | t <sub>CH</sub>   |            | 5    |      | ns   |

## **JTAG Timing Diagram**



## Scan Register Definition (1)

| Register name        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction register | The instruction register holds the instructions that are executed by the TAP controller when it is moved into the run-test/idle or the various data register state. The register can be loaded when it is placed between the TDI and TDO pins. The instruction register is automatically preloaded with the IDCODE instruction at power-up whenever the controller is placed in test-logic-reset state.                                                                                                                                                                                                              |
| Bypass register      | The bypass register is a single bit register that can be placed between TDI and TDO. It allows serial test data to be passed through the RAMs TAP to another device in the scan chain with as little delay as possible.                                                                                                                                                                                                                                                                                                                                                                                              |
| ID register          | The ID Register is a 32 bit register that is loaded with a device and vendor specific 32 bit code when the controller is put in capture-DR state with the IDCODE command loaded in the instruction register. The register is then placed between the TDI and TDO pins when the controller is moved into shift-DR state.                                                                                                                                                                                                                                                                                              |
| Boundary register    | The boundary register, under the control of the TAP controller, is loaded with the contents of the RAMs I/O ring when the controller is in capture-DR state and then is placed between the TDI and TDO pins when the controller is moved to shift-DR state. Several TAP instructions can be used to activate the boundary register.  The Scan Exit Order tables describe which device bump connects to each boundary register location. The first column defines the bit's position in the boundary register. The second column is the name of the input or I/O at the bump and the third column is the bump number. |

## Scan Register Definition (2)

| Register name        | Bit size | Unit |
|----------------------|----------|------|
| Instruction register | 3        | bit  |
| Bypass register      | 1        | bit  |
| ID register          | 32       | bit  |
| Boundary register    | 107      | bit  |

## **ID Register Definition**

| Part number  | Organization | ID [31:28]<br>vendor revision no. | ID [27:12]<br>part no. | ID [11:1]<br>vendor ID no. | ID [0]<br>fix bit |
|--------------|--------------|-----------------------------------|------------------------|----------------------------|-------------------|
| μPD46184184B | 1M x 18      | XXXX                              | 0000 0000 0001 0110    | 0000010000                 | 1                 |

### **SCAN Exit Order**

| Bit | Signal | Bump |
|-----|--------|------|
| no. | name   | ID   |
| 1   | C#     | 6R   |
| 2   | С      | 6P   |
| 3   | А      | 6N   |
| 4   | A      | 7P   |
| 5   | A      | 7N   |
| 6   | А      | 7R   |
| 7   | А      | 8R   |
| 8   | А      | 8P   |
| 9   | А      | 9R   |
| 10  | DQ0    | 11P  |
| 11  | NC     | 10P  |
| 12  | NC     | 10N  |
| 13  | NC     | 9P   |
| 14  | DQ1    | 10M  |
| 15  | NC     | 11N  |
| 16  | NC     | 9M   |
| 17  | NC     | 9N   |
| 18  | DQ2    | 11L  |
| 19  | NC     | 11M  |
| 20  | NC     | 9L   |
| 21  | NC     | 10L  |
| 22  | DQ3    | 11K  |
| 23  | NC     | 10K  |
| 24  | NC     | 9J   |
| 25  | NC     | 9K   |
| 26  | DQ4    | 10J  |
| 27  | NC     | 11J  |
| 28  | ZQ     | 11H  |
| 29  | NC     | 10G  |
| 30  | NC     | 9G   |
| 31  | DQ5    | 11F  |
| 32  | NC     | 11G  |
| 33  | NC     | 9F   |
| 34  | NC     | 10F  |
| 35  | DQ6    | 11E  |
| 36  | NC     | 10E  |

| 1   |        | l        |
|-----|--------|----------|
| Bit | Signal | Bump     |
| no. | name   | ID       |
| 37  | NC     | 10D      |
| 38  | NC     | 9E       |
| 39  | DQ7    | 10C      |
| 40  | NC     | 11D      |
| 41  | NC     | 9C       |
| 42  | NC     | 9D       |
| 43  | DQ8    | 11B      |
| 44  | NC     | 11C      |
| 45  | NC     | 9B       |
| 46  | NC     | 10B      |
| 47  | CQ     | 11A      |
| 48  | _      | Internal |
| 49  | Α      | 9A       |
| 50  | Α      | 8B       |
| 51  | A1     | 7C       |
| 52  | A0     | 6C       |
| 53  | LD#    | 8A       |
| 54  | NC     | 7A       |
| 55  | BW0#   | 7B       |
| 56  | К      | 6B       |
| 57  | K#     | 6A       |
| 58  | NC     | 5B       |
| 59  | BW1#   | 5A       |
| 60  | R, W#  | 4A       |
| 61  | А      | 5C       |
| 62  | А      | 4B       |
| 63  | А      | 3A       |
| 64  | DLL#   | 1H       |
| 65  | CQ#    | 1A       |
| 66  | DQ9    | 2B       |
| 67  | NC     | 3B       |
| 68  | NC     | 1C       |
| 69  | NC     | 1B       |
| 70  | DQ10   | 3D       |
| 71  | NC     | 3C       |
| 72  | NC     | 1D       |
|     |        | •        |

| Bit | Signal | Bump |
|-----|--------|------|
| no. | name   | ID   |
| 73  | NC     | 2C   |
| 74  | DQ11   | 3E   |
| 75  | NC     | 2D   |
| 76  | NC     | 2E   |
| 77  | NC     | 1E   |
| 78  | DQ12   | 2F   |
| 79  | NC     | 3F   |
| 80  | NC     | 1G   |
| 81  | NC     | 1F   |
| 82  | DQ13   | 3G   |
| 83  | NC     | 2G   |
| 84  | NC     | 1J   |
| 85  | NC     | 2J   |
| 86  | DQ14   | 3K   |
| 87  | NC     | 3J   |
| 88  | NC     | 2K   |
| 89  | NC     | 1K   |
| 90  | DQ15   | 2L   |
| 91  | NC     | 3L   |
| 92  | NC     | 1M   |
| 93  | NC     | 1L   |
| 94  | DQ16   | 3N   |
| 95  | NC     | 3M   |
| 96  | NC     | 1N   |
| 97  | NC     | 2M   |
| 98  | DQ17   | 3P   |
| 99  | NC     | 2N   |
| 100 | NC     | 2P   |
| 101 | NC     | 1P   |
| 102 | А      | 3R   |
| 103 | Α      | 4R   |
| 104 | Α      | 4P   |
| 105 | Α      | 5P   |
| 106 | Α      | 5N   |
| 107 | Α      | 5R   |

#### **JTAG Instructions**

| Instructions     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| EXTEST           | The EXTEST instruction allows circuitry external to the component package to be tested. Boundary-scan register cells at output pins are used to apply test vectors, while those at input pins capture test results. Typically, the first test vector to be applied using the EXTEST instruction will be shifted into the boundary scan register using the PRELOAD instruction. Thus, during the update-IR state of EXTEST, the output drive is turned on and the PRELOAD data is driven onto the output pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| IDCODE           | The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in capture-DR mode and places the ID register between the TDI and TDO pins in shift-DR mode. The IDCODE instruction is the default instruction loaded in at power up and any time the controller is placed in the test-logic-reset state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| BYPASS           | When the BYPASS instruction is loaded in the instruction register, the bypass register is placed between TDI and TDO. This occurs when the TAP controller is moved to the shift-DR state. This allows the board level scan path to be shortened to facilitate testing of other devices in the scan path.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| SAMPLE / PRELOAD | SAMPLE / PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is loaded in the instruction register, moving the TAP controller into the capture-DR state loads the data in the RAMs input and DQ pins into the boundary scan register. Because the RAM clock(s) are independent from the TAP clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents while the input buffers are in transition (i.e., in a metastable state). Although allowing the TAP to sample metastable input will not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the TAPs input data capture setup plus hold time (tCS plus tCH). The RAMs clock inputs need not be paused for any other TAP operation except capturing the I/O ring contents into the boundary scan register. Moving the controller to shift-DR state then places the boundary scan register between the TDI and TDO pins. |  |
| SAMPLE-Z         | If the SAMPLE-Z instruction is loaded in the instruction register, all RAM DQ pins are forced to an inactive drive state (high impedance) and the boundary register is connected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|                  | between TDI and TDO when the TAP controller is moved to the shift-DR state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |

### **JTAG Instruction Coding**

| IR2 | IR1 | IR0 | Instruction      | Note |
|-----|-----|-----|------------------|------|
| 0   | 0   | 0   | EXTEST           |      |
| 0   | 0   | 1   | IDCODE           |      |
| 0   | 1   | 0   | SAMPLE-Z         | 1    |
| 0   | 1   | 1   | RESERVED         | 2    |
| 1   | 0   | 0   | SAMPLE / PRELOAD |      |
| 1   | 0   | 1   | RESERVED         | 2    |
| 1   | 1   | 0   | RESERVED         | 2    |
| 1   | 1   | 1   | BYPASS           |      |

**Notes 1.** TRISTATE all DQ pins and CAPTURE the pad values into a SERIAL SCAN LATCH.

2. Do not use this instruction code because the vendor uses it to evaluate this product.

#### Output Pin States of CQ, CQ# and DQ

| Instructions | Control-Register Status | Output Pin Status |        |
|--------------|-------------------------|-------------------|--------|
|              |                         | CQ,CQ#            | DQ     |
| EXTEST       | 0                       | Update            | High-Z |
|              | 1                       | Update            | Update |
| IDCODE       | 0                       | SRAM              | SRAM   |
|              | 1                       | SRAM              | SRAM   |
| SAMPLE-Z     | 0                       | High-Z            | High-Z |
|              | 1                       | High-Z            | High-Z |
| SAMPLE       | 0                       | SRAM              | SRAM   |
|              | 1                       | SRAM              | SRAM   |
| BYPASS       | 0                       | SRAM              | SRAM   |
|              | 1                       | SRAM              | SRAM   |

**Remark** The output pin statuses during each instruction vary according to the Control-Register status (value of Boundary Scan Register, bit no. 48).

There are three statuses:

Update: Contents of the "Update Register" are output to the output pin (DDR Pad).

SRAM : Contents of the SRAM internal output "SRAM Output" are output to the output pin (DDR Pad).

High-Z: The output pin (DDR Pad) becomes high impedance by controlling of the "High-Z JTAG ctrl".

The Control-Register status is set during Update-DR at the EXTEST or SAMPLE instruction.



#### Boundary Scan Register Status of Output Pins CQ, CQ# and DQ

| Instructions | SRAM Status  | Boundary Scan Register Status |          | Note          |
|--------------|--------------|-------------------------------|----------|---------------|
|              |              | CQ,CQ#                        | DQ       |               |
| EXTEST       | READ (Low-Z) | Pad                           | Pad      |               |
|              | NOP (High-Z) | Pad                           | Pad      |               |
| IDCODE       | READ (Low-Z) | _                             | _        | No definition |
|              | NOP (High-Z) | _                             | _        |               |
| SAMPLE-Z     | READ (Low-Z) | Pad                           | Pad      |               |
|              | NOP (High-Z) | Pad                           | Pad      |               |
| SAMPLE       | READ (Low-Z) | Internal                      | Internal |               |
|              | NOP (High-Z) | Internal                      | Pad      |               |
| BYPASS       | READ (Low-Z) | _                             | _        | No definition |
|              | NOP (High-Z) | _                             | _        |               |

**Remark** The Boundary Scan Register statuses during execution each instruction vary according to the instruction code and SRAM operation mode.

There are two statuses:

Pad : Contents of the output pin (DDR Pad) are captured in the "CAPTURE Register" in the Boundary Scan Register.

Internal: Contents of the SRAM internal output "SRAM Output" are captured in the "CAPTURE Register" in the Boundary Scan Register.



#### **TAP Controller State Diagram**



## **Disabling the Test Access Port**

It is possible to use this device without utilizing the TAP. To disable the TAP Controller without interfering with normal operation of the device, TCK must be tied to  $V_{SS}$  to preclude mid level inputs. TDI and TMS may be left open but fix them to  $V_{DD}$  via a resistor of about 1 k $\Omega$  when the TAP controller is not used. TDO should be left unconnected also when the TAP controller is not used.



Test Logic Operation (Instruction Scan)



## **Package Dimensions**

## 165-PIN PLASTIC BGA(13x15)







|      | (UNIT:mm)              |
|------|------------------------|
| ITEM | DIMENSIONS             |
| D    | 13.00±0.10             |
| Е    | 15.00±0.10             |
| w    | 0.30                   |
| Α    | 1.35±0.11              |
| A1   | 0.37±0.05              |
| A2   | 0.98                   |
| е    | 1.00                   |
| b    | $0.50^{+0.10}_{-0.05}$ |
| х    | 0.10                   |
| У    | 0.15                   |
| y1   | 0.25                   |
| ZD   | 1.50                   |
| ZE   | 0.50                   |
|      | T165F1-100-EQ1         |

## **Recommended Soldering Condition**

Please consult with our sales offices for soldering conditions of these products.

## **Types of Surface Mount Devices**

 $\mu$ PD46184184BF1-EQ1 : 165-pin PLASTIC BGA (13 x 15)

## **Quality Grade**

- A quality grade of the products is "Standard".
- Anti-radioactive design is not implemented in the products.
- Semiconductor devices have the possibility of unexpected defects by affection of cosmic ray that reach to the ground and so forth.

**Revision History** 

 $\mu$ PD46184184B

| Rev.     | Rev. Date |                                                                            | Description    |
|----------|-----------|----------------------------------------------------------------------------|----------------|
| Page     |           | Page                                                                       | Summary        |
| Rev.1.00 | '12.06.06 | -                                                                          | New Data Sheet |
| Rev.2.00 | '12.11.09 | ALL Addition : -E33,-E33Y series, Lead series Deletion : -E50,-E50Y series |                |