

# THIS SPEC IS OBSOLETE

**Spec No**: 38-05339

Spec Title: CY62146DV30 MoBL(R) 4-Mbit (256K x 16) Static RAM

Sunset Owner: Anuj Chakrapani (AJU)

Replaced by: None



# 4-Mbit (256K x 16) Static RAM

#### **Features**

· Very high speed: 45 ns

Wide voltage range: 2.20V-3.60V
Pin-compatible with CY62146CV30

Ultra-low active power

— Typical active current: 1.5 mA @ f = 1 MHz

— Typical active current: 8 mA @ f = f<sub>max</sub>

Ultra low standby power

• Easy memory expansion with CE, and OE features

Automatic power-down when deselected

CMOS for optimum speed/power

• Packages offered 48-ball BGA and 44-pin TSOPII

Also available in Lead-free packages

### Functional Description<sup>[1]</sup>

The CY62146DV30 is a high-performance CMOS static RAM organized as 256K words by 16 bits. This device features advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life™ (MoBL®) in portable applications such as cellular telephones. The device also has

an automatic power-down feature that significantly reduces power consumption. The device can also be put into standby mode reducing power consumption by more than 99% when deselected (CE HIGH). The input/output pins (I/O $_0$  through I/O $_1$ 5) are placed in a high-impedance state when: deselected (CE HIGH), outputs are disabled (OE HIGH), both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH), or during a write operation (CE LOW and WE LOW).

<u>Writing</u> to the device is <u>acc</u>omplished by taking Chip Enable ( $\overline{\text{CE}}$ ) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O $_0$  through I/O $_7$ ), is written into the location specified <u>on the</u> address pins (A $_0$  through A $_{17}$ ). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O $_8$  through I/O $_{15}$ ) is written into the location specified on the address pins (A $_0$  through A $_{17}$ ).

Reading from the device is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O $_0$  to I/O $_7$ . If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O $_8$  to I/O $_{15}$ . See the truth table at the back of this data sheet for a complete description of read and write modes.

The CY62146DV30 is available in a 48-ball VFBGA, 44-pin TSOPII packages.



Note:

<sup>1.</sup> For best practice recommendations, please refer to the Cypress application note "System Design Guidelines" on http://www.cypress.com.



### Pin Configuration<sup>[2, 3, 4]</sup> VFBGA (Top View)

#### 2 4 5 $A_2$ NC BLE OE $A_0$ $A_1$ Α I/Q<sub>0</sub> CE 1/Q<sub>8</sub> BHE $A_4$ $A_3$ В 1/02 I/Q<sub>a</sub> 1/010 I/O<sub>1</sub> С $A_5$ Vcc 1/O<sub>11</sub> I/O<sub>3</sub> $A_{17}$ D A<sub>16</sub> Vss DNU Vcc I/O<sub>12</sub> 1/04 Ε 1/O<sub>5</sub> 1/014 A<sub>14</sub> A<sub>15</sub> 1/06 F 1/013 $A_{13}$ 1/07 1/O<sub>15</sub> A<sub>12</sub> G NC WE NC A<sub>9</sub> A<sub>11</sub> NC A<sub>8</sub> Н

#### 44 TSOP II (Top View)



### **Product Portfolio**

|               |       |                       |      |       |                     |           | Power D                | issipatio | n                   |                                |
|---------------|-------|-----------------------|------|-------|---------------------|-----------|------------------------|-----------|---------------------|--------------------------------|
|               |       |                       |      |       |                     | Operating | J I <sub>CC</sub> (mA) |           |                     |                                |
|               | V     | <sub>CC</sub> Range ( | V)   | Speed | f = 1               | MHz       | f = 1                  | max       | Standby             | I <sub>SB2</sub> (μ <b>A</b> ) |
| Product       | Min.  | Typ. <sup>[5]</sup>   | Max. | (ns)  | Typ. <sup>[5]</sup> | Max.      | Typ. <sup>[5]</sup>    | Max.      | Typ. <sup>[5]</sup> | Max.                           |
| CY62146DV30L  | 2.20V | 3.0                   | 3.60 | 45    | 1.5                 | 3         | 10                     | 20        | 2                   | 12                             |
| CY62146DV30LL |       |                       |      |       |                     |           |                        |           |                     | 8                              |
| CY62146DV30L  | 2.20V | 3.0                   | 3.60 | 55    | 1.5                 | 3         | 8                      | 15        | 2                   | 12                             |
| CY62146DV30LL |       |                       |      |       |                     |           |                        |           |                     | 8                              |
| CY62146DV30L  | 2.20V | 3.0                   | 3.60 | 70    | 1.5                 | 3         | 8                      | 15        | 2                   | 12                             |
| CY62146DV30LL |       |                       |      |       |                     |           |                        |           |                     | 8                              |

- 2. NC pins are not internally connected on the die.
  3. DNU pins have to be left floating or tied to V<sub>SS</sub> to ensure proper application.
  4. Pins H1, G2, and H6 in the BGA package are address expansion pins for 8 Mb, 16 Mb, and 32 Mb, respectively.
  5. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25°C.



### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied......–55°C to +125°C Supply Voltage to Ground Potential .....-0.3V to + V<sub>CC(MAX)</sub> + 0.3V 

| DC Input Voltage <sup>[6, 7]</sup>                     | $-0.3V$ to $V_{CC(MAX)} + 0.3V$ |
|--------------------------------------------------------|---------------------------------|
| Output Current into Outputs (LOW                       | )20 mA                          |
| Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V                          |
| Latch-up Current                                       | >200 mA                         |

### **Operating Range**

| Device        | Range      | Ambient Temperature (T <sub>A</sub> ) | <b>V</b> cc <sup>[8]</sup> |
|---------------|------------|---------------------------------------|----------------------------|
| CY62146DV30L  | Industrial | –40°C to +85°C                        | 2.20V to 3.60V             |
| CY62146DV30LL |            |                                       |                            |

### **Electrical Characteristics** Over the Operating Range

|                  |                                                 |                                                                                   |                                                                        | CY   | 62146D                      | V30-45                 | CY   | 62146D              | V30-55                    | CY6  | 2146D\              | /30-70                 |      |
|------------------|-------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------|------|-----------------------------|------------------------|------|---------------------|---------------------------|------|---------------------|------------------------|------|
| Parameter        | Description                                     | Test Co                                                                           | onditions                                                              | Min. | <b>Typ</b> . <sup>[5]</sup> | Max.                   | Min. | Typ. <sup>[5]</sup> | Max.                      | Min. | Typ. <sup>[5]</sup> | Max.                   | Unit |
| V <sub>OH</sub>  |                                                 | $I_{OH} = -0.1  \text{mA}$                                                        | $V_{CC} = 2.20V$                                                       | 2.0  |                             |                        | 2.0  |                     |                           | 2.0  |                     |                        | V    |
|                  | Voltage                                         | $I_{OH} = -1.0  \text{mA}$                                                        | $V_{CC} = 2.70V$                                                       | 2.4  |                             |                        | 2.4  |                     |                           | 2.4  |                     |                        | V    |
| $V_{OL}$         | Output LOW                                      | $I_{OL} = 0.1 \text{ mA}$                                                         | $V_{CC} = 2.20V$                                                       |      |                             | 0.4                    |      |                     | 0.4                       |      |                     | 0.4                    | V    |
|                  | Voltage                                         | $I_{OL} = 2.1 \text{ mA}$                                                         | $V_{CC} = 2.70V$                                                       |      |                             | 0.4                    |      |                     | 0.4                       |      |                     | 0.4                    | V    |
| V <sub>IH</sub>  | Voltage                                         | $V_{CC} = 2.2V$ to                                                                |                                                                        | 1.8  |                             | V <sub>CC</sub> + 0.3V | 1.8  |                     | V <sub>CC</sub> +<br>0.3V | 1.8  |                     | V <sub>CC</sub> + 0.3V | <    |
|                  |                                                 | $V_{CC}$ = 2.7V to                                                                | 3.6V                                                                   | 2.2  |                             | V <sub>CC</sub> + 0.3V | 2.2  |                     | V <sub>CC</sub> +<br>0.3V | 2.2  |                     | V <sub>CC</sub> + 0.3V | ٧    |
| $V_{IL}$         |                                                 | $V_{CC}$ = 2.2V to                                                                | 2.7V                                                                   | -0.3 |                             | 0.6                    | -0.3 |                     | 0.6                       | -0.3 |                     | 0.6                    | V    |
|                  |                                                 | V <sub>CC</sub> = 2.7V to                                                         |                                                                        | -0.3 |                             | 0.8                    | -0.3 |                     | 0.8                       | -0.3 |                     | 0.8                    | V    |
| I <sub>IX</sub>  | Input Leakage<br>Current                        | $GND \leq V_1 \leq V_0$                                                           | cc                                                                     | -1   |                             | +1                     | -1   |                     | +1                        | -1   |                     | +1                     | μА   |
| I <sub>OZ</sub>  |                                                 | GND ≤V <sub>O</sub> ≤V<br>Disabled                                                | CC, Output                                                             | -1   |                             | +1                     | -1   |                     | +1                        | -1   |                     | +1                     | μА   |
| I <sub>CC</sub>  | Operating                                       | f = f <sub>MAX</sub> =<br>1/t <sub>RC</sub>                                       | $V_{CC} = V_{CCmax}$<br>$I_{OUT} = 0 \text{ mA}$<br>CMOS levels        |      | 10                          | 20                     |      | 8                   | 15                        |      | 8                   | 15                     | mA   |
|                  | Supply<br>Current                               | f = 1 MHz                                                                         | CMOS levels                                                            |      | 1.5                         | 3                      |      | 1.5                 | 3                         |      | 1.5                 | 3                      | mA   |
| I <sub>SB1</sub> | CE<br>Power-down<br>Current —<br>CMOS<br>Inputs | $f = f_{MAX}$ (Address<br>Only),<br>$\underline{f = 0}$ (OE, WIBLE), $V_{CC} = 3$ | V, V <sub>IN</sub> ≤0.2V)<br>LI<br>ess and Data<br>E, BHE and<br>B.60V | -    | 2                           | 8                      |      | 2                   | 12<br>8                   |      | 2                   | 12<br>8                | μΑ   |
| I <sub>SB2</sub> | CE<br>Power-down                                | $CE \ge V_{CC} - 0$ $V_{IN} \ge V_{CC} - 0$ $0.2V,$ $f = 0, V_{CC} = 3$           | .2V or V <sub>IN</sub> ≤ LI                                            | -    | 2                           | 12<br>8                |      | 2                   | 12                        |      | 2                   | 12<br>8                | μΑ   |

 <sup>6.</sup> V<sub>IL(min.)</sub> = -2.0V for pulse durations less than 20 ns.
 7. V<sub>IH(max)</sub> = V<sub>CC</sub>+0.75V for pulse durations less than 20 ns.
 8. Full device AC operation assumes a 100-μs ramp time from 0 to V<sub>CC</sub>(min) and 200 μs wait time after V<sub>CC</sub> stabilization.



### Capacitance (for all packages)[9]

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 10   | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$                  | 10   | pF   |

### Thermal Resistance<sup>[9]</sup>

| Parameter     | Description                              | Test Conditions                                                         | BGA  | TSOP II | Unit |
|---------------|------------------------------------------|-------------------------------------------------------------------------|------|---------|------|
| $\Theta_{JA}$ | Thermal Resistance (Junction to Ambient) | Still Air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 72   | 75.13   | °C/W |
| ΘJC           | Thermal Resistance (Junction to Case)    |                                                                         | 8.86 | 8.95    | °C/W |

### AC Test Loads and Waveforms[10]



| Parameters      | 2.50V | 3.0V | Unit |
|-----------------|-------|------|------|
| R1              | 16667 | 1103 | Ω    |
| R2              | 15385 | 1554 | Ω    |
| R <sub>TH</sub> | 8000  | 645  | Ω    |
| V <sub>TH</sub> | 1.20  | 1.75 | V    |

### Data Retention Characteristics (Over the Operating Range)

| Parameter                       | Description                          | Conditions             |    | Min.            | Typ. <sup>[5]</sup> | Max. | Unit |
|---------------------------------|--------------------------------------|------------------------|----|-----------------|---------------------|------|------|
| $V_{DR}$                        | V <sub>CC</sub> for Data Retention   |                        |    | 1.5             |                     |      | V    |
| I <sub>CCDR</sub>               | Data Retention Current               | V <sub>CC</sub> = 1.5V | L  |                 |                     | 9    | μΑ   |
|                                 |                                      |                        | LL |                 |                     | 6    |      |
| t <sub>CDR</sub> <sup>[9]</sup> | Chip Deselect to Data Retention Time |                        |    | 0               |                     |      | ns   |
| t <sub>R</sub> <sup>[11]</sup>  | Operation Recovery Time              |                        |    | t <sub>RC</sub> |                     |      | ns   |

### **Data Retention Waveform**



#### Notes:

- 9. Tested initially and after any design or process changes that may affect these parameters.
- 10. Test condition for the 45 ns part is a load capacitance of 30 pF.
   11. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> ≥ 100 μs or stable at V<sub>CC(min.)</sub> ≥ 100 μs.



### Switching Characteristics Over the Operating Range [12]

|                             |                                            | 45 r | າຣ <sup>[10]</sup> | 55   | ns   | 70   | ns   |      |
|-----------------------------|--------------------------------------------|------|--------------------|------|------|------|------|------|
| Parameter                   | Description                                | Min. | Max.               | Min. | Max. | Min. | Max. | Unit |
| Read Cycle                  |                                            |      |                    | •    |      | •    | •    |      |
| t <sub>RC</sub>             | Read Cycle Time                            | 45   |                    | 55   |      | 70   |      | ns   |
| t <sub>AA</sub>             | Address to Data Valid                      |      | 45                 |      | 55   |      | 70   | ns   |
| t <sub>OHA</sub>            | Data Hold from Address Change              | 10   |                    | 10   |      | 10   |      | ns   |
| t <sub>ACE</sub>            | CE LOW to Data Valid                       |      | 45                 |      | 55   |      | 70   | ns   |
| t <sub>DOE</sub>            | OE LOW to Data Valid                       |      | 25                 |      | 25   |      | 35   | ns   |
| t <sub>LZOE</sub>           | OE LOW to LOW Z <sup>[13]</sup>            | 5    |                    | 5    |      | 5    |      | ns   |
| t <sub>HZOE</sub>           | OE HIGH to High Z <sup>[13, 14]</sup>      |      | 15                 |      | 20   |      | 25   | ns   |
| t <sub>LZCE</sub>           | CE LOW to Low Z <sup>[13]</sup>            | 10   |                    | 10   |      | 10   |      | ns   |
| t <sub>HZCE</sub>           | CE HIGH to High Z <sup>[13, 14]</sup>      |      | 20                 |      | 20   |      | 25   | ns   |
| t <sub>PU</sub>             | CE LOW to Power-Up                         | 0    |                    | 0    |      | 0    |      | ns   |
| t <sub>PD</sub>             | CE HIGH to Power-Down                      |      | 45                 |      | 55   |      | 70   | ns   |
| t <sub>DBE</sub>            | BLE/BHE LOW to Data Valid                  |      | 25                 |      | 25   |      | 35   | ns   |
| t <sub>LZBE</sub>           | BLE/BHE LOW to Low Z <sup>[13]</sup>       | 10   |                    | 10   |      | 10   |      | ns   |
| t <sub>HZBE</sub>           | BLE/BHE HIGH to HIGH Z <sup>[13, 14]</sup> |      | 15                 |      | 20   |      | 25   | ns   |
| Write Cycle <sup>[15]</sup> |                                            |      |                    |      |      |      |      |      |
| t <sub>WC</sub>             | Write Cycle Time                           | 45   |                    | 55   |      | 70   |      | ns   |
| t <sub>SCE</sub>            | CE LOW to Write End                        | 40   |                    | 40   |      | 60   |      | ns   |
| t <sub>AW</sub>             | Address Set-up to Write End                | 40   |                    | 40   |      | 60   |      | ns   |
| t <sub>HA</sub>             | Address Hold from Write End                | 0    |                    | 0    |      | 0    |      | ns   |
| t <sub>SA</sub>             | Address Set-up to Write Start              | 0    |                    | 0    |      | 0    |      | ns   |
| t <sub>PWE</sub>            | WE Pulse Width                             | 35   |                    | 40   |      | 45   |      | ns   |
| t <sub>BW</sub>             | BLE/BHE LOW to Write End                   | 40   |                    | 40   |      | 60   |      | ns   |
| t <sub>SD</sub>             | Data Set-up to Write End                   | 25   |                    | 25   |      | 30   |      | ns   |
| t <sub>HD</sub>             | Data Hold from Write End                   | 0    |                    | 0    |      | 0    |      | ns   |
| t <sub>HZWE</sub>           | WE LOW to High-Z <sup>[13, 14]</sup>       |      | 15                 |      | 20   |      | 25   | ns   |
| t <sub>LZWE</sub>           | WE HIGH to Low-Z <sup>[13]</sup>           | 10   |                    | 10   |      | 10   |      | ns   |

#### Notes:

Document #: 38-05339 Rev. \*B

<sup>12.</sup> Test conditions for all parameters other than three-state parameters assume signal transition time of 3 ns (1V/ns) or less, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ.)</sub>, and output loading of the specified I<sub>QL</sub>/I<sub>QH</sub> as shown in the "AC Test Loads and Waveforms" section.

13. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> for any given device.

<sup>14.</sup> t<sub>HZOE</sub>, t<sub>HZBE</sub>, and t<sub>HZWE</sub> transitions are measured when the <u>outputs</u> enter <u>a high-impedence</u> state.

15. The internal Write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals must be ACTIVE to <u>initiate</u> a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates the write.



### **Switching Waveforms**

Read Cycle 1 (Address Transition Controlled)<sup>[16, 17]</sup>



Read Cycle No. 2 (OE Controlled)[17, 18]



- Notes:
  16. The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ ,  $\overline{BHE}$  and/or  $\overline{BLE} = V_{IL}$ .
  17.  $\overline{WE}$  is HIGH for read cycle.
  18. Address valid prior to or coincident with  $\overline{CE}$  and  $\overline{BHE}$ ,  $\overline{BLE}$  transition LOW.



## Switching Waveforms (continued)

### Write Cycle No. 1 (WE Controlled)<sup>[15, 19, 20]</sup>



## Write Cycle No. 2 (CE Controlled)[15, 19, 20]



Notes: 19. Data I/O is high impedance if  $\overline{OE} = V_{lH}$ . 20. If  $\overline{CE}$  goes HIGH simultaneously with WE =  $V_{lH}$ , the output remains in a high-impedance state. 21. During this period, the I/Os are in output state and input signals should not be applied.



## Switching Waveforms (continued)

## Write Cycle No. 3 (WE Controlled, OE LOW)[20]



## Write Cycle No. 4 (BHE/BLE Controlled, OE LOW)[20]





### **Truth Table**

| CE | WE | OE | BHE | BLE     | Inputs/Outputs                                                                                   | Mode                | Power                      |
|----|----|----|-----|---------|--------------------------------------------------------------------------------------------------|---------------------|----------------------------|
| Н  | Х  | Х  | Х   | Χ       | High Z                                                                                           | Deselect/Power-Down | Standby (I <sub>SB</sub> ) |
| L  | Х  | Х  | Н   | Η       | High Z                                                                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L  | Н  | L  | L   | L       | Data Out (I/O <sub>O</sub> –I/O <sub>15</sub> )                                                  | Read                | Active (I <sub>CC</sub> )  |
| L  | Н  | L  | Н   | L       | Data Out (I/O <sub>O</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Read                | Active (I <sub>CC</sub> )  |
| L  | Н  | L  | L   | Н       | Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Read                | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Ļ   | <u></u> | High Z                                                                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Н   |         | High Z                                                                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | L   | Н       | High Z                                                                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L  |    | X  | L   | L       | Data In (I/O <sub>O</sub> –I/O <sub>15</sub> )                                                   | Write               | Active (I <sub>CC</sub> )  |
| L  |    | Х  | Н   | L       | Data In (I/O <sub>O</sub> -I/O <sub>7</sub> );<br>I/O <sub>8</sub> -I/O <sub>15</sub> in High Z  | Write               | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | L   | Н       | Data In (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z  | Write               | Active (I <sub>CC</sub> )  |

# Ordering Information

| Speed<br>(ns) | Ordering Code        | Package<br>Name | Package Type                                              | Operating Range |
|---------------|----------------------|-----------------|-----------------------------------------------------------|-----------------|
| 45            | CY62146DV30LL-45BVI  | BV48A           | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm)           | Industrial      |
|               | CY62146DV30LL-45BVXI |                 | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm) (Pb-free) |                 |
|               | CY62146DV30LL-45ZSXI | ZS-44           | 44-pin TSOP II (Pb-free)                                  |                 |
| 55            | CY62146DV30L-55BVI   | BV48A           | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm)           | Industrial      |
|               | CY62146DV30L-55BVXI  |                 | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm) (Pb-free) |                 |
|               | CY62146DV30LL-55BVI  |                 | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm)           |                 |
|               | CY62146DV30LL-55BVXI |                 | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm) (Pb-free) |                 |
|               | CY62146DV30L-55ZSXI  | ZS-44           | 44-pin TSOP II (Pb-free)                                  |                 |
|               | CY62146DV30LL-55ZSXI |                 |                                                           |                 |
| 70            | CY62146DV30L-70BVI   | BV48A           | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm)           | Industrial      |
|               | CY62146DV30L-70BVXI  |                 | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm) (Pb-free) |                 |
|               | CY62146DV30LL-70BVI  |                 | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm)           |                 |
|               | CY62146DV30LL-70BVXI |                 | 48-ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm) (Pb-free) |                 |
|               | CY62146DV30L-70ZSXI  | ZS-44           | 44-pin TSOP II (Pb-free)                                  | Industrial      |
|               | CY62146DV30LL-70ZSXI |                 |                                                           |                 |



### **Package Diagram**



MoBL is a registered trademark, and More Battery Life is a trademark, of Cypress Semiconductor. All product and company names mentioned in this document may be the trademarks of their respective holders.

1194 (0.047)



### **Document History Page**

| REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                  |
|------|---------|------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 213251  | See ECN    | AJU                | New Data Sheet                                                                                                                                                                                                                                                         |
| *A   | 316039  | See ECN    | PCI                | Added 45-ns Speed Bin in AC, DC and Ordering Information tables Added Footnote #10 on page #4 Added Pb-free package ordering information on page # 9 Changed 44-lead TSOP-II package name on page 10 from Z44 to ZS44 Standardized Icc values across 'L' and 'LL' bins |
| *B   | 3094410 | 11/24/2010 | RAME               | The parts specified in the ordering information table are being pruned. Obsolete Datasheet.                                                                                                                                                                            |



Document #: 38-05339 Rev. \*B

[+] Feedback